skl-sst-dsp.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240
  1. /*
  2. * Skylake SST DSP Support
  3. *
  4. * Copyright (C) 2014-15, Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as version 2, as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. */
  15. #ifndef __SKL_SST_DSP_H__
  16. #define __SKL_SST_DSP_H__
  17. #include <linux/interrupt.h>
  18. #include <sound/memalloc.h>
  19. #include "skl-sst-cldma.h"
  20. #include "skl-tplg-interface.h"
  21. #include "skl-topology.h"
  22. struct sst_dsp;
  23. struct skl_sst;
  24. struct sst_dsp_device;
  25. /* Intel HD Audio General DSP Registers */
  26. #define SKL_ADSP_GEN_BASE 0x0
  27. #define SKL_ADSP_REG_ADSPCS (SKL_ADSP_GEN_BASE + 0x04)
  28. #define SKL_ADSP_REG_ADSPIC (SKL_ADSP_GEN_BASE + 0x08)
  29. #define SKL_ADSP_REG_ADSPIS (SKL_ADSP_GEN_BASE + 0x0C)
  30. #define SKL_ADSP_REG_ADSPIC2 (SKL_ADSP_GEN_BASE + 0x10)
  31. #define SKL_ADSP_REG_ADSPIS2 (SKL_ADSP_GEN_BASE + 0x14)
  32. /* Intel HD Audio Inter-Processor Communication Registers */
  33. #define SKL_ADSP_IPC_BASE 0x40
  34. #define SKL_ADSP_REG_HIPCT (SKL_ADSP_IPC_BASE + 0x00)
  35. #define SKL_ADSP_REG_HIPCTE (SKL_ADSP_IPC_BASE + 0x04)
  36. #define SKL_ADSP_REG_HIPCI (SKL_ADSP_IPC_BASE + 0x08)
  37. #define SKL_ADSP_REG_HIPCIE (SKL_ADSP_IPC_BASE + 0x0C)
  38. #define SKL_ADSP_REG_HIPCCTL (SKL_ADSP_IPC_BASE + 0x10)
  39. /* HIPCI */
  40. #define SKL_ADSP_REG_HIPCI_BUSY BIT(31)
  41. /* HIPCIE */
  42. #define SKL_ADSP_REG_HIPCIE_DONE BIT(30)
  43. /* HIPCCTL */
  44. #define SKL_ADSP_REG_HIPCCTL_DONE BIT(1)
  45. #define SKL_ADSP_REG_HIPCCTL_BUSY BIT(0)
  46. /* HIPCT */
  47. #define SKL_ADSP_REG_HIPCT_BUSY BIT(31)
  48. /* FW base IDs */
  49. #define SKL_INSTANCE_ID 0
  50. #define SKL_BASE_FW_MODULE_ID 0
  51. /* Intel HD Audio SRAM Window 1 */
  52. #define SKL_ADSP_SRAM1_BASE 0xA000
  53. #define SKL_ADSP_MMIO_LEN 0x10000
  54. #define SKL_ADSP_W0_STAT_SZ 0x1000
  55. #define SKL_ADSP_W0_UP_SZ 0x1000
  56. #define SKL_ADSP_W1_SZ 0x1000
  57. #define SKL_FW_STS_MASK 0xf
  58. #define SKL_FW_INIT 0x1
  59. #define SKL_FW_RFW_START 0xf
  60. #define SKL_ADSPIC_IPC 1
  61. #define SKL_ADSPIS_IPC 1
  62. /* Core ID of core0 */
  63. #define SKL_DSP_CORE0_ID 0
  64. /* Mask for a given core index, c = 0.. number of supported cores - 1 */
  65. #define SKL_DSP_CORE_MASK(c) BIT(c)
  66. /*
  67. * Core 0 mask = SKL_DSP_CORE_MASK(0); Defined separately
  68. * since Core0 is primary core and it is used often
  69. */
  70. #define SKL_DSP_CORE0_MASK BIT(0)
  71. /*
  72. * Mask for a given number of cores
  73. * nc = number of supported cores
  74. */
  75. #define SKL_DSP_CORES_MASK(nc) GENMASK((nc - 1), 0)
  76. /* ADSPCS - Audio DSP Control & Status */
  77. /*
  78. * Core Reset - asserted high
  79. * CRST Mask for a given core mask pattern, cm
  80. */
  81. #define SKL_ADSPCS_CRST_SHIFT 0
  82. #define SKL_ADSPCS_CRST_MASK(cm) ((cm) << SKL_ADSPCS_CRST_SHIFT)
  83. /*
  84. * Core run/stall - when set to '1' core is stalled
  85. * CSTALL Mask for a given core mask pattern, cm
  86. */
  87. #define SKL_ADSPCS_CSTALL_SHIFT 8
  88. #define SKL_ADSPCS_CSTALL_MASK(cm) ((cm) << SKL_ADSPCS_CSTALL_SHIFT)
  89. /*
  90. * Set Power Active - when set to '1' turn cores on
  91. * SPA Mask for a given core mask pattern, cm
  92. */
  93. #define SKL_ADSPCS_SPA_SHIFT 16
  94. #define SKL_ADSPCS_SPA_MASK(cm) ((cm) << SKL_ADSPCS_SPA_SHIFT)
  95. /*
  96. * Current Power Active - power status of cores, set by hardware
  97. * CPA Mask for a given core mask pattern, cm
  98. */
  99. #define SKL_ADSPCS_CPA_SHIFT 24
  100. #define SKL_ADSPCS_CPA_MASK(cm) ((cm) << SKL_ADSPCS_CPA_SHIFT)
  101. /* DSP Core state */
  102. enum skl_dsp_states {
  103. SKL_DSP_RUNNING = 1,
  104. /* Running in D0i3 state; can be in streaming or non-streaming D0i3 */
  105. SKL_DSP_RUNNING_D0I3, /* Running in D0i3 state*/
  106. SKL_DSP_RESET,
  107. };
  108. /* D0i3 substates */
  109. enum skl_dsp_d0i3_states {
  110. SKL_DSP_D0I3_NONE = -1, /* No D0i3 */
  111. SKL_DSP_D0I3_NON_STREAMING = 0,
  112. SKL_DSP_D0I3_STREAMING = 1,
  113. };
  114. struct skl_dsp_fw_ops {
  115. int (*load_fw)(struct sst_dsp *ctx);
  116. /* FW module parser/loader */
  117. int (*load_library)(struct sst_dsp *ctx,
  118. struct skl_dfw_manifest *minfo);
  119. int (*parse_fw)(struct sst_dsp *ctx);
  120. int (*set_state_D0)(struct sst_dsp *ctx, unsigned int core_id);
  121. int (*set_state_D3)(struct sst_dsp *ctx, unsigned int core_id);
  122. int (*set_state_D0i3)(struct sst_dsp *ctx);
  123. int (*set_state_D0i0)(struct sst_dsp *ctx);
  124. unsigned int (*get_fw_errcode)(struct sst_dsp *ctx);
  125. int (*load_mod)(struct sst_dsp *ctx, u16 mod_id, u8 *mod_name);
  126. int (*unload_mod)(struct sst_dsp *ctx, u16 mod_id);
  127. };
  128. struct skl_dsp_loader_ops {
  129. int stream_tag;
  130. int (*alloc_dma_buf)(struct device *dev,
  131. struct snd_dma_buffer *dmab, size_t size);
  132. int (*free_dma_buf)(struct device *dev,
  133. struct snd_dma_buffer *dmab);
  134. int (*prepare)(struct device *dev, unsigned int format,
  135. unsigned int byte_size,
  136. struct snd_dma_buffer *bufp);
  137. int (*trigger)(struct device *dev, bool start, int stream_tag);
  138. int (*cleanup)(struct device *dev, struct snd_dma_buffer *dmab,
  139. int stream_tag);
  140. };
  141. struct skl_load_module_info {
  142. u16 mod_id;
  143. const struct firmware *fw;
  144. };
  145. struct skl_module_table {
  146. struct skl_load_module_info *mod_info;
  147. unsigned int usage_cnt;
  148. struct list_head list;
  149. };
  150. void skl_cldma_process_intr(struct sst_dsp *ctx);
  151. void skl_cldma_int_disable(struct sst_dsp *ctx);
  152. int skl_cldma_prepare(struct sst_dsp *ctx);
  153. void skl_dsp_set_state_locked(struct sst_dsp *ctx, int state);
  154. struct sst_dsp *skl_dsp_ctx_init(struct device *dev,
  155. struct sst_dsp_device *sst_dev, int irq);
  156. bool is_skl_dsp_running(struct sst_dsp *ctx);
  157. unsigned int skl_dsp_get_enabled_cores(struct sst_dsp *ctx);
  158. void skl_dsp_init_core_state(struct sst_dsp *ctx);
  159. int skl_dsp_enable_core(struct sst_dsp *ctx, unsigned int core_mask);
  160. int skl_dsp_disable_core(struct sst_dsp *ctx, unsigned int core_mask);
  161. int skl_dsp_core_power_up(struct sst_dsp *ctx, unsigned int core_mask);
  162. int skl_dsp_core_power_down(struct sst_dsp *ctx, unsigned int core_mask);
  163. int skl_dsp_core_unset_reset_state(struct sst_dsp *ctx,
  164. unsigned int core_mask);
  165. int skl_dsp_start_core(struct sst_dsp *ctx, unsigned int core_mask);
  166. irqreturn_t skl_dsp_sst_interrupt(int irq, void *dev_id);
  167. int skl_dsp_wake(struct sst_dsp *ctx);
  168. int skl_dsp_sleep(struct sst_dsp *ctx);
  169. void skl_dsp_free(struct sst_dsp *dsp);
  170. int skl_dsp_get_core(struct sst_dsp *ctx, unsigned int core_id);
  171. int skl_dsp_put_core(struct sst_dsp *ctx, unsigned int core_id);
  172. int skl_dsp_boot(struct sst_dsp *ctx);
  173. int skl_sst_dsp_init(struct device *dev, void __iomem *mmio_base, int irq,
  174. const char *fw_name, struct skl_dsp_loader_ops dsp_ops,
  175. struct skl_sst **dsp);
  176. int bxt_sst_dsp_init(struct device *dev, void __iomem *mmio_base, int irq,
  177. const char *fw_name, struct skl_dsp_loader_ops dsp_ops,
  178. struct skl_sst **dsp);
  179. int skl_sst_init_fw(struct device *dev, struct skl_sst *ctx);
  180. int bxt_sst_init_fw(struct device *dev, struct skl_sst *ctx);
  181. void skl_sst_dsp_cleanup(struct device *dev, struct skl_sst *ctx);
  182. void bxt_sst_dsp_cleanup(struct device *dev, struct skl_sst *ctx);
  183. int snd_skl_get_module_info(struct skl_sst *ctx,
  184. struct skl_module_cfg *mconfig);
  185. int snd_skl_parse_uuids(struct sst_dsp *ctx, const struct firmware *fw,
  186. unsigned int offset, int index);
  187. int skl_get_pvt_id(struct skl_sst *ctx,
  188. struct skl_module_cfg *mconfig);
  189. int skl_put_pvt_id(struct skl_sst *ctx,
  190. struct skl_module_cfg *mconfig);
  191. int skl_get_pvt_instance_id_map(struct skl_sst *ctx,
  192. int module_id, int instance_id);
  193. void skl_freeup_uuid_list(struct skl_sst *ctx);
  194. int skl_dsp_strip_extended_manifest(struct firmware *fw);
  195. #endif /*__SKL_SST_DSP_H__*/