emu10k1_main.c 68 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142
  1. /*
  2. * Copyright (c) by Jaroslav Kysela <perex@perex.cz>
  3. * Creative Labs, Inc.
  4. * Routines for control of EMU10K1 chips
  5. *
  6. * Copyright (c) by James Courtier-Dutton <James@superbug.co.uk>
  7. * Added support for Audigy 2 Value.
  8. * Added EMU 1010 support.
  9. * General bug fixes and enhancements.
  10. *
  11. *
  12. * BUGS:
  13. * --
  14. *
  15. * TODO:
  16. * --
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. */
  33. #include <linux/sched.h>
  34. #include <linux/delay.h>
  35. #include <linux/init.h>
  36. #include <linux/module.h>
  37. #include <linux/interrupt.h>
  38. #include <linux/pci.h>
  39. #include <linux/slab.h>
  40. #include <linux/vmalloc.h>
  41. #include <linux/mutex.h>
  42. #include <sound/core.h>
  43. #include <sound/emu10k1.h>
  44. #include <linux/firmware.h>
  45. #include "p16v.h"
  46. #include "tina2.h"
  47. #include "p17v.h"
  48. #define HANA_FILENAME "emu/hana.fw"
  49. #define DOCK_FILENAME "emu/audio_dock.fw"
  50. #define EMU1010B_FILENAME "emu/emu1010b.fw"
  51. #define MICRO_DOCK_FILENAME "emu/micro_dock.fw"
  52. #define EMU0404_FILENAME "emu/emu0404.fw"
  53. #define EMU1010_NOTEBOOK_FILENAME "emu/emu1010_notebook.fw"
  54. MODULE_FIRMWARE(HANA_FILENAME);
  55. MODULE_FIRMWARE(DOCK_FILENAME);
  56. MODULE_FIRMWARE(EMU1010B_FILENAME);
  57. MODULE_FIRMWARE(MICRO_DOCK_FILENAME);
  58. MODULE_FIRMWARE(EMU0404_FILENAME);
  59. MODULE_FIRMWARE(EMU1010_NOTEBOOK_FILENAME);
  60. /*************************************************************************
  61. * EMU10K1 init / done
  62. *************************************************************************/
  63. void snd_emu10k1_voice_init(struct snd_emu10k1 *emu, int ch)
  64. {
  65. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  66. snd_emu10k1_ptr_write(emu, IP, ch, 0);
  67. snd_emu10k1_ptr_write(emu, VTFT, ch, 0xffff);
  68. snd_emu10k1_ptr_write(emu, CVCF, ch, 0xffff);
  69. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  70. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  71. snd_emu10k1_ptr_write(emu, CCR, ch, 0);
  72. snd_emu10k1_ptr_write(emu, PSST, ch, 0);
  73. snd_emu10k1_ptr_write(emu, DSL, ch, 0x10);
  74. snd_emu10k1_ptr_write(emu, CCCA, ch, 0);
  75. snd_emu10k1_ptr_write(emu, Z1, ch, 0);
  76. snd_emu10k1_ptr_write(emu, Z2, ch, 0);
  77. snd_emu10k1_ptr_write(emu, FXRT, ch, 0x32100000);
  78. snd_emu10k1_ptr_write(emu, ATKHLDM, ch, 0);
  79. snd_emu10k1_ptr_write(emu, DCYSUSM, ch, 0);
  80. snd_emu10k1_ptr_write(emu, IFATN, ch, 0xffff);
  81. snd_emu10k1_ptr_write(emu, PEFE, ch, 0);
  82. snd_emu10k1_ptr_write(emu, FMMOD, ch, 0);
  83. snd_emu10k1_ptr_write(emu, TREMFRQ, ch, 24); /* 1 Hz */
  84. snd_emu10k1_ptr_write(emu, FM2FRQ2, ch, 24); /* 1 Hz */
  85. snd_emu10k1_ptr_write(emu, TEMPENV, ch, 0);
  86. /*** these are last so OFF prevents writing ***/
  87. snd_emu10k1_ptr_write(emu, LFOVAL2, ch, 0);
  88. snd_emu10k1_ptr_write(emu, LFOVAL1, ch, 0);
  89. snd_emu10k1_ptr_write(emu, ATKHLDV, ch, 0);
  90. snd_emu10k1_ptr_write(emu, ENVVOL, ch, 0);
  91. snd_emu10k1_ptr_write(emu, ENVVAL, ch, 0);
  92. /* Audigy extra stuffs */
  93. if (emu->audigy) {
  94. snd_emu10k1_ptr_write(emu, 0x4c, ch, 0); /* ?? */
  95. snd_emu10k1_ptr_write(emu, 0x4d, ch, 0); /* ?? */
  96. snd_emu10k1_ptr_write(emu, 0x4e, ch, 0); /* ?? */
  97. snd_emu10k1_ptr_write(emu, 0x4f, ch, 0); /* ?? */
  98. snd_emu10k1_ptr_write(emu, A_FXRT1, ch, 0x03020100);
  99. snd_emu10k1_ptr_write(emu, A_FXRT2, ch, 0x3f3f3f3f);
  100. snd_emu10k1_ptr_write(emu, A_SENDAMOUNTS, ch, 0);
  101. }
  102. }
  103. static unsigned int spi_dac_init[] = {
  104. 0x00ff,
  105. 0x02ff,
  106. 0x0400,
  107. 0x0520,
  108. 0x0600,
  109. 0x08ff,
  110. 0x0aff,
  111. 0x0cff,
  112. 0x0eff,
  113. 0x10ff,
  114. 0x1200,
  115. 0x1400,
  116. 0x1480,
  117. 0x1800,
  118. 0x1aff,
  119. 0x1cff,
  120. 0x1e00,
  121. 0x0530,
  122. 0x0602,
  123. 0x0622,
  124. 0x1400,
  125. };
  126. static unsigned int i2c_adc_init[][2] = {
  127. { 0x17, 0x00 }, /* Reset */
  128. { 0x07, 0x00 }, /* Timeout */
  129. { 0x0b, 0x22 }, /* Interface control */
  130. { 0x0c, 0x22 }, /* Master mode control */
  131. { 0x0d, 0x08 }, /* Powerdown control */
  132. { 0x0e, 0xcf }, /* Attenuation Left 0x01 = -103dB, 0xff = 24dB */
  133. { 0x0f, 0xcf }, /* Attenuation Right 0.5dB steps */
  134. { 0x10, 0x7b }, /* ALC Control 1 */
  135. { 0x11, 0x00 }, /* ALC Control 2 */
  136. { 0x12, 0x32 }, /* ALC Control 3 */
  137. { 0x13, 0x00 }, /* Noise gate control */
  138. { 0x14, 0xa6 }, /* Limiter control */
  139. { 0x15, ADC_MUX_2 }, /* ADC Mixer control. Mic for A2ZS Notebook */
  140. };
  141. static int snd_emu10k1_init(struct snd_emu10k1 *emu, int enable_ir, int resume)
  142. {
  143. unsigned int silent_page;
  144. int ch;
  145. u32 tmp;
  146. /* disable audio and lock cache */
  147. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK |
  148. HCFG_MUTEBUTTONENABLE, emu->port + HCFG);
  149. /* reset recording buffers */
  150. snd_emu10k1_ptr_write(emu, MICBS, 0, ADCBS_BUFSIZE_NONE);
  151. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  152. snd_emu10k1_ptr_write(emu, FXBS, 0, ADCBS_BUFSIZE_NONE);
  153. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  154. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  155. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  156. /* disable channel interrupt */
  157. outl(0, emu->port + INTE);
  158. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  159. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  160. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  161. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  162. if (emu->audigy) {
  163. /* set SPDIF bypass mode */
  164. snd_emu10k1_ptr_write(emu, SPBYPASS, 0, SPBYPASS_FORMAT);
  165. /* enable rear left + rear right AC97 slots */
  166. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_REAR_RIGHT |
  167. AC97SLOT_REAR_LEFT);
  168. }
  169. /* init envelope engine */
  170. for (ch = 0; ch < NUM_G; ch++)
  171. snd_emu10k1_voice_init(emu, ch);
  172. snd_emu10k1_ptr_write(emu, SPCS0, 0, emu->spdif_bits[0]);
  173. snd_emu10k1_ptr_write(emu, SPCS1, 0, emu->spdif_bits[1]);
  174. snd_emu10k1_ptr_write(emu, SPCS2, 0, emu->spdif_bits[2]);
  175. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  176. /* Hacks for Alice3 to work independent of haP16V driver */
  177. /* Setup SRCMulti_I2S SamplingRate */
  178. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  179. tmp &= 0xfffff1ff;
  180. tmp |= (0x2<<9);
  181. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  182. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  183. snd_emu10k1_ptr20_write(emu, SRCSel, 0, 0x14);
  184. /* Setup SRCMulti Input Audio Enable */
  185. /* Use 0xFFFFFFFF to enable P16V sounds. */
  186. snd_emu10k1_ptr20_write(emu, SRCMULTI_ENABLE, 0, 0xFFFFFFFF);
  187. /* Enabled Phased (8-channel) P16V playback */
  188. outl(0x0201, emu->port + HCFG2);
  189. /* Set playback routing. */
  190. snd_emu10k1_ptr20_write(emu, CAPTURE_P16V_SOURCE, 0, 0x78e4);
  191. }
  192. if (emu->card_capabilities->ca0108_chip) { /* audigy2 Value */
  193. /* Hacks for Alice3 to work independent of haP16V driver */
  194. dev_info(emu->card->dev, "Audigy2 value: Special config.\n");
  195. /* Setup SRCMulti_I2S SamplingRate */
  196. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  197. tmp &= 0xfffff1ff;
  198. tmp |= (0x2<<9);
  199. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  200. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  201. outl(0x600000, emu->port + 0x20);
  202. outl(0x14, emu->port + 0x24);
  203. /* Setup SRCMulti Input Audio Enable */
  204. outl(0x7b0000, emu->port + 0x20);
  205. outl(0xFF000000, emu->port + 0x24);
  206. /* Setup SPDIF Out Audio Enable */
  207. /* The Audigy 2 Value has a separate SPDIF out,
  208. * so no need for a mixer switch
  209. */
  210. outl(0x7a0000, emu->port + 0x20);
  211. outl(0xFF000000, emu->port + 0x24);
  212. tmp = inl(emu->port + A_IOCFG) & ~0x8; /* Clear bit 3 */
  213. outl(tmp, emu->port + A_IOCFG);
  214. }
  215. if (emu->card_capabilities->spi_dac) { /* Audigy 2 ZS Notebook with DAC Wolfson WM8768/WM8568 */
  216. int size, n;
  217. size = ARRAY_SIZE(spi_dac_init);
  218. for (n = 0; n < size; n++)
  219. snd_emu10k1_spi_write(emu, spi_dac_init[n]);
  220. snd_emu10k1_ptr20_write(emu, 0x60, 0, 0x10);
  221. /* Enable GPIOs
  222. * GPIO0: Unknown
  223. * GPIO1: Speakers-enabled.
  224. * GPIO2: Unknown
  225. * GPIO3: Unknown
  226. * GPIO4: IEC958 Output on.
  227. * GPIO5: Unknown
  228. * GPIO6: Unknown
  229. * GPIO7: Unknown
  230. */
  231. outl(0x76, emu->port + A_IOCFG); /* Windows uses 0x3f76 */
  232. }
  233. if (emu->card_capabilities->i2c_adc) { /* Audigy 2 ZS Notebook with ADC Wolfson WM8775 */
  234. int size, n;
  235. snd_emu10k1_ptr20_write(emu, P17V_I2S_SRC_SEL, 0, 0x2020205f);
  236. tmp = inl(emu->port + A_IOCFG);
  237. outl(tmp | 0x4, emu->port + A_IOCFG); /* Set bit 2 for mic input */
  238. tmp = inl(emu->port + A_IOCFG);
  239. size = ARRAY_SIZE(i2c_adc_init);
  240. for (n = 0; n < size; n++)
  241. snd_emu10k1_i2c_write(emu, i2c_adc_init[n][0], i2c_adc_init[n][1]);
  242. for (n = 0; n < 4; n++) {
  243. emu->i2c_capture_volume[n][0] = 0xcf;
  244. emu->i2c_capture_volume[n][1] = 0xcf;
  245. }
  246. }
  247. snd_emu10k1_ptr_write(emu, PTB, 0, emu->ptb_pages.addr);
  248. snd_emu10k1_ptr_write(emu, TCB, 0, 0); /* taken from original driver */
  249. snd_emu10k1_ptr_write(emu, TCBS, 0, 4); /* taken from original driver */
  250. silent_page = (emu->silent_page.addr << emu->address_mode) | (emu->address_mode ? MAP_PTI_MASK1 : MAP_PTI_MASK0);
  251. for (ch = 0; ch < NUM_G; ch++) {
  252. snd_emu10k1_ptr_write(emu, MAPA, ch, silent_page);
  253. snd_emu10k1_ptr_write(emu, MAPB, ch, silent_page);
  254. }
  255. if (emu->card_capabilities->emu_model) {
  256. outl(HCFG_AUTOMUTE_ASYNC |
  257. HCFG_EMU32_SLAVE |
  258. HCFG_AUDIOENABLE, emu->port + HCFG);
  259. /*
  260. * Hokay, setup HCFG
  261. * Mute Disable Audio = 0
  262. * Lock Tank Memory = 1
  263. * Lock Sound Memory = 0
  264. * Auto Mute = 1
  265. */
  266. } else if (emu->audigy) {
  267. if (emu->revision == 4) /* audigy2 */
  268. outl(HCFG_AUDIOENABLE |
  269. HCFG_AC3ENABLE_CDSPDIF |
  270. HCFG_AC3ENABLE_GPSPDIF |
  271. HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  272. else
  273. outl(HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  274. /* FIXME: Remove all these emu->model and replace it with a card recognition parameter,
  275. * e.g. card_capabilities->joystick */
  276. } else if (emu->model == 0x20 ||
  277. emu->model == 0xc400 ||
  278. (emu->model == 0x21 && emu->revision < 6))
  279. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE, emu->port + HCFG);
  280. else
  281. /* With on-chip joystick */
  282. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  283. if (enable_ir) { /* enable IR for SB Live */
  284. if (emu->card_capabilities->emu_model) {
  285. ; /* Disable all access to A_IOCFG for the emu1010 */
  286. } else if (emu->card_capabilities->i2c_adc) {
  287. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  288. } else if (emu->audigy) {
  289. unsigned int reg = inl(emu->port + A_IOCFG);
  290. outl(reg | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  291. udelay(500);
  292. outl(reg | A_IOCFG_GPOUT1 | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  293. udelay(100);
  294. outl(reg, emu->port + A_IOCFG);
  295. } else {
  296. unsigned int reg = inl(emu->port + HCFG);
  297. outl(reg | HCFG_GPOUT2, emu->port + HCFG);
  298. udelay(500);
  299. outl(reg | HCFG_GPOUT1 | HCFG_GPOUT2, emu->port + HCFG);
  300. udelay(100);
  301. outl(reg, emu->port + HCFG);
  302. }
  303. }
  304. if (emu->card_capabilities->emu_model) {
  305. ; /* Disable all access to A_IOCFG for the emu1010 */
  306. } else if (emu->card_capabilities->i2c_adc) {
  307. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  308. } else if (emu->audigy) { /* enable analog output */
  309. unsigned int reg = inl(emu->port + A_IOCFG);
  310. outl(reg | A_IOCFG_GPOUT0, emu->port + A_IOCFG);
  311. }
  312. if (emu->address_mode == 0) {
  313. /* use 16M in 4G */
  314. outl(inl(emu->port + HCFG) | HCFG_EXPANDED_MEM, emu->port + HCFG);
  315. }
  316. return 0;
  317. }
  318. static void snd_emu10k1_audio_enable(struct snd_emu10k1 *emu)
  319. {
  320. /*
  321. * Enable the audio bit
  322. */
  323. outl(inl(emu->port + HCFG) | HCFG_AUDIOENABLE, emu->port + HCFG);
  324. /* Enable analog/digital outs on audigy */
  325. if (emu->card_capabilities->emu_model) {
  326. ; /* Disable all access to A_IOCFG for the emu1010 */
  327. } else if (emu->card_capabilities->i2c_adc) {
  328. ; /* Disable A_IOCFG for Audigy 2 ZS Notebook */
  329. } else if (emu->audigy) {
  330. outl(inl(emu->port + A_IOCFG) & ~0x44, emu->port + A_IOCFG);
  331. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  332. /* Unmute Analog now. Set GPO6 to 1 for Apollo.
  333. * This has to be done after init ALice3 I2SOut beyond 48KHz.
  334. * So, sequence is important. */
  335. outl(inl(emu->port + A_IOCFG) | 0x0040, emu->port + A_IOCFG);
  336. } else if (emu->card_capabilities->ca0108_chip) { /* audigy2 value */
  337. /* Unmute Analog now. */
  338. outl(inl(emu->port + A_IOCFG) | 0x0060, emu->port + A_IOCFG);
  339. } else {
  340. /* Disable routing from AC97 line out to Front speakers */
  341. outl(inl(emu->port + A_IOCFG) | 0x0080, emu->port + A_IOCFG);
  342. }
  343. }
  344. #if 0
  345. {
  346. unsigned int tmp;
  347. /* FIXME: the following routine disables LiveDrive-II !! */
  348. /* TOSLink detection */
  349. emu->tos_link = 0;
  350. tmp = inl(emu->port + HCFG);
  351. if (tmp & (HCFG_GPINPUT0 | HCFG_GPINPUT1)) {
  352. outl(tmp|0x800, emu->port + HCFG);
  353. udelay(50);
  354. if (tmp != (inl(emu->port + HCFG) & ~0x800)) {
  355. emu->tos_link = 1;
  356. outl(tmp, emu->port + HCFG);
  357. }
  358. }
  359. }
  360. #endif
  361. snd_emu10k1_intr_enable(emu, INTE_PCIERRORENABLE);
  362. }
  363. int snd_emu10k1_done(struct snd_emu10k1 *emu)
  364. {
  365. int ch;
  366. outl(0, emu->port + INTE);
  367. /*
  368. * Shutdown the chip
  369. */
  370. for (ch = 0; ch < NUM_G; ch++)
  371. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  372. for (ch = 0; ch < NUM_G; ch++) {
  373. snd_emu10k1_ptr_write(emu, VTFT, ch, 0);
  374. snd_emu10k1_ptr_write(emu, CVCF, ch, 0);
  375. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  376. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  377. }
  378. /* reset recording buffers */
  379. snd_emu10k1_ptr_write(emu, MICBS, 0, 0);
  380. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  381. snd_emu10k1_ptr_write(emu, FXBS, 0, 0);
  382. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  383. snd_emu10k1_ptr_write(emu, FXWC, 0, 0);
  384. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  385. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  386. snd_emu10k1_ptr_write(emu, TCBS, 0, TCBS_BUFFSIZE_16K);
  387. snd_emu10k1_ptr_write(emu, TCB, 0, 0);
  388. if (emu->audigy)
  389. snd_emu10k1_ptr_write(emu, A_DBG, 0, A_DBG_SINGLE_STEP);
  390. else
  391. snd_emu10k1_ptr_write(emu, DBG, 0, EMU10K1_DBG_SINGLE_STEP);
  392. /* disable channel interrupt */
  393. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  394. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  395. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  396. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  397. /* disable audio and lock cache */
  398. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK | HCFG_MUTEBUTTONENABLE, emu->port + HCFG);
  399. snd_emu10k1_ptr_write(emu, PTB, 0, 0);
  400. return 0;
  401. }
  402. /*************************************************************************
  403. * ECARD functional implementation
  404. *************************************************************************/
  405. /* In A1 Silicon, these bits are in the HC register */
  406. #define HOOKN_BIT (1L << 12)
  407. #define HANDN_BIT (1L << 11)
  408. #define PULSEN_BIT (1L << 10)
  409. #define EC_GDI1 (1 << 13)
  410. #define EC_GDI0 (1 << 14)
  411. #define EC_NUM_CONTROL_BITS 20
  412. #define EC_AC3_DATA_SELN 0x0001L
  413. #define EC_EE_DATA_SEL 0x0002L
  414. #define EC_EE_CNTRL_SELN 0x0004L
  415. #define EC_EECLK 0x0008L
  416. #define EC_EECS 0x0010L
  417. #define EC_EESDO 0x0020L
  418. #define EC_TRIM_CSN 0x0040L
  419. #define EC_TRIM_SCLK 0x0080L
  420. #define EC_TRIM_SDATA 0x0100L
  421. #define EC_TRIM_MUTEN 0x0200L
  422. #define EC_ADCCAL 0x0400L
  423. #define EC_ADCRSTN 0x0800L
  424. #define EC_DACCAL 0x1000L
  425. #define EC_DACMUTEN 0x2000L
  426. #define EC_LEDN 0x4000L
  427. #define EC_SPDIF0_SEL_SHIFT 15
  428. #define EC_SPDIF1_SEL_SHIFT 17
  429. #define EC_SPDIF0_SEL_MASK (0x3L << EC_SPDIF0_SEL_SHIFT)
  430. #define EC_SPDIF1_SEL_MASK (0x7L << EC_SPDIF1_SEL_SHIFT)
  431. #define EC_SPDIF0_SELECT(_x) (((_x) << EC_SPDIF0_SEL_SHIFT) & EC_SPDIF0_SEL_MASK)
  432. #define EC_SPDIF1_SELECT(_x) (((_x) << EC_SPDIF1_SEL_SHIFT) & EC_SPDIF1_SEL_MASK)
  433. #define EC_CURRENT_PROM_VERSION 0x01 /* Self-explanatory. This should
  434. * be incremented any time the EEPROM's
  435. * format is changed. */
  436. #define EC_EEPROM_SIZE 0x40 /* ECARD EEPROM has 64 16-bit words */
  437. /* Addresses for special values stored in to EEPROM */
  438. #define EC_PROM_VERSION_ADDR 0x20 /* Address of the current prom version */
  439. #define EC_BOARDREV0_ADDR 0x21 /* LSW of board rev */
  440. #define EC_BOARDREV1_ADDR 0x22 /* MSW of board rev */
  441. #define EC_LAST_PROMFILE_ADDR 0x2f
  442. #define EC_SERIALNUM_ADDR 0x30 /* First word of serial number. The
  443. * can be up to 30 characters in length
  444. * and is stored as a NULL-terminated
  445. * ASCII string. Any unused bytes must be
  446. * filled with zeros */
  447. #define EC_CHECKSUM_ADDR 0x3f /* Location at which checksum is stored */
  448. /* Most of this stuff is pretty self-evident. According to the hardware
  449. * dudes, we need to leave the ADCCAL bit low in order to avoid a DC
  450. * offset problem. Weird.
  451. */
  452. #define EC_RAW_RUN_MODE (EC_DACMUTEN | EC_ADCRSTN | EC_TRIM_MUTEN | \
  453. EC_TRIM_CSN)
  454. #define EC_DEFAULT_ADC_GAIN 0xC4C4
  455. #define EC_DEFAULT_SPDIF0_SEL 0x0
  456. #define EC_DEFAULT_SPDIF1_SEL 0x4
  457. /**************************************************************************
  458. * @func Clock bits into the Ecard's control latch. The Ecard uses a
  459. * control latch will is loaded bit-serially by toggling the Modem control
  460. * lines from function 2 on the E8010. This function hides these details
  461. * and presents the illusion that we are actually writing to a distinct
  462. * register.
  463. */
  464. static void snd_emu10k1_ecard_write(struct snd_emu10k1 *emu, unsigned int value)
  465. {
  466. unsigned short count;
  467. unsigned int data;
  468. unsigned long hc_port;
  469. unsigned int hc_value;
  470. hc_port = emu->port + HCFG;
  471. hc_value = inl(hc_port) & ~(HOOKN_BIT | HANDN_BIT | PULSEN_BIT);
  472. outl(hc_value, hc_port);
  473. for (count = 0; count < EC_NUM_CONTROL_BITS; count++) {
  474. /* Set up the value */
  475. data = ((value & 0x1) ? PULSEN_BIT : 0);
  476. value >>= 1;
  477. outl(hc_value | data, hc_port);
  478. /* Clock the shift register */
  479. outl(hc_value | data | HANDN_BIT, hc_port);
  480. outl(hc_value | data, hc_port);
  481. }
  482. /* Latch the bits */
  483. outl(hc_value | HOOKN_BIT, hc_port);
  484. outl(hc_value, hc_port);
  485. }
  486. /**************************************************************************
  487. * @func Set the gain of the ECARD's CS3310 Trim/gain controller. The
  488. * trim value consists of a 16bit value which is composed of two
  489. * 8 bit gain/trim values, one for the left channel and one for the
  490. * right channel. The following table maps from the Gain/Attenuation
  491. * value in decibels into the corresponding bit pattern for a single
  492. * channel.
  493. */
  494. static void snd_emu10k1_ecard_setadcgain(struct snd_emu10k1 *emu,
  495. unsigned short gain)
  496. {
  497. unsigned int bit;
  498. /* Enable writing to the TRIM registers */
  499. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  500. /* Do it again to insure that we meet hold time requirements */
  501. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  502. for (bit = (1 << 15); bit; bit >>= 1) {
  503. unsigned int value;
  504. value = emu->ecard_ctrl & ~(EC_TRIM_CSN | EC_TRIM_SDATA);
  505. if (gain & bit)
  506. value |= EC_TRIM_SDATA;
  507. /* Clock the bit */
  508. snd_emu10k1_ecard_write(emu, value);
  509. snd_emu10k1_ecard_write(emu, value | EC_TRIM_SCLK);
  510. snd_emu10k1_ecard_write(emu, value);
  511. }
  512. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  513. }
  514. static int snd_emu10k1_ecard_init(struct snd_emu10k1 *emu)
  515. {
  516. unsigned int hc_value;
  517. /* Set up the initial settings */
  518. emu->ecard_ctrl = EC_RAW_RUN_MODE |
  519. EC_SPDIF0_SELECT(EC_DEFAULT_SPDIF0_SEL) |
  520. EC_SPDIF1_SELECT(EC_DEFAULT_SPDIF1_SEL);
  521. /* Step 0: Set the codec type in the hardware control register
  522. * and enable audio output */
  523. hc_value = inl(emu->port + HCFG);
  524. outl(hc_value | HCFG_AUDIOENABLE | HCFG_CODECFORMAT_I2S, emu->port + HCFG);
  525. inl(emu->port + HCFG);
  526. /* Step 1: Turn off the led and deassert TRIM_CS */
  527. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  528. /* Step 2: Calibrate the ADC and DAC */
  529. snd_emu10k1_ecard_write(emu, EC_DACCAL | EC_LEDN | EC_TRIM_CSN);
  530. /* Step 3: Wait for awhile; XXX We can't get away with this
  531. * under a real operating system; we'll need to block and wait that
  532. * way. */
  533. snd_emu10k1_wait(emu, 48000);
  534. /* Step 4: Switch off the DAC and ADC calibration. Note
  535. * That ADC_CAL is actually an inverted signal, so we assert
  536. * it here to stop calibration. */
  537. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  538. /* Step 4: Switch into run mode */
  539. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  540. /* Step 5: Set the analog input gain */
  541. snd_emu10k1_ecard_setadcgain(emu, EC_DEFAULT_ADC_GAIN);
  542. return 0;
  543. }
  544. static int snd_emu10k1_cardbus_init(struct snd_emu10k1 *emu)
  545. {
  546. unsigned long special_port;
  547. unsigned int value;
  548. /* Special initialisation routine
  549. * before the rest of the IO-Ports become active.
  550. */
  551. special_port = emu->port + 0x38;
  552. value = inl(special_port);
  553. outl(0x00d00000, special_port);
  554. value = inl(special_port);
  555. outl(0x00d00001, special_port);
  556. value = inl(special_port);
  557. outl(0x00d0005f, special_port);
  558. value = inl(special_port);
  559. outl(0x00d0007f, special_port);
  560. value = inl(special_port);
  561. outl(0x0090007f, special_port);
  562. value = inl(special_port);
  563. snd_emu10k1_ptr20_write(emu, TINA2_VOLUME, 0, 0xfefefefe); /* Defaults to 0x30303030 */
  564. /* Delay to give time for ADC chip to switch on. It needs 113ms */
  565. msleep(200);
  566. return 0;
  567. }
  568. static int snd_emu1010_load_firmware_entry(struct snd_emu10k1 *emu,
  569. const struct firmware *fw_entry)
  570. {
  571. int n, i;
  572. int reg;
  573. int value;
  574. unsigned int write_post;
  575. unsigned long flags;
  576. if (!fw_entry)
  577. return -EIO;
  578. /* The FPGA is a Xilinx Spartan IIE XC2S50E */
  579. /* GPIO7 -> FPGA PGMN
  580. * GPIO6 -> FPGA CCLK
  581. * GPIO5 -> FPGA DIN
  582. * FPGA CONFIG OFF -> FPGA PGMN
  583. */
  584. spin_lock_irqsave(&emu->emu_lock, flags);
  585. outl(0x00, emu->port + A_IOCFG); /* Set PGMN low for 1uS. */
  586. write_post = inl(emu->port + A_IOCFG);
  587. udelay(100);
  588. outl(0x80, emu->port + A_IOCFG); /* Leave bit 7 set during netlist setup. */
  589. write_post = inl(emu->port + A_IOCFG);
  590. udelay(100); /* Allow FPGA memory to clean */
  591. for (n = 0; n < fw_entry->size; n++) {
  592. value = fw_entry->data[n];
  593. for (i = 0; i < 8; i++) {
  594. reg = 0x80;
  595. if (value & 0x1)
  596. reg = reg | 0x20;
  597. value = value >> 1;
  598. outl(reg, emu->port + A_IOCFG);
  599. write_post = inl(emu->port + A_IOCFG);
  600. outl(reg | 0x40, emu->port + A_IOCFG);
  601. write_post = inl(emu->port + A_IOCFG);
  602. }
  603. }
  604. /* After programming, set GPIO bit 4 high again. */
  605. outl(0x10, emu->port + A_IOCFG);
  606. write_post = inl(emu->port + A_IOCFG);
  607. spin_unlock_irqrestore(&emu->emu_lock, flags);
  608. return 0;
  609. }
  610. /* firmware file names, per model, init-fw and dock-fw (optional) */
  611. static const char * const firmware_names[5][2] = {
  612. [EMU_MODEL_EMU1010] = {
  613. HANA_FILENAME, DOCK_FILENAME
  614. },
  615. [EMU_MODEL_EMU1010B] = {
  616. EMU1010B_FILENAME, MICRO_DOCK_FILENAME
  617. },
  618. [EMU_MODEL_EMU1616] = {
  619. EMU1010_NOTEBOOK_FILENAME, MICRO_DOCK_FILENAME
  620. },
  621. [EMU_MODEL_EMU0404] = {
  622. EMU0404_FILENAME, NULL
  623. },
  624. };
  625. static int snd_emu1010_load_firmware(struct snd_emu10k1 *emu, int dock,
  626. const struct firmware **fw)
  627. {
  628. const char *filename;
  629. int err;
  630. if (!*fw) {
  631. filename = firmware_names[emu->card_capabilities->emu_model][dock];
  632. if (!filename)
  633. return 0;
  634. err = request_firmware(fw, filename, &emu->pci->dev);
  635. if (err)
  636. return err;
  637. }
  638. return snd_emu1010_load_firmware_entry(emu, *fw);
  639. }
  640. static void emu1010_firmware_work(struct work_struct *work)
  641. {
  642. struct snd_emu10k1 *emu;
  643. u32 tmp, tmp2, reg;
  644. int err;
  645. emu = container_of(work, struct snd_emu10k1,
  646. emu1010.firmware_work.work);
  647. if (emu->card->shutdown)
  648. return;
  649. #ifdef CONFIG_PM_SLEEP
  650. if (emu->suspend)
  651. return;
  652. #endif
  653. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &tmp); /* IRQ Status */
  654. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg); /* OPTIONS: Which cards are attached to the EMU */
  655. if (reg & EMU_HANA_OPTION_DOCK_OFFLINE) {
  656. /* Audio Dock attached */
  657. /* Return to Audio Dock programming mode */
  658. dev_info(emu->card->dev,
  659. "emu1010: Loading Audio Dock Firmware\n");
  660. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG,
  661. EMU_HANA_FPGA_CONFIG_AUDIODOCK);
  662. err = snd_emu1010_load_firmware(emu, 1, &emu->dock_fw);
  663. if (err < 0)
  664. goto next;
  665. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0);
  666. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &tmp);
  667. dev_info(emu->card->dev,
  668. "emu1010: EMU_HANA+DOCK_IRQ_STATUS = 0x%x\n", tmp);
  669. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  670. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &tmp);
  671. dev_info(emu->card->dev,
  672. "emu1010: EMU_HANA+DOCK_ID = 0x%x\n", tmp);
  673. if ((tmp & 0x1f) != 0x15) {
  674. /* FPGA failed to be programmed */
  675. dev_info(emu->card->dev,
  676. "emu1010: Loading Audio Dock Firmware file failed, reg = 0x%x\n",
  677. tmp);
  678. goto next;
  679. }
  680. dev_info(emu->card->dev,
  681. "emu1010: Audio Dock Firmware loaded\n");
  682. snd_emu1010_fpga_read(emu, EMU_DOCK_MAJOR_REV, &tmp);
  683. snd_emu1010_fpga_read(emu, EMU_DOCK_MINOR_REV, &tmp2);
  684. dev_info(emu->card->dev, "Audio Dock ver: %u.%u\n", tmp, tmp2);
  685. /* Sync clocking between 1010 and Dock */
  686. /* Allow DLL to settle */
  687. msleep(10);
  688. /* Unmute all. Default is muted after a firmware load */
  689. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, EMU_UNMUTE);
  690. } else if (!reg && emu->emu1010.last_reg) {
  691. /* Audio Dock removed */
  692. dev_info(emu->card->dev, "emu1010: Audio Dock detached\n");
  693. /* Unmute all */
  694. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, EMU_UNMUTE);
  695. }
  696. next:
  697. emu->emu1010.last_reg = reg;
  698. if (!emu->card->shutdown)
  699. schedule_delayed_work(&emu->emu1010.firmware_work,
  700. msecs_to_jiffies(1000));
  701. }
  702. /*
  703. * EMU-1010 - details found out from this driver, official MS Win drivers,
  704. * testing the card:
  705. *
  706. * Audigy2 (aka Alice2):
  707. * ---------------------
  708. * * communication over PCI
  709. * * conversion of 32-bit data coming over EMU32 links from HANA FPGA
  710. * to 2 x 16-bit, using internal DSP instructions
  711. * * slave mode, clock supplied by HANA
  712. * * linked to HANA using:
  713. * 32 x 32-bit serial EMU32 output channels
  714. * 16 x EMU32 input channels
  715. * (?) x I2S I/O channels (?)
  716. *
  717. * FPGA (aka HANA):
  718. * ---------------
  719. * * provides all (?) physical inputs and outputs of the card
  720. * (ADC, DAC, SPDIF I/O, ADAT I/O, etc.)
  721. * * provides clock signal for the card and Alice2
  722. * * two crystals - for 44.1kHz and 48kHz multiples
  723. * * provides internal routing of signal sources to signal destinations
  724. * * inputs/outputs to Alice2 - see above
  725. *
  726. * Current status of the driver:
  727. * ----------------------------
  728. * * only 44.1/48kHz supported (the MS Win driver supports up to 192 kHz)
  729. * * PCM device nb. 2:
  730. * 16 x 16-bit playback - snd_emu10k1_fx8010_playback_ops
  731. * 16 x 32-bit capture - snd_emu10k1_capture_efx_ops
  732. */
  733. static int snd_emu10k1_emu1010_init(struct snd_emu10k1 *emu)
  734. {
  735. unsigned int i;
  736. u32 tmp, tmp2, reg;
  737. int err;
  738. dev_info(emu->card->dev, "emu1010: Special config.\n");
  739. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  740. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  741. * Mute all codecs.
  742. */
  743. outl(0x0005a00c, emu->port + HCFG);
  744. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  745. * Lock Tank Memory Cache,
  746. * Mute all codecs.
  747. */
  748. outl(0x0005a004, emu->port + HCFG);
  749. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  750. * Mute all codecs.
  751. */
  752. outl(0x0005a000, emu->port + HCFG);
  753. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  754. * Mute all codecs.
  755. */
  756. outl(0x0005a000, emu->port + HCFG);
  757. /* Disable 48Volt power to Audio Dock */
  758. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0);
  759. /* ID, should read & 0x7f = 0x55. (Bit 7 is the IRQ bit) */
  760. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
  761. dev_dbg(emu->card->dev, "reg1 = 0x%x\n", reg);
  762. if ((reg & 0x3f) == 0x15) {
  763. /* FPGA netlist already present so clear it */
  764. /* Return to programming mode */
  765. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0x02);
  766. }
  767. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
  768. dev_dbg(emu->card->dev, "reg2 = 0x%x\n", reg);
  769. if ((reg & 0x3f) == 0x15) {
  770. /* FPGA failed to return to programming mode */
  771. dev_info(emu->card->dev,
  772. "emu1010: FPGA failed to return to programming mode\n");
  773. return -ENODEV;
  774. }
  775. dev_info(emu->card->dev, "emu1010: EMU_HANA_ID = 0x%x\n", reg);
  776. err = snd_emu1010_load_firmware(emu, 0, &emu->firmware);
  777. if (err < 0) {
  778. dev_info(emu->card->dev, "emu1010: Loading Firmware failed\n");
  779. return err;
  780. }
  781. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  782. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg);
  783. if ((reg & 0x3f) != 0x15) {
  784. /* FPGA failed to be programmed */
  785. dev_info(emu->card->dev,
  786. "emu1010: Loading Hana Firmware file failed, reg = 0x%x\n",
  787. reg);
  788. return -ENODEV;
  789. }
  790. dev_info(emu->card->dev, "emu1010: Hana Firmware loaded\n");
  791. snd_emu1010_fpga_read(emu, EMU_HANA_MAJOR_REV, &tmp);
  792. snd_emu1010_fpga_read(emu, EMU_HANA_MINOR_REV, &tmp2);
  793. dev_info(emu->card->dev, "emu1010: Hana version: %u.%u\n", tmp, tmp2);
  794. /* Enable 48Volt power to Audio Dock */
  795. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, EMU_HANA_DOCK_PWR_ON);
  796. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg);
  797. dev_info(emu->card->dev, "emu1010: Card options = 0x%x\n", reg);
  798. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg);
  799. dev_info(emu->card->dev, "emu1010: Card options = 0x%x\n", reg);
  800. snd_emu1010_fpga_read(emu, EMU_HANA_OPTICAL_TYPE, &tmp);
  801. /* Optical -> ADAT I/O */
  802. /* 0 : SPDIF
  803. * 1 : ADAT
  804. */
  805. emu->emu1010.optical_in = 1; /* IN_ADAT */
  806. emu->emu1010.optical_out = 1; /* IN_ADAT */
  807. tmp = 0;
  808. tmp = (emu->emu1010.optical_in ? EMU_HANA_OPTICAL_IN_ADAT : 0) |
  809. (emu->emu1010.optical_out ? EMU_HANA_OPTICAL_OUT_ADAT : 0);
  810. snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, tmp);
  811. snd_emu1010_fpga_read(emu, EMU_HANA_ADC_PADS, &tmp);
  812. /* Set no attenuation on Audio Dock pads. */
  813. snd_emu1010_fpga_write(emu, EMU_HANA_ADC_PADS, 0x00);
  814. emu->emu1010.adc_pads = 0x00;
  815. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp);
  816. /* Unmute Audio dock DACs, Headphone source DAC-4. */
  817. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30);
  818. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12);
  819. snd_emu1010_fpga_read(emu, EMU_HANA_DAC_PADS, &tmp);
  820. /* DAC PADs. */
  821. snd_emu1010_fpga_write(emu, EMU_HANA_DAC_PADS, 0x0f);
  822. emu->emu1010.dac_pads = 0x0f;
  823. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp);
  824. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30);
  825. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp);
  826. /* SPDIF Format. Set Consumer mode, 24bit, copy enable */
  827. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10);
  828. /* MIDI routing */
  829. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19);
  830. /* Unknown. */
  831. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c);
  832. /* IRQ Enable: All on */
  833. /* snd_emu1010_fpga_write(emu, 0x09, 0x0f ); */
  834. /* IRQ Enable: All off */
  835. snd_emu1010_fpga_write(emu, EMU_HANA_IRQ_ENABLE, 0x00);
  836. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg);
  837. dev_info(emu->card->dev, "emu1010: Card options3 = 0x%x\n", reg);
  838. /* Default WCLK set to 48kHz. */
  839. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x00);
  840. /* Word Clock source, Internal 48kHz x1 */
  841. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K);
  842. /* snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X); */
  843. /* Audio Dock LEDs. */
  844. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12);
  845. #if 0
  846. /* For 96kHz */
  847. snd_emu1010_fpga_link_dst_src_write(emu,
  848. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  849. snd_emu1010_fpga_link_dst_src_write(emu,
  850. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  851. snd_emu1010_fpga_link_dst_src_write(emu,
  852. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT2);
  853. snd_emu1010_fpga_link_dst_src_write(emu,
  854. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT2);
  855. #endif
  856. #if 0
  857. /* For 192kHz */
  858. snd_emu1010_fpga_link_dst_src_write(emu,
  859. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  860. snd_emu1010_fpga_link_dst_src_write(emu,
  861. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  862. snd_emu1010_fpga_link_dst_src_write(emu,
  863. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  864. snd_emu1010_fpga_link_dst_src_write(emu,
  865. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_RIGHT2);
  866. snd_emu1010_fpga_link_dst_src_write(emu,
  867. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT3);
  868. snd_emu1010_fpga_link_dst_src_write(emu,
  869. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT3);
  870. snd_emu1010_fpga_link_dst_src_write(emu,
  871. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HAMOA_ADC_LEFT4);
  872. snd_emu1010_fpga_link_dst_src_write(emu,
  873. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HAMOA_ADC_RIGHT4);
  874. #endif
  875. #if 1
  876. /* For 48kHz */
  877. snd_emu1010_fpga_link_dst_src_write(emu,
  878. EMU_DST_ALICE2_EMU32_0, EMU_SRC_DOCK_MIC_A1);
  879. snd_emu1010_fpga_link_dst_src_write(emu,
  880. EMU_DST_ALICE2_EMU32_1, EMU_SRC_DOCK_MIC_B1);
  881. snd_emu1010_fpga_link_dst_src_write(emu,
  882. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  883. snd_emu1010_fpga_link_dst_src_write(emu,
  884. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_LEFT2);
  885. snd_emu1010_fpga_link_dst_src_write(emu,
  886. EMU_DST_ALICE2_EMU32_4, EMU_SRC_DOCK_ADC1_LEFT1);
  887. snd_emu1010_fpga_link_dst_src_write(emu,
  888. EMU_DST_ALICE2_EMU32_5, EMU_SRC_DOCK_ADC1_RIGHT1);
  889. snd_emu1010_fpga_link_dst_src_write(emu,
  890. EMU_DST_ALICE2_EMU32_6, EMU_SRC_DOCK_ADC2_LEFT1);
  891. snd_emu1010_fpga_link_dst_src_write(emu,
  892. EMU_DST_ALICE2_EMU32_7, EMU_SRC_DOCK_ADC2_RIGHT1);
  893. /* Pavel Hofman - setting defaults for 8 more capture channels
  894. * Defaults only, users will set their own values anyways, let's
  895. * just copy/paste.
  896. */
  897. snd_emu1010_fpga_link_dst_src_write(emu,
  898. EMU_DST_ALICE2_EMU32_8, EMU_SRC_DOCK_MIC_A1);
  899. snd_emu1010_fpga_link_dst_src_write(emu,
  900. EMU_DST_ALICE2_EMU32_9, EMU_SRC_DOCK_MIC_B1);
  901. snd_emu1010_fpga_link_dst_src_write(emu,
  902. EMU_DST_ALICE2_EMU32_A, EMU_SRC_HAMOA_ADC_LEFT2);
  903. snd_emu1010_fpga_link_dst_src_write(emu,
  904. EMU_DST_ALICE2_EMU32_B, EMU_SRC_HAMOA_ADC_LEFT2);
  905. snd_emu1010_fpga_link_dst_src_write(emu,
  906. EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_ADC1_LEFT1);
  907. snd_emu1010_fpga_link_dst_src_write(emu,
  908. EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_ADC1_RIGHT1);
  909. snd_emu1010_fpga_link_dst_src_write(emu,
  910. EMU_DST_ALICE2_EMU32_E, EMU_SRC_DOCK_ADC2_LEFT1);
  911. snd_emu1010_fpga_link_dst_src_write(emu,
  912. EMU_DST_ALICE2_EMU32_F, EMU_SRC_DOCK_ADC2_RIGHT1);
  913. #endif
  914. #if 0
  915. /* Original */
  916. snd_emu1010_fpga_link_dst_src_write(emu,
  917. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HANA_ADAT);
  918. snd_emu1010_fpga_link_dst_src_write(emu,
  919. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HANA_ADAT + 1);
  920. snd_emu1010_fpga_link_dst_src_write(emu,
  921. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HANA_ADAT + 2);
  922. snd_emu1010_fpga_link_dst_src_write(emu,
  923. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HANA_ADAT + 3);
  924. snd_emu1010_fpga_link_dst_src_write(emu,
  925. EMU_DST_ALICE2_EMU32_8, EMU_SRC_HANA_ADAT + 4);
  926. snd_emu1010_fpga_link_dst_src_write(emu,
  927. EMU_DST_ALICE2_EMU32_9, EMU_SRC_HANA_ADAT + 5);
  928. snd_emu1010_fpga_link_dst_src_write(emu,
  929. EMU_DST_ALICE2_EMU32_A, EMU_SRC_HANA_ADAT + 6);
  930. snd_emu1010_fpga_link_dst_src_write(emu,
  931. EMU_DST_ALICE2_EMU32_B, EMU_SRC_HANA_ADAT + 7);
  932. snd_emu1010_fpga_link_dst_src_write(emu,
  933. EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_MIC_A1);
  934. snd_emu1010_fpga_link_dst_src_write(emu,
  935. EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_MIC_B1);
  936. snd_emu1010_fpga_link_dst_src_write(emu,
  937. EMU_DST_ALICE2_EMU32_E, EMU_SRC_HAMOA_ADC_LEFT2);
  938. snd_emu1010_fpga_link_dst_src_write(emu,
  939. EMU_DST_ALICE2_EMU32_F, EMU_SRC_HAMOA_ADC_LEFT2);
  940. #endif
  941. for (i = 0; i < 0x20; i++) {
  942. /* AudioDock Elink <- Silence */
  943. snd_emu1010_fpga_link_dst_src_write(emu, 0x0100 + i, EMU_SRC_SILENCE);
  944. }
  945. for (i = 0; i < 4; i++) {
  946. /* Hana SPDIF Out <- Silence */
  947. snd_emu1010_fpga_link_dst_src_write(emu, 0x0200 + i, EMU_SRC_SILENCE);
  948. }
  949. for (i = 0; i < 7; i++) {
  950. /* Hamoa DAC <- Silence */
  951. snd_emu1010_fpga_link_dst_src_write(emu, 0x0300 + i, EMU_SRC_SILENCE);
  952. }
  953. for (i = 0; i < 7; i++) {
  954. /* Hana ADAT Out <- Silence */
  955. snd_emu1010_fpga_link_dst_src_write(emu, EMU_DST_HANA_ADAT + i, EMU_SRC_SILENCE);
  956. }
  957. snd_emu1010_fpga_link_dst_src_write(emu,
  958. EMU_DST_ALICE_I2S0_LEFT, EMU_SRC_DOCK_ADC1_LEFT1);
  959. snd_emu1010_fpga_link_dst_src_write(emu,
  960. EMU_DST_ALICE_I2S0_RIGHT, EMU_SRC_DOCK_ADC1_RIGHT1);
  961. snd_emu1010_fpga_link_dst_src_write(emu,
  962. EMU_DST_ALICE_I2S1_LEFT, EMU_SRC_DOCK_ADC2_LEFT1);
  963. snd_emu1010_fpga_link_dst_src_write(emu,
  964. EMU_DST_ALICE_I2S1_RIGHT, EMU_SRC_DOCK_ADC2_RIGHT1);
  965. snd_emu1010_fpga_link_dst_src_write(emu,
  966. EMU_DST_ALICE_I2S2_LEFT, EMU_SRC_DOCK_ADC3_LEFT1);
  967. snd_emu1010_fpga_link_dst_src_write(emu,
  968. EMU_DST_ALICE_I2S2_RIGHT, EMU_SRC_DOCK_ADC3_RIGHT1);
  969. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x01); /* Unmute all */
  970. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp);
  971. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  972. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  973. * Mute all codecs.
  974. */
  975. outl(0x0000a000, emu->port + HCFG);
  976. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  977. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  978. * Un-Mute all codecs.
  979. */
  980. outl(0x0000a001, emu->port + HCFG);
  981. /* Initial boot complete. Now patches */
  982. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp);
  983. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19); /* MIDI Route */
  984. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c); /* Unknown */
  985. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_IN, 0x19); /* MIDI Route */
  986. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI_OUT, 0x0c); /* Unknown */
  987. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp);
  988. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10); /* SPDIF Format spdif (or 0x11 for aes/ebu) */
  989. #if 0
  990. snd_emu1010_fpga_link_dst_src_write(emu,
  991. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32B + 2); /* ALICE2 bus 0xa2 */
  992. snd_emu1010_fpga_link_dst_src_write(emu,
  993. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32B + 3); /* ALICE2 bus 0xa3 */
  994. snd_emu1010_fpga_link_dst_src_write(emu,
  995. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 2); /* ALICE2 bus 0xb2 */
  996. snd_emu1010_fpga_link_dst_src_write(emu,
  997. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 3); /* ALICE2 bus 0xb3 */
  998. #endif
  999. /* Default outputs */
  1000. if (emu->card_capabilities->emu_model == EMU_MODEL_EMU1616) {
  1001. /* 1616(M) cardbus default outputs */
  1002. /* ALICE2 bus 0xa0 */
  1003. snd_emu1010_fpga_link_dst_src_write(emu,
  1004. EMU_DST_DOCK_DAC1_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1005. emu->emu1010.output_source[0] = 17;
  1006. snd_emu1010_fpga_link_dst_src_write(emu,
  1007. EMU_DST_DOCK_DAC1_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1008. emu->emu1010.output_source[1] = 18;
  1009. snd_emu1010_fpga_link_dst_src_write(emu,
  1010. EMU_DST_DOCK_DAC2_LEFT1, EMU_SRC_ALICE_EMU32A + 2);
  1011. emu->emu1010.output_source[2] = 19;
  1012. snd_emu1010_fpga_link_dst_src_write(emu,
  1013. EMU_DST_DOCK_DAC2_RIGHT1, EMU_SRC_ALICE_EMU32A + 3);
  1014. emu->emu1010.output_source[3] = 20;
  1015. snd_emu1010_fpga_link_dst_src_write(emu,
  1016. EMU_DST_DOCK_DAC3_LEFT1, EMU_SRC_ALICE_EMU32A + 4);
  1017. emu->emu1010.output_source[4] = 21;
  1018. snd_emu1010_fpga_link_dst_src_write(emu,
  1019. EMU_DST_DOCK_DAC3_RIGHT1, EMU_SRC_ALICE_EMU32A + 5);
  1020. emu->emu1010.output_source[5] = 22;
  1021. /* ALICE2 bus 0xa0 */
  1022. snd_emu1010_fpga_link_dst_src_write(emu,
  1023. EMU_DST_MANA_DAC_LEFT, EMU_SRC_ALICE_EMU32A + 0);
  1024. emu->emu1010.output_source[16] = 17;
  1025. snd_emu1010_fpga_link_dst_src_write(emu,
  1026. EMU_DST_MANA_DAC_RIGHT, EMU_SRC_ALICE_EMU32A + 1);
  1027. emu->emu1010.output_source[17] = 18;
  1028. } else {
  1029. /* ALICE2 bus 0xa0 */
  1030. snd_emu1010_fpga_link_dst_src_write(emu,
  1031. EMU_DST_DOCK_DAC1_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1032. emu->emu1010.output_source[0] = 21;
  1033. snd_emu1010_fpga_link_dst_src_write(emu,
  1034. EMU_DST_DOCK_DAC1_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1035. emu->emu1010.output_source[1] = 22;
  1036. snd_emu1010_fpga_link_dst_src_write(emu,
  1037. EMU_DST_DOCK_DAC2_LEFT1, EMU_SRC_ALICE_EMU32A + 2);
  1038. emu->emu1010.output_source[2] = 23;
  1039. snd_emu1010_fpga_link_dst_src_write(emu,
  1040. EMU_DST_DOCK_DAC2_RIGHT1, EMU_SRC_ALICE_EMU32A + 3);
  1041. emu->emu1010.output_source[3] = 24;
  1042. snd_emu1010_fpga_link_dst_src_write(emu,
  1043. EMU_DST_DOCK_DAC3_LEFT1, EMU_SRC_ALICE_EMU32A + 4);
  1044. emu->emu1010.output_source[4] = 25;
  1045. snd_emu1010_fpga_link_dst_src_write(emu,
  1046. EMU_DST_DOCK_DAC3_RIGHT1, EMU_SRC_ALICE_EMU32A + 5);
  1047. emu->emu1010.output_source[5] = 26;
  1048. snd_emu1010_fpga_link_dst_src_write(emu,
  1049. EMU_DST_DOCK_DAC4_LEFT1, EMU_SRC_ALICE_EMU32A + 6);
  1050. emu->emu1010.output_source[6] = 27;
  1051. snd_emu1010_fpga_link_dst_src_write(emu,
  1052. EMU_DST_DOCK_DAC4_RIGHT1, EMU_SRC_ALICE_EMU32A + 7);
  1053. emu->emu1010.output_source[7] = 28;
  1054. /* ALICE2 bus 0xa0 */
  1055. snd_emu1010_fpga_link_dst_src_write(emu,
  1056. EMU_DST_DOCK_PHONES_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1057. emu->emu1010.output_source[8] = 21;
  1058. snd_emu1010_fpga_link_dst_src_write(emu,
  1059. EMU_DST_DOCK_PHONES_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1060. emu->emu1010.output_source[9] = 22;
  1061. /* ALICE2 bus 0xa0 */
  1062. snd_emu1010_fpga_link_dst_src_write(emu,
  1063. EMU_DST_DOCK_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1064. emu->emu1010.output_source[10] = 21;
  1065. snd_emu1010_fpga_link_dst_src_write(emu,
  1066. EMU_DST_DOCK_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1067. emu->emu1010.output_source[11] = 22;
  1068. /* ALICE2 bus 0xa0 */
  1069. snd_emu1010_fpga_link_dst_src_write(emu,
  1070. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1071. emu->emu1010.output_source[12] = 21;
  1072. snd_emu1010_fpga_link_dst_src_write(emu,
  1073. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1074. emu->emu1010.output_source[13] = 22;
  1075. /* ALICE2 bus 0xa0 */
  1076. snd_emu1010_fpga_link_dst_src_write(emu,
  1077. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32A + 0);
  1078. emu->emu1010.output_source[14] = 21;
  1079. snd_emu1010_fpga_link_dst_src_write(emu,
  1080. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  1081. emu->emu1010.output_source[15] = 22;
  1082. /* ALICE2 bus 0xa0 */
  1083. snd_emu1010_fpga_link_dst_src_write(emu,
  1084. EMU_DST_HANA_ADAT, EMU_SRC_ALICE_EMU32A + 0);
  1085. emu->emu1010.output_source[16] = 21;
  1086. snd_emu1010_fpga_link_dst_src_write(emu,
  1087. EMU_DST_HANA_ADAT + 1, EMU_SRC_ALICE_EMU32A + 1);
  1088. emu->emu1010.output_source[17] = 22;
  1089. snd_emu1010_fpga_link_dst_src_write(emu,
  1090. EMU_DST_HANA_ADAT + 2, EMU_SRC_ALICE_EMU32A + 2);
  1091. emu->emu1010.output_source[18] = 23;
  1092. snd_emu1010_fpga_link_dst_src_write(emu,
  1093. EMU_DST_HANA_ADAT + 3, EMU_SRC_ALICE_EMU32A + 3);
  1094. emu->emu1010.output_source[19] = 24;
  1095. snd_emu1010_fpga_link_dst_src_write(emu,
  1096. EMU_DST_HANA_ADAT + 4, EMU_SRC_ALICE_EMU32A + 4);
  1097. emu->emu1010.output_source[20] = 25;
  1098. snd_emu1010_fpga_link_dst_src_write(emu,
  1099. EMU_DST_HANA_ADAT + 5, EMU_SRC_ALICE_EMU32A + 5);
  1100. emu->emu1010.output_source[21] = 26;
  1101. snd_emu1010_fpga_link_dst_src_write(emu,
  1102. EMU_DST_HANA_ADAT + 6, EMU_SRC_ALICE_EMU32A + 6);
  1103. emu->emu1010.output_source[22] = 27;
  1104. snd_emu1010_fpga_link_dst_src_write(emu,
  1105. EMU_DST_HANA_ADAT + 7, EMU_SRC_ALICE_EMU32A + 7);
  1106. emu->emu1010.output_source[23] = 28;
  1107. }
  1108. /* TEMP: Select SPDIF in/out */
  1109. /* snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, 0x0); */ /* Output spdif */
  1110. /* TEMP: Select 48kHz SPDIF out */
  1111. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x0); /* Mute all */
  1112. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x0); /* Default fallback clock 48kHz */
  1113. /* Word Clock source, Internal 48kHz x1 */
  1114. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K);
  1115. /* snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X); */
  1116. emu->emu1010.internal_clock = 1; /* 48000 */
  1117. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12); /* Set LEDs on Audio Dock */
  1118. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x1); /* Unmute all */
  1119. /* snd_emu1010_fpga_write(emu, 0x7, 0x0); */ /* Mute all */
  1120. /* snd_emu1010_fpga_write(emu, 0x7, 0x1); */ /* Unmute all */
  1121. /* snd_emu1010_fpga_write(emu, 0xe, 0x12); */ /* Set LEDs on Audio Dock */
  1122. return 0;
  1123. }
  1124. /*
  1125. * Create the EMU10K1 instance
  1126. */
  1127. #ifdef CONFIG_PM_SLEEP
  1128. static int alloc_pm_buffer(struct snd_emu10k1 *emu);
  1129. static void free_pm_buffer(struct snd_emu10k1 *emu);
  1130. #endif
  1131. static int snd_emu10k1_free(struct snd_emu10k1 *emu)
  1132. {
  1133. if (emu->port) { /* avoid access to already used hardware */
  1134. snd_emu10k1_fx8010_tram_setup(emu, 0);
  1135. snd_emu10k1_done(emu);
  1136. snd_emu10k1_free_efx(emu);
  1137. }
  1138. if (emu->card_capabilities->emu_model == EMU_MODEL_EMU1010) {
  1139. /* Disable 48Volt power to Audio Dock */
  1140. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0);
  1141. }
  1142. cancel_delayed_work_sync(&emu->emu1010.firmware_work);
  1143. release_firmware(emu->firmware);
  1144. release_firmware(emu->dock_fw);
  1145. if (emu->irq >= 0)
  1146. free_irq(emu->irq, emu);
  1147. /* remove reserved page */
  1148. if (emu->reserved_page) {
  1149. snd_emu10k1_synth_free(emu,
  1150. (struct snd_util_memblk *)emu->reserved_page);
  1151. emu->reserved_page = NULL;
  1152. }
  1153. snd_util_memhdr_free(emu->memhdr);
  1154. if (emu->silent_page.area)
  1155. snd_dma_free_pages(&emu->silent_page);
  1156. if (emu->ptb_pages.area)
  1157. snd_dma_free_pages(&emu->ptb_pages);
  1158. vfree(emu->page_ptr_table);
  1159. vfree(emu->page_addr_table);
  1160. #ifdef CONFIG_PM_SLEEP
  1161. free_pm_buffer(emu);
  1162. #endif
  1163. if (emu->port)
  1164. pci_release_regions(emu->pci);
  1165. if (emu->card_capabilities->ca0151_chip) /* P16V */
  1166. snd_p16v_free(emu);
  1167. pci_disable_device(emu->pci);
  1168. kfree(emu);
  1169. return 0;
  1170. }
  1171. static int snd_emu10k1_dev_free(struct snd_device *device)
  1172. {
  1173. struct snd_emu10k1 *emu = device->device_data;
  1174. return snd_emu10k1_free(emu);
  1175. }
  1176. static struct snd_emu_chip_details emu_chip_details[] = {
  1177. /* Audigy 5/Rx SB1550 */
  1178. /* Tested by michael@gernoth.net 28 Mar 2015 */
  1179. /* DSP: CA10300-IAT LF
  1180. * DAC: Cirrus Logic CS4382-KQZ
  1181. * ADC: Philips 1361T
  1182. * AC97: Sigmatel STAC9750
  1183. * CA0151: None
  1184. */
  1185. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10241102,
  1186. .driver = "Audigy2", .name = "SB Audigy 5/Rx [SB1550]",
  1187. .id = "Audigy2",
  1188. .emu10k2_chip = 1,
  1189. .ca0108_chip = 1,
  1190. .spk71 = 1,
  1191. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1192. .ac97_chip = 1},
  1193. /* Audigy4 (Not PRO) SB0610 */
  1194. /* Tested by James@superbug.co.uk 4th April 2006 */
  1195. /* A_IOCFG bits
  1196. * Output
  1197. * 0: ?
  1198. * 1: ?
  1199. * 2: ?
  1200. * 3: 0 - Digital Out, 1 - Line in
  1201. * 4: ?
  1202. * 5: ?
  1203. * 6: ?
  1204. * 7: ?
  1205. * Input
  1206. * 8: ?
  1207. * 9: ?
  1208. * A: Green jack sense (Front)
  1209. * B: ?
  1210. * C: Black jack sense (Rear/Side Right)
  1211. * D: Yellow jack sense (Center/LFE/Side Left)
  1212. * E: ?
  1213. * F: ?
  1214. *
  1215. * Digital Out/Line in switch using A_IOCFG bit 3 (0x08)
  1216. * 0 - Digital Out
  1217. * 1 - Line in
  1218. */
  1219. /* Mic input not tested.
  1220. * Analog CD input not tested
  1221. * Digital Out not tested.
  1222. * Line in working.
  1223. * Audio output 5.1 working. Side outputs not working.
  1224. */
  1225. /* DSP: CA10300-IAT LF
  1226. * DAC: Cirrus Logic CS4382-KQZ
  1227. * ADC: Philips 1361T
  1228. * AC97: Sigmatel STAC9750
  1229. * CA0151: None
  1230. */
  1231. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10211102,
  1232. .driver = "Audigy2", .name = "SB Audigy 4 [SB0610]",
  1233. .id = "Audigy2",
  1234. .emu10k2_chip = 1,
  1235. .ca0108_chip = 1,
  1236. .spk71 = 1,
  1237. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1238. .ac97_chip = 1} ,
  1239. /* Audigy 2 Value AC3 out does not work yet.
  1240. * Need to find out how to turn off interpolators.
  1241. */
  1242. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1243. /* DSP: CA0108-IAT
  1244. * DAC: CS4382-KQ
  1245. * ADC: Philips 1361T
  1246. * AC97: STAC9750
  1247. * CA0151: None
  1248. */
  1249. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10011102,
  1250. .driver = "Audigy2", .name = "SB Audigy 2 Value [SB0400]",
  1251. .id = "Audigy2",
  1252. .emu10k2_chip = 1,
  1253. .ca0108_chip = 1,
  1254. .spk71 = 1,
  1255. .ac97_chip = 1} ,
  1256. /* Audigy 2 ZS Notebook Cardbus card.*/
  1257. /* Tested by James@superbug.co.uk 6th November 2006 */
  1258. /* Audio output 7.1/Headphones working.
  1259. * Digital output working. (AC3 not checked, only PCM)
  1260. * Audio Mic/Line inputs working.
  1261. * Digital input not tested.
  1262. */
  1263. /* DSP: Tina2
  1264. * DAC: Wolfson WM8768/WM8568
  1265. * ADC: Wolfson WM8775
  1266. * AC97: None
  1267. * CA0151: None
  1268. */
  1269. /* Tested by James@superbug.co.uk 4th April 2006 */
  1270. /* A_IOCFG bits
  1271. * Output
  1272. * 0: Not Used
  1273. * 1: 0 = Mute all the 7.1 channel out. 1 = unmute.
  1274. * 2: Analog input 0 = line in, 1 = mic in
  1275. * 3: Not Used
  1276. * 4: Digital output 0 = off, 1 = on.
  1277. * 5: Not Used
  1278. * 6: Not Used
  1279. * 7: Not Used
  1280. * Input
  1281. * All bits 1 (0x3fxx) means nothing plugged in.
  1282. * 8-9: 0 = Line in/Mic, 2 = Optical in, 3 = Nothing.
  1283. * A-B: 0 = Headphones, 2 = Optical out, 3 = Nothing.
  1284. * C-D: 2 = Front/Rear/etc, 3 = nothing.
  1285. * E-F: Always 0
  1286. *
  1287. */
  1288. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x20011102,
  1289. .driver = "Audigy2", .name = "Audigy 2 ZS Notebook [SB0530]",
  1290. .id = "Audigy2",
  1291. .emu10k2_chip = 1,
  1292. .ca0108_chip = 1,
  1293. .ca_cardbus_chip = 1,
  1294. .spi_dac = 1,
  1295. .i2c_adc = 1,
  1296. .spk71 = 1} ,
  1297. /* Tested by James@superbug.co.uk 4th Nov 2007. */
  1298. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x42011102,
  1299. .driver = "Audigy2", .name = "E-mu 1010 Notebook [MAEM8950]",
  1300. .id = "EMU1010",
  1301. .emu10k2_chip = 1,
  1302. .ca0108_chip = 1,
  1303. .ca_cardbus_chip = 1,
  1304. .spk71 = 1 ,
  1305. .emu_model = EMU_MODEL_EMU1616},
  1306. /* Tested by James@superbug.co.uk 4th Nov 2007. */
  1307. /* This is MAEM8960, 0202 is MAEM 8980 */
  1308. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40041102,
  1309. .driver = "Audigy2", .name = "E-mu 1010b PCI [MAEM8960]",
  1310. .id = "EMU1010",
  1311. .emu10k2_chip = 1,
  1312. .ca0108_chip = 1,
  1313. .spk71 = 1,
  1314. .emu_model = EMU_MODEL_EMU1010B}, /* EMU 1010 new revision */
  1315. /* Tested by Maxim Kachur <mcdebugger@duganet.ru> 17th Oct 2012. */
  1316. /* This is MAEM8986, 0202 is MAEM8980 */
  1317. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40071102,
  1318. .driver = "Audigy2", .name = "E-mu 1010 PCIe [MAEM8986]",
  1319. .id = "EMU1010",
  1320. .emu10k2_chip = 1,
  1321. .ca0108_chip = 1,
  1322. .spk71 = 1,
  1323. .emu_model = EMU_MODEL_EMU1010B}, /* EMU 1010 PCIe */
  1324. /* Tested by James@superbug.co.uk 8th July 2005. */
  1325. /* This is MAEM8810, 0202 is MAEM8820 */
  1326. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x40011102,
  1327. .driver = "Audigy2", .name = "E-mu 1010 [MAEM8810]",
  1328. .id = "EMU1010",
  1329. .emu10k2_chip = 1,
  1330. .ca0102_chip = 1,
  1331. .spk71 = 1,
  1332. .emu_model = EMU_MODEL_EMU1010}, /* EMU 1010 old revision */
  1333. /* EMU0404b */
  1334. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40021102,
  1335. .driver = "Audigy2", .name = "E-mu 0404b PCI [MAEM8852]",
  1336. .id = "EMU0404",
  1337. .emu10k2_chip = 1,
  1338. .ca0108_chip = 1,
  1339. .spk71 = 1,
  1340. .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 new revision */
  1341. /* Tested by James@superbug.co.uk 20-3-2007. */
  1342. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x40021102,
  1343. .driver = "Audigy2", .name = "E-mu 0404 [MAEM8850]",
  1344. .id = "EMU0404",
  1345. .emu10k2_chip = 1,
  1346. .ca0102_chip = 1,
  1347. .spk71 = 1,
  1348. .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 */
  1349. /* EMU0404 PCIe */
  1350. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x40051102,
  1351. .driver = "Audigy2", .name = "E-mu 0404 PCIe [MAEM8984]",
  1352. .id = "EMU0404",
  1353. .emu10k2_chip = 1,
  1354. .ca0108_chip = 1,
  1355. .spk71 = 1,
  1356. .emu_model = EMU_MODEL_EMU0404}, /* EMU 0404 PCIe ver_03 */
  1357. /* Note that all E-mu cards require kernel 2.6 or newer. */
  1358. {.vendor = 0x1102, .device = 0x0008,
  1359. .driver = "Audigy2", .name = "SB Audigy 2 Value [Unknown]",
  1360. .id = "Audigy2",
  1361. .emu10k2_chip = 1,
  1362. .ca0108_chip = 1,
  1363. .ac97_chip = 1} ,
  1364. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1365. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20071102,
  1366. .driver = "Audigy2", .name = "SB Audigy 4 PRO [SB0380]",
  1367. .id = "Audigy2",
  1368. .emu10k2_chip = 1,
  1369. .ca0102_chip = 1,
  1370. .ca0151_chip = 1,
  1371. .spk71 = 1,
  1372. .spdif_bug = 1,
  1373. .ac97_chip = 1} ,
  1374. /* Tested by shane-alsa@cm.nu 5th Nov 2005 */
  1375. /* The 0x20061102 does have SB0350 written on it
  1376. * Just like 0x20021102
  1377. */
  1378. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20061102,
  1379. .driver = "Audigy2", .name = "SB Audigy 2 [SB0350b]",
  1380. .id = "Audigy2",
  1381. .emu10k2_chip = 1,
  1382. .ca0102_chip = 1,
  1383. .ca0151_chip = 1,
  1384. .spk71 = 1,
  1385. .spdif_bug = 1,
  1386. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1387. .ac97_chip = 1} ,
  1388. /* 0x20051102 also has SB0350 written on it, treated as Audigy 2 ZS by
  1389. Creative's Windows driver */
  1390. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20051102,
  1391. .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0350a]",
  1392. .id = "Audigy2",
  1393. .emu10k2_chip = 1,
  1394. .ca0102_chip = 1,
  1395. .ca0151_chip = 1,
  1396. .spk71 = 1,
  1397. .spdif_bug = 1,
  1398. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1399. .ac97_chip = 1} ,
  1400. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20021102,
  1401. .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0350]",
  1402. .id = "Audigy2",
  1403. .emu10k2_chip = 1,
  1404. .ca0102_chip = 1,
  1405. .ca0151_chip = 1,
  1406. .spk71 = 1,
  1407. .spdif_bug = 1,
  1408. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1409. .ac97_chip = 1} ,
  1410. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20011102,
  1411. .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0360]",
  1412. .id = "Audigy2",
  1413. .emu10k2_chip = 1,
  1414. .ca0102_chip = 1,
  1415. .ca0151_chip = 1,
  1416. .spk71 = 1,
  1417. .spdif_bug = 1,
  1418. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1419. .ac97_chip = 1} ,
  1420. /* Audigy 2 */
  1421. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1422. /* DSP: CA0102-IAT
  1423. * DAC: CS4382-KQ
  1424. * ADC: Philips 1361T
  1425. * AC97: STAC9721
  1426. * CA0151: Yes
  1427. */
  1428. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10071102,
  1429. .driver = "Audigy2", .name = "SB Audigy 2 [SB0240]",
  1430. .id = "Audigy2",
  1431. .emu10k2_chip = 1,
  1432. .ca0102_chip = 1,
  1433. .ca0151_chip = 1,
  1434. .spk71 = 1,
  1435. .spdif_bug = 1,
  1436. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1437. .ac97_chip = 1} ,
  1438. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10051102,
  1439. .driver = "Audigy2", .name = "Audigy 2 Platinum EX [SB0280]",
  1440. .id = "Audigy2",
  1441. .emu10k2_chip = 1,
  1442. .ca0102_chip = 1,
  1443. .ca0151_chip = 1,
  1444. .spk71 = 1,
  1445. .spdif_bug = 1} ,
  1446. /* Dell OEM/Creative Labs Audigy 2 ZS */
  1447. /* See ALSA bug#1365 */
  1448. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10031102,
  1449. .driver = "Audigy2", .name = "SB Audigy 2 ZS [SB0353]",
  1450. .id = "Audigy2",
  1451. .emu10k2_chip = 1,
  1452. .ca0102_chip = 1,
  1453. .ca0151_chip = 1,
  1454. .spk71 = 1,
  1455. .spdif_bug = 1,
  1456. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1457. .ac97_chip = 1} ,
  1458. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10021102,
  1459. .driver = "Audigy2", .name = "SB Audigy 2 Platinum [SB0240P]",
  1460. .id = "Audigy2",
  1461. .emu10k2_chip = 1,
  1462. .ca0102_chip = 1,
  1463. .ca0151_chip = 1,
  1464. .spk71 = 1,
  1465. .spdif_bug = 1,
  1466. .invert_shared_spdif = 1, /* digital/analog switch swapped */
  1467. .adc_1361t = 1, /* 24 bit capture instead of 16bit. Fixes ALSA bug#324 */
  1468. .ac97_chip = 1} ,
  1469. {.vendor = 0x1102, .device = 0x0004, .revision = 0x04,
  1470. .driver = "Audigy2", .name = "SB Audigy 2 [Unknown]",
  1471. .id = "Audigy2",
  1472. .emu10k2_chip = 1,
  1473. .ca0102_chip = 1,
  1474. .ca0151_chip = 1,
  1475. .spdif_bug = 1,
  1476. .ac97_chip = 1} ,
  1477. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00531102,
  1478. .driver = "Audigy", .name = "SB Audigy 1 [SB0092]",
  1479. .id = "Audigy",
  1480. .emu10k2_chip = 1,
  1481. .ca0102_chip = 1,
  1482. .ac97_chip = 1} ,
  1483. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00521102,
  1484. .driver = "Audigy", .name = "SB Audigy 1 ES [SB0160]",
  1485. .id = "Audigy",
  1486. .emu10k2_chip = 1,
  1487. .ca0102_chip = 1,
  1488. .spdif_bug = 1,
  1489. .ac97_chip = 1} ,
  1490. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00511102,
  1491. .driver = "Audigy", .name = "SB Audigy 1 [SB0090]",
  1492. .id = "Audigy",
  1493. .emu10k2_chip = 1,
  1494. .ca0102_chip = 1,
  1495. .ac97_chip = 1} ,
  1496. {.vendor = 0x1102, .device = 0x0004,
  1497. .driver = "Audigy", .name = "Audigy 1 [Unknown]",
  1498. .id = "Audigy",
  1499. .emu10k2_chip = 1,
  1500. .ca0102_chip = 1,
  1501. .ac97_chip = 1} ,
  1502. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x100a1102,
  1503. .driver = "EMU10K1", .name = "SB Live! 5.1 [SB0220]",
  1504. .id = "Live",
  1505. .emu10k1_chip = 1,
  1506. .ac97_chip = 1,
  1507. .sblive51 = 1} ,
  1508. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806b1102,
  1509. .driver = "EMU10K1", .name = "SB Live! [SB0105]",
  1510. .id = "Live",
  1511. .emu10k1_chip = 1,
  1512. .ac97_chip = 1,
  1513. .sblive51 = 1} ,
  1514. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806a1102,
  1515. .driver = "EMU10K1", .name = "SB Live! Value [SB0103]",
  1516. .id = "Live",
  1517. .emu10k1_chip = 1,
  1518. .ac97_chip = 1,
  1519. .sblive51 = 1} ,
  1520. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80691102,
  1521. .driver = "EMU10K1", .name = "SB Live! Value [SB0101]",
  1522. .id = "Live",
  1523. .emu10k1_chip = 1,
  1524. .ac97_chip = 1,
  1525. .sblive51 = 1} ,
  1526. /* Tested by ALSA bug#1680 26th December 2005 */
  1527. /* note: It really has SB0220 written on the card, */
  1528. /* but it's SB0228 according to kx.inf */
  1529. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80661102,
  1530. .driver = "EMU10K1", .name = "SB Live! 5.1 Dell OEM [SB0228]",
  1531. .id = "Live",
  1532. .emu10k1_chip = 1,
  1533. .ac97_chip = 1,
  1534. .sblive51 = 1} ,
  1535. /* Tested by Thomas Zehetbauer 27th Aug 2005 */
  1536. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80651102,
  1537. .driver = "EMU10K1", .name = "SB Live! 5.1 [SB0220]",
  1538. .id = "Live",
  1539. .emu10k1_chip = 1,
  1540. .ac97_chip = 1,
  1541. .sblive51 = 1} ,
  1542. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80641102,
  1543. .driver = "EMU10K1", .name = "SB Live! 5.1",
  1544. .id = "Live",
  1545. .emu10k1_chip = 1,
  1546. .ac97_chip = 1,
  1547. .sblive51 = 1} ,
  1548. /* Tested by alsa bugtrack user "hus" bug #1297 12th Aug 2005 */
  1549. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80611102,
  1550. .driver = "EMU10K1", .name = "SB Live! 5.1 [SB0060]",
  1551. .id = "Live",
  1552. .emu10k1_chip = 1,
  1553. .ac97_chip = 2, /* ac97 is optional; both SBLive 5.1 and platinum
  1554. * share the same IDs!
  1555. */
  1556. .sblive51 = 1} ,
  1557. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80511102,
  1558. .driver = "EMU10K1", .name = "SB Live! Value [CT4850]",
  1559. .id = "Live",
  1560. .emu10k1_chip = 1,
  1561. .ac97_chip = 1,
  1562. .sblive51 = 1} ,
  1563. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80401102,
  1564. .driver = "EMU10K1", .name = "SB Live! Platinum [CT4760P]",
  1565. .id = "Live",
  1566. .emu10k1_chip = 1,
  1567. .ac97_chip = 1} ,
  1568. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80321102,
  1569. .driver = "EMU10K1", .name = "SB Live! Value [CT4871]",
  1570. .id = "Live",
  1571. .emu10k1_chip = 1,
  1572. .ac97_chip = 1,
  1573. .sblive51 = 1} ,
  1574. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80311102,
  1575. .driver = "EMU10K1", .name = "SB Live! Value [CT4831]",
  1576. .id = "Live",
  1577. .emu10k1_chip = 1,
  1578. .ac97_chip = 1,
  1579. .sblive51 = 1} ,
  1580. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80281102,
  1581. .driver = "EMU10K1", .name = "SB Live! Value [CT4870]",
  1582. .id = "Live",
  1583. .emu10k1_chip = 1,
  1584. .ac97_chip = 1,
  1585. .sblive51 = 1} ,
  1586. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1587. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80271102,
  1588. .driver = "EMU10K1", .name = "SB Live! Value [CT4832]",
  1589. .id = "Live",
  1590. .emu10k1_chip = 1,
  1591. .ac97_chip = 1,
  1592. .sblive51 = 1} ,
  1593. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80261102,
  1594. .driver = "EMU10K1", .name = "SB Live! Value [CT4830]",
  1595. .id = "Live",
  1596. .emu10k1_chip = 1,
  1597. .ac97_chip = 1,
  1598. .sblive51 = 1} ,
  1599. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80231102,
  1600. .driver = "EMU10K1", .name = "SB PCI512 [CT4790]",
  1601. .id = "Live",
  1602. .emu10k1_chip = 1,
  1603. .ac97_chip = 1,
  1604. .sblive51 = 1} ,
  1605. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80221102,
  1606. .driver = "EMU10K1", .name = "SB Live! Value [CT4780]",
  1607. .id = "Live",
  1608. .emu10k1_chip = 1,
  1609. .ac97_chip = 1,
  1610. .sblive51 = 1} ,
  1611. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x40011102,
  1612. .driver = "EMU10K1", .name = "E-mu APS [PC545]",
  1613. .id = "APS",
  1614. .emu10k1_chip = 1,
  1615. .ecard = 1} ,
  1616. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00211102,
  1617. .driver = "EMU10K1", .name = "SB Live! [CT4620]",
  1618. .id = "Live",
  1619. .emu10k1_chip = 1,
  1620. .ac97_chip = 1,
  1621. .sblive51 = 1} ,
  1622. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00201102,
  1623. .driver = "EMU10K1", .name = "SB Live! Value [CT4670]",
  1624. .id = "Live",
  1625. .emu10k1_chip = 1,
  1626. .ac97_chip = 1,
  1627. .sblive51 = 1} ,
  1628. {.vendor = 0x1102, .device = 0x0002,
  1629. .driver = "EMU10K1", .name = "SB Live! [Unknown]",
  1630. .id = "Live",
  1631. .emu10k1_chip = 1,
  1632. .ac97_chip = 1,
  1633. .sblive51 = 1} ,
  1634. { } /* terminator */
  1635. };
  1636. int snd_emu10k1_create(struct snd_card *card,
  1637. struct pci_dev *pci,
  1638. unsigned short extin_mask,
  1639. unsigned short extout_mask,
  1640. long max_cache_bytes,
  1641. int enable_ir,
  1642. uint subsystem,
  1643. struct snd_emu10k1 **remu)
  1644. {
  1645. struct snd_emu10k1 *emu;
  1646. int idx, err;
  1647. int is_audigy;
  1648. unsigned int silent_page;
  1649. const struct snd_emu_chip_details *c;
  1650. static struct snd_device_ops ops = {
  1651. .dev_free = snd_emu10k1_dev_free,
  1652. };
  1653. *remu = NULL;
  1654. /* enable PCI device */
  1655. err = pci_enable_device(pci);
  1656. if (err < 0)
  1657. return err;
  1658. emu = kzalloc(sizeof(*emu), GFP_KERNEL);
  1659. if (emu == NULL) {
  1660. pci_disable_device(pci);
  1661. return -ENOMEM;
  1662. }
  1663. emu->card = card;
  1664. spin_lock_init(&emu->reg_lock);
  1665. spin_lock_init(&emu->emu_lock);
  1666. spin_lock_init(&emu->spi_lock);
  1667. spin_lock_init(&emu->i2c_lock);
  1668. spin_lock_init(&emu->voice_lock);
  1669. spin_lock_init(&emu->synth_lock);
  1670. spin_lock_init(&emu->memblk_lock);
  1671. mutex_init(&emu->fx8010.lock);
  1672. INIT_LIST_HEAD(&emu->mapped_link_head);
  1673. INIT_LIST_HEAD(&emu->mapped_order_link_head);
  1674. emu->pci = pci;
  1675. emu->irq = -1;
  1676. emu->synth = NULL;
  1677. emu->get_synth_voice = NULL;
  1678. INIT_DELAYED_WORK(&emu->emu1010.firmware_work, emu1010_firmware_work);
  1679. /* read revision & serial */
  1680. emu->revision = pci->revision;
  1681. pci_read_config_dword(pci, PCI_SUBSYSTEM_VENDOR_ID, &emu->serial);
  1682. pci_read_config_word(pci, PCI_SUBSYSTEM_ID, &emu->model);
  1683. dev_dbg(card->dev,
  1684. "vendor = 0x%x, device = 0x%x, subsystem_vendor_id = 0x%x, subsystem_id = 0x%x\n",
  1685. pci->vendor, pci->device, emu->serial, emu->model);
  1686. for (c = emu_chip_details; c->vendor; c++) {
  1687. if (c->vendor == pci->vendor && c->device == pci->device) {
  1688. if (subsystem) {
  1689. if (c->subsystem && (c->subsystem == subsystem))
  1690. break;
  1691. else
  1692. continue;
  1693. } else {
  1694. if (c->subsystem && (c->subsystem != emu->serial))
  1695. continue;
  1696. if (c->revision && c->revision != emu->revision)
  1697. continue;
  1698. }
  1699. break;
  1700. }
  1701. }
  1702. if (c->vendor == 0) {
  1703. dev_err(card->dev, "emu10k1: Card not recognised\n");
  1704. kfree(emu);
  1705. pci_disable_device(pci);
  1706. return -ENOENT;
  1707. }
  1708. emu->card_capabilities = c;
  1709. if (c->subsystem && !subsystem)
  1710. dev_dbg(card->dev, "Sound card name = %s\n", c->name);
  1711. else if (subsystem)
  1712. dev_dbg(card->dev, "Sound card name = %s, "
  1713. "vendor = 0x%x, device = 0x%x, subsystem = 0x%x. "
  1714. "Forced to subsystem = 0x%x\n", c->name,
  1715. pci->vendor, pci->device, emu->serial, c->subsystem);
  1716. else
  1717. dev_dbg(card->dev, "Sound card name = %s, "
  1718. "vendor = 0x%x, device = 0x%x, subsystem = 0x%x.\n",
  1719. c->name, pci->vendor, pci->device,
  1720. emu->serial);
  1721. if (!*card->id && c->id) {
  1722. int i, n = 0;
  1723. strlcpy(card->id, c->id, sizeof(card->id));
  1724. for (;;) {
  1725. for (i = 0; i < snd_ecards_limit; i++) {
  1726. if (snd_cards[i] && !strcmp(snd_cards[i]->id, card->id))
  1727. break;
  1728. }
  1729. if (i >= snd_ecards_limit)
  1730. break;
  1731. n++;
  1732. if (n >= SNDRV_CARDS)
  1733. break;
  1734. snprintf(card->id, sizeof(card->id), "%s_%d", c->id, n);
  1735. }
  1736. }
  1737. is_audigy = emu->audigy = c->emu10k2_chip;
  1738. /* set addressing mode */
  1739. emu->address_mode = is_audigy ? 0 : 1;
  1740. /* set the DMA transfer mask */
  1741. emu->dma_mask = emu->address_mode ? EMU10K1_DMA_MASK : AUDIGY_DMA_MASK;
  1742. if (dma_set_mask(&pci->dev, emu->dma_mask) < 0 ||
  1743. dma_set_coherent_mask(&pci->dev, emu->dma_mask) < 0) {
  1744. dev_err(card->dev,
  1745. "architecture does not support PCI busmaster DMA with mask 0x%lx\n",
  1746. emu->dma_mask);
  1747. kfree(emu);
  1748. pci_disable_device(pci);
  1749. return -ENXIO;
  1750. }
  1751. if (is_audigy)
  1752. emu->gpr_base = A_FXGPREGBASE;
  1753. else
  1754. emu->gpr_base = FXGPREGBASE;
  1755. err = pci_request_regions(pci, "EMU10K1");
  1756. if (err < 0) {
  1757. kfree(emu);
  1758. pci_disable_device(pci);
  1759. return err;
  1760. }
  1761. emu->port = pci_resource_start(pci, 0);
  1762. emu->max_cache_pages = max_cache_bytes >> PAGE_SHIFT;
  1763. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1764. (emu->address_mode ? 32 : 16) * 1024, &emu->ptb_pages) < 0) {
  1765. err = -ENOMEM;
  1766. goto error;
  1767. }
  1768. emu->page_ptr_table = vmalloc(emu->max_cache_pages * sizeof(void *));
  1769. emu->page_addr_table = vmalloc(emu->max_cache_pages *
  1770. sizeof(unsigned long));
  1771. if (emu->page_ptr_table == NULL || emu->page_addr_table == NULL) {
  1772. err = -ENOMEM;
  1773. goto error;
  1774. }
  1775. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1776. EMUPAGESIZE, &emu->silent_page) < 0) {
  1777. err = -ENOMEM;
  1778. goto error;
  1779. }
  1780. emu->memhdr = snd_util_memhdr_new(emu->max_cache_pages * PAGE_SIZE);
  1781. if (emu->memhdr == NULL) {
  1782. err = -ENOMEM;
  1783. goto error;
  1784. }
  1785. emu->memhdr->block_extra_size = sizeof(struct snd_emu10k1_memblk) -
  1786. sizeof(struct snd_util_memblk);
  1787. pci_set_master(pci);
  1788. emu->fx8010.fxbus_mask = 0x303f;
  1789. if (extin_mask == 0)
  1790. extin_mask = 0x3fcf;
  1791. if (extout_mask == 0)
  1792. extout_mask = 0x7fff;
  1793. emu->fx8010.extin_mask = extin_mask;
  1794. emu->fx8010.extout_mask = extout_mask;
  1795. emu->enable_ir = enable_ir;
  1796. if (emu->card_capabilities->ca_cardbus_chip) {
  1797. err = snd_emu10k1_cardbus_init(emu);
  1798. if (err < 0)
  1799. goto error;
  1800. }
  1801. if (emu->card_capabilities->ecard) {
  1802. err = snd_emu10k1_ecard_init(emu);
  1803. if (err < 0)
  1804. goto error;
  1805. } else if (emu->card_capabilities->emu_model) {
  1806. err = snd_emu10k1_emu1010_init(emu);
  1807. if (err < 0) {
  1808. snd_emu10k1_free(emu);
  1809. return err;
  1810. }
  1811. } else {
  1812. /* 5.1: Enable the additional AC97 Slots. If the emu10k1 version
  1813. does not support this, it shouldn't do any harm */
  1814. snd_emu10k1_ptr_write(emu, AC97SLOT, 0,
  1815. AC97SLOT_CNTR|AC97SLOT_LFE);
  1816. }
  1817. /* initialize TRAM setup */
  1818. emu->fx8010.itram_size = (16 * 1024)/2;
  1819. emu->fx8010.etram_pages.area = NULL;
  1820. emu->fx8010.etram_pages.bytes = 0;
  1821. /* irq handler must be registered after I/O ports are activated */
  1822. if (request_irq(pci->irq, snd_emu10k1_interrupt, IRQF_SHARED,
  1823. KBUILD_MODNAME, emu)) {
  1824. err = -EBUSY;
  1825. goto error;
  1826. }
  1827. emu->irq = pci->irq;
  1828. /*
  1829. * Init to 0x02109204 :
  1830. * Clock accuracy = 0 (1000ppm)
  1831. * Sample Rate = 2 (48kHz)
  1832. * Audio Channel = 1 (Left of 2)
  1833. * Source Number = 0 (Unspecified)
  1834. * Generation Status = 1 (Original for Cat Code 12)
  1835. * Cat Code = 12 (Digital Signal Mixer)
  1836. * Mode = 0 (Mode 0)
  1837. * Emphasis = 0 (None)
  1838. * CP = 1 (Copyright unasserted)
  1839. * AN = 0 (Audio data)
  1840. * P = 0 (Consumer)
  1841. */
  1842. emu->spdif_bits[0] = emu->spdif_bits[1] =
  1843. emu->spdif_bits[2] = SPCS_CLKACCY_1000PPM | SPCS_SAMPLERATE_48 |
  1844. SPCS_CHANNELNUM_LEFT | SPCS_SOURCENUM_UNSPEC |
  1845. SPCS_GENERATIONSTATUS | 0x00001200 |
  1846. 0x00000000 | SPCS_EMPHASIS_NONE | SPCS_COPYRIGHT;
  1847. emu->reserved_page = (struct snd_emu10k1_memblk *)
  1848. snd_emu10k1_synth_alloc(emu, 4096);
  1849. if (emu->reserved_page)
  1850. emu->reserved_page->map_locked = 1;
  1851. /* Clear silent pages and set up pointers */
  1852. memset(emu->silent_page.area, 0, PAGE_SIZE);
  1853. silent_page = emu->silent_page.addr << emu->address_mode;
  1854. for (idx = 0; idx < (emu->address_mode ? MAXPAGES1 : MAXPAGES0); idx++)
  1855. ((u32 *)emu->ptb_pages.area)[idx] = cpu_to_le32(silent_page | idx);
  1856. /* set up voice indices */
  1857. for (idx = 0; idx < NUM_G; idx++) {
  1858. emu->voices[idx].emu = emu;
  1859. emu->voices[idx].number = idx;
  1860. }
  1861. err = snd_emu10k1_init(emu, enable_ir, 0);
  1862. if (err < 0)
  1863. goto error;
  1864. #ifdef CONFIG_PM_SLEEP
  1865. err = alloc_pm_buffer(emu);
  1866. if (err < 0)
  1867. goto error;
  1868. #endif
  1869. /* Initialize the effect engine */
  1870. err = snd_emu10k1_init_efx(emu);
  1871. if (err < 0)
  1872. goto error;
  1873. snd_emu10k1_audio_enable(emu);
  1874. err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, emu, &ops);
  1875. if (err < 0)
  1876. goto error;
  1877. #ifdef CONFIG_SND_PROC_FS
  1878. snd_emu10k1_proc_init(emu);
  1879. #endif
  1880. *remu = emu;
  1881. return 0;
  1882. error:
  1883. snd_emu10k1_free(emu);
  1884. return err;
  1885. }
  1886. #ifdef CONFIG_PM_SLEEP
  1887. static unsigned char saved_regs[] = {
  1888. CPF, PTRX, CVCF, VTFT, Z1, Z2, PSST, DSL, CCCA, CCR, CLP,
  1889. FXRT, MAPA, MAPB, ENVVOL, ATKHLDV, DCYSUSV, LFOVAL1, ENVVAL,
  1890. ATKHLDM, DCYSUSM, LFOVAL2, IP, IFATN, PEFE, FMMOD, TREMFRQ, FM2FRQ2,
  1891. TEMPENV, ADCCR, FXWC, MICBA, ADCBA, FXBA,
  1892. MICBS, ADCBS, FXBS, CDCS, GPSCS, SPCS0, SPCS1, SPCS2,
  1893. SPBYPASS, AC97SLOT, CDSRCS, GPSRCS, ZVSRCS, MICIDX, ADCIDX, FXIDX,
  1894. 0xff /* end */
  1895. };
  1896. static unsigned char saved_regs_audigy[] = {
  1897. A_ADCIDX, A_MICIDX, A_FXWC1, A_FXWC2, A_SAMPLE_RATE,
  1898. A_FXRT2, A_SENDAMOUNTS, A_FXRT1,
  1899. 0xff /* end */
  1900. };
  1901. static int alloc_pm_buffer(struct snd_emu10k1 *emu)
  1902. {
  1903. int size;
  1904. size = ARRAY_SIZE(saved_regs);
  1905. if (emu->audigy)
  1906. size += ARRAY_SIZE(saved_regs_audigy);
  1907. emu->saved_ptr = vmalloc(4 * NUM_G * size);
  1908. if (!emu->saved_ptr)
  1909. return -ENOMEM;
  1910. if (snd_emu10k1_efx_alloc_pm_buffer(emu) < 0)
  1911. return -ENOMEM;
  1912. if (emu->card_capabilities->ca0151_chip &&
  1913. snd_p16v_alloc_pm_buffer(emu) < 0)
  1914. return -ENOMEM;
  1915. return 0;
  1916. }
  1917. static void free_pm_buffer(struct snd_emu10k1 *emu)
  1918. {
  1919. vfree(emu->saved_ptr);
  1920. snd_emu10k1_efx_free_pm_buffer(emu);
  1921. if (emu->card_capabilities->ca0151_chip)
  1922. snd_p16v_free_pm_buffer(emu);
  1923. }
  1924. void snd_emu10k1_suspend_regs(struct snd_emu10k1 *emu)
  1925. {
  1926. int i;
  1927. unsigned char *reg;
  1928. unsigned int *val;
  1929. val = emu->saved_ptr;
  1930. for (reg = saved_regs; *reg != 0xff; reg++)
  1931. for (i = 0; i < NUM_G; i++, val++)
  1932. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1933. if (emu->audigy) {
  1934. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  1935. for (i = 0; i < NUM_G; i++, val++)
  1936. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1937. }
  1938. if (emu->audigy)
  1939. emu->saved_a_iocfg = inl(emu->port + A_IOCFG);
  1940. emu->saved_hcfg = inl(emu->port + HCFG);
  1941. }
  1942. void snd_emu10k1_resume_init(struct snd_emu10k1 *emu)
  1943. {
  1944. if (emu->card_capabilities->ca_cardbus_chip)
  1945. snd_emu10k1_cardbus_init(emu);
  1946. if (emu->card_capabilities->ecard)
  1947. snd_emu10k1_ecard_init(emu);
  1948. else if (emu->card_capabilities->emu_model)
  1949. snd_emu10k1_emu1010_init(emu);
  1950. else
  1951. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_CNTR|AC97SLOT_LFE);
  1952. snd_emu10k1_init(emu, emu->enable_ir, 1);
  1953. }
  1954. void snd_emu10k1_resume_regs(struct snd_emu10k1 *emu)
  1955. {
  1956. int i;
  1957. unsigned char *reg;
  1958. unsigned int *val;
  1959. snd_emu10k1_audio_enable(emu);
  1960. /* resore for spdif */
  1961. if (emu->audigy)
  1962. outl(emu->saved_a_iocfg, emu->port + A_IOCFG);
  1963. outl(emu->saved_hcfg, emu->port + HCFG);
  1964. val = emu->saved_ptr;
  1965. for (reg = saved_regs; *reg != 0xff; reg++)
  1966. for (i = 0; i < NUM_G; i++, val++)
  1967. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  1968. if (emu->audigy) {
  1969. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  1970. for (i = 0; i < NUM_G; i++, val++)
  1971. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  1972. }
  1973. }
  1974. #endif