hdac_controller.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604
  1. /*
  2. * HD-audio controller helpers
  3. */
  4. #include <linux/kernel.h>
  5. #include <linux/delay.h>
  6. #include <linux/export.h>
  7. #include <sound/core.h>
  8. #include <sound/hdaudio.h>
  9. #include <sound/hda_register.h>
  10. /* clear CORB read pointer properly */
  11. static void azx_clear_corbrp(struct hdac_bus *bus)
  12. {
  13. int timeout;
  14. for (timeout = 1000; timeout > 0; timeout--) {
  15. if (snd_hdac_chip_readw(bus, CORBRP) & AZX_CORBRP_RST)
  16. break;
  17. udelay(1);
  18. }
  19. if (timeout <= 0)
  20. dev_err(bus->dev, "CORB reset timeout#1, CORBRP = %d\n",
  21. snd_hdac_chip_readw(bus, CORBRP));
  22. snd_hdac_chip_writew(bus, CORBRP, 0);
  23. for (timeout = 1000; timeout > 0; timeout--) {
  24. if (snd_hdac_chip_readw(bus, CORBRP) == 0)
  25. break;
  26. udelay(1);
  27. }
  28. if (timeout <= 0)
  29. dev_err(bus->dev, "CORB reset timeout#2, CORBRP = %d\n",
  30. snd_hdac_chip_readw(bus, CORBRP));
  31. }
  32. /**
  33. * snd_hdac_bus_init_cmd_io - set up CORB/RIRB buffers
  34. * @bus: HD-audio core bus
  35. */
  36. void snd_hdac_bus_init_cmd_io(struct hdac_bus *bus)
  37. {
  38. spin_lock_irq(&bus->reg_lock);
  39. /* CORB set up */
  40. bus->corb.addr = bus->rb.addr;
  41. bus->corb.buf = (__le32 *)bus->rb.area;
  42. snd_hdac_chip_writel(bus, CORBLBASE, (u32)bus->corb.addr);
  43. snd_hdac_chip_writel(bus, CORBUBASE, upper_32_bits(bus->corb.addr));
  44. /* set the corb size to 256 entries (ULI requires explicitly) */
  45. snd_hdac_chip_writeb(bus, CORBSIZE, 0x02);
  46. /* set the corb write pointer to 0 */
  47. snd_hdac_chip_writew(bus, CORBWP, 0);
  48. /* reset the corb hw read pointer */
  49. snd_hdac_chip_writew(bus, CORBRP, AZX_CORBRP_RST);
  50. if (!bus->corbrp_self_clear)
  51. azx_clear_corbrp(bus);
  52. /* enable corb dma */
  53. snd_hdac_chip_writeb(bus, CORBCTL, AZX_CORBCTL_RUN);
  54. /* RIRB set up */
  55. bus->rirb.addr = bus->rb.addr + 2048;
  56. bus->rirb.buf = (__le32 *)(bus->rb.area + 2048);
  57. bus->rirb.wp = bus->rirb.rp = 0;
  58. memset(bus->rirb.cmds, 0, sizeof(bus->rirb.cmds));
  59. snd_hdac_chip_writel(bus, RIRBLBASE, (u32)bus->rirb.addr);
  60. snd_hdac_chip_writel(bus, RIRBUBASE, upper_32_bits(bus->rirb.addr));
  61. /* set the rirb size to 256 entries (ULI requires explicitly) */
  62. snd_hdac_chip_writeb(bus, RIRBSIZE, 0x02);
  63. /* reset the rirb hw write pointer */
  64. snd_hdac_chip_writew(bus, RIRBWP, AZX_RIRBWP_RST);
  65. /* set N=1, get RIRB response interrupt for new entry */
  66. snd_hdac_chip_writew(bus, RINTCNT, 1);
  67. /* enable rirb dma and response irq */
  68. snd_hdac_chip_writeb(bus, RIRBCTL, AZX_RBCTL_DMA_EN | AZX_RBCTL_IRQ_EN);
  69. spin_unlock_irq(&bus->reg_lock);
  70. }
  71. EXPORT_SYMBOL_GPL(snd_hdac_bus_init_cmd_io);
  72. /* wait for cmd dmas till they are stopped */
  73. static void hdac_wait_for_cmd_dmas(struct hdac_bus *bus)
  74. {
  75. unsigned long timeout;
  76. timeout = jiffies + msecs_to_jiffies(100);
  77. while ((snd_hdac_chip_readb(bus, RIRBCTL) & AZX_RBCTL_DMA_EN)
  78. && time_before(jiffies, timeout))
  79. udelay(10);
  80. timeout = jiffies + msecs_to_jiffies(100);
  81. while ((snd_hdac_chip_readb(bus, CORBCTL) & AZX_CORBCTL_RUN)
  82. && time_before(jiffies, timeout))
  83. udelay(10);
  84. }
  85. /**
  86. * snd_hdac_bus_stop_cmd_io - clean up CORB/RIRB buffers
  87. * @bus: HD-audio core bus
  88. */
  89. void snd_hdac_bus_stop_cmd_io(struct hdac_bus *bus)
  90. {
  91. spin_lock_irq(&bus->reg_lock);
  92. /* disable ringbuffer DMAs */
  93. snd_hdac_chip_writeb(bus, RIRBCTL, 0);
  94. snd_hdac_chip_writeb(bus, CORBCTL, 0);
  95. hdac_wait_for_cmd_dmas(bus);
  96. /* disable unsolicited responses */
  97. snd_hdac_chip_updatel(bus, GCTL, AZX_GCTL_UNSOL, 0);
  98. spin_unlock_irq(&bus->reg_lock);
  99. }
  100. EXPORT_SYMBOL_GPL(snd_hdac_bus_stop_cmd_io);
  101. static unsigned int azx_command_addr(u32 cmd)
  102. {
  103. unsigned int addr = cmd >> 28;
  104. if (snd_BUG_ON(addr >= HDA_MAX_CODECS))
  105. addr = 0;
  106. return addr;
  107. }
  108. /**
  109. * snd_hdac_bus_send_cmd - send a command verb via CORB
  110. * @bus: HD-audio core bus
  111. * @val: encoded verb value to send
  112. *
  113. * Returns zero for success or a negative error code.
  114. */
  115. int snd_hdac_bus_send_cmd(struct hdac_bus *bus, unsigned int val)
  116. {
  117. unsigned int addr = azx_command_addr(val);
  118. unsigned int wp, rp;
  119. spin_lock_irq(&bus->reg_lock);
  120. bus->last_cmd[azx_command_addr(val)] = val;
  121. /* add command to corb */
  122. wp = snd_hdac_chip_readw(bus, CORBWP);
  123. if (wp == 0xffff) {
  124. /* something wrong, controller likely turned to D3 */
  125. spin_unlock_irq(&bus->reg_lock);
  126. return -EIO;
  127. }
  128. wp++;
  129. wp %= AZX_MAX_CORB_ENTRIES;
  130. rp = snd_hdac_chip_readw(bus, CORBRP);
  131. if (wp == rp) {
  132. /* oops, it's full */
  133. spin_unlock_irq(&bus->reg_lock);
  134. return -EAGAIN;
  135. }
  136. bus->rirb.cmds[addr]++;
  137. bus->corb.buf[wp] = cpu_to_le32(val);
  138. snd_hdac_chip_writew(bus, CORBWP, wp);
  139. spin_unlock_irq(&bus->reg_lock);
  140. return 0;
  141. }
  142. EXPORT_SYMBOL_GPL(snd_hdac_bus_send_cmd);
  143. #define AZX_RIRB_EX_UNSOL_EV (1<<4)
  144. /**
  145. * snd_hdac_bus_update_rirb - retrieve RIRB entries
  146. * @bus: HD-audio core bus
  147. *
  148. * Usually called from interrupt handler.
  149. */
  150. void snd_hdac_bus_update_rirb(struct hdac_bus *bus)
  151. {
  152. unsigned int rp, wp;
  153. unsigned int addr;
  154. u32 res, res_ex;
  155. wp = snd_hdac_chip_readw(bus, RIRBWP);
  156. if (wp == 0xffff) {
  157. /* something wrong, controller likely turned to D3 */
  158. return;
  159. }
  160. if (wp == bus->rirb.wp)
  161. return;
  162. bus->rirb.wp = wp;
  163. while (bus->rirb.rp != wp) {
  164. bus->rirb.rp++;
  165. bus->rirb.rp %= AZX_MAX_RIRB_ENTRIES;
  166. rp = bus->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  167. res_ex = le32_to_cpu(bus->rirb.buf[rp + 1]);
  168. res = le32_to_cpu(bus->rirb.buf[rp]);
  169. addr = res_ex & 0xf;
  170. if (addr >= HDA_MAX_CODECS) {
  171. dev_err(bus->dev,
  172. "spurious response %#x:%#x, rp = %d, wp = %d",
  173. res, res_ex, bus->rirb.rp, wp);
  174. snd_BUG();
  175. } else if (res_ex & AZX_RIRB_EX_UNSOL_EV)
  176. snd_hdac_bus_queue_event(bus, res, res_ex);
  177. else if (bus->rirb.cmds[addr]) {
  178. bus->rirb.res[addr] = res;
  179. bus->rirb.cmds[addr]--;
  180. } else {
  181. dev_err_ratelimited(bus->dev,
  182. "spurious response %#x:%#x, last cmd=%#08x\n",
  183. res, res_ex, bus->last_cmd[addr]);
  184. }
  185. }
  186. }
  187. EXPORT_SYMBOL_GPL(snd_hdac_bus_update_rirb);
  188. /**
  189. * snd_hdac_bus_get_response - receive a response via RIRB
  190. * @bus: HD-audio core bus
  191. * @addr: codec address
  192. * @res: pointer to store the value, NULL when not needed
  193. *
  194. * Returns zero if a value is read, or a negative error code.
  195. */
  196. int snd_hdac_bus_get_response(struct hdac_bus *bus, unsigned int addr,
  197. unsigned int *res)
  198. {
  199. unsigned long timeout;
  200. unsigned long loopcounter;
  201. timeout = jiffies + msecs_to_jiffies(1000);
  202. for (loopcounter = 0;; loopcounter++) {
  203. spin_lock_irq(&bus->reg_lock);
  204. if (!bus->rirb.cmds[addr]) {
  205. if (res)
  206. *res = bus->rirb.res[addr]; /* the last value */
  207. spin_unlock_irq(&bus->reg_lock);
  208. return 0;
  209. }
  210. spin_unlock_irq(&bus->reg_lock);
  211. if (time_after(jiffies, timeout))
  212. break;
  213. if (loopcounter > 3000)
  214. msleep(2); /* temporary workaround */
  215. else {
  216. udelay(10);
  217. cond_resched();
  218. }
  219. }
  220. return -EIO;
  221. }
  222. EXPORT_SYMBOL_GPL(snd_hdac_bus_get_response);
  223. #define HDAC_MAX_CAPS 10
  224. /**
  225. * snd_hdac_bus_parse_capabilities - parse capability structure
  226. * @bus: the pointer to bus object
  227. *
  228. * Returns 0 if successful, or a negative error code.
  229. */
  230. int snd_hdac_bus_parse_capabilities(struct hdac_bus *bus)
  231. {
  232. unsigned int cur_cap;
  233. unsigned int offset;
  234. unsigned int counter = 0;
  235. offset = snd_hdac_chip_readl(bus, LLCH);
  236. /* Lets walk the linked capabilities list */
  237. do {
  238. cur_cap = _snd_hdac_chip_read(l, bus, offset);
  239. dev_dbg(bus->dev, "Capability version: 0x%x\n",
  240. (cur_cap & AZX_CAP_HDR_VER_MASK) >> AZX_CAP_HDR_VER_OFF);
  241. dev_dbg(bus->dev, "HDA capability ID: 0x%x\n",
  242. (cur_cap & AZX_CAP_HDR_ID_MASK) >> AZX_CAP_HDR_ID_OFF);
  243. switch ((cur_cap & AZX_CAP_HDR_ID_MASK) >> AZX_CAP_HDR_ID_OFF) {
  244. case AZX_ML_CAP_ID:
  245. dev_dbg(bus->dev, "Found ML capability\n");
  246. bus->mlcap = bus->remap_addr + offset;
  247. break;
  248. case AZX_GTS_CAP_ID:
  249. dev_dbg(bus->dev, "Found GTS capability offset=%x\n", offset);
  250. bus->gtscap = bus->remap_addr + offset;
  251. break;
  252. case AZX_PP_CAP_ID:
  253. /* PP capability found, the Audio DSP is present */
  254. dev_dbg(bus->dev, "Found PP capability offset=%x\n", offset);
  255. bus->ppcap = bus->remap_addr + offset;
  256. break;
  257. case AZX_SPB_CAP_ID:
  258. /* SPIB capability found, handler function */
  259. dev_dbg(bus->dev, "Found SPB capability\n");
  260. bus->spbcap = bus->remap_addr + offset;
  261. break;
  262. case AZX_DRSM_CAP_ID:
  263. /* DMA resume capability found, handler function */
  264. dev_dbg(bus->dev, "Found DRSM capability\n");
  265. bus->drsmcap = bus->remap_addr + offset;
  266. break;
  267. default:
  268. dev_dbg(bus->dev, "Unknown capability %d\n", cur_cap);
  269. break;
  270. }
  271. counter++;
  272. if (counter > HDAC_MAX_CAPS) {
  273. dev_err(bus->dev, "We exceeded HDAC capabilities!!!\n");
  274. break;
  275. }
  276. /* read the offset of next capability */
  277. offset = cur_cap & AZX_CAP_HDR_NXT_PTR_MASK;
  278. } while (offset);
  279. return 0;
  280. }
  281. EXPORT_SYMBOL_GPL(snd_hdac_bus_parse_capabilities);
  282. /*
  283. * Lowlevel interface
  284. */
  285. /**
  286. * snd_hdac_bus_enter_link_reset - enter link reset
  287. * @bus: HD-audio core bus
  288. *
  289. * Enter to the link reset state.
  290. */
  291. void snd_hdac_bus_enter_link_reset(struct hdac_bus *bus)
  292. {
  293. unsigned long timeout;
  294. /* reset controller */
  295. snd_hdac_chip_updatel(bus, GCTL, AZX_GCTL_RESET, 0);
  296. timeout = jiffies + msecs_to_jiffies(100);
  297. while ((snd_hdac_chip_readb(bus, GCTL) & AZX_GCTL_RESET) &&
  298. time_before(jiffies, timeout))
  299. usleep_range(500, 1000);
  300. }
  301. EXPORT_SYMBOL_GPL(snd_hdac_bus_enter_link_reset);
  302. /**
  303. * snd_hdac_bus_exit_link_reset - exit link reset
  304. * @bus: HD-audio core bus
  305. *
  306. * Exit from the link reset state.
  307. */
  308. void snd_hdac_bus_exit_link_reset(struct hdac_bus *bus)
  309. {
  310. unsigned long timeout;
  311. snd_hdac_chip_updateb(bus, GCTL, 0, AZX_GCTL_RESET);
  312. timeout = jiffies + msecs_to_jiffies(100);
  313. while (!snd_hdac_chip_readb(bus, GCTL) && time_before(jiffies, timeout))
  314. usleep_range(500, 1000);
  315. }
  316. EXPORT_SYMBOL_GPL(snd_hdac_bus_exit_link_reset);
  317. /* reset codec link */
  318. static int azx_reset(struct hdac_bus *bus, bool full_reset)
  319. {
  320. if (!full_reset)
  321. goto skip_reset;
  322. /* clear STATESTS */
  323. snd_hdac_chip_writew(bus, STATESTS, STATESTS_INT_MASK);
  324. /* reset controller */
  325. snd_hdac_bus_enter_link_reset(bus);
  326. /* delay for >= 100us for codec PLL to settle per spec
  327. * Rev 0.9 section 5.5.1
  328. */
  329. usleep_range(500, 1000);
  330. /* Bring controller out of reset */
  331. snd_hdac_bus_exit_link_reset(bus);
  332. /* Brent Chartrand said to wait >= 540us for codecs to initialize */
  333. usleep_range(1000, 1200);
  334. skip_reset:
  335. /* check to see if controller is ready */
  336. if (!snd_hdac_chip_readb(bus, GCTL)) {
  337. dev_dbg(bus->dev, "azx_reset: controller not ready!\n");
  338. return -EBUSY;
  339. }
  340. /* Accept unsolicited responses */
  341. snd_hdac_chip_updatel(bus, GCTL, 0, AZX_GCTL_UNSOL);
  342. /* detect codecs */
  343. if (!bus->codec_mask) {
  344. bus->codec_mask = snd_hdac_chip_readw(bus, STATESTS);
  345. dev_dbg(bus->dev, "codec_mask = 0x%lx\n", bus->codec_mask);
  346. }
  347. return 0;
  348. }
  349. /* enable interrupts */
  350. static void azx_int_enable(struct hdac_bus *bus)
  351. {
  352. /* enable controller CIE and GIE */
  353. snd_hdac_chip_updatel(bus, INTCTL, 0, AZX_INT_CTRL_EN | AZX_INT_GLOBAL_EN);
  354. }
  355. /* disable interrupts */
  356. static void azx_int_disable(struct hdac_bus *bus)
  357. {
  358. struct hdac_stream *azx_dev;
  359. /* disable interrupts in stream descriptor */
  360. list_for_each_entry(azx_dev, &bus->stream_list, list)
  361. snd_hdac_stream_updateb(azx_dev, SD_CTL, SD_INT_MASK, 0);
  362. /* disable SIE for all streams */
  363. snd_hdac_chip_writeb(bus, INTCTL, 0);
  364. /* disable controller CIE and GIE */
  365. snd_hdac_chip_updatel(bus, INTCTL, AZX_INT_CTRL_EN | AZX_INT_GLOBAL_EN, 0);
  366. }
  367. /* clear interrupts */
  368. static void azx_int_clear(struct hdac_bus *bus)
  369. {
  370. struct hdac_stream *azx_dev;
  371. /* clear stream status */
  372. list_for_each_entry(azx_dev, &bus->stream_list, list)
  373. snd_hdac_stream_writeb(azx_dev, SD_STS, SD_INT_MASK);
  374. /* clear STATESTS */
  375. snd_hdac_chip_writew(bus, STATESTS, STATESTS_INT_MASK);
  376. /* clear rirb status */
  377. snd_hdac_chip_writeb(bus, RIRBSTS, RIRB_INT_MASK);
  378. /* clear int status */
  379. snd_hdac_chip_writel(bus, INTSTS, AZX_INT_CTRL_EN | AZX_INT_ALL_STREAM);
  380. }
  381. /**
  382. * snd_hdac_bus_init_chip - reset and start the controller registers
  383. * @bus: HD-audio core bus
  384. * @full_reset: Do full reset
  385. */
  386. bool snd_hdac_bus_init_chip(struct hdac_bus *bus, bool full_reset)
  387. {
  388. if (bus->chip_init)
  389. return false;
  390. /* reset controller */
  391. azx_reset(bus, full_reset);
  392. /* initialize interrupts */
  393. azx_int_clear(bus);
  394. azx_int_enable(bus);
  395. /* initialize the codec command I/O */
  396. snd_hdac_bus_init_cmd_io(bus);
  397. /* program the position buffer */
  398. if (bus->use_posbuf && bus->posbuf.addr) {
  399. snd_hdac_chip_writel(bus, DPLBASE, (u32)bus->posbuf.addr);
  400. snd_hdac_chip_writel(bus, DPUBASE, upper_32_bits(bus->posbuf.addr));
  401. }
  402. bus->chip_init = true;
  403. return true;
  404. }
  405. EXPORT_SYMBOL_GPL(snd_hdac_bus_init_chip);
  406. /**
  407. * snd_hdac_bus_stop_chip - disable the whole IRQ and I/Os
  408. * @bus: HD-audio core bus
  409. */
  410. void snd_hdac_bus_stop_chip(struct hdac_bus *bus)
  411. {
  412. if (!bus->chip_init)
  413. return;
  414. /* disable interrupts */
  415. azx_int_disable(bus);
  416. azx_int_clear(bus);
  417. /* disable CORB/RIRB */
  418. snd_hdac_bus_stop_cmd_io(bus);
  419. /* disable position buffer */
  420. if (bus->posbuf.addr) {
  421. snd_hdac_chip_writel(bus, DPLBASE, 0);
  422. snd_hdac_chip_writel(bus, DPUBASE, 0);
  423. }
  424. bus->chip_init = false;
  425. }
  426. EXPORT_SYMBOL_GPL(snd_hdac_bus_stop_chip);
  427. /**
  428. * snd_hdac_bus_handle_stream_irq - interrupt handler for streams
  429. * @bus: HD-audio core bus
  430. * @status: INTSTS register value
  431. * @ask: callback to be called for woken streams
  432. *
  433. * Returns the bits of handled streams, or zero if no stream is handled.
  434. */
  435. int snd_hdac_bus_handle_stream_irq(struct hdac_bus *bus, unsigned int status,
  436. void (*ack)(struct hdac_bus *,
  437. struct hdac_stream *))
  438. {
  439. struct hdac_stream *azx_dev;
  440. u8 sd_status;
  441. int handled = 0;
  442. list_for_each_entry(azx_dev, &bus->stream_list, list) {
  443. if (status & azx_dev->sd_int_sta_mask) {
  444. sd_status = snd_hdac_stream_readb(azx_dev, SD_STS);
  445. snd_hdac_stream_writeb(azx_dev, SD_STS, SD_INT_MASK);
  446. handled |= 1 << azx_dev->index;
  447. if (!azx_dev->substream || !azx_dev->running ||
  448. !(sd_status & SD_INT_COMPLETE))
  449. continue;
  450. if (ack)
  451. ack(bus, azx_dev);
  452. }
  453. }
  454. return handled;
  455. }
  456. EXPORT_SYMBOL_GPL(snd_hdac_bus_handle_stream_irq);
  457. /**
  458. * snd_hdac_bus_alloc_stream_pages - allocate BDL and other buffers
  459. * @bus: HD-audio core bus
  460. *
  461. * Call this after assigning the all streams.
  462. * Returns zero for success, or a negative error code.
  463. */
  464. int snd_hdac_bus_alloc_stream_pages(struct hdac_bus *bus)
  465. {
  466. struct hdac_stream *s;
  467. int num_streams = 0;
  468. int err;
  469. list_for_each_entry(s, &bus->stream_list, list) {
  470. /* allocate memory for the BDL for each stream */
  471. err = bus->io_ops->dma_alloc_pages(bus, SNDRV_DMA_TYPE_DEV,
  472. BDL_SIZE, &s->bdl);
  473. num_streams++;
  474. if (err < 0)
  475. return -ENOMEM;
  476. }
  477. if (WARN_ON(!num_streams))
  478. return -EINVAL;
  479. /* allocate memory for the position buffer */
  480. err = bus->io_ops->dma_alloc_pages(bus, SNDRV_DMA_TYPE_DEV,
  481. num_streams * 8, &bus->posbuf);
  482. if (err < 0)
  483. return -ENOMEM;
  484. list_for_each_entry(s, &bus->stream_list, list)
  485. s->posbuf = (__le32 *)(bus->posbuf.area + s->index * 8);
  486. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  487. return bus->io_ops->dma_alloc_pages(bus, SNDRV_DMA_TYPE_DEV,
  488. PAGE_SIZE, &bus->rb);
  489. }
  490. EXPORT_SYMBOL_GPL(snd_hdac_bus_alloc_stream_pages);
  491. /**
  492. * snd_hdac_bus_free_stream_pages - release BDL and other buffers
  493. * @bus: HD-audio core bus
  494. */
  495. void snd_hdac_bus_free_stream_pages(struct hdac_bus *bus)
  496. {
  497. struct hdac_stream *s;
  498. list_for_each_entry(s, &bus->stream_list, list) {
  499. if (s->bdl.area)
  500. bus->io_ops->dma_free_pages(bus, &s->bdl);
  501. }
  502. if (bus->rb.area)
  503. bus->io_ops->dma_free_pages(bus, &bus->rb);
  504. if (bus->posbuf.area)
  505. bus->io_ops->dma_free_pages(bus, &bus->posbuf);
  506. }
  507. EXPORT_SYMBOL_GPL(snd_hdac_bus_free_stream_pages);