ehci.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907
  1. /*
  2. * Copyright (c) 2001-2002 by David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #ifndef __LINUX_EHCI_HCD_H
  19. #define __LINUX_EHCI_HCD_H
  20. /* definitions used for the EHCI driver */
  21. /*
  22. * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
  23. * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
  24. * the host controller implementation.
  25. *
  26. * To facilitate the strongest possible byte-order checking from "sparse"
  27. * and so on, we use __leXX unless that's not practical.
  28. */
  29. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
  30. typedef __u32 __bitwise __hc32;
  31. typedef __u16 __bitwise __hc16;
  32. #else
  33. #define __hc32 __le32
  34. #define __hc16 __le16
  35. #endif
  36. /* statistics can be kept for tuning/monitoring */
  37. #ifdef CONFIG_DYNAMIC_DEBUG
  38. #define EHCI_STATS
  39. #endif
  40. struct ehci_stats {
  41. /* irq usage */
  42. unsigned long normal;
  43. unsigned long error;
  44. unsigned long iaa;
  45. unsigned long lost_iaa;
  46. /* termination of urbs from core */
  47. unsigned long complete;
  48. unsigned long unlink;
  49. };
  50. /*
  51. * Scheduling and budgeting information for periodic transfers, for both
  52. * high-speed devices and full/low-speed devices lying behind a TT.
  53. */
  54. struct ehci_per_sched {
  55. struct usb_device *udev; /* access to the TT */
  56. struct usb_host_endpoint *ep;
  57. struct list_head ps_list; /* node on ehci_tt's ps_list */
  58. u16 tt_usecs; /* time on the FS/LS bus */
  59. u16 cs_mask; /* C-mask and S-mask bytes */
  60. u16 period; /* actual period in frames */
  61. u16 phase; /* actual phase, frame part */
  62. u8 bw_phase; /* same, for bandwidth
  63. reservation */
  64. u8 phase_uf; /* uframe part of the phase */
  65. u8 usecs, c_usecs; /* times on the HS bus */
  66. u8 bw_uperiod; /* period in microframes, for
  67. bandwidth reservation */
  68. u8 bw_period; /* same, in frames */
  69. };
  70. #define NO_FRAME 29999 /* frame not assigned yet */
  71. /* ehci_hcd->lock guards shared data against other CPUs:
  72. * ehci_hcd: async, unlink, periodic (and shadow), ...
  73. * usb_host_endpoint: hcpriv
  74. * ehci_qh: qh_next, qtd_list
  75. * ehci_qtd: qtd_list
  76. *
  77. * Also, hold this lock when talking to HC registers or
  78. * when updating hw_* fields in shared qh/qtd/... structures.
  79. */
  80. #define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
  81. /*
  82. * ehci_rh_state values of EHCI_RH_RUNNING or above mean that the
  83. * controller may be doing DMA. Lower values mean there's no DMA.
  84. */
  85. enum ehci_rh_state {
  86. EHCI_RH_HALTED,
  87. EHCI_RH_SUSPENDED,
  88. EHCI_RH_RUNNING,
  89. EHCI_RH_STOPPING
  90. };
  91. /*
  92. * Timer events, ordered by increasing delay length.
  93. * Always update event_delays_ns[] and event_handlers[] (defined in
  94. * ehci-timer.c) in parallel with this list.
  95. */
  96. enum ehci_hrtimer_event {
  97. EHCI_HRTIMER_POLL_ASS, /* Poll for async schedule off */
  98. EHCI_HRTIMER_POLL_PSS, /* Poll for periodic schedule off */
  99. EHCI_HRTIMER_POLL_DEAD, /* Wait for dead controller to stop */
  100. EHCI_HRTIMER_UNLINK_INTR, /* Wait for interrupt QH unlink */
  101. EHCI_HRTIMER_FREE_ITDS, /* Wait for unused iTDs and siTDs */
  102. EHCI_HRTIMER_ACTIVE_UNLINK, /* Wait while unlinking an active QH */
  103. EHCI_HRTIMER_START_UNLINK_INTR, /* Unlink empty interrupt QHs */
  104. EHCI_HRTIMER_ASYNC_UNLINKS, /* Unlink empty async QHs */
  105. EHCI_HRTIMER_IAA_WATCHDOG, /* Handle lost IAA interrupts */
  106. EHCI_HRTIMER_DISABLE_PERIODIC, /* Wait to disable periodic sched */
  107. EHCI_HRTIMER_DISABLE_ASYNC, /* Wait to disable async sched */
  108. EHCI_HRTIMER_IO_WATCHDOG, /* Check for missing IRQs */
  109. EHCI_HRTIMER_NUM_EVENTS /* Must come last */
  110. };
  111. #define EHCI_HRTIMER_NO_EVENT 99
  112. struct ehci_hcd { /* one per controller */
  113. /* timing support */
  114. enum ehci_hrtimer_event next_hrtimer_event;
  115. unsigned enabled_hrtimer_events;
  116. ktime_t hr_timeouts[EHCI_HRTIMER_NUM_EVENTS];
  117. struct hrtimer hrtimer;
  118. int PSS_poll_count;
  119. int ASS_poll_count;
  120. int died_poll_count;
  121. /* glue to PCI and HCD framework */
  122. struct ehci_caps __iomem *caps;
  123. struct ehci_regs __iomem *regs;
  124. struct ehci_dbg_port __iomem *debug;
  125. __u32 hcs_params; /* cached register copy */
  126. spinlock_t lock;
  127. enum ehci_rh_state rh_state;
  128. /* general schedule support */
  129. bool scanning:1;
  130. bool need_rescan:1;
  131. bool intr_unlinking:1;
  132. bool iaa_in_progress:1;
  133. bool async_unlinking:1;
  134. bool shutdown:1;
  135. struct ehci_qh *qh_scan_next;
  136. /* async schedule support */
  137. struct ehci_qh *async;
  138. struct ehci_qh *dummy; /* For AMD quirk use */
  139. struct list_head async_unlink;
  140. struct list_head async_idle;
  141. unsigned async_unlink_cycle;
  142. unsigned async_count; /* async activity count */
  143. __hc32 old_current; /* Test for QH becoming */
  144. __hc32 old_token; /* inactive during unlink */
  145. /* periodic schedule support */
  146. #define DEFAULT_I_TDPS 1024 /* some HCs can do less */
  147. unsigned periodic_size;
  148. __hc32 *periodic; /* hw periodic table */
  149. dma_addr_t periodic_dma;
  150. struct list_head intr_qh_list;
  151. unsigned i_thresh; /* uframes HC might cache */
  152. union ehci_shadow *pshadow; /* mirror hw periodic table */
  153. struct list_head intr_unlink_wait;
  154. struct list_head intr_unlink;
  155. unsigned intr_unlink_wait_cycle;
  156. unsigned intr_unlink_cycle;
  157. unsigned now_frame; /* frame from HC hardware */
  158. unsigned last_iso_frame; /* last frame scanned for iso */
  159. unsigned intr_count; /* intr activity count */
  160. unsigned isoc_count; /* isoc activity count */
  161. unsigned periodic_count; /* periodic activity count */
  162. unsigned uframe_periodic_max; /* max periodic time per uframe */
  163. /* list of itds & sitds completed while now_frame was still active */
  164. struct list_head cached_itd_list;
  165. struct ehci_itd *last_itd_to_free;
  166. struct list_head cached_sitd_list;
  167. struct ehci_sitd *last_sitd_to_free;
  168. /* per root hub port */
  169. unsigned long reset_done[EHCI_MAX_ROOT_PORTS];
  170. /* bit vectors (one bit per port) */
  171. unsigned long bus_suspended; /* which ports were
  172. already suspended at the start of a bus suspend */
  173. unsigned long companion_ports; /* which ports are
  174. dedicated to the companion controller */
  175. unsigned long owned_ports; /* which ports are
  176. owned by the companion during a bus suspend */
  177. unsigned long port_c_suspend; /* which ports have
  178. the change-suspend feature turned on */
  179. unsigned long suspended_ports; /* which ports are
  180. suspended */
  181. unsigned long resuming_ports; /* which ports have
  182. started to resume */
  183. /* per-HC memory pools (could be per-bus, but ...) */
  184. struct dma_pool *qh_pool; /* qh per active urb */
  185. struct dma_pool *qtd_pool; /* one or more per qh */
  186. struct dma_pool *itd_pool; /* itd per iso urb */
  187. struct dma_pool *sitd_pool; /* sitd per split iso urb */
  188. unsigned random_frame;
  189. unsigned long next_statechange;
  190. ktime_t last_periodic_enable;
  191. u32 command;
  192. /* SILICON QUIRKS */
  193. unsigned no_selective_suspend:1;
  194. unsigned has_fsl_port_bug:1; /* FreeScale */
  195. unsigned has_fsl_hs_errata:1; /* Freescale HS quirk */
  196. unsigned has_fsl_susp_errata:1; /* NXP SUSP quirk */
  197. unsigned big_endian_mmio:1;
  198. unsigned big_endian_desc:1;
  199. unsigned big_endian_capbase:1;
  200. unsigned has_amcc_usb23:1;
  201. unsigned need_io_watchdog:1;
  202. unsigned amd_pll_fix:1;
  203. unsigned use_dummy_qh:1; /* AMD Frame List table quirk*/
  204. unsigned has_synopsys_hc_bug:1; /* Synopsys HC */
  205. unsigned frame_index_bug:1; /* MosChip (AKA NetMos) */
  206. unsigned need_oc_pp_cycle:1; /* MPC834X port power */
  207. unsigned imx28_write_fix:1; /* For Freescale i.MX28 */
  208. /* required for usb32 quirk */
  209. #define OHCI_CTRL_HCFS (3 << 6)
  210. #define OHCI_USB_OPER (2 << 6)
  211. #define OHCI_USB_SUSPEND (3 << 6)
  212. #define OHCI_HCCTRL_OFFSET 0x4
  213. #define OHCI_HCCTRL_LEN 0x4
  214. __hc32 *ohci_hcctrl_reg;
  215. unsigned has_hostpc:1;
  216. unsigned has_tdi_phy_lpm:1;
  217. unsigned has_ppcd:1; /* support per-port change bits */
  218. u8 sbrn; /* packed release number */
  219. /* irq statistics */
  220. #ifdef EHCI_STATS
  221. struct ehci_stats stats;
  222. # define COUNT(x) ((x)++)
  223. #else
  224. # define COUNT(x)
  225. #endif
  226. /* debug files */
  227. #ifdef CONFIG_DYNAMIC_DEBUG
  228. struct dentry *debug_dir;
  229. #endif
  230. /* bandwidth usage */
  231. #define EHCI_BANDWIDTH_SIZE 64
  232. #define EHCI_BANDWIDTH_FRAMES (EHCI_BANDWIDTH_SIZE >> 3)
  233. u8 bandwidth[EHCI_BANDWIDTH_SIZE];
  234. /* us allocated per uframe */
  235. u8 tt_budget[EHCI_BANDWIDTH_SIZE];
  236. /* us budgeted per uframe */
  237. struct list_head tt_list;
  238. /* platform-specific data -- must come last */
  239. unsigned long priv[0] __aligned(sizeof(s64));
  240. };
  241. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  242. static inline struct ehci_hcd *hcd_to_ehci(struct usb_hcd *hcd)
  243. {
  244. return (struct ehci_hcd *) (hcd->hcd_priv);
  245. }
  246. static inline struct usb_hcd *ehci_to_hcd(struct ehci_hcd *ehci)
  247. {
  248. return container_of((void *) ehci, struct usb_hcd, hcd_priv);
  249. }
  250. /*-------------------------------------------------------------------------*/
  251. #include <linux/usb/ehci_def.h>
  252. /*-------------------------------------------------------------------------*/
  253. #define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
  254. /*
  255. * EHCI Specification 0.95 Section 3.5
  256. * QTD: describe data transfer components (buffer, direction, ...)
  257. * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
  258. *
  259. * These are associated only with "QH" (Queue Head) structures,
  260. * used with control, bulk, and interrupt transfers.
  261. */
  262. struct ehci_qtd {
  263. /* first part defined by EHCI spec */
  264. __hc32 hw_next; /* see EHCI 3.5.1 */
  265. __hc32 hw_alt_next; /* see EHCI 3.5.2 */
  266. __hc32 hw_token; /* see EHCI 3.5.3 */
  267. #define QTD_TOGGLE (1 << 31) /* data toggle */
  268. #define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
  269. #define QTD_IOC (1 << 15) /* interrupt on complete */
  270. #define QTD_CERR(tok) (((tok)>>10) & 0x3)
  271. #define QTD_PID(tok) (((tok)>>8) & 0x3)
  272. #define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
  273. #define QTD_STS_HALT (1 << 6) /* halted on error */
  274. #define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  275. #define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
  276. #define QTD_STS_XACT (1 << 3) /* device gave illegal response */
  277. #define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
  278. #define QTD_STS_STS (1 << 1) /* split transaction state */
  279. #define QTD_STS_PING (1 << 0) /* issue PING? */
  280. #define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
  281. #define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
  282. #define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
  283. __hc32 hw_buf[5]; /* see EHCI 3.5.4 */
  284. __hc32 hw_buf_hi[5]; /* Appendix B */
  285. /* the rest is HCD-private */
  286. dma_addr_t qtd_dma; /* qtd address */
  287. struct list_head qtd_list; /* sw qtd list */
  288. struct urb *urb; /* qtd's urb */
  289. size_t length; /* length of buffer */
  290. } __aligned(32);
  291. /* mask NakCnt+T in qh->hw_alt_next */
  292. #define QTD_MASK(ehci) cpu_to_hc32(ehci, ~0x1f)
  293. #define IS_SHORT_READ(token) (QTD_LENGTH(token) != 0 && QTD_PID(token) == 1)
  294. /*-------------------------------------------------------------------------*/
  295. /* type tag from {qh,itd,sitd,fstn}->hw_next */
  296. #define Q_NEXT_TYPE(ehci, dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
  297. /*
  298. * Now the following defines are not converted using the
  299. * cpu_to_le32() macro anymore, since we have to support
  300. * "dynamic" switching between be and le support, so that the driver
  301. * can be used on one system with SoC EHCI controller using big-endian
  302. * descriptors as well as a normal little-endian PCI EHCI controller.
  303. */
  304. /* values for that type tag */
  305. #define Q_TYPE_ITD (0 << 1)
  306. #define Q_TYPE_QH (1 << 1)
  307. #define Q_TYPE_SITD (2 << 1)
  308. #define Q_TYPE_FSTN (3 << 1)
  309. /* next async queue entry, or pointer to interrupt/periodic QH */
  310. #define QH_NEXT(ehci, dma) \
  311. (cpu_to_hc32(ehci, (((u32) dma) & ~0x01f) | Q_TYPE_QH))
  312. /* for periodic/async schedules and qtd lists, mark end of list */
  313. #define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
  314. /*
  315. * Entries in periodic shadow table are pointers to one of four kinds
  316. * of data structure. That's dictated by the hardware; a type tag is
  317. * encoded in the low bits of the hardware's periodic schedule. Use
  318. * Q_NEXT_TYPE to get the tag.
  319. *
  320. * For entries in the async schedule, the type tag always says "qh".
  321. */
  322. union ehci_shadow {
  323. struct ehci_qh *qh; /* Q_TYPE_QH */
  324. struct ehci_itd *itd; /* Q_TYPE_ITD */
  325. struct ehci_sitd *sitd; /* Q_TYPE_SITD */
  326. struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
  327. __hc32 *hw_next; /* (all types) */
  328. void *ptr;
  329. };
  330. /*-------------------------------------------------------------------------*/
  331. /*
  332. * EHCI Specification 0.95 Section 3.6
  333. * QH: describes control/bulk/interrupt endpoints
  334. * See Fig 3-7 "Queue Head Structure Layout".
  335. *
  336. * These appear in both the async and (for interrupt) periodic schedules.
  337. */
  338. /* first part defined by EHCI spec */
  339. struct ehci_qh_hw {
  340. __hc32 hw_next; /* see EHCI 3.6.1 */
  341. __hc32 hw_info1; /* see EHCI 3.6.2 */
  342. #define QH_CONTROL_EP (1 << 27) /* FS/LS control endpoint */
  343. #define QH_HEAD (1 << 15) /* Head of async reclamation list */
  344. #define QH_TOGGLE_CTL (1 << 14) /* Data toggle control */
  345. #define QH_HIGH_SPEED (2 << 12) /* Endpoint speed */
  346. #define QH_LOW_SPEED (1 << 12)
  347. #define QH_FULL_SPEED (0 << 12)
  348. #define QH_INACTIVATE (1 << 7) /* Inactivate on next transaction */
  349. __hc32 hw_info2; /* see EHCI 3.6.2 */
  350. #define QH_SMASK 0x000000ff
  351. #define QH_CMASK 0x0000ff00
  352. #define QH_HUBADDR 0x007f0000
  353. #define QH_HUBPORT 0x3f800000
  354. #define QH_MULT 0xc0000000
  355. __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
  356. /* qtd overlay (hardware parts of a struct ehci_qtd) */
  357. __hc32 hw_qtd_next;
  358. __hc32 hw_alt_next;
  359. __hc32 hw_token;
  360. __hc32 hw_buf[5];
  361. __hc32 hw_buf_hi[5];
  362. } __aligned(32);
  363. struct ehci_qh {
  364. struct ehci_qh_hw *hw; /* Must come first */
  365. /* the rest is HCD-private */
  366. dma_addr_t qh_dma; /* address of qh */
  367. union ehci_shadow qh_next; /* ptr to qh; or periodic */
  368. struct list_head qtd_list; /* sw qtd list */
  369. struct list_head intr_node; /* list of intr QHs */
  370. struct ehci_qtd *dummy;
  371. struct list_head unlink_node;
  372. struct ehci_per_sched ps; /* scheduling info */
  373. unsigned unlink_cycle;
  374. u8 qh_state;
  375. #define QH_STATE_LINKED 1 /* HC sees this */
  376. #define QH_STATE_UNLINK 2 /* HC may still see this */
  377. #define QH_STATE_IDLE 3 /* HC doesn't see this */
  378. #define QH_STATE_UNLINK_WAIT 4 /* LINKED and on unlink q */
  379. #define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
  380. u8 xacterrs; /* XactErr retry counter */
  381. #define QH_XACTERR_MAX 32 /* XactErr retry limit */
  382. u8 unlink_reason;
  383. #define QH_UNLINK_HALTED 0x01 /* Halt flag is set */
  384. #define QH_UNLINK_SHORT_READ 0x02 /* Recover from a short read */
  385. #define QH_UNLINK_DUMMY_OVERLAY 0x04 /* QH overlayed the dummy TD */
  386. #define QH_UNLINK_SHUTDOWN 0x08 /* The HC isn't running */
  387. #define QH_UNLINK_QUEUE_EMPTY 0x10 /* Reached end of the queue */
  388. #define QH_UNLINK_REQUESTED 0x20 /* Disable, reset, or dequeue */
  389. u8 gap_uf; /* uframes split/csplit gap */
  390. unsigned is_out:1; /* bulk or intr OUT */
  391. unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
  392. unsigned dequeue_during_giveback:1;
  393. unsigned should_be_inactive:1;
  394. };
  395. /*-------------------------------------------------------------------------*/
  396. /* description of one iso transaction (up to 3 KB data if highspeed) */
  397. struct ehci_iso_packet {
  398. /* These will be copied to iTD when scheduling */
  399. u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
  400. __hc32 transaction; /* itd->hw_transaction[i] |= */
  401. u8 cross; /* buf crosses pages */
  402. /* for full speed OUT splits */
  403. u32 buf1;
  404. };
  405. /* temporary schedule data for packets from iso urbs (both speeds)
  406. * each packet is one logical usb transaction to the device (not TT),
  407. * beginning at stream->next_uframe
  408. */
  409. struct ehci_iso_sched {
  410. struct list_head td_list;
  411. unsigned span;
  412. unsigned first_packet;
  413. struct ehci_iso_packet packet[0];
  414. };
  415. /*
  416. * ehci_iso_stream - groups all (s)itds for this endpoint.
  417. * acts like a qh would, if EHCI had them for ISO.
  418. */
  419. struct ehci_iso_stream {
  420. /* first field matches ehci_hq, but is NULL */
  421. struct ehci_qh_hw *hw;
  422. u8 bEndpointAddress;
  423. u8 highspeed;
  424. struct list_head td_list; /* queued itds/sitds */
  425. struct list_head free_list; /* list of unused itds/sitds */
  426. /* output of (re)scheduling */
  427. struct ehci_per_sched ps; /* scheduling info */
  428. unsigned next_uframe;
  429. __hc32 splits;
  430. /* the rest is derived from the endpoint descriptor,
  431. * including the extra info for hw_bufp[0..2]
  432. */
  433. u16 uperiod; /* period in uframes */
  434. u16 maxp;
  435. unsigned bandwidth;
  436. /* This is used to initialize iTD's hw_bufp fields */
  437. __hc32 buf0;
  438. __hc32 buf1;
  439. __hc32 buf2;
  440. /* this is used to initialize sITD's tt info */
  441. __hc32 address;
  442. };
  443. /*-------------------------------------------------------------------------*/
  444. /*
  445. * EHCI Specification 0.95 Section 3.3
  446. * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
  447. *
  448. * Schedule records for high speed iso xfers
  449. */
  450. struct ehci_itd {
  451. /* first part defined by EHCI spec */
  452. __hc32 hw_next; /* see EHCI 3.3.1 */
  453. __hc32 hw_transaction[8]; /* see EHCI 3.3.2 */
  454. #define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
  455. #define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
  456. #define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
  457. #define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
  458. #define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
  459. #define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
  460. #define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
  461. __hc32 hw_bufp[7]; /* see EHCI 3.3.3 */
  462. __hc32 hw_bufp_hi[7]; /* Appendix B */
  463. /* the rest is HCD-private */
  464. dma_addr_t itd_dma; /* for this itd */
  465. union ehci_shadow itd_next; /* ptr to periodic q entry */
  466. struct urb *urb;
  467. struct ehci_iso_stream *stream; /* endpoint's queue */
  468. struct list_head itd_list; /* list of stream's itds */
  469. /* any/all hw_transactions here may be used by that urb */
  470. unsigned frame; /* where scheduled */
  471. unsigned pg;
  472. unsigned index[8]; /* in urb->iso_frame_desc */
  473. } __aligned(32);
  474. /*-------------------------------------------------------------------------*/
  475. /*
  476. * EHCI Specification 0.95 Section 3.4
  477. * siTD, aka split-transaction isochronous Transfer Descriptor
  478. * ... describe full speed iso xfers through TT in hubs
  479. * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
  480. */
  481. struct ehci_sitd {
  482. /* first part defined by EHCI spec */
  483. __hc32 hw_next;
  484. /* uses bit field macros above - see EHCI 0.95 Table 3-8 */
  485. __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
  486. __hc32 hw_uframe; /* EHCI table 3-10 */
  487. __hc32 hw_results; /* EHCI table 3-11 */
  488. #define SITD_IOC (1 << 31) /* interrupt on completion */
  489. #define SITD_PAGE (1 << 30) /* buffer 0/1 */
  490. #define SITD_LENGTH(x) (((x) >> 16) & 0x3ff)
  491. #define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
  492. #define SITD_STS_ERR (1 << 6) /* error from TT */
  493. #define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  494. #define SITD_STS_BABBLE (1 << 4) /* device was babbling */
  495. #define SITD_STS_XACT (1 << 3) /* illegal IN response */
  496. #define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
  497. #define SITD_STS_STS (1 << 1) /* split transaction state */
  498. #define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
  499. __hc32 hw_buf[2]; /* EHCI table 3-12 */
  500. __hc32 hw_backpointer; /* EHCI table 3-13 */
  501. __hc32 hw_buf_hi[2]; /* Appendix B */
  502. /* the rest is HCD-private */
  503. dma_addr_t sitd_dma;
  504. union ehci_shadow sitd_next; /* ptr to periodic q entry */
  505. struct urb *urb;
  506. struct ehci_iso_stream *stream; /* endpoint's queue */
  507. struct list_head sitd_list; /* list of stream's sitds */
  508. unsigned frame;
  509. unsigned index;
  510. } __aligned(32);
  511. /*-------------------------------------------------------------------------*/
  512. /*
  513. * EHCI Specification 0.96 Section 3.7
  514. * Periodic Frame Span Traversal Node (FSTN)
  515. *
  516. * Manages split interrupt transactions (using TT) that span frame boundaries
  517. * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
  518. * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
  519. * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
  520. */
  521. struct ehci_fstn {
  522. __hc32 hw_next; /* any periodic q entry */
  523. __hc32 hw_prev; /* qh or EHCI_LIST_END */
  524. /* the rest is HCD-private */
  525. dma_addr_t fstn_dma;
  526. union ehci_shadow fstn_next; /* ptr to periodic q entry */
  527. } __aligned(32);
  528. /*-------------------------------------------------------------------------*/
  529. /*
  530. * USB-2.0 Specification Sections 11.14 and 11.18
  531. * Scheduling and budgeting split transactions using TTs
  532. *
  533. * A hub can have a single TT for all its ports, or multiple TTs (one for each
  534. * port). The bandwidth and budgeting information for the full/low-speed bus
  535. * below each TT is self-contained and independent of the other TTs or the
  536. * high-speed bus.
  537. *
  538. * "Bandwidth" refers to the number of microseconds on the FS/LS bus allocated
  539. * to an interrupt or isochronous endpoint for each frame. "Budget" refers to
  540. * the best-case estimate of the number of full-speed bytes allocated to an
  541. * endpoint for each microframe within an allocated frame.
  542. *
  543. * Removal of an endpoint invalidates a TT's budget. Instead of trying to
  544. * keep an up-to-date record, we recompute the budget when it is needed.
  545. */
  546. struct ehci_tt {
  547. u16 bandwidth[EHCI_BANDWIDTH_FRAMES];
  548. struct list_head tt_list; /* List of all ehci_tt's */
  549. struct list_head ps_list; /* Items using this TT */
  550. struct usb_tt *usb_tt;
  551. int tt_port; /* TT port number */
  552. };
  553. /*-------------------------------------------------------------------------*/
  554. /* Prepare the PORTSC wakeup flags during controller suspend/resume */
  555. #define ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup) \
  556. ehci_adjust_port_wakeup_flags(ehci, true, do_wakeup)
  557. #define ehci_prepare_ports_for_controller_resume(ehci) \
  558. ehci_adjust_port_wakeup_flags(ehci, false, false)
  559. /*-------------------------------------------------------------------------*/
  560. #ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
  561. /*
  562. * Some EHCI controllers have a Transaction Translator built into the
  563. * root hub. This is a non-standard feature. Each controller will need
  564. * to add code to the following inline functions, and call them as
  565. * needed (mostly in root hub code).
  566. */
  567. #define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
  568. /* Returns the speed of a device attached to a port on the root hub. */
  569. static inline unsigned int
  570. ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
  571. {
  572. if (ehci_is_TDI(ehci)) {
  573. switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) {
  574. case 0:
  575. return 0;
  576. case 1:
  577. return USB_PORT_STAT_LOW_SPEED;
  578. case 2:
  579. default:
  580. return USB_PORT_STAT_HIGH_SPEED;
  581. }
  582. }
  583. return USB_PORT_STAT_HIGH_SPEED;
  584. }
  585. #else
  586. #define ehci_is_TDI(e) (0)
  587. #define ehci_port_speed(ehci, portsc) USB_PORT_STAT_HIGH_SPEED
  588. #endif
  589. /*-------------------------------------------------------------------------*/
  590. #ifdef CONFIG_PPC_83xx
  591. /* Some Freescale processors have an erratum in which the TT
  592. * port number in the queue head was 0..N-1 instead of 1..N.
  593. */
  594. #define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
  595. #else
  596. #define ehci_has_fsl_portno_bug(e) (0)
  597. #endif
  598. #define PORTSC_FSL_PFSC 24 /* Port Force Full-Speed Connect */
  599. #if defined(CONFIG_PPC_85xx)
  600. /* Some Freescale processors have an erratum (USB A-005275) in which
  601. * incoming packets get corrupted in HS mode
  602. */
  603. #define ehci_has_fsl_hs_errata(e) ((e)->has_fsl_hs_errata)
  604. #else
  605. #define ehci_has_fsl_hs_errata(e) (0)
  606. #endif
  607. /*
  608. * Some Freescale/NXP processors have an erratum (USB A-005697)
  609. * in which we need to wait for 10ms for bus to enter suspend mode
  610. * after setting SUSP bit.
  611. */
  612. #define ehci_has_fsl_susp_errata(e) ((e)->has_fsl_susp_errata)
  613. /*
  614. * While most USB host controllers implement their registers in
  615. * little-endian format, a minority (celleb companion chip) implement
  616. * them in big endian format.
  617. *
  618. * This attempts to support either format at compile time without a
  619. * runtime penalty, or both formats with the additional overhead
  620. * of checking a flag bit.
  621. *
  622. * ehci_big_endian_capbase is a special quirk for controllers that
  623. * implement the HC capability registers as separate registers and not
  624. * as fields of a 32-bit register.
  625. */
  626. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  627. #define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
  628. #define ehci_big_endian_capbase(e) ((e)->big_endian_capbase)
  629. #else
  630. #define ehci_big_endian_mmio(e) 0
  631. #define ehci_big_endian_capbase(e) 0
  632. #endif
  633. /*
  634. * Big-endian read/write functions are arch-specific.
  635. * Other arches can be added if/when they're needed.
  636. */
  637. #if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
  638. #define readl_be(addr) __raw_readl((__force unsigned *)addr)
  639. #define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
  640. #endif
  641. static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
  642. __u32 __iomem *regs)
  643. {
  644. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  645. return ehci_big_endian_mmio(ehci) ?
  646. readl_be(regs) :
  647. readl(regs);
  648. #else
  649. return readl(regs);
  650. #endif
  651. }
  652. #ifdef CONFIG_SOC_IMX28
  653. static inline void imx28_ehci_writel(const unsigned int val,
  654. volatile __u32 __iomem *addr)
  655. {
  656. __asm__ ("swp %0, %0, [%1]" : : "r"(val), "r"(addr));
  657. }
  658. #else
  659. static inline void imx28_ehci_writel(const unsigned int val,
  660. volatile __u32 __iomem *addr)
  661. {
  662. }
  663. #endif
  664. static inline void ehci_writel(const struct ehci_hcd *ehci,
  665. const unsigned int val, __u32 __iomem *regs)
  666. {
  667. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  668. ehci_big_endian_mmio(ehci) ?
  669. writel_be(val, regs) :
  670. writel(val, regs);
  671. #else
  672. if (ehci->imx28_write_fix)
  673. imx28_ehci_writel(val, regs);
  674. else
  675. writel(val, regs);
  676. #endif
  677. }
  678. /*
  679. * On certain ppc-44x SoC there is a HW issue, that could only worked around with
  680. * explicit suspend/operate of OHCI. This function hereby makes sense only on that arch.
  681. * Other common bits are dependent on has_amcc_usb23 quirk flag.
  682. */
  683. #ifdef CONFIG_44x
  684. static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
  685. {
  686. u32 hc_control;
  687. hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
  688. if (operational)
  689. hc_control |= OHCI_USB_OPER;
  690. else
  691. hc_control |= OHCI_USB_SUSPEND;
  692. writel_be(hc_control, ehci->ohci_hcctrl_reg);
  693. (void) readl_be(ehci->ohci_hcctrl_reg);
  694. }
  695. #else
  696. static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
  697. { }
  698. #endif
  699. /*-------------------------------------------------------------------------*/
  700. /*
  701. * The AMCC 440EPx not only implements its EHCI registers in big-endian
  702. * format, but also its DMA data structures (descriptors).
  703. *
  704. * EHCI controllers accessed through PCI work normally (little-endian
  705. * everywhere), so we won't bother supporting a BE-only mode for now.
  706. */
  707. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
  708. #define ehci_big_endian_desc(e) ((e)->big_endian_desc)
  709. /* cpu to ehci */
  710. static inline __hc32 cpu_to_hc32(const struct ehci_hcd *ehci, const u32 x)
  711. {
  712. return ehci_big_endian_desc(ehci)
  713. ? (__force __hc32)cpu_to_be32(x)
  714. : (__force __hc32)cpu_to_le32(x);
  715. }
  716. /* ehci to cpu */
  717. static inline u32 hc32_to_cpu(const struct ehci_hcd *ehci, const __hc32 x)
  718. {
  719. return ehci_big_endian_desc(ehci)
  720. ? be32_to_cpu((__force __be32)x)
  721. : le32_to_cpu((__force __le32)x);
  722. }
  723. static inline u32 hc32_to_cpup(const struct ehci_hcd *ehci, const __hc32 *x)
  724. {
  725. return ehci_big_endian_desc(ehci)
  726. ? be32_to_cpup((__force __be32 *)x)
  727. : le32_to_cpup((__force __le32 *)x);
  728. }
  729. #else
  730. /* cpu to ehci */
  731. static inline __hc32 cpu_to_hc32(const struct ehci_hcd *ehci, const u32 x)
  732. {
  733. return cpu_to_le32(x);
  734. }
  735. /* ehci to cpu */
  736. static inline u32 hc32_to_cpu(const struct ehci_hcd *ehci, const __hc32 x)
  737. {
  738. return le32_to_cpu(x);
  739. }
  740. static inline u32 hc32_to_cpup(const struct ehci_hcd *ehci, const __hc32 *x)
  741. {
  742. return le32_to_cpup(x);
  743. }
  744. #endif
  745. /*-------------------------------------------------------------------------*/
  746. #define ehci_dbg(ehci, fmt, args...) \
  747. dev_dbg(ehci_to_hcd(ehci)->self.controller, fmt, ## args)
  748. #define ehci_err(ehci, fmt, args...) \
  749. dev_err(ehci_to_hcd(ehci)->self.controller, fmt, ## args)
  750. #define ehci_info(ehci, fmt, args...) \
  751. dev_info(ehci_to_hcd(ehci)->self.controller, fmt, ## args)
  752. #define ehci_warn(ehci, fmt, args...) \
  753. dev_warn(ehci_to_hcd(ehci)->self.controller, fmt, ## args)
  754. /*-------------------------------------------------------------------------*/
  755. /* Declarations of things exported for use by ehci platform drivers */
  756. struct ehci_driver_overrides {
  757. size_t extra_priv_size;
  758. int (*reset)(struct usb_hcd *hcd);
  759. int (*port_power)(struct usb_hcd *hcd,
  760. int portnum, bool enable);
  761. };
  762. extern void ehci_init_driver(struct hc_driver *drv,
  763. const struct ehci_driver_overrides *over);
  764. extern int ehci_setup(struct usb_hcd *hcd);
  765. extern int ehci_handshake(struct ehci_hcd *ehci, void __iomem *ptr,
  766. u32 mask, u32 done, int usec);
  767. extern int ehci_reset(struct ehci_hcd *ehci);
  768. extern int ehci_suspend(struct usb_hcd *hcd, bool do_wakeup);
  769. extern int ehci_resume(struct usb_hcd *hcd, bool force_reset);
  770. extern void ehci_adjust_port_wakeup_flags(struct ehci_hcd *ehci,
  771. bool suspending, bool do_wakeup);
  772. extern int ehci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
  773. u16 wIndex, char *buf, u16 wLength);
  774. #endif /* __LINUX_EHCI_HCD_H */