udc-xilinx.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183
  1. /*
  2. * Xilinx USB peripheral controller driver
  3. *
  4. * Copyright (C) 2004 by Thomas Rathbone
  5. * Copyright (C) 2005 by HP Labs
  6. * Copyright (C) 2005 by David Brownell
  7. * Copyright (C) 2010 - 2014 Xilinx, Inc.
  8. *
  9. * Some parts of this driver code is based on the driver for at91-series
  10. * USB peripheral controller (at91_udc.c).
  11. *
  12. * This program is free software; you can redistribute it
  13. * and/or modify it under the terms of the GNU General Public
  14. * License as published by the Free Software Foundation;
  15. * either version 2 of the License, or (at your option) any
  16. * later version.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/device.h>
  20. #include <linux/dma-mapping.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/io.h>
  23. #include <linux/module.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_device.h>
  26. #include <linux/of_platform.h>
  27. #include <linux/of_irq.h>
  28. #include <linux/prefetch.h>
  29. #include <linux/usb/ch9.h>
  30. #include <linux/usb/gadget.h>
  31. /* Register offsets for the USB device.*/
  32. #define XUSB_EP0_CONFIG_OFFSET 0x0000 /* EP0 Config Reg Offset */
  33. #define XUSB_SETUP_PKT_ADDR_OFFSET 0x0080 /* Setup Packet Address */
  34. #define XUSB_ADDRESS_OFFSET 0x0100 /* Address Register */
  35. #define XUSB_CONTROL_OFFSET 0x0104 /* Control Register */
  36. #define XUSB_STATUS_OFFSET 0x0108 /* Status Register */
  37. #define XUSB_FRAMENUM_OFFSET 0x010C /* Frame Number Register */
  38. #define XUSB_IER_OFFSET 0x0110 /* Interrupt Enable Register */
  39. #define XUSB_BUFFREADY_OFFSET 0x0114 /* Buffer Ready Register */
  40. #define XUSB_TESTMODE_OFFSET 0x0118 /* Test Mode Register */
  41. #define XUSB_DMA_RESET_OFFSET 0x0200 /* DMA Soft Reset Register */
  42. #define XUSB_DMA_CONTROL_OFFSET 0x0204 /* DMA Control Register */
  43. #define XUSB_DMA_DSAR_ADDR_OFFSET 0x0208 /* DMA source Address Reg */
  44. #define XUSB_DMA_DDAR_ADDR_OFFSET 0x020C /* DMA destination Addr Reg */
  45. #define XUSB_DMA_LENGTH_OFFSET 0x0210 /* DMA Length Register */
  46. #define XUSB_DMA_STATUS_OFFSET 0x0214 /* DMA Status Register */
  47. /* Endpoint Configuration Space offsets */
  48. #define XUSB_EP_CFGSTATUS_OFFSET 0x00 /* Endpoint Config Status */
  49. #define XUSB_EP_BUF0COUNT_OFFSET 0x08 /* Buffer 0 Count */
  50. #define XUSB_EP_BUF1COUNT_OFFSET 0x0C /* Buffer 1 Count */
  51. #define XUSB_CONTROL_USB_READY_MASK 0x80000000 /* USB ready Mask */
  52. #define XUSB_CONTROL_USB_RMTWAKE_MASK 0x40000000 /* Remote wake up mask */
  53. /* Interrupt register related masks.*/
  54. #define XUSB_STATUS_GLOBAL_INTR_MASK 0x80000000 /* Global Intr Enable */
  55. #define XUSB_STATUS_DMADONE_MASK 0x04000000 /* DMA done Mask */
  56. #define XUSB_STATUS_DMAERR_MASK 0x02000000 /* DMA Error Mask */
  57. #define XUSB_STATUS_DMABUSY_MASK 0x80000000 /* DMA Error Mask */
  58. #define XUSB_STATUS_RESUME_MASK 0x01000000 /* USB Resume Mask */
  59. #define XUSB_STATUS_RESET_MASK 0x00800000 /* USB Reset Mask */
  60. #define XUSB_STATUS_SUSPEND_MASK 0x00400000 /* USB Suspend Mask */
  61. #define XUSB_STATUS_DISCONNECT_MASK 0x00200000 /* USB Disconnect Mask */
  62. #define XUSB_STATUS_FIFO_BUFF_RDY_MASK 0x00100000 /* FIFO Buff Ready Mask */
  63. #define XUSB_STATUS_FIFO_BUFF_FREE_MASK 0x00080000 /* FIFO Buff Free Mask */
  64. #define XUSB_STATUS_SETUP_PACKET_MASK 0x00040000 /* Setup packet received */
  65. #define XUSB_STATUS_EP1_BUFF2_COMP_MASK 0x00000200 /* EP 1 Buff 2 Processed */
  66. #define XUSB_STATUS_EP1_BUFF1_COMP_MASK 0x00000002 /* EP 1 Buff 1 Processed */
  67. #define XUSB_STATUS_EP0_BUFF2_COMP_MASK 0x00000100 /* EP 0 Buff 2 Processed */
  68. #define XUSB_STATUS_EP0_BUFF1_COMP_MASK 0x00000001 /* EP 0 Buff 1 Processed */
  69. #define XUSB_STATUS_HIGH_SPEED_MASK 0x00010000 /* USB Speed Mask */
  70. /* Suspend,Reset,Suspend and Disconnect Mask */
  71. #define XUSB_STATUS_INTR_EVENT_MASK 0x01E00000
  72. /* Buffers completion Mask */
  73. #define XUSB_STATUS_INTR_BUFF_COMP_ALL_MASK 0x0000FEFF
  74. /* Mask for buffer 0 and buffer 1 completion for all Endpoints */
  75. #define XUSB_STATUS_INTR_BUFF_COMP_SHIFT_MASK 0x00000101
  76. #define XUSB_STATUS_EP_BUFF2_SHIFT 8 /* EP buffer offset */
  77. /* Endpoint Configuration Status Register */
  78. #define XUSB_EP_CFG_VALID_MASK 0x80000000 /* Endpoint Valid bit */
  79. #define XUSB_EP_CFG_STALL_MASK 0x40000000 /* Endpoint Stall bit */
  80. #define XUSB_EP_CFG_DATA_TOGGLE_MASK 0x08000000 /* Endpoint Data toggle */
  81. /* USB device specific global configuration constants.*/
  82. #define XUSB_MAX_ENDPOINTS 8 /* Maximum End Points */
  83. #define XUSB_EP_NUMBER_ZERO 0 /* End point Zero */
  84. /* DPRAM is the source address for DMA transfer */
  85. #define XUSB_DMA_READ_FROM_DPRAM 0x80000000
  86. #define XUSB_DMA_DMASR_BUSY 0x80000000 /* DMA busy */
  87. #define XUSB_DMA_DMASR_ERROR 0x40000000 /* DMA Error */
  88. /*
  89. * When this bit is set, the DMA buffer ready bit is set by hardware upon
  90. * DMA transfer completion.
  91. */
  92. #define XUSB_DMA_BRR_CTRL 0x40000000 /* DMA bufready ctrl bit */
  93. /* Phase States */
  94. #define SETUP_PHASE 0x0000 /* Setup Phase */
  95. #define DATA_PHASE 0x0001 /* Data Phase */
  96. #define STATUS_PHASE 0x0002 /* Status Phase */
  97. #define EP0_MAX_PACKET 64 /* Endpoint 0 maximum packet length */
  98. #define STATUSBUFF_SIZE 2 /* Buffer size for GET_STATUS command */
  99. #define EPNAME_SIZE 4 /* Buffer size for endpoint name */
  100. /* container_of helper macros */
  101. #define to_udc(g) container_of((g), struct xusb_udc, gadget)
  102. #define to_xusb_ep(ep) container_of((ep), struct xusb_ep, ep_usb)
  103. #define to_xusb_req(req) container_of((req), struct xusb_req, usb_req)
  104. /**
  105. * struct xusb_req - Xilinx USB device request structure
  106. * @usb_req: Linux usb request structure
  107. * @queue: usb device request queue
  108. * @ep: pointer to xusb_endpoint structure
  109. */
  110. struct xusb_req {
  111. struct usb_request usb_req;
  112. struct list_head queue;
  113. struct xusb_ep *ep;
  114. };
  115. /**
  116. * struct xusb_ep - USB end point structure.
  117. * @ep_usb: usb endpoint instance
  118. * @queue: endpoint message queue
  119. * @udc: xilinx usb peripheral driver instance pointer
  120. * @desc: pointer to the usb endpoint descriptor
  121. * @rambase: the endpoint buffer address
  122. * @offset: the endpoint register offset value
  123. * @name: name of the endpoint
  124. * @epnumber: endpoint number
  125. * @maxpacket: maximum packet size the endpoint can store
  126. * @buffer0count: the size of the packet recieved in the first buffer
  127. * @buffer1count: the size of the packet received in the second buffer
  128. * @curbufnum: current buffer of endpoint that will be processed next
  129. * @buffer0ready: the busy state of first buffer
  130. * @buffer1ready: the busy state of second buffer
  131. * @is_in: endpoint direction (IN or OUT)
  132. * @is_iso: endpoint type(isochronous or non isochronous)
  133. */
  134. struct xusb_ep {
  135. struct usb_ep ep_usb;
  136. struct list_head queue;
  137. struct xusb_udc *udc;
  138. const struct usb_endpoint_descriptor *desc;
  139. u32 rambase;
  140. u32 offset;
  141. char name[4];
  142. u16 epnumber;
  143. u16 maxpacket;
  144. u16 buffer0count;
  145. u16 buffer1count;
  146. u8 curbufnum;
  147. bool buffer0ready;
  148. bool buffer1ready;
  149. bool is_in;
  150. bool is_iso;
  151. };
  152. /**
  153. * struct xusb_udc - USB peripheral driver structure
  154. * @gadget: USB gadget driver instance
  155. * @ep: an array of endpoint structures
  156. * @driver: pointer to the usb gadget driver instance
  157. * @setup: usb_ctrlrequest structure for control requests
  158. * @req: pointer to dummy request for get status command
  159. * @dev: pointer to device structure in gadget
  160. * @usb_state: device in suspended state or not
  161. * @remote_wkp: remote wakeup enabled by host
  162. * @setupseqtx: tx status
  163. * @setupseqrx: rx status
  164. * @addr: the usb device base address
  165. * @lock: instance of spinlock
  166. * @dma_enabled: flag indicating whether the dma is included in the system
  167. * @read_fn: function pointer to read device registers
  168. * @write_fn: function pointer to write to device registers
  169. */
  170. struct xusb_udc {
  171. struct usb_gadget gadget;
  172. struct xusb_ep ep[8];
  173. struct usb_gadget_driver *driver;
  174. struct usb_ctrlrequest setup;
  175. struct xusb_req *req;
  176. struct device *dev;
  177. u32 usb_state;
  178. u32 remote_wkp;
  179. u32 setupseqtx;
  180. u32 setupseqrx;
  181. void __iomem *addr;
  182. spinlock_t lock;
  183. bool dma_enabled;
  184. unsigned int (*read_fn)(void __iomem *);
  185. void (*write_fn)(void __iomem *, u32, u32);
  186. };
  187. /* Endpoint buffer start addresses in the core */
  188. static u32 rambase[8] = { 0x22, 0x1000, 0x1100, 0x1200, 0x1300, 0x1400, 0x1500,
  189. 0x1600 };
  190. static const char driver_name[] = "xilinx-udc";
  191. static const char ep0name[] = "ep0";
  192. /* Control endpoint configuration.*/
  193. static const struct usb_endpoint_descriptor config_bulk_out_desc = {
  194. .bLength = USB_DT_ENDPOINT_SIZE,
  195. .bDescriptorType = USB_DT_ENDPOINT,
  196. .bEndpointAddress = USB_DIR_OUT,
  197. .bmAttributes = USB_ENDPOINT_XFER_BULK,
  198. .wMaxPacketSize = cpu_to_le16(EP0_MAX_PACKET),
  199. };
  200. /**
  201. * xudc_write32 - little endian write to device registers
  202. * @addr: base addr of device registers
  203. * @offset: register offset
  204. * @val: data to be written
  205. */
  206. static void xudc_write32(void __iomem *addr, u32 offset, u32 val)
  207. {
  208. iowrite32(val, addr + offset);
  209. }
  210. /**
  211. * xudc_read32 - little endian read from device registers
  212. * @addr: addr of device register
  213. * Return: value at addr
  214. */
  215. static unsigned int xudc_read32(void __iomem *addr)
  216. {
  217. return ioread32(addr);
  218. }
  219. /**
  220. * xudc_write32_be - big endian write to device registers
  221. * @addr: base addr of device registers
  222. * @offset: register offset
  223. * @val: data to be written
  224. */
  225. static void xudc_write32_be(void __iomem *addr, u32 offset, u32 val)
  226. {
  227. iowrite32be(val, addr + offset);
  228. }
  229. /**
  230. * xudc_read32_be - big endian read from device registers
  231. * @addr: addr of device register
  232. * Return: value at addr
  233. */
  234. static unsigned int xudc_read32_be(void __iomem *addr)
  235. {
  236. return ioread32be(addr);
  237. }
  238. /**
  239. * xudc_wrstatus - Sets up the usb device status stages.
  240. * @udc: pointer to the usb device controller structure.
  241. */
  242. static void xudc_wrstatus(struct xusb_udc *udc)
  243. {
  244. struct xusb_ep *ep0 = &udc->ep[XUSB_EP_NUMBER_ZERO];
  245. u32 epcfgreg;
  246. epcfgreg = udc->read_fn(udc->addr + ep0->offset)|
  247. XUSB_EP_CFG_DATA_TOGGLE_MASK;
  248. udc->write_fn(udc->addr, ep0->offset, epcfgreg);
  249. udc->write_fn(udc->addr, ep0->offset + XUSB_EP_BUF0COUNT_OFFSET, 0);
  250. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET, 1);
  251. }
  252. /**
  253. * xudc_epconfig - Configures the given endpoint.
  254. * @ep: pointer to the usb device endpoint structure.
  255. * @udc: pointer to the usb peripheral controller structure.
  256. *
  257. * This function configures a specific endpoint with the given configuration
  258. * data.
  259. */
  260. static void xudc_epconfig(struct xusb_ep *ep, struct xusb_udc *udc)
  261. {
  262. u32 epcfgreg;
  263. /*
  264. * Configure the end point direction, type, Max Packet Size and the
  265. * EP buffer location.
  266. */
  267. epcfgreg = ((ep->is_in << 29) | (ep->is_iso << 28) |
  268. (ep->ep_usb.maxpacket << 15) | (ep->rambase));
  269. udc->write_fn(udc->addr, ep->offset, epcfgreg);
  270. /* Set the Buffer count and the Buffer ready bits.*/
  271. udc->write_fn(udc->addr, ep->offset + XUSB_EP_BUF0COUNT_OFFSET,
  272. ep->buffer0count);
  273. udc->write_fn(udc->addr, ep->offset + XUSB_EP_BUF1COUNT_OFFSET,
  274. ep->buffer1count);
  275. if (ep->buffer0ready)
  276. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET,
  277. 1 << ep->epnumber);
  278. if (ep->buffer1ready)
  279. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET,
  280. 1 << (ep->epnumber + XUSB_STATUS_EP_BUFF2_SHIFT));
  281. }
  282. /**
  283. * xudc_start_dma - Starts DMA transfer.
  284. * @ep: pointer to the usb device endpoint structure.
  285. * @src: DMA source address.
  286. * @dst: DMA destination address.
  287. * @length: number of bytes to transfer.
  288. *
  289. * Return: 0 on success, error code on failure
  290. *
  291. * This function starts DMA transfer by writing to DMA source,
  292. * destination and lenth registers.
  293. */
  294. static int xudc_start_dma(struct xusb_ep *ep, dma_addr_t src,
  295. dma_addr_t dst, u32 length)
  296. {
  297. struct xusb_udc *udc = ep->udc;
  298. int rc = 0;
  299. u32 timeout = 500;
  300. u32 reg;
  301. /*
  302. * Set the addresses in the DMA source and
  303. * destination registers and then set the length
  304. * into the DMA length register.
  305. */
  306. udc->write_fn(udc->addr, XUSB_DMA_DSAR_ADDR_OFFSET, src);
  307. udc->write_fn(udc->addr, XUSB_DMA_DDAR_ADDR_OFFSET, dst);
  308. udc->write_fn(udc->addr, XUSB_DMA_LENGTH_OFFSET, length);
  309. /*
  310. * Wait till DMA transaction is complete and
  311. * check whether the DMA transaction was
  312. * successful.
  313. */
  314. do {
  315. reg = udc->read_fn(udc->addr + XUSB_DMA_STATUS_OFFSET);
  316. if (!(reg & XUSB_DMA_DMASR_BUSY))
  317. break;
  318. /*
  319. * We can't sleep here, because it's also called from
  320. * interrupt context.
  321. */
  322. timeout--;
  323. if (!timeout) {
  324. dev_err(udc->dev, "DMA timeout\n");
  325. return -ETIMEDOUT;
  326. }
  327. udelay(1);
  328. } while (1);
  329. if ((udc->read_fn(udc->addr + XUSB_DMA_STATUS_OFFSET) &
  330. XUSB_DMA_DMASR_ERROR) == XUSB_DMA_DMASR_ERROR){
  331. dev_err(udc->dev, "DMA Error\n");
  332. rc = -EINVAL;
  333. }
  334. return rc;
  335. }
  336. /**
  337. * xudc_dma_send - Sends IN data using DMA.
  338. * @ep: pointer to the usb device endpoint structure.
  339. * @req: pointer to the usb request structure.
  340. * @buffer: pointer to data to be sent.
  341. * @length: number of bytes to send.
  342. *
  343. * Return: 0 on success, -EAGAIN if no buffer is free and error
  344. * code on failure.
  345. *
  346. * This function sends data using DMA.
  347. */
  348. static int xudc_dma_send(struct xusb_ep *ep, struct xusb_req *req,
  349. u8 *buffer, u32 length)
  350. {
  351. u32 *eprambase;
  352. dma_addr_t src;
  353. dma_addr_t dst;
  354. struct xusb_udc *udc = ep->udc;
  355. src = req->usb_req.dma + req->usb_req.actual;
  356. if (req->usb_req.length)
  357. dma_sync_single_for_device(udc->dev, src,
  358. length, DMA_TO_DEVICE);
  359. if (!ep->curbufnum && !ep->buffer0ready) {
  360. /* Get the Buffer address and copy the transmit data.*/
  361. eprambase = (u32 __force *)(udc->addr + ep->rambase);
  362. dst = virt_to_phys(eprambase);
  363. udc->write_fn(udc->addr, ep->offset +
  364. XUSB_EP_BUF0COUNT_OFFSET, length);
  365. udc->write_fn(udc->addr, XUSB_DMA_CONTROL_OFFSET,
  366. XUSB_DMA_BRR_CTRL | (1 << ep->epnumber));
  367. ep->buffer0ready = 1;
  368. ep->curbufnum = 1;
  369. } else if (ep->curbufnum && !ep->buffer1ready) {
  370. /* Get the Buffer address and copy the transmit data.*/
  371. eprambase = (u32 __force *)(udc->addr + ep->rambase +
  372. ep->ep_usb.maxpacket);
  373. dst = virt_to_phys(eprambase);
  374. udc->write_fn(udc->addr, ep->offset +
  375. XUSB_EP_BUF1COUNT_OFFSET, length);
  376. udc->write_fn(udc->addr, XUSB_DMA_CONTROL_OFFSET,
  377. XUSB_DMA_BRR_CTRL | (1 << (ep->epnumber +
  378. XUSB_STATUS_EP_BUFF2_SHIFT)));
  379. ep->buffer1ready = 1;
  380. ep->curbufnum = 0;
  381. } else {
  382. /* None of ping pong buffers are ready currently .*/
  383. return -EAGAIN;
  384. }
  385. return xudc_start_dma(ep, src, dst, length);
  386. }
  387. /**
  388. * xudc_dma_receive - Receives OUT data using DMA.
  389. * @ep: pointer to the usb device endpoint structure.
  390. * @req: pointer to the usb request structure.
  391. * @buffer: pointer to storage buffer of received data.
  392. * @length: number of bytes to receive.
  393. *
  394. * Return: 0 on success, -EAGAIN if no buffer is free and error
  395. * code on failure.
  396. *
  397. * This function receives data using DMA.
  398. */
  399. static int xudc_dma_receive(struct xusb_ep *ep, struct xusb_req *req,
  400. u8 *buffer, u32 length)
  401. {
  402. u32 *eprambase;
  403. dma_addr_t src;
  404. dma_addr_t dst;
  405. struct xusb_udc *udc = ep->udc;
  406. dst = req->usb_req.dma + req->usb_req.actual;
  407. if (!ep->curbufnum && !ep->buffer0ready) {
  408. /* Get the Buffer address and copy the transmit data */
  409. eprambase = (u32 __force *)(udc->addr + ep->rambase);
  410. src = virt_to_phys(eprambase);
  411. udc->write_fn(udc->addr, XUSB_DMA_CONTROL_OFFSET,
  412. XUSB_DMA_BRR_CTRL | XUSB_DMA_READ_FROM_DPRAM |
  413. (1 << ep->epnumber));
  414. ep->buffer0ready = 1;
  415. ep->curbufnum = 1;
  416. } else if (ep->curbufnum && !ep->buffer1ready) {
  417. /* Get the Buffer address and copy the transmit data */
  418. eprambase = (u32 __force *)(udc->addr +
  419. ep->rambase + ep->ep_usb.maxpacket);
  420. src = virt_to_phys(eprambase);
  421. udc->write_fn(udc->addr, XUSB_DMA_CONTROL_OFFSET,
  422. XUSB_DMA_BRR_CTRL | XUSB_DMA_READ_FROM_DPRAM |
  423. (1 << (ep->epnumber +
  424. XUSB_STATUS_EP_BUFF2_SHIFT)));
  425. ep->buffer1ready = 1;
  426. ep->curbufnum = 0;
  427. } else {
  428. /* None of the ping-pong buffers are ready currently */
  429. return -EAGAIN;
  430. }
  431. return xudc_start_dma(ep, src, dst, length);
  432. }
  433. /**
  434. * xudc_eptxrx - Transmits or receives data to or from an endpoint.
  435. * @ep: pointer to the usb endpoint configuration structure.
  436. * @req: pointer to the usb request structure.
  437. * @bufferptr: pointer to buffer containing the data to be sent.
  438. * @bufferlen: The number of data bytes to be sent.
  439. *
  440. * Return: 0 on success, -EAGAIN if no buffer is free.
  441. *
  442. * This function copies the transmit/receive data to/from the end point buffer
  443. * and enables the buffer for transmission/reception.
  444. */
  445. static int xudc_eptxrx(struct xusb_ep *ep, struct xusb_req *req,
  446. u8 *bufferptr, u32 bufferlen)
  447. {
  448. u32 *eprambase;
  449. u32 bytestosend;
  450. int rc = 0;
  451. struct xusb_udc *udc = ep->udc;
  452. bytestosend = bufferlen;
  453. if (udc->dma_enabled) {
  454. if (ep->is_in)
  455. rc = xudc_dma_send(ep, req, bufferptr, bufferlen);
  456. else
  457. rc = xudc_dma_receive(ep, req, bufferptr, bufferlen);
  458. return rc;
  459. }
  460. /* Put the transmit buffer into the correct ping-pong buffer.*/
  461. if (!ep->curbufnum && !ep->buffer0ready) {
  462. /* Get the Buffer address and copy the transmit data.*/
  463. eprambase = (u32 __force *)(udc->addr + ep->rambase);
  464. if (ep->is_in) {
  465. memcpy(eprambase, bufferptr, bytestosend);
  466. udc->write_fn(udc->addr, ep->offset +
  467. XUSB_EP_BUF0COUNT_OFFSET, bufferlen);
  468. } else {
  469. memcpy(bufferptr, eprambase, bytestosend);
  470. }
  471. /*
  472. * Enable the buffer for transmission.
  473. */
  474. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET,
  475. 1 << ep->epnumber);
  476. ep->buffer0ready = 1;
  477. ep->curbufnum = 1;
  478. } else if (ep->curbufnum && !ep->buffer1ready) {
  479. /* Get the Buffer address and copy the transmit data.*/
  480. eprambase = (u32 __force *)(udc->addr + ep->rambase +
  481. ep->ep_usb.maxpacket);
  482. if (ep->is_in) {
  483. memcpy(eprambase, bufferptr, bytestosend);
  484. udc->write_fn(udc->addr, ep->offset +
  485. XUSB_EP_BUF1COUNT_OFFSET, bufferlen);
  486. } else {
  487. memcpy(bufferptr, eprambase, bytestosend);
  488. }
  489. /*
  490. * Enable the buffer for transmission.
  491. */
  492. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET,
  493. 1 << (ep->epnumber + XUSB_STATUS_EP_BUFF2_SHIFT));
  494. ep->buffer1ready = 1;
  495. ep->curbufnum = 0;
  496. } else {
  497. /* None of the ping-pong buffers are ready currently */
  498. return -EAGAIN;
  499. }
  500. return rc;
  501. }
  502. /**
  503. * xudc_done - Exeutes the endpoint data transfer completion tasks.
  504. * @ep: pointer to the usb device endpoint structure.
  505. * @req: pointer to the usb request structure.
  506. * @status: Status of the data transfer.
  507. *
  508. * Deletes the message from the queue and updates data transfer completion
  509. * status.
  510. */
  511. static void xudc_done(struct xusb_ep *ep, struct xusb_req *req, int status)
  512. {
  513. struct xusb_udc *udc = ep->udc;
  514. list_del_init(&req->queue);
  515. if (req->usb_req.status == -EINPROGRESS)
  516. req->usb_req.status = status;
  517. else
  518. status = req->usb_req.status;
  519. if (status && status != -ESHUTDOWN)
  520. dev_dbg(udc->dev, "%s done %p, status %d\n",
  521. ep->ep_usb.name, req, status);
  522. /* unmap request if DMA is present*/
  523. if (udc->dma_enabled && ep->epnumber && req->usb_req.length)
  524. usb_gadget_unmap_request(&udc->gadget, &req->usb_req,
  525. ep->is_in);
  526. if (req->usb_req.complete) {
  527. spin_unlock(&udc->lock);
  528. req->usb_req.complete(&ep->ep_usb, &req->usb_req);
  529. spin_lock(&udc->lock);
  530. }
  531. }
  532. /**
  533. * xudc_read_fifo - Reads the data from the given endpoint buffer.
  534. * @ep: pointer to the usb device endpoint structure.
  535. * @req: pointer to the usb request structure.
  536. *
  537. * Return: 0 if request is completed and -EAGAIN if not completed.
  538. *
  539. * Pulls OUT packet data from the endpoint buffer.
  540. */
  541. static int xudc_read_fifo(struct xusb_ep *ep, struct xusb_req *req)
  542. {
  543. u8 *buf;
  544. u32 is_short, count, bufferspace;
  545. u8 bufoffset;
  546. u8 two_pkts = 0;
  547. int ret;
  548. int retval = -EAGAIN;
  549. struct xusb_udc *udc = ep->udc;
  550. if (ep->buffer0ready && ep->buffer1ready) {
  551. dev_dbg(udc->dev, "Packet NOT ready!\n");
  552. return retval;
  553. }
  554. top:
  555. if (ep->curbufnum)
  556. bufoffset = XUSB_EP_BUF1COUNT_OFFSET;
  557. else
  558. bufoffset = XUSB_EP_BUF0COUNT_OFFSET;
  559. count = udc->read_fn(udc->addr + ep->offset + bufoffset);
  560. if (!ep->buffer0ready && !ep->buffer1ready)
  561. two_pkts = 1;
  562. buf = req->usb_req.buf + req->usb_req.actual;
  563. prefetchw(buf);
  564. bufferspace = req->usb_req.length - req->usb_req.actual;
  565. is_short = count < ep->ep_usb.maxpacket;
  566. if (unlikely(!bufferspace)) {
  567. /*
  568. * This happens when the driver's buffer
  569. * is smaller than what the host sent.
  570. * discard the extra data.
  571. */
  572. if (req->usb_req.status != -EOVERFLOW)
  573. dev_dbg(udc->dev, "%s overflow %d\n",
  574. ep->ep_usb.name, count);
  575. req->usb_req.status = -EOVERFLOW;
  576. xudc_done(ep, req, -EOVERFLOW);
  577. return 0;
  578. }
  579. ret = xudc_eptxrx(ep, req, buf, count);
  580. switch (ret) {
  581. case 0:
  582. req->usb_req.actual += min(count, bufferspace);
  583. dev_dbg(udc->dev, "read %s, %d bytes%s req %p %d/%d\n",
  584. ep->ep_usb.name, count, is_short ? "/S" : "", req,
  585. req->usb_req.actual, req->usb_req.length);
  586. bufferspace -= count;
  587. /* Completion */
  588. if ((req->usb_req.actual == req->usb_req.length) || is_short) {
  589. if (udc->dma_enabled && req->usb_req.length)
  590. dma_sync_single_for_cpu(udc->dev,
  591. req->usb_req.dma,
  592. req->usb_req.actual,
  593. DMA_FROM_DEVICE);
  594. xudc_done(ep, req, 0);
  595. return 0;
  596. }
  597. if (two_pkts) {
  598. two_pkts = 0;
  599. goto top;
  600. }
  601. break;
  602. case -EAGAIN:
  603. dev_dbg(udc->dev, "receive busy\n");
  604. break;
  605. case -EINVAL:
  606. case -ETIMEDOUT:
  607. /* DMA error, dequeue the request */
  608. xudc_done(ep, req, -ECONNRESET);
  609. retval = 0;
  610. break;
  611. }
  612. return retval;
  613. }
  614. /**
  615. * xudc_write_fifo - Writes data into the given endpoint buffer.
  616. * @ep: pointer to the usb device endpoint structure.
  617. * @req: pointer to the usb request structure.
  618. *
  619. * Return: 0 if request is completed and -EAGAIN if not completed.
  620. *
  621. * Loads endpoint buffer for an IN packet.
  622. */
  623. static int xudc_write_fifo(struct xusb_ep *ep, struct xusb_req *req)
  624. {
  625. u32 max;
  626. u32 length;
  627. int ret;
  628. int retval = -EAGAIN;
  629. struct xusb_udc *udc = ep->udc;
  630. int is_last, is_short = 0;
  631. u8 *buf;
  632. max = le16_to_cpu(ep->desc->wMaxPacketSize);
  633. buf = req->usb_req.buf + req->usb_req.actual;
  634. prefetch(buf);
  635. length = req->usb_req.length - req->usb_req.actual;
  636. length = min(length, max);
  637. ret = xudc_eptxrx(ep, req, buf, length);
  638. switch (ret) {
  639. case 0:
  640. req->usb_req.actual += length;
  641. if (unlikely(length != max)) {
  642. is_last = is_short = 1;
  643. } else {
  644. if (likely(req->usb_req.length !=
  645. req->usb_req.actual) || req->usb_req.zero)
  646. is_last = 0;
  647. else
  648. is_last = 1;
  649. }
  650. dev_dbg(udc->dev, "%s: wrote %s %d bytes%s%s %d left %p\n",
  651. __func__, ep->ep_usb.name, length, is_last ? "/L" : "",
  652. is_short ? "/S" : "",
  653. req->usb_req.length - req->usb_req.actual, req);
  654. /* completion */
  655. if (is_last) {
  656. xudc_done(ep, req, 0);
  657. retval = 0;
  658. }
  659. break;
  660. case -EAGAIN:
  661. dev_dbg(udc->dev, "Send busy\n");
  662. break;
  663. case -EINVAL:
  664. case -ETIMEDOUT:
  665. /* DMA error, dequeue the request */
  666. xudc_done(ep, req, -ECONNRESET);
  667. retval = 0;
  668. break;
  669. }
  670. return retval;
  671. }
  672. /**
  673. * xudc_nuke - Cleans up the data transfer message list.
  674. * @ep: pointer to the usb device endpoint structure.
  675. * @status: Status of the data transfer.
  676. */
  677. static void xudc_nuke(struct xusb_ep *ep, int status)
  678. {
  679. struct xusb_req *req;
  680. while (!list_empty(&ep->queue)) {
  681. req = list_first_entry(&ep->queue, struct xusb_req, queue);
  682. xudc_done(ep, req, status);
  683. }
  684. }
  685. /**
  686. * xudc_ep_set_halt - Stalls/unstalls the given endpoint.
  687. * @_ep: pointer to the usb device endpoint structure.
  688. * @value: value to indicate stall/unstall.
  689. *
  690. * Return: 0 for success and error value on failure
  691. */
  692. static int xudc_ep_set_halt(struct usb_ep *_ep, int value)
  693. {
  694. struct xusb_ep *ep = to_xusb_ep(_ep);
  695. struct xusb_udc *udc;
  696. unsigned long flags;
  697. u32 epcfgreg;
  698. if (!_ep || (!ep->desc && ep->epnumber)) {
  699. pr_debug("%s: bad ep or descriptor\n", __func__);
  700. return -EINVAL;
  701. }
  702. udc = ep->udc;
  703. if (ep->is_in && (!list_empty(&ep->queue)) && value) {
  704. dev_dbg(udc->dev, "requests pending can't halt\n");
  705. return -EAGAIN;
  706. }
  707. if (ep->buffer0ready || ep->buffer1ready) {
  708. dev_dbg(udc->dev, "HW buffers busy can't halt\n");
  709. return -EAGAIN;
  710. }
  711. spin_lock_irqsave(&udc->lock, flags);
  712. if (value) {
  713. /* Stall the device.*/
  714. epcfgreg = udc->read_fn(udc->addr + ep->offset);
  715. epcfgreg |= XUSB_EP_CFG_STALL_MASK;
  716. udc->write_fn(udc->addr, ep->offset, epcfgreg);
  717. } else {
  718. /* Unstall the device.*/
  719. epcfgreg = udc->read_fn(udc->addr + ep->offset);
  720. epcfgreg &= ~XUSB_EP_CFG_STALL_MASK;
  721. udc->write_fn(udc->addr, ep->offset, epcfgreg);
  722. if (ep->epnumber) {
  723. /* Reset the toggle bit.*/
  724. epcfgreg = udc->read_fn(ep->udc->addr + ep->offset);
  725. epcfgreg &= ~XUSB_EP_CFG_DATA_TOGGLE_MASK;
  726. udc->write_fn(udc->addr, ep->offset, epcfgreg);
  727. }
  728. }
  729. spin_unlock_irqrestore(&udc->lock, flags);
  730. return 0;
  731. }
  732. /**
  733. * xudc_ep_enable - Enables the given endpoint.
  734. * @ep: pointer to the xusb endpoint structure.
  735. * @desc: pointer to usb endpoint descriptor.
  736. *
  737. * Return: 0 for success and error value on failure
  738. */
  739. static int __xudc_ep_enable(struct xusb_ep *ep,
  740. const struct usb_endpoint_descriptor *desc)
  741. {
  742. struct xusb_udc *udc = ep->udc;
  743. u32 tmp;
  744. u32 epcfg;
  745. u32 ier;
  746. u16 maxpacket;
  747. ep->is_in = ((desc->bEndpointAddress & USB_DIR_IN) != 0);
  748. /* Bit 3...0:endpoint number */
  749. ep->epnumber = (desc->bEndpointAddress & 0x0f);
  750. ep->desc = desc;
  751. ep->ep_usb.desc = desc;
  752. tmp = desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK;
  753. ep->ep_usb.maxpacket = maxpacket = le16_to_cpu(desc->wMaxPacketSize);
  754. switch (tmp) {
  755. case USB_ENDPOINT_XFER_CONTROL:
  756. dev_dbg(udc->dev, "only one control endpoint\n");
  757. /* NON- ISO */
  758. ep->is_iso = 0;
  759. return -EINVAL;
  760. case USB_ENDPOINT_XFER_INT:
  761. /* NON- ISO */
  762. ep->is_iso = 0;
  763. if (maxpacket > 64) {
  764. dev_dbg(udc->dev, "bogus maxpacket %d\n", maxpacket);
  765. return -EINVAL;
  766. }
  767. break;
  768. case USB_ENDPOINT_XFER_BULK:
  769. /* NON- ISO */
  770. ep->is_iso = 0;
  771. if (!(is_power_of_2(maxpacket) && maxpacket >= 8 &&
  772. maxpacket <= 512)) {
  773. dev_dbg(udc->dev, "bogus maxpacket %d\n", maxpacket);
  774. return -EINVAL;
  775. }
  776. break;
  777. case USB_ENDPOINT_XFER_ISOC:
  778. /* ISO */
  779. ep->is_iso = 1;
  780. break;
  781. }
  782. ep->buffer0ready = 0;
  783. ep->buffer1ready = 0;
  784. ep->curbufnum = 0;
  785. ep->rambase = rambase[ep->epnumber];
  786. xudc_epconfig(ep, udc);
  787. dev_dbg(udc->dev, "Enable Endpoint %d max pkt is %d\n",
  788. ep->epnumber, maxpacket);
  789. /* Enable the End point.*/
  790. epcfg = udc->read_fn(udc->addr + ep->offset);
  791. epcfg |= XUSB_EP_CFG_VALID_MASK;
  792. udc->write_fn(udc->addr, ep->offset, epcfg);
  793. if (ep->epnumber)
  794. ep->rambase <<= 2;
  795. /* Enable buffer completion interrupts for endpoint */
  796. ier = udc->read_fn(udc->addr + XUSB_IER_OFFSET);
  797. ier |= (XUSB_STATUS_INTR_BUFF_COMP_SHIFT_MASK << ep->epnumber);
  798. udc->write_fn(udc->addr, XUSB_IER_OFFSET, ier);
  799. /* for OUT endpoint set buffers ready to receive */
  800. if (ep->epnumber && !ep->is_in) {
  801. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET,
  802. 1 << ep->epnumber);
  803. ep->buffer0ready = 1;
  804. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET,
  805. (1 << (ep->epnumber +
  806. XUSB_STATUS_EP_BUFF2_SHIFT)));
  807. ep->buffer1ready = 1;
  808. }
  809. return 0;
  810. }
  811. /**
  812. * xudc_ep_enable - Enables the given endpoint.
  813. * @_ep: pointer to the usb endpoint structure.
  814. * @desc: pointer to usb endpoint descriptor.
  815. *
  816. * Return: 0 for success and error value on failure
  817. */
  818. static int xudc_ep_enable(struct usb_ep *_ep,
  819. const struct usb_endpoint_descriptor *desc)
  820. {
  821. struct xusb_ep *ep;
  822. struct xusb_udc *udc;
  823. unsigned long flags;
  824. int ret;
  825. if (!_ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
  826. pr_debug("%s: bad ep or descriptor\n", __func__);
  827. return -EINVAL;
  828. }
  829. ep = to_xusb_ep(_ep);
  830. udc = ep->udc;
  831. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN) {
  832. dev_dbg(udc->dev, "bogus device state\n");
  833. return -ESHUTDOWN;
  834. }
  835. spin_lock_irqsave(&udc->lock, flags);
  836. ret = __xudc_ep_enable(ep, desc);
  837. spin_unlock_irqrestore(&udc->lock, flags);
  838. return ret;
  839. }
  840. /**
  841. * xudc_ep_disable - Disables the given endpoint.
  842. * @_ep: pointer to the usb endpoint structure.
  843. *
  844. * Return: 0 for success and error value on failure
  845. */
  846. static int xudc_ep_disable(struct usb_ep *_ep)
  847. {
  848. struct xusb_ep *ep;
  849. unsigned long flags;
  850. u32 epcfg;
  851. struct xusb_udc *udc;
  852. if (!_ep) {
  853. pr_debug("%s: invalid ep\n", __func__);
  854. return -EINVAL;
  855. }
  856. ep = to_xusb_ep(_ep);
  857. udc = ep->udc;
  858. spin_lock_irqsave(&udc->lock, flags);
  859. xudc_nuke(ep, -ESHUTDOWN);
  860. /* Restore the endpoint's pristine config */
  861. ep->desc = NULL;
  862. ep->ep_usb.desc = NULL;
  863. dev_dbg(udc->dev, "USB Ep %d disable\n ", ep->epnumber);
  864. /* Disable the endpoint.*/
  865. epcfg = udc->read_fn(udc->addr + ep->offset);
  866. epcfg &= ~XUSB_EP_CFG_VALID_MASK;
  867. udc->write_fn(udc->addr, ep->offset, epcfg);
  868. spin_unlock_irqrestore(&udc->lock, flags);
  869. return 0;
  870. }
  871. /**
  872. * xudc_ep_alloc_request - Initializes the request queue.
  873. * @_ep: pointer to the usb endpoint structure.
  874. * @gfp_flags: Flags related to the request call.
  875. *
  876. * Return: pointer to request structure on success and a NULL on failure.
  877. */
  878. static struct usb_request *xudc_ep_alloc_request(struct usb_ep *_ep,
  879. gfp_t gfp_flags)
  880. {
  881. struct xusb_ep *ep = to_xusb_ep(_ep);
  882. struct xusb_udc *udc;
  883. struct xusb_req *req;
  884. udc = ep->udc;
  885. req = kzalloc(sizeof(*req), gfp_flags);
  886. if (!req)
  887. return NULL;
  888. req->ep = ep;
  889. INIT_LIST_HEAD(&req->queue);
  890. return &req->usb_req;
  891. }
  892. /**
  893. * xudc_free_request - Releases the request from queue.
  894. * @_ep: pointer to the usb device endpoint structure.
  895. * @_req: pointer to the usb request structure.
  896. */
  897. static void xudc_free_request(struct usb_ep *_ep, struct usb_request *_req)
  898. {
  899. struct xusb_req *req = to_xusb_req(_req);
  900. kfree(req);
  901. }
  902. /**
  903. * xudc_ep0_queue - Adds the request to endpoint 0 queue.
  904. * @ep0: pointer to the xusb endpoint 0 structure.
  905. * @req: pointer to the xusb request structure.
  906. *
  907. * Return: 0 for success and error value on failure
  908. */
  909. static int __xudc_ep0_queue(struct xusb_ep *ep0, struct xusb_req *req)
  910. {
  911. struct xusb_udc *udc = ep0->udc;
  912. u32 length;
  913. u8 *corebuf;
  914. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN) {
  915. dev_dbg(udc->dev, "%s, bogus device state\n", __func__);
  916. return -EINVAL;
  917. }
  918. if (!list_empty(&ep0->queue)) {
  919. dev_dbg(udc->dev, "%s:ep0 busy\n", __func__);
  920. return -EBUSY;
  921. }
  922. req->usb_req.status = -EINPROGRESS;
  923. req->usb_req.actual = 0;
  924. list_add_tail(&req->queue, &ep0->queue);
  925. if (udc->setup.bRequestType & USB_DIR_IN) {
  926. prefetch(req->usb_req.buf);
  927. length = req->usb_req.length;
  928. corebuf = (void __force *) ((ep0->rambase << 2) +
  929. udc->addr);
  930. length = req->usb_req.actual = min_t(u32, length,
  931. EP0_MAX_PACKET);
  932. memcpy(corebuf, req->usb_req.buf, length);
  933. udc->write_fn(udc->addr, XUSB_EP_BUF0COUNT_OFFSET, length);
  934. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET, 1);
  935. } else {
  936. if (udc->setup.wLength) {
  937. /* Enable EP0 buffer to receive data */
  938. udc->write_fn(udc->addr, XUSB_EP_BUF0COUNT_OFFSET, 0);
  939. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET, 1);
  940. } else {
  941. xudc_wrstatus(udc);
  942. }
  943. }
  944. return 0;
  945. }
  946. /**
  947. * xudc_ep0_queue - Adds the request to endpoint 0 queue.
  948. * @_ep: pointer to the usb endpoint 0 structure.
  949. * @_req: pointer to the usb request structure.
  950. * @gfp_flags: Flags related to the request call.
  951. *
  952. * Return: 0 for success and error value on failure
  953. */
  954. static int xudc_ep0_queue(struct usb_ep *_ep, struct usb_request *_req,
  955. gfp_t gfp_flags)
  956. {
  957. struct xusb_req *req = to_xusb_req(_req);
  958. struct xusb_ep *ep0 = to_xusb_ep(_ep);
  959. struct xusb_udc *udc = ep0->udc;
  960. unsigned long flags;
  961. int ret;
  962. spin_lock_irqsave(&udc->lock, flags);
  963. ret = __xudc_ep0_queue(ep0, req);
  964. spin_unlock_irqrestore(&udc->lock, flags);
  965. return ret;
  966. }
  967. /**
  968. * xudc_ep_queue - Adds the request to endpoint queue.
  969. * @_ep: pointer to the usb endpoint structure.
  970. * @_req: pointer to the usb request structure.
  971. * @gfp_flags: Flags related to the request call.
  972. *
  973. * Return: 0 for success and error value on failure
  974. */
  975. static int xudc_ep_queue(struct usb_ep *_ep, struct usb_request *_req,
  976. gfp_t gfp_flags)
  977. {
  978. struct xusb_req *req = to_xusb_req(_req);
  979. struct xusb_ep *ep = to_xusb_ep(_ep);
  980. struct xusb_udc *udc = ep->udc;
  981. int ret;
  982. unsigned long flags;
  983. if (!ep->desc) {
  984. dev_dbg(udc->dev, "%s:queing request to disabled %s\n",
  985. __func__, ep->name);
  986. return -ESHUTDOWN;
  987. }
  988. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN) {
  989. dev_dbg(udc->dev, "%s, bogus device state\n", __func__);
  990. return -EINVAL;
  991. }
  992. spin_lock_irqsave(&udc->lock, flags);
  993. _req->status = -EINPROGRESS;
  994. _req->actual = 0;
  995. if (udc->dma_enabled) {
  996. ret = usb_gadget_map_request(&udc->gadget, &req->usb_req,
  997. ep->is_in);
  998. if (ret) {
  999. dev_dbg(udc->dev, "gadget_map failed ep%d\n",
  1000. ep->epnumber);
  1001. spin_unlock_irqrestore(&udc->lock, flags);
  1002. return -EAGAIN;
  1003. }
  1004. }
  1005. if (list_empty(&ep->queue)) {
  1006. if (ep->is_in) {
  1007. dev_dbg(udc->dev, "xudc_write_fifo from ep_queue\n");
  1008. if (!xudc_write_fifo(ep, req))
  1009. req = NULL;
  1010. } else {
  1011. dev_dbg(udc->dev, "xudc_read_fifo from ep_queue\n");
  1012. if (!xudc_read_fifo(ep, req))
  1013. req = NULL;
  1014. }
  1015. }
  1016. if (req != NULL)
  1017. list_add_tail(&req->queue, &ep->queue);
  1018. spin_unlock_irqrestore(&udc->lock, flags);
  1019. return 0;
  1020. }
  1021. /**
  1022. * xudc_ep_dequeue - Removes the request from the queue.
  1023. * @_ep: pointer to the usb device endpoint structure.
  1024. * @_req: pointer to the usb request structure.
  1025. *
  1026. * Return: 0 for success and error value on failure
  1027. */
  1028. static int xudc_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  1029. {
  1030. struct xusb_ep *ep = to_xusb_ep(_ep);
  1031. struct xusb_req *req = to_xusb_req(_req);
  1032. struct xusb_udc *udc = ep->udc;
  1033. unsigned long flags;
  1034. spin_lock_irqsave(&udc->lock, flags);
  1035. /* Make sure it's actually queued on this endpoint */
  1036. list_for_each_entry(req, &ep->queue, queue) {
  1037. if (&req->usb_req == _req)
  1038. break;
  1039. }
  1040. if (&req->usb_req != _req) {
  1041. spin_unlock_irqrestore(&ep->udc->lock, flags);
  1042. return -EINVAL;
  1043. }
  1044. xudc_done(ep, req, -ECONNRESET);
  1045. spin_unlock_irqrestore(&udc->lock, flags);
  1046. return 0;
  1047. }
  1048. /**
  1049. * xudc_ep0_enable - Enables the given endpoint.
  1050. * @ep: pointer to the usb endpoint structure.
  1051. * @desc: pointer to usb endpoint descriptor.
  1052. *
  1053. * Return: error always.
  1054. *
  1055. * endpoint 0 enable should not be called by gadget layer.
  1056. */
  1057. static int xudc_ep0_enable(struct usb_ep *ep,
  1058. const struct usb_endpoint_descriptor *desc)
  1059. {
  1060. return -EINVAL;
  1061. }
  1062. /**
  1063. * xudc_ep0_disable - Disables the given endpoint.
  1064. * @ep: pointer to the usb endpoint structure.
  1065. *
  1066. * Return: error always.
  1067. *
  1068. * endpoint 0 disable should not be called by gadget layer.
  1069. */
  1070. static int xudc_ep0_disable(struct usb_ep *ep)
  1071. {
  1072. return -EINVAL;
  1073. }
  1074. static const struct usb_ep_ops xusb_ep0_ops = {
  1075. .enable = xudc_ep0_enable,
  1076. .disable = xudc_ep0_disable,
  1077. .alloc_request = xudc_ep_alloc_request,
  1078. .free_request = xudc_free_request,
  1079. .queue = xudc_ep0_queue,
  1080. .dequeue = xudc_ep_dequeue,
  1081. .set_halt = xudc_ep_set_halt,
  1082. };
  1083. static const struct usb_ep_ops xusb_ep_ops = {
  1084. .enable = xudc_ep_enable,
  1085. .disable = xudc_ep_disable,
  1086. .alloc_request = xudc_ep_alloc_request,
  1087. .free_request = xudc_free_request,
  1088. .queue = xudc_ep_queue,
  1089. .dequeue = xudc_ep_dequeue,
  1090. .set_halt = xudc_ep_set_halt,
  1091. };
  1092. /**
  1093. * xudc_get_frame - Reads the current usb frame number.
  1094. * @gadget: pointer to the usb gadget structure.
  1095. *
  1096. * Return: current frame number for success and error value on failure.
  1097. */
  1098. static int xudc_get_frame(struct usb_gadget *gadget)
  1099. {
  1100. struct xusb_udc *udc;
  1101. int frame;
  1102. if (!gadget)
  1103. return -ENODEV;
  1104. udc = to_udc(gadget);
  1105. frame = udc->read_fn(udc->addr + XUSB_FRAMENUM_OFFSET);
  1106. return frame;
  1107. }
  1108. /**
  1109. * xudc_wakeup - Send remote wakeup signal to host
  1110. * @gadget: pointer to the usb gadget structure.
  1111. *
  1112. * Return: 0 on success and error on failure
  1113. */
  1114. static int xudc_wakeup(struct usb_gadget *gadget)
  1115. {
  1116. struct xusb_udc *udc = to_udc(gadget);
  1117. u32 crtlreg;
  1118. int status = -EINVAL;
  1119. unsigned long flags;
  1120. spin_lock_irqsave(&udc->lock, flags);
  1121. /* Remote wake up not enabled by host */
  1122. if (!udc->remote_wkp)
  1123. goto done;
  1124. crtlreg = udc->read_fn(udc->addr + XUSB_CONTROL_OFFSET);
  1125. crtlreg |= XUSB_CONTROL_USB_RMTWAKE_MASK;
  1126. /* set remote wake up bit */
  1127. udc->write_fn(udc->addr, XUSB_CONTROL_OFFSET, crtlreg);
  1128. /*
  1129. * wait for a while and reset remote wake up bit since this bit
  1130. * is not cleared by HW after sending remote wakeup to host.
  1131. */
  1132. mdelay(2);
  1133. crtlreg &= ~XUSB_CONTROL_USB_RMTWAKE_MASK;
  1134. udc->write_fn(udc->addr, XUSB_CONTROL_OFFSET, crtlreg);
  1135. status = 0;
  1136. done:
  1137. spin_unlock_irqrestore(&udc->lock, flags);
  1138. return status;
  1139. }
  1140. /**
  1141. * xudc_pullup - start/stop USB traffic
  1142. * @gadget: pointer to the usb gadget structure.
  1143. * @is_on: flag to start or stop
  1144. *
  1145. * Return: 0 always
  1146. *
  1147. * This function starts/stops SIE engine of IP based on is_on.
  1148. */
  1149. static int xudc_pullup(struct usb_gadget *gadget, int is_on)
  1150. {
  1151. struct xusb_udc *udc = to_udc(gadget);
  1152. unsigned long flags;
  1153. u32 crtlreg;
  1154. spin_lock_irqsave(&udc->lock, flags);
  1155. crtlreg = udc->read_fn(udc->addr + XUSB_CONTROL_OFFSET);
  1156. if (is_on)
  1157. crtlreg |= XUSB_CONTROL_USB_READY_MASK;
  1158. else
  1159. crtlreg &= ~XUSB_CONTROL_USB_READY_MASK;
  1160. udc->write_fn(udc->addr, XUSB_CONTROL_OFFSET, crtlreg);
  1161. spin_unlock_irqrestore(&udc->lock, flags);
  1162. return 0;
  1163. }
  1164. /**
  1165. * xudc_eps_init - initialize endpoints.
  1166. * @udc: pointer to the usb device controller structure.
  1167. */
  1168. static void xudc_eps_init(struct xusb_udc *udc)
  1169. {
  1170. u32 ep_number;
  1171. INIT_LIST_HEAD(&udc->gadget.ep_list);
  1172. for (ep_number = 0; ep_number < XUSB_MAX_ENDPOINTS; ep_number++) {
  1173. struct xusb_ep *ep = &udc->ep[ep_number];
  1174. if (ep_number) {
  1175. list_add_tail(&ep->ep_usb.ep_list,
  1176. &udc->gadget.ep_list);
  1177. usb_ep_set_maxpacket_limit(&ep->ep_usb,
  1178. (unsigned short) ~0);
  1179. snprintf(ep->name, EPNAME_SIZE, "ep%d", ep_number);
  1180. ep->ep_usb.name = ep->name;
  1181. ep->ep_usb.ops = &xusb_ep_ops;
  1182. ep->ep_usb.caps.type_iso = true;
  1183. ep->ep_usb.caps.type_bulk = true;
  1184. ep->ep_usb.caps.type_int = true;
  1185. } else {
  1186. ep->ep_usb.name = ep0name;
  1187. usb_ep_set_maxpacket_limit(&ep->ep_usb, EP0_MAX_PACKET);
  1188. ep->ep_usb.ops = &xusb_ep0_ops;
  1189. ep->ep_usb.caps.type_control = true;
  1190. }
  1191. ep->ep_usb.caps.dir_in = true;
  1192. ep->ep_usb.caps.dir_out = true;
  1193. ep->udc = udc;
  1194. ep->epnumber = ep_number;
  1195. ep->desc = NULL;
  1196. /*
  1197. * The configuration register address offset between
  1198. * each endpoint is 0x10.
  1199. */
  1200. ep->offset = XUSB_EP0_CONFIG_OFFSET + (ep_number * 0x10);
  1201. ep->is_in = 0;
  1202. ep->is_iso = 0;
  1203. ep->maxpacket = 0;
  1204. xudc_epconfig(ep, udc);
  1205. /* Initialize one queue per endpoint */
  1206. INIT_LIST_HEAD(&ep->queue);
  1207. }
  1208. }
  1209. /**
  1210. * xudc_stop_activity - Stops any further activity on the device.
  1211. * @udc: pointer to the usb device controller structure.
  1212. */
  1213. static void xudc_stop_activity(struct xusb_udc *udc)
  1214. {
  1215. int i;
  1216. struct xusb_ep *ep;
  1217. for (i = 0; i < XUSB_MAX_ENDPOINTS; i++) {
  1218. ep = &udc->ep[i];
  1219. xudc_nuke(ep, -ESHUTDOWN);
  1220. }
  1221. }
  1222. /**
  1223. * xudc_start - Starts the device.
  1224. * @gadget: pointer to the usb gadget structure
  1225. * @driver: pointer to gadget driver structure
  1226. *
  1227. * Return: zero on success and error on failure
  1228. */
  1229. static int xudc_start(struct usb_gadget *gadget,
  1230. struct usb_gadget_driver *driver)
  1231. {
  1232. struct xusb_udc *udc = to_udc(gadget);
  1233. struct xusb_ep *ep0 = &udc->ep[XUSB_EP_NUMBER_ZERO];
  1234. const struct usb_endpoint_descriptor *desc = &config_bulk_out_desc;
  1235. unsigned long flags;
  1236. int ret = 0;
  1237. spin_lock_irqsave(&udc->lock, flags);
  1238. if (udc->driver) {
  1239. dev_err(udc->dev, "%s is already bound to %s\n",
  1240. udc->gadget.name, udc->driver->driver.name);
  1241. ret = -EBUSY;
  1242. goto err;
  1243. }
  1244. /* hook up the driver */
  1245. udc->driver = driver;
  1246. udc->gadget.speed = driver->max_speed;
  1247. /* Enable the control endpoint. */
  1248. ret = __xudc_ep_enable(ep0, desc);
  1249. /* Set device address and remote wakeup to 0 */
  1250. udc->write_fn(udc->addr, XUSB_ADDRESS_OFFSET, 0);
  1251. udc->remote_wkp = 0;
  1252. err:
  1253. spin_unlock_irqrestore(&udc->lock, flags);
  1254. return ret;
  1255. }
  1256. /**
  1257. * xudc_stop - stops the device.
  1258. * @gadget: pointer to the usb gadget structure
  1259. * @driver: pointer to usb gadget driver structure
  1260. *
  1261. * Return: zero always
  1262. */
  1263. static int xudc_stop(struct usb_gadget *gadget)
  1264. {
  1265. struct xusb_udc *udc = to_udc(gadget);
  1266. unsigned long flags;
  1267. spin_lock_irqsave(&udc->lock, flags);
  1268. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1269. udc->driver = NULL;
  1270. /* Set device address and remote wakeup to 0 */
  1271. udc->write_fn(udc->addr, XUSB_ADDRESS_OFFSET, 0);
  1272. udc->remote_wkp = 0;
  1273. xudc_stop_activity(udc);
  1274. spin_unlock_irqrestore(&udc->lock, flags);
  1275. return 0;
  1276. }
  1277. static const struct usb_gadget_ops xusb_udc_ops = {
  1278. .get_frame = xudc_get_frame,
  1279. .wakeup = xudc_wakeup,
  1280. .pullup = xudc_pullup,
  1281. .udc_start = xudc_start,
  1282. .udc_stop = xudc_stop,
  1283. };
  1284. /**
  1285. * xudc_clear_stall_all_ep - clears stall of every endpoint.
  1286. * @udc: pointer to the udc structure.
  1287. */
  1288. static void xudc_clear_stall_all_ep(struct xusb_udc *udc)
  1289. {
  1290. struct xusb_ep *ep;
  1291. u32 epcfgreg;
  1292. int i;
  1293. for (i = 0; i < XUSB_MAX_ENDPOINTS; i++) {
  1294. ep = &udc->ep[i];
  1295. epcfgreg = udc->read_fn(udc->addr + ep->offset);
  1296. epcfgreg &= ~XUSB_EP_CFG_STALL_MASK;
  1297. udc->write_fn(udc->addr, ep->offset, epcfgreg);
  1298. if (ep->epnumber) {
  1299. /* Reset the toggle bit.*/
  1300. epcfgreg = udc->read_fn(udc->addr + ep->offset);
  1301. epcfgreg &= ~XUSB_EP_CFG_DATA_TOGGLE_MASK;
  1302. udc->write_fn(udc->addr, ep->offset, epcfgreg);
  1303. }
  1304. }
  1305. }
  1306. /**
  1307. * xudc_startup_handler - The usb device controller interrupt handler.
  1308. * @udc: pointer to the udc structure.
  1309. * @intrstatus: The mask value containing the interrupt sources.
  1310. *
  1311. * This function handles the RESET,SUSPEND,RESUME and DISCONNECT interrupts.
  1312. */
  1313. static void xudc_startup_handler(struct xusb_udc *udc, u32 intrstatus)
  1314. {
  1315. u32 intrreg;
  1316. if (intrstatus & XUSB_STATUS_RESET_MASK) {
  1317. dev_dbg(udc->dev, "Reset\n");
  1318. if (intrstatus & XUSB_STATUS_HIGH_SPEED_MASK)
  1319. udc->gadget.speed = USB_SPEED_HIGH;
  1320. else
  1321. udc->gadget.speed = USB_SPEED_FULL;
  1322. xudc_stop_activity(udc);
  1323. xudc_clear_stall_all_ep(udc);
  1324. udc->write_fn(udc->addr, XUSB_TESTMODE_OFFSET, 0);
  1325. /* Set device address and remote wakeup to 0 */
  1326. udc->write_fn(udc->addr, XUSB_ADDRESS_OFFSET, 0);
  1327. udc->remote_wkp = 0;
  1328. /* Enable the suspend, resume and disconnect */
  1329. intrreg = udc->read_fn(udc->addr + XUSB_IER_OFFSET);
  1330. intrreg |= XUSB_STATUS_SUSPEND_MASK | XUSB_STATUS_RESUME_MASK |
  1331. XUSB_STATUS_DISCONNECT_MASK;
  1332. udc->write_fn(udc->addr, XUSB_IER_OFFSET, intrreg);
  1333. }
  1334. if (intrstatus & XUSB_STATUS_SUSPEND_MASK) {
  1335. dev_dbg(udc->dev, "Suspend\n");
  1336. /* Enable the reset, resume and disconnect */
  1337. intrreg = udc->read_fn(udc->addr + XUSB_IER_OFFSET);
  1338. intrreg |= XUSB_STATUS_RESET_MASK | XUSB_STATUS_RESUME_MASK |
  1339. XUSB_STATUS_DISCONNECT_MASK;
  1340. udc->write_fn(udc->addr, XUSB_IER_OFFSET, intrreg);
  1341. udc->usb_state = USB_STATE_SUSPENDED;
  1342. if (udc->driver->suspend) {
  1343. spin_unlock(&udc->lock);
  1344. udc->driver->suspend(&udc->gadget);
  1345. spin_lock(&udc->lock);
  1346. }
  1347. }
  1348. if (intrstatus & XUSB_STATUS_RESUME_MASK) {
  1349. bool condition = (udc->usb_state != USB_STATE_SUSPENDED);
  1350. dev_WARN_ONCE(udc->dev, condition,
  1351. "Resume IRQ while not suspended\n");
  1352. dev_dbg(udc->dev, "Resume\n");
  1353. /* Enable the reset, suspend and disconnect */
  1354. intrreg = udc->read_fn(udc->addr + XUSB_IER_OFFSET);
  1355. intrreg |= XUSB_STATUS_RESET_MASK | XUSB_STATUS_SUSPEND_MASK |
  1356. XUSB_STATUS_DISCONNECT_MASK;
  1357. udc->write_fn(udc->addr, XUSB_IER_OFFSET, intrreg);
  1358. udc->usb_state = 0;
  1359. if (udc->driver->resume) {
  1360. spin_unlock(&udc->lock);
  1361. udc->driver->resume(&udc->gadget);
  1362. spin_lock(&udc->lock);
  1363. }
  1364. }
  1365. if (intrstatus & XUSB_STATUS_DISCONNECT_MASK) {
  1366. dev_dbg(udc->dev, "Disconnect\n");
  1367. /* Enable the reset, resume and suspend */
  1368. intrreg = udc->read_fn(udc->addr + XUSB_IER_OFFSET);
  1369. intrreg |= XUSB_STATUS_RESET_MASK | XUSB_STATUS_RESUME_MASK |
  1370. XUSB_STATUS_SUSPEND_MASK;
  1371. udc->write_fn(udc->addr, XUSB_IER_OFFSET, intrreg);
  1372. if (udc->driver && udc->driver->disconnect) {
  1373. spin_unlock(&udc->lock);
  1374. udc->driver->disconnect(&udc->gadget);
  1375. spin_lock(&udc->lock);
  1376. }
  1377. }
  1378. }
  1379. /**
  1380. * xudc_ep0_stall - Stall endpoint zero.
  1381. * @udc: pointer to the udc structure.
  1382. *
  1383. * This function stalls endpoint zero.
  1384. */
  1385. static void xudc_ep0_stall(struct xusb_udc *udc)
  1386. {
  1387. u32 epcfgreg;
  1388. struct xusb_ep *ep0 = &udc->ep[XUSB_EP_NUMBER_ZERO];
  1389. epcfgreg = udc->read_fn(udc->addr + ep0->offset);
  1390. epcfgreg |= XUSB_EP_CFG_STALL_MASK;
  1391. udc->write_fn(udc->addr, ep0->offset, epcfgreg);
  1392. }
  1393. /**
  1394. * xudc_setaddress - executes SET_ADDRESS command
  1395. * @udc: pointer to the udc structure.
  1396. *
  1397. * This function executes USB SET_ADDRESS command
  1398. */
  1399. static void xudc_setaddress(struct xusb_udc *udc)
  1400. {
  1401. struct xusb_ep *ep0 = &udc->ep[0];
  1402. struct xusb_req *req = udc->req;
  1403. int ret;
  1404. req->usb_req.length = 0;
  1405. ret = __xudc_ep0_queue(ep0, req);
  1406. if (ret == 0)
  1407. return;
  1408. dev_err(udc->dev, "Can't respond to SET ADDRESS request\n");
  1409. xudc_ep0_stall(udc);
  1410. }
  1411. /**
  1412. * xudc_getstatus - executes GET_STATUS command
  1413. * @udc: pointer to the udc structure.
  1414. *
  1415. * This function executes USB GET_STATUS command
  1416. */
  1417. static void xudc_getstatus(struct xusb_udc *udc)
  1418. {
  1419. struct xusb_ep *ep0 = &udc->ep[0];
  1420. struct xusb_req *req = udc->req;
  1421. struct xusb_ep *target_ep;
  1422. u16 status = 0;
  1423. u32 epcfgreg;
  1424. int epnum;
  1425. u32 halt;
  1426. int ret;
  1427. switch (udc->setup.bRequestType & USB_RECIP_MASK) {
  1428. case USB_RECIP_DEVICE:
  1429. /* Get device status */
  1430. status = 1 << USB_DEVICE_SELF_POWERED;
  1431. if (udc->remote_wkp)
  1432. status |= (1 << USB_DEVICE_REMOTE_WAKEUP);
  1433. break;
  1434. case USB_RECIP_INTERFACE:
  1435. break;
  1436. case USB_RECIP_ENDPOINT:
  1437. epnum = udc->setup.wIndex & USB_ENDPOINT_NUMBER_MASK;
  1438. target_ep = &udc->ep[epnum];
  1439. epcfgreg = udc->read_fn(udc->addr + target_ep->offset);
  1440. halt = epcfgreg & XUSB_EP_CFG_STALL_MASK;
  1441. if (udc->setup.wIndex & USB_DIR_IN) {
  1442. if (!target_ep->is_in)
  1443. goto stall;
  1444. } else {
  1445. if (target_ep->is_in)
  1446. goto stall;
  1447. }
  1448. if (halt)
  1449. status = 1 << USB_ENDPOINT_HALT;
  1450. break;
  1451. default:
  1452. goto stall;
  1453. }
  1454. req->usb_req.length = 2;
  1455. *(u16 *)req->usb_req.buf = cpu_to_le16(status);
  1456. ret = __xudc_ep0_queue(ep0, req);
  1457. if (ret == 0)
  1458. return;
  1459. stall:
  1460. dev_err(udc->dev, "Can't respond to getstatus request\n");
  1461. xudc_ep0_stall(udc);
  1462. }
  1463. /**
  1464. * xudc_set_clear_feature - Executes the set feature and clear feature commands.
  1465. * @udc: pointer to the usb device controller structure.
  1466. *
  1467. * Processes the SET_FEATURE and CLEAR_FEATURE commands.
  1468. */
  1469. static void xudc_set_clear_feature(struct xusb_udc *udc)
  1470. {
  1471. struct xusb_ep *ep0 = &udc->ep[0];
  1472. struct xusb_req *req = udc->req;
  1473. struct xusb_ep *target_ep;
  1474. u8 endpoint;
  1475. u8 outinbit;
  1476. u32 epcfgreg;
  1477. int flag = (udc->setup.bRequest == USB_REQ_SET_FEATURE ? 1 : 0);
  1478. int ret;
  1479. switch (udc->setup.bRequestType) {
  1480. case USB_RECIP_DEVICE:
  1481. switch (udc->setup.wValue) {
  1482. case USB_DEVICE_TEST_MODE:
  1483. /*
  1484. * The Test Mode will be executed
  1485. * after the status phase.
  1486. */
  1487. break;
  1488. case USB_DEVICE_REMOTE_WAKEUP:
  1489. if (flag)
  1490. udc->remote_wkp = 1;
  1491. else
  1492. udc->remote_wkp = 0;
  1493. break;
  1494. default:
  1495. xudc_ep0_stall(udc);
  1496. break;
  1497. }
  1498. break;
  1499. case USB_RECIP_ENDPOINT:
  1500. if (!udc->setup.wValue) {
  1501. endpoint = udc->setup.wIndex & USB_ENDPOINT_NUMBER_MASK;
  1502. target_ep = &udc->ep[endpoint];
  1503. outinbit = udc->setup.wIndex & USB_ENDPOINT_DIR_MASK;
  1504. outinbit = outinbit >> 7;
  1505. /* Make sure direction matches.*/
  1506. if (outinbit != target_ep->is_in) {
  1507. xudc_ep0_stall(udc);
  1508. return;
  1509. }
  1510. epcfgreg = udc->read_fn(udc->addr + target_ep->offset);
  1511. if (!endpoint) {
  1512. /* Clear the stall.*/
  1513. epcfgreg &= ~XUSB_EP_CFG_STALL_MASK;
  1514. udc->write_fn(udc->addr,
  1515. target_ep->offset, epcfgreg);
  1516. } else {
  1517. if (flag) {
  1518. epcfgreg |= XUSB_EP_CFG_STALL_MASK;
  1519. udc->write_fn(udc->addr,
  1520. target_ep->offset,
  1521. epcfgreg);
  1522. } else {
  1523. /* Unstall the endpoint.*/
  1524. epcfgreg &= ~(XUSB_EP_CFG_STALL_MASK |
  1525. XUSB_EP_CFG_DATA_TOGGLE_MASK);
  1526. udc->write_fn(udc->addr,
  1527. target_ep->offset,
  1528. epcfgreg);
  1529. }
  1530. }
  1531. }
  1532. break;
  1533. default:
  1534. xudc_ep0_stall(udc);
  1535. return;
  1536. }
  1537. req->usb_req.length = 0;
  1538. ret = __xudc_ep0_queue(ep0, req);
  1539. if (ret == 0)
  1540. return;
  1541. dev_err(udc->dev, "Can't respond to SET/CLEAR FEATURE\n");
  1542. xudc_ep0_stall(udc);
  1543. }
  1544. /**
  1545. * xudc_handle_setup - Processes the setup packet.
  1546. * @udc: pointer to the usb device controller structure.
  1547. *
  1548. * Process setup packet and delegate to gadget layer.
  1549. */
  1550. static void xudc_handle_setup(struct xusb_udc *udc)
  1551. {
  1552. struct xusb_ep *ep0 = &udc->ep[0];
  1553. struct usb_ctrlrequest setup;
  1554. u32 *ep0rambase;
  1555. /* Load up the chapter 9 command buffer.*/
  1556. ep0rambase = (u32 __force *) (udc->addr + XUSB_SETUP_PKT_ADDR_OFFSET);
  1557. memcpy(&setup, ep0rambase, 8);
  1558. udc->setup = setup;
  1559. udc->setup.wValue = cpu_to_le16(setup.wValue);
  1560. udc->setup.wIndex = cpu_to_le16(setup.wIndex);
  1561. udc->setup.wLength = cpu_to_le16(setup.wLength);
  1562. /* Clear previous requests */
  1563. xudc_nuke(ep0, -ECONNRESET);
  1564. if (udc->setup.bRequestType & USB_DIR_IN) {
  1565. /* Execute the get command.*/
  1566. udc->setupseqrx = STATUS_PHASE;
  1567. udc->setupseqtx = DATA_PHASE;
  1568. } else {
  1569. /* Execute the put command.*/
  1570. udc->setupseqrx = DATA_PHASE;
  1571. udc->setupseqtx = STATUS_PHASE;
  1572. }
  1573. switch (udc->setup.bRequest) {
  1574. case USB_REQ_GET_STATUS:
  1575. /* Data+Status phase form udc */
  1576. if ((udc->setup.bRequestType &
  1577. (USB_DIR_IN | USB_TYPE_MASK)) !=
  1578. (USB_DIR_IN | USB_TYPE_STANDARD))
  1579. break;
  1580. xudc_getstatus(udc);
  1581. return;
  1582. case USB_REQ_SET_ADDRESS:
  1583. /* Status phase from udc */
  1584. if (udc->setup.bRequestType != (USB_DIR_OUT |
  1585. USB_TYPE_STANDARD | USB_RECIP_DEVICE))
  1586. break;
  1587. xudc_setaddress(udc);
  1588. return;
  1589. case USB_REQ_CLEAR_FEATURE:
  1590. case USB_REQ_SET_FEATURE:
  1591. /* Requests with no data phase, status phase from udc */
  1592. if ((udc->setup.bRequestType & USB_TYPE_MASK)
  1593. != USB_TYPE_STANDARD)
  1594. break;
  1595. xudc_set_clear_feature(udc);
  1596. return;
  1597. default:
  1598. break;
  1599. }
  1600. spin_unlock(&udc->lock);
  1601. if (udc->driver->setup(&udc->gadget, &setup) < 0)
  1602. xudc_ep0_stall(udc);
  1603. spin_lock(&udc->lock);
  1604. }
  1605. /**
  1606. * xudc_ep0_out - Processes the endpoint 0 OUT token.
  1607. * @udc: pointer to the usb device controller structure.
  1608. */
  1609. static void xudc_ep0_out(struct xusb_udc *udc)
  1610. {
  1611. struct xusb_ep *ep0 = &udc->ep[0];
  1612. struct xusb_req *req;
  1613. u8 *ep0rambase;
  1614. unsigned int bytes_to_rx;
  1615. void *buffer;
  1616. req = list_first_entry(&ep0->queue, struct xusb_req, queue);
  1617. switch (udc->setupseqrx) {
  1618. case STATUS_PHASE:
  1619. /*
  1620. * This resets both state machines for the next
  1621. * Setup packet.
  1622. */
  1623. udc->setupseqrx = SETUP_PHASE;
  1624. udc->setupseqtx = SETUP_PHASE;
  1625. req->usb_req.actual = req->usb_req.length;
  1626. xudc_done(ep0, req, 0);
  1627. break;
  1628. case DATA_PHASE:
  1629. bytes_to_rx = udc->read_fn(udc->addr +
  1630. XUSB_EP_BUF0COUNT_OFFSET);
  1631. /* Copy the data to be received from the DPRAM. */
  1632. ep0rambase = (u8 __force *) (udc->addr +
  1633. (ep0->rambase << 2));
  1634. buffer = req->usb_req.buf + req->usb_req.actual;
  1635. req->usb_req.actual = req->usb_req.actual + bytes_to_rx;
  1636. memcpy(buffer, ep0rambase, bytes_to_rx);
  1637. if (req->usb_req.length == req->usb_req.actual) {
  1638. /* Data transfer completed get ready for Status stage */
  1639. xudc_wrstatus(udc);
  1640. } else {
  1641. /* Enable EP0 buffer to receive data */
  1642. udc->write_fn(udc->addr, XUSB_EP_BUF0COUNT_OFFSET, 0);
  1643. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET, 1);
  1644. }
  1645. break;
  1646. default:
  1647. break;
  1648. }
  1649. }
  1650. /**
  1651. * xudc_ep0_in - Processes the endpoint 0 IN token.
  1652. * @udc: pointer to the usb device controller structure.
  1653. */
  1654. static void xudc_ep0_in(struct xusb_udc *udc)
  1655. {
  1656. struct xusb_ep *ep0 = &udc->ep[0];
  1657. struct xusb_req *req;
  1658. unsigned int bytes_to_tx;
  1659. void *buffer;
  1660. u32 epcfgreg;
  1661. u16 count = 0;
  1662. u16 length;
  1663. u8 *ep0rambase;
  1664. u8 test_mode = udc->setup.wIndex >> 8;
  1665. req = list_first_entry(&ep0->queue, struct xusb_req, queue);
  1666. bytes_to_tx = req->usb_req.length - req->usb_req.actual;
  1667. switch (udc->setupseqtx) {
  1668. case STATUS_PHASE:
  1669. switch (udc->setup.bRequest) {
  1670. case USB_REQ_SET_ADDRESS:
  1671. /* Set the address of the device.*/
  1672. udc->write_fn(udc->addr, XUSB_ADDRESS_OFFSET,
  1673. udc->setup.wValue);
  1674. break;
  1675. case USB_REQ_SET_FEATURE:
  1676. if (udc->setup.bRequestType ==
  1677. USB_RECIP_DEVICE) {
  1678. if (udc->setup.wValue ==
  1679. USB_DEVICE_TEST_MODE)
  1680. udc->write_fn(udc->addr,
  1681. XUSB_TESTMODE_OFFSET,
  1682. test_mode);
  1683. }
  1684. break;
  1685. }
  1686. req->usb_req.actual = req->usb_req.length;
  1687. xudc_done(ep0, req, 0);
  1688. break;
  1689. case DATA_PHASE:
  1690. if (!bytes_to_tx) {
  1691. /*
  1692. * We're done with data transfer, next
  1693. * will be zero length OUT with data toggle of
  1694. * 1. Setup data_toggle.
  1695. */
  1696. epcfgreg = udc->read_fn(udc->addr + ep0->offset);
  1697. epcfgreg |= XUSB_EP_CFG_DATA_TOGGLE_MASK;
  1698. udc->write_fn(udc->addr, ep0->offset, epcfgreg);
  1699. udc->setupseqtx = STATUS_PHASE;
  1700. } else {
  1701. length = count = min_t(u32, bytes_to_tx,
  1702. EP0_MAX_PACKET);
  1703. /* Copy the data to be transmitted into the DPRAM. */
  1704. ep0rambase = (u8 __force *) (udc->addr +
  1705. (ep0->rambase << 2));
  1706. buffer = req->usb_req.buf + req->usb_req.actual;
  1707. req->usb_req.actual = req->usb_req.actual + length;
  1708. memcpy(ep0rambase, buffer, length);
  1709. }
  1710. udc->write_fn(udc->addr, XUSB_EP_BUF0COUNT_OFFSET, count);
  1711. udc->write_fn(udc->addr, XUSB_BUFFREADY_OFFSET, 1);
  1712. break;
  1713. default:
  1714. break;
  1715. }
  1716. }
  1717. /**
  1718. * xudc_ctrl_ep_handler - Endpoint 0 interrupt handler.
  1719. * @udc: pointer to the udc structure.
  1720. * @intrstatus: It's the mask value for the interrupt sources on endpoint 0.
  1721. *
  1722. * Processes the commands received during enumeration phase.
  1723. */
  1724. static void xudc_ctrl_ep_handler(struct xusb_udc *udc, u32 intrstatus)
  1725. {
  1726. if (intrstatus & XUSB_STATUS_SETUP_PACKET_MASK) {
  1727. xudc_handle_setup(udc);
  1728. } else {
  1729. if (intrstatus & XUSB_STATUS_FIFO_BUFF_RDY_MASK)
  1730. xudc_ep0_out(udc);
  1731. else if (intrstatus & XUSB_STATUS_FIFO_BUFF_FREE_MASK)
  1732. xudc_ep0_in(udc);
  1733. }
  1734. }
  1735. /**
  1736. * xudc_nonctrl_ep_handler - Non control endpoint interrupt handler.
  1737. * @udc: pointer to the udc structure.
  1738. * @epnum: End point number for which the interrupt is to be processed
  1739. * @intrstatus: mask value for interrupt sources of endpoints other
  1740. * than endpoint 0.
  1741. *
  1742. * Processes the buffer completion interrupts.
  1743. */
  1744. static void xudc_nonctrl_ep_handler(struct xusb_udc *udc, u8 epnum,
  1745. u32 intrstatus)
  1746. {
  1747. struct xusb_req *req;
  1748. struct xusb_ep *ep;
  1749. ep = &udc->ep[epnum];
  1750. /* Process the End point interrupts.*/
  1751. if (intrstatus & (XUSB_STATUS_EP0_BUFF1_COMP_MASK << epnum))
  1752. ep->buffer0ready = 0;
  1753. if (intrstatus & (XUSB_STATUS_EP0_BUFF2_COMP_MASK << epnum))
  1754. ep->buffer1ready = 0;
  1755. if (list_empty(&ep->queue))
  1756. return;
  1757. req = list_first_entry(&ep->queue, struct xusb_req, queue);
  1758. if (ep->is_in)
  1759. xudc_write_fifo(ep, req);
  1760. else
  1761. xudc_read_fifo(ep, req);
  1762. }
  1763. /**
  1764. * xudc_irq - The main interrupt handler.
  1765. * @irq: The interrupt number.
  1766. * @_udc: pointer to the usb device controller structure.
  1767. *
  1768. * Return: IRQ_HANDLED after the interrupt is handled.
  1769. */
  1770. static irqreturn_t xudc_irq(int irq, void *_udc)
  1771. {
  1772. struct xusb_udc *udc = _udc;
  1773. u32 intrstatus;
  1774. u32 ier;
  1775. u8 index;
  1776. u32 bufintr;
  1777. unsigned long flags;
  1778. spin_lock_irqsave(&udc->lock, flags);
  1779. /*
  1780. * Event interrupts are level sensitive hence first disable
  1781. * IER, read ISR and figure out active interrupts.
  1782. */
  1783. ier = udc->read_fn(udc->addr + XUSB_IER_OFFSET);
  1784. ier &= ~XUSB_STATUS_INTR_EVENT_MASK;
  1785. udc->write_fn(udc->addr, XUSB_IER_OFFSET, ier);
  1786. /* Read the Interrupt Status Register.*/
  1787. intrstatus = udc->read_fn(udc->addr + XUSB_STATUS_OFFSET);
  1788. /* Call the handler for the event interrupt.*/
  1789. if (intrstatus & XUSB_STATUS_INTR_EVENT_MASK) {
  1790. /*
  1791. * Check if there is any action to be done for :
  1792. * - USB Reset received {XUSB_STATUS_RESET_MASK}
  1793. * - USB Suspend received {XUSB_STATUS_SUSPEND_MASK}
  1794. * - USB Resume received {XUSB_STATUS_RESUME_MASK}
  1795. * - USB Disconnect received {XUSB_STATUS_DISCONNECT_MASK}
  1796. */
  1797. xudc_startup_handler(udc, intrstatus);
  1798. }
  1799. /* Check the buffer completion interrupts */
  1800. if (intrstatus & XUSB_STATUS_INTR_BUFF_COMP_ALL_MASK) {
  1801. /* Enable Reset, Suspend, Resume and Disconnect */
  1802. ier = udc->read_fn(udc->addr + XUSB_IER_OFFSET);
  1803. ier |= XUSB_STATUS_INTR_EVENT_MASK;
  1804. udc->write_fn(udc->addr, XUSB_IER_OFFSET, ier);
  1805. if (intrstatus & XUSB_STATUS_EP0_BUFF1_COMP_MASK)
  1806. xudc_ctrl_ep_handler(udc, intrstatus);
  1807. for (index = 1; index < 8; index++) {
  1808. bufintr = ((intrstatus &
  1809. (XUSB_STATUS_EP1_BUFF1_COMP_MASK <<
  1810. (index - 1))) || (intrstatus &
  1811. (XUSB_STATUS_EP1_BUFF2_COMP_MASK <<
  1812. (index - 1))));
  1813. if (bufintr) {
  1814. xudc_nonctrl_ep_handler(udc, index,
  1815. intrstatus);
  1816. }
  1817. }
  1818. }
  1819. spin_unlock_irqrestore(&udc->lock, flags);
  1820. return IRQ_HANDLED;
  1821. }
  1822. /**
  1823. * xudc_probe - The device probe function for driver initialization.
  1824. * @pdev: pointer to the platform device structure.
  1825. *
  1826. * Return: 0 for success and error value on failure
  1827. */
  1828. static int xudc_probe(struct platform_device *pdev)
  1829. {
  1830. struct device_node *np = pdev->dev.of_node;
  1831. struct resource *res;
  1832. struct xusb_udc *udc;
  1833. int irq;
  1834. int ret;
  1835. u32 ier;
  1836. u8 *buff;
  1837. udc = devm_kzalloc(&pdev->dev, sizeof(*udc), GFP_KERNEL);
  1838. if (!udc)
  1839. return -ENOMEM;
  1840. /* Create a dummy request for GET_STATUS, SET_ADDRESS */
  1841. udc->req = devm_kzalloc(&pdev->dev, sizeof(struct xusb_req),
  1842. GFP_KERNEL);
  1843. if (!udc->req)
  1844. return -ENOMEM;
  1845. buff = devm_kzalloc(&pdev->dev, STATUSBUFF_SIZE, GFP_KERNEL);
  1846. if (!buff)
  1847. return -ENOMEM;
  1848. udc->req->usb_req.buf = buff;
  1849. /* Map the registers */
  1850. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1851. udc->addr = devm_ioremap_resource(&pdev->dev, res);
  1852. if (IS_ERR(udc->addr))
  1853. return PTR_ERR(udc->addr);
  1854. irq = platform_get_irq(pdev, 0);
  1855. if (irq < 0) {
  1856. dev_err(&pdev->dev, "unable to get irq\n");
  1857. return irq;
  1858. }
  1859. ret = devm_request_irq(&pdev->dev, irq, xudc_irq, 0,
  1860. dev_name(&pdev->dev), udc);
  1861. if (ret < 0) {
  1862. dev_dbg(&pdev->dev, "unable to request irq %d", irq);
  1863. goto fail;
  1864. }
  1865. udc->dma_enabled = of_property_read_bool(np, "xlnx,has-builtin-dma");
  1866. /* Setup gadget structure */
  1867. udc->gadget.ops = &xusb_udc_ops;
  1868. udc->gadget.max_speed = USB_SPEED_HIGH;
  1869. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1870. udc->gadget.ep0 = &udc->ep[XUSB_EP_NUMBER_ZERO].ep_usb;
  1871. udc->gadget.name = driver_name;
  1872. spin_lock_init(&udc->lock);
  1873. /* Check for IP endianness */
  1874. udc->write_fn = xudc_write32_be;
  1875. udc->read_fn = xudc_read32_be;
  1876. udc->write_fn(udc->addr, XUSB_TESTMODE_OFFSET, TEST_J);
  1877. if ((udc->read_fn(udc->addr + XUSB_TESTMODE_OFFSET))
  1878. != TEST_J) {
  1879. udc->write_fn = xudc_write32;
  1880. udc->read_fn = xudc_read32;
  1881. }
  1882. udc->write_fn(udc->addr, XUSB_TESTMODE_OFFSET, 0);
  1883. xudc_eps_init(udc);
  1884. /* Set device address to 0.*/
  1885. udc->write_fn(udc->addr, XUSB_ADDRESS_OFFSET, 0);
  1886. ret = usb_add_gadget_udc(&pdev->dev, &udc->gadget);
  1887. if (ret)
  1888. goto fail;
  1889. udc->dev = &udc->gadget.dev;
  1890. /* Enable the interrupts.*/
  1891. ier = XUSB_STATUS_GLOBAL_INTR_MASK | XUSB_STATUS_INTR_EVENT_MASK |
  1892. XUSB_STATUS_FIFO_BUFF_RDY_MASK | XUSB_STATUS_FIFO_BUFF_FREE_MASK |
  1893. XUSB_STATUS_SETUP_PACKET_MASK |
  1894. XUSB_STATUS_INTR_BUFF_COMP_ALL_MASK;
  1895. udc->write_fn(udc->addr, XUSB_IER_OFFSET, ier);
  1896. platform_set_drvdata(pdev, udc);
  1897. dev_vdbg(&pdev->dev, "%s at 0x%08X mapped to %p %s\n",
  1898. driver_name, (u32)res->start, udc->addr,
  1899. udc->dma_enabled ? "with DMA" : "without DMA");
  1900. return 0;
  1901. fail:
  1902. dev_err(&pdev->dev, "probe failed, %d\n", ret);
  1903. return ret;
  1904. }
  1905. /**
  1906. * xudc_remove - Releases the resources allocated during the initialization.
  1907. * @pdev: pointer to the platform device structure.
  1908. *
  1909. * Return: 0 always
  1910. */
  1911. static int xudc_remove(struct platform_device *pdev)
  1912. {
  1913. struct xusb_udc *udc = platform_get_drvdata(pdev);
  1914. usb_del_gadget_udc(&udc->gadget);
  1915. return 0;
  1916. }
  1917. /* Match table for of_platform binding */
  1918. static const struct of_device_id usb_of_match[] = {
  1919. { .compatible = "xlnx,usb2-device-4.00.a", },
  1920. { /* end of list */ },
  1921. };
  1922. MODULE_DEVICE_TABLE(of, usb_of_match);
  1923. static struct platform_driver xudc_driver = {
  1924. .driver = {
  1925. .name = driver_name,
  1926. .of_match_table = usb_of_match,
  1927. },
  1928. .probe = xudc_probe,
  1929. .remove = xudc_remove,
  1930. };
  1931. module_platform_driver(xudc_driver);
  1932. MODULE_DESCRIPTION("Xilinx udc driver");
  1933. MODULE_AUTHOR("Xilinx, Inc");
  1934. MODULE_LICENSE("GPL");