dwc3-pci.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364
  1. /**
  2. * dwc3-pci.c - PCI Specific glue layer
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * This program is free software: you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 of
  11. * the License as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/slab.h>
  21. #include <linux/pci.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/gpio/consumer.h>
  25. #include <linux/acpi.h>
  26. #include <linux/delay.h>
  27. #define PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3 0xabcd
  28. #define PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3_AXI 0xabce
  29. #define PCI_DEVICE_ID_SYNOPSYS_HAPSUSB31 0xabcf
  30. #define PCI_DEVICE_ID_INTEL_BYT 0x0f37
  31. #define PCI_DEVICE_ID_INTEL_MRFLD 0x119e
  32. #define PCI_DEVICE_ID_INTEL_BSW 0x22b7
  33. #define PCI_DEVICE_ID_INTEL_SPTLP 0x9d30
  34. #define PCI_DEVICE_ID_INTEL_SPTH 0xa130
  35. #define PCI_DEVICE_ID_INTEL_BXT 0x0aaa
  36. #define PCI_DEVICE_ID_INTEL_BXT_M 0x1aaa
  37. #define PCI_DEVICE_ID_INTEL_APL 0x5aaa
  38. #define PCI_DEVICE_ID_INTEL_KBP 0xa2b0
  39. #define PCI_DEVICE_ID_INTEL_GLK 0x31aa
  40. #define PCI_INTEL_BXT_DSM_UUID "732b85d5-b7a7-4a1b-9ba0-4bbd00ffd511"
  41. #define PCI_INTEL_BXT_FUNC_PMU_PWR 4
  42. #define PCI_INTEL_BXT_STATE_D0 0
  43. #define PCI_INTEL_BXT_STATE_D3 3
  44. /**
  45. * struct dwc3_pci - Driver private structure
  46. * @dwc3: child dwc3 platform_device
  47. * @pci: our link to PCI bus
  48. * @uuid: _DSM UUID
  49. * @has_dsm_for_pm: true for devices which need to run _DSM on runtime PM
  50. */
  51. struct dwc3_pci {
  52. struct platform_device *dwc3;
  53. struct pci_dev *pci;
  54. u8 uuid[16];
  55. unsigned int has_dsm_for_pm:1;
  56. };
  57. static const struct acpi_gpio_params reset_gpios = { 0, 0, false };
  58. static const struct acpi_gpio_params cs_gpios = { 1, 0, false };
  59. static const struct acpi_gpio_mapping acpi_dwc3_byt_gpios[] = {
  60. { "reset-gpios", &reset_gpios, 1 },
  61. { "cs-gpios", &cs_gpios, 1 },
  62. { },
  63. };
  64. static int dwc3_pci_quirks(struct dwc3_pci *dwc)
  65. {
  66. struct platform_device *dwc3 = dwc->dwc3;
  67. struct pci_dev *pdev = dwc->pci;
  68. if (pdev->vendor == PCI_VENDOR_ID_AMD &&
  69. pdev->device == PCI_DEVICE_ID_AMD_NL_USB) {
  70. struct property_entry properties[] = {
  71. PROPERTY_ENTRY_BOOL("snps,has-lpm-erratum"),
  72. PROPERTY_ENTRY_U8("snps,lpm-nyet-threshold", 0xf),
  73. PROPERTY_ENTRY_BOOL("snps,u2exit_lfps_quirk"),
  74. PROPERTY_ENTRY_BOOL("snps,u2ss_inp3_quirk"),
  75. PROPERTY_ENTRY_BOOL("snps,req_p1p2p3_quirk"),
  76. PROPERTY_ENTRY_BOOL("snps,del_p1p2p3_quirk"),
  77. PROPERTY_ENTRY_BOOL("snps,del_phy_power_chg_quirk"),
  78. PROPERTY_ENTRY_BOOL("snps,lfps_filter_quirk"),
  79. PROPERTY_ENTRY_BOOL("snps,rx_detect_poll_quirk"),
  80. PROPERTY_ENTRY_BOOL("snps,tx_de_emphasis_quirk"),
  81. PROPERTY_ENTRY_U8("snps,tx_de_emphasis", 1),
  82. /*
  83. * FIXME these quirks should be removed when AMD NL
  84. * tapes out
  85. */
  86. PROPERTY_ENTRY_BOOL("snps,disable_scramble_quirk"),
  87. PROPERTY_ENTRY_BOOL("snps,dis_u3_susphy_quirk"),
  88. PROPERTY_ENTRY_BOOL("snps,dis_u2_susphy_quirk"),
  89. PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
  90. { },
  91. };
  92. return platform_device_add_properties(dwc3, properties);
  93. }
  94. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  95. int ret;
  96. struct property_entry properties[] = {
  97. PROPERTY_ENTRY_STRING("dr_mode", "peripheral"),
  98. PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
  99. { }
  100. };
  101. ret = platform_device_add_properties(dwc3, properties);
  102. if (ret < 0)
  103. return ret;
  104. if (pdev->device == PCI_DEVICE_ID_INTEL_BXT ||
  105. pdev->device == PCI_DEVICE_ID_INTEL_BXT_M) {
  106. acpi_str_to_uuid(PCI_INTEL_BXT_DSM_UUID, dwc->uuid);
  107. dwc->has_dsm_for_pm = true;
  108. }
  109. if (pdev->device == PCI_DEVICE_ID_INTEL_BYT) {
  110. struct gpio_desc *gpio;
  111. acpi_dev_add_driver_gpios(ACPI_COMPANION(&pdev->dev),
  112. acpi_dwc3_byt_gpios);
  113. /*
  114. * These GPIOs will turn on the USB2 PHY. Note that we have to
  115. * put the gpio descriptors again here because the phy driver
  116. * might want to grab them, too.
  117. */
  118. gpio = gpiod_get_optional(&pdev->dev, "cs", GPIOD_OUT_LOW);
  119. if (IS_ERR(gpio))
  120. return PTR_ERR(gpio);
  121. gpiod_set_value_cansleep(gpio, 1);
  122. gpiod_put(gpio);
  123. gpio = gpiod_get_optional(&pdev->dev, "reset", GPIOD_OUT_LOW);
  124. if (IS_ERR(gpio))
  125. return PTR_ERR(gpio);
  126. if (gpio) {
  127. gpiod_set_value_cansleep(gpio, 1);
  128. gpiod_put(gpio);
  129. usleep_range(10000, 11000);
  130. }
  131. }
  132. }
  133. if (pdev->vendor == PCI_VENDOR_ID_SYNOPSYS &&
  134. (pdev->device == PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3 ||
  135. pdev->device == PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3_AXI ||
  136. pdev->device == PCI_DEVICE_ID_SYNOPSYS_HAPSUSB31)) {
  137. struct property_entry properties[] = {
  138. PROPERTY_ENTRY_BOOL("snps,usb3_lpm_capable"),
  139. PROPERTY_ENTRY_BOOL("snps,has-lpm-erratum"),
  140. PROPERTY_ENTRY_BOOL("snps,dis_enblslpm_quirk"),
  141. PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
  142. { },
  143. };
  144. return platform_device_add_properties(dwc3, properties);
  145. }
  146. return 0;
  147. }
  148. static int dwc3_pci_probe(struct pci_dev *pci,
  149. const struct pci_device_id *id)
  150. {
  151. struct dwc3_pci *dwc;
  152. struct resource res[2];
  153. int ret;
  154. struct device *dev = &pci->dev;
  155. ret = pcim_enable_device(pci);
  156. if (ret) {
  157. dev_err(dev, "failed to enable pci device\n");
  158. return -ENODEV;
  159. }
  160. pci_set_master(pci);
  161. dwc = devm_kzalloc(dev, sizeof(*dwc), GFP_KERNEL);
  162. if (!dwc)
  163. return -ENOMEM;
  164. dwc->dwc3 = platform_device_alloc("dwc3", PLATFORM_DEVID_AUTO);
  165. if (!dwc->dwc3)
  166. return -ENOMEM;
  167. memset(res, 0x00, sizeof(struct resource) * ARRAY_SIZE(res));
  168. res[0].start = pci_resource_start(pci, 0);
  169. res[0].end = pci_resource_end(pci, 0);
  170. res[0].name = "dwc_usb3";
  171. res[0].flags = IORESOURCE_MEM;
  172. res[1].start = pci->irq;
  173. res[1].name = "dwc_usb3";
  174. res[1].flags = IORESOURCE_IRQ;
  175. ret = platform_device_add_resources(dwc->dwc3, res, ARRAY_SIZE(res));
  176. if (ret) {
  177. dev_err(dev, "couldn't add resources to dwc3 device\n");
  178. return ret;
  179. }
  180. dwc->pci = pci;
  181. dwc->dwc3->dev.parent = dev;
  182. ACPI_COMPANION_SET(&dwc->dwc3->dev, ACPI_COMPANION(dev));
  183. ret = dwc3_pci_quirks(dwc);
  184. if (ret)
  185. goto err;
  186. ret = platform_device_add(dwc->dwc3);
  187. if (ret) {
  188. dev_err(dev, "failed to register dwc3 device\n");
  189. goto err;
  190. }
  191. device_init_wakeup(dev, true);
  192. device_set_run_wake(dev, true);
  193. pci_set_drvdata(pci, dwc);
  194. pm_runtime_put(dev);
  195. return 0;
  196. err:
  197. platform_device_put(dwc->dwc3);
  198. return ret;
  199. }
  200. static void dwc3_pci_remove(struct pci_dev *pci)
  201. {
  202. struct dwc3_pci *dwc = pci_get_drvdata(pci);
  203. device_init_wakeup(&pci->dev, false);
  204. pm_runtime_get(&pci->dev);
  205. acpi_dev_remove_driver_gpios(ACPI_COMPANION(&pci->dev));
  206. platform_device_unregister(dwc->dwc3);
  207. }
  208. static const struct pci_device_id dwc3_pci_id_table[] = {
  209. {
  210. PCI_DEVICE(PCI_VENDOR_ID_SYNOPSYS,
  211. PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3),
  212. },
  213. {
  214. PCI_DEVICE(PCI_VENDOR_ID_SYNOPSYS,
  215. PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3_AXI),
  216. },
  217. {
  218. PCI_DEVICE(PCI_VENDOR_ID_SYNOPSYS,
  219. PCI_DEVICE_ID_SYNOPSYS_HAPSUSB31),
  220. },
  221. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BSW), },
  222. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BYT), },
  223. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MRFLD), },
  224. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SPTLP), },
  225. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SPTH), },
  226. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BXT), },
  227. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BXT_M), },
  228. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_APL), },
  229. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_KBP), },
  230. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_GLK), },
  231. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB), },
  232. { } /* Terminating Entry */
  233. };
  234. MODULE_DEVICE_TABLE(pci, dwc3_pci_id_table);
  235. #if defined(CONFIG_PM) || defined(CONFIG_PM_SLEEP)
  236. static int dwc3_pci_dsm(struct dwc3_pci *dwc, int param)
  237. {
  238. union acpi_object *obj;
  239. union acpi_object tmp;
  240. union acpi_object argv4 = ACPI_INIT_DSM_ARGV4(1, &tmp);
  241. if (!dwc->has_dsm_for_pm)
  242. return 0;
  243. tmp.type = ACPI_TYPE_INTEGER;
  244. tmp.integer.value = param;
  245. obj = acpi_evaluate_dsm(ACPI_HANDLE(&dwc->pci->dev), dwc->uuid,
  246. 1, PCI_INTEL_BXT_FUNC_PMU_PWR, &argv4);
  247. if (!obj) {
  248. dev_err(&dwc->pci->dev, "failed to evaluate _DSM\n");
  249. return -EIO;
  250. }
  251. ACPI_FREE(obj);
  252. return 0;
  253. }
  254. #endif /* CONFIG_PM || CONFIG_PM_SLEEP */
  255. #ifdef CONFIG_PM
  256. static int dwc3_pci_runtime_suspend(struct device *dev)
  257. {
  258. struct dwc3_pci *dwc = dev_get_drvdata(dev);
  259. if (device_run_wake(dev))
  260. return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D3);
  261. return -EBUSY;
  262. }
  263. static int dwc3_pci_runtime_resume(struct device *dev)
  264. {
  265. struct dwc3_pci *dwc = dev_get_drvdata(dev);
  266. struct platform_device *dwc3 = dwc->dwc3;
  267. int ret;
  268. ret = dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D0);
  269. if (ret)
  270. return ret;
  271. return pm_runtime_get(&dwc3->dev);
  272. }
  273. #endif /* CONFIG_PM */
  274. #ifdef CONFIG_PM_SLEEP
  275. static int dwc3_pci_suspend(struct device *dev)
  276. {
  277. struct dwc3_pci *dwc = dev_get_drvdata(dev);
  278. return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D3);
  279. }
  280. static int dwc3_pci_resume(struct device *dev)
  281. {
  282. struct dwc3_pci *dwc = dev_get_drvdata(dev);
  283. return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D0);
  284. }
  285. #endif /* CONFIG_PM_SLEEP */
  286. static struct dev_pm_ops dwc3_pci_dev_pm_ops = {
  287. SET_SYSTEM_SLEEP_PM_OPS(dwc3_pci_suspend, dwc3_pci_resume)
  288. SET_RUNTIME_PM_OPS(dwc3_pci_runtime_suspend, dwc3_pci_runtime_resume,
  289. NULL)
  290. };
  291. static struct pci_driver dwc3_pci_driver = {
  292. .name = "dwc3-pci",
  293. .id_table = dwc3_pci_id_table,
  294. .probe = dwc3_pci_probe,
  295. .remove = dwc3_pci_remove,
  296. .driver = {
  297. .pm = &dwc3_pci_dev_pm_ops,
  298. }
  299. };
  300. MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
  301. MODULE_LICENSE("GPL v2");
  302. MODULE_DESCRIPTION("DesignWare USB3 PCI Glue Layer");
  303. module_pci_driver(dwc3_pci_driver);