rtc-jz4740.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443
  1. /*
  2. * Copyright (C) 2009-2010, Lars-Peter Clausen <lars@metafoo.de>
  3. * Copyright (C) 2010, Paul Cercueil <paul@crapouillou.net>
  4. * JZ4740 SoC RTC driver
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. *
  11. * You should have received a copy of the GNU General Public License along
  12. * with this program; if not, write to the Free Software Foundation, Inc.,
  13. * 675 Mass Ave, Cambridge, MA 02139, USA.
  14. *
  15. */
  16. #include <linux/clk.h>
  17. #include <linux/io.h>
  18. #include <linux/kernel.h>
  19. #include <linux/of_device.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/reboot.h>
  22. #include <linux/rtc.h>
  23. #include <linux/slab.h>
  24. #include <linux/spinlock.h>
  25. #define JZ_REG_RTC_CTRL 0x00
  26. #define JZ_REG_RTC_SEC 0x04
  27. #define JZ_REG_RTC_SEC_ALARM 0x08
  28. #define JZ_REG_RTC_REGULATOR 0x0C
  29. #define JZ_REG_RTC_HIBERNATE 0x20
  30. #define JZ_REG_RTC_WAKEUP_FILTER 0x24
  31. #define JZ_REG_RTC_RESET_COUNTER 0x28
  32. #define JZ_REG_RTC_SCRATCHPAD 0x34
  33. /* The following are present on the jz4780 */
  34. #define JZ_REG_RTC_WENR 0x3C
  35. #define JZ_RTC_WENR_WEN BIT(31)
  36. #define JZ_RTC_CTRL_WRDY BIT(7)
  37. #define JZ_RTC_CTRL_1HZ BIT(6)
  38. #define JZ_RTC_CTRL_1HZ_IRQ BIT(5)
  39. #define JZ_RTC_CTRL_AF BIT(4)
  40. #define JZ_RTC_CTRL_AF_IRQ BIT(3)
  41. #define JZ_RTC_CTRL_AE BIT(2)
  42. #define JZ_RTC_CTRL_ENABLE BIT(0)
  43. /* Magic value to enable writes on jz4780 */
  44. #define JZ_RTC_WENR_MAGIC 0xA55A
  45. #define JZ_RTC_WAKEUP_FILTER_MASK 0x0000FFE0
  46. #define JZ_RTC_RESET_COUNTER_MASK 0x00000FE0
  47. enum jz4740_rtc_type {
  48. ID_JZ4740,
  49. ID_JZ4780,
  50. };
  51. struct jz4740_rtc {
  52. void __iomem *base;
  53. enum jz4740_rtc_type type;
  54. struct rtc_device *rtc;
  55. struct clk *clk;
  56. int irq;
  57. spinlock_t lock;
  58. unsigned int min_wakeup_pin_assert_time;
  59. unsigned int reset_pin_assert_time;
  60. };
  61. static struct device *dev_for_power_off;
  62. static inline uint32_t jz4740_rtc_reg_read(struct jz4740_rtc *rtc, size_t reg)
  63. {
  64. return readl(rtc->base + reg);
  65. }
  66. static int jz4740_rtc_wait_write_ready(struct jz4740_rtc *rtc)
  67. {
  68. uint32_t ctrl;
  69. int timeout = 1000;
  70. do {
  71. ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
  72. } while (!(ctrl & JZ_RTC_CTRL_WRDY) && --timeout);
  73. return timeout ? 0 : -EIO;
  74. }
  75. static inline int jz4780_rtc_enable_write(struct jz4740_rtc *rtc)
  76. {
  77. uint32_t ctrl;
  78. int ret, timeout = 1000;
  79. ret = jz4740_rtc_wait_write_ready(rtc);
  80. if (ret != 0)
  81. return ret;
  82. writel(JZ_RTC_WENR_MAGIC, rtc->base + JZ_REG_RTC_WENR);
  83. do {
  84. ctrl = readl(rtc->base + JZ_REG_RTC_WENR);
  85. } while (!(ctrl & JZ_RTC_WENR_WEN) && --timeout);
  86. return timeout ? 0 : -EIO;
  87. }
  88. static inline int jz4740_rtc_reg_write(struct jz4740_rtc *rtc, size_t reg,
  89. uint32_t val)
  90. {
  91. int ret = 0;
  92. if (rtc->type >= ID_JZ4780)
  93. ret = jz4780_rtc_enable_write(rtc);
  94. if (ret == 0)
  95. ret = jz4740_rtc_wait_write_ready(rtc);
  96. if (ret == 0)
  97. writel(val, rtc->base + reg);
  98. return ret;
  99. }
  100. static int jz4740_rtc_ctrl_set_bits(struct jz4740_rtc *rtc, uint32_t mask,
  101. bool set)
  102. {
  103. int ret;
  104. unsigned long flags;
  105. uint32_t ctrl;
  106. spin_lock_irqsave(&rtc->lock, flags);
  107. ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
  108. /* Don't clear interrupt flags by accident */
  109. ctrl |= JZ_RTC_CTRL_1HZ | JZ_RTC_CTRL_AF;
  110. if (set)
  111. ctrl |= mask;
  112. else
  113. ctrl &= ~mask;
  114. ret = jz4740_rtc_reg_write(rtc, JZ_REG_RTC_CTRL, ctrl);
  115. spin_unlock_irqrestore(&rtc->lock, flags);
  116. return ret;
  117. }
  118. static int jz4740_rtc_read_time(struct device *dev, struct rtc_time *time)
  119. {
  120. struct jz4740_rtc *rtc = dev_get_drvdata(dev);
  121. uint32_t secs, secs2;
  122. int timeout = 5;
  123. /* If the seconds register is read while it is updated, it can contain a
  124. * bogus value. This can be avoided by making sure that two consecutive
  125. * reads have the same value.
  126. */
  127. secs = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC);
  128. secs2 = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC);
  129. while (secs != secs2 && --timeout) {
  130. secs = secs2;
  131. secs2 = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC);
  132. }
  133. if (timeout == 0)
  134. return -EIO;
  135. rtc_time_to_tm(secs, time);
  136. return rtc_valid_tm(time);
  137. }
  138. static int jz4740_rtc_set_mmss(struct device *dev, unsigned long secs)
  139. {
  140. struct jz4740_rtc *rtc = dev_get_drvdata(dev);
  141. return jz4740_rtc_reg_write(rtc, JZ_REG_RTC_SEC, secs);
  142. }
  143. static int jz4740_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  144. {
  145. struct jz4740_rtc *rtc = dev_get_drvdata(dev);
  146. uint32_t secs;
  147. uint32_t ctrl;
  148. secs = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SEC_ALARM);
  149. ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
  150. alrm->enabled = !!(ctrl & JZ_RTC_CTRL_AE);
  151. alrm->pending = !!(ctrl & JZ_RTC_CTRL_AF);
  152. rtc_time_to_tm(secs, &alrm->time);
  153. return rtc_valid_tm(&alrm->time);
  154. }
  155. static int jz4740_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  156. {
  157. int ret;
  158. struct jz4740_rtc *rtc = dev_get_drvdata(dev);
  159. unsigned long secs;
  160. rtc_tm_to_time(&alrm->time, &secs);
  161. ret = jz4740_rtc_reg_write(rtc, JZ_REG_RTC_SEC_ALARM, secs);
  162. if (!ret)
  163. ret = jz4740_rtc_ctrl_set_bits(rtc,
  164. JZ_RTC_CTRL_AE | JZ_RTC_CTRL_AF_IRQ, alrm->enabled);
  165. return ret;
  166. }
  167. static int jz4740_rtc_alarm_irq_enable(struct device *dev, unsigned int enable)
  168. {
  169. struct jz4740_rtc *rtc = dev_get_drvdata(dev);
  170. return jz4740_rtc_ctrl_set_bits(rtc, JZ_RTC_CTRL_AF_IRQ, enable);
  171. }
  172. static const struct rtc_class_ops jz4740_rtc_ops = {
  173. .read_time = jz4740_rtc_read_time,
  174. .set_mmss = jz4740_rtc_set_mmss,
  175. .read_alarm = jz4740_rtc_read_alarm,
  176. .set_alarm = jz4740_rtc_set_alarm,
  177. .alarm_irq_enable = jz4740_rtc_alarm_irq_enable,
  178. };
  179. static irqreturn_t jz4740_rtc_irq(int irq, void *data)
  180. {
  181. struct jz4740_rtc *rtc = data;
  182. uint32_t ctrl;
  183. unsigned long events = 0;
  184. ctrl = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_CTRL);
  185. if (ctrl & JZ_RTC_CTRL_1HZ)
  186. events |= (RTC_UF | RTC_IRQF);
  187. if (ctrl & JZ_RTC_CTRL_AF)
  188. events |= (RTC_AF | RTC_IRQF);
  189. rtc_update_irq(rtc->rtc, 1, events);
  190. jz4740_rtc_ctrl_set_bits(rtc, JZ_RTC_CTRL_1HZ | JZ_RTC_CTRL_AF, false);
  191. return IRQ_HANDLED;
  192. }
  193. static void jz4740_rtc_poweroff(struct device *dev)
  194. {
  195. struct jz4740_rtc *rtc = dev_get_drvdata(dev);
  196. jz4740_rtc_reg_write(rtc, JZ_REG_RTC_HIBERNATE, 1);
  197. }
  198. static void jz4740_rtc_power_off(void)
  199. {
  200. struct jz4740_rtc *rtc = dev_get_drvdata(dev_for_power_off);
  201. unsigned long rtc_rate;
  202. unsigned long wakeup_filter_ticks;
  203. unsigned long reset_counter_ticks;
  204. clk_prepare_enable(rtc->clk);
  205. rtc_rate = clk_get_rate(rtc->clk);
  206. /*
  207. * Set minimum wakeup pin assertion time: 100 ms.
  208. * Range is 0 to 2 sec if RTC is clocked at 32 kHz.
  209. */
  210. wakeup_filter_ticks =
  211. (rtc->min_wakeup_pin_assert_time * rtc_rate) / 1000;
  212. if (wakeup_filter_ticks < JZ_RTC_WAKEUP_FILTER_MASK)
  213. wakeup_filter_ticks &= JZ_RTC_WAKEUP_FILTER_MASK;
  214. else
  215. wakeup_filter_ticks = JZ_RTC_WAKEUP_FILTER_MASK;
  216. jz4740_rtc_reg_write(rtc,
  217. JZ_REG_RTC_WAKEUP_FILTER, wakeup_filter_ticks);
  218. /*
  219. * Set reset pin low-level assertion time after wakeup: 60 ms.
  220. * Range is 0 to 125 ms if RTC is clocked at 32 kHz.
  221. */
  222. reset_counter_ticks = (rtc->reset_pin_assert_time * rtc_rate) / 1000;
  223. if (reset_counter_ticks < JZ_RTC_RESET_COUNTER_MASK)
  224. reset_counter_ticks &= JZ_RTC_RESET_COUNTER_MASK;
  225. else
  226. reset_counter_ticks = JZ_RTC_RESET_COUNTER_MASK;
  227. jz4740_rtc_reg_write(rtc,
  228. JZ_REG_RTC_RESET_COUNTER, reset_counter_ticks);
  229. jz4740_rtc_poweroff(dev_for_power_off);
  230. machine_halt();
  231. }
  232. static const struct of_device_id jz4740_rtc_of_match[] = {
  233. { .compatible = "ingenic,jz4740-rtc", .data = (void *)ID_JZ4740 },
  234. { .compatible = "ingenic,jz4780-rtc", .data = (void *)ID_JZ4780 },
  235. {},
  236. };
  237. static int jz4740_rtc_probe(struct platform_device *pdev)
  238. {
  239. int ret;
  240. struct jz4740_rtc *rtc;
  241. uint32_t scratchpad;
  242. struct resource *mem;
  243. const struct platform_device_id *id = platform_get_device_id(pdev);
  244. const struct of_device_id *of_id = of_match_device(
  245. jz4740_rtc_of_match, &pdev->dev);
  246. struct device_node *np = pdev->dev.of_node;
  247. rtc = devm_kzalloc(&pdev->dev, sizeof(*rtc), GFP_KERNEL);
  248. if (!rtc)
  249. return -ENOMEM;
  250. if (of_id)
  251. rtc->type = (enum jz4740_rtc_type)of_id->data;
  252. else
  253. rtc->type = id->driver_data;
  254. rtc->irq = platform_get_irq(pdev, 0);
  255. if (rtc->irq < 0) {
  256. dev_err(&pdev->dev, "Failed to get platform irq\n");
  257. return -ENOENT;
  258. }
  259. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  260. rtc->base = devm_ioremap_resource(&pdev->dev, mem);
  261. if (IS_ERR(rtc->base))
  262. return PTR_ERR(rtc->base);
  263. rtc->clk = devm_clk_get(&pdev->dev, "rtc");
  264. if (IS_ERR(rtc->clk)) {
  265. dev_err(&pdev->dev, "Failed to get RTC clock\n");
  266. return PTR_ERR(rtc->clk);
  267. }
  268. spin_lock_init(&rtc->lock);
  269. platform_set_drvdata(pdev, rtc);
  270. device_init_wakeup(&pdev->dev, 1);
  271. rtc->rtc = devm_rtc_device_register(&pdev->dev, pdev->name,
  272. &jz4740_rtc_ops, THIS_MODULE);
  273. if (IS_ERR(rtc->rtc)) {
  274. ret = PTR_ERR(rtc->rtc);
  275. dev_err(&pdev->dev, "Failed to register rtc device: %d\n", ret);
  276. return ret;
  277. }
  278. ret = devm_request_irq(&pdev->dev, rtc->irq, jz4740_rtc_irq, 0,
  279. pdev->name, rtc);
  280. if (ret) {
  281. dev_err(&pdev->dev, "Failed to request rtc irq: %d\n", ret);
  282. return ret;
  283. }
  284. scratchpad = jz4740_rtc_reg_read(rtc, JZ_REG_RTC_SCRATCHPAD);
  285. if (scratchpad != 0x12345678) {
  286. ret = jz4740_rtc_reg_write(rtc, JZ_REG_RTC_SCRATCHPAD, 0x12345678);
  287. ret = jz4740_rtc_reg_write(rtc, JZ_REG_RTC_SEC, 0);
  288. if (ret) {
  289. dev_err(&pdev->dev, "Could not write write to RTC registers\n");
  290. return ret;
  291. }
  292. }
  293. if (np && of_device_is_system_power_controller(np)) {
  294. if (!pm_power_off) {
  295. /* Default: 60ms */
  296. rtc->reset_pin_assert_time = 60;
  297. of_property_read_u32(np, "reset-pin-assert-time-ms",
  298. &rtc->reset_pin_assert_time);
  299. /* Default: 100ms */
  300. rtc->min_wakeup_pin_assert_time = 100;
  301. of_property_read_u32(np,
  302. "min-wakeup-pin-assert-time-ms",
  303. &rtc->min_wakeup_pin_assert_time);
  304. dev_for_power_off = &pdev->dev;
  305. pm_power_off = jz4740_rtc_power_off;
  306. } else {
  307. dev_warn(&pdev->dev,
  308. "Poweroff handler already present!\n");
  309. }
  310. }
  311. return 0;
  312. }
  313. #ifdef CONFIG_PM
  314. static int jz4740_rtc_suspend(struct device *dev)
  315. {
  316. struct jz4740_rtc *rtc = dev_get_drvdata(dev);
  317. if (device_may_wakeup(dev))
  318. enable_irq_wake(rtc->irq);
  319. return 0;
  320. }
  321. static int jz4740_rtc_resume(struct device *dev)
  322. {
  323. struct jz4740_rtc *rtc = dev_get_drvdata(dev);
  324. if (device_may_wakeup(dev))
  325. disable_irq_wake(rtc->irq);
  326. return 0;
  327. }
  328. static const struct dev_pm_ops jz4740_pm_ops = {
  329. .suspend = jz4740_rtc_suspend,
  330. .resume = jz4740_rtc_resume,
  331. };
  332. #define JZ4740_RTC_PM_OPS (&jz4740_pm_ops)
  333. #else
  334. #define JZ4740_RTC_PM_OPS NULL
  335. #endif /* CONFIG_PM */
  336. static const struct platform_device_id jz4740_rtc_ids[] = {
  337. { "jz4740-rtc", ID_JZ4740 },
  338. { "jz4780-rtc", ID_JZ4780 },
  339. {}
  340. };
  341. static struct platform_driver jz4740_rtc_driver = {
  342. .probe = jz4740_rtc_probe,
  343. .driver = {
  344. .name = "jz4740-rtc",
  345. .pm = JZ4740_RTC_PM_OPS,
  346. .of_match_table = of_match_ptr(jz4740_rtc_of_match),
  347. },
  348. .id_table = jz4740_rtc_ids,
  349. };
  350. builtin_platform_driver(jz4740_rtc_driver);