rtc-ds1307.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724
  1. /*
  2. * rtc-ds1307.c - RTC driver for some mostly-compatible I2C chips.
  3. *
  4. * Copyright (C) 2005 James Chapman (ds1337 core)
  5. * Copyright (C) 2006 David Brownell
  6. * Copyright (C) 2009 Matthias Fuchs (rx8025 support)
  7. * Copyright (C) 2012 Bertrand Achard (nvram access fixes)
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/acpi.h>
  14. #include <linux/bcd.h>
  15. #include <linux/i2c.h>
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/rtc/ds1307.h>
  19. #include <linux/rtc.h>
  20. #include <linux/slab.h>
  21. #include <linux/string.h>
  22. #include <linux/hwmon.h>
  23. #include <linux/hwmon-sysfs.h>
  24. #include <linux/clk-provider.h>
  25. /*
  26. * We can't determine type by probing, but if we expect pre-Linux code
  27. * to have set the chip up as a clock (turning on the oscillator and
  28. * setting the date and time), Linux can ignore the non-clock features.
  29. * That's a natural job for a factory or repair bench.
  30. */
  31. enum ds_type {
  32. ds_1307,
  33. ds_1337,
  34. ds_1338,
  35. ds_1339,
  36. ds_1340,
  37. ds_1388,
  38. ds_3231,
  39. m41t00,
  40. mcp794xx,
  41. rx_8025,
  42. last_ds_type /* always last */
  43. /* rs5c372 too? different address... */
  44. };
  45. /* RTC registers don't differ much, except for the century flag */
  46. #define DS1307_REG_SECS 0x00 /* 00-59 */
  47. # define DS1307_BIT_CH 0x80
  48. # define DS1340_BIT_nEOSC 0x80
  49. # define MCP794XX_BIT_ST 0x80
  50. #define DS1307_REG_MIN 0x01 /* 00-59 */
  51. #define DS1307_REG_HOUR 0x02 /* 00-23, or 1-12{am,pm} */
  52. # define DS1307_BIT_12HR 0x40 /* in REG_HOUR */
  53. # define DS1307_BIT_PM 0x20 /* in REG_HOUR */
  54. # define DS1340_BIT_CENTURY_EN 0x80 /* in REG_HOUR */
  55. # define DS1340_BIT_CENTURY 0x40 /* in REG_HOUR */
  56. #define DS1307_REG_WDAY 0x03 /* 01-07 */
  57. # define MCP794XX_BIT_VBATEN 0x08
  58. #define DS1307_REG_MDAY 0x04 /* 01-31 */
  59. #define DS1307_REG_MONTH 0x05 /* 01-12 */
  60. # define DS1337_BIT_CENTURY 0x80 /* in REG_MONTH */
  61. #define DS1307_REG_YEAR 0x06 /* 00-99 */
  62. /*
  63. * Other registers (control, status, alarms, trickle charge, NVRAM, etc)
  64. * start at 7, and they differ a LOT. Only control and status matter for
  65. * basic RTC date and time functionality; be careful using them.
  66. */
  67. #define DS1307_REG_CONTROL 0x07 /* or ds1338 */
  68. # define DS1307_BIT_OUT 0x80
  69. # define DS1338_BIT_OSF 0x20
  70. # define DS1307_BIT_SQWE 0x10
  71. # define DS1307_BIT_RS1 0x02
  72. # define DS1307_BIT_RS0 0x01
  73. #define DS1337_REG_CONTROL 0x0e
  74. # define DS1337_BIT_nEOSC 0x80
  75. # define DS1339_BIT_BBSQI 0x20
  76. # define DS3231_BIT_BBSQW 0x40 /* same as BBSQI */
  77. # define DS1337_BIT_RS2 0x10
  78. # define DS1337_BIT_RS1 0x08
  79. # define DS1337_BIT_INTCN 0x04
  80. # define DS1337_BIT_A2IE 0x02
  81. # define DS1337_BIT_A1IE 0x01
  82. #define DS1340_REG_CONTROL 0x07
  83. # define DS1340_BIT_OUT 0x80
  84. # define DS1340_BIT_FT 0x40
  85. # define DS1340_BIT_CALIB_SIGN 0x20
  86. # define DS1340_M_CALIBRATION 0x1f
  87. #define DS1340_REG_FLAG 0x09
  88. # define DS1340_BIT_OSF 0x80
  89. #define DS1337_REG_STATUS 0x0f
  90. # define DS1337_BIT_OSF 0x80
  91. # define DS3231_BIT_EN32KHZ 0x08
  92. # define DS1337_BIT_A2I 0x02
  93. # define DS1337_BIT_A1I 0x01
  94. #define DS1339_REG_ALARM1_SECS 0x07
  95. #define DS13XX_TRICKLE_CHARGER_MAGIC 0xa0
  96. #define RX8025_REG_CTRL1 0x0e
  97. # define RX8025_BIT_2412 0x20
  98. #define RX8025_REG_CTRL2 0x0f
  99. # define RX8025_BIT_PON 0x10
  100. # define RX8025_BIT_VDET 0x40
  101. # define RX8025_BIT_XST 0x20
  102. struct ds1307 {
  103. u8 offset; /* register's offset */
  104. u8 regs[11];
  105. u16 nvram_offset;
  106. struct bin_attribute *nvram;
  107. enum ds_type type;
  108. unsigned long flags;
  109. #define HAS_NVRAM 0 /* bit 0 == sysfs file active */
  110. #define HAS_ALARM 1 /* bit 1 == irq claimed */
  111. struct i2c_client *client;
  112. struct rtc_device *rtc;
  113. s32 (*read_block_data)(const struct i2c_client *client, u8 command,
  114. u8 length, u8 *values);
  115. s32 (*write_block_data)(const struct i2c_client *client, u8 command,
  116. u8 length, const u8 *values);
  117. #ifdef CONFIG_COMMON_CLK
  118. struct clk_hw clks[2];
  119. #endif
  120. };
  121. struct chip_desc {
  122. unsigned alarm:1;
  123. u16 nvram_offset;
  124. u16 nvram_size;
  125. u16 trickle_charger_reg;
  126. u8 trickle_charger_setup;
  127. u8 (*do_trickle_setup)(struct i2c_client *, uint32_t, bool);
  128. };
  129. static u8 do_trickle_setup_ds1339(struct i2c_client *,
  130. uint32_t ohms, bool diode);
  131. static struct chip_desc chips[last_ds_type] = {
  132. [ds_1307] = {
  133. .nvram_offset = 8,
  134. .nvram_size = 56,
  135. },
  136. [ds_1337] = {
  137. .alarm = 1,
  138. },
  139. [ds_1338] = {
  140. .nvram_offset = 8,
  141. .nvram_size = 56,
  142. },
  143. [ds_1339] = {
  144. .alarm = 1,
  145. .trickle_charger_reg = 0x10,
  146. .do_trickle_setup = &do_trickle_setup_ds1339,
  147. },
  148. [ds_1340] = {
  149. .trickle_charger_reg = 0x08,
  150. },
  151. [ds_1388] = {
  152. .trickle_charger_reg = 0x0a,
  153. },
  154. [ds_3231] = {
  155. .alarm = 1,
  156. },
  157. [mcp794xx] = {
  158. .alarm = 1,
  159. /* this is battery backed SRAM */
  160. .nvram_offset = 0x20,
  161. .nvram_size = 0x40,
  162. },
  163. };
  164. static const struct i2c_device_id ds1307_id[] = {
  165. { "ds1307", ds_1307 },
  166. { "ds1337", ds_1337 },
  167. { "ds1338", ds_1338 },
  168. { "ds1339", ds_1339 },
  169. { "ds1388", ds_1388 },
  170. { "ds1340", ds_1340 },
  171. { "ds3231", ds_3231 },
  172. { "m41t00", m41t00 },
  173. { "mcp7940x", mcp794xx },
  174. { "mcp7941x", mcp794xx },
  175. { "pt7c4338", ds_1307 },
  176. { "rx8025", rx_8025 },
  177. { "isl12057", ds_1337 },
  178. { }
  179. };
  180. MODULE_DEVICE_TABLE(i2c, ds1307_id);
  181. #ifdef CONFIG_ACPI
  182. static const struct acpi_device_id ds1307_acpi_ids[] = {
  183. { .id = "DS1307", .driver_data = ds_1307 },
  184. { .id = "DS1337", .driver_data = ds_1337 },
  185. { .id = "DS1338", .driver_data = ds_1338 },
  186. { .id = "DS1339", .driver_data = ds_1339 },
  187. { .id = "DS1388", .driver_data = ds_1388 },
  188. { .id = "DS1340", .driver_data = ds_1340 },
  189. { .id = "DS3231", .driver_data = ds_3231 },
  190. { .id = "M41T00", .driver_data = m41t00 },
  191. { .id = "MCP7940X", .driver_data = mcp794xx },
  192. { .id = "MCP7941X", .driver_data = mcp794xx },
  193. { .id = "PT7C4338", .driver_data = ds_1307 },
  194. { .id = "RX8025", .driver_data = rx_8025 },
  195. { .id = "ISL12057", .driver_data = ds_1337 },
  196. { }
  197. };
  198. MODULE_DEVICE_TABLE(acpi, ds1307_acpi_ids);
  199. #endif
  200. /*----------------------------------------------------------------------*/
  201. #define BLOCK_DATA_MAX_TRIES 10
  202. static s32 ds1307_read_block_data_once(const struct i2c_client *client,
  203. u8 command, u8 length, u8 *values)
  204. {
  205. s32 i, data;
  206. for (i = 0; i < length; i++) {
  207. data = i2c_smbus_read_byte_data(client, command + i);
  208. if (data < 0)
  209. return data;
  210. values[i] = data;
  211. }
  212. return i;
  213. }
  214. static s32 ds1307_read_block_data(const struct i2c_client *client, u8 command,
  215. u8 length, u8 *values)
  216. {
  217. u8 oldvalues[255];
  218. s32 ret;
  219. int tries = 0;
  220. dev_dbg(&client->dev, "ds1307_read_block_data (length=%d)\n", length);
  221. ret = ds1307_read_block_data_once(client, command, length, values);
  222. if (ret < 0)
  223. return ret;
  224. do {
  225. if (++tries > BLOCK_DATA_MAX_TRIES) {
  226. dev_err(&client->dev,
  227. "ds1307_read_block_data failed\n");
  228. return -EIO;
  229. }
  230. memcpy(oldvalues, values, length);
  231. ret = ds1307_read_block_data_once(client, command, length,
  232. values);
  233. if (ret < 0)
  234. return ret;
  235. } while (memcmp(oldvalues, values, length));
  236. return length;
  237. }
  238. static s32 ds1307_write_block_data(const struct i2c_client *client, u8 command,
  239. u8 length, const u8 *values)
  240. {
  241. u8 currvalues[255];
  242. int tries = 0;
  243. dev_dbg(&client->dev, "ds1307_write_block_data (length=%d)\n", length);
  244. do {
  245. s32 i, ret;
  246. if (++tries > BLOCK_DATA_MAX_TRIES) {
  247. dev_err(&client->dev,
  248. "ds1307_write_block_data failed\n");
  249. return -EIO;
  250. }
  251. for (i = 0; i < length; i++) {
  252. ret = i2c_smbus_write_byte_data(client, command + i,
  253. values[i]);
  254. if (ret < 0)
  255. return ret;
  256. }
  257. ret = ds1307_read_block_data_once(client, command, length,
  258. currvalues);
  259. if (ret < 0)
  260. return ret;
  261. } while (memcmp(currvalues, values, length));
  262. return length;
  263. }
  264. /*----------------------------------------------------------------------*/
  265. /* These RTC devices are not designed to be connected to a SMbus adapter.
  266. SMbus limits block operations length to 32 bytes, whereas it's not
  267. limited on I2C buses. As a result, accesses may exceed 32 bytes;
  268. in that case, split them into smaller blocks */
  269. static s32 ds1307_native_smbus_write_block_data(const struct i2c_client *client,
  270. u8 command, u8 length, const u8 *values)
  271. {
  272. u8 suboffset = 0;
  273. if (length <= I2C_SMBUS_BLOCK_MAX) {
  274. s32 retval = i2c_smbus_write_i2c_block_data(client,
  275. command, length, values);
  276. if (retval < 0)
  277. return retval;
  278. return length;
  279. }
  280. while (suboffset < length) {
  281. s32 retval = i2c_smbus_write_i2c_block_data(client,
  282. command + suboffset,
  283. min(I2C_SMBUS_BLOCK_MAX, length - suboffset),
  284. values + suboffset);
  285. if (retval < 0)
  286. return retval;
  287. suboffset += I2C_SMBUS_BLOCK_MAX;
  288. }
  289. return length;
  290. }
  291. static s32 ds1307_native_smbus_read_block_data(const struct i2c_client *client,
  292. u8 command, u8 length, u8 *values)
  293. {
  294. u8 suboffset = 0;
  295. if (length <= I2C_SMBUS_BLOCK_MAX)
  296. return i2c_smbus_read_i2c_block_data(client,
  297. command, length, values);
  298. while (suboffset < length) {
  299. s32 retval = i2c_smbus_read_i2c_block_data(client,
  300. command + suboffset,
  301. min(I2C_SMBUS_BLOCK_MAX, length - suboffset),
  302. values + suboffset);
  303. if (retval < 0)
  304. return retval;
  305. suboffset += I2C_SMBUS_BLOCK_MAX;
  306. }
  307. return length;
  308. }
  309. /*----------------------------------------------------------------------*/
  310. /*
  311. * The ds1337 and ds1339 both have two alarms, but we only use the first
  312. * one (with a "seconds" field). For ds1337 we expect nINTA is our alarm
  313. * signal; ds1339 chips have only one alarm signal.
  314. */
  315. static irqreturn_t ds1307_irq(int irq, void *dev_id)
  316. {
  317. struct i2c_client *client = dev_id;
  318. struct ds1307 *ds1307 = i2c_get_clientdata(client);
  319. struct mutex *lock = &ds1307->rtc->ops_lock;
  320. int stat, control;
  321. mutex_lock(lock);
  322. stat = i2c_smbus_read_byte_data(client, DS1337_REG_STATUS);
  323. if (stat < 0)
  324. goto out;
  325. if (stat & DS1337_BIT_A1I) {
  326. stat &= ~DS1337_BIT_A1I;
  327. i2c_smbus_write_byte_data(client, DS1337_REG_STATUS, stat);
  328. control = i2c_smbus_read_byte_data(client, DS1337_REG_CONTROL);
  329. if (control < 0)
  330. goto out;
  331. control &= ~DS1337_BIT_A1IE;
  332. i2c_smbus_write_byte_data(client, DS1337_REG_CONTROL, control);
  333. rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
  334. }
  335. out:
  336. mutex_unlock(lock);
  337. return IRQ_HANDLED;
  338. }
  339. /*----------------------------------------------------------------------*/
  340. static int ds1307_get_time(struct device *dev, struct rtc_time *t)
  341. {
  342. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  343. int tmp;
  344. /* read the RTC date and time registers all at once */
  345. tmp = ds1307->read_block_data(ds1307->client,
  346. ds1307->offset, 7, ds1307->regs);
  347. if (tmp != 7) {
  348. dev_err(dev, "%s error %d\n", "read", tmp);
  349. return -EIO;
  350. }
  351. dev_dbg(dev, "%s: %7ph\n", "read", ds1307->regs);
  352. t->tm_sec = bcd2bin(ds1307->regs[DS1307_REG_SECS] & 0x7f);
  353. t->tm_min = bcd2bin(ds1307->regs[DS1307_REG_MIN] & 0x7f);
  354. tmp = ds1307->regs[DS1307_REG_HOUR] & 0x3f;
  355. t->tm_hour = bcd2bin(tmp);
  356. t->tm_wday = bcd2bin(ds1307->regs[DS1307_REG_WDAY] & 0x07) - 1;
  357. t->tm_mday = bcd2bin(ds1307->regs[DS1307_REG_MDAY] & 0x3f);
  358. tmp = ds1307->regs[DS1307_REG_MONTH] & 0x1f;
  359. t->tm_mon = bcd2bin(tmp) - 1;
  360. t->tm_year = bcd2bin(ds1307->regs[DS1307_REG_YEAR]) + 100;
  361. #ifdef CONFIG_RTC_DRV_DS1307_CENTURY
  362. switch (ds1307->type) {
  363. case ds_1337:
  364. case ds_1339:
  365. case ds_3231:
  366. if (ds1307->regs[DS1307_REG_MONTH] & DS1337_BIT_CENTURY)
  367. t->tm_year += 100;
  368. break;
  369. case ds_1340:
  370. if (ds1307->regs[DS1307_REG_HOUR] & DS1340_BIT_CENTURY)
  371. t->tm_year += 100;
  372. break;
  373. default:
  374. break;
  375. }
  376. #endif
  377. dev_dbg(dev, "%s secs=%d, mins=%d, "
  378. "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
  379. "read", t->tm_sec, t->tm_min,
  380. t->tm_hour, t->tm_mday,
  381. t->tm_mon, t->tm_year, t->tm_wday);
  382. /* initial clock setting can be undefined */
  383. return rtc_valid_tm(t);
  384. }
  385. static int ds1307_set_time(struct device *dev, struct rtc_time *t)
  386. {
  387. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  388. int result;
  389. int tmp;
  390. u8 *buf = ds1307->regs;
  391. dev_dbg(dev, "%s secs=%d, mins=%d, "
  392. "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
  393. "write", t->tm_sec, t->tm_min,
  394. t->tm_hour, t->tm_mday,
  395. t->tm_mon, t->tm_year, t->tm_wday);
  396. #ifdef CONFIG_RTC_DRV_DS1307_CENTURY
  397. if (t->tm_year < 100)
  398. return -EINVAL;
  399. switch (ds1307->type) {
  400. case ds_1337:
  401. case ds_1339:
  402. case ds_3231:
  403. case ds_1340:
  404. if (t->tm_year > 299)
  405. return -EINVAL;
  406. default:
  407. if (t->tm_year > 199)
  408. return -EINVAL;
  409. break;
  410. }
  411. #else
  412. if (t->tm_year < 100 || t->tm_year > 199)
  413. return -EINVAL;
  414. #endif
  415. buf[DS1307_REG_SECS] = bin2bcd(t->tm_sec);
  416. buf[DS1307_REG_MIN] = bin2bcd(t->tm_min);
  417. buf[DS1307_REG_HOUR] = bin2bcd(t->tm_hour);
  418. buf[DS1307_REG_WDAY] = bin2bcd(t->tm_wday + 1);
  419. buf[DS1307_REG_MDAY] = bin2bcd(t->tm_mday);
  420. buf[DS1307_REG_MONTH] = bin2bcd(t->tm_mon + 1);
  421. /* assume 20YY not 19YY */
  422. tmp = t->tm_year - 100;
  423. buf[DS1307_REG_YEAR] = bin2bcd(tmp);
  424. switch (ds1307->type) {
  425. case ds_1337:
  426. case ds_1339:
  427. case ds_3231:
  428. if (t->tm_year > 199)
  429. buf[DS1307_REG_MONTH] |= DS1337_BIT_CENTURY;
  430. break;
  431. case ds_1340:
  432. buf[DS1307_REG_HOUR] |= DS1340_BIT_CENTURY_EN;
  433. if (t->tm_year > 199)
  434. buf[DS1307_REG_HOUR] |= DS1340_BIT_CENTURY;
  435. break;
  436. case mcp794xx:
  437. /*
  438. * these bits were cleared when preparing the date/time
  439. * values and need to be set again before writing the
  440. * buffer out to the device.
  441. */
  442. buf[DS1307_REG_SECS] |= MCP794XX_BIT_ST;
  443. buf[DS1307_REG_WDAY] |= MCP794XX_BIT_VBATEN;
  444. break;
  445. default:
  446. break;
  447. }
  448. dev_dbg(dev, "%s: %7ph\n", "write", buf);
  449. result = ds1307->write_block_data(ds1307->client,
  450. ds1307->offset, 7, buf);
  451. if (result < 0) {
  452. dev_err(dev, "%s error %d\n", "write", result);
  453. return result;
  454. }
  455. return 0;
  456. }
  457. static int ds1337_read_alarm(struct device *dev, struct rtc_wkalrm *t)
  458. {
  459. struct i2c_client *client = to_i2c_client(dev);
  460. struct ds1307 *ds1307 = i2c_get_clientdata(client);
  461. int ret;
  462. if (!test_bit(HAS_ALARM, &ds1307->flags))
  463. return -EINVAL;
  464. /* read all ALARM1, ALARM2, and status registers at once */
  465. ret = ds1307->read_block_data(client,
  466. DS1339_REG_ALARM1_SECS, 9, ds1307->regs);
  467. if (ret != 9) {
  468. dev_err(dev, "%s error %d\n", "alarm read", ret);
  469. return -EIO;
  470. }
  471. dev_dbg(dev, "%s: %4ph, %3ph, %2ph\n", "alarm read",
  472. &ds1307->regs[0], &ds1307->regs[4], &ds1307->regs[7]);
  473. /*
  474. * report alarm time (ALARM1); assume 24 hour and day-of-month modes,
  475. * and that all four fields are checked matches
  476. */
  477. t->time.tm_sec = bcd2bin(ds1307->regs[0] & 0x7f);
  478. t->time.tm_min = bcd2bin(ds1307->regs[1] & 0x7f);
  479. t->time.tm_hour = bcd2bin(ds1307->regs[2] & 0x3f);
  480. t->time.tm_mday = bcd2bin(ds1307->regs[3] & 0x3f);
  481. /* ... and status */
  482. t->enabled = !!(ds1307->regs[7] & DS1337_BIT_A1IE);
  483. t->pending = !!(ds1307->regs[8] & DS1337_BIT_A1I);
  484. dev_dbg(dev, "%s secs=%d, mins=%d, "
  485. "hours=%d, mday=%d, enabled=%d, pending=%d\n",
  486. "alarm read", t->time.tm_sec, t->time.tm_min,
  487. t->time.tm_hour, t->time.tm_mday,
  488. t->enabled, t->pending);
  489. return 0;
  490. }
  491. static int ds1337_set_alarm(struct device *dev, struct rtc_wkalrm *t)
  492. {
  493. struct i2c_client *client = to_i2c_client(dev);
  494. struct ds1307 *ds1307 = i2c_get_clientdata(client);
  495. unsigned char *buf = ds1307->regs;
  496. u8 control, status;
  497. int ret;
  498. if (!test_bit(HAS_ALARM, &ds1307->flags))
  499. return -EINVAL;
  500. dev_dbg(dev, "%s secs=%d, mins=%d, "
  501. "hours=%d, mday=%d, enabled=%d, pending=%d\n",
  502. "alarm set", t->time.tm_sec, t->time.tm_min,
  503. t->time.tm_hour, t->time.tm_mday,
  504. t->enabled, t->pending);
  505. /* read current status of both alarms and the chip */
  506. ret = ds1307->read_block_data(client,
  507. DS1339_REG_ALARM1_SECS, 9, buf);
  508. if (ret != 9) {
  509. dev_err(dev, "%s error %d\n", "alarm write", ret);
  510. return -EIO;
  511. }
  512. control = ds1307->regs[7];
  513. status = ds1307->regs[8];
  514. dev_dbg(dev, "%s: %4ph, %3ph, %02x %02x\n", "alarm set (old status)",
  515. &ds1307->regs[0], &ds1307->regs[4], control, status);
  516. /* set ALARM1, using 24 hour and day-of-month modes */
  517. buf[0] = bin2bcd(t->time.tm_sec);
  518. buf[1] = bin2bcd(t->time.tm_min);
  519. buf[2] = bin2bcd(t->time.tm_hour);
  520. buf[3] = bin2bcd(t->time.tm_mday);
  521. /* set ALARM2 to non-garbage */
  522. buf[4] = 0;
  523. buf[5] = 0;
  524. buf[6] = 0;
  525. /* disable alarms */
  526. buf[7] = control & ~(DS1337_BIT_A1IE | DS1337_BIT_A2IE);
  527. buf[8] = status & ~(DS1337_BIT_A1I | DS1337_BIT_A2I);
  528. ret = ds1307->write_block_data(client,
  529. DS1339_REG_ALARM1_SECS, 9, buf);
  530. if (ret < 0) {
  531. dev_err(dev, "can't set alarm time\n");
  532. return ret;
  533. }
  534. /* optionally enable ALARM1 */
  535. if (t->enabled) {
  536. dev_dbg(dev, "alarm IRQ armed\n");
  537. buf[7] |= DS1337_BIT_A1IE; /* only ALARM1 is used */
  538. i2c_smbus_write_byte_data(client, DS1337_REG_CONTROL, buf[7]);
  539. }
  540. return 0;
  541. }
  542. static int ds1307_alarm_irq_enable(struct device *dev, unsigned int enabled)
  543. {
  544. struct i2c_client *client = to_i2c_client(dev);
  545. struct ds1307 *ds1307 = i2c_get_clientdata(client);
  546. int ret;
  547. if (!test_bit(HAS_ALARM, &ds1307->flags))
  548. return -ENOTTY;
  549. ret = i2c_smbus_read_byte_data(client, DS1337_REG_CONTROL);
  550. if (ret < 0)
  551. return ret;
  552. if (enabled)
  553. ret |= DS1337_BIT_A1IE;
  554. else
  555. ret &= ~DS1337_BIT_A1IE;
  556. ret = i2c_smbus_write_byte_data(client, DS1337_REG_CONTROL, ret);
  557. if (ret < 0)
  558. return ret;
  559. return 0;
  560. }
  561. static const struct rtc_class_ops ds13xx_rtc_ops = {
  562. .read_time = ds1307_get_time,
  563. .set_time = ds1307_set_time,
  564. .read_alarm = ds1337_read_alarm,
  565. .set_alarm = ds1337_set_alarm,
  566. .alarm_irq_enable = ds1307_alarm_irq_enable,
  567. };
  568. /*----------------------------------------------------------------------*/
  569. /*
  570. * Alarm support for mcp794xx devices.
  571. */
  572. #define MCP794XX_REG_WEEKDAY 0x3
  573. #define MCP794XX_REG_WEEKDAY_WDAY_MASK 0x7
  574. #define MCP794XX_REG_CONTROL 0x07
  575. # define MCP794XX_BIT_ALM0_EN 0x10
  576. # define MCP794XX_BIT_ALM1_EN 0x20
  577. #define MCP794XX_REG_ALARM0_BASE 0x0a
  578. #define MCP794XX_REG_ALARM0_CTRL 0x0d
  579. #define MCP794XX_REG_ALARM1_BASE 0x11
  580. #define MCP794XX_REG_ALARM1_CTRL 0x14
  581. # define MCP794XX_BIT_ALMX_IF (1 << 3)
  582. # define MCP794XX_BIT_ALMX_C0 (1 << 4)
  583. # define MCP794XX_BIT_ALMX_C1 (1 << 5)
  584. # define MCP794XX_BIT_ALMX_C2 (1 << 6)
  585. # define MCP794XX_BIT_ALMX_POL (1 << 7)
  586. # define MCP794XX_MSK_ALMX_MATCH (MCP794XX_BIT_ALMX_C0 | \
  587. MCP794XX_BIT_ALMX_C1 | \
  588. MCP794XX_BIT_ALMX_C2)
  589. static irqreturn_t mcp794xx_irq(int irq, void *dev_id)
  590. {
  591. struct i2c_client *client = dev_id;
  592. struct ds1307 *ds1307 = i2c_get_clientdata(client);
  593. struct mutex *lock = &ds1307->rtc->ops_lock;
  594. int reg, ret;
  595. mutex_lock(lock);
  596. /* Check and clear alarm 0 interrupt flag. */
  597. reg = i2c_smbus_read_byte_data(client, MCP794XX_REG_ALARM0_CTRL);
  598. if (reg < 0)
  599. goto out;
  600. if (!(reg & MCP794XX_BIT_ALMX_IF))
  601. goto out;
  602. reg &= ~MCP794XX_BIT_ALMX_IF;
  603. ret = i2c_smbus_write_byte_data(client, MCP794XX_REG_ALARM0_CTRL, reg);
  604. if (ret < 0)
  605. goto out;
  606. /* Disable alarm 0. */
  607. reg = i2c_smbus_read_byte_data(client, MCP794XX_REG_CONTROL);
  608. if (reg < 0)
  609. goto out;
  610. reg &= ~MCP794XX_BIT_ALM0_EN;
  611. ret = i2c_smbus_write_byte_data(client, MCP794XX_REG_CONTROL, reg);
  612. if (ret < 0)
  613. goto out;
  614. rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
  615. out:
  616. mutex_unlock(lock);
  617. return IRQ_HANDLED;
  618. }
  619. static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t)
  620. {
  621. struct i2c_client *client = to_i2c_client(dev);
  622. struct ds1307 *ds1307 = i2c_get_clientdata(client);
  623. u8 *regs = ds1307->regs;
  624. int ret;
  625. if (!test_bit(HAS_ALARM, &ds1307->flags))
  626. return -EINVAL;
  627. /* Read control and alarm 0 registers. */
  628. ret = ds1307->read_block_data(client, MCP794XX_REG_CONTROL, 10, regs);
  629. if (ret < 0)
  630. return ret;
  631. t->enabled = !!(regs[0] & MCP794XX_BIT_ALM0_EN);
  632. /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
  633. t->time.tm_sec = bcd2bin(ds1307->regs[3] & 0x7f);
  634. t->time.tm_min = bcd2bin(ds1307->regs[4] & 0x7f);
  635. t->time.tm_hour = bcd2bin(ds1307->regs[5] & 0x3f);
  636. t->time.tm_wday = bcd2bin(ds1307->regs[6] & 0x7) - 1;
  637. t->time.tm_mday = bcd2bin(ds1307->regs[7] & 0x3f);
  638. t->time.tm_mon = bcd2bin(ds1307->regs[8] & 0x1f) - 1;
  639. t->time.tm_year = -1;
  640. t->time.tm_yday = -1;
  641. t->time.tm_isdst = -1;
  642. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
  643. "enabled=%d polarity=%d irq=%d match=%d\n", __func__,
  644. t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  645. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled,
  646. !!(ds1307->regs[6] & MCP794XX_BIT_ALMX_POL),
  647. !!(ds1307->regs[6] & MCP794XX_BIT_ALMX_IF),
  648. (ds1307->regs[6] & MCP794XX_MSK_ALMX_MATCH) >> 4);
  649. return 0;
  650. }
  651. static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t)
  652. {
  653. struct i2c_client *client = to_i2c_client(dev);
  654. struct ds1307 *ds1307 = i2c_get_clientdata(client);
  655. unsigned char *regs = ds1307->regs;
  656. int ret;
  657. if (!test_bit(HAS_ALARM, &ds1307->flags))
  658. return -EINVAL;
  659. dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
  660. "enabled=%d pending=%d\n", __func__,
  661. t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
  662. t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
  663. t->enabled, t->pending);
  664. /* Read control and alarm 0 registers. */
  665. ret = ds1307->read_block_data(client, MCP794XX_REG_CONTROL, 10, regs);
  666. if (ret < 0)
  667. return ret;
  668. /* Set alarm 0, using 24-hour and day-of-month modes. */
  669. regs[3] = bin2bcd(t->time.tm_sec);
  670. regs[4] = bin2bcd(t->time.tm_min);
  671. regs[5] = bin2bcd(t->time.tm_hour);
  672. regs[6] = bin2bcd(t->time.tm_wday + 1);
  673. regs[7] = bin2bcd(t->time.tm_mday);
  674. regs[8] = bin2bcd(t->time.tm_mon + 1);
  675. /* Clear the alarm 0 interrupt flag. */
  676. regs[6] &= ~MCP794XX_BIT_ALMX_IF;
  677. /* Set alarm match: second, minute, hour, day, date, month. */
  678. regs[6] |= MCP794XX_MSK_ALMX_MATCH;
  679. /* Disable interrupt. We will not enable until completely programmed */
  680. regs[0] &= ~MCP794XX_BIT_ALM0_EN;
  681. ret = ds1307->write_block_data(client, MCP794XX_REG_CONTROL, 10, regs);
  682. if (ret < 0)
  683. return ret;
  684. if (!t->enabled)
  685. return 0;
  686. regs[0] |= MCP794XX_BIT_ALM0_EN;
  687. return i2c_smbus_write_byte_data(client, MCP794XX_REG_CONTROL, regs[0]);
  688. }
  689. static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled)
  690. {
  691. struct i2c_client *client = to_i2c_client(dev);
  692. struct ds1307 *ds1307 = i2c_get_clientdata(client);
  693. int reg;
  694. if (!test_bit(HAS_ALARM, &ds1307->flags))
  695. return -EINVAL;
  696. reg = i2c_smbus_read_byte_data(client, MCP794XX_REG_CONTROL);
  697. if (reg < 0)
  698. return reg;
  699. if (enabled)
  700. reg |= MCP794XX_BIT_ALM0_EN;
  701. else
  702. reg &= ~MCP794XX_BIT_ALM0_EN;
  703. return i2c_smbus_write_byte_data(client, MCP794XX_REG_CONTROL, reg);
  704. }
  705. static const struct rtc_class_ops mcp794xx_rtc_ops = {
  706. .read_time = ds1307_get_time,
  707. .set_time = ds1307_set_time,
  708. .read_alarm = mcp794xx_read_alarm,
  709. .set_alarm = mcp794xx_set_alarm,
  710. .alarm_irq_enable = mcp794xx_alarm_irq_enable,
  711. };
  712. /*----------------------------------------------------------------------*/
  713. static ssize_t
  714. ds1307_nvram_read(struct file *filp, struct kobject *kobj,
  715. struct bin_attribute *attr,
  716. char *buf, loff_t off, size_t count)
  717. {
  718. struct i2c_client *client;
  719. struct ds1307 *ds1307;
  720. int result;
  721. client = kobj_to_i2c_client(kobj);
  722. ds1307 = i2c_get_clientdata(client);
  723. result = ds1307->read_block_data(client, ds1307->nvram_offset + off,
  724. count, buf);
  725. if (result < 0)
  726. dev_err(&client->dev, "%s error %d\n", "nvram read", result);
  727. return result;
  728. }
  729. static ssize_t
  730. ds1307_nvram_write(struct file *filp, struct kobject *kobj,
  731. struct bin_attribute *attr,
  732. char *buf, loff_t off, size_t count)
  733. {
  734. struct i2c_client *client;
  735. struct ds1307 *ds1307;
  736. int result;
  737. client = kobj_to_i2c_client(kobj);
  738. ds1307 = i2c_get_clientdata(client);
  739. result = ds1307->write_block_data(client, ds1307->nvram_offset + off,
  740. count, buf);
  741. if (result < 0) {
  742. dev_err(&client->dev, "%s error %d\n", "nvram write", result);
  743. return result;
  744. }
  745. return count;
  746. }
  747. /*----------------------------------------------------------------------*/
  748. static u8 do_trickle_setup_ds1339(struct i2c_client *client,
  749. uint32_t ohms, bool diode)
  750. {
  751. u8 setup = (diode) ? DS1307_TRICKLE_CHARGER_DIODE :
  752. DS1307_TRICKLE_CHARGER_NO_DIODE;
  753. switch (ohms) {
  754. case 250:
  755. setup |= DS1307_TRICKLE_CHARGER_250_OHM;
  756. break;
  757. case 2000:
  758. setup |= DS1307_TRICKLE_CHARGER_2K_OHM;
  759. break;
  760. case 4000:
  761. setup |= DS1307_TRICKLE_CHARGER_4K_OHM;
  762. break;
  763. default:
  764. dev_warn(&client->dev,
  765. "Unsupported ohm value %u in dt\n", ohms);
  766. return 0;
  767. }
  768. return setup;
  769. }
  770. static void ds1307_trickle_init(struct i2c_client *client,
  771. struct chip_desc *chip)
  772. {
  773. uint32_t ohms = 0;
  774. bool diode = true;
  775. if (!chip->do_trickle_setup)
  776. goto out;
  777. if (device_property_read_u32(&client->dev, "trickle-resistor-ohms", &ohms))
  778. goto out;
  779. if (device_property_read_bool(&client->dev, "trickle-diode-disable"))
  780. diode = false;
  781. chip->trickle_charger_setup = chip->do_trickle_setup(client,
  782. ohms, diode);
  783. out:
  784. return;
  785. }
  786. /*----------------------------------------------------------------------*/
  787. #ifdef CONFIG_RTC_DRV_DS1307_HWMON
  788. /*
  789. * Temperature sensor support for ds3231 devices.
  790. */
  791. #define DS3231_REG_TEMPERATURE 0x11
  792. /*
  793. * A user-initiated temperature conversion is not started by this function,
  794. * so the temperature is updated once every 64 seconds.
  795. */
  796. static int ds3231_hwmon_read_temp(struct device *dev, s32 *mC)
  797. {
  798. struct ds1307 *ds1307 = dev_get_drvdata(dev);
  799. u8 temp_buf[2];
  800. s16 temp;
  801. int ret;
  802. ret = ds1307->read_block_data(ds1307->client, DS3231_REG_TEMPERATURE,
  803. sizeof(temp_buf), temp_buf);
  804. if (ret < 0)
  805. return ret;
  806. if (ret != sizeof(temp_buf))
  807. return -EIO;
  808. /*
  809. * Temperature is represented as a 10-bit code with a resolution of
  810. * 0.25 degree celsius and encoded in two's complement format.
  811. */
  812. temp = (temp_buf[0] << 8) | temp_buf[1];
  813. temp >>= 6;
  814. *mC = temp * 250;
  815. return 0;
  816. }
  817. static ssize_t ds3231_hwmon_show_temp(struct device *dev,
  818. struct device_attribute *attr, char *buf)
  819. {
  820. int ret;
  821. s32 temp;
  822. ret = ds3231_hwmon_read_temp(dev, &temp);
  823. if (ret)
  824. return ret;
  825. return sprintf(buf, "%d\n", temp);
  826. }
  827. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, ds3231_hwmon_show_temp,
  828. NULL, 0);
  829. static struct attribute *ds3231_hwmon_attrs[] = {
  830. &sensor_dev_attr_temp1_input.dev_attr.attr,
  831. NULL,
  832. };
  833. ATTRIBUTE_GROUPS(ds3231_hwmon);
  834. static void ds1307_hwmon_register(struct ds1307 *ds1307)
  835. {
  836. struct device *dev;
  837. if (ds1307->type != ds_3231)
  838. return;
  839. dev = devm_hwmon_device_register_with_groups(&ds1307->client->dev,
  840. ds1307->client->name,
  841. ds1307, ds3231_hwmon_groups);
  842. if (IS_ERR(dev)) {
  843. dev_warn(&ds1307->client->dev,
  844. "unable to register hwmon device %ld\n", PTR_ERR(dev));
  845. }
  846. }
  847. #else
  848. static void ds1307_hwmon_register(struct ds1307 *ds1307)
  849. {
  850. }
  851. #endif /* CONFIG_RTC_DRV_DS1307_HWMON */
  852. /*----------------------------------------------------------------------*/
  853. /*
  854. * Square-wave output support for DS3231
  855. * Datasheet: https://datasheets.maximintegrated.com/en/ds/DS3231.pdf
  856. */
  857. #ifdef CONFIG_COMMON_CLK
  858. enum {
  859. DS3231_CLK_SQW = 0,
  860. DS3231_CLK_32KHZ,
  861. };
  862. #define clk_sqw_to_ds1307(clk) \
  863. container_of(clk, struct ds1307, clks[DS3231_CLK_SQW])
  864. #define clk_32khz_to_ds1307(clk) \
  865. container_of(clk, struct ds1307, clks[DS3231_CLK_32KHZ])
  866. static int ds3231_clk_sqw_rates[] = {
  867. 1,
  868. 1024,
  869. 4096,
  870. 8192,
  871. };
  872. static int ds1337_write_control(struct ds1307 *ds1307, u8 mask, u8 value)
  873. {
  874. struct i2c_client *client = ds1307->client;
  875. struct mutex *lock = &ds1307->rtc->ops_lock;
  876. int control;
  877. int ret;
  878. mutex_lock(lock);
  879. control = i2c_smbus_read_byte_data(client, DS1337_REG_CONTROL);
  880. if (control < 0) {
  881. ret = control;
  882. goto out;
  883. }
  884. control &= ~mask;
  885. control |= value;
  886. ret = i2c_smbus_write_byte_data(client, DS1337_REG_CONTROL, control);
  887. out:
  888. mutex_unlock(lock);
  889. return ret;
  890. }
  891. static unsigned long ds3231_clk_sqw_recalc_rate(struct clk_hw *hw,
  892. unsigned long parent_rate)
  893. {
  894. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  895. int control;
  896. int rate_sel = 0;
  897. control = i2c_smbus_read_byte_data(ds1307->client, DS1337_REG_CONTROL);
  898. if (control < 0)
  899. return control;
  900. if (control & DS1337_BIT_RS1)
  901. rate_sel += 1;
  902. if (control & DS1337_BIT_RS2)
  903. rate_sel += 2;
  904. return ds3231_clk_sqw_rates[rate_sel];
  905. }
  906. static long ds3231_clk_sqw_round_rate(struct clk_hw *hw, unsigned long rate,
  907. unsigned long *prate)
  908. {
  909. int i;
  910. for (i = ARRAY_SIZE(ds3231_clk_sqw_rates) - 1; i >= 0; i--) {
  911. if (ds3231_clk_sqw_rates[i] <= rate)
  912. return ds3231_clk_sqw_rates[i];
  913. }
  914. return 0;
  915. }
  916. static int ds3231_clk_sqw_set_rate(struct clk_hw *hw, unsigned long rate,
  917. unsigned long parent_rate)
  918. {
  919. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  920. int control = 0;
  921. int rate_sel;
  922. for (rate_sel = 0; rate_sel < ARRAY_SIZE(ds3231_clk_sqw_rates);
  923. rate_sel++) {
  924. if (ds3231_clk_sqw_rates[rate_sel] == rate)
  925. break;
  926. }
  927. if (rate_sel == ARRAY_SIZE(ds3231_clk_sqw_rates))
  928. return -EINVAL;
  929. if (rate_sel & 1)
  930. control |= DS1337_BIT_RS1;
  931. if (rate_sel & 2)
  932. control |= DS1337_BIT_RS2;
  933. return ds1337_write_control(ds1307, DS1337_BIT_RS1 | DS1337_BIT_RS2,
  934. control);
  935. }
  936. static int ds3231_clk_sqw_prepare(struct clk_hw *hw)
  937. {
  938. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  939. return ds1337_write_control(ds1307, DS1337_BIT_INTCN, 0);
  940. }
  941. static void ds3231_clk_sqw_unprepare(struct clk_hw *hw)
  942. {
  943. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  944. ds1337_write_control(ds1307, DS1337_BIT_INTCN, DS1337_BIT_INTCN);
  945. }
  946. static int ds3231_clk_sqw_is_prepared(struct clk_hw *hw)
  947. {
  948. struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
  949. int control;
  950. control = i2c_smbus_read_byte_data(ds1307->client, DS1337_REG_CONTROL);
  951. if (control < 0)
  952. return control;
  953. return !(control & DS1337_BIT_INTCN);
  954. }
  955. static const struct clk_ops ds3231_clk_sqw_ops = {
  956. .prepare = ds3231_clk_sqw_prepare,
  957. .unprepare = ds3231_clk_sqw_unprepare,
  958. .is_prepared = ds3231_clk_sqw_is_prepared,
  959. .recalc_rate = ds3231_clk_sqw_recalc_rate,
  960. .round_rate = ds3231_clk_sqw_round_rate,
  961. .set_rate = ds3231_clk_sqw_set_rate,
  962. };
  963. static unsigned long ds3231_clk_32khz_recalc_rate(struct clk_hw *hw,
  964. unsigned long parent_rate)
  965. {
  966. return 32768;
  967. }
  968. static int ds3231_clk_32khz_control(struct ds1307 *ds1307, bool enable)
  969. {
  970. struct i2c_client *client = ds1307->client;
  971. struct mutex *lock = &ds1307->rtc->ops_lock;
  972. int status;
  973. int ret;
  974. mutex_lock(lock);
  975. status = i2c_smbus_read_byte_data(client, DS1337_REG_STATUS);
  976. if (status < 0) {
  977. ret = status;
  978. goto out;
  979. }
  980. if (enable)
  981. status |= DS3231_BIT_EN32KHZ;
  982. else
  983. status &= ~DS3231_BIT_EN32KHZ;
  984. ret = i2c_smbus_write_byte_data(client, DS1337_REG_STATUS, status);
  985. out:
  986. mutex_unlock(lock);
  987. return ret;
  988. }
  989. static int ds3231_clk_32khz_prepare(struct clk_hw *hw)
  990. {
  991. struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
  992. return ds3231_clk_32khz_control(ds1307, true);
  993. }
  994. static void ds3231_clk_32khz_unprepare(struct clk_hw *hw)
  995. {
  996. struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
  997. ds3231_clk_32khz_control(ds1307, false);
  998. }
  999. static int ds3231_clk_32khz_is_prepared(struct clk_hw *hw)
  1000. {
  1001. struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
  1002. int status;
  1003. status = i2c_smbus_read_byte_data(ds1307->client, DS1337_REG_STATUS);
  1004. if (status < 0)
  1005. return status;
  1006. return !!(status & DS3231_BIT_EN32KHZ);
  1007. }
  1008. static const struct clk_ops ds3231_clk_32khz_ops = {
  1009. .prepare = ds3231_clk_32khz_prepare,
  1010. .unprepare = ds3231_clk_32khz_unprepare,
  1011. .is_prepared = ds3231_clk_32khz_is_prepared,
  1012. .recalc_rate = ds3231_clk_32khz_recalc_rate,
  1013. };
  1014. static struct clk_init_data ds3231_clks_init[] = {
  1015. [DS3231_CLK_SQW] = {
  1016. .name = "ds3231_clk_sqw",
  1017. .ops = &ds3231_clk_sqw_ops,
  1018. },
  1019. [DS3231_CLK_32KHZ] = {
  1020. .name = "ds3231_clk_32khz",
  1021. .ops = &ds3231_clk_32khz_ops,
  1022. },
  1023. };
  1024. static int ds3231_clks_register(struct ds1307 *ds1307)
  1025. {
  1026. struct i2c_client *client = ds1307->client;
  1027. struct device_node *node = client->dev.of_node;
  1028. struct clk_onecell_data *onecell;
  1029. int i;
  1030. onecell = devm_kzalloc(&client->dev, sizeof(*onecell), GFP_KERNEL);
  1031. if (!onecell)
  1032. return -ENOMEM;
  1033. onecell->clk_num = ARRAY_SIZE(ds3231_clks_init);
  1034. onecell->clks = devm_kcalloc(&client->dev, onecell->clk_num,
  1035. sizeof(onecell->clks[0]), GFP_KERNEL);
  1036. if (!onecell->clks)
  1037. return -ENOMEM;
  1038. for (i = 0; i < ARRAY_SIZE(ds3231_clks_init); i++) {
  1039. struct clk_init_data init = ds3231_clks_init[i];
  1040. /*
  1041. * Interrupt signal due to alarm conditions and square-wave
  1042. * output share same pin, so don't initialize both.
  1043. */
  1044. if (i == DS3231_CLK_SQW && test_bit(HAS_ALARM, &ds1307->flags))
  1045. continue;
  1046. /* optional override of the clockname */
  1047. of_property_read_string_index(node, "clock-output-names", i,
  1048. &init.name);
  1049. ds1307->clks[i].init = &init;
  1050. onecell->clks[i] = devm_clk_register(&client->dev,
  1051. &ds1307->clks[i]);
  1052. if (IS_ERR(onecell->clks[i]))
  1053. return PTR_ERR(onecell->clks[i]);
  1054. }
  1055. if (!node)
  1056. return 0;
  1057. of_clk_add_provider(node, of_clk_src_onecell_get, onecell);
  1058. return 0;
  1059. }
  1060. static void ds1307_clks_register(struct ds1307 *ds1307)
  1061. {
  1062. int ret;
  1063. if (ds1307->type != ds_3231)
  1064. return;
  1065. ret = ds3231_clks_register(ds1307);
  1066. if (ret) {
  1067. dev_warn(&ds1307->client->dev,
  1068. "unable to register clock device %d\n", ret);
  1069. }
  1070. }
  1071. #else
  1072. static void ds1307_clks_register(struct ds1307 *ds1307)
  1073. {
  1074. }
  1075. #endif /* CONFIG_COMMON_CLK */
  1076. static int ds1307_probe(struct i2c_client *client,
  1077. const struct i2c_device_id *id)
  1078. {
  1079. struct ds1307 *ds1307;
  1080. int err = -ENODEV;
  1081. int tmp, wday;
  1082. struct chip_desc *chip;
  1083. struct i2c_adapter *adapter = to_i2c_adapter(client->dev.parent);
  1084. bool want_irq = false;
  1085. bool ds1307_can_wakeup_device = false;
  1086. unsigned char *buf;
  1087. struct ds1307_platform_data *pdata = dev_get_platdata(&client->dev);
  1088. struct rtc_time tm;
  1089. unsigned long timestamp;
  1090. irq_handler_t irq_handler = ds1307_irq;
  1091. static const int bbsqi_bitpos[] = {
  1092. [ds_1337] = 0,
  1093. [ds_1339] = DS1339_BIT_BBSQI,
  1094. [ds_3231] = DS3231_BIT_BBSQW,
  1095. };
  1096. const struct rtc_class_ops *rtc_ops = &ds13xx_rtc_ops;
  1097. if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA)
  1098. && !i2c_check_functionality(adapter, I2C_FUNC_SMBUS_I2C_BLOCK))
  1099. return -EIO;
  1100. ds1307 = devm_kzalloc(&client->dev, sizeof(struct ds1307), GFP_KERNEL);
  1101. if (!ds1307)
  1102. return -ENOMEM;
  1103. i2c_set_clientdata(client, ds1307);
  1104. ds1307->client = client;
  1105. if (id) {
  1106. chip = &chips[id->driver_data];
  1107. ds1307->type = id->driver_data;
  1108. } else {
  1109. const struct acpi_device_id *acpi_id;
  1110. acpi_id = acpi_match_device(ACPI_PTR(ds1307_acpi_ids),
  1111. &client->dev);
  1112. if (!acpi_id)
  1113. return -ENODEV;
  1114. chip = &chips[acpi_id->driver_data];
  1115. ds1307->type = acpi_id->driver_data;
  1116. }
  1117. if (!pdata)
  1118. ds1307_trickle_init(client, chip);
  1119. else if (pdata->trickle_charger_setup)
  1120. chip->trickle_charger_setup = pdata->trickle_charger_setup;
  1121. if (chip->trickle_charger_setup && chip->trickle_charger_reg) {
  1122. dev_dbg(&client->dev, "writing trickle charger info 0x%x to 0x%x\n",
  1123. DS13XX_TRICKLE_CHARGER_MAGIC | chip->trickle_charger_setup,
  1124. chip->trickle_charger_reg);
  1125. i2c_smbus_write_byte_data(client, chip->trickle_charger_reg,
  1126. DS13XX_TRICKLE_CHARGER_MAGIC |
  1127. chip->trickle_charger_setup);
  1128. }
  1129. buf = ds1307->regs;
  1130. if (i2c_check_functionality(adapter, I2C_FUNC_SMBUS_I2C_BLOCK)) {
  1131. ds1307->read_block_data = ds1307_native_smbus_read_block_data;
  1132. ds1307->write_block_data = ds1307_native_smbus_write_block_data;
  1133. } else {
  1134. ds1307->read_block_data = ds1307_read_block_data;
  1135. ds1307->write_block_data = ds1307_write_block_data;
  1136. }
  1137. #ifdef CONFIG_OF
  1138. /*
  1139. * For devices with no IRQ directly connected to the SoC, the RTC chip
  1140. * can be forced as a wakeup source by stating that explicitly in
  1141. * the device's .dts file using the "wakeup-source" boolean property.
  1142. * If the "wakeup-source" property is set, don't request an IRQ.
  1143. * This will guarantee the 'wakealarm' sysfs entry is available on the device,
  1144. * if supported by the RTC.
  1145. */
  1146. if (of_property_read_bool(client->dev.of_node, "wakeup-source")) {
  1147. ds1307_can_wakeup_device = true;
  1148. }
  1149. /* Intersil ISL12057 DT backward compatibility */
  1150. if (of_property_read_bool(client->dev.of_node,
  1151. "isil,irq2-can-wakeup-machine")) {
  1152. ds1307_can_wakeup_device = true;
  1153. }
  1154. #endif
  1155. switch (ds1307->type) {
  1156. case ds_1337:
  1157. case ds_1339:
  1158. case ds_3231:
  1159. /* get registers that the "rtc" read below won't read... */
  1160. tmp = ds1307->read_block_data(ds1307->client,
  1161. DS1337_REG_CONTROL, 2, buf);
  1162. if (tmp != 2) {
  1163. dev_dbg(&client->dev, "read error %d\n", tmp);
  1164. err = -EIO;
  1165. goto exit;
  1166. }
  1167. /* oscillator off? turn it on, so clock can tick. */
  1168. if (ds1307->regs[0] & DS1337_BIT_nEOSC)
  1169. ds1307->regs[0] &= ~DS1337_BIT_nEOSC;
  1170. /*
  1171. * Using IRQ or defined as wakeup-source?
  1172. * Disable the square wave and both alarms.
  1173. * For some variants, be sure alarms can trigger when we're
  1174. * running on Vbackup (BBSQI/BBSQW)
  1175. */
  1176. if (chip->alarm && (ds1307->client->irq > 0 ||
  1177. ds1307_can_wakeup_device)) {
  1178. ds1307->regs[0] |= DS1337_BIT_INTCN
  1179. | bbsqi_bitpos[ds1307->type];
  1180. ds1307->regs[0] &= ~(DS1337_BIT_A2IE | DS1337_BIT_A1IE);
  1181. want_irq = true;
  1182. }
  1183. i2c_smbus_write_byte_data(client, DS1337_REG_CONTROL,
  1184. ds1307->regs[0]);
  1185. /* oscillator fault? clear flag, and warn */
  1186. if (ds1307->regs[1] & DS1337_BIT_OSF) {
  1187. i2c_smbus_write_byte_data(client, DS1337_REG_STATUS,
  1188. ds1307->regs[1] & ~DS1337_BIT_OSF);
  1189. dev_warn(&client->dev, "SET TIME!\n");
  1190. }
  1191. break;
  1192. case rx_8025:
  1193. tmp = i2c_smbus_read_i2c_block_data(ds1307->client,
  1194. RX8025_REG_CTRL1 << 4 | 0x08, 2, buf);
  1195. if (tmp != 2) {
  1196. dev_dbg(&client->dev, "read error %d\n", tmp);
  1197. err = -EIO;
  1198. goto exit;
  1199. }
  1200. /* oscillator off? turn it on, so clock can tick. */
  1201. if (!(ds1307->regs[1] & RX8025_BIT_XST)) {
  1202. ds1307->regs[1] |= RX8025_BIT_XST;
  1203. i2c_smbus_write_byte_data(client,
  1204. RX8025_REG_CTRL2 << 4 | 0x08,
  1205. ds1307->regs[1]);
  1206. dev_warn(&client->dev,
  1207. "oscillator stop detected - SET TIME!\n");
  1208. }
  1209. if (ds1307->regs[1] & RX8025_BIT_PON) {
  1210. ds1307->regs[1] &= ~RX8025_BIT_PON;
  1211. i2c_smbus_write_byte_data(client,
  1212. RX8025_REG_CTRL2 << 4 | 0x08,
  1213. ds1307->regs[1]);
  1214. dev_warn(&client->dev, "power-on detected\n");
  1215. }
  1216. if (ds1307->regs[1] & RX8025_BIT_VDET) {
  1217. ds1307->regs[1] &= ~RX8025_BIT_VDET;
  1218. i2c_smbus_write_byte_data(client,
  1219. RX8025_REG_CTRL2 << 4 | 0x08,
  1220. ds1307->regs[1]);
  1221. dev_warn(&client->dev, "voltage drop detected\n");
  1222. }
  1223. /* make sure we are running in 24hour mode */
  1224. if (!(ds1307->regs[0] & RX8025_BIT_2412)) {
  1225. u8 hour;
  1226. /* switch to 24 hour mode */
  1227. i2c_smbus_write_byte_data(client,
  1228. RX8025_REG_CTRL1 << 4 | 0x08,
  1229. ds1307->regs[0] |
  1230. RX8025_BIT_2412);
  1231. tmp = i2c_smbus_read_i2c_block_data(ds1307->client,
  1232. RX8025_REG_CTRL1 << 4 | 0x08, 2, buf);
  1233. if (tmp != 2) {
  1234. dev_dbg(&client->dev, "read error %d\n", tmp);
  1235. err = -EIO;
  1236. goto exit;
  1237. }
  1238. /* correct hour */
  1239. hour = bcd2bin(ds1307->regs[DS1307_REG_HOUR]);
  1240. if (hour == 12)
  1241. hour = 0;
  1242. if (ds1307->regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
  1243. hour += 12;
  1244. i2c_smbus_write_byte_data(client,
  1245. DS1307_REG_HOUR << 4 | 0x08,
  1246. hour);
  1247. }
  1248. break;
  1249. case ds_1388:
  1250. ds1307->offset = 1; /* Seconds starts at 1 */
  1251. break;
  1252. case mcp794xx:
  1253. rtc_ops = &mcp794xx_rtc_ops;
  1254. if (ds1307->client->irq > 0 && chip->alarm) {
  1255. irq_handler = mcp794xx_irq;
  1256. want_irq = true;
  1257. }
  1258. break;
  1259. default:
  1260. break;
  1261. }
  1262. read_rtc:
  1263. /* read RTC registers */
  1264. tmp = ds1307->read_block_data(ds1307->client, ds1307->offset, 8, buf);
  1265. if (tmp != 8) {
  1266. dev_dbg(&client->dev, "read error %d\n", tmp);
  1267. err = -EIO;
  1268. goto exit;
  1269. }
  1270. /*
  1271. * minimal sanity checking; some chips (like DS1340) don't
  1272. * specify the extra bits as must-be-zero, but there are
  1273. * still a few values that are clearly out-of-range.
  1274. */
  1275. tmp = ds1307->regs[DS1307_REG_SECS];
  1276. switch (ds1307->type) {
  1277. case ds_1307:
  1278. case m41t00:
  1279. /* clock halted? turn it on, so clock can tick. */
  1280. if (tmp & DS1307_BIT_CH) {
  1281. i2c_smbus_write_byte_data(client, DS1307_REG_SECS, 0);
  1282. dev_warn(&client->dev, "SET TIME!\n");
  1283. goto read_rtc;
  1284. }
  1285. break;
  1286. case ds_1338:
  1287. /* clock halted? turn it on, so clock can tick. */
  1288. if (tmp & DS1307_BIT_CH)
  1289. i2c_smbus_write_byte_data(client, DS1307_REG_SECS, 0);
  1290. /* oscillator fault? clear flag, and warn */
  1291. if (ds1307->regs[DS1307_REG_CONTROL] & DS1338_BIT_OSF) {
  1292. i2c_smbus_write_byte_data(client, DS1307_REG_CONTROL,
  1293. ds1307->regs[DS1307_REG_CONTROL]
  1294. & ~DS1338_BIT_OSF);
  1295. dev_warn(&client->dev, "SET TIME!\n");
  1296. goto read_rtc;
  1297. }
  1298. break;
  1299. case ds_1340:
  1300. /* clock halted? turn it on, so clock can tick. */
  1301. if (tmp & DS1340_BIT_nEOSC)
  1302. i2c_smbus_write_byte_data(client, DS1307_REG_SECS, 0);
  1303. tmp = i2c_smbus_read_byte_data(client, DS1340_REG_FLAG);
  1304. if (tmp < 0) {
  1305. dev_dbg(&client->dev, "read error %d\n", tmp);
  1306. err = -EIO;
  1307. goto exit;
  1308. }
  1309. /* oscillator fault? clear flag, and warn */
  1310. if (tmp & DS1340_BIT_OSF) {
  1311. i2c_smbus_write_byte_data(client, DS1340_REG_FLAG, 0);
  1312. dev_warn(&client->dev, "SET TIME!\n");
  1313. }
  1314. break;
  1315. case mcp794xx:
  1316. /* make sure that the backup battery is enabled */
  1317. if (!(ds1307->regs[DS1307_REG_WDAY] & MCP794XX_BIT_VBATEN)) {
  1318. i2c_smbus_write_byte_data(client, DS1307_REG_WDAY,
  1319. ds1307->regs[DS1307_REG_WDAY]
  1320. | MCP794XX_BIT_VBATEN);
  1321. }
  1322. /* clock halted? turn it on, so clock can tick. */
  1323. if (!(tmp & MCP794XX_BIT_ST)) {
  1324. i2c_smbus_write_byte_data(client, DS1307_REG_SECS,
  1325. MCP794XX_BIT_ST);
  1326. dev_warn(&client->dev, "SET TIME!\n");
  1327. goto read_rtc;
  1328. }
  1329. break;
  1330. default:
  1331. break;
  1332. }
  1333. tmp = ds1307->regs[DS1307_REG_HOUR];
  1334. switch (ds1307->type) {
  1335. case ds_1340:
  1336. case m41t00:
  1337. /*
  1338. * NOTE: ignores century bits; fix before deploying
  1339. * systems that will run through year 2100.
  1340. */
  1341. break;
  1342. case rx_8025:
  1343. break;
  1344. default:
  1345. if (!(tmp & DS1307_BIT_12HR))
  1346. break;
  1347. /*
  1348. * Be sure we're in 24 hour mode. Multi-master systems
  1349. * take note...
  1350. */
  1351. tmp = bcd2bin(tmp & 0x1f);
  1352. if (tmp == 12)
  1353. tmp = 0;
  1354. if (ds1307->regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
  1355. tmp += 12;
  1356. i2c_smbus_write_byte_data(client,
  1357. ds1307->offset + DS1307_REG_HOUR,
  1358. bin2bcd(tmp));
  1359. }
  1360. /*
  1361. * Some IPs have weekday reset value = 0x1 which might not correct
  1362. * hence compute the wday using the current date/month/year values
  1363. */
  1364. ds1307_get_time(&client->dev, &tm);
  1365. wday = tm.tm_wday;
  1366. timestamp = rtc_tm_to_time64(&tm);
  1367. rtc_time64_to_tm(timestamp, &tm);
  1368. /*
  1369. * Check if reset wday is different from the computed wday
  1370. * If different then set the wday which we computed using
  1371. * timestamp
  1372. */
  1373. if (wday != tm.tm_wday) {
  1374. wday = i2c_smbus_read_byte_data(client, MCP794XX_REG_WEEKDAY);
  1375. wday = wday & ~MCP794XX_REG_WEEKDAY_WDAY_MASK;
  1376. wday = wday | (tm.tm_wday + 1);
  1377. i2c_smbus_write_byte_data(client, MCP794XX_REG_WEEKDAY, wday);
  1378. }
  1379. if (want_irq) {
  1380. device_set_wakeup_capable(&client->dev, true);
  1381. set_bit(HAS_ALARM, &ds1307->flags);
  1382. }
  1383. ds1307->rtc = devm_rtc_device_register(&client->dev, client->name,
  1384. rtc_ops, THIS_MODULE);
  1385. if (IS_ERR(ds1307->rtc)) {
  1386. return PTR_ERR(ds1307->rtc);
  1387. }
  1388. if (ds1307_can_wakeup_device && ds1307->client->irq <= 0) {
  1389. /* Disable request for an IRQ */
  1390. want_irq = false;
  1391. dev_info(&client->dev, "'wakeup-source' is set, request for an IRQ is disabled!\n");
  1392. /* We cannot support UIE mode if we do not have an IRQ line */
  1393. ds1307->rtc->uie_unsupported = 1;
  1394. }
  1395. if (want_irq) {
  1396. err = devm_request_threaded_irq(&client->dev,
  1397. client->irq, NULL, irq_handler,
  1398. IRQF_SHARED | IRQF_ONESHOT,
  1399. ds1307->rtc->name, client);
  1400. if (err) {
  1401. client->irq = 0;
  1402. device_set_wakeup_capable(&client->dev, false);
  1403. clear_bit(HAS_ALARM, &ds1307->flags);
  1404. dev_err(&client->dev, "unable to request IRQ!\n");
  1405. } else
  1406. dev_dbg(&client->dev, "got IRQ %d\n", client->irq);
  1407. }
  1408. if (chip->nvram_size) {
  1409. ds1307->nvram = devm_kzalloc(&client->dev,
  1410. sizeof(struct bin_attribute),
  1411. GFP_KERNEL);
  1412. if (!ds1307->nvram) {
  1413. dev_err(&client->dev, "cannot allocate memory for nvram sysfs\n");
  1414. } else {
  1415. ds1307->nvram->attr.name = "nvram";
  1416. ds1307->nvram->attr.mode = S_IRUGO | S_IWUSR;
  1417. sysfs_bin_attr_init(ds1307->nvram);
  1418. ds1307->nvram->read = ds1307_nvram_read;
  1419. ds1307->nvram->write = ds1307_nvram_write;
  1420. ds1307->nvram->size = chip->nvram_size;
  1421. ds1307->nvram_offset = chip->nvram_offset;
  1422. err = sysfs_create_bin_file(&client->dev.kobj,
  1423. ds1307->nvram);
  1424. if (err) {
  1425. dev_err(&client->dev,
  1426. "unable to create sysfs file: %s\n",
  1427. ds1307->nvram->attr.name);
  1428. } else {
  1429. set_bit(HAS_NVRAM, &ds1307->flags);
  1430. dev_info(&client->dev, "%zu bytes nvram\n",
  1431. ds1307->nvram->size);
  1432. }
  1433. }
  1434. }
  1435. ds1307_hwmon_register(ds1307);
  1436. ds1307_clks_register(ds1307);
  1437. return 0;
  1438. exit:
  1439. return err;
  1440. }
  1441. static int ds1307_remove(struct i2c_client *client)
  1442. {
  1443. struct ds1307 *ds1307 = i2c_get_clientdata(client);
  1444. if (test_and_clear_bit(HAS_NVRAM, &ds1307->flags))
  1445. sysfs_remove_bin_file(&client->dev.kobj, ds1307->nvram);
  1446. return 0;
  1447. }
  1448. static struct i2c_driver ds1307_driver = {
  1449. .driver = {
  1450. .name = "rtc-ds1307",
  1451. .acpi_match_table = ACPI_PTR(ds1307_acpi_ids),
  1452. },
  1453. .probe = ds1307_probe,
  1454. .remove = ds1307_remove,
  1455. .id_table = ds1307_id,
  1456. };
  1457. module_i2c_driver(ds1307_driver);
  1458. MODULE_DESCRIPTION("RTC driver for DS1307 and similar chips");
  1459. MODULE_LICENSE("GPL");