pinctrl-amd.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853
  1. /*
  2. * GPIO driver for AMD
  3. *
  4. * Copyright (c) 2014,2015 AMD Corporation.
  5. * Authors: Ken Xue <Ken.Xue@amd.com>
  6. * Wu, Jeff <Jeff.Wu@amd.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2, as published by the Free Software Foundation.
  11. */
  12. #include <linux/err.h>
  13. #include <linux/bug.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/spinlock.h>
  17. #include <linux/compiler.h>
  18. #include <linux/types.h>
  19. #include <linux/errno.h>
  20. #include <linux/log2.h>
  21. #include <linux/io.h>
  22. #include <linux/gpio.h>
  23. #include <linux/slab.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/mutex.h>
  26. #include <linux/acpi.h>
  27. #include <linux/seq_file.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/list.h>
  30. #include <linux/bitops.h>
  31. #include <linux/pinctrl/pinconf.h>
  32. #include <linux/pinctrl/pinconf-generic.h>
  33. #include "pinctrl-utils.h"
  34. #include "pinctrl-amd.h"
  35. static int amd_gpio_direction_input(struct gpio_chip *gc, unsigned offset)
  36. {
  37. unsigned long flags;
  38. u32 pin_reg;
  39. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  40. spin_lock_irqsave(&gpio_dev->lock, flags);
  41. pin_reg = readl(gpio_dev->base + offset * 4);
  42. pin_reg &= ~BIT(OUTPUT_ENABLE_OFF);
  43. writel(pin_reg, gpio_dev->base + offset * 4);
  44. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  45. return 0;
  46. }
  47. static int amd_gpio_direction_output(struct gpio_chip *gc, unsigned offset,
  48. int value)
  49. {
  50. u32 pin_reg;
  51. unsigned long flags;
  52. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  53. spin_lock_irqsave(&gpio_dev->lock, flags);
  54. pin_reg = readl(gpio_dev->base + offset * 4);
  55. pin_reg |= BIT(OUTPUT_ENABLE_OFF);
  56. if (value)
  57. pin_reg |= BIT(OUTPUT_VALUE_OFF);
  58. else
  59. pin_reg &= ~BIT(OUTPUT_VALUE_OFF);
  60. writel(pin_reg, gpio_dev->base + offset * 4);
  61. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  62. return 0;
  63. }
  64. static int amd_gpio_get_value(struct gpio_chip *gc, unsigned offset)
  65. {
  66. u32 pin_reg;
  67. unsigned long flags;
  68. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  69. spin_lock_irqsave(&gpio_dev->lock, flags);
  70. pin_reg = readl(gpio_dev->base + offset * 4);
  71. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  72. return !!(pin_reg & BIT(PIN_STS_OFF));
  73. }
  74. static void amd_gpio_set_value(struct gpio_chip *gc, unsigned offset, int value)
  75. {
  76. u32 pin_reg;
  77. unsigned long flags;
  78. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  79. spin_lock_irqsave(&gpio_dev->lock, flags);
  80. pin_reg = readl(gpio_dev->base + offset * 4);
  81. if (value)
  82. pin_reg |= BIT(OUTPUT_VALUE_OFF);
  83. else
  84. pin_reg &= ~BIT(OUTPUT_VALUE_OFF);
  85. writel(pin_reg, gpio_dev->base + offset * 4);
  86. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  87. }
  88. static int amd_gpio_set_debounce(struct gpio_chip *gc, unsigned offset,
  89. unsigned debounce)
  90. {
  91. u32 time;
  92. u32 pin_reg;
  93. int ret = 0;
  94. unsigned long flags;
  95. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  96. spin_lock_irqsave(&gpio_dev->lock, flags);
  97. pin_reg = readl(gpio_dev->base + offset * 4);
  98. if (debounce) {
  99. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  100. pin_reg &= ~DB_TMR_OUT_MASK;
  101. /*
  102. Debounce Debounce Timer Max
  103. TmrLarge TmrOutUnit Unit Debounce
  104. Time
  105. 0 0 61 usec (2 RtcClk) 976 usec
  106. 0 1 244 usec (8 RtcClk) 3.9 msec
  107. 1 0 15.6 msec (512 RtcClk) 250 msec
  108. 1 1 62.5 msec (2048 RtcClk) 1 sec
  109. */
  110. if (debounce < 61) {
  111. pin_reg |= 1;
  112. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  113. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  114. } else if (debounce < 976) {
  115. time = debounce / 61;
  116. pin_reg |= time & DB_TMR_OUT_MASK;
  117. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  118. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  119. } else if (debounce < 3900) {
  120. time = debounce / 244;
  121. pin_reg |= time & DB_TMR_OUT_MASK;
  122. pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
  123. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  124. } else if (debounce < 250000) {
  125. time = debounce / 15600;
  126. pin_reg |= time & DB_TMR_OUT_MASK;
  127. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  128. pin_reg |= BIT(DB_TMR_LARGE_OFF);
  129. } else if (debounce < 1000000) {
  130. time = debounce / 62500;
  131. pin_reg |= time & DB_TMR_OUT_MASK;
  132. pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
  133. pin_reg |= BIT(DB_TMR_LARGE_OFF);
  134. } else {
  135. pin_reg &= ~DB_CNTRl_MASK;
  136. ret = -EINVAL;
  137. }
  138. } else {
  139. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  140. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  141. pin_reg &= ~DB_TMR_OUT_MASK;
  142. pin_reg &= ~DB_CNTRl_MASK;
  143. }
  144. writel(pin_reg, gpio_dev->base + offset * 4);
  145. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  146. return ret;
  147. }
  148. #ifdef CONFIG_DEBUG_FS
  149. static void amd_gpio_dbg_show(struct seq_file *s, struct gpio_chip *gc)
  150. {
  151. u32 pin_reg;
  152. unsigned long flags;
  153. unsigned int bank, i, pin_num;
  154. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  155. char *level_trig;
  156. char *active_level;
  157. char *interrupt_enable;
  158. char *interrupt_mask;
  159. char *wake_cntrl0;
  160. char *wake_cntrl1;
  161. char *wake_cntrl2;
  162. char *pin_sts;
  163. char *pull_up_sel;
  164. char *pull_up_enable;
  165. char *pull_down_enable;
  166. char *output_value;
  167. char *output_enable;
  168. for (bank = 0; bank < AMD_GPIO_TOTAL_BANKS; bank++) {
  169. seq_printf(s, "GPIO bank%d\t", bank);
  170. switch (bank) {
  171. case 0:
  172. i = 0;
  173. pin_num = AMD_GPIO_PINS_BANK0;
  174. break;
  175. case 1:
  176. i = 64;
  177. pin_num = AMD_GPIO_PINS_BANK1 + i;
  178. break;
  179. case 2:
  180. i = 128;
  181. pin_num = AMD_GPIO_PINS_BANK2 + i;
  182. break;
  183. default:
  184. return;
  185. }
  186. for (; i < pin_num; i++) {
  187. seq_printf(s, "pin%d\t", i);
  188. spin_lock_irqsave(&gpio_dev->lock, flags);
  189. pin_reg = readl(gpio_dev->base + i * 4);
  190. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  191. if (pin_reg & BIT(INTERRUPT_ENABLE_OFF)) {
  192. interrupt_enable = "interrupt is enabled|";
  193. if (!(pin_reg & BIT(ACTIVE_LEVEL_OFF))
  194. && !(pin_reg & BIT(ACTIVE_LEVEL_OFF+1)))
  195. active_level = "Active low|";
  196. else if (pin_reg & BIT(ACTIVE_LEVEL_OFF)
  197. && !(pin_reg & BIT(ACTIVE_LEVEL_OFF+1)))
  198. active_level = "Active high|";
  199. else if (!(pin_reg & BIT(ACTIVE_LEVEL_OFF))
  200. && pin_reg & BIT(ACTIVE_LEVEL_OFF+1))
  201. active_level = "Active on both|";
  202. else
  203. active_level = "Unknow Active level|";
  204. if (pin_reg & BIT(LEVEL_TRIG_OFF))
  205. level_trig = "Level trigger|";
  206. else
  207. level_trig = "Edge trigger|";
  208. } else {
  209. interrupt_enable =
  210. "interrupt is disabled|";
  211. active_level = " ";
  212. level_trig = " ";
  213. }
  214. if (pin_reg & BIT(INTERRUPT_MASK_OFF))
  215. interrupt_mask =
  216. "interrupt is unmasked|";
  217. else
  218. interrupt_mask =
  219. "interrupt is masked|";
  220. if (pin_reg & BIT(WAKE_CNTRL_OFF))
  221. wake_cntrl0 = "enable wakeup in S0i3 state|";
  222. else
  223. wake_cntrl0 = "disable wakeup in S0i3 state|";
  224. if (pin_reg & BIT(WAKE_CNTRL_OFF))
  225. wake_cntrl1 = "enable wakeup in S3 state|";
  226. else
  227. wake_cntrl1 = "disable wakeup in S3 state|";
  228. if (pin_reg & BIT(WAKE_CNTRL_OFF))
  229. wake_cntrl2 = "enable wakeup in S4/S5 state|";
  230. else
  231. wake_cntrl2 = "disable wakeup in S4/S5 state|";
  232. if (pin_reg & BIT(PULL_UP_ENABLE_OFF)) {
  233. pull_up_enable = "pull-up is enabled|";
  234. if (pin_reg & BIT(PULL_UP_SEL_OFF))
  235. pull_up_sel = "8k pull-up|";
  236. else
  237. pull_up_sel = "4k pull-up|";
  238. } else {
  239. pull_up_enable = "pull-up is disabled|";
  240. pull_up_sel = " ";
  241. }
  242. if (pin_reg & BIT(PULL_DOWN_ENABLE_OFF))
  243. pull_down_enable = "pull-down is enabled|";
  244. else
  245. pull_down_enable = "Pull-down is disabled|";
  246. if (pin_reg & BIT(OUTPUT_ENABLE_OFF)) {
  247. pin_sts = " ";
  248. output_enable = "output is enabled|";
  249. if (pin_reg & BIT(OUTPUT_VALUE_OFF))
  250. output_value = "output is high|";
  251. else
  252. output_value = "output is low|";
  253. } else {
  254. output_enable = "output is disabled|";
  255. output_value = " ";
  256. if (pin_reg & BIT(PIN_STS_OFF))
  257. pin_sts = "input is high|";
  258. else
  259. pin_sts = "input is low|";
  260. }
  261. seq_printf(s, "%s %s %s %s %s %s\n"
  262. " %s %s %s %s %s %s %s 0x%x\n",
  263. level_trig, active_level, interrupt_enable,
  264. interrupt_mask, wake_cntrl0, wake_cntrl1,
  265. wake_cntrl2, pin_sts, pull_up_sel,
  266. pull_up_enable, pull_down_enable,
  267. output_value, output_enable, pin_reg);
  268. }
  269. }
  270. }
  271. #else
  272. #define amd_gpio_dbg_show NULL
  273. #endif
  274. static void amd_gpio_irq_enable(struct irq_data *d)
  275. {
  276. u32 pin_reg;
  277. unsigned long flags;
  278. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  279. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  280. spin_lock_irqsave(&gpio_dev->lock, flags);
  281. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  282. pin_reg |= BIT(INTERRUPT_ENABLE_OFF);
  283. pin_reg |= BIT(INTERRUPT_MASK_OFF);
  284. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  285. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  286. }
  287. static void amd_gpio_irq_disable(struct irq_data *d)
  288. {
  289. u32 pin_reg;
  290. unsigned long flags;
  291. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  292. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  293. spin_lock_irqsave(&gpio_dev->lock, flags);
  294. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  295. pin_reg &= ~BIT(INTERRUPT_ENABLE_OFF);
  296. pin_reg &= ~BIT(INTERRUPT_MASK_OFF);
  297. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  298. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  299. }
  300. static void amd_gpio_irq_mask(struct irq_data *d)
  301. {
  302. u32 pin_reg;
  303. unsigned long flags;
  304. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  305. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  306. spin_lock_irqsave(&gpio_dev->lock, flags);
  307. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  308. pin_reg &= ~BIT(INTERRUPT_MASK_OFF);
  309. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  310. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  311. }
  312. static void amd_gpio_irq_unmask(struct irq_data *d)
  313. {
  314. u32 pin_reg;
  315. unsigned long flags;
  316. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  317. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  318. spin_lock_irqsave(&gpio_dev->lock, flags);
  319. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  320. pin_reg |= BIT(INTERRUPT_MASK_OFF);
  321. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  322. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  323. }
  324. static void amd_gpio_irq_eoi(struct irq_data *d)
  325. {
  326. u32 reg;
  327. unsigned long flags;
  328. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  329. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  330. spin_lock_irqsave(&gpio_dev->lock, flags);
  331. reg = readl(gpio_dev->base + WAKE_INT_MASTER_REG);
  332. reg |= EOI_MASK;
  333. writel(reg, gpio_dev->base + WAKE_INT_MASTER_REG);
  334. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  335. }
  336. static int amd_gpio_irq_set_type(struct irq_data *d, unsigned int type)
  337. {
  338. int ret = 0;
  339. u32 pin_reg;
  340. unsigned long flags, irq_flags;
  341. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  342. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  343. spin_lock_irqsave(&gpio_dev->lock, flags);
  344. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  345. /* Ignore the settings coming from the client and
  346. * read the values from the ACPI tables
  347. * while setting the trigger type
  348. */
  349. irq_flags = irq_get_trigger_type(d->irq);
  350. if (irq_flags != IRQ_TYPE_NONE)
  351. type = irq_flags;
  352. switch (type & IRQ_TYPE_SENSE_MASK) {
  353. case IRQ_TYPE_EDGE_RISING:
  354. pin_reg &= ~BIT(LEVEL_TRIG_OFF);
  355. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  356. pin_reg |= ACTIVE_HIGH << ACTIVE_LEVEL_OFF;
  357. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  358. irq_set_handler_locked(d, handle_edge_irq);
  359. break;
  360. case IRQ_TYPE_EDGE_FALLING:
  361. pin_reg &= ~BIT(LEVEL_TRIG_OFF);
  362. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  363. pin_reg |= ACTIVE_LOW << ACTIVE_LEVEL_OFF;
  364. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  365. irq_set_handler_locked(d, handle_edge_irq);
  366. break;
  367. case IRQ_TYPE_EDGE_BOTH:
  368. pin_reg &= ~BIT(LEVEL_TRIG_OFF);
  369. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  370. pin_reg |= BOTH_EADGE << ACTIVE_LEVEL_OFF;
  371. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  372. irq_set_handler_locked(d, handle_edge_irq);
  373. break;
  374. case IRQ_TYPE_LEVEL_HIGH:
  375. pin_reg |= LEVEL_TRIGGER << LEVEL_TRIG_OFF;
  376. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  377. pin_reg |= ACTIVE_HIGH << ACTIVE_LEVEL_OFF;
  378. pin_reg &= ~(DB_CNTRl_MASK << DB_CNTRL_OFF);
  379. pin_reg |= DB_TYPE_PRESERVE_LOW_GLITCH << DB_CNTRL_OFF;
  380. irq_set_handler_locked(d, handle_level_irq);
  381. break;
  382. case IRQ_TYPE_LEVEL_LOW:
  383. pin_reg |= LEVEL_TRIGGER << LEVEL_TRIG_OFF;
  384. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  385. pin_reg |= ACTIVE_LOW << ACTIVE_LEVEL_OFF;
  386. pin_reg &= ~(DB_CNTRl_MASK << DB_CNTRL_OFF);
  387. pin_reg |= DB_TYPE_PRESERVE_HIGH_GLITCH << DB_CNTRL_OFF;
  388. irq_set_handler_locked(d, handle_level_irq);
  389. break;
  390. case IRQ_TYPE_NONE:
  391. break;
  392. default:
  393. dev_err(&gpio_dev->pdev->dev, "Invalid type value\n");
  394. ret = -EINVAL;
  395. }
  396. pin_reg |= CLR_INTR_STAT << INTERRUPT_STS_OFF;
  397. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  398. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  399. return ret;
  400. }
  401. static void amd_irq_ack(struct irq_data *d)
  402. {
  403. /*
  404. * based on HW design,there is no need to ack HW
  405. * before handle current irq. But this routine is
  406. * necessary for handle_edge_irq
  407. */
  408. }
  409. static struct irq_chip amd_gpio_irqchip = {
  410. .name = "amd_gpio",
  411. .irq_ack = amd_irq_ack,
  412. .irq_enable = amd_gpio_irq_enable,
  413. .irq_disable = amd_gpio_irq_disable,
  414. .irq_mask = amd_gpio_irq_mask,
  415. .irq_unmask = amd_gpio_irq_unmask,
  416. .irq_eoi = amd_gpio_irq_eoi,
  417. .irq_set_type = amd_gpio_irq_set_type,
  418. };
  419. static void amd_gpio_irq_handler(struct irq_desc *desc)
  420. {
  421. u32 i;
  422. u32 off;
  423. u32 reg;
  424. u32 pin_reg;
  425. u64 reg64;
  426. int handled = 0;
  427. unsigned int irq;
  428. unsigned long flags;
  429. struct irq_chip *chip = irq_desc_get_chip(desc);
  430. struct gpio_chip *gc = irq_desc_get_handler_data(desc);
  431. struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
  432. chained_irq_enter(chip, desc);
  433. /*enable GPIO interrupt again*/
  434. spin_lock_irqsave(&gpio_dev->lock, flags);
  435. reg = readl(gpio_dev->base + WAKE_INT_STATUS_REG1);
  436. reg64 = reg;
  437. reg64 = reg64 << 32;
  438. reg = readl(gpio_dev->base + WAKE_INT_STATUS_REG0);
  439. reg64 |= reg;
  440. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  441. /*
  442. * first 46 bits indicates interrupt status.
  443. * one bit represents four interrupt sources.
  444. */
  445. for (off = 0; off < 46 ; off++) {
  446. if (reg64 & BIT(off)) {
  447. for (i = 0; i < 4; i++) {
  448. pin_reg = readl(gpio_dev->base +
  449. (off * 4 + i) * 4);
  450. if ((pin_reg & BIT(INTERRUPT_STS_OFF)) ||
  451. (pin_reg & BIT(WAKE_STS_OFF))) {
  452. irq = irq_find_mapping(gc->irqdomain,
  453. off * 4 + i);
  454. generic_handle_irq(irq);
  455. writel(pin_reg,
  456. gpio_dev->base
  457. + (off * 4 + i) * 4);
  458. handled++;
  459. }
  460. }
  461. }
  462. }
  463. if (handled == 0)
  464. handle_bad_irq(desc);
  465. spin_lock_irqsave(&gpio_dev->lock, flags);
  466. reg = readl(gpio_dev->base + WAKE_INT_MASTER_REG);
  467. reg |= EOI_MASK;
  468. writel(reg, gpio_dev->base + WAKE_INT_MASTER_REG);
  469. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  470. chained_irq_exit(chip, desc);
  471. }
  472. static int amd_get_groups_count(struct pinctrl_dev *pctldev)
  473. {
  474. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  475. return gpio_dev->ngroups;
  476. }
  477. static const char *amd_get_group_name(struct pinctrl_dev *pctldev,
  478. unsigned group)
  479. {
  480. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  481. return gpio_dev->groups[group].name;
  482. }
  483. static int amd_get_group_pins(struct pinctrl_dev *pctldev,
  484. unsigned group,
  485. const unsigned **pins,
  486. unsigned *num_pins)
  487. {
  488. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  489. *pins = gpio_dev->groups[group].pins;
  490. *num_pins = gpio_dev->groups[group].npins;
  491. return 0;
  492. }
  493. static const struct pinctrl_ops amd_pinctrl_ops = {
  494. .get_groups_count = amd_get_groups_count,
  495. .get_group_name = amd_get_group_name,
  496. .get_group_pins = amd_get_group_pins,
  497. #ifdef CONFIG_OF
  498. .dt_node_to_map = pinconf_generic_dt_node_to_map_group,
  499. .dt_free_map = pinctrl_utils_free_map,
  500. #endif
  501. };
  502. static int amd_pinconf_get(struct pinctrl_dev *pctldev,
  503. unsigned int pin,
  504. unsigned long *config)
  505. {
  506. u32 pin_reg;
  507. unsigned arg;
  508. unsigned long flags;
  509. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  510. enum pin_config_param param = pinconf_to_config_param(*config);
  511. spin_lock_irqsave(&gpio_dev->lock, flags);
  512. pin_reg = readl(gpio_dev->base + pin*4);
  513. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  514. switch (param) {
  515. case PIN_CONFIG_INPUT_DEBOUNCE:
  516. arg = pin_reg & DB_TMR_OUT_MASK;
  517. break;
  518. case PIN_CONFIG_BIAS_PULL_DOWN:
  519. arg = (pin_reg >> PULL_DOWN_ENABLE_OFF) & BIT(0);
  520. break;
  521. case PIN_CONFIG_BIAS_PULL_UP:
  522. arg = (pin_reg >> PULL_UP_SEL_OFF) & (BIT(0) | BIT(1));
  523. break;
  524. case PIN_CONFIG_DRIVE_STRENGTH:
  525. arg = (pin_reg >> DRV_STRENGTH_SEL_OFF) & DRV_STRENGTH_SEL_MASK;
  526. break;
  527. default:
  528. dev_err(&gpio_dev->pdev->dev, "Invalid config param %04x\n",
  529. param);
  530. return -ENOTSUPP;
  531. }
  532. *config = pinconf_to_config_packed(param, arg);
  533. return 0;
  534. }
  535. static int amd_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
  536. unsigned long *configs, unsigned num_configs)
  537. {
  538. int i;
  539. u32 arg;
  540. int ret = 0;
  541. u32 pin_reg;
  542. unsigned long flags;
  543. enum pin_config_param param;
  544. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  545. spin_lock_irqsave(&gpio_dev->lock, flags);
  546. for (i = 0; i < num_configs; i++) {
  547. param = pinconf_to_config_param(configs[i]);
  548. arg = pinconf_to_config_argument(configs[i]);
  549. pin_reg = readl(gpio_dev->base + pin*4);
  550. switch (param) {
  551. case PIN_CONFIG_INPUT_DEBOUNCE:
  552. pin_reg &= ~DB_TMR_OUT_MASK;
  553. pin_reg |= arg & DB_TMR_OUT_MASK;
  554. break;
  555. case PIN_CONFIG_BIAS_PULL_DOWN:
  556. pin_reg &= ~BIT(PULL_DOWN_ENABLE_OFF);
  557. pin_reg |= (arg & BIT(0)) << PULL_DOWN_ENABLE_OFF;
  558. break;
  559. case PIN_CONFIG_BIAS_PULL_UP:
  560. pin_reg &= ~BIT(PULL_UP_SEL_OFF);
  561. pin_reg |= (arg & BIT(0)) << PULL_UP_SEL_OFF;
  562. pin_reg &= ~BIT(PULL_UP_ENABLE_OFF);
  563. pin_reg |= ((arg>>1) & BIT(0)) << PULL_UP_ENABLE_OFF;
  564. break;
  565. case PIN_CONFIG_DRIVE_STRENGTH:
  566. pin_reg &= ~(DRV_STRENGTH_SEL_MASK
  567. << DRV_STRENGTH_SEL_OFF);
  568. pin_reg |= (arg & DRV_STRENGTH_SEL_MASK)
  569. << DRV_STRENGTH_SEL_OFF;
  570. break;
  571. default:
  572. dev_err(&gpio_dev->pdev->dev,
  573. "Invalid config param %04x\n", param);
  574. ret = -ENOTSUPP;
  575. }
  576. writel(pin_reg, gpio_dev->base + pin*4);
  577. }
  578. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  579. return ret;
  580. }
  581. static int amd_pinconf_group_get(struct pinctrl_dev *pctldev,
  582. unsigned int group,
  583. unsigned long *config)
  584. {
  585. const unsigned *pins;
  586. unsigned npins;
  587. int ret;
  588. ret = amd_get_group_pins(pctldev, group, &pins, &npins);
  589. if (ret)
  590. return ret;
  591. if (amd_pinconf_get(pctldev, pins[0], config))
  592. return -ENOTSUPP;
  593. return 0;
  594. }
  595. static int amd_pinconf_group_set(struct pinctrl_dev *pctldev,
  596. unsigned group, unsigned long *configs,
  597. unsigned num_configs)
  598. {
  599. const unsigned *pins;
  600. unsigned npins;
  601. int i, ret;
  602. ret = amd_get_group_pins(pctldev, group, &pins, &npins);
  603. if (ret)
  604. return ret;
  605. for (i = 0; i < npins; i++) {
  606. if (amd_pinconf_set(pctldev, pins[i], configs, num_configs))
  607. return -ENOTSUPP;
  608. }
  609. return 0;
  610. }
  611. static const struct pinconf_ops amd_pinconf_ops = {
  612. .pin_config_get = amd_pinconf_get,
  613. .pin_config_set = amd_pinconf_set,
  614. .pin_config_group_get = amd_pinconf_group_get,
  615. .pin_config_group_set = amd_pinconf_group_set,
  616. };
  617. static struct pinctrl_desc amd_pinctrl_desc = {
  618. .pins = kerncz_pins,
  619. .npins = ARRAY_SIZE(kerncz_pins),
  620. .pctlops = &amd_pinctrl_ops,
  621. .confops = &amd_pinconf_ops,
  622. .owner = THIS_MODULE,
  623. };
  624. static int amd_gpio_probe(struct platform_device *pdev)
  625. {
  626. int ret = 0;
  627. int irq_base;
  628. struct resource *res;
  629. struct amd_gpio *gpio_dev;
  630. gpio_dev = devm_kzalloc(&pdev->dev,
  631. sizeof(struct amd_gpio), GFP_KERNEL);
  632. if (!gpio_dev)
  633. return -ENOMEM;
  634. spin_lock_init(&gpio_dev->lock);
  635. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  636. if (!res) {
  637. dev_err(&pdev->dev, "Failed to get gpio io resource.\n");
  638. return -EINVAL;
  639. }
  640. gpio_dev->base = devm_ioremap_nocache(&pdev->dev, res->start,
  641. resource_size(res));
  642. if (!gpio_dev->base)
  643. return -ENOMEM;
  644. irq_base = platform_get_irq(pdev, 0);
  645. if (irq_base < 0) {
  646. dev_err(&pdev->dev, "Failed to get gpio IRQ.\n");
  647. return -EINVAL;
  648. }
  649. gpio_dev->pdev = pdev;
  650. gpio_dev->gc.direction_input = amd_gpio_direction_input;
  651. gpio_dev->gc.direction_output = amd_gpio_direction_output;
  652. gpio_dev->gc.get = amd_gpio_get_value;
  653. gpio_dev->gc.set = amd_gpio_set_value;
  654. gpio_dev->gc.set_debounce = amd_gpio_set_debounce;
  655. gpio_dev->gc.dbg_show = amd_gpio_dbg_show;
  656. gpio_dev->gc.base = 0;
  657. gpio_dev->gc.label = pdev->name;
  658. gpio_dev->gc.owner = THIS_MODULE;
  659. gpio_dev->gc.parent = &pdev->dev;
  660. gpio_dev->gc.ngpio = TOTAL_NUMBER_OF_PINS;
  661. #if defined(CONFIG_OF_GPIO)
  662. gpio_dev->gc.of_node = pdev->dev.of_node;
  663. #endif
  664. gpio_dev->groups = kerncz_groups;
  665. gpio_dev->ngroups = ARRAY_SIZE(kerncz_groups);
  666. amd_pinctrl_desc.name = dev_name(&pdev->dev);
  667. gpio_dev->pctrl = devm_pinctrl_register(&pdev->dev, &amd_pinctrl_desc,
  668. gpio_dev);
  669. if (IS_ERR(gpio_dev->pctrl)) {
  670. dev_err(&pdev->dev, "Couldn't register pinctrl driver\n");
  671. return PTR_ERR(gpio_dev->pctrl);
  672. }
  673. ret = gpiochip_add_data(&gpio_dev->gc, gpio_dev);
  674. if (ret)
  675. return ret;
  676. ret = gpiochip_add_pin_range(&gpio_dev->gc, dev_name(&pdev->dev),
  677. 0, 0, TOTAL_NUMBER_OF_PINS);
  678. if (ret) {
  679. dev_err(&pdev->dev, "Failed to add pin range\n");
  680. goto out2;
  681. }
  682. ret = gpiochip_irqchip_add(&gpio_dev->gc,
  683. &amd_gpio_irqchip,
  684. 0,
  685. handle_simple_irq,
  686. IRQ_TYPE_NONE);
  687. if (ret) {
  688. dev_err(&pdev->dev, "could not add irqchip\n");
  689. ret = -ENODEV;
  690. goto out2;
  691. }
  692. gpiochip_set_chained_irqchip(&gpio_dev->gc,
  693. &amd_gpio_irqchip,
  694. irq_base,
  695. amd_gpio_irq_handler);
  696. platform_set_drvdata(pdev, gpio_dev);
  697. dev_dbg(&pdev->dev, "amd gpio driver loaded\n");
  698. return ret;
  699. out2:
  700. gpiochip_remove(&gpio_dev->gc);
  701. return ret;
  702. }
  703. static int amd_gpio_remove(struct platform_device *pdev)
  704. {
  705. struct amd_gpio *gpio_dev;
  706. gpio_dev = platform_get_drvdata(pdev);
  707. gpiochip_remove(&gpio_dev->gc);
  708. return 0;
  709. }
  710. static const struct acpi_device_id amd_gpio_acpi_match[] = {
  711. { "AMD0030", 0 },
  712. { "AMDI0030", 0},
  713. { },
  714. };
  715. MODULE_DEVICE_TABLE(acpi, amd_gpio_acpi_match);
  716. static struct platform_driver amd_gpio_driver = {
  717. .driver = {
  718. .name = "amd_gpio",
  719. .acpi_match_table = ACPI_PTR(amd_gpio_acpi_match),
  720. },
  721. .probe = amd_gpio_probe,
  722. .remove = amd_gpio_remove,
  723. };
  724. module_platform_driver(amd_gpio_driver);
  725. MODULE_LICENSE("GPL v2");
  726. MODULE_AUTHOR("Ken Xue <Ken.Xue@amd.com>, Jeff Wu <Jeff.Wu@amd.com>");
  727. MODULE_DESCRIPTION("AMD GPIO pinctrl driver");