phy-twl4030-usb.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839
  1. /*
  2. * twl4030_usb - TWL4030 USB transceiver, talking to OMAP OTG controller
  3. *
  4. * Copyright (C) 2004-2007 Texas Instruments
  5. * Copyright (C) 2008 Nokia Corporation
  6. * Contact: Felipe Balbi <felipe.balbi@nokia.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. * Current status:
  23. * - HS USB ULPI mode works.
  24. * - 3-pin mode support may be added in future.
  25. */
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/workqueue.h>
  31. #include <linux/io.h>
  32. #include <linux/delay.h>
  33. #include <linux/usb/otg.h>
  34. #include <linux/phy/phy.h>
  35. #include <linux/pm_runtime.h>
  36. #include <linux/usb/musb.h>
  37. #include <linux/usb/ulpi.h>
  38. #include <linux/i2c/twl.h>
  39. #include <linux/regulator/consumer.h>
  40. #include <linux/err.h>
  41. #include <linux/slab.h>
  42. /* Register defines */
  43. #define MCPC_CTRL 0x30
  44. #define MCPC_CTRL_RTSOL (1 << 7)
  45. #define MCPC_CTRL_EXTSWR (1 << 6)
  46. #define MCPC_CTRL_EXTSWC (1 << 5)
  47. #define MCPC_CTRL_VOICESW (1 << 4)
  48. #define MCPC_CTRL_OUT64K (1 << 3)
  49. #define MCPC_CTRL_RTSCTSSW (1 << 2)
  50. #define MCPC_CTRL_HS_UART (1 << 0)
  51. #define MCPC_IO_CTRL 0x33
  52. #define MCPC_IO_CTRL_MICBIASEN (1 << 5)
  53. #define MCPC_IO_CTRL_CTS_NPU (1 << 4)
  54. #define MCPC_IO_CTRL_RXD_PU (1 << 3)
  55. #define MCPC_IO_CTRL_TXDTYP (1 << 2)
  56. #define MCPC_IO_CTRL_CTSTYP (1 << 1)
  57. #define MCPC_IO_CTRL_RTSTYP (1 << 0)
  58. #define MCPC_CTRL2 0x36
  59. #define MCPC_CTRL2_MCPC_CK_EN (1 << 0)
  60. #define OTHER_FUNC_CTRL 0x80
  61. #define OTHER_FUNC_CTRL_BDIS_ACON_EN (1 << 4)
  62. #define OTHER_FUNC_CTRL_FIVEWIRE_MODE (1 << 2)
  63. #define OTHER_IFC_CTRL 0x83
  64. #define OTHER_IFC_CTRL_OE_INT_EN (1 << 6)
  65. #define OTHER_IFC_CTRL_CEA2011_MODE (1 << 5)
  66. #define OTHER_IFC_CTRL_FSLSSERIALMODE_4PIN (1 << 4)
  67. #define OTHER_IFC_CTRL_HIZ_ULPI_60MHZ_OUT (1 << 3)
  68. #define OTHER_IFC_CTRL_HIZ_ULPI (1 << 2)
  69. #define OTHER_IFC_CTRL_ALT_INT_REROUTE (1 << 0)
  70. #define OTHER_INT_EN_RISE 0x86
  71. #define OTHER_INT_EN_FALL 0x89
  72. #define OTHER_INT_STS 0x8C
  73. #define OTHER_INT_LATCH 0x8D
  74. #define OTHER_INT_VB_SESS_VLD (1 << 7)
  75. #define OTHER_INT_DM_HI (1 << 6) /* not valid for "latch" reg */
  76. #define OTHER_INT_DP_HI (1 << 5) /* not valid for "latch" reg */
  77. #define OTHER_INT_BDIS_ACON (1 << 3) /* not valid for "fall" regs */
  78. #define OTHER_INT_MANU (1 << 1)
  79. #define OTHER_INT_ABNORMAL_STRESS (1 << 0)
  80. #define ID_STATUS 0x96
  81. #define ID_RES_FLOAT (1 << 4)
  82. #define ID_RES_440K (1 << 3)
  83. #define ID_RES_200K (1 << 2)
  84. #define ID_RES_102K (1 << 1)
  85. #define ID_RES_GND (1 << 0)
  86. #define POWER_CTRL 0xAC
  87. #define POWER_CTRL_OTG_ENAB (1 << 5)
  88. #define OTHER_IFC_CTRL2 0xAF
  89. #define OTHER_IFC_CTRL2_ULPI_STP_LOW (1 << 4)
  90. #define OTHER_IFC_CTRL2_ULPI_TXEN_POL (1 << 3)
  91. #define OTHER_IFC_CTRL2_ULPI_4PIN_2430 (1 << 2)
  92. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_MASK (3 << 0) /* bits 0 and 1 */
  93. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_INT1N (0 << 0)
  94. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_INT2N (1 << 0)
  95. #define REG_CTRL_EN 0xB2
  96. #define REG_CTRL_ERROR 0xB5
  97. #define ULPI_I2C_CONFLICT_INTEN (1 << 0)
  98. #define OTHER_FUNC_CTRL2 0xB8
  99. #define OTHER_FUNC_CTRL2_VBAT_TIMER_EN (1 << 0)
  100. /* following registers do not have separate _clr and _set registers */
  101. #define VBUS_DEBOUNCE 0xC0
  102. #define ID_DEBOUNCE 0xC1
  103. #define VBAT_TIMER 0xD3
  104. #define PHY_PWR_CTRL 0xFD
  105. #define PHY_PWR_PHYPWD (1 << 0)
  106. #define PHY_CLK_CTRL 0xFE
  107. #define PHY_CLK_CTRL_CLOCKGATING_EN (1 << 2)
  108. #define PHY_CLK_CTRL_CLK32K_EN (1 << 1)
  109. #define REQ_PHY_DPLL_CLK (1 << 0)
  110. #define PHY_CLK_CTRL_STS 0xFF
  111. #define PHY_DPLL_CLK (1 << 0)
  112. /* In module TWL_MODULE_PM_MASTER */
  113. #define STS_HW_CONDITIONS 0x0F
  114. /* In module TWL_MODULE_PM_RECEIVER */
  115. #define VUSB_DEDICATED1 0x7D
  116. #define VUSB_DEDICATED2 0x7E
  117. #define VUSB1V5_DEV_GRP 0x71
  118. #define VUSB1V5_TYPE 0x72
  119. #define VUSB1V5_REMAP 0x73
  120. #define VUSB1V8_DEV_GRP 0x74
  121. #define VUSB1V8_TYPE 0x75
  122. #define VUSB1V8_REMAP 0x76
  123. #define VUSB3V1_DEV_GRP 0x77
  124. #define VUSB3V1_TYPE 0x78
  125. #define VUSB3V1_REMAP 0x79
  126. /* In module TWL4030_MODULE_INTBR */
  127. #define PMBR1 0x0D
  128. #define GPIO_USB_4PIN_ULPI_2430C (3 << 0)
  129. /*
  130. * If VBUS is valid or ID is ground, then we know a
  131. * cable is present and we need to be runtime-enabled
  132. */
  133. static inline bool cable_present(enum musb_vbus_id_status stat)
  134. {
  135. return stat == MUSB_VBUS_VALID ||
  136. stat == MUSB_ID_GROUND;
  137. }
  138. struct twl4030_usb {
  139. struct usb_phy phy;
  140. struct device *dev;
  141. /* TWL4030 internal USB regulator supplies */
  142. struct regulator *usb1v5;
  143. struct regulator *usb1v8;
  144. struct regulator *usb3v1;
  145. /* for vbus reporting with irqs disabled */
  146. struct mutex lock;
  147. /* pin configuration */
  148. enum twl4030_usb_mode usb_mode;
  149. int irq;
  150. enum musb_vbus_id_status linkstat;
  151. bool vbus_supplied;
  152. bool musb_mailbox_pending;
  153. struct delayed_work id_workaround_work;
  154. };
  155. /* internal define on top of container_of */
  156. #define phy_to_twl(x) container_of((x), struct twl4030_usb, phy)
  157. /*-------------------------------------------------------------------------*/
  158. static int twl4030_i2c_write_u8_verify(struct twl4030_usb *twl,
  159. u8 module, u8 data, u8 address)
  160. {
  161. u8 check;
  162. if ((twl_i2c_write_u8(module, data, address) >= 0) &&
  163. (twl_i2c_read_u8(module, &check, address) >= 0) &&
  164. (check == data))
  165. return 0;
  166. dev_dbg(twl->dev, "Write%d[%d,0x%x] wrote %02x but read %02x\n",
  167. 1, module, address, check, data);
  168. /* Failed once: Try again */
  169. if ((twl_i2c_write_u8(module, data, address) >= 0) &&
  170. (twl_i2c_read_u8(module, &check, address) >= 0) &&
  171. (check == data))
  172. return 0;
  173. dev_dbg(twl->dev, "Write%d[%d,0x%x] wrote %02x but read %02x\n",
  174. 2, module, address, check, data);
  175. /* Failed again: Return error */
  176. return -EBUSY;
  177. }
  178. #define twl4030_usb_write_verify(twl, address, data) \
  179. twl4030_i2c_write_u8_verify(twl, TWL_MODULE_USB, (data), (address))
  180. static inline int twl4030_usb_write(struct twl4030_usb *twl,
  181. u8 address, u8 data)
  182. {
  183. int ret = 0;
  184. ret = twl_i2c_write_u8(TWL_MODULE_USB, data, address);
  185. if (ret < 0)
  186. dev_dbg(twl->dev,
  187. "TWL4030:USB:Write[0x%x] Error %d\n", address, ret);
  188. return ret;
  189. }
  190. static inline int twl4030_readb(struct twl4030_usb *twl, u8 module, u8 address)
  191. {
  192. u8 data;
  193. int ret = 0;
  194. ret = twl_i2c_read_u8(module, &data, address);
  195. if (ret >= 0)
  196. ret = data;
  197. else
  198. dev_dbg(twl->dev,
  199. "TWL4030:readb[0x%x,0x%x] Error %d\n",
  200. module, address, ret);
  201. return ret;
  202. }
  203. static inline int twl4030_usb_read(struct twl4030_usb *twl, u8 address)
  204. {
  205. return twl4030_readb(twl, TWL_MODULE_USB, address);
  206. }
  207. /*-------------------------------------------------------------------------*/
  208. static inline int
  209. twl4030_usb_set_bits(struct twl4030_usb *twl, u8 reg, u8 bits)
  210. {
  211. return twl4030_usb_write(twl, ULPI_SET(reg), bits);
  212. }
  213. static inline int
  214. twl4030_usb_clear_bits(struct twl4030_usb *twl, u8 reg, u8 bits)
  215. {
  216. return twl4030_usb_write(twl, ULPI_CLR(reg), bits);
  217. }
  218. /*-------------------------------------------------------------------------*/
  219. static bool twl4030_is_driving_vbus(struct twl4030_usb *twl)
  220. {
  221. int ret;
  222. ret = twl4030_usb_read(twl, PHY_CLK_CTRL_STS);
  223. if (ret < 0 || !(ret & PHY_DPLL_CLK))
  224. /*
  225. * if clocks are off, registers are not updated,
  226. * but we can assume we don't drive VBUS in this case
  227. */
  228. return false;
  229. ret = twl4030_usb_read(twl, ULPI_OTG_CTRL);
  230. if (ret < 0)
  231. return false;
  232. return (ret & (ULPI_OTG_DRVVBUS | ULPI_OTG_CHRGVBUS)) ? true : false;
  233. }
  234. static enum musb_vbus_id_status
  235. twl4030_usb_linkstat(struct twl4030_usb *twl)
  236. {
  237. int status;
  238. enum musb_vbus_id_status linkstat = MUSB_UNKNOWN;
  239. twl->vbus_supplied = false;
  240. /*
  241. * For ID/VBUS sensing, see manual section 15.4.8 ...
  242. * except when using only battery backup power, two
  243. * comparators produce VBUS_PRES and ID_PRES signals,
  244. * which don't match docs elsewhere. But ... BIT(7)
  245. * and BIT(2) of STS_HW_CONDITIONS, respectively, do
  246. * seem to match up. If either is true the USB_PRES
  247. * signal is active, the OTG module is activated, and
  248. * its interrupt may be raised (may wake the system).
  249. */
  250. status = twl4030_readb(twl, TWL_MODULE_PM_MASTER, STS_HW_CONDITIONS);
  251. if (status < 0)
  252. dev_err(twl->dev, "USB link status err %d\n", status);
  253. else if (status & (BIT(7) | BIT(2))) {
  254. if (status & BIT(7)) {
  255. if (twl4030_is_driving_vbus(twl))
  256. status &= ~BIT(7);
  257. else
  258. twl->vbus_supplied = true;
  259. }
  260. if (status & BIT(2))
  261. linkstat = MUSB_ID_GROUND;
  262. else if (status & BIT(7))
  263. linkstat = MUSB_VBUS_VALID;
  264. else
  265. linkstat = MUSB_VBUS_OFF;
  266. } else {
  267. if (twl->linkstat != MUSB_UNKNOWN)
  268. linkstat = MUSB_VBUS_OFF;
  269. }
  270. kobject_uevent(&twl->dev->kobj, linkstat == MUSB_VBUS_VALID
  271. ? KOBJ_ONLINE : KOBJ_OFFLINE);
  272. dev_dbg(twl->dev, "HW_CONDITIONS 0x%02x/%d; link %d\n",
  273. status, status, linkstat);
  274. /* REVISIT this assumes host and peripheral controllers
  275. * are registered, and that both are active...
  276. */
  277. return linkstat;
  278. }
  279. static void twl4030_usb_set_mode(struct twl4030_usb *twl, int mode)
  280. {
  281. twl->usb_mode = mode;
  282. switch (mode) {
  283. case T2_USB_MODE_ULPI:
  284. twl4030_usb_clear_bits(twl, ULPI_IFC_CTRL,
  285. ULPI_IFC_CTRL_CARKITMODE);
  286. twl4030_usb_set_bits(twl, POWER_CTRL, POWER_CTRL_OTG_ENAB);
  287. twl4030_usb_clear_bits(twl, ULPI_FUNC_CTRL,
  288. ULPI_FUNC_CTRL_XCVRSEL_MASK |
  289. ULPI_FUNC_CTRL_OPMODE_MASK);
  290. break;
  291. case -1:
  292. /* FIXME: power on defaults */
  293. break;
  294. default:
  295. dev_err(twl->dev, "unsupported T2 transceiver mode %d\n",
  296. mode);
  297. break;
  298. }
  299. }
  300. static void twl4030_i2c_access(struct twl4030_usb *twl, int on)
  301. {
  302. unsigned long timeout;
  303. int val = twl4030_usb_read(twl, PHY_CLK_CTRL);
  304. if (val >= 0) {
  305. if (on) {
  306. /* enable DPLL to access PHY registers over I2C */
  307. val |= REQ_PHY_DPLL_CLK;
  308. WARN_ON(twl4030_usb_write_verify(twl, PHY_CLK_CTRL,
  309. (u8)val) < 0);
  310. timeout = jiffies + HZ;
  311. while (!(twl4030_usb_read(twl, PHY_CLK_CTRL_STS) &
  312. PHY_DPLL_CLK)
  313. && time_before(jiffies, timeout))
  314. udelay(10);
  315. if (!(twl4030_usb_read(twl, PHY_CLK_CTRL_STS) &
  316. PHY_DPLL_CLK))
  317. dev_err(twl->dev, "Timeout setting T2 HSUSB "
  318. "PHY DPLL clock\n");
  319. } else {
  320. /* let ULPI control the DPLL clock */
  321. val &= ~REQ_PHY_DPLL_CLK;
  322. WARN_ON(twl4030_usb_write_verify(twl, PHY_CLK_CTRL,
  323. (u8)val) < 0);
  324. }
  325. }
  326. }
  327. static void __twl4030_phy_power(struct twl4030_usb *twl, int on)
  328. {
  329. u8 pwr = twl4030_usb_read(twl, PHY_PWR_CTRL);
  330. if (on)
  331. pwr &= ~PHY_PWR_PHYPWD;
  332. else
  333. pwr |= PHY_PWR_PHYPWD;
  334. WARN_ON(twl4030_usb_write_verify(twl, PHY_PWR_CTRL, pwr) < 0);
  335. }
  336. static int __maybe_unused twl4030_usb_runtime_suspend(struct device *dev)
  337. {
  338. struct twl4030_usb *twl = dev_get_drvdata(dev);
  339. dev_dbg(twl->dev, "%s\n", __func__);
  340. __twl4030_phy_power(twl, 0);
  341. regulator_disable(twl->usb1v5);
  342. regulator_disable(twl->usb1v8);
  343. regulator_disable(twl->usb3v1);
  344. return 0;
  345. }
  346. static int __maybe_unused twl4030_usb_runtime_resume(struct device *dev)
  347. {
  348. struct twl4030_usb *twl = dev_get_drvdata(dev);
  349. int res;
  350. dev_dbg(twl->dev, "%s\n", __func__);
  351. res = regulator_enable(twl->usb3v1);
  352. if (res)
  353. dev_err(twl->dev, "Failed to enable usb3v1\n");
  354. res = regulator_enable(twl->usb1v8);
  355. if (res)
  356. dev_err(twl->dev, "Failed to enable usb1v8\n");
  357. /*
  358. * Disabling usb3v1 regulator (= writing 0 to VUSB3V1_DEV_GRP
  359. * in twl4030) resets the VUSB_DEDICATED2 register. This reset
  360. * enables VUSB3V1_SLEEP bit that remaps usb3v1 ACTIVE state to
  361. * SLEEP. We work around this by clearing the bit after usv3v1
  362. * is re-activated. This ensures that VUSB3V1 is really active.
  363. */
  364. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB_DEDICATED2);
  365. res = regulator_enable(twl->usb1v5);
  366. if (res)
  367. dev_err(twl->dev, "Failed to enable usb1v5\n");
  368. __twl4030_phy_power(twl, 1);
  369. twl4030_usb_write(twl, PHY_CLK_CTRL,
  370. twl4030_usb_read(twl, PHY_CLK_CTRL) |
  371. (PHY_CLK_CTRL_CLOCKGATING_EN |
  372. PHY_CLK_CTRL_CLK32K_EN));
  373. twl4030_i2c_access(twl, 1);
  374. twl4030_usb_set_mode(twl, twl->usb_mode);
  375. if (twl->usb_mode == T2_USB_MODE_ULPI)
  376. twl4030_i2c_access(twl, 0);
  377. /*
  378. * According to the TPS65950 TRM, there has to be at least 50ms
  379. * delay between setting POWER_CTRL_OTG_ENAB and enabling charging
  380. * so wait here so that a fully enabled phy can be expected after
  381. * resume
  382. */
  383. msleep(50);
  384. return 0;
  385. }
  386. static int twl4030_phy_power_off(struct phy *phy)
  387. {
  388. struct twl4030_usb *twl = phy_get_drvdata(phy);
  389. dev_dbg(twl->dev, "%s\n", __func__);
  390. return 0;
  391. }
  392. static int twl4030_phy_power_on(struct phy *phy)
  393. {
  394. struct twl4030_usb *twl = phy_get_drvdata(phy);
  395. dev_dbg(twl->dev, "%s\n", __func__);
  396. pm_runtime_get_sync(twl->dev);
  397. schedule_delayed_work(&twl->id_workaround_work, HZ);
  398. pm_runtime_mark_last_busy(twl->dev);
  399. pm_runtime_put_autosuspend(twl->dev);
  400. return 0;
  401. }
  402. static int twl4030_usb_ldo_init(struct twl4030_usb *twl)
  403. {
  404. /* Enable writing to power configuration registers */
  405. twl_i2c_write_u8(TWL_MODULE_PM_MASTER, TWL4030_PM_MASTER_KEY_CFG1,
  406. TWL4030_PM_MASTER_PROTECT_KEY);
  407. twl_i2c_write_u8(TWL_MODULE_PM_MASTER, TWL4030_PM_MASTER_KEY_CFG2,
  408. TWL4030_PM_MASTER_PROTECT_KEY);
  409. /* Keep VUSB3V1 LDO in sleep state until VBUS/ID change detected*/
  410. /*twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB_DEDICATED2);*/
  411. /* input to VUSB3V1 LDO is from VBAT, not VBUS */
  412. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0x14, VUSB_DEDICATED1);
  413. /* Initialize 3.1V regulator */
  414. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB3V1_DEV_GRP);
  415. twl->usb3v1 = devm_regulator_get(twl->dev, "usb3v1");
  416. if (IS_ERR(twl->usb3v1))
  417. return -ENODEV;
  418. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB3V1_TYPE);
  419. /* Initialize 1.5V regulator */
  420. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V5_DEV_GRP);
  421. twl->usb1v5 = devm_regulator_get(twl->dev, "usb1v5");
  422. if (IS_ERR(twl->usb1v5))
  423. return -ENODEV;
  424. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V5_TYPE);
  425. /* Initialize 1.8V regulator */
  426. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V8_DEV_GRP);
  427. twl->usb1v8 = devm_regulator_get(twl->dev, "usb1v8");
  428. if (IS_ERR(twl->usb1v8))
  429. return -ENODEV;
  430. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V8_TYPE);
  431. /* disable access to power configuration registers */
  432. twl_i2c_write_u8(TWL_MODULE_PM_MASTER, 0,
  433. TWL4030_PM_MASTER_PROTECT_KEY);
  434. return 0;
  435. }
  436. static ssize_t twl4030_usb_vbus_show(struct device *dev,
  437. struct device_attribute *attr, char *buf)
  438. {
  439. struct twl4030_usb *twl = dev_get_drvdata(dev);
  440. int ret = -EINVAL;
  441. mutex_lock(&twl->lock);
  442. ret = sprintf(buf, "%s\n",
  443. twl->vbus_supplied ? "on" : "off");
  444. mutex_unlock(&twl->lock);
  445. return ret;
  446. }
  447. static DEVICE_ATTR(vbus, 0444, twl4030_usb_vbus_show, NULL);
  448. static irqreturn_t twl4030_usb_irq(int irq, void *_twl)
  449. {
  450. struct twl4030_usb *twl = _twl;
  451. enum musb_vbus_id_status status;
  452. bool status_changed = false;
  453. int err;
  454. status = twl4030_usb_linkstat(twl);
  455. mutex_lock(&twl->lock);
  456. if (status >= 0 && status != twl->linkstat) {
  457. status_changed =
  458. cable_present(twl->linkstat) !=
  459. cable_present(status);
  460. twl->linkstat = status;
  461. }
  462. mutex_unlock(&twl->lock);
  463. if (status_changed) {
  464. /* FIXME add a set_power() method so that B-devices can
  465. * configure the charger appropriately. It's not always
  466. * correct to consume VBUS power, and how much current to
  467. * consume is a function of the USB configuration chosen
  468. * by the host.
  469. *
  470. * REVISIT usb_gadget_vbus_connect(...) as needed, ditto
  471. * its disconnect() sibling, when changing to/from the
  472. * USB_LINK_VBUS state. musb_hdrc won't care until it
  473. * starts to handle softconnect right.
  474. */
  475. if (cable_present(status)) {
  476. pm_runtime_get_sync(twl->dev);
  477. } else {
  478. pm_runtime_mark_last_busy(twl->dev);
  479. pm_runtime_put_autosuspend(twl->dev);
  480. }
  481. twl->musb_mailbox_pending = true;
  482. }
  483. if (twl->musb_mailbox_pending) {
  484. err = musb_mailbox(status);
  485. if (!err)
  486. twl->musb_mailbox_pending = false;
  487. }
  488. /* don't schedule during sleep - irq works right then */
  489. if (status == MUSB_ID_GROUND && pm_runtime_active(twl->dev)) {
  490. cancel_delayed_work(&twl->id_workaround_work);
  491. schedule_delayed_work(&twl->id_workaround_work, HZ);
  492. }
  493. if (irq)
  494. sysfs_notify(&twl->dev->kobj, NULL, "vbus");
  495. return IRQ_HANDLED;
  496. }
  497. static void twl4030_id_workaround_work(struct work_struct *work)
  498. {
  499. struct twl4030_usb *twl = container_of(work, struct twl4030_usb,
  500. id_workaround_work.work);
  501. twl4030_usb_irq(0, twl);
  502. }
  503. static int twl4030_phy_init(struct phy *phy)
  504. {
  505. struct twl4030_usb *twl = phy_get_drvdata(phy);
  506. pm_runtime_get_sync(twl->dev);
  507. twl->linkstat = MUSB_UNKNOWN;
  508. schedule_delayed_work(&twl->id_workaround_work, HZ);
  509. pm_runtime_mark_last_busy(twl->dev);
  510. pm_runtime_put_autosuspend(twl->dev);
  511. return 0;
  512. }
  513. static int twl4030_set_peripheral(struct usb_otg *otg,
  514. struct usb_gadget *gadget)
  515. {
  516. if (!otg)
  517. return -ENODEV;
  518. otg->gadget = gadget;
  519. if (!gadget)
  520. otg->state = OTG_STATE_UNDEFINED;
  521. return 0;
  522. }
  523. static int twl4030_set_host(struct usb_otg *otg, struct usb_bus *host)
  524. {
  525. if (!otg)
  526. return -ENODEV;
  527. otg->host = host;
  528. if (!host)
  529. otg->state = OTG_STATE_UNDEFINED;
  530. return 0;
  531. }
  532. static const struct phy_ops ops = {
  533. .init = twl4030_phy_init,
  534. .power_on = twl4030_phy_power_on,
  535. .power_off = twl4030_phy_power_off,
  536. .owner = THIS_MODULE,
  537. };
  538. static const struct dev_pm_ops twl4030_usb_pm_ops = {
  539. SET_RUNTIME_PM_OPS(twl4030_usb_runtime_suspend,
  540. twl4030_usb_runtime_resume, NULL)
  541. };
  542. static int twl4030_usb_probe(struct platform_device *pdev)
  543. {
  544. struct twl4030_usb_data *pdata = dev_get_platdata(&pdev->dev);
  545. struct twl4030_usb *twl;
  546. struct phy *phy;
  547. int status, err;
  548. struct usb_otg *otg;
  549. struct device_node *np = pdev->dev.of_node;
  550. struct phy_provider *phy_provider;
  551. twl = devm_kzalloc(&pdev->dev, sizeof(*twl), GFP_KERNEL);
  552. if (!twl)
  553. return -ENOMEM;
  554. if (np)
  555. of_property_read_u32(np, "usb_mode",
  556. (enum twl4030_usb_mode *)&twl->usb_mode);
  557. else if (pdata) {
  558. twl->usb_mode = pdata->usb_mode;
  559. } else {
  560. dev_err(&pdev->dev, "twl4030 initialized without pdata\n");
  561. return -EINVAL;
  562. }
  563. otg = devm_kzalloc(&pdev->dev, sizeof(*otg), GFP_KERNEL);
  564. if (!otg)
  565. return -ENOMEM;
  566. twl->dev = &pdev->dev;
  567. twl->irq = platform_get_irq(pdev, 0);
  568. twl->vbus_supplied = false;
  569. twl->linkstat = MUSB_UNKNOWN;
  570. twl->musb_mailbox_pending = false;
  571. twl->phy.dev = twl->dev;
  572. twl->phy.label = "twl4030";
  573. twl->phy.otg = otg;
  574. twl->phy.type = USB_PHY_TYPE_USB2;
  575. otg->usb_phy = &twl->phy;
  576. otg->set_host = twl4030_set_host;
  577. otg->set_peripheral = twl4030_set_peripheral;
  578. phy = devm_phy_create(twl->dev, NULL, &ops);
  579. if (IS_ERR(phy)) {
  580. dev_dbg(&pdev->dev, "Failed to create PHY\n");
  581. return PTR_ERR(phy);
  582. }
  583. phy_set_drvdata(phy, twl);
  584. phy_provider = devm_of_phy_provider_register(twl->dev,
  585. of_phy_simple_xlate);
  586. if (IS_ERR(phy_provider))
  587. return PTR_ERR(phy_provider);
  588. /* init mutex for workqueue */
  589. mutex_init(&twl->lock);
  590. INIT_DELAYED_WORK(&twl->id_workaround_work, twl4030_id_workaround_work);
  591. err = twl4030_usb_ldo_init(twl);
  592. if (err) {
  593. dev_err(&pdev->dev, "ldo init failed\n");
  594. return err;
  595. }
  596. usb_add_phy_dev(&twl->phy);
  597. platform_set_drvdata(pdev, twl);
  598. if (device_create_file(&pdev->dev, &dev_attr_vbus))
  599. dev_warn(&pdev->dev, "could not create sysfs file\n");
  600. ATOMIC_INIT_NOTIFIER_HEAD(&twl->phy.notifier);
  601. pm_runtime_use_autosuspend(&pdev->dev);
  602. pm_runtime_set_autosuspend_delay(&pdev->dev, 2000);
  603. pm_runtime_enable(&pdev->dev);
  604. pm_runtime_get_sync(&pdev->dev);
  605. /* Our job is to use irqs and status from the power module
  606. * to keep the transceiver disabled when nothing's connected.
  607. *
  608. * FIXME we actually shouldn't start enabling it until the
  609. * USB controller drivers have said they're ready, by calling
  610. * set_host() and/or set_peripheral() ... OTG_capable boards
  611. * need both handles, otherwise just one suffices.
  612. */
  613. status = devm_request_threaded_irq(twl->dev, twl->irq, NULL,
  614. twl4030_usb_irq, IRQF_TRIGGER_FALLING |
  615. IRQF_TRIGGER_RISING | IRQF_ONESHOT, "twl4030_usb", twl);
  616. if (status < 0) {
  617. dev_dbg(&pdev->dev, "can't get IRQ %d, err %d\n",
  618. twl->irq, status);
  619. return status;
  620. }
  621. if (pdata)
  622. err = phy_create_lookup(phy, "usb", "musb-hdrc.0");
  623. if (err)
  624. return err;
  625. pm_runtime_mark_last_busy(&pdev->dev);
  626. pm_runtime_put_autosuspend(twl->dev);
  627. dev_info(&pdev->dev, "Initialized TWL4030 USB module\n");
  628. return 0;
  629. }
  630. static int twl4030_usb_remove(struct platform_device *pdev)
  631. {
  632. struct twl4030_usb *twl = platform_get_drvdata(pdev);
  633. int val;
  634. usb_remove_phy(&twl->phy);
  635. pm_runtime_get_sync(twl->dev);
  636. cancel_delayed_work(&twl->id_workaround_work);
  637. device_remove_file(twl->dev, &dev_attr_vbus);
  638. /* set transceiver mode to power on defaults */
  639. twl4030_usb_set_mode(twl, -1);
  640. /* idle ulpi before powering off */
  641. if (cable_present(twl->linkstat))
  642. pm_runtime_put_noidle(twl->dev);
  643. pm_runtime_mark_last_busy(twl->dev);
  644. pm_runtime_dont_use_autosuspend(&pdev->dev);
  645. pm_runtime_put_sync(twl->dev);
  646. pm_runtime_disable(twl->dev);
  647. /* autogate 60MHz ULPI clock,
  648. * clear dpll clock request for i2c access,
  649. * disable 32KHz
  650. */
  651. val = twl4030_usb_read(twl, PHY_CLK_CTRL);
  652. if (val >= 0) {
  653. val |= PHY_CLK_CTRL_CLOCKGATING_EN;
  654. val &= ~(PHY_CLK_CTRL_CLK32K_EN | REQ_PHY_DPLL_CLK);
  655. twl4030_usb_write(twl, PHY_CLK_CTRL, (u8)val);
  656. }
  657. /* disable complete OTG block */
  658. twl4030_usb_clear_bits(twl, POWER_CTRL, POWER_CTRL_OTG_ENAB);
  659. return 0;
  660. }
  661. #ifdef CONFIG_OF
  662. static const struct of_device_id twl4030_usb_id_table[] = {
  663. { .compatible = "ti,twl4030-usb" },
  664. {}
  665. };
  666. MODULE_DEVICE_TABLE(of, twl4030_usb_id_table);
  667. #endif
  668. static struct platform_driver twl4030_usb_driver = {
  669. .probe = twl4030_usb_probe,
  670. .remove = twl4030_usb_remove,
  671. .driver = {
  672. .name = "twl4030_usb",
  673. .pm = &twl4030_usb_pm_ops,
  674. .of_match_table = of_match_ptr(twl4030_usb_id_table),
  675. },
  676. };
  677. static int __init twl4030_usb_init(void)
  678. {
  679. return platform_driver_register(&twl4030_usb_driver);
  680. }
  681. subsys_initcall(twl4030_usb_init);
  682. static void __exit twl4030_usb_exit(void)
  683. {
  684. platform_driver_unregister(&twl4030_usb_driver);
  685. }
  686. module_exit(twl4030_usb_exit);
  687. MODULE_ALIAS("platform:twl4030_usb");
  688. MODULE_AUTHOR("Texas Instruments, Inc, Nokia Corporation");
  689. MODULE_DESCRIPTION("TWL4030 USB transceiver driver");
  690. MODULE_LICENSE("GPL");