phy-qcom-ufs.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708
  1. /*
  2. * Copyright (c) 2013-2015, Linux Foundation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 and
  6. * only version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. */
  14. #include "phy-qcom-ufs-i.h"
  15. #define MAX_PROP_NAME 32
  16. #define VDDA_PHY_MIN_UV 1000000
  17. #define VDDA_PHY_MAX_UV 1000000
  18. #define VDDA_PLL_MIN_UV 1800000
  19. #define VDDA_PLL_MAX_UV 1800000
  20. #define VDDP_REF_CLK_MIN_UV 1200000
  21. #define VDDP_REF_CLK_MAX_UV 1200000
  22. int ufs_qcom_phy_calibrate(struct ufs_qcom_phy *ufs_qcom_phy,
  23. struct ufs_qcom_phy_calibration *tbl_A,
  24. int tbl_size_A,
  25. struct ufs_qcom_phy_calibration *tbl_B,
  26. int tbl_size_B, bool is_rate_B)
  27. {
  28. int i;
  29. int ret = 0;
  30. if (!tbl_A) {
  31. dev_err(ufs_qcom_phy->dev, "%s: tbl_A is NULL", __func__);
  32. ret = EINVAL;
  33. goto out;
  34. }
  35. for (i = 0; i < tbl_size_A; i++)
  36. writel_relaxed(tbl_A[i].cfg_value,
  37. ufs_qcom_phy->mmio + tbl_A[i].reg_offset);
  38. /*
  39. * In case we would like to work in rate B, we need
  40. * to override a registers that were configured in rate A table
  41. * with registers of rate B table.
  42. * table.
  43. */
  44. if (is_rate_B) {
  45. if (!tbl_B) {
  46. dev_err(ufs_qcom_phy->dev, "%s: tbl_B is NULL",
  47. __func__);
  48. ret = EINVAL;
  49. goto out;
  50. }
  51. for (i = 0; i < tbl_size_B; i++)
  52. writel_relaxed(tbl_B[i].cfg_value,
  53. ufs_qcom_phy->mmio + tbl_B[i].reg_offset);
  54. }
  55. /* flush buffered writes */
  56. mb();
  57. out:
  58. return ret;
  59. }
  60. EXPORT_SYMBOL_GPL(ufs_qcom_phy_calibrate);
  61. /*
  62. * This assumes the embedded phy structure inside generic_phy is of type
  63. * struct ufs_qcom_phy. In order to function properly it's crucial
  64. * to keep the embedded struct "struct ufs_qcom_phy common_cfg"
  65. * as the first inside generic_phy.
  66. */
  67. struct ufs_qcom_phy *get_ufs_qcom_phy(struct phy *generic_phy)
  68. {
  69. return (struct ufs_qcom_phy *)phy_get_drvdata(generic_phy);
  70. }
  71. EXPORT_SYMBOL_GPL(get_ufs_qcom_phy);
  72. static
  73. int ufs_qcom_phy_base_init(struct platform_device *pdev,
  74. struct ufs_qcom_phy *phy_common)
  75. {
  76. struct device *dev = &pdev->dev;
  77. struct resource *res;
  78. int err = 0;
  79. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "phy_mem");
  80. phy_common->mmio = devm_ioremap_resource(dev, res);
  81. if (IS_ERR((void const *)phy_common->mmio)) {
  82. err = PTR_ERR((void const *)phy_common->mmio);
  83. phy_common->mmio = NULL;
  84. dev_err(dev, "%s: ioremap for phy_mem resource failed %d\n",
  85. __func__, err);
  86. return err;
  87. }
  88. /* "dev_ref_clk_ctrl_mem" is optional resource */
  89. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  90. "dev_ref_clk_ctrl_mem");
  91. phy_common->dev_ref_clk_ctrl_mmio = devm_ioremap_resource(dev, res);
  92. if (IS_ERR((void const *)phy_common->dev_ref_clk_ctrl_mmio))
  93. phy_common->dev_ref_clk_ctrl_mmio = NULL;
  94. return 0;
  95. }
  96. struct phy *ufs_qcom_phy_generic_probe(struct platform_device *pdev,
  97. struct ufs_qcom_phy *common_cfg,
  98. const struct phy_ops *ufs_qcom_phy_gen_ops,
  99. struct ufs_qcom_phy_specific_ops *phy_spec_ops)
  100. {
  101. int err;
  102. struct device *dev = &pdev->dev;
  103. struct phy *generic_phy = NULL;
  104. struct phy_provider *phy_provider;
  105. err = ufs_qcom_phy_base_init(pdev, common_cfg);
  106. if (err) {
  107. dev_err(dev, "%s: phy base init failed %d\n", __func__, err);
  108. goto out;
  109. }
  110. phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
  111. if (IS_ERR(phy_provider)) {
  112. err = PTR_ERR(phy_provider);
  113. dev_err(dev, "%s: failed to register phy %d\n", __func__, err);
  114. goto out;
  115. }
  116. generic_phy = devm_phy_create(dev, NULL, ufs_qcom_phy_gen_ops);
  117. if (IS_ERR(generic_phy)) {
  118. err = PTR_ERR(generic_phy);
  119. dev_err(dev, "%s: failed to create phy %d\n", __func__, err);
  120. generic_phy = NULL;
  121. goto out;
  122. }
  123. common_cfg->phy_spec_ops = phy_spec_ops;
  124. common_cfg->dev = dev;
  125. out:
  126. return generic_phy;
  127. }
  128. EXPORT_SYMBOL_GPL(ufs_qcom_phy_generic_probe);
  129. static int __ufs_qcom_phy_clk_get(struct device *dev,
  130. const char *name, struct clk **clk_out, bool err_print)
  131. {
  132. struct clk *clk;
  133. int err = 0;
  134. clk = devm_clk_get(dev, name);
  135. if (IS_ERR(clk)) {
  136. err = PTR_ERR(clk);
  137. if (err_print)
  138. dev_err(dev, "failed to get %s err %d", name, err);
  139. } else {
  140. *clk_out = clk;
  141. }
  142. return err;
  143. }
  144. static int ufs_qcom_phy_clk_get(struct device *dev,
  145. const char *name, struct clk **clk_out)
  146. {
  147. return __ufs_qcom_phy_clk_get(dev, name, clk_out, true);
  148. }
  149. int ufs_qcom_phy_init_clks(struct ufs_qcom_phy *phy_common)
  150. {
  151. int err;
  152. if (of_device_is_compatible(phy_common->dev->of_node,
  153. "qcom,msm8996-ufs-phy-qmp-14nm"))
  154. goto skip_txrx_clk;
  155. err = ufs_qcom_phy_clk_get(phy_common->dev, "tx_iface_clk",
  156. &phy_common->tx_iface_clk);
  157. if (err)
  158. goto out;
  159. err = ufs_qcom_phy_clk_get(phy_common->dev, "rx_iface_clk",
  160. &phy_common->rx_iface_clk);
  161. if (err)
  162. goto out;
  163. err = ufs_qcom_phy_clk_get(phy_common->dev, "ref_clk_src",
  164. &phy_common->ref_clk_src);
  165. if (err)
  166. goto out;
  167. skip_txrx_clk:
  168. /*
  169. * "ref_clk_parent" is optional hence don't abort init if it's not
  170. * found.
  171. */
  172. __ufs_qcom_phy_clk_get(phy_common->dev, "ref_clk_parent",
  173. &phy_common->ref_clk_parent, false);
  174. err = ufs_qcom_phy_clk_get(phy_common->dev, "ref_clk",
  175. &phy_common->ref_clk);
  176. out:
  177. return err;
  178. }
  179. EXPORT_SYMBOL_GPL(ufs_qcom_phy_init_clks);
  180. static int __ufs_qcom_phy_init_vreg(struct device *dev,
  181. struct ufs_qcom_phy_vreg *vreg, const char *name, bool optional)
  182. {
  183. int err = 0;
  184. char prop_name[MAX_PROP_NAME];
  185. vreg->name = devm_kstrdup(dev, name, GFP_KERNEL);
  186. if (!vreg->name) {
  187. err = -ENOMEM;
  188. goto out;
  189. }
  190. vreg->reg = devm_regulator_get(dev, name);
  191. if (IS_ERR(vreg->reg)) {
  192. err = PTR_ERR(vreg->reg);
  193. vreg->reg = NULL;
  194. if (!optional)
  195. dev_err(dev, "failed to get %s, %d\n", name, err);
  196. goto out;
  197. }
  198. if (dev->of_node) {
  199. snprintf(prop_name, MAX_PROP_NAME, "%s-max-microamp", name);
  200. err = of_property_read_u32(dev->of_node,
  201. prop_name, &vreg->max_uA);
  202. if (err && err != -EINVAL) {
  203. dev_err(dev, "%s: failed to read %s\n",
  204. __func__, prop_name);
  205. goto out;
  206. } else if (err == -EINVAL || !vreg->max_uA) {
  207. if (regulator_count_voltages(vreg->reg) > 0) {
  208. dev_err(dev, "%s: %s is mandatory\n",
  209. __func__, prop_name);
  210. goto out;
  211. }
  212. err = 0;
  213. }
  214. snprintf(prop_name, MAX_PROP_NAME, "%s-always-on", name);
  215. vreg->is_always_on = of_property_read_bool(dev->of_node,
  216. prop_name);
  217. }
  218. if (!strcmp(name, "vdda-pll")) {
  219. vreg->max_uV = VDDA_PLL_MAX_UV;
  220. vreg->min_uV = VDDA_PLL_MIN_UV;
  221. } else if (!strcmp(name, "vdda-phy")) {
  222. vreg->max_uV = VDDA_PHY_MAX_UV;
  223. vreg->min_uV = VDDA_PHY_MIN_UV;
  224. } else if (!strcmp(name, "vddp-ref-clk")) {
  225. vreg->max_uV = VDDP_REF_CLK_MAX_UV;
  226. vreg->min_uV = VDDP_REF_CLK_MIN_UV;
  227. }
  228. out:
  229. if (err)
  230. kfree(vreg->name);
  231. return err;
  232. }
  233. static int ufs_qcom_phy_init_vreg(struct device *dev,
  234. struct ufs_qcom_phy_vreg *vreg, const char *name)
  235. {
  236. return __ufs_qcom_phy_init_vreg(dev, vreg, name, false);
  237. }
  238. int ufs_qcom_phy_init_vregulators(struct ufs_qcom_phy *phy_common)
  239. {
  240. int err;
  241. err = ufs_qcom_phy_init_vreg(phy_common->dev, &phy_common->vdda_pll,
  242. "vdda-pll");
  243. if (err)
  244. goto out;
  245. err = ufs_qcom_phy_init_vreg(phy_common->dev, &phy_common->vdda_phy,
  246. "vdda-phy");
  247. if (err)
  248. goto out;
  249. /* vddp-ref-clk-* properties are optional */
  250. __ufs_qcom_phy_init_vreg(phy_common->dev, &phy_common->vddp_ref_clk,
  251. "vddp-ref-clk", true);
  252. out:
  253. return err;
  254. }
  255. EXPORT_SYMBOL_GPL(ufs_qcom_phy_init_vregulators);
  256. static int ufs_qcom_phy_cfg_vreg(struct device *dev,
  257. struct ufs_qcom_phy_vreg *vreg, bool on)
  258. {
  259. int ret = 0;
  260. struct regulator *reg = vreg->reg;
  261. const char *name = vreg->name;
  262. int min_uV;
  263. int uA_load;
  264. if (regulator_count_voltages(reg) > 0) {
  265. min_uV = on ? vreg->min_uV : 0;
  266. ret = regulator_set_voltage(reg, min_uV, vreg->max_uV);
  267. if (ret) {
  268. dev_err(dev, "%s: %s set voltage failed, err=%d\n",
  269. __func__, name, ret);
  270. goto out;
  271. }
  272. uA_load = on ? vreg->max_uA : 0;
  273. ret = regulator_set_load(reg, uA_load);
  274. if (ret >= 0) {
  275. /*
  276. * regulator_set_load() returns new regulator
  277. * mode upon success.
  278. */
  279. ret = 0;
  280. } else {
  281. dev_err(dev, "%s: %s set optimum mode(uA_load=%d) failed, err=%d\n",
  282. __func__, name, uA_load, ret);
  283. goto out;
  284. }
  285. }
  286. out:
  287. return ret;
  288. }
  289. static int ufs_qcom_phy_enable_vreg(struct device *dev,
  290. struct ufs_qcom_phy_vreg *vreg)
  291. {
  292. int ret = 0;
  293. if (!vreg || vreg->enabled)
  294. goto out;
  295. ret = ufs_qcom_phy_cfg_vreg(dev, vreg, true);
  296. if (ret) {
  297. dev_err(dev, "%s: ufs_qcom_phy_cfg_vreg() failed, err=%d\n",
  298. __func__, ret);
  299. goto out;
  300. }
  301. ret = regulator_enable(vreg->reg);
  302. if (ret) {
  303. dev_err(dev, "%s: enable failed, err=%d\n",
  304. __func__, ret);
  305. goto out;
  306. }
  307. vreg->enabled = true;
  308. out:
  309. return ret;
  310. }
  311. static int ufs_qcom_phy_enable_ref_clk(struct ufs_qcom_phy *phy)
  312. {
  313. int ret = 0;
  314. if (phy->is_ref_clk_enabled)
  315. goto out;
  316. /*
  317. * reference clock is propagated in a daisy-chained manner from
  318. * source to phy, so ungate them at each stage.
  319. */
  320. ret = clk_prepare_enable(phy->ref_clk_src);
  321. if (ret) {
  322. dev_err(phy->dev, "%s: ref_clk_src enable failed %d\n",
  323. __func__, ret);
  324. goto out;
  325. }
  326. /*
  327. * "ref_clk_parent" is optional clock hence make sure that clk reference
  328. * is available before trying to enable the clock.
  329. */
  330. if (phy->ref_clk_parent) {
  331. ret = clk_prepare_enable(phy->ref_clk_parent);
  332. if (ret) {
  333. dev_err(phy->dev, "%s: ref_clk_parent enable failed %d\n",
  334. __func__, ret);
  335. goto out_disable_src;
  336. }
  337. }
  338. ret = clk_prepare_enable(phy->ref_clk);
  339. if (ret) {
  340. dev_err(phy->dev, "%s: ref_clk enable failed %d\n",
  341. __func__, ret);
  342. goto out_disable_parent;
  343. }
  344. phy->is_ref_clk_enabled = true;
  345. goto out;
  346. out_disable_parent:
  347. if (phy->ref_clk_parent)
  348. clk_disable_unprepare(phy->ref_clk_parent);
  349. out_disable_src:
  350. clk_disable_unprepare(phy->ref_clk_src);
  351. out:
  352. return ret;
  353. }
  354. static int ufs_qcom_phy_disable_vreg(struct device *dev,
  355. struct ufs_qcom_phy_vreg *vreg)
  356. {
  357. int ret = 0;
  358. if (!vreg || !vreg->enabled || vreg->is_always_on)
  359. goto out;
  360. ret = regulator_disable(vreg->reg);
  361. if (!ret) {
  362. /* ignore errors on applying disable config */
  363. ufs_qcom_phy_cfg_vreg(dev, vreg, false);
  364. vreg->enabled = false;
  365. } else {
  366. dev_err(dev, "%s: %s disable failed, err=%d\n",
  367. __func__, vreg->name, ret);
  368. }
  369. out:
  370. return ret;
  371. }
  372. static void ufs_qcom_phy_disable_ref_clk(struct ufs_qcom_phy *phy)
  373. {
  374. if (phy->is_ref_clk_enabled) {
  375. clk_disable_unprepare(phy->ref_clk);
  376. /*
  377. * "ref_clk_parent" is optional clock hence make sure that clk
  378. * reference is available before trying to disable the clock.
  379. */
  380. if (phy->ref_clk_parent)
  381. clk_disable_unprepare(phy->ref_clk_parent);
  382. clk_disable_unprepare(phy->ref_clk_src);
  383. phy->is_ref_clk_enabled = false;
  384. }
  385. }
  386. #define UFS_REF_CLK_EN (1 << 5)
  387. static void ufs_qcom_phy_dev_ref_clk_ctrl(struct phy *generic_phy, bool enable)
  388. {
  389. struct ufs_qcom_phy *phy = get_ufs_qcom_phy(generic_phy);
  390. if (phy->dev_ref_clk_ctrl_mmio &&
  391. (enable ^ phy->is_dev_ref_clk_enabled)) {
  392. u32 temp = readl_relaxed(phy->dev_ref_clk_ctrl_mmio);
  393. if (enable)
  394. temp |= UFS_REF_CLK_EN;
  395. else
  396. temp &= ~UFS_REF_CLK_EN;
  397. /*
  398. * If we are here to disable this clock immediately after
  399. * entering into hibern8, we need to make sure that device
  400. * ref_clk is active atleast 1us after the hibern8 enter.
  401. */
  402. if (!enable)
  403. udelay(1);
  404. writel_relaxed(temp, phy->dev_ref_clk_ctrl_mmio);
  405. /* ensure that ref_clk is enabled/disabled before we return */
  406. wmb();
  407. /*
  408. * If we call hibern8 exit after this, we need to make sure that
  409. * device ref_clk is stable for atleast 1us before the hibern8
  410. * exit command.
  411. */
  412. if (enable)
  413. udelay(1);
  414. phy->is_dev_ref_clk_enabled = enable;
  415. }
  416. }
  417. void ufs_qcom_phy_enable_dev_ref_clk(struct phy *generic_phy)
  418. {
  419. ufs_qcom_phy_dev_ref_clk_ctrl(generic_phy, true);
  420. }
  421. EXPORT_SYMBOL_GPL(ufs_qcom_phy_enable_dev_ref_clk);
  422. void ufs_qcom_phy_disable_dev_ref_clk(struct phy *generic_phy)
  423. {
  424. ufs_qcom_phy_dev_ref_clk_ctrl(generic_phy, false);
  425. }
  426. EXPORT_SYMBOL_GPL(ufs_qcom_phy_disable_dev_ref_clk);
  427. /* Turn ON M-PHY RMMI interface clocks */
  428. static int ufs_qcom_phy_enable_iface_clk(struct ufs_qcom_phy *phy)
  429. {
  430. int ret = 0;
  431. if (phy->is_iface_clk_enabled)
  432. goto out;
  433. ret = clk_prepare_enable(phy->tx_iface_clk);
  434. if (ret) {
  435. dev_err(phy->dev, "%s: tx_iface_clk enable failed %d\n",
  436. __func__, ret);
  437. goto out;
  438. }
  439. ret = clk_prepare_enable(phy->rx_iface_clk);
  440. if (ret) {
  441. clk_disable_unprepare(phy->tx_iface_clk);
  442. dev_err(phy->dev, "%s: rx_iface_clk enable failed %d. disabling also tx_iface_clk\n",
  443. __func__, ret);
  444. goto out;
  445. }
  446. phy->is_iface_clk_enabled = true;
  447. out:
  448. return ret;
  449. }
  450. /* Turn OFF M-PHY RMMI interface clocks */
  451. void ufs_qcom_phy_disable_iface_clk(struct ufs_qcom_phy *phy)
  452. {
  453. if (phy->is_iface_clk_enabled) {
  454. clk_disable_unprepare(phy->tx_iface_clk);
  455. clk_disable_unprepare(phy->rx_iface_clk);
  456. phy->is_iface_clk_enabled = false;
  457. }
  458. }
  459. int ufs_qcom_phy_start_serdes(struct phy *generic_phy)
  460. {
  461. struct ufs_qcom_phy *ufs_qcom_phy = get_ufs_qcom_phy(generic_phy);
  462. int ret = 0;
  463. if (!ufs_qcom_phy->phy_spec_ops->start_serdes) {
  464. dev_err(ufs_qcom_phy->dev, "%s: start_serdes() callback is not supported\n",
  465. __func__);
  466. ret = -ENOTSUPP;
  467. } else {
  468. ufs_qcom_phy->phy_spec_ops->start_serdes(ufs_qcom_phy);
  469. }
  470. return ret;
  471. }
  472. EXPORT_SYMBOL_GPL(ufs_qcom_phy_start_serdes);
  473. int ufs_qcom_phy_set_tx_lane_enable(struct phy *generic_phy, u32 tx_lanes)
  474. {
  475. struct ufs_qcom_phy *ufs_qcom_phy = get_ufs_qcom_phy(generic_phy);
  476. int ret = 0;
  477. if (!ufs_qcom_phy->phy_spec_ops->set_tx_lane_enable) {
  478. dev_err(ufs_qcom_phy->dev, "%s: set_tx_lane_enable() callback is not supported\n",
  479. __func__);
  480. ret = -ENOTSUPP;
  481. } else {
  482. ufs_qcom_phy->phy_spec_ops->set_tx_lane_enable(ufs_qcom_phy,
  483. tx_lanes);
  484. }
  485. return ret;
  486. }
  487. EXPORT_SYMBOL_GPL(ufs_qcom_phy_set_tx_lane_enable);
  488. void ufs_qcom_phy_save_controller_version(struct phy *generic_phy,
  489. u8 major, u16 minor, u16 step)
  490. {
  491. struct ufs_qcom_phy *ufs_qcom_phy = get_ufs_qcom_phy(generic_phy);
  492. ufs_qcom_phy->host_ctrl_rev_major = major;
  493. ufs_qcom_phy->host_ctrl_rev_minor = minor;
  494. ufs_qcom_phy->host_ctrl_rev_step = step;
  495. }
  496. EXPORT_SYMBOL_GPL(ufs_qcom_phy_save_controller_version);
  497. int ufs_qcom_phy_calibrate_phy(struct phy *generic_phy, bool is_rate_B)
  498. {
  499. struct ufs_qcom_phy *ufs_qcom_phy = get_ufs_qcom_phy(generic_phy);
  500. int ret = 0;
  501. if (!ufs_qcom_phy->phy_spec_ops->calibrate_phy) {
  502. dev_err(ufs_qcom_phy->dev, "%s: calibrate_phy() callback is not supported\n",
  503. __func__);
  504. ret = -ENOTSUPP;
  505. } else {
  506. ret = ufs_qcom_phy->phy_spec_ops->
  507. calibrate_phy(ufs_qcom_phy, is_rate_B);
  508. if (ret)
  509. dev_err(ufs_qcom_phy->dev, "%s: calibrate_phy() failed %d\n",
  510. __func__, ret);
  511. }
  512. return ret;
  513. }
  514. EXPORT_SYMBOL_GPL(ufs_qcom_phy_calibrate_phy);
  515. int ufs_qcom_phy_is_pcs_ready(struct phy *generic_phy)
  516. {
  517. struct ufs_qcom_phy *ufs_qcom_phy = get_ufs_qcom_phy(generic_phy);
  518. if (!ufs_qcom_phy->phy_spec_ops->is_physical_coding_sublayer_ready) {
  519. dev_err(ufs_qcom_phy->dev, "%s: is_physical_coding_sublayer_ready() callback is not supported\n",
  520. __func__);
  521. return -ENOTSUPP;
  522. }
  523. return ufs_qcom_phy->phy_spec_ops->
  524. is_physical_coding_sublayer_ready(ufs_qcom_phy);
  525. }
  526. EXPORT_SYMBOL_GPL(ufs_qcom_phy_is_pcs_ready);
  527. int ufs_qcom_phy_power_on(struct phy *generic_phy)
  528. {
  529. struct ufs_qcom_phy *phy_common = get_ufs_qcom_phy(generic_phy);
  530. struct device *dev = phy_common->dev;
  531. int err;
  532. if (phy_common->is_powered_on)
  533. return 0;
  534. err = ufs_qcom_phy_enable_vreg(dev, &phy_common->vdda_phy);
  535. if (err) {
  536. dev_err(dev, "%s enable vdda_phy failed, err=%d\n",
  537. __func__, err);
  538. goto out;
  539. }
  540. phy_common->phy_spec_ops->power_control(phy_common, true);
  541. /* vdda_pll also enables ref clock LDOs so enable it first */
  542. err = ufs_qcom_phy_enable_vreg(dev, &phy_common->vdda_pll);
  543. if (err) {
  544. dev_err(dev, "%s enable vdda_pll failed, err=%d\n",
  545. __func__, err);
  546. goto out_disable_phy;
  547. }
  548. err = ufs_qcom_phy_enable_iface_clk(phy_common);
  549. if (err) {
  550. dev_err(dev, "%s enable phy iface clock failed, err=%d\n",
  551. __func__, err);
  552. goto out_disable_pll;
  553. }
  554. err = ufs_qcom_phy_enable_ref_clk(phy_common);
  555. if (err) {
  556. dev_err(dev, "%s enable phy ref clock failed, err=%d\n",
  557. __func__, err);
  558. goto out_disable_iface_clk;
  559. }
  560. /* enable device PHY ref_clk pad rail */
  561. if (phy_common->vddp_ref_clk.reg) {
  562. err = ufs_qcom_phy_enable_vreg(dev,
  563. &phy_common->vddp_ref_clk);
  564. if (err) {
  565. dev_err(dev, "%s enable vddp_ref_clk failed, err=%d\n",
  566. __func__, err);
  567. goto out_disable_ref_clk;
  568. }
  569. }
  570. phy_common->is_powered_on = true;
  571. goto out;
  572. out_disable_ref_clk:
  573. ufs_qcom_phy_disable_ref_clk(phy_common);
  574. out_disable_iface_clk:
  575. ufs_qcom_phy_disable_iface_clk(phy_common);
  576. out_disable_pll:
  577. ufs_qcom_phy_disable_vreg(dev, &phy_common->vdda_pll);
  578. out_disable_phy:
  579. ufs_qcom_phy_disable_vreg(dev, &phy_common->vdda_phy);
  580. out:
  581. return err;
  582. }
  583. EXPORT_SYMBOL_GPL(ufs_qcom_phy_power_on);
  584. int ufs_qcom_phy_power_off(struct phy *generic_phy)
  585. {
  586. struct ufs_qcom_phy *phy_common = get_ufs_qcom_phy(generic_phy);
  587. if (!phy_common->is_powered_on)
  588. return 0;
  589. phy_common->phy_spec_ops->power_control(phy_common, false);
  590. if (phy_common->vddp_ref_clk.reg)
  591. ufs_qcom_phy_disable_vreg(phy_common->dev,
  592. &phy_common->vddp_ref_clk);
  593. ufs_qcom_phy_disable_ref_clk(phy_common);
  594. ufs_qcom_phy_disable_iface_clk(phy_common);
  595. ufs_qcom_phy_disable_vreg(phy_common->dev, &phy_common->vdda_pll);
  596. ufs_qcom_phy_disable_vreg(phy_common->dev, &phy_common->vdda_phy);
  597. phy_common->is_powered_on = false;
  598. return 0;
  599. }
  600. EXPORT_SYMBOL_GPL(ufs_qcom_phy_power_off);