pci.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356
  1. #ifndef DRIVERS_PCI_H
  2. #define DRIVERS_PCI_H
  3. #define PCI_FIND_CAP_TTL 48
  4. extern const unsigned char pcie_link_speed[];
  5. bool pcie_cap_has_lnkctl(const struct pci_dev *dev);
  6. /* Functions internal to the PCI core code */
  7. int pci_create_sysfs_dev_files(struct pci_dev *pdev);
  8. void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
  9. #if !defined(CONFIG_DMI) && !defined(CONFIG_ACPI)
  10. static inline void pci_create_firmware_label_files(struct pci_dev *pdev)
  11. { return; }
  12. static inline void pci_remove_firmware_label_files(struct pci_dev *pdev)
  13. { return; }
  14. #else
  15. void pci_create_firmware_label_files(struct pci_dev *pdev);
  16. void pci_remove_firmware_label_files(struct pci_dev *pdev);
  17. #endif
  18. void pci_cleanup_rom(struct pci_dev *dev);
  19. #ifdef HAVE_PCI_MMAP
  20. enum pci_mmap_api {
  21. PCI_MMAP_SYSFS, /* mmap on /sys/bus/pci/devices/<BDF>/resource<N> */
  22. PCI_MMAP_PROCFS /* mmap on /proc/bus/pci/<BDF> */
  23. };
  24. int pci_mmap_fits(struct pci_dev *pdev, int resno, struct vm_area_struct *vmai,
  25. enum pci_mmap_api mmap_api);
  26. #endif
  27. int pci_probe_reset_function(struct pci_dev *dev);
  28. /**
  29. * struct pci_platform_pm_ops - Firmware PM callbacks
  30. *
  31. * @is_manageable: returns 'true' if given device is power manageable by the
  32. * platform firmware
  33. *
  34. * @set_state: invokes the platform firmware to set the device's power state
  35. *
  36. * @get_state: queries the platform firmware for a device's current power state
  37. *
  38. * @choose_state: returns PCI power state of given device preferred by the
  39. * platform; to be used during system-wide transitions from a
  40. * sleeping state to the working state and vice versa
  41. *
  42. * @sleep_wake: enables/disables the system wake up capability of given device
  43. *
  44. * @run_wake: enables/disables the platform to generate run-time wake-up events
  45. * for given device (the device's wake-up capability has to be
  46. * enabled by @sleep_wake for this feature to work)
  47. *
  48. * @need_resume: returns 'true' if the given device (which is currently
  49. * suspended) needs to be resumed to be configured for system
  50. * wakeup.
  51. *
  52. * If given platform is generally capable of power managing PCI devices, all of
  53. * these callbacks are mandatory.
  54. */
  55. struct pci_platform_pm_ops {
  56. bool (*is_manageable)(struct pci_dev *dev);
  57. int (*set_state)(struct pci_dev *dev, pci_power_t state);
  58. pci_power_t (*get_state)(struct pci_dev *dev);
  59. pci_power_t (*choose_state)(struct pci_dev *dev);
  60. int (*sleep_wake)(struct pci_dev *dev, bool enable);
  61. int (*run_wake)(struct pci_dev *dev, bool enable);
  62. bool (*need_resume)(struct pci_dev *dev);
  63. };
  64. int pci_set_platform_pm(const struct pci_platform_pm_ops *ops);
  65. void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
  66. void pci_power_up(struct pci_dev *dev);
  67. void pci_disable_enabled_device(struct pci_dev *dev);
  68. int pci_finish_runtime_suspend(struct pci_dev *dev);
  69. int __pci_pme_wakeup(struct pci_dev *dev, void *ign);
  70. bool pci_dev_keep_suspended(struct pci_dev *dev);
  71. void pci_dev_complete_resume(struct pci_dev *pci_dev);
  72. void pci_config_pm_runtime_get(struct pci_dev *dev);
  73. void pci_config_pm_runtime_put(struct pci_dev *dev);
  74. void pci_pm_init(struct pci_dev *dev);
  75. void pci_ea_init(struct pci_dev *dev);
  76. void pci_allocate_cap_save_buffers(struct pci_dev *dev);
  77. void pci_free_cap_save_buffers(struct pci_dev *dev);
  78. bool pci_bridge_d3_possible(struct pci_dev *dev);
  79. void pci_bridge_d3_update(struct pci_dev *dev);
  80. static inline void pci_wakeup_event(struct pci_dev *dev)
  81. {
  82. /* Wait 100 ms before the system can be put into a sleep state. */
  83. pm_wakeup_event(&dev->dev, 100);
  84. }
  85. static inline bool pci_has_subordinate(struct pci_dev *pci_dev)
  86. {
  87. return !!(pci_dev->subordinate);
  88. }
  89. static inline bool pci_power_manageable(struct pci_dev *pci_dev)
  90. {
  91. /*
  92. * Currently we allow normal PCI devices and PCI bridges transition
  93. * into D3 if their bridge_d3 is set.
  94. */
  95. return !pci_has_subordinate(pci_dev) || pci_dev->bridge_d3;
  96. }
  97. struct pci_vpd_ops {
  98. ssize_t (*read)(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
  99. ssize_t (*write)(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
  100. int (*set_size)(struct pci_dev *dev, size_t len);
  101. };
  102. struct pci_vpd {
  103. const struct pci_vpd_ops *ops;
  104. struct bin_attribute *attr; /* descriptor for sysfs VPD entry */
  105. struct mutex lock;
  106. unsigned int len;
  107. u16 flag;
  108. u8 cap;
  109. u8 busy:1;
  110. u8 valid:1;
  111. };
  112. int pci_vpd_init(struct pci_dev *dev);
  113. void pci_vpd_release(struct pci_dev *dev);
  114. /* PCI /proc functions */
  115. #ifdef CONFIG_PROC_FS
  116. int pci_proc_attach_device(struct pci_dev *dev);
  117. int pci_proc_detach_device(struct pci_dev *dev);
  118. int pci_proc_detach_bus(struct pci_bus *bus);
  119. #else
  120. static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
  121. static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
  122. static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
  123. #endif
  124. /* Functions for PCI Hotplug drivers to use */
  125. int pci_hp_add_bridge(struct pci_dev *dev);
  126. #ifdef HAVE_PCI_LEGACY
  127. void pci_create_legacy_files(struct pci_bus *bus);
  128. void pci_remove_legacy_files(struct pci_bus *bus);
  129. #else
  130. static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
  131. static inline void pci_remove_legacy_files(struct pci_bus *bus) { return; }
  132. #endif
  133. /* Lock for read/write access to pci device and bus lists */
  134. extern struct rw_semaphore pci_bus_sem;
  135. extern raw_spinlock_t pci_lock;
  136. extern unsigned int pci_pm_d3_delay;
  137. #ifdef CONFIG_PCI_MSI
  138. void pci_no_msi(void);
  139. #else
  140. static inline void pci_no_msi(void) { }
  141. #endif
  142. static inline void pci_msi_set_enable(struct pci_dev *dev, int enable)
  143. {
  144. u16 control;
  145. pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
  146. control &= ~PCI_MSI_FLAGS_ENABLE;
  147. if (enable)
  148. control |= PCI_MSI_FLAGS_ENABLE;
  149. pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
  150. }
  151. static inline void pci_msix_clear_and_set_ctrl(struct pci_dev *dev, u16 clear, u16 set)
  152. {
  153. u16 ctrl;
  154. pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
  155. ctrl &= ~clear;
  156. ctrl |= set;
  157. pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, ctrl);
  158. }
  159. void pci_realloc_get_opt(char *);
  160. static inline int pci_no_d1d2(struct pci_dev *dev)
  161. {
  162. unsigned int parent_dstates = 0;
  163. if (dev->bus->self)
  164. parent_dstates = dev->bus->self->no_d1d2;
  165. return (dev->no_d1d2 || parent_dstates);
  166. }
  167. extern const struct attribute_group *pci_dev_groups[];
  168. extern const struct attribute_group *pcibus_groups[];
  169. extern struct device_type pci_dev_type;
  170. extern const struct attribute_group *pci_bus_groups[];
  171. /**
  172. * pci_match_one_device - Tell if a PCI device structure has a matching
  173. * PCI device id structure
  174. * @id: single PCI device id structure to match
  175. * @dev: the PCI device structure to match against
  176. *
  177. * Returns the matching pci_device_id structure or %NULL if there is no match.
  178. */
  179. static inline const struct pci_device_id *
  180. pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
  181. {
  182. if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
  183. (id->device == PCI_ANY_ID || id->device == dev->device) &&
  184. (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
  185. (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
  186. !((id->class ^ dev->class) & id->class_mask))
  187. return id;
  188. return NULL;
  189. }
  190. /* PCI slot sysfs helper code */
  191. #define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
  192. extern struct kset *pci_slots_kset;
  193. struct pci_slot_attribute {
  194. struct attribute attr;
  195. ssize_t (*show)(struct pci_slot *, char *);
  196. ssize_t (*store)(struct pci_slot *, const char *, size_t);
  197. };
  198. #define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
  199. enum pci_bar_type {
  200. pci_bar_unknown, /* Standard PCI BAR probe */
  201. pci_bar_io, /* An io port BAR */
  202. pci_bar_mem32, /* A 32-bit memory BAR */
  203. pci_bar_mem64, /* A 64-bit memory BAR */
  204. };
  205. bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
  206. int crs_timeout);
  207. int pci_setup_device(struct pci_dev *dev);
  208. int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
  209. struct resource *res, unsigned int reg);
  210. void pci_configure_ari(struct pci_dev *dev);
  211. void __pci_bus_size_bridges(struct pci_bus *bus,
  212. struct list_head *realloc_head);
  213. void __pci_bus_assign_resources(const struct pci_bus *bus,
  214. struct list_head *realloc_head,
  215. struct list_head *fail_head);
  216. bool pci_bus_clip_resource(struct pci_dev *dev, int idx);
  217. void pci_reassigndev_resource_alignment(struct pci_dev *dev);
  218. void pci_disable_bridge_window(struct pci_dev *dev);
  219. /* Single Root I/O Virtualization */
  220. struct pci_sriov {
  221. int pos; /* capability position */
  222. int nres; /* number of resources */
  223. u32 cap; /* SR-IOV Capabilities */
  224. u16 ctrl; /* SR-IOV Control */
  225. u16 total_VFs; /* total VFs associated with the PF */
  226. u16 initial_VFs; /* initial VFs associated with the PF */
  227. u16 num_VFs; /* number of VFs available */
  228. u16 offset; /* first VF Routing ID offset */
  229. u16 stride; /* following VF stride */
  230. u32 pgsz; /* page size for BAR alignment */
  231. u8 link; /* Function Dependency Link */
  232. u8 max_VF_buses; /* max buses consumed by VFs */
  233. u16 driver_max_VFs; /* max num VFs driver supports */
  234. struct pci_dev *dev; /* lowest numbered PF */
  235. struct pci_dev *self; /* this PF */
  236. struct mutex lock; /* lock for VF bus */
  237. resource_size_t barsz[PCI_SRIOV_NUM_BARS]; /* VF BAR size */
  238. };
  239. #ifdef CONFIG_PCI_ATS
  240. void pci_restore_ats_state(struct pci_dev *dev);
  241. #else
  242. static inline void pci_restore_ats_state(struct pci_dev *dev)
  243. {
  244. }
  245. #endif /* CONFIG_PCI_ATS */
  246. #ifdef CONFIG_PCI_IOV
  247. int pci_iov_init(struct pci_dev *dev);
  248. void pci_iov_release(struct pci_dev *dev);
  249. void pci_iov_update_resource(struct pci_dev *dev, int resno);
  250. resource_size_t pci_sriov_resource_alignment(struct pci_dev *dev, int resno);
  251. void pci_restore_iov_state(struct pci_dev *dev);
  252. int pci_iov_bus_range(struct pci_bus *bus);
  253. #else
  254. static inline int pci_iov_init(struct pci_dev *dev)
  255. {
  256. return -ENODEV;
  257. }
  258. static inline void pci_iov_release(struct pci_dev *dev)
  259. {
  260. }
  261. static inline void pci_restore_iov_state(struct pci_dev *dev)
  262. {
  263. }
  264. static inline int pci_iov_bus_range(struct pci_bus *bus)
  265. {
  266. return 0;
  267. }
  268. #endif /* CONFIG_PCI_IOV */
  269. unsigned long pci_cardbus_resource_alignment(struct resource *);
  270. static inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
  271. struct resource *res)
  272. {
  273. #ifdef CONFIG_PCI_IOV
  274. int resno = res - dev->resource;
  275. if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
  276. return pci_sriov_resource_alignment(dev, resno);
  277. #endif
  278. if (dev->class >> 8 == PCI_CLASS_BRIDGE_CARDBUS)
  279. return pci_cardbus_resource_alignment(res);
  280. return resource_alignment(res);
  281. }
  282. void pci_enable_acs(struct pci_dev *dev);
  283. #ifdef CONFIG_PCIE_PTM
  284. void pci_ptm_init(struct pci_dev *dev);
  285. #else
  286. static inline void pci_ptm_init(struct pci_dev *dev) { }
  287. #endif
  288. struct pci_dev_reset_methods {
  289. u16 vendor;
  290. u16 device;
  291. int (*reset)(struct pci_dev *dev, int probe);
  292. };
  293. #ifdef CONFIG_PCI_QUIRKS
  294. int pci_dev_specific_reset(struct pci_dev *dev, int probe);
  295. #else
  296. static inline int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  297. {
  298. return -ENOTTY;
  299. }
  300. #endif
  301. #if defined(CONFIG_PCI_QUIRKS) && defined(CONFIG_ARM64)
  302. int acpi_get_rc_resources(struct device *dev, const char *hid, u16 segment,
  303. struct resource *res);
  304. #endif
  305. #endif /* DRIVERS_PCI_H */