pwrseq.h 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #ifndef __RTL8821AE_PWRSEQ_H__
  26. #define __RTL8821AE_PWRSEQ_H__
  27. #include "../pwrseqcmd.h"
  28. #include "../btcoexist/halbt_precomp.h"
  29. #define RTL8812_TRANS_CARDEMU_TO_ACT_STEPS 15
  30. #define RTL8812_TRANS_ACT_TO_CARDEMU_STEPS 15
  31. #define RTL8812_TRANS_CARDEMU_TO_SUS_STEPS 15
  32. #define RTL8812_TRANS_SUS_TO_CARDEMU_STEPS 15
  33. #define RTL8812_TRANS_CARDEMU_TO_PDN_STEPS 25
  34. #define RTL8812_TRANS_PDN_TO_CARDEMU_STEPS 15
  35. #define RTL8812_TRANS_ACT_TO_LPS_STEPS 15
  36. #define RTL8812_TRANS_LPS_TO_ACT_STEPS 15
  37. #define RTL8812_TRANS_END_STEPS 1
  38. /* The following macros have the following format:
  39. * { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value
  40. * comments },
  41. */
  42. #define RTL8812_TRANS_CARDEMU_TO_ACT \
  43. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  44. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT2, 0 \
  45. /* disable SW LPS 0x04[10]=0*/}, \
  46. {0x0006, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  47. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT1, BIT1 \
  48. /* wait till 0x04[17] = 1 power ready*/}, \
  49. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  50. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT7, 0 \
  51. /* disable HWPDN 0x04[15]=0*/}, \
  52. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  53. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3, 0 \
  54. /* disable WL suspend*/}, \
  55. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  56. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, BIT0 \
  57. /* polling until return 0*/}, \
  58. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  59. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT0, 0},
  60. #define RTL8812_TRANS_ACT_TO_CARDEMU \
  61. {0x0c00, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  62. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x04 \
  63. /* 0xc00[7:0] = 4 turn off 3-wire */}, \
  64. {0x0e00, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  65. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x04 \
  66. /* 0xe00[7:0] = 4 turn off 3-wire */}, \
  67. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  68. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, 0 \
  69. /* 0x2[0] = 0 RESET BB, CLOSE RF */}, \
  70. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  71. PWR_BASEADDR_MAC, PWR_CMD_DELAY, 0, PWRSEQ_DELAY_US \
  72. /*Delay 1us*/}, \
  73. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,\
  74. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1, 0 \
  75. /* Whole BB is reset*/}, \
  76. {0x0007, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  77. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x2A \
  78. /* 0x07[7:0] = 0x28 sps pwm mode 0x2a for BT coex*/}, \
  79. {0x0008, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK,\
  80. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0x02, 0 \
  81. /*0x8[1] = 0 ANA clk =500k */}, \
  82. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  83. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1, BIT1 \
  84. /*0x04[9] = 1 turn off MAC by HW state machine*/}, \
  85. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  86. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT1, 0 \
  87. /*wait till 0x04[9] = 0 polling until return 0 to disable*/},
  88. #define RTL8812_TRANS_CARDEMU_TO_SUS \
  89. {0x0042, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK,\
  90. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xF0, 0xc0}, \
  91. {0x0042, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,\
  92. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xF0, 0xE0}, \
  93. {0x0043, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  94. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x07 \
  95. /* gpio11 input mode, gpio10~8 output mode */}, \
  96. {0x0045, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  97. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x00 \
  98. /* gpio 0~7 output same value as input ?? */}, \
  99. {0x0046, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  100. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0xff \
  101. /* gpio0~7 output mode */}, \
  102. {0x0047, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  103. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0 \
  104. /* 0x47[7:0] = 00 gpio mode */}, \
  105. {0x0007, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK,\
  106. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0 \
  107. /* suspend option all off */}, \
  108. {0x0014, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  109. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0x80, BIT7 \
  110. /*0x14[7] = 1 turn on ZCD */}, \
  111. {0x0015, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  112. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0x01, BIT0 \
  113. /* 0x15[0] =1 trun on ZCD */}, \
  114. {0x0023, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  115. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0x10, BIT4 \
  116. /*0x23[4] = 1 hpon LDO sleep mode */}, \
  117. {0x0008, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK,\
  118. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0x02, 0 \
  119. /*0x8[1] = 0 ANA clk =500k */}, \
  120. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  121. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3, BIT3 \
  122. /*0x04[11] = 2b'11 enable WL suspend for PCIe*/},
  123. #define RTL8812_TRANS_SUS_TO_CARDEMU \
  124. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  125. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3, 0 \
  126. /*0x04[11] = 2b'01enable WL suspend*/}, \
  127. {0x0023, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  128. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0x10, 0 \
  129. /*0x23[4] = 0 hpon LDO sleep mode leave */}, \
  130. {0x0015, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  131. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0x01, 0 \
  132. /* 0x15[0] =0 trun off ZCD */}, \
  133. {0x0014, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  134. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0x80, 0 \
  135. /*0x14[7] = 0 turn off ZCD */}, \
  136. {0x0046, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  137. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x00 \
  138. /* gpio0~7 input mode */}, \
  139. {0x0043, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  140. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x00 \
  141. /* gpio11 input mode, gpio10~8 input mode */},
  142. #define RTL8812_TRANS_CARDEMU_TO_CARDDIS \
  143. {0x0003, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  144. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT2, 0 \
  145. /*0x03[2] = 0, reset 8051*/}, \
  146. {0x0080, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  147. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x05 \
  148. /*0x80=05h if reload fw, fill the default value of host_CPU handshake field*/}, \
  149. {0x0042, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK,\
  150. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xF0, 0xcc}, \
  151. {0x0042, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,\
  152. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xF0, 0xEC}, \
  153. {0x0043, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  154. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x07 \
  155. /* gpio11 input mode, gpio10~8 output mode */}, \
  156. {0x0045, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  157. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x00 \
  158. /* gpio 0~7 output same value as input ?? */}, \
  159. {0x0046, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  160. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0xff \
  161. /* gpio0~7 output mode */}, \
  162. {0x0047, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  163. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0 \
  164. /* 0x47[7:0] = 00 gpio mode */}, \
  165. {0x0014, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  166. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0x80, BIT7 \
  167. /*0x14[7] = 1 turn on ZCD */}, \
  168. {0x0015, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  169. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0x01, BIT0 \
  170. /* 0x15[0] =1 trun on ZCD */}, \
  171. {0x0012, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  172. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0x01, 0 \
  173. /*0x12[0] = 0 force PFM mode */}, \
  174. {0x0023, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  175. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0x10, BIT4 \
  176. /*0x23[4] = 1 hpon LDO sleep mode */}, \
  177. {0x0008, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK,\
  178. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0x02, 0 \
  179. /*0x8[1] = 0 ANA clk =500k */}, \
  180. {0x0007, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK,\
  181. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x20 \
  182. /*0x07=0x20 , SOP option to disable BG/MB*/}, \
  183. {0x001f, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK,\
  184. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1, 0 \
  185. /*0x01f[1]=0 , disable RFC_0 control REG_RF_CTRL_8812 */}, \
  186. {0x0076, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK,\
  187. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1, 0 \
  188. /*0x076[1]=0 , disable RFC_1 control REG_OPT_CTRL_8812 +2 */}, \
  189. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  190. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3, BIT3 \
  191. /*0x04[11] = 2b'01 enable WL suspend*/},
  192. #define RTL8812_TRANS_CARDDIS_TO_CARDEMU \
  193. {0x0012, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  194. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, BIT0 \
  195. /*0x12[0] = 1 force PWM mode */}, \
  196. {0x0014, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  197. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0x80, 0 \
  198. /*0x14[7] = 0 turn off ZCD */}, \
  199. {0x0015, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  200. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0x01, 0 \
  201. /* 0x15[0] =0 trun off ZCD */}, \
  202. {0x0023, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  203. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0x10, 0 \
  204. /*0x23[4] = 0 hpon LDO leave sleep mode */}, \
  205. {0x0046, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  206. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x00 \
  207. /* gpio0~7 input mode */}, \
  208. {0x0043, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  209. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x00 \
  210. /* gpio11 input mode, gpio10~8 input mode */}, \
  211. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,\
  212. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT2, 0 \
  213. /*0x04[10] = 0, enable SW LPS PCIE only*/}, \
  214. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  215. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3, 0 \
  216. /*0x04[11] = 2b'01enable WL suspend*/}, \
  217. {0x0003, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  218. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT2, BIT2 \
  219. /*0x03[2] = 1, enable 8051*/}, \
  220. {0x0301, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,\
  221. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0 \
  222. /*PCIe DMA start*/},
  223. #define RTL8812_TRANS_CARDEMU_TO_PDN \
  224. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  225. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT7, BIT7 \
  226. /* 0x04[15] = 1*/},
  227. #define RTL8812_TRANS_PDN_TO_CARDEMU \
  228. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  229. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT7, 0 \
  230. /* 0x04[15] = 0*/},
  231. #define RTL8812_TRANS_ACT_TO_LPS \
  232. {0x0301, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,\
  233. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0xFF \
  234. /*PCIe DMA stop*/}, \
  235. {0x0522, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  236. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x7F \
  237. /*Tx Pause*/}, \
  238. {0x05F8, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  239. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0 \
  240. /*Should be zero if no packet is transmitting*/}, \
  241. {0x05F9, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  242. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0 \
  243. /*Should be zero if no packet is transmitting*/}, \
  244. {0x05FA, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  245. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0 \
  246. /*Should be zero if no packet is transmitting*/}, \
  247. {0x05FB, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  248. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0 \
  249. /*Should be zero if no packet is transmitting*/}, \
  250. {0x0c00, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  251. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x04 \
  252. /* 0xc00[7:0] = 4 turn off 3-wire */}, \
  253. {0x0e00, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  254. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x04 \
  255. /* 0xe00[7:0] = 4 turn off 3-wire */}, \
  256. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  257. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, 0 \
  258. /*CCK and OFDM are disabled,and clock are gated,and RF closed*/}, \
  259. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  260. PWR_BASEADDR_MAC, PWR_CMD_DELAY, 0, PWRSEQ_DELAY_US \
  261. /*Delay 1us*/}, \
  262. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK,\
  263. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1, 0 \
  264. /* Whole BB is reset*/}, \
  265. {0x0100, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  266. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x03 \
  267. /*Reset MAC TRX*/}, \
  268. {0x0101, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  269. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1, 0 \
  270. /*check if removed later*/}, \
  271. {0x0553, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  272. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT5, BIT5 \
  273. /*Respond TxOK to scheduler*/},
  274. #define RTL8812_TRANS_LPS_TO_ACT \
  275. {0x0080, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,\
  276. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, 0xFF, 0x84 \
  277. /*SDIO RPWM*/}, \
  278. {0xFE58, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK,\
  279. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x84 \
  280. /*USB RPWM*/}, \
  281. {0x0361, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,\
  282. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x84 \
  283. /*PCIe RPWM*/}, \
  284. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  285. PWR_BASEADDR_MAC, PWR_CMD_DELAY, 0, PWRSEQ_DELAY_MS \
  286. /*Delay*/}, \
  287. {0x0008, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  288. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT4, 0 \
  289. /*. 0x08[4] = 0 switch TSF to 40M*/}, \
  290. {0x0109, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  291. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT7, 0 \
  292. /*Polling 0x109[7]=0 TSF in 40M*/}, \
  293. {0x0029, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  294. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT6|BIT7, 0 \
  295. /*. 0x29[7:6] = 2b'00 enable BB clock*/}, \
  296. {0x0101, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  297. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1, BIT1 \
  298. /*. 0x101[1] = 1*/}, \
  299. {0x0100, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  300. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0xFF \
  301. /*. 0x100[7:0] = 0xFF enable WMAC TRX*/}, \
  302. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  303. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1|BIT0, BIT1|BIT0 \
  304. /*. 0x02[1:0] = 2b'11 enable BB macro*/}, \
  305. {0x0522, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  306. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0 \
  307. /*. 0x522 = 0*/},
  308. #define RTL8812_TRANS_END \
  309. {0xFFFF, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  310. 0, PWR_CMD_END, 0, 0},
  311. extern struct wlan_pwr_cfg rtl8812_power_on_flow
  312. [RTL8812_TRANS_CARDEMU_TO_ACT_STEPS +
  313. RTL8812_TRANS_END_STEPS];
  314. extern struct wlan_pwr_cfg rtl8812_radio_off_flow
  315. [RTL8812_TRANS_ACT_TO_CARDEMU_STEPS +
  316. RTL8812_TRANS_END_STEPS];
  317. extern struct wlan_pwr_cfg rtl8812_card_disable_flow
  318. [RTL8812_TRANS_ACT_TO_CARDEMU_STEPS +
  319. RTL8812_TRANS_CARDEMU_TO_PDN_STEPS +
  320. RTL8812_TRANS_END_STEPS];
  321. extern struct wlan_pwr_cfg rtl8812_card_enable_flow
  322. [RTL8812_TRANS_ACT_TO_CARDEMU_STEPS +
  323. RTL8812_TRANS_CARDEMU_TO_PDN_STEPS +
  324. RTL8812_TRANS_END_STEPS];
  325. extern struct wlan_pwr_cfg rtl8812_suspend_flow
  326. [RTL8812_TRANS_ACT_TO_CARDEMU_STEPS +
  327. RTL8812_TRANS_CARDEMU_TO_SUS_STEPS +
  328. RTL8812_TRANS_END_STEPS];
  329. extern struct wlan_pwr_cfg rtl8812_resume_flow
  330. [RTL8812_TRANS_ACT_TO_CARDEMU_STEPS +
  331. RTL8812_TRANS_CARDEMU_TO_SUS_STEPS +
  332. RTL8812_TRANS_END_STEPS];
  333. extern struct wlan_pwr_cfg rtl8812_hwpdn_flow
  334. [RTL8812_TRANS_ACT_TO_CARDEMU_STEPS +
  335. RTL8812_TRANS_CARDEMU_TO_PDN_STEPS +
  336. RTL8812_TRANS_END_STEPS];
  337. extern struct wlan_pwr_cfg rtl8812_enter_lps_flow
  338. [RTL8812_TRANS_ACT_TO_LPS_STEPS +
  339. RTL8812_TRANS_END_STEPS];
  340. extern struct wlan_pwr_cfg rtl8812_leave_lps_flow
  341. [RTL8812_TRANS_LPS_TO_ACT_STEPS +
  342. RTL8812_TRANS_END_STEPS];
  343. /* Check document WM-20130516-JackieLau-RTL8821A_Power_Architecture-R10.vsd
  344. * There are 6 HW Power States:
  345. * 0: POFF--Power Off
  346. * 1: PDN--Power Down
  347. * 2: CARDEMU--Card Emulation
  348. * 3: ACT--Active Mode
  349. * 4: LPS--Low Power State
  350. * 5: SUS--Suspend
  351. *
  352. * The transision from different states are defined below
  353. * TRANS_CARDEMU_TO_ACT
  354. * TRANS_ACT_TO_CARDEMU
  355. * TRANS_CARDEMU_TO_SUS
  356. * TRANS_SUS_TO_CARDEMU
  357. * TRANS_CARDEMU_TO_PDN
  358. * TRANS_ACT_TO_LPS
  359. * TRANS_LPS_TO_ACT
  360. *
  361. * TRANS_END
  362. */
  363. #define RTL8821A_TRANS_CARDEMU_TO_ACT_STEPS 25
  364. #define RTL8821A_TRANS_ACT_TO_CARDEMU_STEPS 15
  365. #define RTL8821A_TRANS_CARDEMU_TO_SUS_STEPS 15
  366. #define RTL8821A_TRANS_SUS_TO_CARDEMU_STEPS 15
  367. #define RTL8821A_TRANS_CARDDIS_TO_CARDEMU_STEPS 15
  368. #define RTL8821A_TRANS_CARDEMU_TO_PDN_STEPS 15
  369. #define RTL8821A_TRANS_PDN_TO_CARDEMU_STEPS 15
  370. #define RTL8821A_TRANS_ACT_TO_LPS_STEPS 15
  371. #define RTL8821A_TRANS_LPS_TO_ACT_STEPS 15
  372. #define RTL8821A_TRANS_END_STEPS 1
  373. #define RTL8821A_TRANS_CARDEMU_TO_ACT \
  374. {0x0020, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  375. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK,\
  376. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, BIT0 \
  377. /*0x20[0] = 1b'1 enable LDOA12 MACRO block for all interface*/}, \
  378. {0x0067, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  379. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK,\
  380. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT4, 0 \
  381. /*0x67[0] = 0 to disable BT_GPS_SEL pins*/}, \
  382. {0x0001, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  383. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK,\
  384. PWR_BASEADDR_MAC, PWR_CMD_DELAY, 1, PWRSEQ_DELAY_MS \
  385. /*Delay 1ms*/}, \
  386. {0x0000, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  387. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK,\
  388. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT5, 0 \
  389. /*0x00[5] = 1b'0 release analog Ips to digital ,1:isolation*/}, \
  390. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  391. PWR_BASEADDR_MAC, PWR_CMD_WRITE, (BIT4|BIT3|BIT2), 0 \
  392. /* disable SW LPS 0x04[10]=0 and WLSUS_EN 0x04[12:11]=0*/}, \
  393. {0x0075, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,\
  394. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0 , BIT0 \
  395. /* Disable USB suspend */}, \
  396. {0x0006, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  397. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT1, BIT1 \
  398. /* wait till 0x04[17] = 1 power ready*/}, \
  399. {0x0075, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,\
  400. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0 , 0 \
  401. /* Enable USB suspend */}, \
  402. {0x0006, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  403. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, BIT0 \
  404. /* release WLON reset 0x04[16]=1*/}, \
  405. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  406. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT7, 0 \
  407. /* disable HWPDN 0x04[15]=0*/}, \
  408. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  409. PWR_BASEADDR_MAC, PWR_CMD_WRITE, (BIT4|BIT3), 0 \
  410. /* disable WL suspend*/}, \
  411. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  412. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, BIT0 \
  413. /* polling until return 0*/}, \
  414. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  415. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT0, 0 \
  416. /**/}, \
  417. {0x004F, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  418. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, BIT0 \
  419. /*0x4C[24] = 0x4F[0] = 1, switch DPDT_SEL_P output from WL BB */},\
  420. {0x0067, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  421. PWR_BASEADDR_MAC, PWR_CMD_WRITE, (BIT5|BIT4), (BIT5|BIT4) \
  422. /*0x66[13] = 0x67[5] = 1, switch for PAPE_G/PAPE_A \
  423. from WL BB ; 0x66[12] = 0x67[4] = 1, switch LNAON from WL BB */},\
  424. {0x0025, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  425. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT6, 0 \
  426. /*anapar_mac<118> , 0x25[6]=0 by wlan single function*/},\
  427. {0x0049, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  428. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1, BIT1 \
  429. /*Enable falling edge triggering interrupt*/},\
  430. {0x0063, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  431. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1, BIT1 \
  432. /*Enable GPIO9 interrupt mode*/},\
  433. {0x0062, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  434. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1, 0 \
  435. /*Enable GPIO9 input mode*/},\
  436. {0x0058, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  437. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, BIT0 \
  438. /*Enable HSISR GPIO[C:0] interrupt*/},\
  439. {0x005A, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  440. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1, BIT1 \
  441. /*Enable HSISR GPIO9 interrupt*/},\
  442. {0x007A, PWR_CUT_TESTCHIP_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  443. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x3A \
  444. /*0x7A = 0x3A start BT*/},\
  445. {0x002E, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  446. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF , 0x82 \
  447. /* 0x2C[23:12]=0x820 ; XTAL trim */}, \
  448. {0x0010, PWR_CUT_A_MSK , PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  449. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT6 , BIT6 \
  450. /* 0x10[6]=1 */},
  451. #define RTL8821A_TRANS_ACT_TO_CARDEMU \
  452. {0x001F, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  453. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0 \
  454. /*0x1F[7:0] = 0 turn off RF*/}, \
  455. {0x004F, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  456. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, 0 \
  457. /*0x4C[24] = 0x4F[0] = 0, switch DPDT_SEL_P output from \
  458. register 0x65[2] */},\
  459. {0x0049, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  460. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1, 0 \
  461. /*Enable rising edge triggering interrupt*/}, \
  462. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  463. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1, BIT1 \
  464. /*0x04[9] = 1 turn off MAC by HW state machine*/}, \
  465. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  466. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT1, 0 \
  467. /*wait till 0x04[9] = 0 polling until return 0 to disable*/}, \
  468. {0x0000, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  469. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK,\
  470. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT5, BIT5 \
  471. /*0x00[5] = 1b'1 analog Ips to digital ,1:isolation*/}, \
  472. {0x0020, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  473. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK,\
  474. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, 0 \
  475. /*0x20[0] = 1b'0 disable LDOA12 MACRO block*/},
  476. #define RTL8821A_TRANS_CARDEMU_TO_SUS \
  477. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,\
  478. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT4|BIT3, (BIT4|BIT3) \
  479. /*0x04[12:11] = 2b'11 enable WL suspend for PCIe*/}, \
  480. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  481. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK,\
  482. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3|BIT4, BIT3 \
  483. /*0x04[12:11] = 2b'01 enable WL suspend*/}, \
  484. {0x0023, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,\
  485. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT4, BIT4 \
  486. /*0x23[4] = 1b'1 12H LDO enter sleep mode*/}, \
  487. {0x0007, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,\
  488. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x20 \
  489. /*0x07[7:0] = 0x20 SDIO SOP option to disable BG/MB/ACK/SWR*/}, \
  490. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,\
  491. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3|BIT4, BIT3|BIT4 \
  492. /*0x04[12:11] = 2b'11 enable WL suspend for PCIe*/}, \
  493. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,\
  494. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT0, BIT0 \
  495. /*Set SDIO suspend local register*/}, \
  496. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,\
  497. PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT1, 0 \
  498. /*wait power state to suspend*/},
  499. #define RTL8821A_TRANS_SUS_TO_CARDEMU \
  500. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  501. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3 | BIT7, 0 \
  502. /*clear suspend enable and power down enable*/}, \
  503. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,\
  504. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT0, 0 \
  505. /*Set SDIO suspend local register*/}, \
  506. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,\
  507. PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT1, BIT1 \
  508. /*wait power state to suspend*/},\
  509. {0x0023, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,\
  510. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT4, 0 \
  511. /*0x23[4] = 1b'0 12H LDO enter normal mode*/}, \
  512. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  513. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3|BIT4, 0 \
  514. /*0x04[12:11] = 2b'01enable WL suspend*/},
  515. #define RTL8821A_TRANS_CARDEMU_TO_CARDDIS \
  516. {0x0007, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,\
  517. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x20 \
  518. /*0x07=0x20 , SOP option to disable BG/MB*/}, \
  519. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  520. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK,\
  521. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3|BIT4, BIT3 \
  522. /*0x04[12:11] = 2b'01 enable WL suspend*/}, \
  523. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,\
  524. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT2, BIT2 \
  525. /*0x04[10] = 1, enable SW LPS*/}, \
  526. {0x004A, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK,\
  527. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, 1 \
  528. /*0x48[16] = 1 to enable GPIO9 as EXT WAKEUP*/}, \
  529. {0x0023, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,\
  530. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT4, BIT4 \
  531. /*0x23[4] = 1b'1 12H LDO enter sleep mode*/}, \
  532. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,\
  533. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT0, BIT0 \
  534. /*Set SDIO suspend local register*/}, \
  535. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,\
  536. PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT1, 0 \
  537. /*wait power state to suspend*/},
  538. #define RTL8821A_TRANS_CARDDIS_TO_CARDEMU \
  539. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  540. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3 | BIT7, 0 \
  541. /*clear suspend enable and power down enable*/}, \
  542. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,\
  543. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT0, 0 \
  544. /*Set SDIO suspend local register*/}, \
  545. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,\
  546. PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT1, BIT1 \
  547. /*wait power state to suspend*/},\
  548. {0x004A, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK,\
  549. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, 0 \
  550. /*0x48[16] = 0 to disable GPIO9 as EXT WAKEUP*/}, \
  551. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  552. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3|BIT4, 0 \
  553. /*0x04[12:11] = 2b'01enable WL suspend*/},\
  554. {0x0023, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,\
  555. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT4, 0 \
  556. /*0x23[4] = 1b'0 12H LDO enter normal mode*/}, \
  557. {0x0301, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,\
  558. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0 \
  559. /*PCIe DMA start*/},
  560. #define RTL8821A_TRANS_CARDEMU_TO_PDN \
  561. {0x0023, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,\
  562. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT4, BIT4 \
  563. /*0x23[4] = 1b'1 12H LDO enter sleep mode*/}, \
  564. {0x0007, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  565. PWR_INTF_SDIO_MSK|PWR_INTF_USB_MSK,\
  566. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x20 \
  567. /*0x07[7:0] = 0x20 SOP option to disable BG/MB/ACK/SWR*/}, \
  568. {0x0006, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  569. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, 0 \
  570. /* 0x04[16] = 0*/},\
  571. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  572. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT7, BIT7 \
  573. /* 0x04[15] = 1*/},
  574. #define RTL8821A_TRANS_PDN_TO_CARDEMU \
  575. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  576. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT7, 0 \
  577. /* 0x04[15] = 0*/},
  578. #define RTL8821A_TRANS_ACT_TO_LPS \
  579. {0x0301, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,\
  580. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0xFF \
  581. /*PCIe DMA stop*/}, \
  582. {0x0522, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  583. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0xFF \
  584. /*Tx Pause*/}, \
  585. {0x05F8, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  586. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0 \
  587. /*Should be zero if no packet is transmitting*/}, \
  588. {0x05F9, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  589. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0 \
  590. /*Should be zero if no packet is transmitting*/}, \
  591. {0x05FA, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  592. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0 \
  593. /*Should be zero if no packet is transmitting*/}, \
  594. {0x05FB, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  595. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0 \
  596. /*Should be zero if no packet is transmitting*/}, \
  597. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  598. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT0, 0 \
  599. /*CCK and OFDM are disabled,and clock are gated*/}, \
  600. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  601. PWR_BASEADDR_MAC, PWR_CMD_DELAY, 0, PWRSEQ_DELAY_US \
  602. /*Delay 1us*/}, \
  603. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  604. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1, 0 \
  605. /*Whole BB is reset*/}, \
  606. {0x0100, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  607. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x03 \
  608. /*Reset MAC TRX*/}, \
  609. {0x0101, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  610. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1, 0 \
  611. /*check if removed later*/}, \
  612. {0x0093, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,\
  613. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x00 \
  614. /*When driver enter Sus/ Disable, enable LOP for BT*/}, \
  615. {0x0553, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  616. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT5, BIT5 \
  617. /*Respond TxOK to scheduler*/},
  618. #define RTL8821A_TRANS_LPS_TO_ACT \
  619. {0x0080, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK,\
  620. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, 0xFF, 0x84 \
  621. /*SDIO RPWM*/},\
  622. {0xFE58, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK,\
  623. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x84 \
  624. /*USB RPWM*/},\
  625. {0x0361, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,\
  626. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x84 \
  627. /*PCIe RPWM*/},\
  628. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  629. PWR_BASEADDR_MAC, PWR_CMD_DELAY, 0, PWRSEQ_DELAY_MS \
  630. /*Delay*/},\
  631. {0x0008, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  632. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT4, 0 \
  633. /*. 0x08[4] = 0 switch TSF to 40M*/},\
  634. {0x0109, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  635. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT7, 0 \
  636. /*Polling 0x109[7]=0 TSF in 40M*/},\
  637. {0x0029, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  638. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT6|BIT7, 0 \
  639. /*. 0x29[7:6] = 2b'00 enable BB clock*/},\
  640. {0x0101, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  641. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1, BIT1 \
  642. /*. 0x101[1] = 1*/},\
  643. {0x0100, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  644. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0xFF \
  645. /*. 0x100[7:0] = 0xFF enable WMAC TRX*/},\
  646. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  647. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT1|BIT0, BIT1|BIT0 \
  648. /*. 0x02[1:0] = 2b'11 enable BB macro*/},\
  649. {0x0522, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  650. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0 \
  651. /*. 0x522 = 0*/},
  652. #define RTL8821A_TRANS_END \
  653. {0xFFFF, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK,\
  654. 0, PWR_CMD_END, 0, 0},
  655. extern struct wlan_pwr_cfg rtl8821A_power_on_flow
  656. [RTL8821A_TRANS_CARDEMU_TO_ACT_STEPS +
  657. RTL8821A_TRANS_END_STEPS];
  658. extern struct wlan_pwr_cfg rtl8821A_radio_off_flow
  659. [RTL8821A_TRANS_ACT_TO_CARDEMU_STEPS +
  660. RTL8821A_TRANS_END_STEPS];
  661. extern struct wlan_pwr_cfg rtl8821A_card_disable_flow
  662. [RTL8821A_TRANS_ACT_TO_CARDEMU_STEPS +
  663. RTL8821A_TRANS_CARDEMU_TO_PDN_STEPS +
  664. RTL8821A_TRANS_END_STEPS];
  665. extern struct wlan_pwr_cfg rtl8821A_card_enable_flow
  666. [RTL8821A_TRANS_ACT_TO_CARDEMU_STEPS +
  667. RTL8821A_TRANS_CARDEMU_TO_ACT_STEPS +
  668. RTL8821A_TRANS_END_STEPS];
  669. extern struct wlan_pwr_cfg rtl8821A_suspend_flow
  670. [RTL8821A_TRANS_ACT_TO_CARDEMU_STEPS +
  671. RTL8821A_TRANS_CARDEMU_TO_SUS_STEPS +
  672. RTL8821A_TRANS_END_STEPS];
  673. extern struct wlan_pwr_cfg rtl8821A_resume_flow
  674. [RTL8821A_TRANS_ACT_TO_CARDEMU_STEPS +
  675. RTL8821A_TRANS_CARDEMU_TO_SUS_STEPS +
  676. RTL8821A_TRANS_END_STEPS];
  677. extern struct wlan_pwr_cfg rtl8821A_hwpdn_flow
  678. [RTL8821A_TRANS_ACT_TO_CARDEMU_STEPS +
  679. RTL8821A_TRANS_CARDEMU_TO_PDN_STEPS +
  680. RTL8821A_TRANS_END_STEPS];
  681. extern struct wlan_pwr_cfg rtl8821A_enter_lps_flow
  682. [RTL8821A_TRANS_ACT_TO_LPS_STEPS +
  683. RTL8821A_TRANS_END_STEPS];
  684. extern struct wlan_pwr_cfg rtl8821A_leave_lps_flow
  685. [RTL8821A_TRANS_LPS_TO_ACT_STEPS +
  686. RTL8821A_TRANS_END_STEPS];
  687. /*RTL8812 Power Configuration CMDs for PCIe interface*/
  688. #define RTL8812_NIC_PWR_ON_FLOW rtl8812_power_on_flow
  689. #define RTL8812_NIC_RF_OFF_FLOW rtl8812_radio_off_flow
  690. #define RTL8812_NIC_DISABLE_FLOW rtl8812_card_disable_flow
  691. #define RTL8812_NIC_ENABLE_FLOW rtl8812_card_enable_flow
  692. #define RTL8812_NIC_SUSPEND_FLOW rtl8812_suspend_flow
  693. #define RTL8812_NIC_RESUME_FLOW rtl8812_resume_flow
  694. #define RTL8812_NIC_PDN_FLOW rtl8812_hwpdn_flow
  695. #define RTL8812_NIC_LPS_ENTER_FLOW rtl8812_enter_lps_flow
  696. #define RTL8812_NIC_LPS_LEAVE_FLOW rtl8812_leave_lps_flow
  697. /* RTL8821 Power Configuration CMDs for PCIe interface */
  698. #define RTL8821A_NIC_PWR_ON_FLOW rtl8821A_power_on_flow
  699. #define RTL8821A_NIC_RF_OFF_FLOW rtl8821A_radio_off_flow
  700. #define RTL8821A_NIC_DISABLE_FLOW rtl8821A_card_disable_flow
  701. #define RTL8821A_NIC_ENABLE_FLOW rtl8821A_card_enable_flow
  702. #define RTL8821A_NIC_SUSPEND_FLOW rtl8821A_suspend_flow
  703. #define RTL8821A_NIC_RESUME_FLOW rtl8821A_resume_flow
  704. #define RTL8821A_NIC_PDN_FLOW rtl8821A_hwpdn_flow
  705. #define RTL8821A_NIC_LPS_ENTER_FLOW rtl8821A_enter_lps_flow
  706. #define RTL8821A_NIC_LPS_LEAVE_FLOW rtl8821A_leave_lps_flow
  707. #endif