phy.c 144 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "../pci.h"
  27. #include "../ps.h"
  28. #include "reg.h"
  29. #include "def.h"
  30. #include "phy.h"
  31. #include "rf.h"
  32. #include "dm.h"
  33. #include "table.h"
  34. #include "trx.h"
  35. #include "../btcoexist/halbt_precomp.h"
  36. #include "hw.h"
  37. #include "../efuse.h"
  38. #define READ_NEXT_PAIR(array_table, v1, v2, i) \
  39. do { \
  40. i += 2; \
  41. v1 = array_table[i]; \
  42. v2 = array_table[i+1]; \
  43. } while (0)
  44. static u32 _rtl8821ae_phy_rf_serial_read(struct ieee80211_hw *hw,
  45. enum radio_path rfpath, u32 offset);
  46. static void _rtl8821ae_phy_rf_serial_write(struct ieee80211_hw *hw,
  47. enum radio_path rfpath, u32 offset,
  48. u32 data);
  49. static u32 _rtl8821ae_phy_calculate_bit_shift(u32 bitmask);
  50. static bool _rtl8821ae_phy_bb8821a_config_parafile(struct ieee80211_hw *hw);
  51. /*static bool _rtl8812ae_phy_config_mac_with_headerfile(struct ieee80211_hw *hw);*/
  52. static bool _rtl8821ae_phy_config_mac_with_headerfile(struct ieee80211_hw *hw);
  53. static bool _rtl8821ae_phy_config_bb_with_headerfile(struct ieee80211_hw *hw,
  54. u8 configtype);
  55. static bool _rtl8821ae_phy_config_bb_with_pgheaderfile(struct ieee80211_hw *hw,
  56. u8 configtype);
  57. static void phy_init_bb_rf_register_definition(struct ieee80211_hw *hw);
  58. static long _rtl8821ae_phy_txpwr_idx_to_dbm(struct ieee80211_hw *hw,
  59. enum wireless_mode wirelessmode,
  60. u8 txpwridx);
  61. static void rtl8821ae_phy_set_rf_on(struct ieee80211_hw *hw);
  62. static void rtl8821ae_phy_set_io(struct ieee80211_hw *hw);
  63. static void rtl8812ae_fixspur(struct ieee80211_hw *hw,
  64. enum ht_channel_width band_width, u8 channel)
  65. {
  66. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  67. /*C cut Item12 ADC FIFO CLOCK*/
  68. if (IS_VENDOR_8812A_C_CUT(rtlhal->version)) {
  69. if (band_width == HT_CHANNEL_WIDTH_20_40 && channel == 11)
  70. rtl_set_bbreg(hw, RRFMOD, 0xC00, 0x3);
  71. /* 0x8AC[11:10] = 2'b11*/
  72. else
  73. rtl_set_bbreg(hw, RRFMOD, 0xC00, 0x2);
  74. /* 0x8AC[11:10] = 2'b10*/
  75. /* <20120914, Kordan> A workarould to resolve
  76. * 2480Mhz spur by setting ADC clock as 160M. (Asked by Binson)
  77. */
  78. if (band_width == HT_CHANNEL_WIDTH_20 &&
  79. (channel == 13 || channel == 14)) {
  80. rtl_set_bbreg(hw, RRFMOD, 0x300, 0x3);
  81. /*0x8AC[9:8] = 2'b11*/
  82. rtl_set_bbreg(hw, RADC_BUF_CLK, BIT(30), 1);
  83. /* 0x8C4[30] = 1*/
  84. } else if (band_width == HT_CHANNEL_WIDTH_20_40 &&
  85. channel == 11) {
  86. rtl_set_bbreg(hw, RADC_BUF_CLK, BIT(30), 1);
  87. /*0x8C4[30] = 1*/
  88. } else if (band_width != HT_CHANNEL_WIDTH_80) {
  89. rtl_set_bbreg(hw, RRFMOD, 0x300, 0x2);
  90. /*0x8AC[9:8] = 2'b10*/
  91. rtl_set_bbreg(hw, RADC_BUF_CLK, BIT(30), 0);
  92. /*0x8C4[30] = 0*/
  93. }
  94. } else if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  95. /* <20120914, Kordan> A workarould to resolve
  96. * 2480Mhz spur by setting ADC clock as 160M.
  97. */
  98. if (band_width == HT_CHANNEL_WIDTH_20 &&
  99. (channel == 13 || channel == 14))
  100. rtl_set_bbreg(hw, RRFMOD, 0x300, 0x3);
  101. /*0x8AC[9:8] = 11*/
  102. else if (channel <= 14) /*2.4G only*/
  103. rtl_set_bbreg(hw, RRFMOD, 0x300, 0x2);
  104. /*0x8AC[9:8] = 10*/
  105. }
  106. }
  107. u32 rtl8821ae_phy_query_bb_reg(struct ieee80211_hw *hw, u32 regaddr,
  108. u32 bitmask)
  109. {
  110. struct rtl_priv *rtlpriv = rtl_priv(hw);
  111. u32 returnvalue, originalvalue, bitshift;
  112. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  113. "regaddr(%#x), bitmask(%#x)\n",
  114. regaddr, bitmask);
  115. originalvalue = rtl_read_dword(rtlpriv, regaddr);
  116. bitshift = _rtl8821ae_phy_calculate_bit_shift(bitmask);
  117. returnvalue = (originalvalue & bitmask) >> bitshift;
  118. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  119. "BBR MASK=0x%x Addr[0x%x]=0x%x\n",
  120. bitmask, regaddr, originalvalue);
  121. return returnvalue;
  122. }
  123. void rtl8821ae_phy_set_bb_reg(struct ieee80211_hw *hw,
  124. u32 regaddr, u32 bitmask, u32 data)
  125. {
  126. struct rtl_priv *rtlpriv = rtl_priv(hw);
  127. u32 originalvalue, bitshift;
  128. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  129. "regaddr(%#x), bitmask(%#x), data(%#x)\n",
  130. regaddr, bitmask, data);
  131. if (bitmask != MASKDWORD) {
  132. originalvalue = rtl_read_dword(rtlpriv, regaddr);
  133. bitshift = _rtl8821ae_phy_calculate_bit_shift(bitmask);
  134. data = ((originalvalue & (~bitmask)) |
  135. ((data << bitshift) & bitmask));
  136. }
  137. rtl_write_dword(rtlpriv, regaddr, data);
  138. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  139. "regaddr(%#x), bitmask(%#x), data(%#x)\n",
  140. regaddr, bitmask, data);
  141. }
  142. u32 rtl8821ae_phy_query_rf_reg(struct ieee80211_hw *hw,
  143. enum radio_path rfpath, u32 regaddr,
  144. u32 bitmask)
  145. {
  146. struct rtl_priv *rtlpriv = rtl_priv(hw);
  147. u32 original_value, readback_value, bitshift;
  148. unsigned long flags;
  149. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  150. "regaddr(%#x), rfpath(%#x), bitmask(%#x)\n",
  151. regaddr, rfpath, bitmask);
  152. spin_lock_irqsave(&rtlpriv->locks.rf_lock, flags);
  153. original_value = _rtl8821ae_phy_rf_serial_read(hw, rfpath, regaddr);
  154. bitshift = _rtl8821ae_phy_calculate_bit_shift(bitmask);
  155. readback_value = (original_value & bitmask) >> bitshift;
  156. spin_unlock_irqrestore(&rtlpriv->locks.rf_lock, flags);
  157. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  158. "regaddr(%#x), rfpath(%#x), bitmask(%#x), original_value(%#x)\n",
  159. regaddr, rfpath, bitmask, original_value);
  160. return readback_value;
  161. }
  162. void rtl8821ae_phy_set_rf_reg(struct ieee80211_hw *hw,
  163. enum radio_path rfpath,
  164. u32 regaddr, u32 bitmask, u32 data)
  165. {
  166. struct rtl_priv *rtlpriv = rtl_priv(hw);
  167. u32 original_value, bitshift;
  168. unsigned long flags;
  169. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  170. "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
  171. regaddr, bitmask, data, rfpath);
  172. spin_lock_irqsave(&rtlpriv->locks.rf_lock, flags);
  173. if (bitmask != RFREG_OFFSET_MASK) {
  174. original_value =
  175. _rtl8821ae_phy_rf_serial_read(hw, rfpath, regaddr);
  176. bitshift = _rtl8821ae_phy_calculate_bit_shift(bitmask);
  177. data = ((original_value & (~bitmask)) | (data << bitshift));
  178. }
  179. _rtl8821ae_phy_rf_serial_write(hw, rfpath, regaddr, data);
  180. spin_unlock_irqrestore(&rtlpriv->locks.rf_lock, flags);
  181. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  182. "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
  183. regaddr, bitmask, data, rfpath);
  184. }
  185. static u32 _rtl8821ae_phy_rf_serial_read(struct ieee80211_hw *hw,
  186. enum radio_path rfpath, u32 offset)
  187. {
  188. struct rtl_priv *rtlpriv = rtl_priv(hw);
  189. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  190. bool is_pi_mode = false;
  191. u32 retvalue = 0;
  192. /* 2009/06/17 MH We can not execute IO for power
  193. save or other accident mode.*/
  194. if (RT_CANNOT_IO(hw)) {
  195. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "return all one\n");
  196. return 0xFFFFFFFF;
  197. }
  198. /* <20120809, Kordan> CCA OFF(when entering),
  199. asked by James to avoid reading the wrong value.
  200. <20120828, Kordan> Toggling CCA would affect RF 0x0, skip it!*/
  201. if (offset != 0x0 &&
  202. !((rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) ||
  203. (IS_VENDOR_8812A_C_CUT(rtlhal->version))))
  204. rtl_set_bbreg(hw, RCCAONSEC, 0x8, 1);
  205. offset &= 0xff;
  206. if (rfpath == RF90_PATH_A)
  207. is_pi_mode = (bool)rtl_get_bbreg(hw, 0xC00, 0x4);
  208. else if (rfpath == RF90_PATH_B)
  209. is_pi_mode = (bool)rtl_get_bbreg(hw, 0xE00, 0x4);
  210. rtl_set_bbreg(hw, RHSSIREAD_8821AE, 0xff, offset);
  211. if ((rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) ||
  212. (IS_VENDOR_8812A_C_CUT(rtlhal->version)))
  213. udelay(20);
  214. if (is_pi_mode) {
  215. if (rfpath == RF90_PATH_A)
  216. retvalue =
  217. rtl_get_bbreg(hw, RA_PIREAD_8821A, BLSSIREADBACKDATA);
  218. else if (rfpath == RF90_PATH_B)
  219. retvalue =
  220. rtl_get_bbreg(hw, RB_PIREAD_8821A, BLSSIREADBACKDATA);
  221. } else {
  222. if (rfpath == RF90_PATH_A)
  223. retvalue =
  224. rtl_get_bbreg(hw, RA_SIREAD_8821A, BLSSIREADBACKDATA);
  225. else if (rfpath == RF90_PATH_B)
  226. retvalue =
  227. rtl_get_bbreg(hw, RB_SIREAD_8821A, BLSSIREADBACKDATA);
  228. }
  229. /*<20120809, Kordan> CCA ON(when exiting),
  230. * asked by James to avoid reading the wrong value.
  231. * <20120828, Kordan> Toggling CCA would affect RF 0x0, skip it!
  232. */
  233. if (offset != 0x0 &&
  234. !((rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) ||
  235. (IS_VENDOR_8812A_C_CUT(rtlhal->version))))
  236. rtl_set_bbreg(hw, RCCAONSEC, 0x8, 0);
  237. return retvalue;
  238. }
  239. static void _rtl8821ae_phy_rf_serial_write(struct ieee80211_hw *hw,
  240. enum radio_path rfpath, u32 offset,
  241. u32 data)
  242. {
  243. struct rtl_priv *rtlpriv = rtl_priv(hw);
  244. struct rtl_phy *rtlphy = &rtlpriv->phy;
  245. struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
  246. u32 data_and_addr;
  247. u32 newoffset;
  248. if (RT_CANNOT_IO(hw)) {
  249. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "stop\n");
  250. return;
  251. }
  252. offset &= 0xff;
  253. newoffset = offset;
  254. data_and_addr = ((newoffset << 20) |
  255. (data & 0x000fffff)) & 0x0fffffff;
  256. rtl_set_bbreg(hw, pphyreg->rf3wire_offset, MASKDWORD, data_and_addr);
  257. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  258. "RFW-%d Addr[0x%x]=0x%x\n",
  259. rfpath, pphyreg->rf3wire_offset, data_and_addr);
  260. }
  261. static u32 _rtl8821ae_phy_calculate_bit_shift(u32 bitmask)
  262. {
  263. u32 i;
  264. for (i = 0; i <= 31; i++) {
  265. if (((bitmask >> i) & 0x1) == 1)
  266. break;
  267. }
  268. return i;
  269. }
  270. bool rtl8821ae_phy_mac_config(struct ieee80211_hw *hw)
  271. {
  272. bool rtstatus = 0;
  273. rtstatus = _rtl8821ae_phy_config_mac_with_headerfile(hw);
  274. return rtstatus;
  275. }
  276. bool rtl8821ae_phy_bb_config(struct ieee80211_hw *hw)
  277. {
  278. bool rtstatus = true;
  279. struct rtl_priv *rtlpriv = rtl_priv(hw);
  280. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  281. struct rtl_phy *rtlphy = &rtlpriv->phy;
  282. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  283. u8 regval;
  284. u8 crystal_cap;
  285. phy_init_bb_rf_register_definition(hw);
  286. regval = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN);
  287. regval |= FEN_PCIEA;
  288. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, regval);
  289. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN,
  290. regval | FEN_BB_GLB_RSTN | FEN_BBRSTB);
  291. rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x7);
  292. rtl_write_byte(rtlpriv, REG_OPT_CTRL + 2, 0x7);
  293. rtstatus = _rtl8821ae_phy_bb8821a_config_parafile(hw);
  294. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  295. crystal_cap = rtlefuse->crystalcap & 0x3F;
  296. rtl_set_bbreg(hw, REG_MAC_PHY_CTRL, 0x7FF80000,
  297. (crystal_cap | (crystal_cap << 6)));
  298. } else {
  299. crystal_cap = rtlefuse->crystalcap & 0x3F;
  300. rtl_set_bbreg(hw, REG_MAC_PHY_CTRL, 0xFFF000,
  301. (crystal_cap | (crystal_cap << 6)));
  302. }
  303. rtlphy->reg_837 = rtl_read_byte(rtlpriv, 0x837);
  304. return rtstatus;
  305. }
  306. bool rtl8821ae_phy_rf_config(struct ieee80211_hw *hw)
  307. {
  308. return rtl8821ae_phy_rf6052_config(hw);
  309. }
  310. u32 phy_get_tx_swing_8812A(struct ieee80211_hw *hw, u8 band,
  311. u8 rf_path)
  312. {
  313. struct rtl_priv *rtlpriv = rtl_priv(hw);
  314. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  315. struct rtl_dm *rtldm = rtl_dm(rtlpriv);
  316. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  317. s8 reg_swing_2g = -1;/* 0xff; */
  318. s8 reg_swing_5g = -1;/* 0xff; */
  319. s8 swing_2g = -1 * reg_swing_2g;
  320. s8 swing_5g = -1 * reg_swing_5g;
  321. u32 out = 0x200;
  322. const s8 auto_temp = -1;
  323. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD,
  324. "===> PHY_GetTxBBSwing_8812A, bbSwing_2G: %d, bbSwing_5G: %d,autoload_failflag=%d.\n",
  325. (int)swing_2g, (int)swing_5g,
  326. (int)rtlefuse->autoload_failflag);
  327. if (rtlefuse->autoload_failflag) {
  328. if (band == BAND_ON_2_4G) {
  329. rtldm->swing_diff_2g = swing_2g;
  330. if (swing_2g == 0) {
  331. out = 0x200; /* 0 dB */
  332. } else if (swing_2g == -3) {
  333. out = 0x16A; /* -3 dB */
  334. } else if (swing_2g == -6) {
  335. out = 0x101; /* -6 dB */
  336. } else if (swing_2g == -9) {
  337. out = 0x0B6; /* -9 dB */
  338. } else {
  339. rtldm->swing_diff_2g = 0;
  340. out = 0x200;
  341. }
  342. } else if (band == BAND_ON_5G) {
  343. rtldm->swing_diff_5g = swing_5g;
  344. if (swing_5g == 0) {
  345. out = 0x200; /* 0 dB */
  346. } else if (swing_5g == -3) {
  347. out = 0x16A; /* -3 dB */
  348. } else if (swing_5g == -6) {
  349. out = 0x101; /* -6 dB */
  350. } else if (swing_5g == -9) {
  351. out = 0x0B6; /* -9 dB */
  352. } else {
  353. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  354. rtldm->swing_diff_5g = -3;
  355. out = 0x16A;
  356. } else {
  357. rtldm->swing_diff_5g = 0;
  358. out = 0x200;
  359. }
  360. }
  361. } else {
  362. rtldm->swing_diff_2g = -3;
  363. rtldm->swing_diff_5g = -3;
  364. out = 0x16A; /* -3 dB */
  365. }
  366. } else {
  367. u32 swing = 0, swing_a = 0, swing_b = 0;
  368. if (band == BAND_ON_2_4G) {
  369. if (reg_swing_2g == auto_temp) {
  370. efuse_shadow_read(hw, 1, 0xC6, (u32 *)&swing);
  371. swing = (swing == 0xFF) ? 0x00 : swing;
  372. } else if (swing_2g == 0) {
  373. swing = 0x00; /* 0 dB */
  374. } else if (swing_2g == -3) {
  375. swing = 0x05; /* -3 dB */
  376. } else if (swing_2g == -6) {
  377. swing = 0x0A; /* -6 dB */
  378. } else if (swing_2g == -9) {
  379. swing = 0xFF; /* -9 dB */
  380. } else {
  381. swing = 0x00;
  382. }
  383. } else {
  384. if (reg_swing_5g == auto_temp) {
  385. efuse_shadow_read(hw, 1, 0xC7, (u32 *)&swing);
  386. swing = (swing == 0xFF) ? 0x00 : swing;
  387. } else if (swing_5g == 0) {
  388. swing = 0x00; /* 0 dB */
  389. } else if (swing_5g == -3) {
  390. swing = 0x05; /* -3 dB */
  391. } else if (swing_5g == -6) {
  392. swing = 0x0A; /* -6 dB */
  393. } else if (swing_5g == -9) {
  394. swing = 0xFF; /* -9 dB */
  395. } else {
  396. swing = 0x00;
  397. }
  398. }
  399. swing_a = (swing & 0x3) >> 0; /* 0xC6/C7[1:0] */
  400. swing_b = (swing & 0xC) >> 2; /* 0xC6/C7[3:2] */
  401. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD,
  402. "===> PHY_GetTxBBSwing_8812A, swingA: 0x%X, swingB: 0x%X\n",
  403. swing_a, swing_b);
  404. /* 3 Path-A */
  405. if (swing_a == 0x0) {
  406. if (band == BAND_ON_2_4G)
  407. rtldm->swing_diff_2g = 0;
  408. else
  409. rtldm->swing_diff_5g = 0;
  410. out = 0x200; /* 0 dB */
  411. } else if (swing_a == 0x1) {
  412. if (band == BAND_ON_2_4G)
  413. rtldm->swing_diff_2g = -3;
  414. else
  415. rtldm->swing_diff_5g = -3;
  416. out = 0x16A; /* -3 dB */
  417. } else if (swing_a == 0x2) {
  418. if (band == BAND_ON_2_4G)
  419. rtldm->swing_diff_2g = -6;
  420. else
  421. rtldm->swing_diff_5g = -6;
  422. out = 0x101; /* -6 dB */
  423. } else if (swing_a == 0x3) {
  424. if (band == BAND_ON_2_4G)
  425. rtldm->swing_diff_2g = -9;
  426. else
  427. rtldm->swing_diff_5g = -9;
  428. out = 0x0B6; /* -9 dB */
  429. }
  430. /* 3 Path-B */
  431. if (swing_b == 0x0) {
  432. if (band == BAND_ON_2_4G)
  433. rtldm->swing_diff_2g = 0;
  434. else
  435. rtldm->swing_diff_5g = 0;
  436. out = 0x200; /* 0 dB */
  437. } else if (swing_b == 0x1) {
  438. if (band == BAND_ON_2_4G)
  439. rtldm->swing_diff_2g = -3;
  440. else
  441. rtldm->swing_diff_5g = -3;
  442. out = 0x16A; /* -3 dB */
  443. } else if (swing_b == 0x2) {
  444. if (band == BAND_ON_2_4G)
  445. rtldm->swing_diff_2g = -6;
  446. else
  447. rtldm->swing_diff_5g = -6;
  448. out = 0x101; /* -6 dB */
  449. } else if (swing_b == 0x3) {
  450. if (band == BAND_ON_2_4G)
  451. rtldm->swing_diff_2g = -9;
  452. else
  453. rtldm->swing_diff_5g = -9;
  454. out = 0x0B6; /* -9 dB */
  455. }
  456. }
  457. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD,
  458. "<=== PHY_GetTxBBSwing_8812A, out = 0x%X\n", out);
  459. return out;
  460. }
  461. void rtl8821ae_phy_switch_wirelessband(struct ieee80211_hw *hw, u8 band)
  462. {
  463. struct rtl_priv *rtlpriv = rtl_priv(hw);
  464. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  465. struct rtl_dm *rtldm = rtl_dm(rtlpriv);
  466. u8 current_band = rtlhal->current_bandtype;
  467. u32 txpath, rxpath;
  468. s8 bb_diff_between_band;
  469. txpath = rtl8821ae_phy_query_bb_reg(hw, RTXPATH, 0xf0);
  470. rxpath = rtl8821ae_phy_query_bb_reg(hw, RCCK_RX, 0x0f000000);
  471. rtlhal->current_bandtype = (enum band_type) band;
  472. /* reconfig BB/RF according to wireless mode */
  473. if (rtlhal->current_bandtype == BAND_ON_2_4G) {
  474. /* BB & RF Config */
  475. rtl_set_bbreg(hw, ROFDMCCKEN, BOFDMEN|BCCKEN, 0x03);
  476. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  477. /* 0xCB0[15:12] = 0x7 (LNA_On)*/
  478. rtl_set_bbreg(hw, RA_RFE_PINMUX, 0xF000, 0x7);
  479. /* 0xCB0[7:4] = 0x7 (PAPE_A)*/
  480. rtl_set_bbreg(hw, RA_RFE_PINMUX, 0xF0, 0x7);
  481. }
  482. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  483. /*0x834[1:0] = 0x1*/
  484. rtl_set_bbreg(hw, 0x834, 0x3, 0x1);
  485. }
  486. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  487. /* 0xC1C[11:8] = 0 */
  488. rtl_set_bbreg(hw, RA_TXSCALE, 0xF00, 0);
  489. } else {
  490. /* 0x82C[1:0] = 2b'00 */
  491. rtl_set_bbreg(hw, 0x82c, 0x3, 0);
  492. }
  493. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  494. rtl_set_bbreg(hw, RA_RFE_PINMUX, BMASKDWORD,
  495. 0x77777777);
  496. rtl_set_bbreg(hw, RB_RFE_PINMUX, BMASKDWORD,
  497. 0x77777777);
  498. rtl_set_bbreg(hw, RA_RFE_INV, 0x3ff00000, 0x000);
  499. rtl_set_bbreg(hw, RB_RFE_INV, 0x3ff00000, 0x000);
  500. }
  501. rtl_set_bbreg(hw, RTXPATH, 0xf0, 0x1);
  502. rtl_set_bbreg(hw, RCCK_RX, 0x0f000000, 0x1);
  503. rtl_write_byte(rtlpriv, REG_CCK_CHECK, 0x0);
  504. } else {/* 5G band */
  505. u16 count, reg_41a;
  506. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  507. /*0xCB0[15:12] = 0x5 (LNA_On)*/
  508. rtl_set_bbreg(hw, RA_RFE_PINMUX, 0xF000, 0x5);
  509. /*0xCB0[7:4] = 0x4 (PAPE_A)*/
  510. rtl_set_bbreg(hw, RA_RFE_PINMUX, 0xF0, 0x4);
  511. }
  512. /*CCK_CHECK_en*/
  513. rtl_write_byte(rtlpriv, REG_CCK_CHECK, 0x80);
  514. count = 0;
  515. reg_41a = rtl_read_word(rtlpriv, REG_TXPKT_EMPTY);
  516. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD,
  517. "Reg41A value %d\n", reg_41a);
  518. reg_41a &= 0x30;
  519. while ((reg_41a != 0x30) && (count < 50)) {
  520. udelay(50);
  521. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD, "Delay 50us\n");
  522. reg_41a = rtl_read_word(rtlpriv, REG_TXPKT_EMPTY);
  523. reg_41a &= 0x30;
  524. count++;
  525. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD,
  526. "Reg41A value %d\n", reg_41a);
  527. }
  528. if (count != 0)
  529. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  530. "PHY_SwitchWirelessBand8812(): Switch to 5G Band. Count = %d reg41A=0x%x\n",
  531. count, reg_41a);
  532. /* 2012/02/01, Sinda add registry to switch workaround
  533. without long-run verification for scan issue. */
  534. rtl_set_bbreg(hw, ROFDMCCKEN, BOFDMEN|BCCKEN, 0x03);
  535. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  536. /*0x834[1:0] = 0x2*/
  537. rtl_set_bbreg(hw, 0x834, 0x3, 0x2);
  538. }
  539. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  540. /* AGC table select */
  541. /* 0xC1C[11:8] = 1*/
  542. rtl_set_bbreg(hw, RA_TXSCALE, 0xF00, 1);
  543. } else
  544. /* 0x82C[1:0] = 2'b00 */
  545. rtl_set_bbreg(hw, 0x82c, 0x3, 1);
  546. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  547. rtl_set_bbreg(hw, RA_RFE_PINMUX, BMASKDWORD,
  548. 0x77337777);
  549. rtl_set_bbreg(hw, RB_RFE_PINMUX, BMASKDWORD,
  550. 0x77337777);
  551. rtl_set_bbreg(hw, RA_RFE_INV, 0x3ff00000, 0x010);
  552. rtl_set_bbreg(hw, RB_RFE_INV, 0x3ff00000, 0x010);
  553. }
  554. rtl_set_bbreg(hw, RTXPATH, 0xf0, 0);
  555. rtl_set_bbreg(hw, RCCK_RX, 0x0f000000, 0xf);
  556. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD,
  557. "==>PHY_SwitchWirelessBand8812() BAND_ON_5G settings OFDM index 0x%x\n",
  558. rtlpriv->dm.ofdm_index[RF90_PATH_A]);
  559. }
  560. if ((rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) ||
  561. (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE)) {
  562. /* 0xC1C[31:21] */
  563. rtl_set_bbreg(hw, RA_TXSCALE, 0xFFE00000,
  564. phy_get_tx_swing_8812A(hw, band, RF90_PATH_A));
  565. /* 0xE1C[31:21] */
  566. rtl_set_bbreg(hw, RB_TXSCALE, 0xFFE00000,
  567. phy_get_tx_swing_8812A(hw, band, RF90_PATH_B));
  568. /* <20121005, Kordan> When TxPowerTrack is ON,
  569. * we should take care of the change of BB swing.
  570. * That is, reset all info to trigger Tx power tracking.
  571. */
  572. if (band != current_band) {
  573. bb_diff_between_band =
  574. (rtldm->swing_diff_2g - rtldm->swing_diff_5g);
  575. bb_diff_between_band = (band == BAND_ON_2_4G) ?
  576. bb_diff_between_band :
  577. (-1 * bb_diff_between_band);
  578. rtldm->default_ofdm_index += bb_diff_between_band * 2;
  579. }
  580. rtl8821ae_dm_clear_txpower_tracking_state(hw);
  581. }
  582. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  583. "<==rtl8821ae_phy_switch_wirelessband():Switch Band OK.\n");
  584. return;
  585. }
  586. static bool _rtl8821ae_check_condition(struct ieee80211_hw *hw,
  587. const u32 condition)
  588. {
  589. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  590. u32 _board = rtlefuse->board_type; /*need efuse define*/
  591. u32 _interface = 0x01; /* ODM_ITRF_PCIE */
  592. u32 _platform = 0x08;/* ODM_WIN */
  593. u32 cond = condition;
  594. if (condition == 0xCDCDCDCD)
  595. return true;
  596. cond = condition & 0xFF;
  597. if ((_board != cond) && cond != 0xFF)
  598. return false;
  599. cond = condition & 0xFF00;
  600. cond = cond >> 8;
  601. if ((_interface & cond) == 0 && cond != 0x07)
  602. return false;
  603. cond = condition & 0xFF0000;
  604. cond = cond >> 16;
  605. if ((_platform & cond) == 0 && cond != 0x0F)
  606. return false;
  607. return true;
  608. }
  609. static void _rtl8821ae_config_rf_reg(struct ieee80211_hw *hw,
  610. u32 addr, u32 data,
  611. enum radio_path rfpath, u32 regaddr)
  612. {
  613. if (addr == 0xfe || addr == 0xffe) {
  614. /* In order not to disturb BT music when
  615. * wifi init.(1ant NIC only)
  616. */
  617. mdelay(50);
  618. } else {
  619. rtl_set_rfreg(hw, rfpath, regaddr, RFREG_OFFSET_MASK, data);
  620. udelay(1);
  621. }
  622. }
  623. static void _rtl8821ae_config_rf_radio_a(struct ieee80211_hw *hw,
  624. u32 addr, u32 data)
  625. {
  626. u32 content = 0x1000; /*RF Content: radio_a_txt*/
  627. u32 maskforphyset = (u32)(content & 0xE000);
  628. _rtl8821ae_config_rf_reg(hw, addr, data,
  629. RF90_PATH_A, addr | maskforphyset);
  630. }
  631. static void _rtl8821ae_config_rf_radio_b(struct ieee80211_hw *hw,
  632. u32 addr, u32 data)
  633. {
  634. u32 content = 0x1001; /*RF Content: radio_b_txt*/
  635. u32 maskforphyset = (u32)(content & 0xE000);
  636. _rtl8821ae_config_rf_reg(hw, addr, data,
  637. RF90_PATH_B, addr | maskforphyset);
  638. }
  639. static void _rtl8821ae_config_bb_reg(struct ieee80211_hw *hw,
  640. u32 addr, u32 data)
  641. {
  642. if (addr == 0xfe)
  643. mdelay(50);
  644. else if (addr == 0xfd)
  645. mdelay(5);
  646. else if (addr == 0xfc)
  647. mdelay(1);
  648. else if (addr == 0xfb)
  649. udelay(50);
  650. else if (addr == 0xfa)
  651. udelay(5);
  652. else if (addr == 0xf9)
  653. udelay(1);
  654. else
  655. rtl_set_bbreg(hw, addr, MASKDWORD, data);
  656. udelay(1);
  657. }
  658. static void _rtl8821ae_phy_init_tx_power_by_rate(struct ieee80211_hw *hw)
  659. {
  660. struct rtl_priv *rtlpriv = rtl_priv(hw);
  661. struct rtl_phy *rtlphy = &rtlpriv->phy;
  662. u8 band, rfpath, txnum, rate_section;
  663. for (band = BAND_ON_2_4G; band <= BAND_ON_5G; ++band)
  664. for (rfpath = 0; rfpath < TX_PWR_BY_RATE_NUM_RF; ++rfpath)
  665. for (txnum = 0; txnum < TX_PWR_BY_RATE_NUM_RF; ++txnum)
  666. for (rate_section = 0;
  667. rate_section < TX_PWR_BY_RATE_NUM_SECTION;
  668. ++rate_section)
  669. rtlphy->tx_power_by_rate_offset[band]
  670. [rfpath][txnum][rate_section] = 0;
  671. }
  672. static void _rtl8821ae_phy_set_txpower_by_rate_base(struct ieee80211_hw *hw,
  673. u8 band, u8 path,
  674. u8 rate_section,
  675. u8 txnum, u8 value)
  676. {
  677. struct rtl_priv *rtlpriv = rtl_priv(hw);
  678. struct rtl_phy *rtlphy = &rtlpriv->phy;
  679. if (path > RF90_PATH_D) {
  680. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  681. "Invalid Rf Path %d in phy_SetTxPowerByRatBase()\n", path);
  682. return;
  683. }
  684. if (band == BAND_ON_2_4G) {
  685. switch (rate_section) {
  686. case CCK:
  687. rtlphy->txpwr_by_rate_base_24g[path][txnum][0] = value;
  688. break;
  689. case OFDM:
  690. rtlphy->txpwr_by_rate_base_24g[path][txnum][1] = value;
  691. break;
  692. case HT_MCS0_MCS7:
  693. rtlphy->txpwr_by_rate_base_24g[path][txnum][2] = value;
  694. break;
  695. case HT_MCS8_MCS15:
  696. rtlphy->txpwr_by_rate_base_24g[path][txnum][3] = value;
  697. break;
  698. case VHT_1SSMCS0_1SSMCS9:
  699. rtlphy->txpwr_by_rate_base_24g[path][txnum][4] = value;
  700. break;
  701. case VHT_2SSMCS0_2SSMCS9:
  702. rtlphy->txpwr_by_rate_base_24g[path][txnum][5] = value;
  703. break;
  704. default:
  705. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  706. "Invalid RateSection %d in Band 2.4G,Rf Path %d, %dTx in PHY_SetTxPowerByRateBase()\n",
  707. rate_section, path, txnum);
  708. break;
  709. }
  710. } else if (band == BAND_ON_5G) {
  711. switch (rate_section) {
  712. case OFDM:
  713. rtlphy->txpwr_by_rate_base_5g[path][txnum][0] = value;
  714. break;
  715. case HT_MCS0_MCS7:
  716. rtlphy->txpwr_by_rate_base_5g[path][txnum][1] = value;
  717. break;
  718. case HT_MCS8_MCS15:
  719. rtlphy->txpwr_by_rate_base_5g[path][txnum][2] = value;
  720. break;
  721. case VHT_1SSMCS0_1SSMCS9:
  722. rtlphy->txpwr_by_rate_base_5g[path][txnum][3] = value;
  723. break;
  724. case VHT_2SSMCS0_2SSMCS9:
  725. rtlphy->txpwr_by_rate_base_5g[path][txnum][4] = value;
  726. break;
  727. default:
  728. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  729. "Invalid RateSection %d in Band 5G, Rf Path %d, %dTx in PHY_SetTxPowerByRateBase()\n",
  730. rate_section, path, txnum);
  731. break;
  732. }
  733. } else {
  734. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  735. "Invalid Band %d in PHY_SetTxPowerByRateBase()\n", band);
  736. }
  737. }
  738. static u8 _rtl8821ae_phy_get_txpower_by_rate_base(struct ieee80211_hw *hw,
  739. u8 band, u8 path,
  740. u8 txnum, u8 rate_section)
  741. {
  742. struct rtl_priv *rtlpriv = rtl_priv(hw);
  743. struct rtl_phy *rtlphy = &rtlpriv->phy;
  744. u8 value = 0;
  745. if (path > RF90_PATH_D) {
  746. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  747. "Invalid Rf Path %d in PHY_GetTxPowerByRateBase()\n",
  748. path);
  749. return 0;
  750. }
  751. if (band == BAND_ON_2_4G) {
  752. switch (rate_section) {
  753. case CCK:
  754. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][0];
  755. break;
  756. case OFDM:
  757. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][1];
  758. break;
  759. case HT_MCS0_MCS7:
  760. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][2];
  761. break;
  762. case HT_MCS8_MCS15:
  763. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][3];
  764. break;
  765. case VHT_1SSMCS0_1SSMCS9:
  766. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][4];
  767. break;
  768. case VHT_2SSMCS0_2SSMCS9:
  769. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][5];
  770. break;
  771. default:
  772. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  773. "Invalid RateSection %d in Band 2.4G, Rf Path %d, %dTx in PHY_GetTxPowerByRateBase()\n",
  774. rate_section, path, txnum);
  775. break;
  776. }
  777. } else if (band == BAND_ON_5G) {
  778. switch (rate_section) {
  779. case OFDM:
  780. value = rtlphy->txpwr_by_rate_base_5g[path][txnum][0];
  781. break;
  782. case HT_MCS0_MCS7:
  783. value = rtlphy->txpwr_by_rate_base_5g[path][txnum][1];
  784. break;
  785. case HT_MCS8_MCS15:
  786. value = rtlphy->txpwr_by_rate_base_5g[path][txnum][2];
  787. break;
  788. case VHT_1SSMCS0_1SSMCS9:
  789. value = rtlphy->txpwr_by_rate_base_5g[path][txnum][3];
  790. break;
  791. case VHT_2SSMCS0_2SSMCS9:
  792. value = rtlphy->txpwr_by_rate_base_5g[path][txnum][4];
  793. break;
  794. default:
  795. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  796. "Invalid RateSection %d in Band 5G, Rf Path %d, %dTx in PHY_GetTxPowerByRateBase()\n",
  797. rate_section, path, txnum);
  798. break;
  799. }
  800. } else {
  801. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  802. "Invalid Band %d in PHY_GetTxPowerByRateBase()\n", band);
  803. }
  804. return value;
  805. }
  806. static void _rtl8821ae_phy_store_txpower_by_rate_base(struct ieee80211_hw *hw)
  807. {
  808. struct rtl_priv *rtlpriv = rtl_priv(hw);
  809. struct rtl_phy *rtlphy = &rtlpriv->phy;
  810. u16 rawValue = 0;
  811. u8 base = 0, path = 0;
  812. for (path = RF90_PATH_A; path <= RF90_PATH_B; ++path) {
  813. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][path][RF_1TX][0] >> 24) & 0xFF;
  814. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  815. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path, CCK, RF_1TX, base);
  816. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][path][RF_1TX][2] >> 24) & 0xFF;
  817. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  818. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path, OFDM, RF_1TX, base);
  819. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][path][RF_1TX][4] >> 24) & 0xFF;
  820. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  821. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path, HT_MCS0_MCS7, RF_1TX, base);
  822. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][path][RF_2TX][6] >> 24) & 0xFF;
  823. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  824. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path, HT_MCS8_MCS15, RF_2TX, base);
  825. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][path][RF_1TX][8] >> 24) & 0xFF;
  826. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  827. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path, VHT_1SSMCS0_1SSMCS9, RF_1TX, base);
  828. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][path][RF_2TX][11] >> 8) & 0xFF;
  829. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  830. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path, VHT_2SSMCS0_2SSMCS9, RF_2TX, base);
  831. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_5G][path][RF_1TX][2] >> 24) & 0xFF;
  832. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  833. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_5G, path, OFDM, RF_1TX, base);
  834. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_5G][path][RF_1TX][4] >> 24) & 0xFF;
  835. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  836. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_5G, path, HT_MCS0_MCS7, RF_1TX, base);
  837. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_5G][path][RF_2TX][6] >> 24) & 0xFF;
  838. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  839. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_5G, path, HT_MCS8_MCS15, RF_2TX, base);
  840. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_5G][path][RF_1TX][8] >> 24) & 0xFF;
  841. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  842. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_5G, path, VHT_1SSMCS0_1SSMCS9, RF_1TX, base);
  843. rawValue = (u16)(rtlphy->tx_power_by_rate_offset[BAND_ON_5G][path][RF_2TX][11] >> 8) & 0xFF;
  844. base = (rawValue >> 4) * 10 + (rawValue & 0xF);
  845. _rtl8821ae_phy_set_txpower_by_rate_base(hw, BAND_ON_5G, path, VHT_2SSMCS0_2SSMCS9, RF_2TX, base);
  846. }
  847. }
  848. static void _phy_convert_txpower_dbm_to_relative_value(u32 *data, u8 start,
  849. u8 end, u8 base_val)
  850. {
  851. int i;
  852. u8 temp_value = 0;
  853. u32 temp_data = 0;
  854. for (i = 3; i >= 0; --i) {
  855. if (i >= start && i <= end) {
  856. /* Get the exact value */
  857. temp_value = (u8)(*data >> (i * 8)) & 0xF;
  858. temp_value += ((u8)((*data >> (i * 8 + 4)) & 0xF)) * 10;
  859. /* Change the value to a relative value */
  860. temp_value = (temp_value > base_val) ? temp_value -
  861. base_val : base_val - temp_value;
  862. } else {
  863. temp_value = (u8)(*data >> (i * 8)) & 0xFF;
  864. }
  865. temp_data <<= 8;
  866. temp_data |= temp_value;
  867. }
  868. *data = temp_data;
  869. }
  870. static void _rtl8812ae_phy_cross_reference_ht_and_vht_txpower_limit(struct ieee80211_hw *hw)
  871. {
  872. struct rtl_priv *rtlpriv = rtl_priv(hw);
  873. struct rtl_phy *rtlphy = &rtlpriv->phy;
  874. u8 regulation, bw, channel, rate_section;
  875. s8 temp_pwrlmt = 0;
  876. for (regulation = 0; regulation < MAX_REGULATION_NUM; ++regulation) {
  877. for (bw = 0; bw < MAX_5G_BANDWITH_NUM; ++bw) {
  878. for (channel = 0; channel < CHANNEL_MAX_NUMBER_5G; ++channel) {
  879. for (rate_section = 0; rate_section < MAX_RATE_SECTION_NUM; ++rate_section) {
  880. temp_pwrlmt = rtlphy->txpwr_limit_5g[regulation]
  881. [bw][rate_section][channel][RF90_PATH_A];
  882. if (temp_pwrlmt == MAX_POWER_INDEX) {
  883. if (bw == 0 || bw == 1) { /*5G 20M 40M VHT and HT can cross reference*/
  884. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  885. "No power limit table of the specified band %d, bandwidth %d, ratesection %d, channel %d, rf path %d\n",
  886. 1, bw, rate_section, channel, RF90_PATH_A);
  887. if (rate_section == 2) {
  888. rtlphy->txpwr_limit_5g[regulation][bw][2][channel][RF90_PATH_A] =
  889. rtlphy->txpwr_limit_5g[regulation][bw][4][channel][RF90_PATH_A];
  890. } else if (rate_section == 4) {
  891. rtlphy->txpwr_limit_5g[regulation][bw][4][channel][RF90_PATH_A] =
  892. rtlphy->txpwr_limit_5g[regulation][bw][2][channel][RF90_PATH_A];
  893. } else if (rate_section == 3) {
  894. rtlphy->txpwr_limit_5g[regulation][bw][3][channel][RF90_PATH_A] =
  895. rtlphy->txpwr_limit_5g[regulation][bw][5][channel][RF90_PATH_A];
  896. } else if (rate_section == 5) {
  897. rtlphy->txpwr_limit_5g[regulation][bw][5][channel][RF90_PATH_A] =
  898. rtlphy->txpwr_limit_5g[regulation][bw][3][channel][RF90_PATH_A];
  899. }
  900. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "use other value %d\n", temp_pwrlmt);
  901. }
  902. }
  903. }
  904. }
  905. }
  906. }
  907. }
  908. static u8 _rtl8812ae_phy_get_txpower_by_rate_base_index(struct ieee80211_hw *hw,
  909. enum band_type band, u8 rate)
  910. {
  911. struct rtl_priv *rtlpriv = rtl_priv(hw);
  912. u8 index = 0;
  913. if (band == BAND_ON_2_4G) {
  914. switch (rate) {
  915. case MGN_1M:
  916. case MGN_2M:
  917. case MGN_5_5M:
  918. case MGN_11M:
  919. index = 0;
  920. break;
  921. case MGN_6M:
  922. case MGN_9M:
  923. case MGN_12M:
  924. case MGN_18M:
  925. case MGN_24M:
  926. case MGN_36M:
  927. case MGN_48M:
  928. case MGN_54M:
  929. index = 1;
  930. break;
  931. case MGN_MCS0:
  932. case MGN_MCS1:
  933. case MGN_MCS2:
  934. case MGN_MCS3:
  935. case MGN_MCS4:
  936. case MGN_MCS5:
  937. case MGN_MCS6:
  938. case MGN_MCS7:
  939. index = 2;
  940. break;
  941. case MGN_MCS8:
  942. case MGN_MCS9:
  943. case MGN_MCS10:
  944. case MGN_MCS11:
  945. case MGN_MCS12:
  946. case MGN_MCS13:
  947. case MGN_MCS14:
  948. case MGN_MCS15:
  949. index = 3;
  950. break;
  951. default:
  952. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  953. "Wrong rate 0x%x to obtain index in 2.4G in PHY_GetTxPowerByRateBaseIndex()\n",
  954. rate);
  955. break;
  956. }
  957. } else if (band == BAND_ON_5G) {
  958. switch (rate) {
  959. case MGN_6M:
  960. case MGN_9M:
  961. case MGN_12M:
  962. case MGN_18M:
  963. case MGN_24M:
  964. case MGN_36M:
  965. case MGN_48M:
  966. case MGN_54M:
  967. index = 0;
  968. break;
  969. case MGN_MCS0:
  970. case MGN_MCS1:
  971. case MGN_MCS2:
  972. case MGN_MCS3:
  973. case MGN_MCS4:
  974. case MGN_MCS5:
  975. case MGN_MCS6:
  976. case MGN_MCS7:
  977. index = 1;
  978. break;
  979. case MGN_MCS8:
  980. case MGN_MCS9:
  981. case MGN_MCS10:
  982. case MGN_MCS11:
  983. case MGN_MCS12:
  984. case MGN_MCS13:
  985. case MGN_MCS14:
  986. case MGN_MCS15:
  987. index = 2;
  988. break;
  989. case MGN_VHT1SS_MCS0:
  990. case MGN_VHT1SS_MCS1:
  991. case MGN_VHT1SS_MCS2:
  992. case MGN_VHT1SS_MCS3:
  993. case MGN_VHT1SS_MCS4:
  994. case MGN_VHT1SS_MCS5:
  995. case MGN_VHT1SS_MCS6:
  996. case MGN_VHT1SS_MCS7:
  997. case MGN_VHT1SS_MCS8:
  998. case MGN_VHT1SS_MCS9:
  999. index = 3;
  1000. break;
  1001. case MGN_VHT2SS_MCS0:
  1002. case MGN_VHT2SS_MCS1:
  1003. case MGN_VHT2SS_MCS2:
  1004. case MGN_VHT2SS_MCS3:
  1005. case MGN_VHT2SS_MCS4:
  1006. case MGN_VHT2SS_MCS5:
  1007. case MGN_VHT2SS_MCS6:
  1008. case MGN_VHT2SS_MCS7:
  1009. case MGN_VHT2SS_MCS8:
  1010. case MGN_VHT2SS_MCS9:
  1011. index = 4;
  1012. break;
  1013. default:
  1014. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1015. "Wrong rate 0x%x to obtain index in 5G in PHY_GetTxPowerByRateBaseIndex()\n",
  1016. rate);
  1017. break;
  1018. }
  1019. }
  1020. return index;
  1021. }
  1022. static void _rtl8812ae_phy_convert_txpower_limit_to_power_index(struct ieee80211_hw *hw)
  1023. {
  1024. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1025. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1026. u8 bw40_pwr_base_dbm2_4G, bw40_pwr_base_dbm5G;
  1027. u8 regulation, bw, channel, rate_section;
  1028. u8 base_index2_4G = 0;
  1029. u8 base_index5G = 0;
  1030. s8 temp_value = 0, temp_pwrlmt = 0;
  1031. u8 rf_path = 0;
  1032. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1033. "=====> _rtl8812ae_phy_convert_txpower_limit_to_power_index()\n");
  1034. _rtl8812ae_phy_cross_reference_ht_and_vht_txpower_limit(hw);
  1035. for (regulation = 0; regulation < MAX_REGULATION_NUM; ++regulation) {
  1036. for (bw = 0; bw < MAX_2_4G_BANDWITH_NUM; ++bw) {
  1037. for (channel = 0; channel < CHANNEL_MAX_NUMBER_2G; ++channel) {
  1038. for (rate_section = 0; rate_section < MAX_RATE_SECTION_NUM; ++rate_section) {
  1039. /* obtain the base dBm values in 2.4G band
  1040. CCK => 11M, OFDM => 54M, HT 1T => MCS7, HT 2T => MCS15*/
  1041. if (rate_section == 0) { /*CCK*/
  1042. base_index2_4G =
  1043. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1044. BAND_ON_2_4G, MGN_11M);
  1045. } else if (rate_section == 1) { /*OFDM*/
  1046. base_index2_4G =
  1047. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1048. BAND_ON_2_4G, MGN_54M);
  1049. } else if (rate_section == 2) { /*HT IT*/
  1050. base_index2_4G =
  1051. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1052. BAND_ON_2_4G, MGN_MCS7);
  1053. } else if (rate_section == 3) { /*HT 2T*/
  1054. base_index2_4G =
  1055. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1056. BAND_ON_2_4G, MGN_MCS15);
  1057. }
  1058. temp_pwrlmt = rtlphy->txpwr_limit_2_4g[regulation]
  1059. [bw][rate_section][channel][RF90_PATH_A];
  1060. for (rf_path = RF90_PATH_A;
  1061. rf_path < MAX_RF_PATH_NUM;
  1062. ++rf_path) {
  1063. if (rate_section == 3)
  1064. bw40_pwr_base_dbm2_4G =
  1065. rtlphy->txpwr_by_rate_base_24g[rf_path][RF_2TX][base_index2_4G];
  1066. else
  1067. bw40_pwr_base_dbm2_4G =
  1068. rtlphy->txpwr_by_rate_base_24g[rf_path][RF_1TX][base_index2_4G];
  1069. if (temp_pwrlmt != MAX_POWER_INDEX) {
  1070. temp_value = temp_pwrlmt - bw40_pwr_base_dbm2_4G;
  1071. rtlphy->txpwr_limit_2_4g[regulation]
  1072. [bw][rate_section][channel][rf_path] =
  1073. temp_value;
  1074. }
  1075. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1076. "TxPwrLimit_2_4G[regulation %d][bw %d][rateSection %d][channel %d] = %d\n(TxPwrLimit in dBm %d - BW40PwrLmt2_4G[channel %d][rfPath %d] %d)\n",
  1077. regulation, bw, rate_section, channel,
  1078. rtlphy->txpwr_limit_2_4g[regulation][bw]
  1079. [rate_section][channel][rf_path], (temp_pwrlmt == 63)
  1080. ? 0 : temp_pwrlmt/2, channel, rf_path,
  1081. bw40_pwr_base_dbm2_4G);
  1082. }
  1083. }
  1084. }
  1085. }
  1086. }
  1087. for (regulation = 0; regulation < MAX_REGULATION_NUM; ++regulation) {
  1088. for (bw = 0; bw < MAX_5G_BANDWITH_NUM; ++bw) {
  1089. for (channel = 0; channel < CHANNEL_MAX_NUMBER_5G; ++channel) {
  1090. for (rate_section = 0; rate_section < MAX_RATE_SECTION_NUM; ++rate_section) {
  1091. /* obtain the base dBm values in 5G band
  1092. OFDM => 54M, HT 1T => MCS7, HT 2T => MCS15,
  1093. VHT => 1SSMCS7, VHT 2T => 2SSMCS7*/
  1094. if (rate_section == 1) { /*OFDM*/
  1095. base_index5G =
  1096. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1097. BAND_ON_5G, MGN_54M);
  1098. } else if (rate_section == 2) { /*HT 1T*/
  1099. base_index5G =
  1100. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1101. BAND_ON_5G, MGN_MCS7);
  1102. } else if (rate_section == 3) { /*HT 2T*/
  1103. base_index5G =
  1104. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1105. BAND_ON_5G, MGN_MCS15);
  1106. } else if (rate_section == 4) { /*VHT 1T*/
  1107. base_index5G =
  1108. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1109. BAND_ON_5G, MGN_VHT1SS_MCS7);
  1110. } else if (rate_section == 5) { /*VHT 2T*/
  1111. base_index5G =
  1112. _rtl8812ae_phy_get_txpower_by_rate_base_index(hw,
  1113. BAND_ON_5G, MGN_VHT2SS_MCS7);
  1114. }
  1115. temp_pwrlmt = rtlphy->txpwr_limit_5g[regulation]
  1116. [bw][rate_section][channel]
  1117. [RF90_PATH_A];
  1118. for (rf_path = RF90_PATH_A;
  1119. rf_path < MAX_RF_PATH_NUM;
  1120. ++rf_path) {
  1121. if (rate_section == 3 || rate_section == 5)
  1122. bw40_pwr_base_dbm5G =
  1123. rtlphy->txpwr_by_rate_base_5g[rf_path]
  1124. [RF_2TX][base_index5G];
  1125. else
  1126. bw40_pwr_base_dbm5G =
  1127. rtlphy->txpwr_by_rate_base_5g[rf_path]
  1128. [RF_1TX][base_index5G];
  1129. if (temp_pwrlmt != MAX_POWER_INDEX) {
  1130. temp_value =
  1131. temp_pwrlmt - bw40_pwr_base_dbm5G;
  1132. rtlphy->txpwr_limit_5g[regulation]
  1133. [bw][rate_section][channel]
  1134. [rf_path] = temp_value;
  1135. }
  1136. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1137. "TxPwrLimit_5G[regulation %d][bw %d][rateSection %d][channel %d] =%d\n(TxPwrLimit in dBm %d - BW40PwrLmt5G[chnl group %d][rfPath %d] %d)\n",
  1138. regulation, bw, rate_section,
  1139. channel, rtlphy->txpwr_limit_5g[regulation]
  1140. [bw][rate_section][channel][rf_path],
  1141. temp_pwrlmt, channel, rf_path, bw40_pwr_base_dbm5G);
  1142. }
  1143. }
  1144. }
  1145. }
  1146. }
  1147. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1148. "<===== _rtl8812ae_phy_convert_txpower_limit_to_power_index()\n");
  1149. }
  1150. static void _rtl8821ae_phy_init_txpower_limit(struct ieee80211_hw *hw)
  1151. {
  1152. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1153. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1154. u8 i, j, k, l, m;
  1155. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1156. "=====> _rtl8821ae_phy_init_txpower_limit()!\n");
  1157. for (i = 0; i < MAX_REGULATION_NUM; ++i) {
  1158. for (j = 0; j < MAX_2_4G_BANDWITH_NUM; ++j)
  1159. for (k = 0; k < MAX_RATE_SECTION_NUM; ++k)
  1160. for (m = 0; m < CHANNEL_MAX_NUMBER_2G; ++m)
  1161. for (l = 0; l < MAX_RF_PATH_NUM; ++l)
  1162. rtlphy->txpwr_limit_2_4g
  1163. [i][j][k][m][l]
  1164. = MAX_POWER_INDEX;
  1165. }
  1166. for (i = 0; i < MAX_REGULATION_NUM; ++i) {
  1167. for (j = 0; j < MAX_5G_BANDWITH_NUM; ++j)
  1168. for (k = 0; k < MAX_RATE_SECTION_NUM; ++k)
  1169. for (m = 0; m < CHANNEL_MAX_NUMBER_5G; ++m)
  1170. for (l = 0; l < MAX_RF_PATH_NUM; ++l)
  1171. rtlphy->txpwr_limit_5g
  1172. [i][j][k][m][l]
  1173. = MAX_POWER_INDEX;
  1174. }
  1175. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1176. "<===== _rtl8821ae_phy_init_txpower_limit()!\n");
  1177. }
  1178. static void _rtl8821ae_phy_convert_txpower_dbm_to_relative_value(struct ieee80211_hw *hw)
  1179. {
  1180. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1181. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1182. u8 base = 0, rfPath = 0;
  1183. for (rfPath = RF90_PATH_A; rfPath <= RF90_PATH_B; ++rfPath) {
  1184. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_2_4G, rfPath, RF_1TX, CCK);
  1185. _phy_convert_txpower_dbm_to_relative_value(
  1186. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][0],
  1187. 0, 3, base);
  1188. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_2_4G, rfPath, RF_1TX, OFDM);
  1189. _phy_convert_txpower_dbm_to_relative_value(
  1190. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][1],
  1191. 0, 3, base);
  1192. _phy_convert_txpower_dbm_to_relative_value(
  1193. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][2],
  1194. 0, 3, base);
  1195. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_2_4G, rfPath, RF_1TX, HT_MCS0_MCS7);
  1196. _phy_convert_txpower_dbm_to_relative_value(
  1197. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][3],
  1198. 0, 3, base);
  1199. _phy_convert_txpower_dbm_to_relative_value(
  1200. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][4],
  1201. 0, 3, base);
  1202. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_2_4G, rfPath, RF_2TX, HT_MCS8_MCS15);
  1203. _phy_convert_txpower_dbm_to_relative_value(
  1204. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_2TX][5],
  1205. 0, 3, base);
  1206. _phy_convert_txpower_dbm_to_relative_value(
  1207. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_2TX][6],
  1208. 0, 3, base);
  1209. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_2_4G, rfPath, RF_1TX, VHT_1SSMCS0_1SSMCS9);
  1210. _phy_convert_txpower_dbm_to_relative_value(
  1211. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][7],
  1212. 0, 3, base);
  1213. _phy_convert_txpower_dbm_to_relative_value(
  1214. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][8],
  1215. 0, 3, base);
  1216. _phy_convert_txpower_dbm_to_relative_value(
  1217. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][9],
  1218. 0, 1, base);
  1219. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_2_4G, rfPath, RF_2TX, VHT_2SSMCS0_2SSMCS9);
  1220. _phy_convert_txpower_dbm_to_relative_value(
  1221. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_1TX][9],
  1222. 2, 3, base);
  1223. _phy_convert_txpower_dbm_to_relative_value(
  1224. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_2TX][10],
  1225. 0, 3, base);
  1226. _phy_convert_txpower_dbm_to_relative_value(
  1227. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfPath][RF_2TX][11],
  1228. 0, 3, base);
  1229. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_5G, rfPath, RF_1TX, OFDM);
  1230. _phy_convert_txpower_dbm_to_relative_value(
  1231. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_1TX][1],
  1232. 0, 3, base);
  1233. _phy_convert_txpower_dbm_to_relative_value(
  1234. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_1TX][2],
  1235. 0, 3, base);
  1236. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_5G, rfPath, RF_1TX, HT_MCS0_MCS7);
  1237. _phy_convert_txpower_dbm_to_relative_value(
  1238. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_1TX][3],
  1239. 0, 3, base);
  1240. _phy_convert_txpower_dbm_to_relative_value(
  1241. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_1TX][4],
  1242. 0, 3, base);
  1243. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_5G, rfPath, RF_2TX, HT_MCS8_MCS15);
  1244. _phy_convert_txpower_dbm_to_relative_value(
  1245. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_2TX][5],
  1246. 0, 3, base);
  1247. _phy_convert_txpower_dbm_to_relative_value(
  1248. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_2TX][6],
  1249. 0, 3, base);
  1250. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_5G, rfPath, RF_1TX, VHT_1SSMCS0_1SSMCS9);
  1251. _phy_convert_txpower_dbm_to_relative_value(
  1252. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_1TX][7],
  1253. 0, 3, base);
  1254. _phy_convert_txpower_dbm_to_relative_value(
  1255. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_1TX][8],
  1256. 0, 3, base);
  1257. _phy_convert_txpower_dbm_to_relative_value(
  1258. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_1TX][9],
  1259. 0, 1, base);
  1260. base = _rtl8821ae_phy_get_txpower_by_rate_base(hw, BAND_ON_5G, rfPath, RF_2TX, VHT_2SSMCS0_2SSMCS9);
  1261. _phy_convert_txpower_dbm_to_relative_value(
  1262. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_1TX][9],
  1263. 2, 3, base);
  1264. _phy_convert_txpower_dbm_to_relative_value(
  1265. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_2TX][10],
  1266. 0, 3, base);
  1267. _phy_convert_txpower_dbm_to_relative_value(
  1268. &rtlphy->tx_power_by_rate_offset[BAND_ON_5G][rfPath][RF_2TX][11],
  1269. 0, 3, base);
  1270. }
  1271. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  1272. "<===_rtl8821ae_phy_convert_txpower_dbm_to_relative_value()\n");
  1273. }
  1274. static void _rtl8821ae_phy_txpower_by_rate_configuration(struct ieee80211_hw *hw)
  1275. {
  1276. _rtl8821ae_phy_store_txpower_by_rate_base(hw);
  1277. _rtl8821ae_phy_convert_txpower_dbm_to_relative_value(hw);
  1278. }
  1279. /* string is in decimal */
  1280. static bool _rtl8812ae_get_integer_from_string(char *str, u8 *pint)
  1281. {
  1282. u16 i = 0;
  1283. *pint = 0;
  1284. while (str[i] != '\0') {
  1285. if (str[i] >= '0' && str[i] <= '9') {
  1286. *pint *= 10;
  1287. *pint += (str[i] - '0');
  1288. } else {
  1289. return false;
  1290. }
  1291. ++i;
  1292. }
  1293. return true;
  1294. }
  1295. static bool _rtl8812ae_eq_n_byte(u8 *str1, u8 *str2, u32 num)
  1296. {
  1297. if (num == 0)
  1298. return false;
  1299. while (num > 0) {
  1300. num--;
  1301. if (str1[num] != str2[num])
  1302. return false;
  1303. }
  1304. return true;
  1305. }
  1306. static s8 _rtl8812ae_phy_get_chnl_idx_of_txpwr_lmt(struct ieee80211_hw *hw,
  1307. u8 band, u8 channel)
  1308. {
  1309. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1310. s8 channel_index = -1;
  1311. u8 i = 0;
  1312. if (band == BAND_ON_2_4G)
  1313. channel_index = channel - 1;
  1314. else if (band == BAND_ON_5G) {
  1315. for (i = 0; i < sizeof(channel5g)/sizeof(u8); ++i) {
  1316. if (channel5g[i] == channel)
  1317. channel_index = i;
  1318. }
  1319. } else
  1320. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, "Invalid Band %d in %s\n",
  1321. band, __func__);
  1322. if (channel_index == -1)
  1323. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1324. "Invalid Channel %d of Band %d in %s\n", channel,
  1325. band, __func__);
  1326. return channel_index;
  1327. }
  1328. static void _rtl8812ae_phy_set_txpower_limit(struct ieee80211_hw *hw, u8 *pregulation,
  1329. u8 *pband, u8 *pbandwidth,
  1330. u8 *prate_section, u8 *prf_path,
  1331. u8 *pchannel, u8 *ppower_limit)
  1332. {
  1333. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1334. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1335. u8 regulation = 0, bandwidth = 0, rate_section = 0, channel;
  1336. u8 channel_index;
  1337. s8 power_limit = 0, prev_power_limit, ret;
  1338. if (!_rtl8812ae_get_integer_from_string((char *)pchannel, &channel) ||
  1339. !_rtl8812ae_get_integer_from_string((char *)ppower_limit,
  1340. &power_limit)) {
  1341. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1342. "Illegal index of pwr_lmt table [chnl %d][val %d]\n",
  1343. channel, power_limit);
  1344. }
  1345. power_limit = power_limit > MAX_POWER_INDEX ?
  1346. MAX_POWER_INDEX : power_limit;
  1347. if (_rtl8812ae_eq_n_byte(pregulation, (u8 *)("FCC"), 3))
  1348. regulation = 0;
  1349. else if (_rtl8812ae_eq_n_byte(pregulation, (u8 *)("MKK"), 3))
  1350. regulation = 1;
  1351. else if (_rtl8812ae_eq_n_byte(pregulation, (u8 *)("ETSI"), 4))
  1352. regulation = 2;
  1353. else if (_rtl8812ae_eq_n_byte(pregulation, (u8 *)("WW13"), 4))
  1354. regulation = 3;
  1355. if (_rtl8812ae_eq_n_byte(prate_section, (u8 *)("CCK"), 3))
  1356. rate_section = 0;
  1357. else if (_rtl8812ae_eq_n_byte(prate_section, (u8 *)("OFDM"), 4))
  1358. rate_section = 1;
  1359. else if (_rtl8812ae_eq_n_byte(prate_section, (u8 *)("HT"), 2) &&
  1360. _rtl8812ae_eq_n_byte(prf_path, (u8 *)("1T"), 2))
  1361. rate_section = 2;
  1362. else if (_rtl8812ae_eq_n_byte(prate_section, (u8 *)("HT"), 2) &&
  1363. _rtl8812ae_eq_n_byte(prf_path, (u8 *)("2T"), 2))
  1364. rate_section = 3;
  1365. else if (_rtl8812ae_eq_n_byte(prate_section, (u8 *)("VHT"), 3) &&
  1366. _rtl8812ae_eq_n_byte(prf_path, (u8 *)("1T"), 2))
  1367. rate_section = 4;
  1368. else if (_rtl8812ae_eq_n_byte(prate_section, (u8 *)("VHT"), 3) &&
  1369. _rtl8812ae_eq_n_byte(prf_path, (u8 *)("2T"), 2))
  1370. rate_section = 5;
  1371. if (_rtl8812ae_eq_n_byte(pbandwidth, (u8 *)("20M"), 3))
  1372. bandwidth = 0;
  1373. else if (_rtl8812ae_eq_n_byte(pbandwidth, (u8 *)("40M"), 3))
  1374. bandwidth = 1;
  1375. else if (_rtl8812ae_eq_n_byte(pbandwidth, (u8 *)("80M"), 3))
  1376. bandwidth = 2;
  1377. else if (_rtl8812ae_eq_n_byte(pbandwidth, (u8 *)("160M"), 4))
  1378. bandwidth = 3;
  1379. if (_rtl8812ae_eq_n_byte(pband, (u8 *)("2.4G"), 4)) {
  1380. ret = _rtl8812ae_phy_get_chnl_idx_of_txpwr_lmt(hw,
  1381. BAND_ON_2_4G,
  1382. channel);
  1383. if (ret == -1)
  1384. return;
  1385. channel_index = ret;
  1386. prev_power_limit = rtlphy->txpwr_limit_2_4g[regulation]
  1387. [bandwidth][rate_section]
  1388. [channel_index][RF90_PATH_A];
  1389. if (power_limit < prev_power_limit)
  1390. rtlphy->txpwr_limit_2_4g[regulation][bandwidth]
  1391. [rate_section][channel_index][RF90_PATH_A] =
  1392. power_limit;
  1393. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1394. "2.4G [regula %d][bw %d][sec %d][chnl %d][val %d]\n",
  1395. regulation, bandwidth, rate_section, channel_index,
  1396. rtlphy->txpwr_limit_2_4g[regulation][bandwidth]
  1397. [rate_section][channel_index][RF90_PATH_A]);
  1398. } else if (_rtl8812ae_eq_n_byte(pband, (u8 *)("5G"), 2)) {
  1399. ret = _rtl8812ae_phy_get_chnl_idx_of_txpwr_lmt(hw,
  1400. BAND_ON_5G,
  1401. channel);
  1402. if (ret == -1)
  1403. return;
  1404. channel_index = ret;
  1405. prev_power_limit = rtlphy->txpwr_limit_5g[regulation][bandwidth]
  1406. [rate_section][channel_index]
  1407. [RF90_PATH_A];
  1408. if (power_limit < prev_power_limit)
  1409. rtlphy->txpwr_limit_5g[regulation][bandwidth]
  1410. [rate_section][channel_index][RF90_PATH_A] = power_limit;
  1411. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1412. "5G: [regul %d][bw %d][sec %d][chnl %d][val %d]\n",
  1413. regulation, bandwidth, rate_section, channel,
  1414. rtlphy->txpwr_limit_5g[regulation][bandwidth]
  1415. [rate_section][channel_index][RF90_PATH_A]);
  1416. } else {
  1417. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1418. "Cannot recognize the band info in %s\n", pband);
  1419. return;
  1420. }
  1421. }
  1422. static void _rtl8812ae_phy_config_bb_txpwr_lmt(struct ieee80211_hw *hw,
  1423. u8 *regulation, u8 *band,
  1424. u8 *bandwidth, u8 *rate_section,
  1425. u8 *rf_path, u8 *channel,
  1426. u8 *power_limit)
  1427. {
  1428. _rtl8812ae_phy_set_txpower_limit(hw, regulation, band, bandwidth,
  1429. rate_section, rf_path, channel,
  1430. power_limit);
  1431. }
  1432. static void _rtl8821ae_phy_read_and_config_txpwr_lmt(struct ieee80211_hw *hw)
  1433. {
  1434. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1435. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1436. u32 i = 0;
  1437. u32 array_len;
  1438. u8 **array;
  1439. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  1440. array_len = RTL8812AE_TXPWR_LMT_ARRAY_LEN;
  1441. array = RTL8812AE_TXPWR_LMT;
  1442. } else {
  1443. array_len = RTL8821AE_TXPWR_LMT_ARRAY_LEN;
  1444. array = RTL8821AE_TXPWR_LMT;
  1445. }
  1446. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1447. "\n");
  1448. for (i = 0; i < array_len; i += 7) {
  1449. u8 *regulation = array[i];
  1450. u8 *band = array[i+1];
  1451. u8 *bandwidth = array[i+2];
  1452. u8 *rate = array[i+3];
  1453. u8 *rf_path = array[i+4];
  1454. u8 *chnl = array[i+5];
  1455. u8 *val = array[i+6];
  1456. _rtl8812ae_phy_config_bb_txpwr_lmt(hw, regulation, band,
  1457. bandwidth, rate, rf_path,
  1458. chnl, val);
  1459. }
  1460. }
  1461. static bool _rtl8821ae_phy_bb8821a_config_parafile(struct ieee80211_hw *hw)
  1462. {
  1463. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1464. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1465. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1466. bool rtstatus;
  1467. _rtl8821ae_phy_init_txpower_limit(hw);
  1468. /* RegEnableTxPowerLimit == 1 for 8812a & 8821a */
  1469. if (rtlefuse->eeprom_regulatory != 2)
  1470. _rtl8821ae_phy_read_and_config_txpwr_lmt(hw);
  1471. rtstatus = _rtl8821ae_phy_config_bb_with_headerfile(hw,
  1472. BASEBAND_CONFIG_PHY_REG);
  1473. if (rtstatus != true) {
  1474. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Write BB Reg Fail!!\n");
  1475. return false;
  1476. }
  1477. _rtl8821ae_phy_init_tx_power_by_rate(hw);
  1478. if (rtlefuse->autoload_failflag == false) {
  1479. rtstatus = _rtl8821ae_phy_config_bb_with_pgheaderfile(hw,
  1480. BASEBAND_CONFIG_PHY_REG);
  1481. }
  1482. if (rtstatus != true) {
  1483. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "BB_PG Reg Fail!!\n");
  1484. return false;
  1485. }
  1486. _rtl8821ae_phy_txpower_by_rate_configuration(hw);
  1487. /* RegEnableTxPowerLimit == 1 for 8812a & 8821a */
  1488. if (rtlefuse->eeprom_regulatory != 2)
  1489. _rtl8812ae_phy_convert_txpower_limit_to_power_index(hw);
  1490. rtstatus = _rtl8821ae_phy_config_bb_with_headerfile(hw,
  1491. BASEBAND_CONFIG_AGC_TAB);
  1492. if (rtstatus != true) {
  1493. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "AGC Table Fail\n");
  1494. return false;
  1495. }
  1496. rtlphy->cck_high_power = (bool)(rtl_get_bbreg(hw,
  1497. RFPGA0_XA_HSSIPARAMETER2, 0x200));
  1498. return true;
  1499. }
  1500. static bool _rtl8821ae_phy_config_mac_with_headerfile(struct ieee80211_hw *hw)
  1501. {
  1502. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1503. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1504. u32 i, v1, v2;
  1505. u32 arraylength;
  1506. u32 *ptrarray;
  1507. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Read MAC_REG_Array\n");
  1508. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  1509. arraylength = RTL8821AEMAC_1T_ARRAYLEN;
  1510. ptrarray = RTL8821AE_MAC_REG_ARRAY;
  1511. } else {
  1512. arraylength = RTL8812AEMAC_1T_ARRAYLEN;
  1513. ptrarray = RTL8812AE_MAC_REG_ARRAY;
  1514. }
  1515. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1516. "Img: MAC_REG_ARRAY LEN %d\n", arraylength);
  1517. for (i = 0; i < arraylength; i += 2) {
  1518. v1 = ptrarray[i];
  1519. v2 = (u8)ptrarray[i + 1];
  1520. if (v1 < 0xCDCDCDCD) {
  1521. rtl_write_byte(rtlpriv, v1, (u8)v2);
  1522. continue;
  1523. } else {
  1524. if (!_rtl8821ae_check_condition(hw, v1)) {
  1525. /*Discard the following (offset, data) pairs*/
  1526. READ_NEXT_PAIR(ptrarray, v1, v2, i);
  1527. while (v2 != 0xDEAD &&
  1528. v2 != 0xCDEF &&
  1529. v2 != 0xCDCD && i < arraylength - 2) {
  1530. READ_NEXT_PAIR(ptrarray, v1, v2, i);
  1531. }
  1532. i -= 2; /* prevent from for-loop += 2*/
  1533. } else {/*Configure matched pairs and skip to end of if-else.*/
  1534. READ_NEXT_PAIR(ptrarray, v1, v2, i);
  1535. while (v2 != 0xDEAD &&
  1536. v2 != 0xCDEF &&
  1537. v2 != 0xCDCD && i < arraylength - 2) {
  1538. rtl_write_byte(rtlpriv, v1, v2);
  1539. READ_NEXT_PAIR(ptrarray, v1, v2, i);
  1540. }
  1541. while (v2 != 0xDEAD && i < arraylength - 2)
  1542. READ_NEXT_PAIR(ptrarray, v1, v2, i);
  1543. }
  1544. }
  1545. }
  1546. return true;
  1547. }
  1548. static bool _rtl8821ae_phy_config_bb_with_headerfile(struct ieee80211_hw *hw,
  1549. u8 configtype)
  1550. {
  1551. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1552. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1553. int i;
  1554. u32 *array_table;
  1555. u16 arraylen;
  1556. u32 v1 = 0, v2 = 0;
  1557. if (configtype == BASEBAND_CONFIG_PHY_REG) {
  1558. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  1559. arraylen = RTL8812AEPHY_REG_1TARRAYLEN;
  1560. array_table = RTL8812AE_PHY_REG_ARRAY;
  1561. } else {
  1562. arraylen = RTL8821AEPHY_REG_1TARRAYLEN;
  1563. array_table = RTL8821AE_PHY_REG_ARRAY;
  1564. }
  1565. for (i = 0; i < arraylen; i += 2) {
  1566. v1 = array_table[i];
  1567. v2 = array_table[i + 1];
  1568. if (v1 < 0xCDCDCDCD) {
  1569. _rtl8821ae_config_bb_reg(hw, v1, v2);
  1570. continue;
  1571. } else {/*This line is the start line of branch.*/
  1572. if (!_rtl8821ae_check_condition(hw, v1)) {
  1573. /*Discard the following (offset, data) pairs*/
  1574. READ_NEXT_PAIR(array_table, v1, v2, i);
  1575. while (v2 != 0xDEAD &&
  1576. v2 != 0xCDEF &&
  1577. v2 != 0xCDCD &&
  1578. i < arraylen - 2) {
  1579. READ_NEXT_PAIR(array_table, v1,
  1580. v2, i);
  1581. }
  1582. i -= 2; /* prevent from for-loop += 2*/
  1583. } else {/*Configure matched pairs and skip to end of if-else.*/
  1584. READ_NEXT_PAIR(array_table, v1, v2, i);
  1585. while (v2 != 0xDEAD &&
  1586. v2 != 0xCDEF &&
  1587. v2 != 0xCDCD &&
  1588. i < arraylen - 2) {
  1589. _rtl8821ae_config_bb_reg(hw, v1,
  1590. v2);
  1591. READ_NEXT_PAIR(array_table, v1,
  1592. v2, i);
  1593. }
  1594. while (v2 != 0xDEAD &&
  1595. i < arraylen - 2) {
  1596. READ_NEXT_PAIR(array_table, v1,
  1597. v2, i);
  1598. }
  1599. }
  1600. }
  1601. }
  1602. } else if (configtype == BASEBAND_CONFIG_AGC_TAB) {
  1603. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  1604. arraylen = RTL8812AEAGCTAB_1TARRAYLEN;
  1605. array_table = RTL8812AE_AGC_TAB_ARRAY;
  1606. } else {
  1607. arraylen = RTL8821AEAGCTAB_1TARRAYLEN;
  1608. array_table = RTL8821AE_AGC_TAB_ARRAY;
  1609. }
  1610. for (i = 0; i < arraylen; i = i + 2) {
  1611. v1 = array_table[i];
  1612. v2 = array_table[i+1];
  1613. if (v1 < 0xCDCDCDCD) {
  1614. rtl_set_bbreg(hw, v1, MASKDWORD, v2);
  1615. udelay(1);
  1616. continue;
  1617. } else {/*This line is the start line of branch.*/
  1618. if (!_rtl8821ae_check_condition(hw, v1)) {
  1619. /*Discard the following (offset, data) pairs*/
  1620. READ_NEXT_PAIR(array_table, v1, v2, i);
  1621. while (v2 != 0xDEAD &&
  1622. v2 != 0xCDEF &&
  1623. v2 != 0xCDCD &&
  1624. i < arraylen - 2) {
  1625. READ_NEXT_PAIR(array_table, v1,
  1626. v2, i);
  1627. }
  1628. i -= 2; /* prevent from for-loop += 2*/
  1629. } else {/*Configure matched pairs and skip to end of if-else.*/
  1630. READ_NEXT_PAIR(array_table, v1, v2, i);
  1631. while (v2 != 0xDEAD &&
  1632. v2 != 0xCDEF &&
  1633. v2 != 0xCDCD &&
  1634. i < arraylen - 2) {
  1635. rtl_set_bbreg(hw, v1, MASKDWORD,
  1636. v2);
  1637. udelay(1);
  1638. READ_NEXT_PAIR(array_table, v1,
  1639. v2, i);
  1640. }
  1641. while (v2 != 0xDEAD &&
  1642. i < arraylen - 2) {
  1643. READ_NEXT_PAIR(array_table, v1,
  1644. v2, i);
  1645. }
  1646. }
  1647. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1648. "The agctab_array_table[0] is %x Rtl818EEPHY_REGArray[1] is %x\n",
  1649. array_table[i], array_table[i + 1]);
  1650. }
  1651. }
  1652. }
  1653. return true;
  1654. }
  1655. static u8 _rtl8821ae_get_rate_section_index(u32 regaddr)
  1656. {
  1657. u8 index = 0;
  1658. regaddr &= 0xFFF;
  1659. if (regaddr >= 0xC20 && regaddr <= 0xC4C)
  1660. index = (u8)((regaddr - 0xC20) / 4);
  1661. else if (regaddr >= 0xE20 && regaddr <= 0xE4C)
  1662. index = (u8)((regaddr - 0xE20) / 4);
  1663. else
  1664. RT_ASSERT(!COMP_INIT,
  1665. "Invalid RegAddr 0x%x\n", regaddr);
  1666. return index;
  1667. }
  1668. static void _rtl8821ae_store_tx_power_by_rate(struct ieee80211_hw *hw,
  1669. u32 band, u32 rfpath,
  1670. u32 txnum, u32 regaddr,
  1671. u32 bitmask, u32 data)
  1672. {
  1673. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1674. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1675. u8 rate_section = _rtl8821ae_get_rate_section_index(regaddr);
  1676. if (band != BAND_ON_2_4G && band != BAND_ON_5G) {
  1677. RT_TRACE(rtlpriv, COMP_INIT, DBG_WARNING, "Invalid Band %d\n", band);
  1678. band = BAND_ON_2_4G;
  1679. }
  1680. if (rfpath >= MAX_RF_PATH) {
  1681. RT_TRACE(rtlpriv, COMP_INIT, DBG_WARNING, "Invalid RfPath %d\n", rfpath);
  1682. rfpath = MAX_RF_PATH - 1;
  1683. }
  1684. if (txnum >= MAX_RF_PATH) {
  1685. RT_TRACE(rtlpriv, COMP_INIT, DBG_WARNING, "Invalid TxNum %d\n", txnum);
  1686. txnum = MAX_RF_PATH - 1;
  1687. }
  1688. rtlphy->tx_power_by_rate_offset[band][rfpath][txnum][rate_section] = data;
  1689. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1690. "TxPwrByRateOffset[Band %d][RfPath %d][TxNum %d][RateSection %d] = 0x%x\n",
  1691. band, rfpath, txnum, rate_section,
  1692. rtlphy->tx_power_by_rate_offset[band][rfpath][txnum][rate_section]);
  1693. }
  1694. static bool _rtl8821ae_phy_config_bb_with_pgheaderfile(struct ieee80211_hw *hw,
  1695. u8 configtype)
  1696. {
  1697. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1698. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1699. int i;
  1700. u32 *array;
  1701. u16 arraylen;
  1702. u32 v1, v2, v3, v4, v5, v6;
  1703. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE) {
  1704. arraylen = RTL8812AEPHY_REG_ARRAY_PGLEN;
  1705. array = RTL8812AE_PHY_REG_ARRAY_PG;
  1706. } else {
  1707. arraylen = RTL8821AEPHY_REG_ARRAY_PGLEN;
  1708. array = RTL8821AE_PHY_REG_ARRAY_PG;
  1709. }
  1710. if (configtype != BASEBAND_CONFIG_PHY_REG) {
  1711. RT_TRACE(rtlpriv, COMP_SEND, DBG_TRACE,
  1712. "configtype != BaseBand_Config_PHY_REG\n");
  1713. return true;
  1714. }
  1715. for (i = 0; i < arraylen; i += 6) {
  1716. v1 = array[i];
  1717. v2 = array[i+1];
  1718. v3 = array[i+2];
  1719. v4 = array[i+3];
  1720. v5 = array[i+4];
  1721. v6 = array[i+5];
  1722. if (v1 < 0xCDCDCDCD) {
  1723. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8812AE &&
  1724. (v4 == 0xfe || v4 == 0xffe)) {
  1725. msleep(50);
  1726. continue;
  1727. }
  1728. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  1729. if (v4 == 0xfe)
  1730. msleep(50);
  1731. else if (v4 == 0xfd)
  1732. mdelay(5);
  1733. else if (v4 == 0xfc)
  1734. mdelay(1);
  1735. else if (v4 == 0xfb)
  1736. udelay(50);
  1737. else if (v4 == 0xfa)
  1738. udelay(5);
  1739. else if (v4 == 0xf9)
  1740. udelay(1);
  1741. }
  1742. _rtl8821ae_store_tx_power_by_rate(hw, v1, v2, v3,
  1743. v4, v5, v6);
  1744. continue;
  1745. } else {
  1746. /*don't need the hw_body*/
  1747. if (!_rtl8821ae_check_condition(hw, v1)) {
  1748. i += 2; /* skip the pair of expression*/
  1749. v1 = array[i];
  1750. v2 = array[i+1];
  1751. v3 = array[i+2];
  1752. while (v2 != 0xDEAD) {
  1753. i += 3;
  1754. v1 = array[i];
  1755. v2 = array[i+1];
  1756. v3 = array[i+2];
  1757. }
  1758. }
  1759. }
  1760. }
  1761. return true;
  1762. }
  1763. bool rtl8812ae_phy_config_rf_with_headerfile(struct ieee80211_hw *hw,
  1764. enum radio_path rfpath)
  1765. {
  1766. int i;
  1767. bool rtstatus = true;
  1768. u32 *radioa_array_table_a, *radioa_array_table_b;
  1769. u16 radioa_arraylen_a, radioa_arraylen_b;
  1770. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1771. u32 v1 = 0, v2 = 0;
  1772. radioa_arraylen_a = RTL8812AE_RADIOA_1TARRAYLEN;
  1773. radioa_array_table_a = RTL8812AE_RADIOA_ARRAY;
  1774. radioa_arraylen_b = RTL8812AE_RADIOB_1TARRAYLEN;
  1775. radioa_array_table_b = RTL8812AE_RADIOB_ARRAY;
  1776. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1777. "Radio_A:RTL8821AE_RADIOA_ARRAY %d\n", radioa_arraylen_a);
  1778. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Radio No %x\n", rfpath);
  1779. rtstatus = true;
  1780. switch (rfpath) {
  1781. case RF90_PATH_A:
  1782. for (i = 0; i < radioa_arraylen_a; i = i + 2) {
  1783. v1 = radioa_array_table_a[i];
  1784. v2 = radioa_array_table_a[i+1];
  1785. if (v1 < 0xcdcdcdcd) {
  1786. _rtl8821ae_config_rf_radio_a(hw, v1, v2);
  1787. continue;
  1788. } else{/*This line is the start line of branch.*/
  1789. if (!_rtl8821ae_check_condition(hw, v1)) {
  1790. /*Discard the following (offset, data) pairs*/
  1791. READ_NEXT_PAIR(radioa_array_table_a, v1, v2, i);
  1792. while (v2 != 0xDEAD &&
  1793. v2 != 0xCDEF &&
  1794. v2 != 0xCDCD && i < radioa_arraylen_a-2)
  1795. READ_NEXT_PAIR(radioa_array_table_a, v1, v2, i);
  1796. i -= 2; /* prevent from for-loop += 2*/
  1797. } else {/*Configure matched pairs and skip to end of if-else.*/
  1798. READ_NEXT_PAIR(radioa_array_table_a, v1, v2, i);
  1799. while (v2 != 0xDEAD &&
  1800. v2 != 0xCDEF &&
  1801. v2 != 0xCDCD && i < radioa_arraylen_a - 2) {
  1802. _rtl8821ae_config_rf_radio_a(hw, v1, v2);
  1803. READ_NEXT_PAIR(radioa_array_table_a, v1, v2, i);
  1804. }
  1805. while (v2 != 0xDEAD && i < radioa_arraylen_a-2)
  1806. READ_NEXT_PAIR(radioa_array_table_a, v1, v2, i);
  1807. }
  1808. }
  1809. }
  1810. break;
  1811. case RF90_PATH_B:
  1812. for (i = 0; i < radioa_arraylen_b; i = i + 2) {
  1813. v1 = radioa_array_table_b[i];
  1814. v2 = radioa_array_table_b[i+1];
  1815. if (v1 < 0xcdcdcdcd) {
  1816. _rtl8821ae_config_rf_radio_b(hw, v1, v2);
  1817. continue;
  1818. } else{/*This line is the start line of branch.*/
  1819. if (!_rtl8821ae_check_condition(hw, v1)) {
  1820. /*Discard the following (offset, data) pairs*/
  1821. READ_NEXT_PAIR(radioa_array_table_b, v1, v2, i);
  1822. while (v2 != 0xDEAD &&
  1823. v2 != 0xCDEF &&
  1824. v2 != 0xCDCD && i < radioa_arraylen_b-2)
  1825. READ_NEXT_PAIR(radioa_array_table_b, v1, v2, i);
  1826. i -= 2; /* prevent from for-loop += 2*/
  1827. } else {/*Configure matched pairs and skip to end of if-else.*/
  1828. READ_NEXT_PAIR(radioa_array_table_b, v1, v2, i);
  1829. while (v2 != 0xDEAD &&
  1830. v2 != 0xCDEF &&
  1831. v2 != 0xCDCD && i < radioa_arraylen_b-2) {
  1832. _rtl8821ae_config_rf_radio_b(hw, v1, v2);
  1833. READ_NEXT_PAIR(radioa_array_table_b, v1, v2, i);
  1834. }
  1835. while (v2 != 0xDEAD && i < radioa_arraylen_b-2)
  1836. READ_NEXT_PAIR(radioa_array_table_b, v1, v2, i);
  1837. }
  1838. }
  1839. }
  1840. break;
  1841. case RF90_PATH_C:
  1842. case RF90_PATH_D:
  1843. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1844. "switch case %#x not processed\n", rfpath);
  1845. break;
  1846. }
  1847. return true;
  1848. }
  1849. bool rtl8821ae_phy_config_rf_with_headerfile(struct ieee80211_hw *hw,
  1850. enum radio_path rfpath)
  1851. {
  1852. #define READ_NEXT_RF_PAIR(v1, v2, i) \
  1853. do { \
  1854. i += 2; \
  1855. v1 = radioa_array_table[i]; \
  1856. v2 = radioa_array_table[i+1]; \
  1857. } \
  1858. while (0)
  1859. int i;
  1860. bool rtstatus = true;
  1861. u32 *radioa_array_table;
  1862. u16 radioa_arraylen;
  1863. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1864. /* struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw)); */
  1865. u32 v1 = 0, v2 = 0;
  1866. radioa_arraylen = RTL8821AE_RADIOA_1TARRAYLEN;
  1867. radioa_array_table = RTL8821AE_RADIOA_ARRAY;
  1868. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1869. "Radio_A:RTL8821AE_RADIOA_ARRAY %d\n", radioa_arraylen);
  1870. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Radio No %x\n", rfpath);
  1871. rtstatus = true;
  1872. switch (rfpath) {
  1873. case RF90_PATH_A:
  1874. for (i = 0; i < radioa_arraylen; i = i + 2) {
  1875. v1 = radioa_array_table[i];
  1876. v2 = radioa_array_table[i+1];
  1877. if (v1 < 0xcdcdcdcd)
  1878. _rtl8821ae_config_rf_radio_a(hw, v1, v2);
  1879. else{/*This line is the start line of branch.*/
  1880. if (!_rtl8821ae_check_condition(hw, v1)) {
  1881. /*Discard the following (offset, data) pairs*/
  1882. READ_NEXT_RF_PAIR(v1, v2, i);
  1883. while (v2 != 0xDEAD &&
  1884. v2 != 0xCDEF &&
  1885. v2 != 0xCDCD && i < radioa_arraylen - 2)
  1886. READ_NEXT_RF_PAIR(v1, v2, i);
  1887. i -= 2; /* prevent from for-loop += 2*/
  1888. } else {/*Configure matched pairs and skip to end of if-else.*/
  1889. READ_NEXT_RF_PAIR(v1, v2, i);
  1890. while (v2 != 0xDEAD &&
  1891. v2 != 0xCDEF &&
  1892. v2 != 0xCDCD && i < radioa_arraylen - 2) {
  1893. _rtl8821ae_config_rf_radio_a(hw, v1, v2);
  1894. READ_NEXT_RF_PAIR(v1, v2, i);
  1895. }
  1896. while (v2 != 0xDEAD && i < radioa_arraylen - 2)
  1897. READ_NEXT_RF_PAIR(v1, v2, i);
  1898. }
  1899. }
  1900. }
  1901. break;
  1902. case RF90_PATH_B:
  1903. case RF90_PATH_C:
  1904. case RF90_PATH_D:
  1905. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1906. "switch case %#x not processed\n", rfpath);
  1907. break;
  1908. }
  1909. return true;
  1910. }
  1911. void rtl8821ae_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw)
  1912. {
  1913. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1914. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1915. rtlphy->default_initialgain[0] =
  1916. (u8)rtl_get_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0);
  1917. rtlphy->default_initialgain[1] =
  1918. (u8)rtl_get_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0);
  1919. rtlphy->default_initialgain[2] =
  1920. (u8)rtl_get_bbreg(hw, ROFDM0_XCAGCCORE1, MASKBYTE0);
  1921. rtlphy->default_initialgain[3] =
  1922. (u8)rtl_get_bbreg(hw, ROFDM0_XDAGCCORE1, MASKBYTE0);
  1923. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1924. "Default initial gain (c50=0x%x, c58=0x%x, c60=0x%x, c68=0x%x\n",
  1925. rtlphy->default_initialgain[0],
  1926. rtlphy->default_initialgain[1],
  1927. rtlphy->default_initialgain[2],
  1928. rtlphy->default_initialgain[3]);
  1929. rtlphy->framesync = (u8)rtl_get_bbreg(hw,
  1930. ROFDM0_RXDETECTOR3, MASKBYTE0);
  1931. rtlphy->framesync_c34 = rtl_get_bbreg(hw,
  1932. ROFDM0_RXDETECTOR2, MASKDWORD);
  1933. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1934. "Default framesync (0x%x) = 0x%x\n",
  1935. ROFDM0_RXDETECTOR3, rtlphy->framesync);
  1936. }
  1937. static void phy_init_bb_rf_register_definition(struct ieee80211_hw *hw)
  1938. {
  1939. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1940. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1941. rtlphy->phyreg_def[RF90_PATH_A].rfintfs = RFPGA0_XAB_RFINTERFACESW;
  1942. rtlphy->phyreg_def[RF90_PATH_B].rfintfs = RFPGA0_XAB_RFINTERFACESW;
  1943. rtlphy->phyreg_def[RF90_PATH_A].rfintfo = RFPGA0_XA_RFINTERFACEOE;
  1944. rtlphy->phyreg_def[RF90_PATH_B].rfintfo = RFPGA0_XB_RFINTERFACEOE;
  1945. rtlphy->phyreg_def[RF90_PATH_A].rfintfe = RFPGA0_XA_RFINTERFACEOE;
  1946. rtlphy->phyreg_def[RF90_PATH_B].rfintfe = RFPGA0_XB_RFINTERFACEOE;
  1947. rtlphy->phyreg_def[RF90_PATH_A].rf3wire_offset = RA_LSSIWRITE_8821A;
  1948. rtlphy->phyreg_def[RF90_PATH_B].rf3wire_offset = RB_LSSIWRITE_8821A;
  1949. rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para2 = RHSSIREAD_8821AE;
  1950. rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para2 = RHSSIREAD_8821AE;
  1951. rtlphy->phyreg_def[RF90_PATH_A].rf_rb = RA_SIREAD_8821A;
  1952. rtlphy->phyreg_def[RF90_PATH_B].rf_rb = RB_SIREAD_8821A;
  1953. rtlphy->phyreg_def[RF90_PATH_A].rf_rbpi = RA_PIREAD_8821A;
  1954. rtlphy->phyreg_def[RF90_PATH_B].rf_rbpi = RB_PIREAD_8821A;
  1955. }
  1956. void rtl8821ae_phy_get_txpower_level(struct ieee80211_hw *hw, long *powerlevel)
  1957. {
  1958. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1959. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1960. u8 txpwr_level;
  1961. long txpwr_dbm;
  1962. txpwr_level = rtlphy->cur_cck_txpwridx;
  1963. txpwr_dbm = _rtl8821ae_phy_txpwr_idx_to_dbm(hw,
  1964. WIRELESS_MODE_B, txpwr_level);
  1965. txpwr_level = rtlphy->cur_ofdm24g_txpwridx;
  1966. if (_rtl8821ae_phy_txpwr_idx_to_dbm(hw,
  1967. WIRELESS_MODE_G,
  1968. txpwr_level) > txpwr_dbm)
  1969. txpwr_dbm =
  1970. _rtl8821ae_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_G,
  1971. txpwr_level);
  1972. txpwr_level = rtlphy->cur_ofdm24g_txpwridx;
  1973. if (_rtl8821ae_phy_txpwr_idx_to_dbm(hw,
  1974. WIRELESS_MODE_N_24G,
  1975. txpwr_level) > txpwr_dbm)
  1976. txpwr_dbm =
  1977. _rtl8821ae_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_N_24G,
  1978. txpwr_level);
  1979. *powerlevel = txpwr_dbm;
  1980. }
  1981. static bool _rtl8821ae_phy_get_chnl_index(u8 channel, u8 *chnl_index)
  1982. {
  1983. u8 i = 0;
  1984. bool in_24g = true;
  1985. if (channel <= 14) {
  1986. in_24g = true;
  1987. *chnl_index = channel - 1;
  1988. } else {
  1989. in_24g = false;
  1990. for (i = 0; i < CHANNEL_MAX_NUMBER_5G; ++i) {
  1991. if (channel5g[i] == channel) {
  1992. *chnl_index = i;
  1993. return in_24g;
  1994. }
  1995. }
  1996. }
  1997. return in_24g;
  1998. }
  1999. static s8 _rtl8821ae_phy_get_ratesection_intxpower_byrate(u8 path, u8 rate)
  2000. {
  2001. s8 rate_section = 0;
  2002. switch (rate) {
  2003. case DESC_RATE1M:
  2004. case DESC_RATE2M:
  2005. case DESC_RATE5_5M:
  2006. case DESC_RATE11M:
  2007. rate_section = 0;
  2008. break;
  2009. case DESC_RATE6M:
  2010. case DESC_RATE9M:
  2011. case DESC_RATE12M:
  2012. case DESC_RATE18M:
  2013. rate_section = 1;
  2014. break;
  2015. case DESC_RATE24M:
  2016. case DESC_RATE36M:
  2017. case DESC_RATE48M:
  2018. case DESC_RATE54M:
  2019. rate_section = 2;
  2020. break;
  2021. case DESC_RATEMCS0:
  2022. case DESC_RATEMCS1:
  2023. case DESC_RATEMCS2:
  2024. case DESC_RATEMCS3:
  2025. rate_section = 3;
  2026. break;
  2027. case DESC_RATEMCS4:
  2028. case DESC_RATEMCS5:
  2029. case DESC_RATEMCS6:
  2030. case DESC_RATEMCS7:
  2031. rate_section = 4;
  2032. break;
  2033. case DESC_RATEMCS8:
  2034. case DESC_RATEMCS9:
  2035. case DESC_RATEMCS10:
  2036. case DESC_RATEMCS11:
  2037. rate_section = 5;
  2038. break;
  2039. case DESC_RATEMCS12:
  2040. case DESC_RATEMCS13:
  2041. case DESC_RATEMCS14:
  2042. case DESC_RATEMCS15:
  2043. rate_section = 6;
  2044. break;
  2045. case DESC_RATEVHT1SS_MCS0:
  2046. case DESC_RATEVHT1SS_MCS1:
  2047. case DESC_RATEVHT1SS_MCS2:
  2048. case DESC_RATEVHT1SS_MCS3:
  2049. rate_section = 7;
  2050. break;
  2051. case DESC_RATEVHT1SS_MCS4:
  2052. case DESC_RATEVHT1SS_MCS5:
  2053. case DESC_RATEVHT1SS_MCS6:
  2054. case DESC_RATEVHT1SS_MCS7:
  2055. rate_section = 8;
  2056. break;
  2057. case DESC_RATEVHT1SS_MCS8:
  2058. case DESC_RATEVHT1SS_MCS9:
  2059. case DESC_RATEVHT2SS_MCS0:
  2060. case DESC_RATEVHT2SS_MCS1:
  2061. rate_section = 9;
  2062. break;
  2063. case DESC_RATEVHT2SS_MCS2:
  2064. case DESC_RATEVHT2SS_MCS3:
  2065. case DESC_RATEVHT2SS_MCS4:
  2066. case DESC_RATEVHT2SS_MCS5:
  2067. rate_section = 10;
  2068. break;
  2069. case DESC_RATEVHT2SS_MCS6:
  2070. case DESC_RATEVHT2SS_MCS7:
  2071. case DESC_RATEVHT2SS_MCS8:
  2072. case DESC_RATEVHT2SS_MCS9:
  2073. rate_section = 11;
  2074. break;
  2075. default:
  2076. RT_ASSERT(true, "Rate_Section is Illegal\n");
  2077. break;
  2078. }
  2079. return rate_section;
  2080. }
  2081. static s8 _rtl8812ae_phy_get_world_wide_limit(s8 *limit_table)
  2082. {
  2083. s8 min = limit_table[0];
  2084. u8 i = 0;
  2085. for (i = 0; i < MAX_REGULATION_NUM; ++i) {
  2086. if (limit_table[i] < min)
  2087. min = limit_table[i];
  2088. }
  2089. return min;
  2090. }
  2091. static s8 _rtl8812ae_phy_get_txpower_limit(struct ieee80211_hw *hw,
  2092. u8 band,
  2093. enum ht_channel_width bandwidth,
  2094. enum radio_path rf_path,
  2095. u8 rate, u8 channel)
  2096. {
  2097. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2098. struct rtl_efuse *rtlefuse = rtl_efuse(rtlpriv);
  2099. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2100. short band_temp = -1, regulation = -1, bandwidth_temp = -1,
  2101. rate_section = -1, channel_temp = -1;
  2102. u16 bd, regu, bdwidth, sec, chnl;
  2103. s8 power_limit = MAX_POWER_INDEX;
  2104. if (rtlefuse->eeprom_regulatory == 2)
  2105. return MAX_POWER_INDEX;
  2106. regulation = TXPWR_LMT_WW;
  2107. if (band == BAND_ON_2_4G)
  2108. band_temp = 0;
  2109. else if (band == BAND_ON_5G)
  2110. band_temp = 1;
  2111. if (bandwidth == HT_CHANNEL_WIDTH_20)
  2112. bandwidth_temp = 0;
  2113. else if (bandwidth == HT_CHANNEL_WIDTH_20_40)
  2114. bandwidth_temp = 1;
  2115. else if (bandwidth == HT_CHANNEL_WIDTH_80)
  2116. bandwidth_temp = 2;
  2117. switch (rate) {
  2118. case DESC_RATE1M:
  2119. case DESC_RATE2M:
  2120. case DESC_RATE5_5M:
  2121. case DESC_RATE11M:
  2122. rate_section = 0;
  2123. break;
  2124. case DESC_RATE6M:
  2125. case DESC_RATE9M:
  2126. case DESC_RATE12M:
  2127. case DESC_RATE18M:
  2128. case DESC_RATE24M:
  2129. case DESC_RATE36M:
  2130. case DESC_RATE48M:
  2131. case DESC_RATE54M:
  2132. rate_section = 1;
  2133. break;
  2134. case DESC_RATEMCS0:
  2135. case DESC_RATEMCS1:
  2136. case DESC_RATEMCS2:
  2137. case DESC_RATEMCS3:
  2138. case DESC_RATEMCS4:
  2139. case DESC_RATEMCS5:
  2140. case DESC_RATEMCS6:
  2141. case DESC_RATEMCS7:
  2142. rate_section = 2;
  2143. break;
  2144. case DESC_RATEMCS8:
  2145. case DESC_RATEMCS9:
  2146. case DESC_RATEMCS10:
  2147. case DESC_RATEMCS11:
  2148. case DESC_RATEMCS12:
  2149. case DESC_RATEMCS13:
  2150. case DESC_RATEMCS14:
  2151. case DESC_RATEMCS15:
  2152. rate_section = 3;
  2153. break;
  2154. case DESC_RATEVHT1SS_MCS0:
  2155. case DESC_RATEVHT1SS_MCS1:
  2156. case DESC_RATEVHT1SS_MCS2:
  2157. case DESC_RATEVHT1SS_MCS3:
  2158. case DESC_RATEVHT1SS_MCS4:
  2159. case DESC_RATEVHT1SS_MCS5:
  2160. case DESC_RATEVHT1SS_MCS6:
  2161. case DESC_RATEVHT1SS_MCS7:
  2162. case DESC_RATEVHT1SS_MCS8:
  2163. case DESC_RATEVHT1SS_MCS9:
  2164. rate_section = 4;
  2165. break;
  2166. case DESC_RATEVHT2SS_MCS0:
  2167. case DESC_RATEVHT2SS_MCS1:
  2168. case DESC_RATEVHT2SS_MCS2:
  2169. case DESC_RATEVHT2SS_MCS3:
  2170. case DESC_RATEVHT2SS_MCS4:
  2171. case DESC_RATEVHT2SS_MCS5:
  2172. case DESC_RATEVHT2SS_MCS6:
  2173. case DESC_RATEVHT2SS_MCS7:
  2174. case DESC_RATEVHT2SS_MCS8:
  2175. case DESC_RATEVHT2SS_MCS9:
  2176. rate_section = 5;
  2177. break;
  2178. default:
  2179. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2180. "Wrong rate 0x%x\n", rate);
  2181. break;
  2182. }
  2183. if (band_temp == BAND_ON_5G && rate_section == 0)
  2184. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2185. "Wrong rate 0x%x: No CCK in 5G Band\n", rate);
  2186. /*workaround for wrong index combination to obtain tx power limit,
  2187. OFDM only exists in BW 20M*/
  2188. if (rate_section == 1)
  2189. bandwidth_temp = 0;
  2190. /*workaround for wrong index combination to obtain tx power limit,
  2191. *HT on 80M will reference to HT on 40M
  2192. */
  2193. if ((rate_section == 2 || rate_section == 3) && band == BAND_ON_5G &&
  2194. bandwidth_temp == 2)
  2195. bandwidth_temp = 1;
  2196. if (band == BAND_ON_2_4G)
  2197. channel_temp = _rtl8812ae_phy_get_chnl_idx_of_txpwr_lmt(hw,
  2198. BAND_ON_2_4G, channel);
  2199. else if (band == BAND_ON_5G)
  2200. channel_temp = _rtl8812ae_phy_get_chnl_idx_of_txpwr_lmt(hw,
  2201. BAND_ON_5G, channel);
  2202. else if (band == BAND_ON_BOTH)
  2203. ;/* BAND_ON_BOTH don't care temporarily */
  2204. if (band_temp == -1 || regulation == -1 || bandwidth_temp == -1 ||
  2205. rate_section == -1 || channel_temp == -1) {
  2206. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2207. "Wrong index value to access power limit table [band %d][regulation %d][bandwidth %d][rf_path %d][rate_section %d][chnl %d]\n",
  2208. band_temp, regulation, bandwidth_temp, rf_path,
  2209. rate_section, channel_temp);
  2210. return MAX_POWER_INDEX;
  2211. }
  2212. bd = band_temp;
  2213. regu = regulation;
  2214. bdwidth = bandwidth_temp;
  2215. sec = rate_section;
  2216. chnl = channel_temp;
  2217. if (band == BAND_ON_2_4G) {
  2218. s8 limits[10] = {0};
  2219. u8 i;
  2220. for (i = 0; i < 4; ++i)
  2221. limits[i] = rtlphy->txpwr_limit_2_4g[i][bdwidth]
  2222. [sec][chnl][rf_path];
  2223. power_limit = (regulation == TXPWR_LMT_WW) ?
  2224. _rtl8812ae_phy_get_world_wide_limit(limits) :
  2225. rtlphy->txpwr_limit_2_4g[regu][bdwidth]
  2226. [sec][chnl][rf_path];
  2227. } else if (band == BAND_ON_5G) {
  2228. s8 limits[10] = {0};
  2229. u8 i;
  2230. for (i = 0; i < MAX_REGULATION_NUM; ++i)
  2231. limits[i] = rtlphy->txpwr_limit_5g[i][bdwidth]
  2232. [sec][chnl][rf_path];
  2233. power_limit = (regulation == TXPWR_LMT_WW) ?
  2234. _rtl8812ae_phy_get_world_wide_limit(limits) :
  2235. rtlphy->txpwr_limit_5g[regu][chnl]
  2236. [sec][chnl][rf_path];
  2237. } else {
  2238. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  2239. "No power limit table of the specified band\n");
  2240. }
  2241. return power_limit;
  2242. }
  2243. static s8 _rtl8821ae_phy_get_txpower_by_rate(struct ieee80211_hw *hw,
  2244. u8 band, u8 path, u8 rate)
  2245. {
  2246. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2247. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2248. u8 shift = 0, rate_section, tx_num;
  2249. s8 tx_pwr_diff = 0;
  2250. s8 limit = 0;
  2251. rate_section = _rtl8821ae_phy_get_ratesection_intxpower_byrate(path, rate);
  2252. tx_num = RF_TX_NUM_NONIMPLEMENT;
  2253. if (tx_num == RF_TX_NUM_NONIMPLEMENT) {
  2254. if ((rate >= DESC_RATEMCS8 && rate <= DESC_RATEMCS15) ||
  2255. (rate >= DESC_RATEVHT2SS_MCS2 && rate <= DESC_RATEVHT2SS_MCS9))
  2256. tx_num = RF_2TX;
  2257. else
  2258. tx_num = RF_1TX;
  2259. }
  2260. switch (rate) {
  2261. case DESC_RATE1M:
  2262. case DESC_RATE6M:
  2263. case DESC_RATE24M:
  2264. case DESC_RATEMCS0:
  2265. case DESC_RATEMCS4:
  2266. case DESC_RATEMCS8:
  2267. case DESC_RATEMCS12:
  2268. case DESC_RATEVHT1SS_MCS0:
  2269. case DESC_RATEVHT1SS_MCS4:
  2270. case DESC_RATEVHT1SS_MCS8:
  2271. case DESC_RATEVHT2SS_MCS2:
  2272. case DESC_RATEVHT2SS_MCS6:
  2273. shift = 0;
  2274. break;
  2275. case DESC_RATE2M:
  2276. case DESC_RATE9M:
  2277. case DESC_RATE36M:
  2278. case DESC_RATEMCS1:
  2279. case DESC_RATEMCS5:
  2280. case DESC_RATEMCS9:
  2281. case DESC_RATEMCS13:
  2282. case DESC_RATEVHT1SS_MCS1:
  2283. case DESC_RATEVHT1SS_MCS5:
  2284. case DESC_RATEVHT1SS_MCS9:
  2285. case DESC_RATEVHT2SS_MCS3:
  2286. case DESC_RATEVHT2SS_MCS7:
  2287. shift = 8;
  2288. break;
  2289. case DESC_RATE5_5M:
  2290. case DESC_RATE12M:
  2291. case DESC_RATE48M:
  2292. case DESC_RATEMCS2:
  2293. case DESC_RATEMCS6:
  2294. case DESC_RATEMCS10:
  2295. case DESC_RATEMCS14:
  2296. case DESC_RATEVHT1SS_MCS2:
  2297. case DESC_RATEVHT1SS_MCS6:
  2298. case DESC_RATEVHT2SS_MCS0:
  2299. case DESC_RATEVHT2SS_MCS4:
  2300. case DESC_RATEVHT2SS_MCS8:
  2301. shift = 16;
  2302. break;
  2303. case DESC_RATE11M:
  2304. case DESC_RATE18M:
  2305. case DESC_RATE54M:
  2306. case DESC_RATEMCS3:
  2307. case DESC_RATEMCS7:
  2308. case DESC_RATEMCS11:
  2309. case DESC_RATEMCS15:
  2310. case DESC_RATEVHT1SS_MCS3:
  2311. case DESC_RATEVHT1SS_MCS7:
  2312. case DESC_RATEVHT2SS_MCS1:
  2313. case DESC_RATEVHT2SS_MCS5:
  2314. case DESC_RATEVHT2SS_MCS9:
  2315. shift = 24;
  2316. break;
  2317. default:
  2318. RT_ASSERT(true, "Rate_Section is Illegal\n");
  2319. break;
  2320. }
  2321. tx_pwr_diff = (u8)(rtlphy->tx_power_by_rate_offset[band][path]
  2322. [tx_num][rate_section] >> shift) & 0xff;
  2323. /* RegEnableTxPowerLimit == 1 for 8812a & 8821a */
  2324. if (rtlpriv->efuse.eeprom_regulatory != 2) {
  2325. limit = _rtl8812ae_phy_get_txpower_limit(hw, band,
  2326. rtlphy->current_chan_bw, path, rate,
  2327. rtlphy->current_channel);
  2328. if (rate == DESC_RATEVHT1SS_MCS8 || rate == DESC_RATEVHT1SS_MCS9 ||
  2329. rate == DESC_RATEVHT2SS_MCS8 || rate == DESC_RATEVHT2SS_MCS9) {
  2330. if (limit < 0) {
  2331. if (tx_pwr_diff < (-limit))
  2332. tx_pwr_diff = -limit;
  2333. }
  2334. } else {
  2335. if (limit < 0)
  2336. tx_pwr_diff = limit;
  2337. else
  2338. tx_pwr_diff = tx_pwr_diff > limit ? limit : tx_pwr_diff;
  2339. }
  2340. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  2341. "Maximum power by rate %d, final power by rate %d\n",
  2342. limit, tx_pwr_diff);
  2343. }
  2344. return tx_pwr_diff;
  2345. }
  2346. static u8 _rtl8821ae_get_txpower_index(struct ieee80211_hw *hw, u8 path,
  2347. u8 rate, u8 bandwidth, u8 channel)
  2348. {
  2349. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2350. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  2351. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  2352. u8 index = (channel - 1);
  2353. u8 txpower = 0;
  2354. bool in_24g = false;
  2355. s8 powerdiff_byrate = 0;
  2356. if (((rtlhal->current_bandtype == BAND_ON_2_4G) &&
  2357. (channel > 14 || channel < 1)) ||
  2358. ((rtlhal->current_bandtype == BAND_ON_5G) && (channel <= 14))) {
  2359. index = 0;
  2360. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  2361. "Illegal channel!!\n");
  2362. }
  2363. in_24g = _rtl8821ae_phy_get_chnl_index(channel, &index);
  2364. if (in_24g) {
  2365. if (RTL8821AE_RX_HAL_IS_CCK_RATE(rate))
  2366. txpower = rtlefuse->txpwrlevel_cck[path][index];
  2367. else if (DESC_RATE6M <= rate)
  2368. txpower = rtlefuse->txpwrlevel_ht40_1s[path][index];
  2369. else
  2370. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD, "invalid rate\n");
  2371. if (DESC_RATE6M <= rate && rate <= DESC_RATE54M &&
  2372. !RTL8821AE_RX_HAL_IS_CCK_RATE(rate))
  2373. txpower += rtlefuse->txpwr_legacyhtdiff[path][TX_1S];
  2374. if (bandwidth == HT_CHANNEL_WIDTH_20) {
  2375. if ((DESC_RATEMCS0 <= rate && rate <= DESC_RATEMCS15) ||
  2376. (DESC_RATEVHT1SS_MCS0 <= rate && rate <= DESC_RATEVHT2SS_MCS9))
  2377. txpower += rtlefuse->txpwr_ht20diff[path][TX_1S];
  2378. if ((DESC_RATEMCS8 <= rate && rate <= DESC_RATEMCS15) ||
  2379. (DESC_RATEVHT2SS_MCS0 <= rate && rate <= DESC_RATEVHT2SS_MCS9))
  2380. txpower += rtlefuse->txpwr_ht20diff[path][TX_2S];
  2381. } else if (bandwidth == HT_CHANNEL_WIDTH_20_40) {
  2382. if ((DESC_RATEMCS0 <= rate && rate <= DESC_RATEMCS15) ||
  2383. (DESC_RATEVHT1SS_MCS0 <= rate && rate <= DESC_RATEVHT2SS_MCS9))
  2384. txpower += rtlefuse->txpwr_ht40diff[path][TX_1S];
  2385. if ((DESC_RATEMCS8 <= rate && rate <= DESC_RATEMCS15) ||
  2386. (DESC_RATEVHT2SS_MCS0 <= rate && rate <= DESC_RATEVHT2SS_MCS9))
  2387. txpower += rtlefuse->txpwr_ht40diff[path][TX_2S];
  2388. } else if (bandwidth == HT_CHANNEL_WIDTH_80) {
  2389. if ((DESC_RATEMCS0 <= rate && rate <= DESC_RATEMCS15) ||
  2390. (DESC_RATEVHT1SS_MCS0 <= rate &&
  2391. rate <= DESC_RATEVHT2SS_MCS9))
  2392. txpower += rtlefuse->txpwr_ht40diff[path][TX_1S];
  2393. if ((DESC_RATEMCS8 <= rate && rate <= DESC_RATEMCS15) ||
  2394. (DESC_RATEVHT2SS_MCS0 <= rate &&
  2395. rate <= DESC_RATEVHT2SS_MCS9))
  2396. txpower += rtlefuse->txpwr_ht40diff[path][TX_2S];
  2397. }
  2398. } else {
  2399. if (DESC_RATE6M <= rate)
  2400. txpower = rtlefuse->txpwr_5g_bw40base[path][index];
  2401. else
  2402. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_WARNING,
  2403. "INVALID Rate.\n");
  2404. if (DESC_RATE6M <= rate && rate <= DESC_RATE54M &&
  2405. !RTL8821AE_RX_HAL_IS_CCK_RATE(rate))
  2406. txpower += rtlefuse->txpwr_5g_ofdmdiff[path][TX_1S];
  2407. if (bandwidth == HT_CHANNEL_WIDTH_20) {
  2408. if ((DESC_RATEMCS0 <= rate && rate <= DESC_RATEMCS15) ||
  2409. (DESC_RATEVHT1SS_MCS0 <= rate &&
  2410. rate <= DESC_RATEVHT2SS_MCS9))
  2411. txpower += rtlefuse->txpwr_5g_bw20diff[path][TX_1S];
  2412. if ((DESC_RATEMCS8 <= rate && rate <= DESC_RATEMCS15) ||
  2413. (DESC_RATEVHT2SS_MCS0 <= rate &&
  2414. rate <= DESC_RATEVHT2SS_MCS9))
  2415. txpower += rtlefuse->txpwr_5g_bw20diff[path][TX_2S];
  2416. } else if (bandwidth == HT_CHANNEL_WIDTH_20_40) {
  2417. if ((DESC_RATEMCS0 <= rate && rate <= DESC_RATEMCS15) ||
  2418. (DESC_RATEVHT1SS_MCS0 <= rate &&
  2419. rate <= DESC_RATEVHT2SS_MCS9))
  2420. txpower += rtlefuse->txpwr_5g_bw40diff[path][TX_1S];
  2421. if ((DESC_RATEMCS8 <= rate && rate <= DESC_RATEMCS15) ||
  2422. (DESC_RATEVHT2SS_MCS0 <= rate &&
  2423. rate <= DESC_RATEVHT2SS_MCS9))
  2424. txpower += rtlefuse->txpwr_5g_bw40diff[path][TX_2S];
  2425. } else if (bandwidth == HT_CHANNEL_WIDTH_80) {
  2426. u8 i;
  2427. for (i = 0; i < sizeof(channel5g_80m) / sizeof(u8); ++i)
  2428. if (channel5g_80m[i] == channel)
  2429. index = i;
  2430. if ((DESC_RATEMCS0 <= rate && rate <= DESC_RATEMCS15) ||
  2431. (DESC_RATEVHT1SS_MCS0 <= rate &&
  2432. rate <= DESC_RATEVHT2SS_MCS9))
  2433. txpower = rtlefuse->txpwr_5g_bw80base[path][index]
  2434. + rtlefuse->txpwr_5g_bw80diff[path][TX_1S];
  2435. if ((DESC_RATEMCS8 <= rate && rate <= DESC_RATEMCS15) ||
  2436. (DESC_RATEVHT2SS_MCS0 <= rate &&
  2437. rate <= DESC_RATEVHT2SS_MCS9))
  2438. txpower = rtlefuse->txpwr_5g_bw80base[path][index]
  2439. + rtlefuse->txpwr_5g_bw80diff[path][TX_1S]
  2440. + rtlefuse->txpwr_5g_bw80diff[path][TX_2S];
  2441. }
  2442. }
  2443. if (rtlefuse->eeprom_regulatory != 2)
  2444. powerdiff_byrate =
  2445. _rtl8821ae_phy_get_txpower_by_rate(hw, (u8)(!in_24g),
  2446. path, rate);
  2447. if (rate == DESC_RATEVHT1SS_MCS8 || rate == DESC_RATEVHT1SS_MCS9 ||
  2448. rate == DESC_RATEVHT2SS_MCS8 || rate == DESC_RATEVHT2SS_MCS9)
  2449. txpower -= powerdiff_byrate;
  2450. else
  2451. txpower += powerdiff_byrate;
  2452. if (rate > DESC_RATE11M)
  2453. txpower += rtlpriv->dm.remnant_ofdm_swing_idx[path];
  2454. else
  2455. txpower += rtlpriv->dm.remnant_cck_idx;
  2456. if (txpower > MAX_POWER_INDEX)
  2457. txpower = MAX_POWER_INDEX;
  2458. return txpower;
  2459. }
  2460. static void _rtl8821ae_phy_set_txpower_index(struct ieee80211_hw *hw,
  2461. u8 power_index, u8 path, u8 rate)
  2462. {
  2463. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2464. if (path == RF90_PATH_A) {
  2465. switch (rate) {
  2466. case DESC_RATE1M:
  2467. rtl_set_bbreg(hw, RTXAGC_A_CCK11_CCK1,
  2468. MASKBYTE0, power_index);
  2469. break;
  2470. case DESC_RATE2M:
  2471. rtl_set_bbreg(hw, RTXAGC_A_CCK11_CCK1,
  2472. MASKBYTE1, power_index);
  2473. break;
  2474. case DESC_RATE5_5M:
  2475. rtl_set_bbreg(hw, RTXAGC_A_CCK11_CCK1,
  2476. MASKBYTE2, power_index);
  2477. break;
  2478. case DESC_RATE11M:
  2479. rtl_set_bbreg(hw, RTXAGC_A_CCK11_CCK1,
  2480. MASKBYTE3, power_index);
  2481. break;
  2482. case DESC_RATE6M:
  2483. rtl_set_bbreg(hw, RTXAGC_A_OFDM18_OFDM6,
  2484. MASKBYTE0, power_index);
  2485. break;
  2486. case DESC_RATE9M:
  2487. rtl_set_bbreg(hw, RTXAGC_A_OFDM18_OFDM6,
  2488. MASKBYTE1, power_index);
  2489. break;
  2490. case DESC_RATE12M:
  2491. rtl_set_bbreg(hw, RTXAGC_A_OFDM18_OFDM6,
  2492. MASKBYTE2, power_index);
  2493. break;
  2494. case DESC_RATE18M:
  2495. rtl_set_bbreg(hw, RTXAGC_A_OFDM18_OFDM6,
  2496. MASKBYTE3, power_index);
  2497. break;
  2498. case DESC_RATE24M:
  2499. rtl_set_bbreg(hw, RTXAGC_A_OFDM54_OFDM24,
  2500. MASKBYTE0, power_index);
  2501. break;
  2502. case DESC_RATE36M:
  2503. rtl_set_bbreg(hw, RTXAGC_A_OFDM54_OFDM24,
  2504. MASKBYTE1, power_index);
  2505. break;
  2506. case DESC_RATE48M:
  2507. rtl_set_bbreg(hw, RTXAGC_A_OFDM54_OFDM24,
  2508. MASKBYTE2, power_index);
  2509. break;
  2510. case DESC_RATE54M:
  2511. rtl_set_bbreg(hw, RTXAGC_A_OFDM54_OFDM24,
  2512. MASKBYTE3, power_index);
  2513. break;
  2514. case DESC_RATEMCS0:
  2515. rtl_set_bbreg(hw, RTXAGC_A_MCS03_MCS00,
  2516. MASKBYTE0, power_index);
  2517. break;
  2518. case DESC_RATEMCS1:
  2519. rtl_set_bbreg(hw, RTXAGC_A_MCS03_MCS00,
  2520. MASKBYTE1, power_index);
  2521. break;
  2522. case DESC_RATEMCS2:
  2523. rtl_set_bbreg(hw, RTXAGC_A_MCS03_MCS00,
  2524. MASKBYTE2, power_index);
  2525. break;
  2526. case DESC_RATEMCS3:
  2527. rtl_set_bbreg(hw, RTXAGC_A_MCS03_MCS00,
  2528. MASKBYTE3, power_index);
  2529. break;
  2530. case DESC_RATEMCS4:
  2531. rtl_set_bbreg(hw, RTXAGC_A_MCS07_MCS04,
  2532. MASKBYTE0, power_index);
  2533. break;
  2534. case DESC_RATEMCS5:
  2535. rtl_set_bbreg(hw, RTXAGC_A_MCS07_MCS04,
  2536. MASKBYTE1, power_index);
  2537. break;
  2538. case DESC_RATEMCS6:
  2539. rtl_set_bbreg(hw, RTXAGC_A_MCS07_MCS04,
  2540. MASKBYTE2, power_index);
  2541. break;
  2542. case DESC_RATEMCS7:
  2543. rtl_set_bbreg(hw, RTXAGC_A_MCS07_MCS04,
  2544. MASKBYTE3, power_index);
  2545. break;
  2546. case DESC_RATEMCS8:
  2547. rtl_set_bbreg(hw, RTXAGC_A_MCS11_MCS08,
  2548. MASKBYTE0, power_index);
  2549. break;
  2550. case DESC_RATEMCS9:
  2551. rtl_set_bbreg(hw, RTXAGC_A_MCS11_MCS08,
  2552. MASKBYTE1, power_index);
  2553. break;
  2554. case DESC_RATEMCS10:
  2555. rtl_set_bbreg(hw, RTXAGC_A_MCS11_MCS08,
  2556. MASKBYTE2, power_index);
  2557. break;
  2558. case DESC_RATEMCS11:
  2559. rtl_set_bbreg(hw, RTXAGC_A_MCS11_MCS08,
  2560. MASKBYTE3, power_index);
  2561. break;
  2562. case DESC_RATEMCS12:
  2563. rtl_set_bbreg(hw, RTXAGC_A_MCS15_MCS12,
  2564. MASKBYTE0, power_index);
  2565. break;
  2566. case DESC_RATEMCS13:
  2567. rtl_set_bbreg(hw, RTXAGC_A_MCS15_MCS12,
  2568. MASKBYTE1, power_index);
  2569. break;
  2570. case DESC_RATEMCS14:
  2571. rtl_set_bbreg(hw, RTXAGC_A_MCS15_MCS12,
  2572. MASKBYTE2, power_index);
  2573. break;
  2574. case DESC_RATEMCS15:
  2575. rtl_set_bbreg(hw, RTXAGC_A_MCS15_MCS12,
  2576. MASKBYTE3, power_index);
  2577. break;
  2578. case DESC_RATEVHT1SS_MCS0:
  2579. rtl_set_bbreg(hw, RTXAGC_A_NSS1INDEX3_NSS1INDEX0,
  2580. MASKBYTE0, power_index);
  2581. break;
  2582. case DESC_RATEVHT1SS_MCS1:
  2583. rtl_set_bbreg(hw, RTXAGC_A_NSS1INDEX3_NSS1INDEX0,
  2584. MASKBYTE1, power_index);
  2585. break;
  2586. case DESC_RATEVHT1SS_MCS2:
  2587. rtl_set_bbreg(hw, RTXAGC_A_NSS1INDEX3_NSS1INDEX0,
  2588. MASKBYTE2, power_index);
  2589. break;
  2590. case DESC_RATEVHT1SS_MCS3:
  2591. rtl_set_bbreg(hw, RTXAGC_A_NSS1INDEX3_NSS1INDEX0,
  2592. MASKBYTE3, power_index);
  2593. break;
  2594. case DESC_RATEVHT1SS_MCS4:
  2595. rtl_set_bbreg(hw, RTXAGC_A_NSS1INDEX7_NSS1INDEX4,
  2596. MASKBYTE0, power_index);
  2597. break;
  2598. case DESC_RATEVHT1SS_MCS5:
  2599. rtl_set_bbreg(hw, RTXAGC_A_NSS1INDEX7_NSS1INDEX4,
  2600. MASKBYTE1, power_index);
  2601. break;
  2602. case DESC_RATEVHT1SS_MCS6:
  2603. rtl_set_bbreg(hw, RTXAGC_A_NSS1INDEX7_NSS1INDEX4,
  2604. MASKBYTE2, power_index);
  2605. break;
  2606. case DESC_RATEVHT1SS_MCS7:
  2607. rtl_set_bbreg(hw, RTXAGC_A_NSS1INDEX7_NSS1INDEX4,
  2608. MASKBYTE3, power_index);
  2609. break;
  2610. case DESC_RATEVHT1SS_MCS8:
  2611. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX1_NSS1INDEX8,
  2612. MASKBYTE0, power_index);
  2613. break;
  2614. case DESC_RATEVHT1SS_MCS9:
  2615. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX1_NSS1INDEX8,
  2616. MASKBYTE1, power_index);
  2617. break;
  2618. case DESC_RATEVHT2SS_MCS0:
  2619. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX1_NSS1INDEX8,
  2620. MASKBYTE2, power_index);
  2621. break;
  2622. case DESC_RATEVHT2SS_MCS1:
  2623. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX1_NSS1INDEX8,
  2624. MASKBYTE3, power_index);
  2625. break;
  2626. case DESC_RATEVHT2SS_MCS2:
  2627. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX5_NSS2INDEX2,
  2628. MASKBYTE0, power_index);
  2629. break;
  2630. case DESC_RATEVHT2SS_MCS3:
  2631. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX5_NSS2INDEX2,
  2632. MASKBYTE1, power_index);
  2633. break;
  2634. case DESC_RATEVHT2SS_MCS4:
  2635. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX5_NSS2INDEX2,
  2636. MASKBYTE2, power_index);
  2637. break;
  2638. case DESC_RATEVHT2SS_MCS5:
  2639. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX5_NSS2INDEX2,
  2640. MASKBYTE3, power_index);
  2641. break;
  2642. case DESC_RATEVHT2SS_MCS6:
  2643. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX9_NSS2INDEX6,
  2644. MASKBYTE0, power_index);
  2645. break;
  2646. case DESC_RATEVHT2SS_MCS7:
  2647. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX9_NSS2INDEX6,
  2648. MASKBYTE1, power_index);
  2649. break;
  2650. case DESC_RATEVHT2SS_MCS8:
  2651. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX9_NSS2INDEX6,
  2652. MASKBYTE2, power_index);
  2653. break;
  2654. case DESC_RATEVHT2SS_MCS9:
  2655. rtl_set_bbreg(hw, RTXAGC_A_NSS2INDEX9_NSS2INDEX6,
  2656. MASKBYTE3, power_index);
  2657. break;
  2658. default:
  2659. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2660. "Invalid Rate!!\n");
  2661. break;
  2662. }
  2663. } else if (path == RF90_PATH_B) {
  2664. switch (rate) {
  2665. case DESC_RATE1M:
  2666. rtl_set_bbreg(hw, RTXAGC_B_CCK11_CCK1,
  2667. MASKBYTE0, power_index);
  2668. break;
  2669. case DESC_RATE2M:
  2670. rtl_set_bbreg(hw, RTXAGC_B_CCK11_CCK1,
  2671. MASKBYTE1, power_index);
  2672. break;
  2673. case DESC_RATE5_5M:
  2674. rtl_set_bbreg(hw, RTXAGC_B_CCK11_CCK1,
  2675. MASKBYTE2, power_index);
  2676. break;
  2677. case DESC_RATE11M:
  2678. rtl_set_bbreg(hw, RTXAGC_B_CCK11_CCK1,
  2679. MASKBYTE3, power_index);
  2680. break;
  2681. case DESC_RATE6M:
  2682. rtl_set_bbreg(hw, RTXAGC_B_OFDM18_OFDM6,
  2683. MASKBYTE0, power_index);
  2684. break;
  2685. case DESC_RATE9M:
  2686. rtl_set_bbreg(hw, RTXAGC_B_OFDM18_OFDM6,
  2687. MASKBYTE1, power_index);
  2688. break;
  2689. case DESC_RATE12M:
  2690. rtl_set_bbreg(hw, RTXAGC_B_OFDM18_OFDM6,
  2691. MASKBYTE2, power_index);
  2692. break;
  2693. case DESC_RATE18M:
  2694. rtl_set_bbreg(hw, RTXAGC_B_OFDM18_OFDM6,
  2695. MASKBYTE3, power_index);
  2696. break;
  2697. case DESC_RATE24M:
  2698. rtl_set_bbreg(hw, RTXAGC_B_OFDM54_OFDM24,
  2699. MASKBYTE0, power_index);
  2700. break;
  2701. case DESC_RATE36M:
  2702. rtl_set_bbreg(hw, RTXAGC_B_OFDM54_OFDM24,
  2703. MASKBYTE1, power_index);
  2704. break;
  2705. case DESC_RATE48M:
  2706. rtl_set_bbreg(hw, RTXAGC_B_OFDM54_OFDM24,
  2707. MASKBYTE2, power_index);
  2708. break;
  2709. case DESC_RATE54M:
  2710. rtl_set_bbreg(hw, RTXAGC_B_OFDM54_OFDM24,
  2711. MASKBYTE3, power_index);
  2712. break;
  2713. case DESC_RATEMCS0:
  2714. rtl_set_bbreg(hw, RTXAGC_B_MCS03_MCS00,
  2715. MASKBYTE0, power_index);
  2716. break;
  2717. case DESC_RATEMCS1:
  2718. rtl_set_bbreg(hw, RTXAGC_B_MCS03_MCS00,
  2719. MASKBYTE1, power_index);
  2720. break;
  2721. case DESC_RATEMCS2:
  2722. rtl_set_bbreg(hw, RTXAGC_B_MCS03_MCS00,
  2723. MASKBYTE2, power_index);
  2724. break;
  2725. case DESC_RATEMCS3:
  2726. rtl_set_bbreg(hw, RTXAGC_B_MCS03_MCS00,
  2727. MASKBYTE3, power_index);
  2728. break;
  2729. case DESC_RATEMCS4:
  2730. rtl_set_bbreg(hw, RTXAGC_B_MCS07_MCS04,
  2731. MASKBYTE0, power_index);
  2732. break;
  2733. case DESC_RATEMCS5:
  2734. rtl_set_bbreg(hw, RTXAGC_B_MCS07_MCS04,
  2735. MASKBYTE1, power_index);
  2736. break;
  2737. case DESC_RATEMCS6:
  2738. rtl_set_bbreg(hw, RTXAGC_B_MCS07_MCS04,
  2739. MASKBYTE2, power_index);
  2740. break;
  2741. case DESC_RATEMCS7:
  2742. rtl_set_bbreg(hw, RTXAGC_B_MCS07_MCS04,
  2743. MASKBYTE3, power_index);
  2744. break;
  2745. case DESC_RATEMCS8:
  2746. rtl_set_bbreg(hw, RTXAGC_B_MCS11_MCS08,
  2747. MASKBYTE0, power_index);
  2748. break;
  2749. case DESC_RATEMCS9:
  2750. rtl_set_bbreg(hw, RTXAGC_B_MCS11_MCS08,
  2751. MASKBYTE1, power_index);
  2752. break;
  2753. case DESC_RATEMCS10:
  2754. rtl_set_bbreg(hw, RTXAGC_B_MCS11_MCS08,
  2755. MASKBYTE2, power_index);
  2756. break;
  2757. case DESC_RATEMCS11:
  2758. rtl_set_bbreg(hw, RTXAGC_B_MCS11_MCS08,
  2759. MASKBYTE3, power_index);
  2760. break;
  2761. case DESC_RATEMCS12:
  2762. rtl_set_bbreg(hw, RTXAGC_B_MCS15_MCS12,
  2763. MASKBYTE0, power_index);
  2764. break;
  2765. case DESC_RATEMCS13:
  2766. rtl_set_bbreg(hw, RTXAGC_B_MCS15_MCS12,
  2767. MASKBYTE1, power_index);
  2768. break;
  2769. case DESC_RATEMCS14:
  2770. rtl_set_bbreg(hw, RTXAGC_B_MCS15_MCS12,
  2771. MASKBYTE2, power_index);
  2772. break;
  2773. case DESC_RATEMCS15:
  2774. rtl_set_bbreg(hw, RTXAGC_B_MCS15_MCS12,
  2775. MASKBYTE3, power_index);
  2776. break;
  2777. case DESC_RATEVHT1SS_MCS0:
  2778. rtl_set_bbreg(hw, RTXAGC_B_NSS1INDEX3_NSS1INDEX0,
  2779. MASKBYTE0, power_index);
  2780. break;
  2781. case DESC_RATEVHT1SS_MCS1:
  2782. rtl_set_bbreg(hw, RTXAGC_B_NSS1INDEX3_NSS1INDEX0,
  2783. MASKBYTE1, power_index);
  2784. break;
  2785. case DESC_RATEVHT1SS_MCS2:
  2786. rtl_set_bbreg(hw, RTXAGC_B_NSS1INDEX3_NSS1INDEX0,
  2787. MASKBYTE2, power_index);
  2788. break;
  2789. case DESC_RATEVHT1SS_MCS3:
  2790. rtl_set_bbreg(hw, RTXAGC_B_NSS1INDEX3_NSS1INDEX0,
  2791. MASKBYTE3, power_index);
  2792. break;
  2793. case DESC_RATEVHT1SS_MCS4:
  2794. rtl_set_bbreg(hw, RTXAGC_B_NSS1INDEX7_NSS1INDEX4,
  2795. MASKBYTE0, power_index);
  2796. break;
  2797. case DESC_RATEVHT1SS_MCS5:
  2798. rtl_set_bbreg(hw, RTXAGC_B_NSS1INDEX7_NSS1INDEX4,
  2799. MASKBYTE1, power_index);
  2800. break;
  2801. case DESC_RATEVHT1SS_MCS6:
  2802. rtl_set_bbreg(hw, RTXAGC_B_NSS1INDEX7_NSS1INDEX4,
  2803. MASKBYTE2, power_index);
  2804. break;
  2805. case DESC_RATEVHT1SS_MCS7:
  2806. rtl_set_bbreg(hw, RTXAGC_B_NSS1INDEX7_NSS1INDEX4,
  2807. MASKBYTE3, power_index);
  2808. break;
  2809. case DESC_RATEVHT1SS_MCS8:
  2810. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX1_NSS1INDEX8,
  2811. MASKBYTE0, power_index);
  2812. break;
  2813. case DESC_RATEVHT1SS_MCS9:
  2814. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX1_NSS1INDEX8,
  2815. MASKBYTE1, power_index);
  2816. break;
  2817. case DESC_RATEVHT2SS_MCS0:
  2818. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX1_NSS1INDEX8,
  2819. MASKBYTE2, power_index);
  2820. break;
  2821. case DESC_RATEVHT2SS_MCS1:
  2822. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX1_NSS1INDEX8,
  2823. MASKBYTE3, power_index);
  2824. break;
  2825. case DESC_RATEVHT2SS_MCS2:
  2826. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX5_NSS2INDEX2,
  2827. MASKBYTE0, power_index);
  2828. break;
  2829. case DESC_RATEVHT2SS_MCS3:
  2830. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX5_NSS2INDEX2,
  2831. MASKBYTE1, power_index);
  2832. break;
  2833. case DESC_RATEVHT2SS_MCS4:
  2834. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX5_NSS2INDEX2,
  2835. MASKBYTE2, power_index);
  2836. break;
  2837. case DESC_RATEVHT2SS_MCS5:
  2838. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX5_NSS2INDEX2,
  2839. MASKBYTE3, power_index);
  2840. break;
  2841. case DESC_RATEVHT2SS_MCS6:
  2842. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX9_NSS2INDEX6,
  2843. MASKBYTE0, power_index);
  2844. break;
  2845. case DESC_RATEVHT2SS_MCS7:
  2846. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX9_NSS2INDEX6,
  2847. MASKBYTE1, power_index);
  2848. break;
  2849. case DESC_RATEVHT2SS_MCS8:
  2850. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX9_NSS2INDEX6,
  2851. MASKBYTE2, power_index);
  2852. break;
  2853. case DESC_RATEVHT2SS_MCS9:
  2854. rtl_set_bbreg(hw, RTXAGC_B_NSS2INDEX9_NSS2INDEX6,
  2855. MASKBYTE3, power_index);
  2856. break;
  2857. default:
  2858. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2859. "Invalid Rate!!\n");
  2860. break;
  2861. }
  2862. } else {
  2863. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  2864. "Invalid RFPath!!\n");
  2865. }
  2866. }
  2867. static void _rtl8821ae_phy_set_txpower_level_by_path(struct ieee80211_hw *hw,
  2868. u8 *array, u8 path,
  2869. u8 channel, u8 size)
  2870. {
  2871. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2872. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2873. u8 i;
  2874. u8 power_index;
  2875. for (i = 0; i < size; i++) {
  2876. power_index =
  2877. _rtl8821ae_get_txpower_index(hw, path, array[i],
  2878. rtlphy->current_chan_bw,
  2879. channel);
  2880. _rtl8821ae_phy_set_txpower_index(hw, power_index, path,
  2881. array[i]);
  2882. }
  2883. }
  2884. static void _rtl8821ae_phy_txpower_training_by_path(struct ieee80211_hw *hw,
  2885. u8 bw, u8 channel, u8 path)
  2886. {
  2887. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2888. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2889. u8 i;
  2890. u32 power_level, data, offset;
  2891. if (path >= rtlphy->num_total_rfpath)
  2892. return;
  2893. data = 0;
  2894. if (path == RF90_PATH_A) {
  2895. power_level =
  2896. _rtl8821ae_get_txpower_index(hw, RF90_PATH_A,
  2897. DESC_RATEMCS7, bw, channel);
  2898. offset = RA_TXPWRTRAING;
  2899. } else {
  2900. power_level =
  2901. _rtl8821ae_get_txpower_index(hw, RF90_PATH_B,
  2902. DESC_RATEMCS7, bw, channel);
  2903. offset = RB_TXPWRTRAING;
  2904. }
  2905. for (i = 0; i < 3; i++) {
  2906. if (i == 0)
  2907. power_level = power_level - 10;
  2908. else if (i == 1)
  2909. power_level = power_level - 8;
  2910. else
  2911. power_level = power_level - 6;
  2912. data |= (((power_level > 2) ? (power_level) : 2) << (i * 8));
  2913. }
  2914. rtl_set_bbreg(hw, offset, 0xffffff, data);
  2915. }
  2916. void rtl8821ae_phy_set_txpower_level_by_path(struct ieee80211_hw *hw,
  2917. u8 channel, u8 path)
  2918. {
  2919. /* struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw)); */
  2920. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  2921. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2922. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2923. u8 cck_rates[] = {DESC_RATE1M, DESC_RATE2M, DESC_RATE5_5M,
  2924. DESC_RATE11M};
  2925. u8 sizes_of_cck_retes = 4;
  2926. u8 ofdm_rates[] = {DESC_RATE6M, DESC_RATE9M, DESC_RATE12M,
  2927. DESC_RATE18M, DESC_RATE24M, DESC_RATE36M,
  2928. DESC_RATE48M, DESC_RATE54M};
  2929. u8 sizes_of_ofdm_retes = 8;
  2930. u8 ht_rates_1t[] = {DESC_RATEMCS0, DESC_RATEMCS1, DESC_RATEMCS2,
  2931. DESC_RATEMCS3, DESC_RATEMCS4, DESC_RATEMCS5,
  2932. DESC_RATEMCS6, DESC_RATEMCS7};
  2933. u8 sizes_of_ht_retes_1t = 8;
  2934. u8 ht_rates_2t[] = {DESC_RATEMCS8, DESC_RATEMCS9,
  2935. DESC_RATEMCS10, DESC_RATEMCS11,
  2936. DESC_RATEMCS12, DESC_RATEMCS13,
  2937. DESC_RATEMCS14, DESC_RATEMCS15};
  2938. u8 sizes_of_ht_retes_2t = 8;
  2939. u8 vht_rates_1t[] = {DESC_RATEVHT1SS_MCS0, DESC_RATEVHT1SS_MCS1,
  2940. DESC_RATEVHT1SS_MCS2, DESC_RATEVHT1SS_MCS3,
  2941. DESC_RATEVHT1SS_MCS4, DESC_RATEVHT1SS_MCS5,
  2942. DESC_RATEVHT1SS_MCS6, DESC_RATEVHT1SS_MCS7,
  2943. DESC_RATEVHT1SS_MCS8, DESC_RATEVHT1SS_MCS9};
  2944. u8 vht_rates_2t[] = {DESC_RATEVHT2SS_MCS0, DESC_RATEVHT2SS_MCS1,
  2945. DESC_RATEVHT2SS_MCS2, DESC_RATEVHT2SS_MCS3,
  2946. DESC_RATEVHT2SS_MCS4, DESC_RATEVHT2SS_MCS5,
  2947. DESC_RATEVHT2SS_MCS6, DESC_RATEVHT2SS_MCS7,
  2948. DESC_RATEVHT2SS_MCS8, DESC_RATEVHT2SS_MCS9};
  2949. u8 sizes_of_vht_retes = 10;
  2950. if (rtlhal->current_bandtype == BAND_ON_2_4G)
  2951. _rtl8821ae_phy_set_txpower_level_by_path(hw, cck_rates, path, channel,
  2952. sizes_of_cck_retes);
  2953. _rtl8821ae_phy_set_txpower_level_by_path(hw, ofdm_rates, path, channel,
  2954. sizes_of_ofdm_retes);
  2955. _rtl8821ae_phy_set_txpower_level_by_path(hw, ht_rates_1t, path, channel,
  2956. sizes_of_ht_retes_1t);
  2957. _rtl8821ae_phy_set_txpower_level_by_path(hw, vht_rates_1t, path, channel,
  2958. sizes_of_vht_retes);
  2959. if (rtlphy->num_total_rfpath >= 2) {
  2960. _rtl8821ae_phy_set_txpower_level_by_path(hw, ht_rates_2t, path,
  2961. channel,
  2962. sizes_of_ht_retes_2t);
  2963. _rtl8821ae_phy_set_txpower_level_by_path(hw, vht_rates_2t, path,
  2964. channel,
  2965. sizes_of_vht_retes);
  2966. }
  2967. _rtl8821ae_phy_txpower_training_by_path(hw, rtlphy->current_chan_bw,
  2968. channel, path);
  2969. }
  2970. /*just in case, write txpower in DW, to reduce time*/
  2971. void rtl8821ae_phy_set_txpower_level(struct ieee80211_hw *hw, u8 channel)
  2972. {
  2973. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2974. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2975. u8 path = 0;
  2976. for (path = RF90_PATH_A; path < rtlphy->num_total_rfpath; ++path)
  2977. rtl8821ae_phy_set_txpower_level_by_path(hw, channel, path);
  2978. }
  2979. static long _rtl8821ae_phy_txpwr_idx_to_dbm(struct ieee80211_hw *hw,
  2980. enum wireless_mode wirelessmode,
  2981. u8 txpwridx)
  2982. {
  2983. long offset;
  2984. long pwrout_dbm;
  2985. switch (wirelessmode) {
  2986. case WIRELESS_MODE_B:
  2987. offset = -7;
  2988. break;
  2989. case WIRELESS_MODE_G:
  2990. case WIRELESS_MODE_N_24G:
  2991. offset = -8;
  2992. break;
  2993. default:
  2994. offset = -8;
  2995. break;
  2996. }
  2997. pwrout_dbm = txpwridx / 2 + offset;
  2998. return pwrout_dbm;
  2999. }
  3000. void rtl8821ae_phy_scan_operation_backup(struct ieee80211_hw *hw, u8 operation)
  3001. {
  3002. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3003. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  3004. enum io_type iotype = IO_CMD_PAUSE_BAND0_DM_BY_SCAN;
  3005. if (!is_hal_stop(rtlhal)) {
  3006. switch (operation) {
  3007. case SCAN_OPT_BACKUP_BAND0:
  3008. iotype = IO_CMD_PAUSE_BAND0_DM_BY_SCAN;
  3009. rtlpriv->cfg->ops->set_hw_reg(hw,
  3010. HW_VAR_IO_CMD,
  3011. (u8 *)&iotype);
  3012. break;
  3013. case SCAN_OPT_BACKUP_BAND1:
  3014. iotype = IO_CMD_PAUSE_BAND1_DM_BY_SCAN;
  3015. rtlpriv->cfg->ops->set_hw_reg(hw,
  3016. HW_VAR_IO_CMD,
  3017. (u8 *)&iotype);
  3018. break;
  3019. case SCAN_OPT_RESTORE:
  3020. iotype = IO_CMD_RESUME_DM_BY_SCAN;
  3021. rtlpriv->cfg->ops->set_hw_reg(hw,
  3022. HW_VAR_IO_CMD,
  3023. (u8 *)&iotype);
  3024. break;
  3025. default:
  3026. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  3027. "Unknown Scan Backup operation.\n");
  3028. break;
  3029. }
  3030. }
  3031. }
  3032. static void _rtl8821ae_phy_set_reg_bw(struct rtl_priv *rtlpriv, u8 bw)
  3033. {
  3034. u16 reg_rf_mode_bw, tmp = 0;
  3035. reg_rf_mode_bw = rtl_read_word(rtlpriv, REG_TRXPTCL_CTL);
  3036. switch (bw) {
  3037. case HT_CHANNEL_WIDTH_20:
  3038. rtl_write_word(rtlpriv, REG_TRXPTCL_CTL, reg_rf_mode_bw & 0xFE7F);
  3039. break;
  3040. case HT_CHANNEL_WIDTH_20_40:
  3041. tmp = reg_rf_mode_bw | BIT(7);
  3042. rtl_write_word(rtlpriv, REG_TRXPTCL_CTL, tmp & 0xFEFF);
  3043. break;
  3044. case HT_CHANNEL_WIDTH_80:
  3045. tmp = reg_rf_mode_bw | BIT(8);
  3046. rtl_write_word(rtlpriv, REG_TRXPTCL_CTL, tmp & 0xFF7F);
  3047. break;
  3048. default:
  3049. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "unknown Bandwidth: 0x%x\n", bw);
  3050. break;
  3051. }
  3052. }
  3053. static u8 _rtl8821ae_phy_get_secondary_chnl(struct rtl_priv *rtlpriv)
  3054. {
  3055. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3056. struct rtl_mac *mac = rtl_mac(rtlpriv);
  3057. u8 sc_set_40 = 0, sc_set_20 = 0;
  3058. if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_80) {
  3059. if (mac->cur_80_prime_sc == PRIME_CHNL_OFFSET_LOWER)
  3060. sc_set_40 = VHT_DATA_SC_40_LOWER_OF_80MHZ;
  3061. else if (mac->cur_80_prime_sc == PRIME_CHNL_OFFSET_UPPER)
  3062. sc_set_40 = VHT_DATA_SC_40_UPPER_OF_80MHZ;
  3063. else
  3064. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  3065. "SCMapping: Not Correct Primary40MHz Setting\n");
  3066. if ((mac->cur_40_prime_sc == PRIME_CHNL_OFFSET_LOWER) &&
  3067. (mac->cur_80_prime_sc == HAL_PRIME_CHNL_OFFSET_LOWER))
  3068. sc_set_20 = VHT_DATA_SC_20_LOWEST_OF_80MHZ;
  3069. else if ((mac->cur_40_prime_sc == PRIME_CHNL_OFFSET_UPPER) &&
  3070. (mac->cur_80_prime_sc == HAL_PRIME_CHNL_OFFSET_LOWER))
  3071. sc_set_20 = VHT_DATA_SC_20_LOWER_OF_80MHZ;
  3072. else if ((mac->cur_40_prime_sc == PRIME_CHNL_OFFSET_LOWER) &&
  3073. (mac->cur_80_prime_sc == HAL_PRIME_CHNL_OFFSET_UPPER))
  3074. sc_set_20 = VHT_DATA_SC_20_UPPER_OF_80MHZ;
  3075. else if ((mac->cur_40_prime_sc == PRIME_CHNL_OFFSET_UPPER) &&
  3076. (mac->cur_80_prime_sc == HAL_PRIME_CHNL_OFFSET_UPPER))
  3077. sc_set_20 = VHT_DATA_SC_20_UPPERST_OF_80MHZ;
  3078. else
  3079. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  3080. "SCMapping: Not Correct Primary40MHz Setting\n");
  3081. } else if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
  3082. if (mac->cur_40_prime_sc == PRIME_CHNL_OFFSET_UPPER)
  3083. sc_set_20 = VHT_DATA_SC_20_UPPER_OF_80MHZ;
  3084. else if (mac->cur_40_prime_sc == PRIME_CHNL_OFFSET_LOWER)
  3085. sc_set_20 = VHT_DATA_SC_20_LOWER_OF_80MHZ;
  3086. else
  3087. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  3088. "SCMapping: Not Correct Primary40MHz Setting\n");
  3089. }
  3090. return (sc_set_40 << 4) | sc_set_20;
  3091. }
  3092. void rtl8821ae_phy_set_bw_mode_callback(struct ieee80211_hw *hw)
  3093. {
  3094. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3095. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3096. u8 sub_chnl = 0;
  3097. u8 l1pk_val = 0;
  3098. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  3099. "Switch to %s bandwidth\n",
  3100. (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20 ?
  3101. "20MHz" :
  3102. (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40 ?
  3103. "40MHz" : "80MHz")));
  3104. _rtl8821ae_phy_set_reg_bw(rtlpriv, rtlphy->current_chan_bw);
  3105. sub_chnl = _rtl8821ae_phy_get_secondary_chnl(rtlpriv);
  3106. rtl_write_byte(rtlpriv, 0x0483, sub_chnl);
  3107. switch (rtlphy->current_chan_bw) {
  3108. case HT_CHANNEL_WIDTH_20:
  3109. rtl_set_bbreg(hw, RRFMOD, 0x003003C3, 0x00300200);
  3110. rtl_set_bbreg(hw, RADC_BUF_CLK, BIT(30), 0);
  3111. if (rtlphy->rf_type == RF_2T2R)
  3112. rtl_set_bbreg(hw, RL1PEAKTH, 0x03C00000, 7);
  3113. else
  3114. rtl_set_bbreg(hw, RL1PEAKTH, 0x03C00000, 8);
  3115. break;
  3116. case HT_CHANNEL_WIDTH_20_40:
  3117. rtl_set_bbreg(hw, RRFMOD, 0x003003C3, 0x00300201);
  3118. rtl_set_bbreg(hw, RADC_BUF_CLK, BIT(30), 0);
  3119. rtl_set_bbreg(hw, RRFMOD, 0x3C, sub_chnl);
  3120. rtl_set_bbreg(hw, RCCAONSEC, 0xf0000000, sub_chnl);
  3121. if (rtlphy->reg_837 & BIT(2))
  3122. l1pk_val = 6;
  3123. else {
  3124. if (rtlphy->rf_type == RF_2T2R)
  3125. l1pk_val = 7;
  3126. else
  3127. l1pk_val = 8;
  3128. }
  3129. /* 0x848[25:22] = 0x6 */
  3130. rtl_set_bbreg(hw, RL1PEAKTH, 0x03C00000, l1pk_val);
  3131. if (sub_chnl == VHT_DATA_SC_20_UPPER_OF_80MHZ)
  3132. rtl_set_bbreg(hw, RCCK_SYSTEM, BCCK_SYSTEM, 1);
  3133. else
  3134. rtl_set_bbreg(hw, RCCK_SYSTEM, BCCK_SYSTEM, 0);
  3135. break;
  3136. case HT_CHANNEL_WIDTH_80:
  3137. /* 0x8ac[21,20,9:6,1,0]=8'b11100010 */
  3138. rtl_set_bbreg(hw, RRFMOD, 0x003003C3, 0x00300202);
  3139. /* 0x8c4[30] = 1 */
  3140. rtl_set_bbreg(hw, RADC_BUF_CLK, BIT(30), 1);
  3141. rtl_set_bbreg(hw, RRFMOD, 0x3C, sub_chnl);
  3142. rtl_set_bbreg(hw, RCCAONSEC, 0xf0000000, sub_chnl);
  3143. if (rtlphy->reg_837 & BIT(2))
  3144. l1pk_val = 5;
  3145. else {
  3146. if (rtlphy->rf_type == RF_2T2R)
  3147. l1pk_val = 6;
  3148. else
  3149. l1pk_val = 7;
  3150. }
  3151. rtl_set_bbreg(hw, RL1PEAKTH, 0x03C00000, l1pk_val);
  3152. break;
  3153. default:
  3154. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  3155. "unknown bandwidth: %#X\n", rtlphy->current_chan_bw);
  3156. break;
  3157. }
  3158. rtl8812ae_fixspur(hw, rtlphy->current_chan_bw, rtlphy->current_channel);
  3159. rtl8821ae_phy_rf6052_set_bandwidth(hw, rtlphy->current_chan_bw);
  3160. rtlphy->set_bwmode_inprogress = false;
  3161. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD, "\n");
  3162. }
  3163. void rtl8821ae_phy_set_bw_mode(struct ieee80211_hw *hw,
  3164. enum nl80211_channel_type ch_type)
  3165. {
  3166. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3167. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3168. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  3169. u8 tmp_bw = rtlphy->current_chan_bw;
  3170. if (rtlphy->set_bwmode_inprogress)
  3171. return;
  3172. rtlphy->set_bwmode_inprogress = true;
  3173. if ((!is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw)))
  3174. rtl8821ae_phy_set_bw_mode_callback(hw);
  3175. else {
  3176. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  3177. "FALSE driver sleep or unload\n");
  3178. rtlphy->set_bwmode_inprogress = false;
  3179. rtlphy->current_chan_bw = tmp_bw;
  3180. }
  3181. }
  3182. void rtl8821ae_phy_sw_chnl_callback(struct ieee80211_hw *hw)
  3183. {
  3184. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3185. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  3186. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3187. u8 channel = rtlphy->current_channel;
  3188. u8 path;
  3189. u32 data;
  3190. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  3191. "switch to channel%d\n", rtlphy->current_channel);
  3192. if (is_hal_stop(rtlhal))
  3193. return;
  3194. if (36 <= channel && channel <= 48)
  3195. data = 0x494;
  3196. else if (50 <= channel && channel <= 64)
  3197. data = 0x453;
  3198. else if (100 <= channel && channel <= 116)
  3199. data = 0x452;
  3200. else if (118 <= channel)
  3201. data = 0x412;
  3202. else
  3203. data = 0x96a;
  3204. rtl_set_bbreg(hw, RFC_AREA, 0x1ffe0000, data);
  3205. for (path = RF90_PATH_A; path < rtlphy->num_total_rfpath; path++) {
  3206. if (36 <= channel && channel <= 64)
  3207. data = 0x101;
  3208. else if (100 <= channel && channel <= 140)
  3209. data = 0x301;
  3210. else if (140 < channel)
  3211. data = 0x501;
  3212. else
  3213. data = 0x000;
  3214. rtl8821ae_phy_set_rf_reg(hw, path, RF_CHNLBW,
  3215. BIT(18)|BIT(17)|BIT(16)|BIT(9)|BIT(8), data);
  3216. rtl8821ae_phy_set_rf_reg(hw, path, RF_CHNLBW,
  3217. BMASKBYTE0, channel);
  3218. if (channel > 14) {
  3219. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8821AE) {
  3220. if (36 <= channel && channel <= 64)
  3221. data = 0x114E9;
  3222. else if (100 <= channel && channel <= 140)
  3223. data = 0x110E9;
  3224. else
  3225. data = 0x110E9;
  3226. rtl8821ae_phy_set_rf_reg(hw, path, RF_APK,
  3227. BRFREGOFFSETMASK, data);
  3228. }
  3229. }
  3230. }
  3231. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "\n");
  3232. }
  3233. u8 rtl8821ae_phy_sw_chnl(struct ieee80211_hw *hw)
  3234. {
  3235. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3236. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3237. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  3238. u32 timeout = 1000, timecount = 0;
  3239. u8 channel = rtlphy->current_channel;
  3240. if (rtlphy->sw_chnl_inprogress)
  3241. return 0;
  3242. if (rtlphy->set_bwmode_inprogress)
  3243. return 0;
  3244. if ((is_hal_stop(rtlhal)) || (RT_CANNOT_IO(hw))) {
  3245. RT_TRACE(rtlpriv, COMP_CHAN, DBG_LOUD,
  3246. "sw_chnl_inprogress false driver sleep or unload\n");
  3247. return 0;
  3248. }
  3249. while (rtlphy->lck_inprogress && timecount < timeout) {
  3250. mdelay(50);
  3251. timecount += 50;
  3252. }
  3253. if (rtlphy->current_channel > 14 && rtlhal->current_bandtype != BAND_ON_5G)
  3254. rtl8821ae_phy_switch_wirelessband(hw, BAND_ON_5G);
  3255. else if (rtlphy->current_channel <= 14 && rtlhal->current_bandtype != BAND_ON_2_4G)
  3256. rtl8821ae_phy_switch_wirelessband(hw, BAND_ON_2_4G);
  3257. rtlphy->sw_chnl_inprogress = true;
  3258. if (channel == 0)
  3259. channel = 1;
  3260. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  3261. "switch to channel%d, band type is %d\n",
  3262. rtlphy->current_channel, rtlhal->current_bandtype);
  3263. rtl8821ae_phy_sw_chnl_callback(hw);
  3264. rtl8821ae_dm_clear_txpower_tracking_state(hw);
  3265. rtl8821ae_phy_set_txpower_level(hw, rtlphy->current_channel);
  3266. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "\n");
  3267. rtlphy->sw_chnl_inprogress = false;
  3268. return 1;
  3269. }
  3270. u8 _rtl8812ae_get_right_chnl_place_for_iqk(u8 chnl)
  3271. {
  3272. u8 channel_all[TARGET_CHNL_NUM_2G_5G_8812] = {
  3273. 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13,
  3274. 14, 36, 38, 40, 42, 44, 46, 48, 50, 52, 54,
  3275. 56, 58, 60, 62, 64, 100, 102, 104, 106, 108,
  3276. 110, 112, 114, 116, 118, 120, 122, 124, 126,
  3277. 128, 130, 132, 134, 136, 138, 140, 149, 151,
  3278. 153, 155, 157, 159, 161, 163, 165};
  3279. u8 place = chnl;
  3280. if (chnl > 14) {
  3281. for (place = 14; place < sizeof(channel_all); place++)
  3282. if (channel_all[place] == chnl)
  3283. return place-13;
  3284. }
  3285. return 0;
  3286. }
  3287. #define MACBB_REG_NUM 10
  3288. #define AFE_REG_NUM 14
  3289. #define RF_REG_NUM 3
  3290. static void _rtl8821ae_iqk_backup_macbb(struct ieee80211_hw *hw,
  3291. u32 *macbb_backup,
  3292. u32 *backup_macbb_reg, u32 mac_bb_num)
  3293. {
  3294. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3295. u32 i;
  3296. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /*[31] = 0 --> Page C*/
  3297. /*save MACBB default value*/
  3298. for (i = 0; i < mac_bb_num; i++)
  3299. macbb_backup[i] = rtl_read_dword(rtlpriv, backup_macbb_reg[i]);
  3300. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD, "BackupMacBB Success!!!!\n");
  3301. }
  3302. static void _rtl8821ae_iqk_backup_afe(struct ieee80211_hw *hw, u32 *afe_backup,
  3303. u32 *backup_afe_REG, u32 afe_num)
  3304. {
  3305. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3306. u32 i;
  3307. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /*[31] = 0 --> Page C*/
  3308. /*Save AFE Parameters */
  3309. for (i = 0; i < afe_num; i++)
  3310. afe_backup[i] = rtl_read_dword(rtlpriv, backup_afe_REG[i]);
  3311. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD, "BackupAFE Success!!!!\n");
  3312. }
  3313. static void _rtl8821ae_iqk_backup_rf(struct ieee80211_hw *hw, u32 *rfa_backup,
  3314. u32 *rfb_backup, u32 *backup_rf_reg,
  3315. u32 rf_num)
  3316. {
  3317. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3318. u32 i;
  3319. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /*[31] = 0 --> Page C*/
  3320. /*Save RF Parameters*/
  3321. for (i = 0; i < rf_num; i++) {
  3322. rfa_backup[i] = rtl_get_rfreg(hw, RF90_PATH_A, backup_rf_reg[i],
  3323. BMASKDWORD);
  3324. rfb_backup[i] = rtl_get_rfreg(hw, RF90_PATH_B, backup_rf_reg[i],
  3325. BMASKDWORD);
  3326. }
  3327. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD, "BackupRF Success!!!!\n");
  3328. }
  3329. static void _rtl8821ae_iqk_configure_mac(
  3330. struct ieee80211_hw *hw
  3331. )
  3332. {
  3333. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3334. /* ========MAC register setting========*/
  3335. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /*[31] = 0 --> Page C*/
  3336. rtl_write_byte(rtlpriv, 0x522, 0x3f);
  3337. rtl_set_bbreg(hw, 0x550, BIT(11) | BIT(3), 0x0);
  3338. rtl_write_byte(rtlpriv, 0x808, 0x00); /*RX ante off*/
  3339. rtl_set_bbreg(hw, 0x838, 0xf, 0xc); /*CCA off*/
  3340. }
  3341. static void _rtl8821ae_iqk_tx_fill_iqc(struct ieee80211_hw *hw,
  3342. enum radio_path path, u32 tx_x, u32 tx_y)
  3343. {
  3344. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3345. switch (path) {
  3346. case RF90_PATH_A:
  3347. /* [31] = 1 --> Page C1 */
  3348. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1);
  3349. rtl_write_dword(rtlpriv, 0xc90, 0x00000080);
  3350. rtl_write_dword(rtlpriv, 0xcc4, 0x20040000);
  3351. rtl_write_dword(rtlpriv, 0xcc8, 0x20000000);
  3352. rtl_set_bbreg(hw, 0xccc, 0x000007ff, tx_y);
  3353. rtl_set_bbreg(hw, 0xcd4, 0x000007ff, tx_x);
  3354. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3355. "TX_X = %x;;TX_Y = %x =====> fill to IQC\n",
  3356. tx_x, tx_y);
  3357. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3358. "0xcd4 = %x;;0xccc = %x ====>fill to IQC\n",
  3359. rtl_get_bbreg(hw, 0xcd4, 0x000007ff),
  3360. rtl_get_bbreg(hw, 0xccc, 0x000007ff));
  3361. break;
  3362. default:
  3363. break;
  3364. }
  3365. }
  3366. static void _rtl8821ae_iqk_rx_fill_iqc(struct ieee80211_hw *hw,
  3367. enum radio_path path, u32 rx_x, u32 rx_y)
  3368. {
  3369. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3370. switch (path) {
  3371. case RF90_PATH_A:
  3372. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  3373. rtl_set_bbreg(hw, 0xc10, 0x000003ff, rx_x>>1);
  3374. rtl_set_bbreg(hw, 0xc10, 0x03ff0000, rx_y>>1);
  3375. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3376. "rx_x = %x;;rx_y = %x ====>fill to IQC\n",
  3377. rx_x>>1, rx_y>>1);
  3378. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3379. "0xc10 = %x ====>fill to IQC\n",
  3380. rtl_read_dword(rtlpriv, 0xc10));
  3381. break;
  3382. default:
  3383. break;
  3384. }
  3385. }
  3386. #define cal_num 10
  3387. static void _rtl8821ae_iqk_tx(struct ieee80211_hw *hw, enum radio_path path)
  3388. {
  3389. struct rtl_priv *rtlpriv = rtl_priv(hw);
  3390. struct rtl_phy *rtlphy = &rtlpriv->phy;
  3391. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  3392. u32 tx_fail, rx_fail, delay_count, iqk_ready, cal_retry, cal = 0, temp_reg65;
  3393. int tx_x = 0, tx_y = 0, rx_x = 0, rx_y = 0, tx_average = 0, rx_average = 0;
  3394. int tx_x0[cal_num], tx_y0[cal_num], tx_x0_rxk[cal_num],
  3395. tx_y0_rxk[cal_num], rx_x0[cal_num], rx_y0[cal_num];
  3396. bool tx0iqkok = false, rx0iqkok = false;
  3397. bool vdf_enable = false;
  3398. int i, k, vdf_y[3], vdf_x[3], tx_dt[3], rx_dt[3],
  3399. ii, dx = 0, dy = 0, tx_finish = 0, rx_finish = 0;
  3400. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3401. "BandWidth = %d.\n",
  3402. rtlphy->current_chan_bw);
  3403. if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_80)
  3404. vdf_enable = true;
  3405. while (cal < cal_num) {
  3406. switch (path) {
  3407. case RF90_PATH_A:
  3408. temp_reg65 = rtl_get_rfreg(hw, path, 0x65, 0xffffffff);
  3409. /* Path-A LOK */
  3410. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /*[31] = 0 --> Page C*/
  3411. /*========Path-A AFE all on========*/
  3412. /*Port 0 DAC/ADC on*/
  3413. rtl_write_dword(rtlpriv, 0xc60, 0x77777777);
  3414. rtl_write_dword(rtlpriv, 0xc64, 0x77777777);
  3415. rtl_write_dword(rtlpriv, 0xc68, 0x19791979);
  3416. rtl_write_dword(rtlpriv, 0xc6c, 0x19791979);
  3417. rtl_write_dword(rtlpriv, 0xc70, 0x19791979);
  3418. rtl_write_dword(rtlpriv, 0xc74, 0x19791979);
  3419. rtl_write_dword(rtlpriv, 0xc78, 0x19791979);
  3420. rtl_write_dword(rtlpriv, 0xc7c, 0x19791979);
  3421. rtl_write_dword(rtlpriv, 0xc80, 0x19791979);
  3422. rtl_write_dword(rtlpriv, 0xc84, 0x19791979);
  3423. rtl_set_bbreg(hw, 0xc00, 0xf, 0x4); /*hardware 3-wire off*/
  3424. /* LOK Setting */
  3425. /* ====== LOK ====== */
  3426. /*DAC/ADC sampling rate (160 MHz)*/
  3427. rtl_set_bbreg(hw, 0xc5c, BIT(26) | BIT(25) | BIT(24), 0x7);
  3428. /* 2. LoK RF Setting (at BW = 20M) */
  3429. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x80002);
  3430. rtl_set_rfreg(hw, path, 0x18, 0x00c00, 0x3); /* BW 20M */
  3431. rtl_set_rfreg(hw, path, 0x30, RFREG_OFFSET_MASK, 0x20000);
  3432. rtl_set_rfreg(hw, path, 0x31, RFREG_OFFSET_MASK, 0x0003f);
  3433. rtl_set_rfreg(hw, path, 0x32, RFREG_OFFSET_MASK, 0xf3fc3);
  3434. rtl_set_rfreg(hw, path, 0x65, RFREG_OFFSET_MASK, 0x931d5);
  3435. rtl_set_rfreg(hw, path, 0x8f, RFREG_OFFSET_MASK, 0x8a001);
  3436. rtl_set_bbreg(hw, 0xcb8, 0xf, 0xd);
  3437. rtl_write_dword(rtlpriv, 0x90c, 0x00008000);
  3438. rtl_write_dword(rtlpriv, 0xb00, 0x03000100);
  3439. rtl_set_bbreg(hw, 0xc94, BIT(0), 0x1);
  3440. rtl_write_dword(rtlpriv, 0x978, 0x29002000);/* TX (X,Y) */
  3441. rtl_write_dword(rtlpriv, 0x97c, 0xa9002000);/* RX (X,Y) */
  3442. rtl_write_dword(rtlpriv, 0x984, 0x00462910);/* [0]:AGC_en, [15]:idac_K_Mask */
  3443. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1); /* [31] = 1 --> Page C1 */
  3444. rtl_write_dword(rtlpriv, 0xc88, 0x821403f4);
  3445. if (rtlhal->current_bandtype)
  3446. rtl_write_dword(rtlpriv, 0xc8c, 0x68163e96);
  3447. else
  3448. rtl_write_dword(rtlpriv, 0xc8c, 0x28163e96);
  3449. rtl_write_dword(rtlpriv, 0xc80, 0x18008c10);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3450. rtl_write_dword(rtlpriv, 0xc84, 0x38008c10);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3451. rtl_write_dword(rtlpriv, 0xcb8, 0x00100000);/* cb8[20] \B1N SI/PI \A8ϥ\CE\C5v\A4\C1\B5\B9 iqk_dpk module */
  3452. rtl_write_dword(rtlpriv, 0x980, 0xfa000000);
  3453. rtl_write_dword(rtlpriv, 0x980, 0xf8000000);
  3454. mdelay(10); /* Delay 10ms */
  3455. rtl_write_dword(rtlpriv, 0xcb8, 0x00000000);
  3456. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  3457. rtl_set_rfreg(hw, path, 0x58, 0x7fe00, rtl_get_rfreg(hw, path, 0x8, 0xffc00)); /* Load LOK */
  3458. switch (rtlphy->current_chan_bw) {
  3459. case 1:
  3460. rtl_set_rfreg(hw, path, 0x18, 0x00c00, 0x1);
  3461. break;
  3462. case 2:
  3463. rtl_set_rfreg(hw, path, 0x18, 0x00c00, 0x0);
  3464. break;
  3465. default:
  3466. break;
  3467. }
  3468. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1); /* [31] = 1 --> Page C1 */
  3469. /* 3. TX RF Setting */
  3470. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  3471. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x80000);
  3472. rtl_set_rfreg(hw, path, 0x30, RFREG_OFFSET_MASK, 0x20000);
  3473. rtl_set_rfreg(hw, path, 0x31, RFREG_OFFSET_MASK, 0x0003f);
  3474. rtl_set_rfreg(hw, path, 0x32, RFREG_OFFSET_MASK, 0xf3fc3);
  3475. rtl_set_rfreg(hw, path, 0x65, RFREG_OFFSET_MASK, 0x931d5);
  3476. rtl_set_rfreg(hw, path, 0x8f, RFREG_OFFSET_MASK, 0x8a001);
  3477. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x00000);
  3478. /* ODM_SetBBReg(pDM_Odm, 0xcb8, 0xf, 0xd); */
  3479. rtl_write_dword(rtlpriv, 0x90c, 0x00008000);
  3480. rtl_write_dword(rtlpriv, 0xb00, 0x03000100);
  3481. rtl_set_bbreg(hw, 0xc94, BIT(0), 0x1);
  3482. rtl_write_dword(rtlpriv, 0x978, 0x29002000);/* TX (X,Y) */
  3483. rtl_write_dword(rtlpriv, 0x97c, 0xa9002000);/* RX (X,Y) */
  3484. rtl_write_dword(rtlpriv, 0x984, 0x0046a910);/* [0]:AGC_en, [15]:idac_K_Mask */
  3485. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1); /* [31] = 1 --> Page C1 */
  3486. rtl_write_dword(rtlpriv, 0xc88, 0x821403f1);
  3487. if (rtlhal->current_bandtype)
  3488. rtl_write_dword(rtlpriv, 0xc8c, 0x40163e96);
  3489. else
  3490. rtl_write_dword(rtlpriv, 0xc8c, 0x00163e96);
  3491. if (vdf_enable == 1) {
  3492. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD, "VDF_enable\n");
  3493. for (k = 0; k <= 2; k++) {
  3494. switch (k) {
  3495. case 0:
  3496. rtl_write_dword(rtlpriv, 0xc80, 0x18008c38);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3497. rtl_write_dword(rtlpriv, 0xc84, 0x38008c38);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3498. rtl_set_bbreg(hw, 0xce8, BIT(31), 0x0);
  3499. break;
  3500. case 1:
  3501. rtl_set_bbreg(hw, 0xc80, BIT(28), 0x0);
  3502. rtl_set_bbreg(hw, 0xc84, BIT(28), 0x0);
  3503. rtl_set_bbreg(hw, 0xce8, BIT(31), 0x0);
  3504. break;
  3505. case 2:
  3506. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3507. "vdf_y[1] = %x;;;vdf_y[0] = %x\n", vdf_y[1]>>21 & 0x00007ff, vdf_y[0]>>21 & 0x00007ff);
  3508. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3509. "vdf_x[1] = %x;;;vdf_x[0] = %x\n", vdf_x[1]>>21 & 0x00007ff, vdf_x[0]>>21 & 0x00007ff);
  3510. tx_dt[cal] = (vdf_y[1]>>20)-(vdf_y[0]>>20);
  3511. tx_dt[cal] = ((16*tx_dt[cal])*10000/15708);
  3512. tx_dt[cal] = (tx_dt[cal] >> 1)+(tx_dt[cal] & BIT(0));
  3513. rtl_write_dword(rtlpriv, 0xc80, 0x18008c20);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3514. rtl_write_dword(rtlpriv, 0xc84, 0x38008c20);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3515. rtl_set_bbreg(hw, 0xce8, BIT(31), 0x1);
  3516. rtl_set_bbreg(hw, 0xce8, 0x3fff0000, tx_dt[cal] & 0x00003fff);
  3517. break;
  3518. default:
  3519. break;
  3520. }
  3521. rtl_write_dword(rtlpriv, 0xcb8, 0x00100000);/* cb8[20] \B1N SI/PI \A8ϥ\CE\C5v\A4\C1\B5\B9 iqk_dpk module */
  3522. cal_retry = 0;
  3523. while (1) {
  3524. /* one shot */
  3525. rtl_write_dword(rtlpriv, 0x980, 0xfa000000);
  3526. rtl_write_dword(rtlpriv, 0x980, 0xf8000000);
  3527. mdelay(10); /* Delay 10ms */
  3528. rtl_write_dword(rtlpriv, 0xcb8, 0x00000000);
  3529. delay_count = 0;
  3530. while (1) {
  3531. iqk_ready = rtl_get_bbreg(hw, 0xd00, BIT(10));
  3532. if ((~iqk_ready) || (delay_count > 20))
  3533. break;
  3534. else{
  3535. mdelay(1);
  3536. delay_count++;
  3537. }
  3538. }
  3539. if (delay_count < 20) { /* If 20ms No Result, then cal_retry++ */
  3540. /* ============TXIQK Check============== */
  3541. tx_fail = rtl_get_bbreg(hw, 0xd00, BIT(12));
  3542. if (~tx_fail) {
  3543. rtl_write_dword(rtlpriv, 0xcb8, 0x02000000);
  3544. vdf_x[k] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3545. rtl_write_dword(rtlpriv, 0xcb8, 0x04000000);
  3546. vdf_y[k] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3547. tx0iqkok = true;
  3548. break;
  3549. } else {
  3550. rtl_set_bbreg(hw, 0xccc, 0x000007ff, 0x0);
  3551. rtl_set_bbreg(hw, 0xcd4, 0x000007ff, 0x200);
  3552. tx0iqkok = false;
  3553. cal_retry++;
  3554. if (cal_retry == 10)
  3555. break;
  3556. }
  3557. } else {
  3558. tx0iqkok = false;
  3559. cal_retry++;
  3560. if (cal_retry == 10)
  3561. break;
  3562. }
  3563. }
  3564. }
  3565. if (k == 3) {
  3566. tx_x0[cal] = vdf_x[k-1];
  3567. tx_y0[cal] = vdf_y[k-1];
  3568. }
  3569. } else {
  3570. rtl_write_dword(rtlpriv, 0xc80, 0x18008c10);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3571. rtl_write_dword(rtlpriv, 0xc84, 0x38008c10);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3572. rtl_write_dword(rtlpriv, 0xcb8, 0x00100000);/* cb8[20] \B1N SI/PI \A8ϥ\CE\C5v\A4\C1\B5\B9 iqk_dpk module */
  3573. cal_retry = 0;
  3574. while (1) {
  3575. /* one shot */
  3576. rtl_write_dword(rtlpriv, 0x980, 0xfa000000);
  3577. rtl_write_dword(rtlpriv, 0x980, 0xf8000000);
  3578. mdelay(10); /* Delay 10ms */
  3579. rtl_write_dword(rtlpriv, 0xcb8, 0x00000000);
  3580. delay_count = 0;
  3581. while (1) {
  3582. iqk_ready = rtl_get_bbreg(hw, 0xd00, BIT(10));
  3583. if ((~iqk_ready) || (delay_count > 20))
  3584. break;
  3585. else{
  3586. mdelay(1);
  3587. delay_count++;
  3588. }
  3589. }
  3590. if (delay_count < 20) { /* If 20ms No Result, then cal_retry++ */
  3591. /* ============TXIQK Check============== */
  3592. tx_fail = rtl_get_bbreg(hw, 0xd00, BIT(12));
  3593. if (~tx_fail) {
  3594. rtl_write_dword(rtlpriv, 0xcb8, 0x02000000);
  3595. tx_x0[cal] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3596. rtl_write_dword(rtlpriv, 0xcb8, 0x04000000);
  3597. tx_y0[cal] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3598. tx0iqkok = true;
  3599. break;
  3600. } else {
  3601. rtl_set_bbreg(hw, 0xccc, 0x000007ff, 0x0);
  3602. rtl_set_bbreg(hw, 0xcd4, 0x000007ff, 0x200);
  3603. tx0iqkok = false;
  3604. cal_retry++;
  3605. if (cal_retry == 10)
  3606. break;
  3607. }
  3608. } else {
  3609. tx0iqkok = false;
  3610. cal_retry++;
  3611. if (cal_retry == 10)
  3612. break;
  3613. }
  3614. }
  3615. }
  3616. if (tx0iqkok == false)
  3617. break; /* TXK fail, Don't do RXK */
  3618. if (vdf_enable == 1) {
  3619. rtl_set_bbreg(hw, 0xce8, BIT(31), 0x0); /* TX VDF Disable */
  3620. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD, "RXVDF Start\n");
  3621. for (k = 0; k <= 2; k++) {
  3622. /* ====== RX mode TXK (RXK Step 1) ====== */
  3623. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  3624. /* 1. TX RF Setting */
  3625. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x80000);
  3626. rtl_set_rfreg(hw, path, 0x30, RFREG_OFFSET_MASK, 0x30000);
  3627. rtl_set_rfreg(hw, path, 0x31, RFREG_OFFSET_MASK, 0x00029);
  3628. rtl_set_rfreg(hw, path, 0x32, RFREG_OFFSET_MASK, 0xd7ffb);
  3629. rtl_set_rfreg(hw, path, 0x65, RFREG_OFFSET_MASK, temp_reg65);
  3630. rtl_set_rfreg(hw, path, 0x8f, RFREG_OFFSET_MASK, 0x8a001);
  3631. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x00000);
  3632. rtl_set_bbreg(hw, 0xcb8, 0xf, 0xd);
  3633. rtl_write_dword(rtlpriv, 0x978, 0x29002000);/* TX (X,Y) */
  3634. rtl_write_dword(rtlpriv, 0x97c, 0xa9002000);/* RX (X,Y) */
  3635. rtl_write_dword(rtlpriv, 0x984, 0x0046a910);/* [0]:AGC_en, [15]:idac_K_Mask */
  3636. rtl_write_dword(rtlpriv, 0x90c, 0x00008000);
  3637. rtl_write_dword(rtlpriv, 0xb00, 0x03000100);
  3638. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1); /* [31] = 1 --> Page C1 */
  3639. switch (k) {
  3640. case 0:
  3641. {
  3642. rtl_write_dword(rtlpriv, 0xc80, 0x18008c38);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3643. rtl_write_dword(rtlpriv, 0xc84, 0x38008c38);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3644. rtl_set_bbreg(hw, 0xce8, BIT(30), 0x0);
  3645. }
  3646. break;
  3647. case 1:
  3648. {
  3649. rtl_write_dword(rtlpriv, 0xc80, 0x08008c38);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3650. rtl_write_dword(rtlpriv, 0xc84, 0x28008c38);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3651. rtl_set_bbreg(hw, 0xce8, BIT(30), 0x0);
  3652. }
  3653. break;
  3654. case 2:
  3655. {
  3656. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3657. "VDF_Y[1] = %x;;;VDF_Y[0] = %x\n",
  3658. vdf_y[1]>>21 & 0x00007ff, vdf_y[0]>>21 & 0x00007ff);
  3659. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3660. "VDF_X[1] = %x;;;VDF_X[0] = %x\n",
  3661. vdf_x[1]>>21 & 0x00007ff, vdf_x[0]>>21 & 0x00007ff);
  3662. rx_dt[cal] = (vdf_y[1]>>20)-(vdf_y[0]>>20);
  3663. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD, "Rx_dt = %d\n", rx_dt[cal]);
  3664. rx_dt[cal] = ((16*rx_dt[cal])*10000/13823);
  3665. rx_dt[cal] = (rx_dt[cal] >> 1)+(rx_dt[cal] & BIT(0));
  3666. rtl_write_dword(rtlpriv, 0xc80, 0x18008c20);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3667. rtl_write_dword(rtlpriv, 0xc84, 0x38008c20);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3668. rtl_set_bbreg(hw, 0xce8, 0x00003fff, rx_dt[cal] & 0x00003fff);
  3669. }
  3670. break;
  3671. default:
  3672. break;
  3673. }
  3674. rtl_write_dword(rtlpriv, 0xc88, 0x821603e0);
  3675. rtl_write_dword(rtlpriv, 0xc8c, 0x68163e96);
  3676. rtl_write_dword(rtlpriv, 0xcb8, 0x00100000);/* cb8[20] \B1N SI/PI \A8ϥ\CE\C5v\A4\C1\B5\B9 iqk_dpk module */
  3677. cal_retry = 0;
  3678. while (1) {
  3679. /* one shot */
  3680. rtl_write_dword(rtlpriv, 0x980, 0xfa000000);
  3681. rtl_write_dword(rtlpriv, 0x980, 0xf8000000);
  3682. mdelay(10); /* Delay 10ms */
  3683. rtl_write_dword(rtlpriv, 0xcb8, 0x00000000);
  3684. delay_count = 0;
  3685. while (1) {
  3686. iqk_ready = rtl_get_bbreg(hw, 0xd00, BIT(10));
  3687. if ((~iqk_ready) || (delay_count > 20))
  3688. break;
  3689. else{
  3690. mdelay(1);
  3691. delay_count++;
  3692. }
  3693. }
  3694. if (delay_count < 20) { /* If 20ms No Result, then cal_retry++ */
  3695. /* ============TXIQK Check============== */
  3696. tx_fail = rtl_get_bbreg(hw, 0xd00, BIT(12));
  3697. if (~tx_fail) {
  3698. rtl_write_dword(rtlpriv, 0xcb8, 0x02000000);
  3699. tx_x0_rxk[cal] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3700. rtl_write_dword(rtlpriv, 0xcb8, 0x04000000);
  3701. tx_y0_rxk[cal] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3702. tx0iqkok = true;
  3703. break;
  3704. } else{
  3705. tx0iqkok = false;
  3706. cal_retry++;
  3707. if (cal_retry == 10)
  3708. break;
  3709. }
  3710. } else {
  3711. tx0iqkok = false;
  3712. cal_retry++;
  3713. if (cal_retry == 10)
  3714. break;
  3715. }
  3716. }
  3717. if (tx0iqkok == false) { /* If RX mode TXK fail, then take TXK Result */
  3718. tx_x0_rxk[cal] = tx_x0[cal];
  3719. tx_y0_rxk[cal] = tx_y0[cal];
  3720. tx0iqkok = true;
  3721. RT_TRACE(rtlpriv,
  3722. COMP_IQK,
  3723. DBG_LOUD,
  3724. "RXK Step 1 fail\n");
  3725. }
  3726. /* ====== RX IQK ====== */
  3727. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  3728. /* 1. RX RF Setting */
  3729. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x80000);
  3730. rtl_set_rfreg(hw, path, 0x30, RFREG_OFFSET_MASK, 0x30000);
  3731. rtl_set_rfreg(hw, path, 0x31, RFREG_OFFSET_MASK, 0x0002f);
  3732. rtl_set_rfreg(hw, path, 0x32, RFREG_OFFSET_MASK, 0xfffbb);
  3733. rtl_set_rfreg(hw, path, 0x8f, RFREG_OFFSET_MASK, 0x88001);
  3734. rtl_set_rfreg(hw, path, 0x65, RFREG_OFFSET_MASK, 0x931d8);
  3735. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x00000);
  3736. rtl_set_bbreg(hw, 0x978, 0x03FF8000, (tx_x0_rxk[cal])>>21&0x000007ff);
  3737. rtl_set_bbreg(hw, 0x978, 0x000007FF, (tx_y0_rxk[cal])>>21&0x000007ff);
  3738. rtl_set_bbreg(hw, 0x978, BIT(31), 0x1);
  3739. rtl_set_bbreg(hw, 0x97c, BIT(31), 0x0);
  3740. rtl_set_bbreg(hw, 0xcb8, 0xF, 0xe);
  3741. rtl_write_dword(rtlpriv, 0x90c, 0x00008000);
  3742. rtl_write_dword(rtlpriv, 0x984, 0x0046a911);
  3743. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1); /* [31] = 1 --> Page C1 */
  3744. rtl_set_bbreg(hw, 0xc80, BIT(29), 0x1);
  3745. rtl_set_bbreg(hw, 0xc84, BIT(29), 0x0);
  3746. rtl_write_dword(rtlpriv, 0xc88, 0x02140119);
  3747. rtl_write_dword(rtlpriv, 0xc8c, 0x28160d00); /* pDM_Odm->SupportInterface == 1 */
  3748. if (k == 2)
  3749. rtl_set_bbreg(hw, 0xce8, BIT(30), 0x1); /* RX VDF Enable */
  3750. rtl_write_dword(rtlpriv, 0xcb8, 0x00100000);/* cb8[20] \B1N SI/PI \A8ϥ\CE\C5v\A4\C1\B5\B9 iqk_dpk module */
  3751. cal_retry = 0;
  3752. while (1) {
  3753. /* one shot */
  3754. rtl_write_dword(rtlpriv, 0x980, 0xfa000000);
  3755. rtl_write_dword(rtlpriv, 0x980, 0xf8000000);
  3756. mdelay(10); /* Delay 10ms */
  3757. rtl_write_dword(rtlpriv, 0xcb8, 0x00000000);
  3758. delay_count = 0;
  3759. while (1) {
  3760. iqk_ready = rtl_get_bbreg(hw, 0xd00, BIT(10));
  3761. if ((~iqk_ready) || (delay_count > 20))
  3762. break;
  3763. else{
  3764. mdelay(1);
  3765. delay_count++;
  3766. }
  3767. }
  3768. if (delay_count < 20) { /* If 20ms No Result, then cal_retry++ */
  3769. /* ============RXIQK Check============== */
  3770. rx_fail = rtl_get_bbreg(hw, 0xd00, BIT(11));
  3771. if (rx_fail == 0) {
  3772. rtl_write_dword(rtlpriv, 0xcb8, 0x06000000);
  3773. vdf_x[k] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3774. rtl_write_dword(rtlpriv, 0xcb8, 0x08000000);
  3775. vdf_y[k] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3776. rx0iqkok = true;
  3777. break;
  3778. } else {
  3779. rtl_set_bbreg(hw, 0xc10, 0x000003ff, 0x200>>1);
  3780. rtl_set_bbreg(hw, 0xc10, 0x03ff0000, 0x0>>1);
  3781. rx0iqkok = false;
  3782. cal_retry++;
  3783. if (cal_retry == 10)
  3784. break;
  3785. }
  3786. } else{
  3787. rx0iqkok = false;
  3788. cal_retry++;
  3789. if (cal_retry == 10)
  3790. break;
  3791. }
  3792. }
  3793. }
  3794. if (k == 3) {
  3795. rx_x0[cal] = vdf_x[k-1];
  3796. rx_y0[cal] = vdf_y[k-1];
  3797. }
  3798. rtl_set_bbreg(hw, 0xce8, BIT(31), 0x1); /* TX VDF Enable */
  3799. }
  3800. else{
  3801. /* ====== RX mode TXK (RXK Step 1) ====== */
  3802. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  3803. /* 1. TX RF Setting */
  3804. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x80000);
  3805. rtl_set_rfreg(hw, path, 0x30, RFREG_OFFSET_MASK, 0x30000);
  3806. rtl_set_rfreg(hw, path, 0x31, RFREG_OFFSET_MASK, 0x00029);
  3807. rtl_set_rfreg(hw, path, 0x32, RFREG_OFFSET_MASK, 0xd7ffb);
  3808. rtl_set_rfreg(hw, path, 0x65, RFREG_OFFSET_MASK, temp_reg65);
  3809. rtl_set_rfreg(hw, path, 0x8f, RFREG_OFFSET_MASK, 0x8a001);
  3810. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x00000);
  3811. rtl_write_dword(rtlpriv, 0x90c, 0x00008000);
  3812. rtl_write_dword(rtlpriv, 0xb00, 0x03000100);
  3813. rtl_write_dword(rtlpriv, 0x984, 0x0046a910);/* [0]:AGC_en, [15]:idac_K_Mask */
  3814. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1); /* [31] = 1 --> Page C1 */
  3815. rtl_write_dword(rtlpriv, 0xc80, 0x18008c10);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3816. rtl_write_dword(rtlpriv, 0xc84, 0x38008c10);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3817. rtl_write_dword(rtlpriv, 0xc88, 0x821603e0);
  3818. /* ODM_Write4Byte(pDM_Odm, 0xc8c, 0x68163e96); */
  3819. rtl_write_dword(rtlpriv, 0xcb8, 0x00100000);/* cb8[20] \B1N SI/PI \A8ϥ\CE\C5v\A4\C1\B5\B9 iqk_dpk module */
  3820. cal_retry = 0;
  3821. while (1) {
  3822. /* one shot */
  3823. rtl_write_dword(rtlpriv, 0x980, 0xfa000000);
  3824. rtl_write_dword(rtlpriv, 0x980, 0xf8000000);
  3825. mdelay(10); /* Delay 10ms */
  3826. rtl_write_dword(rtlpriv, 0xcb8, 0x00000000);
  3827. delay_count = 0;
  3828. while (1) {
  3829. iqk_ready = rtl_get_bbreg(hw, 0xd00, BIT(10));
  3830. if ((~iqk_ready) || (delay_count > 20))
  3831. break;
  3832. else{
  3833. mdelay(1);
  3834. delay_count++;
  3835. }
  3836. }
  3837. if (delay_count < 20) { /* If 20ms No Result, then cal_retry++ */
  3838. /* ============TXIQK Check============== */
  3839. tx_fail = rtl_get_bbreg(hw, 0xd00, BIT(12));
  3840. if (~tx_fail) {
  3841. rtl_write_dword(rtlpriv, 0xcb8, 0x02000000);
  3842. tx_x0_rxk[cal] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3843. rtl_write_dword(rtlpriv, 0xcb8, 0x04000000);
  3844. tx_y0_rxk[cal] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3845. tx0iqkok = true;
  3846. break;
  3847. } else {
  3848. tx0iqkok = false;
  3849. cal_retry++;
  3850. if (cal_retry == 10)
  3851. break;
  3852. }
  3853. } else{
  3854. tx0iqkok = false;
  3855. cal_retry++;
  3856. if (cal_retry == 10)
  3857. break;
  3858. }
  3859. }
  3860. if (tx0iqkok == false) { /* If RX mode TXK fail, then take TXK Result */
  3861. tx_x0_rxk[cal] = tx_x0[cal];
  3862. tx_y0_rxk[cal] = tx_y0[cal];
  3863. tx0iqkok = true;
  3864. RT_TRACE(rtlpriv, COMP_IQK,
  3865. DBG_LOUD, "1");
  3866. }
  3867. /* ====== RX IQK ====== */
  3868. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  3869. /* 1. RX RF Setting */
  3870. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x80000);
  3871. rtl_set_rfreg(hw, path, 0x30, RFREG_OFFSET_MASK, 0x30000);
  3872. rtl_set_rfreg(hw, path, 0x31, RFREG_OFFSET_MASK, 0x0002f);
  3873. rtl_set_rfreg(hw, path, 0x32, RFREG_OFFSET_MASK, 0xfffbb);
  3874. rtl_set_rfreg(hw, path, 0x8f, RFREG_OFFSET_MASK, 0x88001);
  3875. rtl_set_rfreg(hw, path, 0x65, RFREG_OFFSET_MASK, 0x931d8);
  3876. rtl_set_rfreg(hw, path, 0xef, RFREG_OFFSET_MASK, 0x00000);
  3877. rtl_set_bbreg(hw, 0x978, 0x03FF8000, (tx_x0_rxk[cal])>>21&0x000007ff);
  3878. rtl_set_bbreg(hw, 0x978, 0x000007FF, (tx_y0_rxk[cal])>>21&0x000007ff);
  3879. rtl_set_bbreg(hw, 0x978, BIT(31), 0x1);
  3880. rtl_set_bbreg(hw, 0x97c, BIT(31), 0x0);
  3881. /* ODM_SetBBReg(pDM_Odm, 0xcb8, 0xF, 0xe); */
  3882. rtl_write_dword(rtlpriv, 0x90c, 0x00008000);
  3883. rtl_write_dword(rtlpriv, 0x984, 0x0046a911);
  3884. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1); /* [31] = 1 --> Page C1 */
  3885. rtl_write_dword(rtlpriv, 0xc80, 0x38008c10);/* TX_TONE_idx[9:0], TxK_Mask[29] TX_Tone = 16 */
  3886. rtl_write_dword(rtlpriv, 0xc84, 0x18008c10);/* RX_TONE_idx[9:0], RxK_Mask[29] */
  3887. rtl_write_dword(rtlpriv, 0xc88, 0x02140119);
  3888. rtl_write_dword(rtlpriv, 0xc8c, 0x28160d00); /*pDM_Odm->SupportInterface == 1*/
  3889. rtl_write_dword(rtlpriv, 0xcb8, 0x00100000);/* cb8[20] \B1N SI/PI \A8ϥ\CE\C5v\A4\C1\B5\B9 iqk_dpk module */
  3890. cal_retry = 0;
  3891. while (1) {
  3892. /* one shot */
  3893. rtl_write_dword(rtlpriv, 0x980, 0xfa000000);
  3894. rtl_write_dword(rtlpriv, 0x980, 0xf8000000);
  3895. mdelay(10); /* Delay 10ms */
  3896. rtl_write_dword(rtlpriv, 0xcb8, 0x00000000);
  3897. delay_count = 0;
  3898. while (1) {
  3899. iqk_ready = rtl_get_bbreg(hw, 0xd00, BIT(10));
  3900. if ((~iqk_ready) || (delay_count > 20))
  3901. break;
  3902. else{
  3903. mdelay(1);
  3904. delay_count++;
  3905. }
  3906. }
  3907. if (delay_count < 20) { /* If 20ms No Result, then cal_retry++ */
  3908. /* ============RXIQK Check============== */
  3909. rx_fail = rtl_get_bbreg(hw, 0xd00, BIT(11));
  3910. if (rx_fail == 0) {
  3911. rtl_write_dword(rtlpriv, 0xcb8, 0x06000000);
  3912. rx_x0[cal] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3913. rtl_write_dword(rtlpriv, 0xcb8, 0x08000000);
  3914. rx_y0[cal] = rtl_get_bbreg(hw, 0xd00, 0x07ff0000)<<21;
  3915. rx0iqkok = true;
  3916. break;
  3917. } else{
  3918. rtl_set_bbreg(hw, 0xc10, 0x000003ff, 0x200>>1);
  3919. rtl_set_bbreg(hw, 0xc10, 0x03ff0000, 0x0>>1);
  3920. rx0iqkok = false;
  3921. cal_retry++;
  3922. if (cal_retry == 10)
  3923. break;
  3924. }
  3925. } else{
  3926. rx0iqkok = false;
  3927. cal_retry++;
  3928. if (cal_retry == 10)
  3929. break;
  3930. }
  3931. }
  3932. }
  3933. if (tx0iqkok)
  3934. tx_average++;
  3935. if (rx0iqkok)
  3936. rx_average++;
  3937. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  3938. rtl_set_rfreg(hw, path, 0x65, RFREG_OFFSET_MASK, temp_reg65);
  3939. break;
  3940. default:
  3941. break;
  3942. }
  3943. cal++;
  3944. }
  3945. /* FillIQK Result */
  3946. switch (path) {
  3947. case RF90_PATH_A:
  3948. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3949. "========Path_A =======\n");
  3950. if (tx_average == 0)
  3951. break;
  3952. for (i = 0; i < tx_average; i++) {
  3953. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3954. "TX_X0_RXK[%d] = %x ;; TX_Y0_RXK[%d] = %x\n", i,
  3955. (tx_x0_rxk[i])>>21&0x000007ff, i,
  3956. (tx_y0_rxk[i])>>21&0x000007ff);
  3957. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3958. "TX_X0[%d] = %x ;; TX_Y0[%d] = %x\n", i,
  3959. (tx_x0[i])>>21&0x000007ff, i,
  3960. (tx_y0[i])>>21&0x000007ff);
  3961. }
  3962. for (i = 0; i < tx_average; i++) {
  3963. for (ii = i+1; ii < tx_average; ii++) {
  3964. dx = (tx_x0[i]>>21) - (tx_x0[ii]>>21);
  3965. if (dx < 3 && dx > -3) {
  3966. dy = (tx_y0[i]>>21) - (tx_y0[ii]>>21);
  3967. if (dy < 3 && dy > -3) {
  3968. tx_x = ((tx_x0[i]>>21) + (tx_x0[ii]>>21))/2;
  3969. tx_y = ((tx_y0[i]>>21) + (tx_y0[ii]>>21))/2;
  3970. tx_finish = 1;
  3971. break;
  3972. }
  3973. }
  3974. }
  3975. if (tx_finish == 1)
  3976. break;
  3977. }
  3978. if (tx_finish == 1)
  3979. _rtl8821ae_iqk_tx_fill_iqc(hw, path, tx_x, tx_y); /* ? */
  3980. else
  3981. _rtl8821ae_iqk_tx_fill_iqc(hw, path, 0x200, 0x0);
  3982. if (rx_average == 0)
  3983. break;
  3984. for (i = 0; i < rx_average; i++)
  3985. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  3986. "RX_X0[%d] = %x ;; RX_Y0[%d] = %x\n", i,
  3987. (rx_x0[i])>>21&0x000007ff, i,
  3988. (rx_y0[i])>>21&0x000007ff);
  3989. for (i = 0; i < rx_average; i++) {
  3990. for (ii = i+1; ii < rx_average; ii++) {
  3991. dx = (rx_x0[i]>>21) - (rx_x0[ii]>>21);
  3992. if (dx < 4 && dx > -4) {
  3993. dy = (rx_y0[i]>>21) - (rx_y0[ii]>>21);
  3994. if (dy < 4 && dy > -4) {
  3995. rx_x = ((rx_x0[i]>>21) + (rx_x0[ii]>>21))/2;
  3996. rx_y = ((rx_y0[i]>>21) + (rx_y0[ii]>>21))/2;
  3997. rx_finish = 1;
  3998. break;
  3999. }
  4000. }
  4001. }
  4002. if (rx_finish == 1)
  4003. break;
  4004. }
  4005. if (rx_finish == 1)
  4006. _rtl8821ae_iqk_rx_fill_iqc(hw, path, rx_x, rx_y);
  4007. else
  4008. _rtl8821ae_iqk_rx_fill_iqc(hw, path, 0x200, 0x0);
  4009. break;
  4010. default:
  4011. break;
  4012. }
  4013. }
  4014. static void _rtl8821ae_iqk_restore_rf(struct ieee80211_hw *hw,
  4015. enum radio_path path,
  4016. u32 *backup_rf_reg,
  4017. u32 *rf_backup, u32 rf_reg_num)
  4018. {
  4019. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4020. u32 i;
  4021. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  4022. for (i = 0; i < RF_REG_NUM; i++)
  4023. rtl_set_rfreg(hw, path, backup_rf_reg[i], RFREG_OFFSET_MASK,
  4024. rf_backup[i]);
  4025. switch (path) {
  4026. case RF90_PATH_A:
  4027. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  4028. "RestoreRF Path A Success!!!!\n");
  4029. break;
  4030. default:
  4031. break;
  4032. }
  4033. }
  4034. static void _rtl8821ae_iqk_restore_afe(struct ieee80211_hw *hw,
  4035. u32 *afe_backup, u32 *backup_afe_reg,
  4036. u32 afe_num)
  4037. {
  4038. u32 i;
  4039. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4040. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  4041. /* Reload AFE Parameters */
  4042. for (i = 0; i < afe_num; i++)
  4043. rtl_write_dword(rtlpriv, backup_afe_reg[i], afe_backup[i]);
  4044. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x1); /* [31] = 1 --> Page C1 */
  4045. rtl_write_dword(rtlpriv, 0xc80, 0x0);
  4046. rtl_write_dword(rtlpriv, 0xc84, 0x0);
  4047. rtl_write_dword(rtlpriv, 0xc88, 0x0);
  4048. rtl_write_dword(rtlpriv, 0xc8c, 0x3c000000);
  4049. rtl_write_dword(rtlpriv, 0xc90, 0x00000080);
  4050. rtl_write_dword(rtlpriv, 0xc94, 0x00000000);
  4051. rtl_write_dword(rtlpriv, 0xcc4, 0x20040000);
  4052. rtl_write_dword(rtlpriv, 0xcc8, 0x20000000);
  4053. rtl_write_dword(rtlpriv, 0xcb8, 0x0);
  4054. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD, "RestoreAFE Success!!!!\n");
  4055. }
  4056. static void _rtl8821ae_iqk_restore_macbb(struct ieee80211_hw *hw,
  4057. u32 *macbb_backup,
  4058. u32 *backup_macbb_reg,
  4059. u32 macbb_num)
  4060. {
  4061. u32 i;
  4062. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4063. rtl_set_bbreg(hw, 0x82c, BIT(31), 0x0); /* [31] = 0 --> Page C */
  4064. /* Reload MacBB Parameters */
  4065. for (i = 0; i < macbb_num; i++)
  4066. rtl_write_dword(rtlpriv, backup_macbb_reg[i], macbb_backup[i]);
  4067. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD, "RestoreMacBB Success!!!!\n");
  4068. }
  4069. #undef MACBB_REG_NUM
  4070. #undef AFE_REG_NUM
  4071. #undef RF_REG_NUM
  4072. #define MACBB_REG_NUM 11
  4073. #define AFE_REG_NUM 12
  4074. #define RF_REG_NUM 3
  4075. static void _rtl8821ae_phy_iq_calibrate(struct ieee80211_hw *hw)
  4076. {
  4077. u32 macbb_backup[MACBB_REG_NUM];
  4078. u32 afe_backup[AFE_REG_NUM];
  4079. u32 rfa_backup[RF_REG_NUM];
  4080. u32 rfb_backup[RF_REG_NUM];
  4081. u32 backup_macbb_reg[MACBB_REG_NUM] = {
  4082. 0xb00, 0x520, 0x550, 0x808, 0x90c, 0xc00, 0xc50,
  4083. 0xe00, 0xe50, 0x838, 0x82c
  4084. };
  4085. u32 backup_afe_reg[AFE_REG_NUM] = {
  4086. 0xc5c, 0xc60, 0xc64, 0xc68, 0xc6c, 0xc70, 0xc74,
  4087. 0xc78, 0xc7c, 0xc80, 0xc84, 0xcb8
  4088. };
  4089. u32 backup_rf_reg[RF_REG_NUM] = {0x65, 0x8f, 0x0};
  4090. _rtl8821ae_iqk_backup_macbb(hw, macbb_backup, backup_macbb_reg,
  4091. MACBB_REG_NUM);
  4092. _rtl8821ae_iqk_backup_afe(hw, afe_backup, backup_afe_reg, AFE_REG_NUM);
  4093. _rtl8821ae_iqk_backup_rf(hw, rfa_backup, rfb_backup, backup_rf_reg,
  4094. RF_REG_NUM);
  4095. _rtl8821ae_iqk_configure_mac(hw);
  4096. _rtl8821ae_iqk_tx(hw, RF90_PATH_A);
  4097. _rtl8821ae_iqk_restore_rf(hw, RF90_PATH_A, backup_rf_reg, rfa_backup,
  4098. RF_REG_NUM);
  4099. _rtl8821ae_iqk_restore_afe(hw, afe_backup, backup_afe_reg, AFE_REG_NUM);
  4100. _rtl8821ae_iqk_restore_macbb(hw, macbb_backup, backup_macbb_reg,
  4101. MACBB_REG_NUM);
  4102. }
  4103. static void _rtl8821ae_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool main)
  4104. {
  4105. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4106. /* struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw)); */
  4107. /* struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw)); */
  4108. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "\n");
  4109. if (main)
  4110. rtl_set_bbreg(hw, RA_RFE_PINMUX + 4, BIT(29) | BIT(28), 0x1);
  4111. else
  4112. rtl_set_bbreg(hw, RA_RFE_PINMUX + 4, BIT(29) | BIT(28), 0x2);
  4113. }
  4114. #undef IQK_ADDA_REG_NUM
  4115. #undef IQK_DELAY_TIME
  4116. void rtl8812ae_phy_iq_calibrate(struct ieee80211_hw *hw, bool b_recovery)
  4117. {
  4118. }
  4119. void rtl8812ae_do_iqk(struct ieee80211_hw *hw, u8 delta_thermal_index,
  4120. u8 thermal_value, u8 threshold)
  4121. {
  4122. struct rtl_dm *rtldm = rtl_dm(rtl_priv(hw));
  4123. rtldm->thermalvalue_iqk = thermal_value;
  4124. rtl8812ae_phy_iq_calibrate(hw, false);
  4125. }
  4126. void rtl8821ae_phy_iq_calibrate(struct ieee80211_hw *hw, bool b_recovery)
  4127. {
  4128. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4129. struct rtl_phy *rtlphy = &rtlpriv->phy;
  4130. if (!rtlphy->lck_inprogress) {
  4131. spin_lock(&rtlpriv->locks.iqk_lock);
  4132. rtlphy->lck_inprogress = true;
  4133. spin_unlock(&rtlpriv->locks.iqk_lock);
  4134. _rtl8821ae_phy_iq_calibrate(hw);
  4135. spin_lock(&rtlpriv->locks.iqk_lock);
  4136. rtlphy->lck_inprogress = false;
  4137. spin_unlock(&rtlpriv->locks.iqk_lock);
  4138. }
  4139. }
  4140. void rtl8821ae_reset_iqk_result(struct ieee80211_hw *hw)
  4141. {
  4142. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4143. struct rtl_phy *rtlphy = &rtlpriv->phy;
  4144. u8 i;
  4145. RT_TRACE(rtlpriv, COMP_IQK, DBG_LOUD,
  4146. "rtl8812ae_dm_reset_iqk_result:: settings regs %d default regs %d\n",
  4147. (int)(sizeof(rtlphy->iqk_matrix) /
  4148. sizeof(struct iqk_matrix_regs)),
  4149. IQK_MATRIX_SETTINGS_NUM);
  4150. for (i = 0; i < IQK_MATRIX_SETTINGS_NUM; i++) {
  4151. rtlphy->iqk_matrix[i].value[0][0] = 0x100;
  4152. rtlphy->iqk_matrix[i].value[0][2] = 0x100;
  4153. rtlphy->iqk_matrix[i].value[0][4] = 0x100;
  4154. rtlphy->iqk_matrix[i].value[0][6] = 0x100;
  4155. rtlphy->iqk_matrix[i].value[0][1] = 0x0;
  4156. rtlphy->iqk_matrix[i].value[0][3] = 0x0;
  4157. rtlphy->iqk_matrix[i].value[0][5] = 0x0;
  4158. rtlphy->iqk_matrix[i].value[0][7] = 0x0;
  4159. rtlphy->iqk_matrix[i].iqk_done = false;
  4160. }
  4161. }
  4162. void rtl8821ae_do_iqk(struct ieee80211_hw *hw, u8 delta_thermal_index,
  4163. u8 thermal_value, u8 threshold)
  4164. {
  4165. struct rtl_dm *rtldm = rtl_dm(rtl_priv(hw));
  4166. rtl8821ae_reset_iqk_result(hw);
  4167. rtldm->thermalvalue_iqk = thermal_value;
  4168. rtl8821ae_phy_iq_calibrate(hw, false);
  4169. }
  4170. void rtl8821ae_phy_lc_calibrate(struct ieee80211_hw *hw)
  4171. {
  4172. }
  4173. void rtl8821ae_phy_ap_calibrate(struct ieee80211_hw *hw, s8 delta)
  4174. {
  4175. }
  4176. void rtl8821ae_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool bmain)
  4177. {
  4178. _rtl8821ae_phy_set_rfpath_switch(hw, bmain);
  4179. }
  4180. bool rtl8821ae_phy_set_io_cmd(struct ieee80211_hw *hw, enum io_type iotype)
  4181. {
  4182. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4183. struct rtl_phy *rtlphy = &rtlpriv->phy;
  4184. bool postprocessing = false;
  4185. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  4186. "-->IO Cmd(%#x), set_io_inprogress(%d)\n",
  4187. iotype, rtlphy->set_io_inprogress);
  4188. do {
  4189. switch (iotype) {
  4190. case IO_CMD_RESUME_DM_BY_SCAN:
  4191. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  4192. "[IO CMD] Resume DM after scan.\n");
  4193. postprocessing = true;
  4194. break;
  4195. case IO_CMD_PAUSE_BAND0_DM_BY_SCAN:
  4196. case IO_CMD_PAUSE_BAND1_DM_BY_SCAN:
  4197. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  4198. "[IO CMD] Pause DM before scan.\n");
  4199. postprocessing = true;
  4200. break;
  4201. default:
  4202. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  4203. "switch case %#x not processed\n", iotype);
  4204. break;
  4205. }
  4206. } while (false);
  4207. if (postprocessing && !rtlphy->set_io_inprogress) {
  4208. rtlphy->set_io_inprogress = true;
  4209. rtlphy->current_io_type = iotype;
  4210. } else {
  4211. return false;
  4212. }
  4213. rtl8821ae_phy_set_io(hw);
  4214. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE, "IO Type(%#x)\n", iotype);
  4215. return true;
  4216. }
  4217. static void rtl8821ae_phy_set_io(struct ieee80211_hw *hw)
  4218. {
  4219. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4220. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  4221. struct rtl_phy *rtlphy = &rtlpriv->phy;
  4222. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  4223. "--->Cmd(%#x), set_io_inprogress(%d)\n",
  4224. rtlphy->current_io_type, rtlphy->set_io_inprogress);
  4225. switch (rtlphy->current_io_type) {
  4226. case IO_CMD_RESUME_DM_BY_SCAN:
  4227. if (rtlpriv->mac80211.opmode == NL80211_IFTYPE_ADHOC)
  4228. _rtl8821ae_resume_tx_beacon(hw);
  4229. rtl8821ae_dm_write_dig(hw, rtlphy->initgain_backup.xaagccore1);
  4230. rtl8821ae_dm_write_cck_cca_thres(hw,
  4231. rtlphy->initgain_backup.cca);
  4232. break;
  4233. case IO_CMD_PAUSE_BAND0_DM_BY_SCAN:
  4234. if (rtlpriv->mac80211.opmode == NL80211_IFTYPE_ADHOC)
  4235. _rtl8821ae_stop_tx_beacon(hw);
  4236. rtlphy->initgain_backup.xaagccore1 = dm_digtable->cur_igvalue;
  4237. rtl8821ae_dm_write_dig(hw, 0x17);
  4238. rtlphy->initgain_backup.cca = dm_digtable->cur_cck_cca_thres;
  4239. rtl8821ae_dm_write_cck_cca_thres(hw, 0x40);
  4240. break;
  4241. case IO_CMD_PAUSE_BAND1_DM_BY_SCAN:
  4242. break;
  4243. default:
  4244. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  4245. "switch case %#x not processed\n",
  4246. rtlphy->current_io_type);
  4247. break;
  4248. }
  4249. rtlphy->set_io_inprogress = false;
  4250. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  4251. "(%#x)\n", rtlphy->current_io_type);
  4252. }
  4253. static void rtl8821ae_phy_set_rf_on(struct ieee80211_hw *hw)
  4254. {
  4255. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4256. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  4257. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  4258. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  4259. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  4260. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  4261. }
  4262. static bool _rtl8821ae_phy_set_rf_power_state(struct ieee80211_hw *hw,
  4263. enum rf_pwrstate rfpwr_state)
  4264. {
  4265. struct rtl_priv *rtlpriv = rtl_priv(hw);
  4266. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  4267. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  4268. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  4269. bool bresult = true;
  4270. u8 i, queue_id;
  4271. struct rtl8192_tx_ring *ring = NULL;
  4272. switch (rfpwr_state) {
  4273. case ERFON:
  4274. if ((ppsc->rfpwr_state == ERFOFF) &&
  4275. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC)) {
  4276. bool rtstatus = false;
  4277. u32 initializecount = 0;
  4278. do {
  4279. initializecount++;
  4280. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  4281. "IPS Set eRf nic enable\n");
  4282. rtstatus = rtl_ps_enable_nic(hw);
  4283. } while (!rtstatus && (initializecount < 10));
  4284. RT_CLEAR_PS_LEVEL(ppsc,
  4285. RT_RF_OFF_LEVL_HALT_NIC);
  4286. } else {
  4287. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  4288. "Set ERFON sleeped:%d ms\n",
  4289. jiffies_to_msecs(jiffies -
  4290. ppsc->
  4291. last_sleep_jiffies));
  4292. ppsc->last_awake_jiffies = jiffies;
  4293. rtl8821ae_phy_set_rf_on(hw);
  4294. }
  4295. if (mac->link_state == MAC80211_LINKED) {
  4296. rtlpriv->cfg->ops->led_control(hw,
  4297. LED_CTL_LINK);
  4298. } else {
  4299. rtlpriv->cfg->ops->led_control(hw,
  4300. LED_CTL_NO_LINK);
  4301. }
  4302. break;
  4303. case ERFOFF:
  4304. for (queue_id = 0, i = 0;
  4305. queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
  4306. ring = &pcipriv->dev.tx_ring[queue_id];
  4307. if (queue_id == BEACON_QUEUE ||
  4308. skb_queue_len(&ring->queue) == 0) {
  4309. queue_id++;
  4310. continue;
  4311. } else {
  4312. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  4313. "eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
  4314. (i + 1), queue_id,
  4315. skb_queue_len(&ring->queue));
  4316. udelay(10);
  4317. i++;
  4318. }
  4319. if (i >= MAX_DOZE_WAITING_TIMES_9x) {
  4320. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  4321. "\n ERFSLEEP: %d times TcbBusyQueue[%d] = %d !\n",
  4322. MAX_DOZE_WAITING_TIMES_9x,
  4323. queue_id,
  4324. skb_queue_len(&ring->queue));
  4325. break;
  4326. }
  4327. }
  4328. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC) {
  4329. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  4330. "IPS Set eRf nic disable\n");
  4331. rtl_ps_disable_nic(hw);
  4332. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  4333. } else {
  4334. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS) {
  4335. rtlpriv->cfg->ops->led_control(hw,
  4336. LED_CTL_NO_LINK);
  4337. } else {
  4338. rtlpriv->cfg->ops->led_control(hw,
  4339. LED_CTL_POWER_OFF);
  4340. }
  4341. }
  4342. break;
  4343. default:
  4344. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  4345. "switch case %#x not processed\n", rfpwr_state);
  4346. bresult = false;
  4347. break;
  4348. }
  4349. if (bresult)
  4350. ppsc->rfpwr_state = rfpwr_state;
  4351. return bresult;
  4352. }
  4353. bool rtl8821ae_phy_set_rf_power_state(struct ieee80211_hw *hw,
  4354. enum rf_pwrstate rfpwr_state)
  4355. {
  4356. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  4357. bool bresult = false;
  4358. if (rfpwr_state == ppsc->rfpwr_state)
  4359. return bresult;
  4360. bresult = _rtl8821ae_phy_set_rf_power_state(hw, rfpwr_state);
  4361. return bresult;
  4362. }