phy.c 76 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2014 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "../pci.h"
  27. #include "../ps.h"
  28. #include "reg.h"
  29. #include "def.h"
  30. #include "phy.h"
  31. #include "../rtl8723com/phy_common.h"
  32. #include "rf.h"
  33. #include "dm.h"
  34. #include "../rtl8723com/dm_common.h"
  35. #include "table.h"
  36. #include "trx.h"
  37. static bool _rtl8723be_phy_bb8723b_config_parafile(struct ieee80211_hw *hw);
  38. static bool _rtl8723be_phy_config_mac_with_headerfile(struct ieee80211_hw *hw);
  39. static bool _rtl8723be_phy_config_bb_with_headerfile(struct ieee80211_hw *hw,
  40. u8 configtype);
  41. static bool _rtl8723be_phy_config_bb_with_pgheaderfile(struct ieee80211_hw *hw,
  42. u8 configtype);
  43. static bool _rtl8723be_phy_sw_chnl_step_by_step(struct ieee80211_hw *hw,
  44. u8 channel, u8 *stage,
  45. u8 *step, u32 *delay);
  46. static void rtl8723be_phy_set_rf_on(struct ieee80211_hw *hw);
  47. static void rtl8723be_phy_set_io(struct ieee80211_hw *hw);
  48. u32 rtl8723be_phy_query_rf_reg(struct ieee80211_hw *hw, enum radio_path rfpath,
  49. u32 regaddr, u32 bitmask)
  50. {
  51. struct rtl_priv *rtlpriv = rtl_priv(hw);
  52. u32 original_value, readback_value, bitshift;
  53. unsigned long flags;
  54. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  55. "regaddr(%#x), rfpath(%#x), bitmask(%#x)\n",
  56. regaddr, rfpath, bitmask);
  57. spin_lock_irqsave(&rtlpriv->locks.rf_lock, flags);
  58. original_value = rtl8723_phy_rf_serial_read(hw, rfpath, regaddr);
  59. bitshift = rtl8723_phy_calculate_bit_shift(bitmask);
  60. readback_value = (original_value & bitmask) >> bitshift;
  61. spin_unlock_irqrestore(&rtlpriv->locks.rf_lock, flags);
  62. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  63. "regaddr(%#x), rfpath(%#x), bitmask(%#x), original_value(%#x)\n",
  64. regaddr, rfpath, bitmask, original_value);
  65. return readback_value;
  66. }
  67. void rtl8723be_phy_set_rf_reg(struct ieee80211_hw *hw, enum radio_path path,
  68. u32 regaddr, u32 bitmask, u32 data)
  69. {
  70. struct rtl_priv *rtlpriv = rtl_priv(hw);
  71. u32 original_value, bitshift;
  72. unsigned long flags;
  73. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  74. "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
  75. regaddr, bitmask, data, path);
  76. spin_lock_irqsave(&rtlpriv->locks.rf_lock, flags);
  77. if (bitmask != RFREG_OFFSET_MASK) {
  78. original_value = rtl8723_phy_rf_serial_read(hw, path,
  79. regaddr);
  80. bitshift = rtl8723_phy_calculate_bit_shift(bitmask);
  81. data = ((original_value & (~bitmask)) |
  82. (data << bitshift));
  83. }
  84. rtl8723_phy_rf_serial_write(hw, path, regaddr, data);
  85. spin_unlock_irqrestore(&rtlpriv->locks.rf_lock, flags);
  86. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  87. "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
  88. regaddr, bitmask, data, path);
  89. }
  90. bool rtl8723be_phy_mac_config(struct ieee80211_hw *hw)
  91. {
  92. struct rtl_priv *rtlpriv = rtl_priv(hw);
  93. bool rtstatus = _rtl8723be_phy_config_mac_with_headerfile(hw);
  94. rtl_write_byte(rtlpriv, 0x04CA, 0x0B);
  95. return rtstatus;
  96. }
  97. bool rtl8723be_phy_bb_config(struct ieee80211_hw *hw)
  98. {
  99. bool rtstatus = true;
  100. struct rtl_priv *rtlpriv = rtl_priv(hw);
  101. u16 regval;
  102. u8 b_reg_hwparafile = 1;
  103. u32 tmp;
  104. u8 crystalcap = rtlpriv->efuse.crystalcap;
  105. rtl8723_phy_init_bb_rf_reg_def(hw);
  106. regval = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
  107. rtl_write_word(rtlpriv, REG_SYS_FUNC_EN,
  108. regval | BIT(13) | BIT(0) | BIT(1));
  109. rtl_write_byte(rtlpriv, REG_RF_CTRL, RF_EN | RF_RSTB | RF_SDMRSTB);
  110. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN,
  111. FEN_PPLL | FEN_PCIEA | FEN_DIO_PCIE |
  112. FEN_BB_GLB_RSTN | FEN_BBRSTB);
  113. tmp = rtl_read_dword(rtlpriv, 0x4c);
  114. rtl_write_dword(rtlpriv, 0x4c, tmp | BIT(23));
  115. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL + 1, 0x80);
  116. if (b_reg_hwparafile == 1)
  117. rtstatus = _rtl8723be_phy_bb8723b_config_parafile(hw);
  118. crystalcap = crystalcap & 0x3F;
  119. rtl_set_bbreg(hw, REG_MAC_PHY_CTRL, 0xFFF000,
  120. (crystalcap | crystalcap << 6));
  121. return rtstatus;
  122. }
  123. bool rtl8723be_phy_rf_config(struct ieee80211_hw *hw)
  124. {
  125. return rtl8723be_phy_rf6052_config(hw);
  126. }
  127. static bool _rtl8723be_check_condition(struct ieee80211_hw *hw,
  128. const u32 condition)
  129. {
  130. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  131. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  132. u32 _board = rtlefuse->board_type; /*need efuse define*/
  133. u32 _interface = rtlhal->interface;
  134. u32 _platform = 0x08;/*SupportPlatform */
  135. u32 cond = condition;
  136. if (condition == 0xCDCDCDCD)
  137. return true;
  138. cond = condition & 0xFF;
  139. if ((_board & cond) == 0 && cond != 0x1F)
  140. return false;
  141. cond = condition & 0xFF00;
  142. cond = cond >> 8;
  143. if ((_interface & cond) == 0 && cond != 0x07)
  144. return false;
  145. cond = condition & 0xFF0000;
  146. cond = cond >> 16;
  147. if ((_platform & cond) == 0 && cond != 0x0F)
  148. return false;
  149. return true;
  150. }
  151. static void _rtl8723be_config_rf_reg(struct ieee80211_hw *hw, u32 addr,
  152. u32 data, enum radio_path rfpath,
  153. u32 regaddr)
  154. {
  155. if (addr == 0xfe || addr == 0xffe) {
  156. /* In order not to disturb BT music
  157. * when wifi init.(1ant NIC only)
  158. */
  159. mdelay(50);
  160. } else {
  161. rtl_set_rfreg(hw, rfpath, regaddr, RFREG_OFFSET_MASK, data);
  162. udelay(1);
  163. }
  164. }
  165. static void _rtl8723be_config_rf_radio_a(struct ieee80211_hw *hw,
  166. u32 addr, u32 data)
  167. {
  168. u32 content = 0x1000; /*RF Content: radio_a_txt*/
  169. u32 maskforphyset = (u32)(content & 0xE000);
  170. _rtl8723be_config_rf_reg(hw, addr, data, RF90_PATH_A,
  171. addr | maskforphyset);
  172. }
  173. static void _rtl8723be_phy_init_tx_power_by_rate(struct ieee80211_hw *hw)
  174. {
  175. struct rtl_priv *rtlpriv = rtl_priv(hw);
  176. struct rtl_phy *rtlphy = &rtlpriv->phy;
  177. u8 band, path, txnum, section;
  178. for (band = BAND_ON_2_4G; band <= BAND_ON_5G; ++band)
  179. for (path = 0; path < TX_PWR_BY_RATE_NUM_RF; ++path)
  180. for (txnum = 0; txnum < TX_PWR_BY_RATE_NUM_RF; ++txnum)
  181. for (section = 0;
  182. section < TX_PWR_BY_RATE_NUM_SECTION;
  183. ++section)
  184. rtlphy->tx_power_by_rate_offset
  185. [band][path][txnum][section] = 0;
  186. }
  187. static void _rtl8723be_config_bb_reg(struct ieee80211_hw *hw,
  188. u32 addr, u32 data)
  189. {
  190. if (addr == 0xfe) {
  191. mdelay(50);
  192. } else if (addr == 0xfd) {
  193. mdelay(5);
  194. } else if (addr == 0xfc) {
  195. mdelay(1);
  196. } else if (addr == 0xfb) {
  197. udelay(50);
  198. } else if (addr == 0xfa) {
  199. udelay(5);
  200. } else if (addr == 0xf9) {
  201. udelay(1);
  202. } else {
  203. rtl_set_bbreg(hw, addr, MASKDWORD, data);
  204. udelay(1);
  205. }
  206. }
  207. static void _rtl8723be_phy_set_txpower_by_rate_base(struct ieee80211_hw *hw,
  208. u8 band,
  209. u8 path, u8 rate_section,
  210. u8 txnum, u8 value)
  211. {
  212. struct rtl_priv *rtlpriv = rtl_priv(hw);
  213. struct rtl_phy *rtlphy = &rtlpriv->phy;
  214. if (path > RF90_PATH_D) {
  215. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  216. "Invalid Rf Path %d in phy_SetTxPowerByRatBase()\n",
  217. path);
  218. return;
  219. }
  220. if (band == BAND_ON_2_4G) {
  221. switch (rate_section) {
  222. case CCK:
  223. rtlphy->txpwr_by_rate_base_24g[path][txnum][0] = value;
  224. break;
  225. case OFDM:
  226. rtlphy->txpwr_by_rate_base_24g[path][txnum][1] = value;
  227. break;
  228. case HT_MCS0_MCS7:
  229. rtlphy->txpwr_by_rate_base_24g[path][txnum][2] = value;
  230. break;
  231. case HT_MCS8_MCS15:
  232. rtlphy->txpwr_by_rate_base_24g[path][txnum][3] = value;
  233. break;
  234. default:
  235. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  236. "Invalid RateSection %d in Band 2.4G, Rf Path %d, %dTx in PHY_SetTxPowerByRateBase()\n",
  237. rate_section, path, txnum);
  238. break;
  239. };
  240. } else {
  241. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  242. "Invalid Band %d in PHY_SetTxPowerByRateBase()\n",
  243. band);
  244. }
  245. }
  246. static u8 _rtl8723be_phy_get_txpower_by_rate_base(struct ieee80211_hw *hw,
  247. u8 band, u8 path, u8 txnum,
  248. u8 rate_section)
  249. {
  250. struct rtl_priv *rtlpriv = rtl_priv(hw);
  251. struct rtl_phy *rtlphy = &rtlpriv->phy;
  252. u8 value = 0;
  253. if (path > RF90_PATH_D) {
  254. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  255. "Invalid Rf Path %d in PHY_GetTxPowerByRateBase()\n",
  256. path);
  257. return 0;
  258. }
  259. if (band == BAND_ON_2_4G) {
  260. switch (rate_section) {
  261. case CCK:
  262. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][0];
  263. break;
  264. case OFDM:
  265. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][1];
  266. break;
  267. case HT_MCS0_MCS7:
  268. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][2];
  269. break;
  270. case HT_MCS8_MCS15:
  271. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][3];
  272. break;
  273. default:
  274. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  275. "Invalid RateSection %d in Band 2.4G, Rf Path %d, %dTx in PHY_GetTxPowerByRateBase()\n",
  276. rate_section, path, txnum);
  277. break;
  278. };
  279. } else {
  280. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  281. "Invalid Band %d in PHY_GetTxPowerByRateBase()\n",
  282. band);
  283. }
  284. return value;
  285. }
  286. static void _rtl8723be_phy_store_txpower_by_rate_base(struct ieee80211_hw *hw)
  287. {
  288. struct rtl_priv *rtlpriv = rtl_priv(hw);
  289. struct rtl_phy *rtlphy = &rtlpriv->phy;
  290. u16 rawvalue = 0;
  291. u8 base = 0, path = 0;
  292. for (path = RF90_PATH_A; path <= RF90_PATH_B; ++path) {
  293. if (path == RF90_PATH_A) {
  294. rawvalue = (u16)(rtlphy->tx_power_by_rate_offset
  295. [BAND_ON_2_4G][path][RF_1TX][3] >> 24) & 0xFF;
  296. base = (rawvalue >> 4) * 10 + (rawvalue & 0xF);
  297. _rtl8723be_phy_set_txpower_by_rate_base(hw,
  298. BAND_ON_2_4G, path, CCK, RF_1TX, base);
  299. } else if (path == RF90_PATH_B) {
  300. rawvalue = (u16)(rtlphy->tx_power_by_rate_offset
  301. [BAND_ON_2_4G][path][RF_1TX][3] >> 0) & 0xFF;
  302. base = (rawvalue >> 4) * 10 + (rawvalue & 0xF);
  303. _rtl8723be_phy_set_txpower_by_rate_base(hw,
  304. BAND_ON_2_4G,
  305. path, CCK,
  306. RF_1TX, base);
  307. }
  308. rawvalue = (u16)(rtlphy->tx_power_by_rate_offset
  309. [BAND_ON_2_4G][path][RF_1TX][1] >> 24) & 0xFF;
  310. base = (rawvalue >> 4) * 10 + (rawvalue & 0xF);
  311. _rtl8723be_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G,
  312. path, OFDM, RF_1TX,
  313. base);
  314. rawvalue = (u16)(rtlphy->tx_power_by_rate_offset
  315. [BAND_ON_2_4G][path][RF_1TX][5] >> 24) & 0xFF;
  316. base = (rawvalue >> 4) * 10 + (rawvalue & 0xF);
  317. _rtl8723be_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G,
  318. path, HT_MCS0_MCS7,
  319. RF_1TX, base);
  320. rawvalue = (u16)(rtlphy->tx_power_by_rate_offset
  321. [BAND_ON_2_4G][path][RF_2TX][7] >> 24) & 0xFF;
  322. base = (rawvalue >> 4) * 10 + (rawvalue & 0xF);
  323. _rtl8723be_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G,
  324. path, HT_MCS8_MCS15,
  325. RF_2TX, base);
  326. }
  327. }
  328. static void _phy_convert_txpower_dbm_to_relative_value(u32 *data, u8 start,
  329. u8 end, u8 base_val)
  330. {
  331. s8 i = 0;
  332. u8 temp_value = 0;
  333. u32 temp_data = 0;
  334. for (i = 3; i >= 0; --i) {
  335. if (i >= start && i <= end) {
  336. /* Get the exact value */
  337. temp_value = (u8)(*data >> (i * 8)) & 0xF;
  338. temp_value += ((u8)((*data >> (i*8 + 4)) & 0xF)) * 10;
  339. /* Change the value to a relative value */
  340. temp_value = (temp_value > base_val) ?
  341. temp_value - base_val :
  342. base_val - temp_value;
  343. } else {
  344. temp_value = (u8)(*data >> (i * 8)) & 0xFF;
  345. }
  346. temp_data <<= 8;
  347. temp_data |= temp_value;
  348. }
  349. *data = temp_data;
  350. }
  351. static void _rtl8723be_phy_convert_txpower_dbm_to_relative_value(
  352. struct ieee80211_hw *hw)
  353. {
  354. struct rtl_priv *rtlpriv = rtl_priv(hw);
  355. struct rtl_phy *rtlphy = &rtlpriv->phy;
  356. u8 base = 0, rfpath = RF90_PATH_A;
  357. base = _rtl8723be_phy_get_txpower_by_rate_base(hw,
  358. BAND_ON_2_4G, rfpath, RF_1TX, CCK);
  359. _phy_convert_txpower_dbm_to_relative_value(
  360. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfpath][RF_1TX][2],
  361. 1, 1, base);
  362. _phy_convert_txpower_dbm_to_relative_value(
  363. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfpath][RF_1TX][3],
  364. 1, 3, base);
  365. base = _rtl8723be_phy_get_txpower_by_rate_base(hw, BAND_ON_2_4G, rfpath,
  366. RF_1TX, OFDM);
  367. _phy_convert_txpower_dbm_to_relative_value(
  368. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfpath][RF_1TX][0],
  369. 0, 3, base);
  370. _phy_convert_txpower_dbm_to_relative_value(
  371. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfpath][RF_1TX][1],
  372. 0, 3, base);
  373. base = _rtl8723be_phy_get_txpower_by_rate_base(hw, BAND_ON_2_4G,
  374. rfpath, RF_1TX, HT_MCS0_MCS7);
  375. _phy_convert_txpower_dbm_to_relative_value(
  376. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfpath][RF_1TX][4],
  377. 0, 3, base);
  378. _phy_convert_txpower_dbm_to_relative_value(
  379. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfpath][RF_1TX][5],
  380. 0, 3, base);
  381. base = _rtl8723be_phy_get_txpower_by_rate_base(hw, BAND_ON_2_4G,
  382. rfpath, RF_2TX,
  383. HT_MCS8_MCS15);
  384. _phy_convert_txpower_dbm_to_relative_value(
  385. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfpath][RF_2TX][6],
  386. 0, 3, base);
  387. _phy_convert_txpower_dbm_to_relative_value(
  388. &rtlphy->tx_power_by_rate_offset[BAND_ON_2_4G][rfpath][RF_2TX][7],
  389. 0, 3, base);
  390. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  391. "<===_rtl8723be_phy_convert_txpower_dbm_to_relative_value()\n");
  392. }
  393. static void phy_txpower_by_rate_config(struct ieee80211_hw *hw)
  394. {
  395. _rtl8723be_phy_store_txpower_by_rate_base(hw);
  396. _rtl8723be_phy_convert_txpower_dbm_to_relative_value(hw);
  397. }
  398. static bool _rtl8723be_phy_bb8723b_config_parafile(struct ieee80211_hw *hw)
  399. {
  400. struct rtl_priv *rtlpriv = rtl_priv(hw);
  401. struct rtl_phy *rtlphy = &rtlpriv->phy;
  402. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  403. bool rtstatus;
  404. rtstatus = _rtl8723be_phy_config_bb_with_headerfile(hw,
  405. BASEBAND_CONFIG_PHY_REG);
  406. if (!rtstatus) {
  407. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Write BB Reg Fail!!\n");
  408. return false;
  409. }
  410. _rtl8723be_phy_init_tx_power_by_rate(hw);
  411. if (!rtlefuse->autoload_failflag) {
  412. rtlphy->pwrgroup_cnt = 0;
  413. rtstatus = _rtl8723be_phy_config_bb_with_pgheaderfile(hw,
  414. BASEBAND_CONFIG_PHY_REG);
  415. }
  416. phy_txpower_by_rate_config(hw);
  417. if (!rtstatus) {
  418. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "BB_PG Reg Fail!!\n");
  419. return false;
  420. }
  421. rtstatus = _rtl8723be_phy_config_bb_with_headerfile(hw,
  422. BASEBAND_CONFIG_AGC_TAB);
  423. if (!rtstatus) {
  424. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "AGC Table Fail\n");
  425. return false;
  426. }
  427. rtlphy->cck_high_power = (bool)(rtl_get_bbreg(hw,
  428. RFPGA0_XA_HSSIPARAMETER2,
  429. 0x200));
  430. return true;
  431. }
  432. static bool _rtl8723be_phy_config_mac_with_headerfile(struct ieee80211_hw *hw)
  433. {
  434. struct rtl_priv *rtlpriv = rtl_priv(hw);
  435. u32 i;
  436. u32 arraylength;
  437. u32 *ptrarray;
  438. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Read rtl8723beMACPHY_Array\n");
  439. arraylength = RTL8723BEMAC_1T_ARRAYLEN;
  440. ptrarray = RTL8723BEMAC_1T_ARRAY;
  441. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  442. "Img:RTL8723bEMAC_1T_ARRAY LEN %d\n", arraylength);
  443. for (i = 0; i < arraylength; i = i + 2)
  444. rtl_write_byte(rtlpriv, ptrarray[i], (u8)ptrarray[i + 1]);
  445. return true;
  446. }
  447. static bool _rtl8723be_phy_config_bb_with_headerfile(struct ieee80211_hw *hw,
  448. u8 configtype)
  449. {
  450. #define READ_NEXT_PAIR(v1, v2, i) \
  451. do { \
  452. i += 2; \
  453. v1 = array_table[i];\
  454. v2 = array_table[i+1]; \
  455. } while (0)
  456. int i;
  457. u32 *array_table;
  458. u16 arraylen;
  459. struct rtl_priv *rtlpriv = rtl_priv(hw);
  460. u32 v1 = 0, v2 = 0;
  461. if (configtype == BASEBAND_CONFIG_PHY_REG) {
  462. arraylen = RTL8723BEPHY_REG_1TARRAYLEN;
  463. array_table = RTL8723BEPHY_REG_1TARRAY;
  464. for (i = 0; i < arraylen; i = i + 2) {
  465. v1 = array_table[i];
  466. v2 = array_table[i+1];
  467. if (v1 < 0xcdcdcdcd) {
  468. _rtl8723be_config_bb_reg(hw, v1, v2);
  469. } else {/*This line is the start line of branch.*/
  470. /* to protect READ_NEXT_PAIR not overrun */
  471. if (i >= arraylen - 2)
  472. break;
  473. if (!_rtl8723be_check_condition(hw,
  474. array_table[i])) {
  475. /*Discard the following
  476. *(offset, data) pairs
  477. */
  478. READ_NEXT_PAIR(v1, v2, i);
  479. while (v2 != 0xDEAD &&
  480. v2 != 0xCDEF &&
  481. v2 != 0xCDCD &&
  482. i < arraylen - 2) {
  483. READ_NEXT_PAIR(v1, v2, i);
  484. }
  485. i -= 2; /* prevent from for-loop += 2*/
  486. /*Configure matched pairs and
  487. *skip to end of if-else.
  488. */
  489. } else {
  490. READ_NEXT_PAIR(v1, v2, i);
  491. while (v2 != 0xDEAD &&
  492. v2 != 0xCDEF &&
  493. v2 != 0xCDCD &&
  494. i < arraylen - 2) {
  495. _rtl8723be_config_bb_reg(hw,
  496. v1, v2);
  497. READ_NEXT_PAIR(v1, v2, i);
  498. }
  499. while (v2 != 0xDEAD && i < arraylen - 2)
  500. READ_NEXT_PAIR(v1, v2, i);
  501. }
  502. }
  503. }
  504. } else if (configtype == BASEBAND_CONFIG_AGC_TAB) {
  505. arraylen = RTL8723BEAGCTAB_1TARRAYLEN;
  506. array_table = RTL8723BEAGCTAB_1TARRAY;
  507. for (i = 0; i < arraylen; i = i + 2) {
  508. v1 = array_table[i];
  509. v2 = array_table[i+1];
  510. if (v1 < 0xCDCDCDCD) {
  511. rtl_set_bbreg(hw, array_table[i],
  512. MASKDWORD,
  513. array_table[i + 1]);
  514. udelay(1);
  515. continue;
  516. } else {/*This line is the start line of branch.*/
  517. /* to protect READ_NEXT_PAIR not overrun */
  518. if (i >= arraylen - 2)
  519. break;
  520. if (!_rtl8723be_check_condition(hw,
  521. array_table[i])) {
  522. /*Discard the following
  523. *(offset, data) pairs
  524. */
  525. READ_NEXT_PAIR(v1, v2, i);
  526. while (v2 != 0xDEAD &&
  527. v2 != 0xCDEF &&
  528. v2 != 0xCDCD &&
  529. i < arraylen - 2) {
  530. READ_NEXT_PAIR(v1, v2, i);
  531. }
  532. i -= 2; /* prevent from for-loop += 2*/
  533. /*Configure matched pairs and
  534. *skip to end of if-else.
  535. */
  536. } else {
  537. READ_NEXT_PAIR(v1, v2, i);
  538. while (v2 != 0xDEAD &&
  539. v2 != 0xCDEF &&
  540. v2 != 0xCDCD &&
  541. i < arraylen - 2) {
  542. rtl_set_bbreg(hw, array_table[i],
  543. MASKDWORD,
  544. array_table[i + 1]);
  545. udelay(1);
  546. READ_NEXT_PAIR(v1, v2, i);
  547. }
  548. while (v2 != 0xDEAD && i < arraylen - 2)
  549. READ_NEXT_PAIR(v1, v2, i);
  550. }
  551. }
  552. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  553. "The agctab_array_table[0] is %x Rtl818EEPHY_REGArray[1] is %x\n",
  554. array_table[i], array_table[i + 1]);
  555. }
  556. }
  557. return true;
  558. }
  559. static u8 _rtl8723be_get_rate_section_index(u32 regaddr)
  560. {
  561. u8 index = 0;
  562. switch (regaddr) {
  563. case RTXAGC_A_RATE18_06:
  564. index = 0;
  565. break;
  566. case RTXAGC_A_RATE54_24:
  567. index = 1;
  568. break;
  569. case RTXAGC_A_CCK1_MCS32:
  570. index = 2;
  571. break;
  572. case RTXAGC_B_CCK11_A_CCK2_11:
  573. index = 3;
  574. break;
  575. case RTXAGC_A_MCS03_MCS00:
  576. index = 4;
  577. break;
  578. case RTXAGC_A_MCS07_MCS04:
  579. index = 5;
  580. break;
  581. case RTXAGC_A_MCS11_MCS08:
  582. index = 6;
  583. break;
  584. case RTXAGC_A_MCS15_MCS12:
  585. index = 7;
  586. break;
  587. case RTXAGC_B_RATE18_06:
  588. index = 0;
  589. break;
  590. case RTXAGC_B_RATE54_24:
  591. index = 1;
  592. break;
  593. case RTXAGC_B_CCK1_55_MCS32:
  594. index = 2;
  595. break;
  596. case RTXAGC_B_MCS03_MCS00:
  597. index = 4;
  598. break;
  599. case RTXAGC_B_MCS07_MCS04:
  600. index = 5;
  601. break;
  602. case RTXAGC_B_MCS11_MCS08:
  603. index = 6;
  604. break;
  605. case RTXAGC_B_MCS15_MCS12:
  606. index = 7;
  607. break;
  608. default:
  609. regaddr &= 0xFFF;
  610. if (regaddr >= 0xC20 && regaddr <= 0xC4C)
  611. index = (u8)((regaddr - 0xC20) / 4);
  612. else if (regaddr >= 0xE20 && regaddr <= 0xE4C)
  613. index = (u8)((regaddr - 0xE20) / 4);
  614. break;
  615. };
  616. return index;
  617. }
  618. static void _rtl8723be_store_tx_power_by_rate(struct ieee80211_hw *hw,
  619. u32 band, u32 rfpath,
  620. u32 txnum, u32 regaddr,
  621. u32 bitmask, u32 data)
  622. {
  623. struct rtl_priv *rtlpriv = rtl_priv(hw);
  624. struct rtl_phy *rtlphy = &rtlpriv->phy;
  625. u8 rate_section = _rtl8723be_get_rate_section_index(regaddr);
  626. if (band != BAND_ON_2_4G && band != BAND_ON_5G) {
  627. RT_TRACE(rtlpriv, FPHY, PHY_TXPWR, "Invalid Band %d\n", band);
  628. return;
  629. }
  630. if (rfpath > MAX_RF_PATH - 1) {
  631. RT_TRACE(rtlpriv, FPHY, PHY_TXPWR,
  632. "Invalid RfPath %d\n", rfpath);
  633. return;
  634. }
  635. if (txnum > MAX_RF_PATH - 1) {
  636. RT_TRACE(rtlpriv, FPHY, PHY_TXPWR, "Invalid TxNum %d\n", txnum);
  637. return;
  638. }
  639. rtlphy->tx_power_by_rate_offset[band][rfpath][txnum][rate_section] =
  640. data;
  641. }
  642. static bool _rtl8723be_phy_config_bb_with_pgheaderfile(struct ieee80211_hw *hw,
  643. u8 configtype)
  644. {
  645. struct rtl_priv *rtlpriv = rtl_priv(hw);
  646. int i;
  647. u32 *phy_regarray_table_pg;
  648. u16 phy_regarray_pg_len;
  649. u32 v1 = 0, v2 = 0, v3 = 0, v4 = 0, v5 = 0, v6 = 0;
  650. phy_regarray_pg_len = RTL8723BEPHY_REG_ARRAY_PGLEN;
  651. phy_regarray_table_pg = RTL8723BEPHY_REG_ARRAY_PG;
  652. if (configtype == BASEBAND_CONFIG_PHY_REG) {
  653. for (i = 0; i < phy_regarray_pg_len; i = i + 6) {
  654. v1 = phy_regarray_table_pg[i];
  655. v2 = phy_regarray_table_pg[i+1];
  656. v3 = phy_regarray_table_pg[i+2];
  657. v4 = phy_regarray_table_pg[i+3];
  658. v5 = phy_regarray_table_pg[i+4];
  659. v6 = phy_regarray_table_pg[i+5];
  660. if (v1 < 0xcdcdcdcd) {
  661. if (phy_regarray_table_pg[i] == 0xfe ||
  662. phy_regarray_table_pg[i] == 0xffe)
  663. mdelay(50);
  664. else
  665. _rtl8723be_store_tx_power_by_rate(hw,
  666. v1, v2, v3, v4, v5, v6);
  667. continue;
  668. }
  669. }
  670. } else {
  671. RT_TRACE(rtlpriv, COMP_SEND, DBG_TRACE,
  672. "configtype != BaseBand_Config_PHY_REG\n");
  673. }
  674. return true;
  675. }
  676. bool rtl8723be_phy_config_rf_with_headerfile(struct ieee80211_hw *hw,
  677. enum radio_path rfpath)
  678. {
  679. #define READ_NEXT_RF_PAIR(v1, v2, i) \
  680. do { \
  681. i += 2; \
  682. v1 = radioa_array_table[i]; \
  683. v2 = radioa_array_table[i+1]; \
  684. } while (0)
  685. int i;
  686. bool rtstatus = true;
  687. u32 *radioa_array_table;
  688. u16 radioa_arraylen;
  689. struct rtl_priv *rtlpriv = rtl_priv(hw);
  690. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  691. u32 v1 = 0, v2 = 0;
  692. radioa_arraylen = RTL8723BE_RADIOA_1TARRAYLEN;
  693. radioa_array_table = RTL8723BE_RADIOA_1TARRAY;
  694. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  695. "Radio_A:RTL8723BE_RADIOA_1TARRAY %d\n", radioa_arraylen);
  696. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Radio No %x\n", rfpath);
  697. rtstatus = true;
  698. switch (rfpath) {
  699. case RF90_PATH_A:
  700. for (i = 0; i < radioa_arraylen; i = i + 2) {
  701. v1 = radioa_array_table[i];
  702. v2 = radioa_array_table[i+1];
  703. if (v1 < 0xcdcdcdcd) {
  704. _rtl8723be_config_rf_radio_a(hw, v1, v2);
  705. } else {/*This line is the start line of branch.*/
  706. /* to protect READ_NEXT_PAIR not overrun */
  707. if (i >= radioa_arraylen - 2)
  708. break;
  709. if (!_rtl8723be_check_condition(hw,
  710. radioa_array_table[i])) {
  711. /*Discard the following
  712. *(offset, data) pairs
  713. */
  714. READ_NEXT_RF_PAIR(v1, v2, i);
  715. while (v2 != 0xDEAD &&
  716. v2 != 0xCDEF &&
  717. v2 != 0xCDCD &&
  718. i < radioa_arraylen - 2) {
  719. READ_NEXT_RF_PAIR(v1, v2, i);
  720. }
  721. i -= 2; /* prevent from for-loop += 2*/
  722. } else {
  723. /*Configure matched pairs
  724. *and skip to end of if-else.
  725. */
  726. READ_NEXT_RF_PAIR(v1, v2, i);
  727. while (v2 != 0xDEAD &&
  728. v2 != 0xCDEF &&
  729. v2 != 0xCDCD &&
  730. i < radioa_arraylen - 2) {
  731. _rtl8723be_config_rf_radio_a(hw,
  732. v1, v2);
  733. READ_NEXT_RF_PAIR(v1, v2, i);
  734. }
  735. while (v2 != 0xDEAD &&
  736. i < radioa_arraylen - 2) {
  737. READ_NEXT_RF_PAIR(v1, v2, i);
  738. }
  739. }
  740. }
  741. }
  742. if (rtlhal->oem_id == RT_CID_819X_HP)
  743. _rtl8723be_config_rf_radio_a(hw, 0x52, 0x7E4BD);
  744. break;
  745. case RF90_PATH_B:
  746. case RF90_PATH_C:
  747. break;
  748. case RF90_PATH_D:
  749. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  750. "switch case %#x not processed\n", rfpath);
  751. break;
  752. }
  753. return true;
  754. }
  755. void rtl8723be_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw)
  756. {
  757. struct rtl_priv *rtlpriv = rtl_priv(hw);
  758. struct rtl_phy *rtlphy = &rtlpriv->phy;
  759. rtlphy->default_initialgain[0] =
  760. (u8)rtl_get_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0);
  761. rtlphy->default_initialgain[1] =
  762. (u8)rtl_get_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0);
  763. rtlphy->default_initialgain[2] =
  764. (u8)rtl_get_bbreg(hw, ROFDM0_XCAGCCORE1, MASKBYTE0);
  765. rtlphy->default_initialgain[3] =
  766. (u8)rtl_get_bbreg(hw, ROFDM0_XDAGCCORE1, MASKBYTE0);
  767. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  768. "Default initial gain (c50=0x%x, c58=0x%x, c60=0x%x, c68=0x%x\n",
  769. rtlphy->default_initialgain[0],
  770. rtlphy->default_initialgain[1],
  771. rtlphy->default_initialgain[2],
  772. rtlphy->default_initialgain[3]);
  773. rtlphy->framesync = (u8)rtl_get_bbreg(hw, ROFDM0_RXDETECTOR3,
  774. MASKBYTE0);
  775. rtlphy->framesync_c34 = rtl_get_bbreg(hw, ROFDM0_RXDETECTOR2,
  776. MASKDWORD);
  777. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  778. "Default framesync (0x%x) = 0x%x\n",
  779. ROFDM0_RXDETECTOR3, rtlphy->framesync);
  780. }
  781. static u8 _rtl8723be_phy_get_ratesection_intxpower_byrate(enum radio_path path,
  782. u8 rate)
  783. {
  784. u8 rate_section = 0;
  785. switch (rate) {
  786. case DESC92C_RATE1M:
  787. rate_section = 2;
  788. break;
  789. case DESC92C_RATE2M:
  790. case DESC92C_RATE5_5M:
  791. if (path == RF90_PATH_A)
  792. rate_section = 3;
  793. else if (path == RF90_PATH_B)
  794. rate_section = 2;
  795. break;
  796. case DESC92C_RATE11M:
  797. rate_section = 3;
  798. break;
  799. case DESC92C_RATE6M:
  800. case DESC92C_RATE9M:
  801. case DESC92C_RATE12M:
  802. case DESC92C_RATE18M:
  803. rate_section = 0;
  804. break;
  805. case DESC92C_RATE24M:
  806. case DESC92C_RATE36M:
  807. case DESC92C_RATE48M:
  808. case DESC92C_RATE54M:
  809. rate_section = 1;
  810. break;
  811. case DESC92C_RATEMCS0:
  812. case DESC92C_RATEMCS1:
  813. case DESC92C_RATEMCS2:
  814. case DESC92C_RATEMCS3:
  815. rate_section = 4;
  816. break;
  817. case DESC92C_RATEMCS4:
  818. case DESC92C_RATEMCS5:
  819. case DESC92C_RATEMCS6:
  820. case DESC92C_RATEMCS7:
  821. rate_section = 5;
  822. break;
  823. case DESC92C_RATEMCS8:
  824. case DESC92C_RATEMCS9:
  825. case DESC92C_RATEMCS10:
  826. case DESC92C_RATEMCS11:
  827. rate_section = 6;
  828. break;
  829. case DESC92C_RATEMCS12:
  830. case DESC92C_RATEMCS13:
  831. case DESC92C_RATEMCS14:
  832. case DESC92C_RATEMCS15:
  833. rate_section = 7;
  834. break;
  835. default:
  836. RT_ASSERT(true, "Rate_Section is Illegal\n");
  837. break;
  838. }
  839. return rate_section;
  840. }
  841. static u8 _rtl8723be_get_txpower_by_rate(struct ieee80211_hw *hw,
  842. enum band_type band,
  843. enum radio_path rfpath, u8 rate)
  844. {
  845. struct rtl_priv *rtlpriv = rtl_priv(hw);
  846. struct rtl_phy *rtlphy = &rtlpriv->phy;
  847. u8 shift = 0, rate_section, tx_num;
  848. s8 tx_pwr_diff = 0;
  849. rate_section = _rtl8723be_phy_get_ratesection_intxpower_byrate(rfpath,
  850. rate);
  851. tx_num = RF_TX_NUM_NONIMPLEMENT;
  852. if (tx_num == RF_TX_NUM_NONIMPLEMENT) {
  853. if (rate >= DESC92C_RATEMCS8 && rate <= DESC92C_RATEMCS15)
  854. tx_num = RF_2TX;
  855. else
  856. tx_num = RF_1TX;
  857. }
  858. switch (rate) {
  859. case DESC92C_RATE6M:
  860. case DESC92C_RATE24M:
  861. case DESC92C_RATEMCS0:
  862. case DESC92C_RATEMCS4:
  863. case DESC92C_RATEMCS8:
  864. case DESC92C_RATEMCS12:
  865. shift = 0;
  866. break;
  867. case DESC92C_RATE1M:
  868. case DESC92C_RATE2M:
  869. case DESC92C_RATE9M:
  870. case DESC92C_RATE36M:
  871. case DESC92C_RATEMCS1:
  872. case DESC92C_RATEMCS5:
  873. case DESC92C_RATEMCS9:
  874. case DESC92C_RATEMCS13:
  875. shift = 8;
  876. break;
  877. case DESC92C_RATE5_5M:
  878. case DESC92C_RATE12M:
  879. case DESC92C_RATE48M:
  880. case DESC92C_RATEMCS2:
  881. case DESC92C_RATEMCS6:
  882. case DESC92C_RATEMCS10:
  883. case DESC92C_RATEMCS14:
  884. shift = 16;
  885. break;
  886. case DESC92C_RATE11M:
  887. case DESC92C_RATE18M:
  888. case DESC92C_RATE54M:
  889. case DESC92C_RATEMCS3:
  890. case DESC92C_RATEMCS7:
  891. case DESC92C_RATEMCS11:
  892. case DESC92C_RATEMCS15:
  893. shift = 24;
  894. break;
  895. default:
  896. RT_ASSERT(true, "Rate_Section is Illegal\n");
  897. break;
  898. }
  899. tx_pwr_diff = (u8)(rtlphy->tx_power_by_rate_offset[band][rfpath][tx_num]
  900. [rate_section] >> shift) & 0xff;
  901. return tx_pwr_diff;
  902. }
  903. static u8 _rtl8723be_get_txpower_index(struct ieee80211_hw *hw, u8 path,
  904. u8 rate, u8 bandwidth, u8 channel)
  905. {
  906. struct rtl_priv *rtlpriv = rtl_priv(hw);
  907. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  908. u8 index = (channel - 1);
  909. u8 txpower = 0;
  910. u8 power_diff_byrate = 0;
  911. if (channel > 14 || channel < 1) {
  912. index = 0;
  913. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  914. "Illegal channel!\n");
  915. }
  916. if (RX_HAL_IS_CCK_RATE(rate))
  917. txpower = rtlefuse->txpwrlevel_cck[path][index];
  918. else if (DESC92C_RATE6M <= rate)
  919. txpower = rtlefuse->txpwrlevel_ht40_1s[path][index];
  920. else
  921. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_LOUD,
  922. "invalid rate\n");
  923. if (DESC92C_RATE6M <= rate && rate <= DESC92C_RATE54M &&
  924. !RX_HAL_IS_CCK_RATE(rate))
  925. txpower += rtlefuse->txpwr_legacyhtdiff[0][TX_1S];
  926. if (bandwidth == HT_CHANNEL_WIDTH_20) {
  927. if (DESC92C_RATEMCS0 <= rate && rate <= DESC92C_RATEMCS15)
  928. txpower += rtlefuse->txpwr_ht20diff[0][TX_1S];
  929. if (DESC92C_RATEMCS8 <= rate && rate <= DESC92C_RATEMCS15)
  930. txpower += rtlefuse->txpwr_ht20diff[0][TX_2S];
  931. } else if (bandwidth == HT_CHANNEL_WIDTH_20_40) {
  932. if (DESC92C_RATEMCS0 <= rate && rate <= DESC92C_RATEMCS15)
  933. txpower += rtlefuse->txpwr_ht40diff[0][TX_1S];
  934. if (DESC92C_RATEMCS8 <= rate && rate <= DESC92C_RATEMCS15)
  935. txpower += rtlefuse->txpwr_ht40diff[0][TX_2S];
  936. }
  937. if (rtlefuse->eeprom_regulatory != 2)
  938. power_diff_byrate = _rtl8723be_get_txpower_by_rate(hw,
  939. BAND_ON_2_4G,
  940. path, rate);
  941. txpower += power_diff_byrate;
  942. if (txpower > MAX_POWER_INDEX)
  943. txpower = MAX_POWER_INDEX;
  944. return txpower;
  945. }
  946. static void _rtl8723be_phy_set_txpower_index(struct ieee80211_hw *hw,
  947. u8 power_index, u8 path, u8 rate)
  948. {
  949. struct rtl_priv *rtlpriv = rtl_priv(hw);
  950. if (path == RF90_PATH_A) {
  951. switch (rate) {
  952. case DESC92C_RATE1M:
  953. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_CCK1_MCS32,
  954. MASKBYTE1, power_index);
  955. break;
  956. case DESC92C_RATE2M:
  957. rtl8723_phy_set_bb_reg(hw, RTXAGC_B_CCK11_A_CCK2_11,
  958. MASKBYTE1, power_index);
  959. break;
  960. case DESC92C_RATE5_5M:
  961. rtl8723_phy_set_bb_reg(hw, RTXAGC_B_CCK11_A_CCK2_11,
  962. MASKBYTE2, power_index);
  963. break;
  964. case DESC92C_RATE11M:
  965. rtl8723_phy_set_bb_reg(hw, RTXAGC_B_CCK11_A_CCK2_11,
  966. MASKBYTE3, power_index);
  967. break;
  968. case DESC92C_RATE6M:
  969. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_RATE18_06,
  970. MASKBYTE0, power_index);
  971. break;
  972. case DESC92C_RATE9M:
  973. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_RATE18_06,
  974. MASKBYTE1, power_index);
  975. break;
  976. case DESC92C_RATE12M:
  977. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_RATE18_06,
  978. MASKBYTE2, power_index);
  979. break;
  980. case DESC92C_RATE18M:
  981. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_RATE18_06,
  982. MASKBYTE3, power_index);
  983. break;
  984. case DESC92C_RATE24M:
  985. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_RATE54_24,
  986. MASKBYTE0, power_index);
  987. break;
  988. case DESC92C_RATE36M:
  989. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_RATE54_24,
  990. MASKBYTE1, power_index);
  991. break;
  992. case DESC92C_RATE48M:
  993. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_RATE54_24,
  994. MASKBYTE2, power_index);
  995. break;
  996. case DESC92C_RATE54M:
  997. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_RATE54_24,
  998. MASKBYTE3, power_index);
  999. break;
  1000. case DESC92C_RATEMCS0:
  1001. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_MCS03_MCS00,
  1002. MASKBYTE0, power_index);
  1003. break;
  1004. case DESC92C_RATEMCS1:
  1005. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_MCS03_MCS00,
  1006. MASKBYTE1, power_index);
  1007. break;
  1008. case DESC92C_RATEMCS2:
  1009. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_MCS03_MCS00,
  1010. MASKBYTE2, power_index);
  1011. break;
  1012. case DESC92C_RATEMCS3:
  1013. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_MCS03_MCS00,
  1014. MASKBYTE3, power_index);
  1015. break;
  1016. case DESC92C_RATEMCS4:
  1017. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_MCS07_MCS04,
  1018. MASKBYTE0, power_index);
  1019. break;
  1020. case DESC92C_RATEMCS5:
  1021. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_MCS07_MCS04,
  1022. MASKBYTE1, power_index);
  1023. break;
  1024. case DESC92C_RATEMCS6:
  1025. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_MCS07_MCS04,
  1026. MASKBYTE2, power_index);
  1027. break;
  1028. case DESC92C_RATEMCS7:
  1029. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_MCS07_MCS04,
  1030. MASKBYTE3, power_index);
  1031. break;
  1032. case DESC92C_RATEMCS8:
  1033. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_MCS11_MCS08,
  1034. MASKBYTE0, power_index);
  1035. break;
  1036. case DESC92C_RATEMCS9:
  1037. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_MCS11_MCS08,
  1038. MASKBYTE1, power_index);
  1039. break;
  1040. case DESC92C_RATEMCS10:
  1041. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_MCS11_MCS08,
  1042. MASKBYTE2, power_index);
  1043. break;
  1044. case DESC92C_RATEMCS11:
  1045. rtl8723_phy_set_bb_reg(hw, RTXAGC_A_MCS11_MCS08,
  1046. MASKBYTE3, power_index);
  1047. break;
  1048. default:
  1049. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, "Invalid Rate!!\n");
  1050. break;
  1051. }
  1052. } else {
  1053. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, "Invalid RFPath!!\n");
  1054. }
  1055. }
  1056. void rtl8723be_phy_set_txpower_level(struct ieee80211_hw *hw, u8 channel)
  1057. {
  1058. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1059. u8 cck_rates[] = {DESC92C_RATE1M, DESC92C_RATE2M,
  1060. DESC92C_RATE5_5M, DESC92C_RATE11M};
  1061. u8 ofdm_rates[] = {DESC92C_RATE6M, DESC92C_RATE9M,
  1062. DESC92C_RATE12M, DESC92C_RATE18M,
  1063. DESC92C_RATE24M, DESC92C_RATE36M,
  1064. DESC92C_RATE48M, DESC92C_RATE54M};
  1065. u8 ht_rates_1t[] = {DESC92C_RATEMCS0, DESC92C_RATEMCS1,
  1066. DESC92C_RATEMCS2, DESC92C_RATEMCS3,
  1067. DESC92C_RATEMCS4, DESC92C_RATEMCS5,
  1068. DESC92C_RATEMCS6, DESC92C_RATEMCS7};
  1069. u8 i, size;
  1070. u8 power_index;
  1071. if (!rtlefuse->txpwr_fromeprom)
  1072. return;
  1073. size = sizeof(cck_rates) / sizeof(u8);
  1074. for (i = 0; i < size; i++) {
  1075. power_index = _rtl8723be_get_txpower_index(hw, RF90_PATH_A,
  1076. cck_rates[i],
  1077. rtl_priv(hw)->phy.current_chan_bw,
  1078. channel);
  1079. _rtl8723be_phy_set_txpower_index(hw, power_index, RF90_PATH_A,
  1080. cck_rates[i]);
  1081. }
  1082. size = sizeof(ofdm_rates) / sizeof(u8);
  1083. for (i = 0; i < size; i++) {
  1084. power_index = _rtl8723be_get_txpower_index(hw, RF90_PATH_A,
  1085. ofdm_rates[i],
  1086. rtl_priv(hw)->phy.current_chan_bw,
  1087. channel);
  1088. _rtl8723be_phy_set_txpower_index(hw, power_index, RF90_PATH_A,
  1089. ofdm_rates[i]);
  1090. }
  1091. size = sizeof(ht_rates_1t) / sizeof(u8);
  1092. for (i = 0; i < size; i++) {
  1093. power_index = _rtl8723be_get_txpower_index(hw, RF90_PATH_A,
  1094. ht_rates_1t[i],
  1095. rtl_priv(hw)->phy.current_chan_bw,
  1096. channel);
  1097. _rtl8723be_phy_set_txpower_index(hw, power_index, RF90_PATH_A,
  1098. ht_rates_1t[i]);
  1099. }
  1100. }
  1101. void rtl8723be_phy_scan_operation_backup(struct ieee80211_hw *hw, u8 operation)
  1102. {
  1103. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1104. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1105. enum io_type iotype;
  1106. if (!is_hal_stop(rtlhal)) {
  1107. switch (operation) {
  1108. case SCAN_OPT_BACKUP_BAND0:
  1109. iotype = IO_CMD_PAUSE_BAND0_DM_BY_SCAN;
  1110. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_IO_CMD,
  1111. (u8 *)&iotype);
  1112. break;
  1113. case SCAN_OPT_RESTORE:
  1114. iotype = IO_CMD_RESUME_DM_BY_SCAN;
  1115. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_IO_CMD,
  1116. (u8 *)&iotype);
  1117. break;
  1118. default:
  1119. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1120. "Unknown Scan Backup operation.\n");
  1121. break;
  1122. }
  1123. }
  1124. }
  1125. void rtl8723be_phy_set_bw_mode_callback(struct ieee80211_hw *hw)
  1126. {
  1127. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1128. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1129. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1130. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1131. u8 reg_bw_opmode;
  1132. u8 reg_prsr_rsc;
  1133. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  1134. "Switch to %s bandwidth\n",
  1135. rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20 ?
  1136. "20MHz" : "40MHz");
  1137. if (is_hal_stop(rtlhal)) {
  1138. rtlphy->set_bwmode_inprogress = false;
  1139. return;
  1140. }
  1141. reg_bw_opmode = rtl_read_byte(rtlpriv, REG_BWOPMODE);
  1142. reg_prsr_rsc = rtl_read_byte(rtlpriv, REG_RRSR + 2);
  1143. switch (rtlphy->current_chan_bw) {
  1144. case HT_CHANNEL_WIDTH_20:
  1145. reg_bw_opmode |= BW_OPMODE_20MHZ;
  1146. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  1147. break;
  1148. case HT_CHANNEL_WIDTH_20_40:
  1149. reg_bw_opmode &= ~BW_OPMODE_20MHZ;
  1150. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  1151. reg_prsr_rsc = (reg_prsr_rsc & 0x90) |
  1152. (mac->cur_40_prime_sc << 5);
  1153. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_prsr_rsc);
  1154. break;
  1155. default:
  1156. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1157. "unknown bandwidth: %#X\n", rtlphy->current_chan_bw);
  1158. break;
  1159. }
  1160. switch (rtlphy->current_chan_bw) {
  1161. case HT_CHANNEL_WIDTH_20:
  1162. rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x0);
  1163. rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x0);
  1164. /* rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);*/
  1165. break;
  1166. case HT_CHANNEL_WIDTH_20_40:
  1167. rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x1);
  1168. rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x1);
  1169. rtl_set_bbreg(hw, RCCK0_SYSTEM, BCCK_SIDEBAND,
  1170. (mac->cur_40_prime_sc >> 1));
  1171. rtl_set_bbreg(hw, ROFDM1_LSTF, 0xC00, mac->cur_40_prime_sc);
  1172. /*rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 0);*/
  1173. rtl_set_bbreg(hw, 0x818, (BIT(26) | BIT(27)),
  1174. (mac->cur_40_prime_sc ==
  1175. HAL_PRIME_CHNL_OFFSET_LOWER) ? 2 : 1);
  1176. break;
  1177. default:
  1178. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1179. "unknown bandwidth: %#X\n", rtlphy->current_chan_bw);
  1180. break;
  1181. }
  1182. rtl8723be_phy_rf6052_set_bandwidth(hw, rtlphy->current_chan_bw);
  1183. rtlphy->set_bwmode_inprogress = false;
  1184. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD, "\n");
  1185. }
  1186. void rtl8723be_phy_set_bw_mode(struct ieee80211_hw *hw,
  1187. enum nl80211_channel_type ch_type)
  1188. {
  1189. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1190. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1191. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1192. u8 tmp_bw = rtlphy->current_chan_bw;
  1193. if (rtlphy->set_bwmode_inprogress)
  1194. return;
  1195. rtlphy->set_bwmode_inprogress = true;
  1196. if ((!is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw))) {
  1197. rtl8723be_phy_set_bw_mode_callback(hw);
  1198. } else {
  1199. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1200. "false driver sleep or unload\n");
  1201. rtlphy->set_bwmode_inprogress = false;
  1202. rtlphy->current_chan_bw = tmp_bw;
  1203. }
  1204. }
  1205. void rtl8723be_phy_sw_chnl_callback(struct ieee80211_hw *hw)
  1206. {
  1207. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1208. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1209. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1210. u32 delay;
  1211. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  1212. "switch to channel%d\n", rtlphy->current_channel);
  1213. if (is_hal_stop(rtlhal))
  1214. return;
  1215. do {
  1216. if (!rtlphy->sw_chnl_inprogress)
  1217. break;
  1218. if (!_rtl8723be_phy_sw_chnl_step_by_step(hw,
  1219. rtlphy->current_channel,
  1220. &rtlphy->sw_chnl_stage,
  1221. &rtlphy->sw_chnl_step,
  1222. &delay)) {
  1223. if (delay > 0)
  1224. mdelay(delay);
  1225. else
  1226. continue;
  1227. } else {
  1228. rtlphy->sw_chnl_inprogress = false;
  1229. }
  1230. break;
  1231. } while (true);
  1232. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "\n");
  1233. }
  1234. u8 rtl8723be_phy_sw_chnl(struct ieee80211_hw *hw)
  1235. {
  1236. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1237. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1238. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1239. if (rtlphy->sw_chnl_inprogress)
  1240. return 0;
  1241. if (rtlphy->set_bwmode_inprogress)
  1242. return 0;
  1243. RT_ASSERT((rtlphy->current_channel <= 14),
  1244. "WIRELESS_MODE_G but channel>14");
  1245. rtlphy->sw_chnl_inprogress = true;
  1246. rtlphy->sw_chnl_stage = 0;
  1247. rtlphy->sw_chnl_step = 0;
  1248. if (!(is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw))) {
  1249. rtl8723be_phy_sw_chnl_callback(hw);
  1250. RT_TRACE(rtlpriv, COMP_CHAN, DBG_LOUD,
  1251. "sw_chnl_inprogress false schedule workitem current channel %d\n",
  1252. rtlphy->current_channel);
  1253. rtlphy->sw_chnl_inprogress = false;
  1254. } else {
  1255. RT_TRACE(rtlpriv, COMP_CHAN, DBG_LOUD,
  1256. "sw_chnl_inprogress false driver sleep or unload\n");
  1257. rtlphy->sw_chnl_inprogress = false;
  1258. }
  1259. return 1;
  1260. }
  1261. static bool _rtl8723be_phy_sw_chnl_step_by_step(struct ieee80211_hw *hw,
  1262. u8 channel, u8 *stage,
  1263. u8 *step, u32 *delay)
  1264. {
  1265. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1266. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1267. struct swchnlcmd precommoncmd[MAX_PRECMD_CNT];
  1268. u32 precommoncmdcnt;
  1269. struct swchnlcmd postcommoncmd[MAX_POSTCMD_CNT];
  1270. u32 postcommoncmdcnt;
  1271. struct swchnlcmd rfdependcmd[MAX_RFDEPENDCMD_CNT];
  1272. u32 rfdependcmdcnt;
  1273. struct swchnlcmd *currentcmd = NULL;
  1274. u8 rfpath;
  1275. u8 num_total_rfpath = rtlphy->num_total_rfpath;
  1276. precommoncmdcnt = 0;
  1277. rtl8723_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
  1278. MAX_PRECMD_CNT,
  1279. CMDID_SET_TXPOWEROWER_LEVEL,
  1280. 0, 0, 0);
  1281. rtl8723_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
  1282. MAX_PRECMD_CNT, CMDID_END, 0, 0, 0);
  1283. postcommoncmdcnt = 0;
  1284. rtl8723_phy_set_sw_chnl_cmdarray(postcommoncmd, postcommoncmdcnt++,
  1285. MAX_POSTCMD_CNT, CMDID_END,
  1286. 0, 0, 0);
  1287. rfdependcmdcnt = 0;
  1288. RT_ASSERT((channel >= 1 && channel <= 14),
  1289. "illegal channel for Zebra: %d\n", channel);
  1290. rtl8723_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
  1291. MAX_RFDEPENDCMD_CNT,
  1292. CMDID_RF_WRITEREG,
  1293. RF_CHNLBW, channel, 10);
  1294. rtl8723_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
  1295. MAX_RFDEPENDCMD_CNT,
  1296. CMDID_END, 0, 0, 0);
  1297. do {
  1298. switch (*stage) {
  1299. case 0:
  1300. currentcmd = &precommoncmd[*step];
  1301. break;
  1302. case 1:
  1303. currentcmd = &rfdependcmd[*step];
  1304. break;
  1305. case 2:
  1306. currentcmd = &postcommoncmd[*step];
  1307. break;
  1308. default:
  1309. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1310. "Invalid 'stage' = %d, Check it!\n", *stage);
  1311. return true;
  1312. }
  1313. if (currentcmd->cmdid == CMDID_END) {
  1314. if ((*stage) == 2) {
  1315. return true;
  1316. } else {
  1317. (*stage)++;
  1318. (*step) = 0;
  1319. continue;
  1320. }
  1321. }
  1322. switch (currentcmd->cmdid) {
  1323. case CMDID_SET_TXPOWEROWER_LEVEL:
  1324. rtl8723be_phy_set_txpower_level(hw, channel);
  1325. break;
  1326. case CMDID_WRITEPORT_ULONG:
  1327. rtl_write_dword(rtlpriv, currentcmd->para1,
  1328. currentcmd->para2);
  1329. break;
  1330. case CMDID_WRITEPORT_USHORT:
  1331. rtl_write_word(rtlpriv, currentcmd->para1,
  1332. (u16)currentcmd->para2);
  1333. break;
  1334. case CMDID_WRITEPORT_UCHAR:
  1335. rtl_write_byte(rtlpriv, currentcmd->para1,
  1336. (u8)currentcmd->para2);
  1337. break;
  1338. case CMDID_RF_WRITEREG:
  1339. for (rfpath = 0; rfpath < num_total_rfpath; rfpath++) {
  1340. rtlphy->rfreg_chnlval[rfpath] =
  1341. ((rtlphy->rfreg_chnlval[rfpath] &
  1342. 0xfffffc00) | currentcmd->para2);
  1343. rtl_set_rfreg(hw, (enum radio_path)rfpath,
  1344. currentcmd->para1,
  1345. RFREG_OFFSET_MASK,
  1346. rtlphy->rfreg_chnlval[rfpath]);
  1347. }
  1348. break;
  1349. default:
  1350. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1351. "switch case %#x not processed\n",
  1352. currentcmd->cmdid);
  1353. break;
  1354. }
  1355. break;
  1356. } while (true);
  1357. (*delay) = currentcmd->msdelay;
  1358. (*step)++;
  1359. return false;
  1360. }
  1361. static u8 _rtl8723be_phy_path_a_iqk(struct ieee80211_hw *hw)
  1362. {
  1363. u32 reg_eac, reg_e94, reg_e9c, tmp;
  1364. u8 result = 0x00;
  1365. /* leave IQK mode */
  1366. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1367. /* switch to path A */
  1368. rtl_set_bbreg(hw, 0x948, MASKDWORD, 0x00000000);
  1369. /* enable path A PA in TXIQK mode */
  1370. rtl_set_rfreg(hw, RF90_PATH_A, RF_WE_LUT, RFREG_OFFSET_MASK, 0x800a0);
  1371. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK_OS, RFREG_OFFSET_MASK, 0x20000);
  1372. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G1, RFREG_OFFSET_MASK, 0x0003f);
  1373. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G2, RFREG_OFFSET_MASK, 0xc7f87);
  1374. /* 1. TX IQK */
  1375. /* path-A IQK setting */
  1376. /* IQK setting */
  1377. rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, 0x01007c00);
  1378. rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
  1379. /* path-A IQK setting */
  1380. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x18008c1c);
  1381. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1382. rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1383. rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1384. rtl_set_bbreg(hw, RTX_IQK_PI_A, MASKDWORD, 0x821403ea);
  1385. rtl_set_bbreg(hw, RRX_IQK_PI_A, MASKDWORD, 0x28160000);
  1386. rtl_set_bbreg(hw, RTX_IQK_PI_B, MASKDWORD, 0x82110000);
  1387. rtl_set_bbreg(hw, RRX_IQK_PI_B, MASKDWORD, 0x28110000);
  1388. /* LO calibration setting */
  1389. rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x00462911);
  1390. /* enter IQK mode */
  1391. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1392. /* One shot, path A LOK & IQK */
  1393. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf9000000);
  1394. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
  1395. mdelay(IQK_DELAY_TIME);
  1396. /* leave IQK mode */
  1397. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1398. /* Check failed */
  1399. reg_eac = rtl_get_bbreg(hw, 0xeac, MASKDWORD);
  1400. reg_e94 = rtl_get_bbreg(hw, 0xe94, MASKDWORD);
  1401. reg_e9c = rtl_get_bbreg(hw, 0xe9c, MASKDWORD);
  1402. if (!(reg_eac & BIT(28)) &&
  1403. (((reg_e94 & 0x03FF0000) >> 16) != 0x142) &&
  1404. (((reg_e9c & 0x03FF0000) >> 16) != 0x42))
  1405. result |= 0x01;
  1406. else /* if Tx not OK, ignore Rx */
  1407. return result;
  1408. /* Allen 20131125 */
  1409. tmp = (reg_e9c & 0x03FF0000) >> 16;
  1410. if ((tmp & 0x200) > 0)
  1411. tmp = 0x400 - tmp;
  1412. if (!(reg_eac & BIT(28)) &&
  1413. (((reg_e94 & 0x03FF0000) >> 16) < 0x110) &&
  1414. (((reg_e94 & 0x03FF0000) >> 16) > 0xf0) &&
  1415. (tmp < 0xf))
  1416. result |= 0x01;
  1417. else /* if Tx not OK, ignore Rx */
  1418. return result;
  1419. return result;
  1420. }
  1421. /* bit0 = 1 => Tx OK, bit1 = 1 => Rx OK */
  1422. static u8 _rtl8723be_phy_path_a_rx_iqk(struct ieee80211_hw *hw)
  1423. {
  1424. u32 reg_eac, reg_e94, reg_e9c, reg_ea4, u32tmp, tmp;
  1425. u8 result = 0x00;
  1426. /* leave IQK mode */
  1427. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1428. /* switch to path A */
  1429. rtl_set_bbreg(hw, 0x948, MASKDWORD, 0x00000000);
  1430. /* 1 Get TXIMR setting */
  1431. /* modify RXIQK mode table */
  1432. rtl_set_rfreg(hw, RF90_PATH_A, RF_WE_LUT, 0x80000, 0x1);
  1433. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK_OS, RFREG_OFFSET_MASK, 0x30000);
  1434. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G1, RFREG_OFFSET_MASK, 0x0001f);
  1435. /* LNA2 off, PA on for Dcut */
  1436. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G2, RFREG_OFFSET_MASK, 0xf7fb7);
  1437. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1438. /* IQK setting */
  1439. rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, 0x01007c00);
  1440. rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
  1441. /* path-A IQK setting */
  1442. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x18008c1c);
  1443. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1444. rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1445. rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1446. rtl_set_bbreg(hw, RTX_IQK_PI_A, MASKDWORD, 0x82160ff0);
  1447. rtl_set_bbreg(hw, RRX_IQK_PI_A, MASKDWORD, 0x28110000);
  1448. rtl_set_bbreg(hw, RTX_IQK_PI_B, MASKDWORD, 0x82110000);
  1449. rtl_set_bbreg(hw, RRX_IQK_PI_B, MASKDWORD, 0x28110000);
  1450. /* LO calibration setting */
  1451. rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x0046a911);
  1452. /* enter IQK mode */
  1453. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1454. /* One shot, path A LOK & IQK */
  1455. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf9000000);
  1456. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
  1457. mdelay(IQK_DELAY_TIME);
  1458. /* leave IQK mode */
  1459. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1460. /* Check failed */
  1461. reg_eac = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_A_2, MASKDWORD);
  1462. reg_e94 = rtl_get_bbreg(hw, RTX_POWER_BEFORE_IQK_A, MASKDWORD);
  1463. reg_e9c = rtl_get_bbreg(hw, RTX_POWER_AFTER_IQK_A, MASKDWORD);
  1464. if (!(reg_eac & BIT(28)) &&
  1465. (((reg_e94 & 0x03FF0000) >> 16) != 0x142) &&
  1466. (((reg_e9c & 0x03FF0000) >> 16) != 0x42))
  1467. result |= 0x01;
  1468. else /* if Tx not OK, ignore Rx */
  1469. return result;
  1470. /* Allen 20131125 */
  1471. tmp = (reg_e9c & 0x03FF0000) >> 16;
  1472. if ((tmp & 0x200) > 0)
  1473. tmp = 0x400 - tmp;
  1474. if (!(reg_eac & BIT(28)) &&
  1475. (((reg_e94 & 0x03FF0000) >> 16) < 0x110) &&
  1476. (((reg_e94 & 0x03FF0000) >> 16) > 0xf0) &&
  1477. (tmp < 0xf))
  1478. result |= 0x01;
  1479. else /* if Tx not OK, ignore Rx */
  1480. return result;
  1481. u32tmp = 0x80007C00 | (reg_e94 & 0x3FF0000) |
  1482. ((reg_e9c & 0x3FF0000) >> 16);
  1483. rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, u32tmp);
  1484. /* 1 RX IQK */
  1485. /* modify RXIQK mode table */
  1486. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1487. rtl_set_rfreg(hw, RF90_PATH_A, RF_WE_LUT, 0x80000, 0x1);
  1488. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK_OS, RFREG_OFFSET_MASK, 0x30000);
  1489. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G1, RFREG_OFFSET_MASK, 0x0001f);
  1490. /* LAN2 on, PA off for Dcut */
  1491. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G2, RFREG_OFFSET_MASK, 0xf7d77);
  1492. /* PA, PAD setting */
  1493. rtl_set_rfreg(hw, RF90_PATH_A, 0xdf, RFREG_OFFSET_MASK, 0xf80);
  1494. rtl_set_rfreg(hw, RF90_PATH_A, 0x55, RFREG_OFFSET_MASK, 0x4021f);
  1495. /* IQK setting */
  1496. rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
  1497. /* path-A IQK setting */
  1498. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1499. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x18008c1c);
  1500. rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1501. rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1502. rtl_set_bbreg(hw, RTX_IQK_PI_A, MASKDWORD, 0x82110000);
  1503. rtl_set_bbreg(hw, RRX_IQK_PI_A, MASKDWORD, 0x2816001f);
  1504. rtl_set_bbreg(hw, RTX_IQK_PI_B, MASKDWORD, 0x82110000);
  1505. rtl_set_bbreg(hw, RRX_IQK_PI_B, MASKDWORD, 0x28110000);
  1506. /* LO calibration setting */
  1507. rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x0046a8d1);
  1508. /* enter IQK mode */
  1509. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1510. /* One shot, path A LOK & IQK */
  1511. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf9000000);
  1512. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
  1513. mdelay(IQK_DELAY_TIME);
  1514. /* leave IQK mode */
  1515. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1516. /* Check failed */
  1517. reg_eac = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_A_2, MASKDWORD);
  1518. reg_ea4 = rtl_get_bbreg(hw, RRX_POWER_BEFORE_IQK_A_2, MASKDWORD);
  1519. /* leave IQK mode */
  1520. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1521. rtl_set_rfreg(hw, RF90_PATH_A, 0xdf, RFREG_OFFSET_MASK, 0x780);
  1522. /* Allen 20131125 */
  1523. tmp = (reg_eac & 0x03FF0000) >> 16;
  1524. if ((tmp & 0x200) > 0)
  1525. tmp = 0x400 - tmp;
  1526. /* if Tx is OK, check whether Rx is OK */
  1527. if (!(reg_eac & BIT(27)) &&
  1528. (((reg_ea4 & 0x03FF0000) >> 16) != 0x132) &&
  1529. (((reg_eac & 0x03FF0000) >> 16) != 0x36))
  1530. result |= 0x02;
  1531. else if (!(reg_eac & BIT(27)) &&
  1532. (((reg_ea4 & 0x03FF0000) >> 16) < 0x110) &&
  1533. (((reg_ea4 & 0x03FF0000) >> 16) > 0xf0) &&
  1534. (tmp < 0xf))
  1535. result |= 0x02;
  1536. return result;
  1537. }
  1538. static u8 _rtl8723be_phy_path_b_iqk(struct ieee80211_hw *hw)
  1539. {
  1540. u32 reg_eac, reg_e94, reg_e9c, tmp;
  1541. u8 result = 0x00;
  1542. /* leave IQK mode */
  1543. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1544. /* switch to path B */
  1545. rtl_set_bbreg(hw, 0x948, MASKDWORD, 0x00000280);
  1546. /* enable path B PA in TXIQK mode */
  1547. rtl_set_rfreg(hw, RF90_PATH_A, 0xed, RFREG_OFFSET_MASK, 0x00020);
  1548. rtl_set_rfreg(hw, RF90_PATH_A, 0x43, RFREG_OFFSET_MASK, 0x40fc1);
  1549. /* 1 Tx IQK */
  1550. /* IQK setting */
  1551. rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, 0x01007c00);
  1552. rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
  1553. /* path-A IQK setting */
  1554. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x18008c1c);
  1555. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1556. rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1557. rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1558. rtl_set_bbreg(hw, RTX_IQK_PI_A, MASKDWORD, 0x821403ea);
  1559. rtl_set_bbreg(hw, RRX_IQK_PI_A, MASKDWORD, 0x28110000);
  1560. rtl_set_bbreg(hw, RTX_IQK_PI_B, MASKDWORD, 0x82110000);
  1561. rtl_set_bbreg(hw, RRX_IQK_PI_B, MASKDWORD, 0x28110000);
  1562. /* LO calibration setting */
  1563. rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x00462911);
  1564. /* enter IQK mode */
  1565. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1566. /* One shot, path B LOK & IQK */
  1567. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf9000000);
  1568. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
  1569. mdelay(IQK_DELAY_TIME);
  1570. /* leave IQK mode */
  1571. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1572. /* Check failed */
  1573. reg_eac = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_A_2, MASKDWORD);
  1574. reg_e94 = rtl_get_bbreg(hw, RTX_POWER_BEFORE_IQK_A, MASKDWORD);
  1575. reg_e9c = rtl_get_bbreg(hw, RTX_POWER_AFTER_IQK_A, MASKDWORD);
  1576. if (!(reg_eac & BIT(28)) &&
  1577. (((reg_e94 & 0x03FF0000) >> 16) != 0x142) &&
  1578. (((reg_e9c & 0x03FF0000) >> 16) != 0x42))
  1579. result |= 0x01;
  1580. else
  1581. return result;
  1582. /* Allen 20131125 */
  1583. tmp = (reg_e9c & 0x03FF0000) >> 16;
  1584. if ((tmp & 0x200) > 0)
  1585. tmp = 0x400 - tmp;
  1586. if (!(reg_eac & BIT(28)) &&
  1587. (((reg_e94 & 0x03FF0000) >> 16) < 0x110) &&
  1588. (((reg_e94 & 0x03FF0000) >> 16) > 0xf0) &&
  1589. (tmp < 0xf))
  1590. result |= 0x01;
  1591. else
  1592. return result;
  1593. return result;
  1594. }
  1595. /* bit0 = 1 => Tx OK, bit1 = 1 => Rx OK */
  1596. static u8 _rtl8723be_phy_path_b_rx_iqk(struct ieee80211_hw *hw)
  1597. {
  1598. u32 reg_e94, reg_e9c, reg_ea4, reg_eac, u32tmp, tmp;
  1599. u8 result = 0x00;
  1600. /* leave IQK mode */
  1601. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1602. /* switch to path B */
  1603. rtl_set_bbreg(hw, 0x948, MASKDWORD, 0x00000280);
  1604. /* 1 Get TXIMR setting */
  1605. /* modify RXIQK mode table */
  1606. rtl_set_rfreg(hw, RF90_PATH_A, RF_WE_LUT, RFREG_OFFSET_MASK, 0x800a0);
  1607. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK_OS, RFREG_OFFSET_MASK, 0x30000);
  1608. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G1, RFREG_OFFSET_MASK, 0x0001f);
  1609. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G2, RFREG_OFFSET_MASK, 0xf7ff7);
  1610. /* open PA S1 & SMIXER */
  1611. rtl_set_rfreg(hw, RF90_PATH_A, 0xed, RFREG_OFFSET_MASK, 0x00020);
  1612. rtl_set_rfreg(hw, RF90_PATH_A, 0x43, RFREG_OFFSET_MASK, 0x60fed);
  1613. /* IQK setting */
  1614. rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, 0x01007c00);
  1615. rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
  1616. /* path-B IQK setting */
  1617. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x18008c1c);
  1618. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1619. rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1620. rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1621. rtl_set_bbreg(hw, RTX_IQK_PI_A, MASKDWORD, 0x82160ff0);
  1622. rtl_set_bbreg(hw, RRX_IQK_PI_A, MASKDWORD, 0x28110000);
  1623. rtl_set_bbreg(hw, RTX_IQK_PI_B, MASKDWORD, 0x82110000);
  1624. rtl_set_bbreg(hw, RRX_IQK_PI_B, MASKDWORD, 0x28110000);
  1625. /* LO calibration setting */
  1626. rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x0046a911);
  1627. /* enter IQK mode */
  1628. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1629. /* One shot, path B TXIQK @ RXIQK */
  1630. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf9000000);
  1631. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
  1632. mdelay(IQK_DELAY_TIME);
  1633. /* leave IQK mode */
  1634. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1635. /* Check failed */
  1636. reg_eac = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_A_2, MASKDWORD);
  1637. reg_e94 = rtl_get_bbreg(hw, RTX_POWER_BEFORE_IQK_A, MASKDWORD);
  1638. reg_e9c = rtl_get_bbreg(hw, RTX_POWER_AFTER_IQK_A, MASKDWORD);
  1639. if (!(reg_eac & BIT(28)) &&
  1640. (((reg_e94 & 0x03FF0000) >> 16) != 0x142) &&
  1641. (((reg_e9c & 0x03FF0000) >> 16) != 0x42))
  1642. result |= 0x01;
  1643. else /* if Tx not OK, ignore Rx */
  1644. return result;
  1645. /* Allen 20131125 */
  1646. tmp = (reg_e9c & 0x03FF0000) >> 16;
  1647. if ((tmp & 0x200) > 0)
  1648. tmp = 0x400 - tmp;
  1649. if (!(reg_eac & BIT(28)) &&
  1650. (((reg_e94 & 0x03FF0000) >> 16) < 0x110) &&
  1651. (((reg_e94 & 0x03FF0000) >> 16) > 0xf0) &&
  1652. (tmp < 0xf))
  1653. result |= 0x01;
  1654. else
  1655. return result;
  1656. u32tmp = 0x80007C00 | (reg_e94 & 0x3FF0000) |
  1657. ((reg_e9c & 0x3FF0000) >> 16);
  1658. rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, u32tmp);
  1659. /* 1 RX IQK */
  1660. /* <20121009, Kordan> RF Mode = 3 */
  1661. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1662. rtl_set_rfreg(hw, RF90_PATH_A, RF_WE_LUT, 0x80000, 0x1);
  1663. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK_OS, RFREG_OFFSET_MASK, 0x30000);
  1664. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G1, RFREG_OFFSET_MASK, 0x0001f);
  1665. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G2, RFREG_OFFSET_MASK, 0xf7d77);
  1666. rtl_set_rfreg(hw, RF90_PATH_A, RF_WE_LUT, 0x80000, 0x0);
  1667. /* open PA S1 & close SMIXER */
  1668. rtl_set_rfreg(hw, RF90_PATH_A, 0xed, RFREG_OFFSET_MASK, 0x00020);
  1669. rtl_set_rfreg(hw, RF90_PATH_A, 0x43, RFREG_OFFSET_MASK, 0x60fbd);
  1670. /* IQK setting */
  1671. rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
  1672. /* path-B IQK setting */
  1673. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1674. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x18008c1c);
  1675. rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1676. rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1677. rtl_set_bbreg(hw, RTX_IQK_PI_A, MASKDWORD, 0x82110000);
  1678. rtl_set_bbreg(hw, RRX_IQK_PI_A, MASKDWORD, 0x2816001f);
  1679. rtl_set_bbreg(hw, RTX_IQK_PI_B, MASKDWORD, 0x82110000);
  1680. rtl_set_bbreg(hw, RRX_IQK_PI_B, MASKDWORD, 0x28110000);
  1681. /* LO calibration setting */
  1682. rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x0046a8d1);
  1683. /* enter IQK mode */
  1684. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1685. /* One shot, path B LOK & IQK */
  1686. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf9000000);
  1687. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
  1688. mdelay(IQK_DELAY_TIME);
  1689. /* leave IQK mode */
  1690. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1691. /* Check failed */
  1692. reg_eac = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_A_2, MASKDWORD);
  1693. reg_ea4 = rtl_get_bbreg(hw, RRX_POWER_BEFORE_IQK_A_2, MASKDWORD);
  1694. /* Allen 20131125 */
  1695. tmp = (reg_eac & 0x03FF0000) >> 16;
  1696. if ((tmp & 0x200) > 0)
  1697. tmp = 0x400 - tmp;
  1698. /* if Tx is OK, check whether Rx is OK */
  1699. if (!(reg_eac & BIT(27)) &&
  1700. (((reg_ea4 & 0x03FF0000) >> 16) != 0x132) &&
  1701. (((reg_eac & 0x03FF0000) >> 16) != 0x36))
  1702. result |= 0x02;
  1703. else if (!(reg_eac & BIT(27)) &&
  1704. (((reg_ea4 & 0x03FF0000) >> 16) < 0x110) &&
  1705. (((reg_ea4 & 0x03FF0000) >> 16) > 0xf0) &&
  1706. (tmp < 0xf))
  1707. result |= 0x02;
  1708. else
  1709. return result;
  1710. return result;
  1711. }
  1712. static void _rtl8723be_phy_path_b_fill_iqk_matrix(struct ieee80211_hw *hw,
  1713. bool b_iqk_ok,
  1714. long result[][8],
  1715. u8 final_candidate,
  1716. bool btxonly)
  1717. {
  1718. u32 oldval_1, x, tx1_a, reg;
  1719. long y, tx1_c;
  1720. if (final_candidate == 0xFF) {
  1721. return;
  1722. } else if (b_iqk_ok) {
  1723. oldval_1 = (rtl_get_bbreg(hw, ROFDM0_XBTXIQIMBALANCE,
  1724. MASKDWORD) >> 22) & 0x3FF;
  1725. x = result[final_candidate][4];
  1726. if ((x & 0x00000200) != 0)
  1727. x = x | 0xFFFFFC00;
  1728. tx1_a = (x * oldval_1) >> 8;
  1729. rtl_set_bbreg(hw, ROFDM0_XBTXIQIMBALANCE, 0x3FF, tx1_a);
  1730. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(27),
  1731. ((x * oldval_1 >> 7) & 0x1));
  1732. y = result[final_candidate][5];
  1733. if ((y & 0x00000200) != 0)
  1734. y = y | 0xFFFFFC00;
  1735. tx1_c = (y * oldval_1) >> 8;
  1736. rtl_set_bbreg(hw, ROFDM0_XDTXAFE, 0xF0000000,
  1737. ((tx1_c & 0x3C0) >> 6));
  1738. rtl_set_bbreg(hw, ROFDM0_XBTXIQIMBALANCE, 0x003F0000,
  1739. (tx1_c & 0x3F));
  1740. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(25),
  1741. ((y * oldval_1 >> 7) & 0x1));
  1742. if (btxonly)
  1743. return;
  1744. reg = result[final_candidate][6];
  1745. rtl_set_bbreg(hw, ROFDM0_XBRXIQIMBALANCE, 0x3FF, reg);
  1746. reg = result[final_candidate][7] & 0x3F;
  1747. rtl_set_bbreg(hw, ROFDM0_XBRXIQIMBALANCE, 0xFC00, reg);
  1748. reg = (result[final_candidate][7] >> 6) & 0xF;
  1749. /* rtl_set_bbreg(hw, 0xca0, 0xF0000000, reg); */
  1750. }
  1751. }
  1752. static bool _rtl8723be_phy_simularity_compare(struct ieee80211_hw *hw,
  1753. long result[][8], u8 c1, u8 c2)
  1754. {
  1755. u32 i, j, diff, simularity_bitmap, bound = 0;
  1756. u8 final_candidate[2] = {0xFF, 0xFF}; /* for path A and path B */
  1757. bool bresult = true; /* is2t = true*/
  1758. s32 tmp1 = 0, tmp2 = 0;
  1759. bound = 8;
  1760. simularity_bitmap = 0;
  1761. for (i = 0; i < bound; i++) {
  1762. if ((i == 1) || (i == 3) || (i == 5) || (i == 7)) {
  1763. if ((result[c1][i] & 0x00000200) != 0)
  1764. tmp1 = result[c1][i] | 0xFFFFFC00;
  1765. else
  1766. tmp1 = result[c1][i];
  1767. if ((result[c2][i] & 0x00000200) != 0)
  1768. tmp2 = result[c2][i] | 0xFFFFFC00;
  1769. else
  1770. tmp2 = result[c2][i];
  1771. } else {
  1772. tmp1 = result[c1][i];
  1773. tmp2 = result[c2][i];
  1774. }
  1775. diff = (tmp1 > tmp2) ? (tmp1 - tmp2) : (tmp2 - tmp1);
  1776. if (diff > MAX_TOLERANCE) {
  1777. if ((i == 2 || i == 6) && !simularity_bitmap) {
  1778. if (result[c1][i] + result[c1][i + 1] == 0)
  1779. final_candidate[(i / 4)] = c2;
  1780. else if (result[c2][i] + result[c2][i + 1] == 0)
  1781. final_candidate[(i / 4)] = c1;
  1782. else
  1783. simularity_bitmap |= (1 << i);
  1784. } else
  1785. simularity_bitmap |= (1 << i);
  1786. }
  1787. }
  1788. if (simularity_bitmap == 0) {
  1789. for (i = 0; i < (bound / 4); i++) {
  1790. if (final_candidate[i] != 0xFF) {
  1791. for (j = i * 4; j < (i + 1) * 4 - 2; j++)
  1792. result[3][j] =
  1793. result[final_candidate[i]][j];
  1794. bresult = false;
  1795. }
  1796. }
  1797. return bresult;
  1798. } else {
  1799. if (!(simularity_bitmap & 0x03)) { /* path A TX OK */
  1800. for (i = 0; i < 2; i++)
  1801. result[3][i] = result[c1][i];
  1802. }
  1803. if (!(simularity_bitmap & 0x0c)) { /* path A RX OK */
  1804. for (i = 2; i < 4; i++)
  1805. result[3][i] = result[c1][i];
  1806. }
  1807. if (!(simularity_bitmap & 0x30)) { /* path B TX OK */
  1808. for (i = 4; i < 6; i++)
  1809. result[3][i] = result[c1][i];
  1810. }
  1811. if (!(simularity_bitmap & 0xc0)) { /* path B RX OK */
  1812. for (i = 6; i < 8; i++)
  1813. result[3][i] = result[c1][i];
  1814. }
  1815. return false;
  1816. }
  1817. }
  1818. static void _rtl8723be_phy_iq_calibrate(struct ieee80211_hw *hw,
  1819. long result[][8], u8 t, bool is2t)
  1820. {
  1821. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1822. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1823. u32 i;
  1824. u8 patha_ok, pathb_ok;
  1825. u32 adda_reg[IQK_ADDA_REG_NUM] = {
  1826. 0x85c, 0xe6c, 0xe70, 0xe74,
  1827. 0xe78, 0xe7c, 0xe80, 0xe84,
  1828. 0xe88, 0xe8c, 0xed0, 0xed4,
  1829. 0xed8, 0xedc, 0xee0, 0xeec
  1830. };
  1831. u32 iqk_mac_reg[IQK_MAC_REG_NUM] = {
  1832. 0x522, 0x550, 0x551, 0x040
  1833. };
  1834. u32 iqk_bb_reg[IQK_BB_REG_NUM] = {
  1835. ROFDM0_TRXPATHENABLE, ROFDM0_TRMUXPAR,
  1836. RFPGA0_XCD_RFINTERFACESW, 0xb68, 0xb6c,
  1837. 0x870, 0x860,
  1838. 0x864, 0xa04
  1839. };
  1840. const u32 retrycount = 2;
  1841. u32 path_sel_bb;/* path_sel_rf */
  1842. u8 tmp_reg_c50, tmp_reg_c58;
  1843. tmp_reg_c50 = rtl_get_bbreg(hw, 0xc50, MASKBYTE0);
  1844. tmp_reg_c58 = rtl_get_bbreg(hw, 0xc58, MASKBYTE0);
  1845. if (t == 0) {
  1846. rtl8723_save_adda_registers(hw, adda_reg,
  1847. rtlphy->adda_backup, 16);
  1848. rtl8723_phy_save_mac_registers(hw, iqk_mac_reg,
  1849. rtlphy->iqk_mac_backup);
  1850. rtl8723_save_adda_registers(hw, iqk_bb_reg,
  1851. rtlphy->iqk_bb_backup,
  1852. IQK_BB_REG_NUM);
  1853. }
  1854. rtl8723_phy_path_adda_on(hw, adda_reg, true, is2t);
  1855. if (t == 0) {
  1856. rtlphy->rfpi_enable = (u8)rtl_get_bbreg(hw,
  1857. RFPGA0_XA_HSSIPARAMETER1,
  1858. BIT(8));
  1859. }
  1860. path_sel_bb = rtl_get_bbreg(hw, 0x948, MASKDWORD);
  1861. rtl8723_phy_mac_setting_calibration(hw, iqk_mac_reg,
  1862. rtlphy->iqk_mac_backup);
  1863. /*BB Setting*/
  1864. rtl_set_bbreg(hw, 0xa04, 0x0f000000, 0xf);
  1865. rtl_set_bbreg(hw, 0xc04, MASKDWORD, 0x03a05600);
  1866. rtl_set_bbreg(hw, 0xc08, MASKDWORD, 0x000800e4);
  1867. rtl_set_bbreg(hw, 0x874, MASKDWORD, 0x22204000);
  1868. /* path A TX IQK */
  1869. for (i = 0; i < retrycount; i++) {
  1870. patha_ok = _rtl8723be_phy_path_a_iqk(hw);
  1871. if (patha_ok == 0x01) {
  1872. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1873. "Path A Tx IQK Success!!\n");
  1874. result[t][0] = (rtl_get_bbreg(hw, 0xe94, MASKDWORD) &
  1875. 0x3FF0000) >> 16;
  1876. result[t][1] = (rtl_get_bbreg(hw, 0xe9c, MASKDWORD) &
  1877. 0x3FF0000) >> 16;
  1878. break;
  1879. } else {
  1880. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1881. "Path A Tx IQK Fail!!\n");
  1882. }
  1883. }
  1884. /* path A RX IQK */
  1885. for (i = 0; i < retrycount; i++) {
  1886. patha_ok = _rtl8723be_phy_path_a_rx_iqk(hw);
  1887. if (patha_ok == 0x03) {
  1888. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1889. "Path A Rx IQK Success!!\n");
  1890. result[t][2] = (rtl_get_bbreg(hw, 0xea4, MASKDWORD) &
  1891. 0x3FF0000) >> 16;
  1892. result[t][3] = (rtl_get_bbreg(hw, 0xeac, MASKDWORD) &
  1893. 0x3FF0000) >> 16;
  1894. break;
  1895. }
  1896. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1897. "Path A Rx IQK Fail!!\n");
  1898. }
  1899. if (0x00 == patha_ok)
  1900. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Path A IQK Fail!!\n");
  1901. if (is2t) {
  1902. /* path B TX IQK */
  1903. for (i = 0; i < retrycount; i++) {
  1904. pathb_ok = _rtl8723be_phy_path_b_iqk(hw);
  1905. if (pathb_ok == 0x01) {
  1906. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1907. "Path B Tx IQK Success!!\n");
  1908. result[t][4] = (rtl_get_bbreg(hw, 0xe94,
  1909. MASKDWORD) &
  1910. 0x3FF0000) >> 16;
  1911. result[t][5] = (rtl_get_bbreg(hw, 0xe9c,
  1912. MASKDWORD) &
  1913. 0x3FF0000) >> 16;
  1914. break;
  1915. }
  1916. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1917. "Path B Tx IQK Fail!!\n");
  1918. }
  1919. /* path B RX IQK */
  1920. for (i = 0; i < retrycount; i++) {
  1921. pathb_ok = _rtl8723be_phy_path_b_rx_iqk(hw);
  1922. if (pathb_ok == 0x03) {
  1923. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1924. "Path B Rx IQK Success!!\n");
  1925. result[t][6] = (rtl_get_bbreg(hw, 0xea4,
  1926. MASKDWORD) &
  1927. 0x3FF0000) >> 16;
  1928. result[t][7] = (rtl_get_bbreg(hw, 0xeac,
  1929. MASKDWORD) &
  1930. 0x3FF0000) >> 16;
  1931. break;
  1932. }
  1933. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1934. "Path B Rx IQK Fail!!\n");
  1935. }
  1936. }
  1937. /* Back to BB mode, load original value */
  1938. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0);
  1939. if (t != 0) {
  1940. rtl8723_phy_reload_adda_registers(hw, adda_reg,
  1941. rtlphy->adda_backup, 16);
  1942. rtl8723_phy_reload_mac_registers(hw, iqk_mac_reg,
  1943. rtlphy->iqk_mac_backup);
  1944. rtl8723_phy_reload_adda_registers(hw, iqk_bb_reg,
  1945. rtlphy->iqk_bb_backup,
  1946. IQK_BB_REG_NUM);
  1947. rtl_set_bbreg(hw, 0x948, MASKDWORD, path_sel_bb);
  1948. /*rtl_set_rfreg(hw, RF90_PATH_B, 0xb0, 0xfffff, path_sel_rf);*/
  1949. rtl_set_bbreg(hw, 0xc50, MASKBYTE0, 0x50);
  1950. rtl_set_bbreg(hw, 0xc50, MASKBYTE0, tmp_reg_c50);
  1951. if (is2t) {
  1952. rtl_set_bbreg(hw, 0xc58, MASKBYTE0, 0x50);
  1953. rtl_set_bbreg(hw, 0xc58, MASKBYTE0, tmp_reg_c58);
  1954. }
  1955. rtl_set_bbreg(hw, 0xe30, MASKDWORD, 0x01008c00);
  1956. rtl_set_bbreg(hw, 0xe34, MASKDWORD, 0x01008c00);
  1957. }
  1958. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "8723be IQK Finish!!\n");
  1959. }
  1960. static u8 _get_right_chnl_place_for_iqk(u8 chnl)
  1961. {
  1962. u8 channel_all[TARGET_CHNL_NUM_2G_5G] = {
  1963. 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12,
  1964. 13, 14, 36, 38, 40, 42, 44, 46,
  1965. 48, 50, 52, 54, 56, 58, 60, 62, 64,
  1966. 100, 102, 104, 106, 108, 110,
  1967. 112, 114, 116, 118, 120, 122,
  1968. 124, 126, 128, 130, 132, 134, 136,
  1969. 138, 140, 149, 151, 153, 155, 157,
  1970. 159, 161, 163, 165};
  1971. u8 place = chnl;
  1972. if (chnl > 14) {
  1973. for (place = 14; place < sizeof(channel_all); place++) {
  1974. if (channel_all[place] == chnl)
  1975. return place - 13;
  1976. }
  1977. }
  1978. return 0;
  1979. }
  1980. static void _rtl8723be_phy_lc_calibrate(struct ieee80211_hw *hw, bool is2t)
  1981. {
  1982. u8 tmpreg;
  1983. u32 rf_a_mode = 0, rf_b_mode = 0, lc_cal;
  1984. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1985. tmpreg = rtl_read_byte(rtlpriv, 0xd03);
  1986. if ((tmpreg & 0x70) != 0)
  1987. rtl_write_byte(rtlpriv, 0xd03, tmpreg & 0x8F);
  1988. else
  1989. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  1990. if ((tmpreg & 0x70) != 0) {
  1991. rf_a_mode = rtl_get_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS);
  1992. if (is2t)
  1993. rf_b_mode = rtl_get_rfreg(hw, RF90_PATH_B, 0x00,
  1994. MASK12BITS);
  1995. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS,
  1996. (rf_a_mode & 0x8FFFF) | 0x10000);
  1997. if (is2t)
  1998. rtl_set_rfreg(hw, RF90_PATH_B, 0x00, MASK12BITS,
  1999. (rf_b_mode & 0x8FFFF) | 0x10000);
  2000. }
  2001. lc_cal = rtl_get_rfreg(hw, RF90_PATH_A, 0x18, MASK12BITS);
  2002. rtl_set_rfreg(hw, RF90_PATH_A, 0xb0, RFREG_OFFSET_MASK, 0xdfbe0);
  2003. rtl_set_rfreg(hw, RF90_PATH_A, 0x18, MASK12BITS, 0x8c0a);
  2004. /* In order not to disturb BT music when wifi init.(1ant NIC only) */
  2005. /*mdelay(100);*/
  2006. /* In order not to disturb BT music when wifi init.(1ant NIC only) */
  2007. mdelay(50);
  2008. rtl_set_rfreg(hw, RF90_PATH_A, 0xb0, RFREG_OFFSET_MASK, 0xdffe0);
  2009. if ((tmpreg & 0x70) != 0) {
  2010. rtl_write_byte(rtlpriv, 0xd03, tmpreg);
  2011. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS, rf_a_mode);
  2012. if (is2t)
  2013. rtl_set_rfreg(hw, RF90_PATH_B, 0x00,
  2014. MASK12BITS, rf_b_mode);
  2015. } else {
  2016. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  2017. }
  2018. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "\n");
  2019. }
  2020. static void _rtl8723be_phy_set_rfpath_switch(struct ieee80211_hw *hw,
  2021. bool bmain, bool is2t)
  2022. {
  2023. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2024. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "\n");
  2025. if (bmain) /* left antenna */
  2026. rtl_set_bbreg(hw, 0x92C, MASKDWORD, 0x1);
  2027. else
  2028. rtl_set_bbreg(hw, 0x92C, MASKDWORD, 0x2);
  2029. }
  2030. #undef IQK_ADDA_REG_NUM
  2031. #undef IQK_DELAY_TIME
  2032. /* IQK is merge from Merge Temp */
  2033. void rtl8723be_phy_iq_calibrate(struct ieee80211_hw *hw, bool b_recovery)
  2034. {
  2035. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2036. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2037. long result[4][8];
  2038. u8 i, final_candidate, idx;
  2039. bool b_patha_ok, b_pathb_ok;
  2040. long reg_e94, reg_e9c, reg_ea4, reg_eac, reg_eb4, reg_ebc, reg_ec4;
  2041. long reg_ecc, reg_tmp = 0;
  2042. bool is12simular, is13simular, is23simular;
  2043. u32 iqk_bb_reg[9] = {
  2044. ROFDM0_XARXIQIMBALANCE,
  2045. ROFDM0_XBRXIQIMBALANCE,
  2046. ROFDM0_ECCATHRESHOLD,
  2047. ROFDM0_AGCRSSITABLE,
  2048. ROFDM0_XATXIQIMBALANCE,
  2049. ROFDM0_XBTXIQIMBALANCE,
  2050. ROFDM0_XCTXAFE,
  2051. ROFDM0_XDTXAFE,
  2052. ROFDM0_RXIQEXTANTA
  2053. };
  2054. u32 path_sel_bb = 0; /* path_sel_rf = 0 */
  2055. if (rtlphy->lck_inprogress)
  2056. return;
  2057. spin_lock(&rtlpriv->locks.iqk_lock);
  2058. rtlphy->lck_inprogress = true;
  2059. spin_unlock(&rtlpriv->locks.iqk_lock);
  2060. if (b_recovery) {
  2061. rtl8723_phy_reload_adda_registers(hw, iqk_bb_reg,
  2062. rtlphy->iqk_bb_backup, 9);
  2063. return;
  2064. }
  2065. /* Save RF Path */
  2066. path_sel_bb = rtl_get_bbreg(hw, 0x948, MASKDWORD);
  2067. /* path_sel_rf = rtl_get_rfreg(hw, RF90_PATH_A, 0xb0, 0xfffff); */
  2068. for (i = 0; i < 8; i++) {
  2069. result[0][i] = 0;
  2070. result[1][i] = 0;
  2071. result[2][i] = 0;
  2072. result[3][i] = 0;
  2073. }
  2074. final_candidate = 0xff;
  2075. b_patha_ok = false;
  2076. b_pathb_ok = false;
  2077. is12simular = false;
  2078. is23simular = false;
  2079. is13simular = false;
  2080. for (i = 0; i < 3; i++) {
  2081. _rtl8723be_phy_iq_calibrate(hw, result, i, true);
  2082. if (i == 1) {
  2083. is12simular = _rtl8723be_phy_simularity_compare(hw,
  2084. result,
  2085. 0, 1);
  2086. if (is12simular) {
  2087. final_candidate = 0;
  2088. break;
  2089. }
  2090. }
  2091. if (i == 2) {
  2092. is13simular = _rtl8723be_phy_simularity_compare(hw,
  2093. result,
  2094. 0, 2);
  2095. if (is13simular) {
  2096. final_candidate = 0;
  2097. break;
  2098. }
  2099. is23simular = _rtl8723be_phy_simularity_compare(hw,
  2100. result,
  2101. 1, 2);
  2102. if (is23simular) {
  2103. final_candidate = 1;
  2104. } else {
  2105. for (i = 0; i < 8; i++)
  2106. reg_tmp += result[3][i];
  2107. if (reg_tmp != 0)
  2108. final_candidate = 3;
  2109. else
  2110. final_candidate = 0xFF;
  2111. }
  2112. }
  2113. }
  2114. for (i = 0; i < 4; i++) {
  2115. reg_e94 = result[i][0];
  2116. reg_e9c = result[i][1];
  2117. reg_ea4 = result[i][2];
  2118. reg_eac = result[i][3];
  2119. reg_eb4 = result[i][4];
  2120. reg_ebc = result[i][5];
  2121. reg_ec4 = result[i][6];
  2122. reg_ecc = result[i][7];
  2123. }
  2124. if (final_candidate != 0xff) {
  2125. reg_e94 = result[final_candidate][0];
  2126. rtlphy->reg_e94 = reg_e94;
  2127. reg_e9c = result[final_candidate][1];
  2128. rtlphy->reg_e9c = reg_e9c;
  2129. reg_ea4 = result[final_candidate][2];
  2130. reg_eac = result[final_candidate][3];
  2131. reg_eb4 = result[final_candidate][4];
  2132. rtlphy->reg_eb4 = reg_eb4;
  2133. reg_ebc = result[final_candidate][5];
  2134. rtlphy->reg_ebc = reg_ebc;
  2135. reg_ec4 = result[final_candidate][6];
  2136. reg_ecc = result[final_candidate][7];
  2137. b_patha_ok = true;
  2138. b_pathb_ok = true;
  2139. } else {
  2140. rtlphy->reg_e94 = 0x100;
  2141. rtlphy->reg_eb4 = 0x100;
  2142. rtlphy->reg_e9c = 0x0;
  2143. rtlphy->reg_ebc = 0x0;
  2144. }
  2145. if (reg_e94 != 0)
  2146. rtl8723_phy_path_a_fill_iqk_matrix(hw, b_patha_ok, result,
  2147. final_candidate,
  2148. (reg_ea4 == 0));
  2149. if (reg_eb4 != 0)
  2150. _rtl8723be_phy_path_b_fill_iqk_matrix(hw, b_pathb_ok, result,
  2151. final_candidate,
  2152. (reg_ec4 == 0));
  2153. idx = _get_right_chnl_place_for_iqk(rtlphy->current_channel);
  2154. if (final_candidate < 4) {
  2155. for (i = 0; i < IQK_MATRIX_REG_NUM; i++)
  2156. rtlphy->iqk_matrix[idx].value[0][i] =
  2157. result[final_candidate][i];
  2158. rtlphy->iqk_matrix[idx].iqk_done = true;
  2159. }
  2160. rtl8723_save_adda_registers(hw, iqk_bb_reg,
  2161. rtlphy->iqk_bb_backup, 9);
  2162. rtl_set_bbreg(hw, 0x948, MASKDWORD, path_sel_bb);
  2163. /* rtl_set_rfreg(hw, RF90_PATH_A, 0xb0, 0xfffff, path_sel_rf); */
  2164. spin_lock(&rtlpriv->locks.iqk_lock);
  2165. rtlphy->lck_inprogress = false;
  2166. spin_unlock(&rtlpriv->locks.iqk_lock);
  2167. }
  2168. void rtl8723be_phy_lc_calibrate(struct ieee80211_hw *hw)
  2169. {
  2170. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2171. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2172. struct rtl_hal *rtlhal = &rtlpriv->rtlhal;
  2173. u32 timeout = 2000, timecount = 0;
  2174. while (rtlpriv->mac80211.act_scanning && timecount < timeout) {
  2175. udelay(50);
  2176. timecount += 50;
  2177. }
  2178. rtlphy->lck_inprogress = true;
  2179. RTPRINT(rtlpriv, FINIT, INIT_IQK,
  2180. "LCK:Start!!! currentband %x delay %d ms\n",
  2181. rtlhal->current_bandtype, timecount);
  2182. _rtl8723be_phy_lc_calibrate(hw, false);
  2183. rtlphy->lck_inprogress = false;
  2184. }
  2185. void rtl8723be_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool bmain)
  2186. {
  2187. _rtl8723be_phy_set_rfpath_switch(hw, bmain, true);
  2188. }
  2189. bool rtl8723be_phy_set_io_cmd(struct ieee80211_hw *hw, enum io_type iotype)
  2190. {
  2191. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2192. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2193. bool b_postprocessing = false;
  2194. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  2195. "-->IO Cmd(%#x), set_io_inprogress(%d)\n",
  2196. iotype, rtlphy->set_io_inprogress);
  2197. do {
  2198. switch (iotype) {
  2199. case IO_CMD_RESUME_DM_BY_SCAN:
  2200. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  2201. "[IO CMD] Resume DM after scan.\n");
  2202. b_postprocessing = true;
  2203. break;
  2204. case IO_CMD_PAUSE_BAND0_DM_BY_SCAN:
  2205. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  2206. "[IO CMD] Pause DM before scan.\n");
  2207. b_postprocessing = true;
  2208. break;
  2209. default:
  2210. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  2211. "switch case %#x not processed\n", iotype);
  2212. break;
  2213. }
  2214. } while (false);
  2215. if (b_postprocessing && !rtlphy->set_io_inprogress) {
  2216. rtlphy->set_io_inprogress = true;
  2217. rtlphy->current_io_type = iotype;
  2218. } else {
  2219. return false;
  2220. }
  2221. rtl8723be_phy_set_io(hw);
  2222. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE, "IO Type(%#x)\n", iotype);
  2223. return true;
  2224. }
  2225. static void rtl8723be_phy_set_io(struct ieee80211_hw *hw)
  2226. {
  2227. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2228. struct dig_t *dm_digtable = &rtlpriv->dm_digtable;
  2229. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2230. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  2231. "--->Cmd(%#x), set_io_inprogress(%d)\n",
  2232. rtlphy->current_io_type, rtlphy->set_io_inprogress);
  2233. switch (rtlphy->current_io_type) {
  2234. case IO_CMD_RESUME_DM_BY_SCAN:
  2235. dm_digtable->cur_igvalue = rtlphy->initgain_backup.xaagccore1;
  2236. /*rtl92c_dm_write_dig(hw);*/
  2237. rtl8723be_phy_set_txpower_level(hw, rtlphy->current_channel);
  2238. rtl_set_bbreg(hw, RCCK0_CCA, 0xff0000, 0x83);
  2239. break;
  2240. case IO_CMD_PAUSE_BAND0_DM_BY_SCAN:
  2241. rtlphy->initgain_backup.xaagccore1 = dm_digtable->cur_igvalue;
  2242. dm_digtable->cur_igvalue = 0x17;
  2243. rtl_set_bbreg(hw, RCCK0_CCA, 0xff0000, 0x40);
  2244. break;
  2245. default:
  2246. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  2247. "switch case %#x not processed\n",
  2248. rtlphy->current_io_type);
  2249. break;
  2250. }
  2251. rtlphy->set_io_inprogress = false;
  2252. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  2253. "(%#x)\n", rtlphy->current_io_type);
  2254. }
  2255. static void rtl8723be_phy_set_rf_on(struct ieee80211_hw *hw)
  2256. {
  2257. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2258. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  2259. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  2260. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  2261. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  2262. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  2263. }
  2264. static void _rtl8723be_phy_set_rf_sleep(struct ieee80211_hw *hw)
  2265. {
  2266. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2267. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  2268. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
  2269. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  2270. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x22);
  2271. }
  2272. static bool _rtl8723be_phy_set_rf_power_state(struct ieee80211_hw *hw,
  2273. enum rf_pwrstate rfpwr_state)
  2274. {
  2275. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2276. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  2277. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2278. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  2279. bool bresult = true;
  2280. u8 i, queue_id;
  2281. struct rtl8192_tx_ring *ring = NULL;
  2282. switch (rfpwr_state) {
  2283. case ERFON:
  2284. if ((ppsc->rfpwr_state == ERFOFF) &&
  2285. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC)) {
  2286. bool rtstatus;
  2287. u32 initializecount = 0;
  2288. do {
  2289. initializecount++;
  2290. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  2291. "IPS Set eRf nic enable\n");
  2292. rtstatus = rtl_ps_enable_nic(hw);
  2293. } while (!rtstatus && (initializecount < 10));
  2294. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  2295. } else {
  2296. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  2297. "Set ERFON sleeped:%d ms\n",
  2298. jiffies_to_msecs(jiffies -
  2299. ppsc->last_sleep_jiffies));
  2300. ppsc->last_awake_jiffies = jiffies;
  2301. rtl8723be_phy_set_rf_on(hw);
  2302. }
  2303. if (mac->link_state == MAC80211_LINKED)
  2304. rtlpriv->cfg->ops->led_control(hw, LED_CTL_LINK);
  2305. else
  2306. rtlpriv->cfg->ops->led_control(hw, LED_CTL_NO_LINK);
  2307. break;
  2308. case ERFOFF:
  2309. for (queue_id = 0, i = 0;
  2310. queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
  2311. ring = &pcipriv->dev.tx_ring[queue_id];
  2312. /* Don't check BEACON Q.
  2313. * BEACON Q is always not empty,
  2314. * because '_rtl8723be_cmd_send_packet'
  2315. */
  2316. if (queue_id == BEACON_QUEUE ||
  2317. skb_queue_len(&ring->queue) == 0) {
  2318. queue_id++;
  2319. continue;
  2320. } else {
  2321. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  2322. "eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
  2323. (i + 1), queue_id,
  2324. skb_queue_len(&ring->queue));
  2325. udelay(10);
  2326. i++;
  2327. }
  2328. if (i >= MAX_DOZE_WAITING_TIMES_9x) {
  2329. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  2330. "ERFSLEEP: %d times TcbBusyQueue[%d] = %d !\n",
  2331. MAX_DOZE_WAITING_TIMES_9x,
  2332. queue_id,
  2333. skb_queue_len(&ring->queue));
  2334. break;
  2335. }
  2336. }
  2337. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC) {
  2338. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  2339. "IPS Set eRf nic disable\n");
  2340. rtl_ps_disable_nic(hw);
  2341. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  2342. } else {
  2343. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS) {
  2344. rtlpriv->cfg->ops->led_control(hw,
  2345. LED_CTL_NO_LINK);
  2346. } else {
  2347. rtlpriv->cfg->ops->led_control(hw,
  2348. LED_CTL_POWER_OFF);
  2349. }
  2350. }
  2351. break;
  2352. case ERFSLEEP:
  2353. if (ppsc->rfpwr_state == ERFOFF)
  2354. break;
  2355. for (queue_id = 0, i = 0;
  2356. queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
  2357. ring = &pcipriv->dev.tx_ring[queue_id];
  2358. if (skb_queue_len(&ring->queue) == 0) {
  2359. queue_id++;
  2360. continue;
  2361. } else {
  2362. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  2363. "eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
  2364. (i + 1), queue_id,
  2365. skb_queue_len(&ring->queue));
  2366. udelay(10);
  2367. i++;
  2368. }
  2369. if (i >= MAX_DOZE_WAITING_TIMES_9x) {
  2370. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  2371. "ERFSLEEP: %d times TcbBusyQueue[%d] = %d !\n",
  2372. MAX_DOZE_WAITING_TIMES_9x,
  2373. queue_id,
  2374. skb_queue_len(&ring->queue));
  2375. break;
  2376. }
  2377. }
  2378. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  2379. "Set ERFSLEEP awaked:%d ms\n",
  2380. jiffies_to_msecs(jiffies -
  2381. ppsc->last_awake_jiffies));
  2382. ppsc->last_sleep_jiffies = jiffies;
  2383. _rtl8723be_phy_set_rf_sleep(hw);
  2384. break;
  2385. default:
  2386. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  2387. "switch case %#x not processed\n", rfpwr_state);
  2388. bresult = false;
  2389. break;
  2390. }
  2391. if (bresult)
  2392. ppsc->rfpwr_state = rfpwr_state;
  2393. return bresult;
  2394. }
  2395. bool rtl8723be_phy_set_rf_power_state(struct ieee80211_hw *hw,
  2396. enum rf_pwrstate rfpwr_state)
  2397. {
  2398. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  2399. bool bresult = false;
  2400. if (rfpwr_state == ppsc->rfpwr_state)
  2401. return bresult;
  2402. bresult = _rtl8723be_phy_set_rf_power_state(hw, rfpwr_state);
  2403. return bresult;
  2404. }