hw.c 74 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2014 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "../efuse.h"
  27. #include "../base.h"
  28. #include "../regd.h"
  29. #include "../cam.h"
  30. #include "../ps.h"
  31. #include "../pci.h"
  32. #include "reg.h"
  33. #include "def.h"
  34. #include "phy.h"
  35. #include "../rtl8723com/phy_common.h"
  36. #include "dm.h"
  37. #include "../rtl8723com/dm_common.h"
  38. #include "fw.h"
  39. #include "../rtl8723com/fw_common.h"
  40. #include "led.h"
  41. #include "hw.h"
  42. #include "../pwrseqcmd.h"
  43. #include "pwrseq.h"
  44. #include "../btcoexist/rtl_btc.h"
  45. #define LLT_CONFIG 5
  46. static void _rtl8723be_return_beacon_queue_skb(struct ieee80211_hw *hw)
  47. {
  48. struct rtl_priv *rtlpriv = rtl_priv(hw);
  49. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  50. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[BEACON_QUEUE];
  51. unsigned long flags;
  52. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  53. while (skb_queue_len(&ring->queue)) {
  54. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  55. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  56. pci_unmap_single(rtlpci->pdev,
  57. rtlpriv->cfg->ops->get_desc(
  58. (u8 *)entry, true, HW_DESC_TXBUFF_ADDR),
  59. skb->len, PCI_DMA_TODEVICE);
  60. kfree_skb(skb);
  61. ring->idx = (ring->idx + 1) % ring->entries;
  62. }
  63. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  64. }
  65. static void _rtl8723be_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  66. u8 set_bits, u8 clear_bits)
  67. {
  68. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  69. struct rtl_priv *rtlpriv = rtl_priv(hw);
  70. rtlpci->reg_bcn_ctrl_val |= set_bits;
  71. rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
  72. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlpci->reg_bcn_ctrl_val);
  73. }
  74. static void _rtl8723be_stop_tx_beacon(struct ieee80211_hw *hw)
  75. {
  76. struct rtl_priv *rtlpriv = rtl_priv(hw);
  77. u8 tmp1byte;
  78. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  79. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
  80. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  81. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  82. tmp1byte &= ~(BIT(0));
  83. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  84. }
  85. static void _rtl8723be_resume_tx_beacon(struct ieee80211_hw *hw)
  86. {
  87. struct rtl_priv *rtlpriv = rtl_priv(hw);
  88. u8 tmp1byte;
  89. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  90. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
  91. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  92. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  93. tmp1byte |= BIT(1);
  94. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  95. }
  96. static void _rtl8723be_enable_bcn_sub_func(struct ieee80211_hw *hw)
  97. {
  98. _rtl8723be_set_bcn_ctrl_reg(hw, 0, BIT(1));
  99. }
  100. static void _rtl8723be_disable_bcn_sub_func(struct ieee80211_hw *hw)
  101. {
  102. _rtl8723be_set_bcn_ctrl_reg(hw, BIT(1), 0);
  103. }
  104. static void _rtl8723be_set_fw_clock_on(struct ieee80211_hw *hw, u8 rpwm_val,
  105. bool b_need_turn_off_ckk)
  106. {
  107. struct rtl_priv *rtlpriv = rtl_priv(hw);
  108. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  109. bool b_support_remote_wake_up;
  110. u32 count = 0, isr_regaddr, content;
  111. bool b_schedule_timer = b_need_turn_off_ckk;
  112. rtlpriv->cfg->ops->get_hw_reg(hw, HAL_DEF_WOWLAN,
  113. (u8 *)(&b_support_remote_wake_up));
  114. if (!rtlhal->fw_ready)
  115. return;
  116. if (!rtlpriv->psc.fw_current_inpsmode)
  117. return;
  118. while (1) {
  119. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  120. if (rtlhal->fw_clk_change_in_progress) {
  121. while (rtlhal->fw_clk_change_in_progress) {
  122. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  123. count++;
  124. udelay(100);
  125. if (count > 1000)
  126. return;
  127. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  128. }
  129. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  130. } else {
  131. rtlhal->fw_clk_change_in_progress = false;
  132. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  133. break;
  134. }
  135. }
  136. if (IS_IN_LOW_POWER_STATE(rtlhal->fw_ps_state)) {
  137. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_SET_RPWM,
  138. (u8 *)(&rpwm_val));
  139. if (FW_PS_IS_ACK(rpwm_val)) {
  140. isr_regaddr = REG_HISR;
  141. content = rtl_read_dword(rtlpriv, isr_regaddr);
  142. while (!(content & IMR_CPWM) && (count < 500)) {
  143. udelay(50);
  144. count++;
  145. content = rtl_read_dword(rtlpriv, isr_regaddr);
  146. }
  147. if (content & IMR_CPWM) {
  148. rtl_write_word(rtlpriv, isr_regaddr, 0x0100);
  149. rtlhal->fw_ps_state = FW_PS_STATE_RF_ON;
  150. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  151. "Receive CPWM INT!!! Set pHalData->FwPSState = %X\n",
  152. rtlhal->fw_ps_state);
  153. }
  154. }
  155. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  156. rtlhal->fw_clk_change_in_progress = false;
  157. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  158. if (b_schedule_timer)
  159. mod_timer(&rtlpriv->works.fw_clockoff_timer,
  160. jiffies + MSECS(10));
  161. } else {
  162. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  163. rtlhal->fw_clk_change_in_progress = false;
  164. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  165. }
  166. }
  167. static void _rtl8723be_set_fw_clock_off(struct ieee80211_hw *hw, u8 rpwm_val)
  168. {
  169. struct rtl_priv *rtlpriv = rtl_priv(hw);
  170. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  171. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  172. struct rtl8192_tx_ring *ring;
  173. enum rf_pwrstate rtstate;
  174. bool b_schedule_timer = false;
  175. u8 queue;
  176. if (!rtlhal->fw_ready)
  177. return;
  178. if (!rtlpriv->psc.fw_current_inpsmode)
  179. return;
  180. if (!rtlhal->allow_sw_to_change_hwclc)
  181. return;
  182. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE, (u8 *)(&rtstate));
  183. if (rtstate == ERFOFF || rtlpriv->psc.inactive_pwrstate == ERFOFF)
  184. return;
  185. for (queue = 0; queue < RTL_PCI_MAX_TX_QUEUE_COUNT; queue++) {
  186. ring = &rtlpci->tx_ring[queue];
  187. if (skb_queue_len(&ring->queue)) {
  188. b_schedule_timer = true;
  189. break;
  190. }
  191. }
  192. if (b_schedule_timer) {
  193. mod_timer(&rtlpriv->works.fw_clockoff_timer,
  194. jiffies + MSECS(10));
  195. return;
  196. }
  197. if (FW_PS_STATE(rtlhal->fw_ps_state) != FW_PS_STATE_RF_OFF_LOW_PWR) {
  198. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  199. if (!rtlhal->fw_clk_change_in_progress) {
  200. rtlhal->fw_clk_change_in_progress = true;
  201. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  202. rtlhal->fw_ps_state = FW_PS_STATE(rpwm_val);
  203. rtl_write_word(rtlpriv, REG_HISR, 0x0100);
  204. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
  205. (u8 *)(&rpwm_val));
  206. spin_lock_bh(&rtlpriv->locks.fw_ps_lock);
  207. rtlhal->fw_clk_change_in_progress = false;
  208. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  209. } else {
  210. spin_unlock_bh(&rtlpriv->locks.fw_ps_lock);
  211. mod_timer(&rtlpriv->works.fw_clockoff_timer,
  212. jiffies + MSECS(10));
  213. }
  214. }
  215. }
  216. static void _rtl8723be_set_fw_ps_rf_on(struct ieee80211_hw *hw)
  217. {
  218. u8 rpwm_val = 0;
  219. rpwm_val |= (FW_PS_STATE_RF_OFF | FW_PS_ACK);
  220. _rtl8723be_set_fw_clock_on(hw, rpwm_val, true);
  221. }
  222. static void _rtl8723be_fwlps_leave(struct ieee80211_hw *hw)
  223. {
  224. struct rtl_priv *rtlpriv = rtl_priv(hw);
  225. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  226. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  227. bool fw_current_inps = false;
  228. u8 rpwm_val = 0, fw_pwrmode = FW_PS_ACTIVE_MODE;
  229. if (ppsc->low_power_enable) {
  230. rpwm_val = (FW_PS_STATE_ALL_ON | FW_PS_ACK);/* RF on */
  231. _rtl8723be_set_fw_clock_on(hw, rpwm_val, false);
  232. rtlhal->allow_sw_to_change_hwclc = false;
  233. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  234. (u8 *)(&fw_pwrmode));
  235. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  236. (u8 *)(&fw_current_inps));
  237. } else {
  238. rpwm_val = FW_PS_STATE_ALL_ON; /* RF on */
  239. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
  240. (u8 *)(&rpwm_val));
  241. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  242. (u8 *)(&fw_pwrmode));
  243. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  244. (u8 *)(&fw_current_inps));
  245. }
  246. }
  247. static void _rtl8723be_fwlps_enter(struct ieee80211_hw *hw)
  248. {
  249. struct rtl_priv *rtlpriv = rtl_priv(hw);
  250. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  251. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  252. bool fw_current_inps = true;
  253. u8 rpwm_val;
  254. if (ppsc->low_power_enable) {
  255. rpwm_val = FW_PS_STATE_RF_OFF_LOW_PWR; /* RF off */
  256. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  257. (u8 *)(&fw_current_inps));
  258. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  259. (u8 *)(&ppsc->fwctrl_psmode));
  260. rtlhal->allow_sw_to_change_hwclc = true;
  261. _rtl8723be_set_fw_clock_off(hw, rpwm_val);
  262. } else {
  263. rpwm_val = FW_PS_STATE_RF_OFF; /* RF off */
  264. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_FW_PSMODE_STATUS,
  265. (u8 *)(&fw_current_inps));
  266. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_H2C_FW_PWRMODE,
  267. (u8 *)(&ppsc->fwctrl_psmode));
  268. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
  269. (u8 *)(&rpwm_val));
  270. }
  271. }
  272. void rtl8723be_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  273. {
  274. struct rtl_priv *rtlpriv = rtl_priv(hw);
  275. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  276. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  277. switch (variable) {
  278. case HW_VAR_RCR:
  279. *((u32 *)(val)) = rtlpci->receive_config;
  280. break;
  281. case HW_VAR_RF_STATE:
  282. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  283. break;
  284. case HW_VAR_FWLPS_RF_ON:{
  285. enum rf_pwrstate rfState;
  286. u32 val_rcr;
  287. rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE,
  288. (u8 *)(&rfState));
  289. if (rfState == ERFOFF) {
  290. *((bool *)(val)) = true;
  291. } else {
  292. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  293. val_rcr &= 0x00070000;
  294. if (val_rcr)
  295. *((bool *)(val)) = false;
  296. else
  297. *((bool *)(val)) = true;
  298. }
  299. }
  300. break;
  301. case HW_VAR_FW_PSMODE_STATUS:
  302. *((bool *)(val)) = ppsc->fw_current_inpsmode;
  303. break;
  304. case HW_VAR_CORRECT_TSF:{
  305. u64 tsf;
  306. u32 *ptsf_low = (u32 *)&tsf;
  307. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  308. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  309. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  310. *((u64 *)(val)) = tsf;
  311. }
  312. break;
  313. case HAL_DEF_WOWLAN:
  314. break;
  315. default:
  316. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  317. "switch case %#x not processed\n", variable);
  318. break;
  319. }
  320. }
  321. static void _rtl8723be_download_rsvd_page(struct ieee80211_hw *hw)
  322. {
  323. struct rtl_priv *rtlpriv = rtl_priv(hw);
  324. u8 tmp_regcr, tmp_reg422, bcnvalid_reg;
  325. u8 count = 0, dlbcn_count = 0;
  326. bool b_recover = false;
  327. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  328. rtl_write_byte(rtlpriv, REG_CR + 1,
  329. (tmp_regcr | BIT(0)));
  330. _rtl8723be_set_bcn_ctrl_reg(hw, 0, BIT(3));
  331. _rtl8723be_set_bcn_ctrl_reg(hw, BIT(4), 0);
  332. tmp_reg422 = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  333. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp_reg422 & (~BIT(6)));
  334. if (tmp_reg422 & BIT(6))
  335. b_recover = true;
  336. do {
  337. bcnvalid_reg = rtl_read_byte(rtlpriv, REG_TDECTRL + 2);
  338. rtl_write_byte(rtlpriv, REG_TDECTRL + 2,
  339. (bcnvalid_reg | BIT(0)));
  340. _rtl8723be_return_beacon_queue_skb(hw);
  341. rtl8723be_set_fw_rsvdpagepkt(hw, 0);
  342. bcnvalid_reg = rtl_read_byte(rtlpriv, REG_TDECTRL + 2);
  343. count = 0;
  344. while (!(bcnvalid_reg & BIT(0)) && count < 20) {
  345. count++;
  346. udelay(10);
  347. bcnvalid_reg = rtl_read_byte(rtlpriv,
  348. REG_TDECTRL + 2);
  349. }
  350. dlbcn_count++;
  351. } while (!(bcnvalid_reg & BIT(0)) && dlbcn_count < 5);
  352. if (bcnvalid_reg & BIT(0))
  353. rtl_write_byte(rtlpriv, REG_TDECTRL + 2, BIT(0));
  354. _rtl8723be_set_bcn_ctrl_reg(hw, BIT(3), 0);
  355. _rtl8723be_set_bcn_ctrl_reg(hw, 0, BIT(4));
  356. if (b_recover)
  357. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp_reg422);
  358. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  359. rtl_write_byte(rtlpriv, REG_CR + 1, (tmp_regcr & ~(BIT(0))));
  360. }
  361. void rtl8723be_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  362. {
  363. struct rtl_priv *rtlpriv = rtl_priv(hw);
  364. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  365. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  366. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  367. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  368. u8 idx;
  369. switch (variable) {
  370. case HW_VAR_ETHER_ADDR:
  371. for (idx = 0; idx < ETH_ALEN; idx++)
  372. rtl_write_byte(rtlpriv, (REG_MACID + idx), val[idx]);
  373. break;
  374. case HW_VAR_BASIC_RATE:{
  375. u16 b_rate_cfg = ((u16 *)val)[0];
  376. u8 rate_index = 0;
  377. b_rate_cfg = b_rate_cfg & 0x15f;
  378. b_rate_cfg |= 0x01;
  379. rtl_write_byte(rtlpriv, REG_RRSR, b_rate_cfg & 0xff);
  380. rtl_write_byte(rtlpriv, REG_RRSR + 1, (b_rate_cfg >> 8) & 0xff);
  381. while (b_rate_cfg > 0x1) {
  382. b_rate_cfg = (b_rate_cfg >> 1);
  383. rate_index++;
  384. }
  385. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, rate_index);
  386. }
  387. break;
  388. case HW_VAR_BSSID:
  389. for (idx = 0; idx < ETH_ALEN; idx++)
  390. rtl_write_byte(rtlpriv, (REG_BSSID + idx), val[idx]);
  391. break;
  392. case HW_VAR_SIFS:
  393. rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
  394. rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
  395. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  396. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  397. if (!mac->ht_enable)
  398. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM, 0x0e0e);
  399. else
  400. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  401. *((u16 *)val));
  402. break;
  403. case HW_VAR_SLOT_TIME:{
  404. u8 e_aci;
  405. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  406. "HW_VAR_SLOT_TIME %x\n", val[0]);
  407. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  408. for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
  409. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AC_PARAM,
  410. (u8 *)(&e_aci));
  411. }
  412. }
  413. break;
  414. case HW_VAR_ACK_PREAMBLE:{
  415. u8 reg_tmp;
  416. u8 short_preamble = (bool)(*(u8 *)val);
  417. reg_tmp = rtl_read_byte(rtlpriv, REG_TRXPTCL_CTL + 2);
  418. if (short_preamble) {
  419. reg_tmp |= 0x02;
  420. rtl_write_byte(rtlpriv, REG_TRXPTCL_CTL + 2, reg_tmp);
  421. } else {
  422. reg_tmp &= 0xFD;
  423. rtl_write_byte(rtlpriv, REG_TRXPTCL_CTL + 2, reg_tmp);
  424. }
  425. }
  426. break;
  427. case HW_VAR_WPA_CONFIG:
  428. rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *)val));
  429. break;
  430. case HW_VAR_AMPDU_MIN_SPACE:{
  431. u8 min_spacing_to_set;
  432. u8 sec_min_space;
  433. min_spacing_to_set = *((u8 *)val);
  434. if (min_spacing_to_set <= 7) {
  435. sec_min_space = 0;
  436. if (min_spacing_to_set < sec_min_space)
  437. min_spacing_to_set = sec_min_space;
  438. mac->min_space_cfg = ((mac->min_space_cfg & 0xf8) |
  439. min_spacing_to_set);
  440. *val = min_spacing_to_set;
  441. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  442. "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  443. mac->min_space_cfg);
  444. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  445. mac->min_space_cfg);
  446. }
  447. }
  448. break;
  449. case HW_VAR_SHORTGI_DENSITY:{
  450. u8 density_to_set;
  451. density_to_set = *((u8 *)val);
  452. mac->min_space_cfg |= (density_to_set << 3);
  453. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  454. "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  455. mac->min_space_cfg);
  456. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  457. mac->min_space_cfg);
  458. }
  459. break;
  460. case HW_VAR_AMPDU_FACTOR:{
  461. u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
  462. u8 factor_toset;
  463. u8 *p_regtoset = NULL;
  464. u8 index = 0;
  465. p_regtoset = regtoset_normal;
  466. factor_toset = *((u8 *)val);
  467. if (factor_toset <= 3) {
  468. factor_toset = (1 << (factor_toset + 2));
  469. if (factor_toset > 0xf)
  470. factor_toset = 0xf;
  471. for (index = 0; index < 4; index++) {
  472. if ((p_regtoset[index] & 0xf0) >
  473. (factor_toset << 4))
  474. p_regtoset[index] =
  475. (p_regtoset[index] & 0x0f) |
  476. (factor_toset << 4);
  477. if ((p_regtoset[index] & 0x0f) > factor_toset)
  478. p_regtoset[index] =
  479. (p_regtoset[index] & 0xf0) |
  480. (factor_toset);
  481. rtl_write_byte(rtlpriv,
  482. (REG_AGGLEN_LMT + index),
  483. p_regtoset[index]);
  484. }
  485. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  486. "Set HW_VAR_AMPDU_FACTOR: %#x\n",
  487. factor_toset);
  488. }
  489. }
  490. break;
  491. case HW_VAR_AC_PARAM:{
  492. u8 e_aci = *((u8 *)val);
  493. rtl8723_dm_init_edca_turbo(hw);
  494. if (rtlpci->acm_method != EACMWAY2_SW)
  495. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ACM_CTRL,
  496. (u8 *)(&e_aci));
  497. }
  498. break;
  499. case HW_VAR_ACM_CTRL:{
  500. u8 e_aci = *((u8 *)val);
  501. union aci_aifsn *p_aci_aifsn =
  502. (union aci_aifsn *)(&(mac->ac[0].aifs));
  503. u8 acm = p_aci_aifsn->f.acm;
  504. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  505. acm_ctrl =
  506. acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
  507. if (acm) {
  508. switch (e_aci) {
  509. case AC0_BE:
  510. acm_ctrl |= ACMHW_BEQEN;
  511. break;
  512. case AC2_VI:
  513. acm_ctrl |= ACMHW_VIQEN;
  514. break;
  515. case AC3_VO:
  516. acm_ctrl |= ACMHW_VOQEN;
  517. break;
  518. default:
  519. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  520. "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
  521. acm);
  522. break;
  523. }
  524. } else {
  525. switch (e_aci) {
  526. case AC0_BE:
  527. acm_ctrl &= (~ACMHW_BEQEN);
  528. break;
  529. case AC2_VI:
  530. acm_ctrl &= (~ACMHW_VIQEN);
  531. break;
  532. case AC3_VO:
  533. acm_ctrl &= (~ACMHW_VOQEN);
  534. break;
  535. default:
  536. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  537. "switch case %#x not processed\n",
  538. e_aci);
  539. break;
  540. }
  541. }
  542. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  543. "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
  544. acm_ctrl);
  545. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  546. }
  547. break;
  548. case HW_VAR_RCR:
  549. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *)(val))[0]);
  550. rtlpci->receive_config = ((u32 *)(val))[0];
  551. break;
  552. case HW_VAR_RETRY_LIMIT:{
  553. u8 retry_limit = ((u8 *)(val))[0];
  554. rtl_write_word(rtlpriv, REG_RL,
  555. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  556. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  557. }
  558. break;
  559. case HW_VAR_DUAL_TSF_RST:
  560. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  561. break;
  562. case HW_VAR_EFUSE_BYTES:
  563. rtlefuse->efuse_usedbytes = *((u16 *)val);
  564. break;
  565. case HW_VAR_EFUSE_USAGE:
  566. rtlefuse->efuse_usedpercentage = *((u8 *)val);
  567. break;
  568. case HW_VAR_IO_CMD:
  569. rtl8723be_phy_set_io_cmd(hw, (*(enum io_type *)val));
  570. break;
  571. case HW_VAR_SET_RPWM:{
  572. u8 rpwm_val;
  573. rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
  574. udelay(1);
  575. if (rpwm_val & BIT(7)) {
  576. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM, (*(u8 *)val));
  577. } else {
  578. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  579. ((*(u8 *)val) | BIT(7)));
  580. }
  581. }
  582. break;
  583. case HW_VAR_H2C_FW_PWRMODE:
  584. rtl8723be_set_fw_pwrmode_cmd(hw, (*(u8 *)val));
  585. break;
  586. case HW_VAR_FW_PSMODE_STATUS:
  587. ppsc->fw_current_inpsmode = *((bool *)val);
  588. break;
  589. case HW_VAR_RESUME_CLK_ON:
  590. _rtl8723be_set_fw_ps_rf_on(hw);
  591. break;
  592. case HW_VAR_FW_LPS_ACTION:{
  593. bool b_enter_fwlps = *((bool *)val);
  594. if (b_enter_fwlps)
  595. _rtl8723be_fwlps_enter(hw);
  596. else
  597. _rtl8723be_fwlps_leave(hw);
  598. }
  599. break;
  600. case HW_VAR_H2C_FW_JOINBSSRPT:{
  601. u8 mstatus = (*(u8 *)val);
  602. if (mstatus == RT_MEDIA_CONNECT) {
  603. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID, NULL);
  604. _rtl8723be_download_rsvd_page(hw);
  605. }
  606. rtl8723be_set_fw_media_status_rpt_cmd(hw, mstatus);
  607. }
  608. break;
  609. case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:
  610. rtl8723be_set_p2p_ps_offload_cmd(hw, (*(u8 *)val));
  611. break;
  612. case HW_VAR_AID:{
  613. u16 u2btmp;
  614. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  615. u2btmp &= 0xC000;
  616. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT,
  617. (u2btmp | mac->assoc_id));
  618. }
  619. break;
  620. case HW_VAR_CORRECT_TSF:{
  621. u8 btype_ibss = ((u8 *)(val))[0];
  622. if (btype_ibss)
  623. _rtl8723be_stop_tx_beacon(hw);
  624. _rtl8723be_set_bcn_ctrl_reg(hw, 0, BIT(3));
  625. rtl_write_dword(rtlpriv, REG_TSFTR,
  626. (u32) (mac->tsf & 0xffffffff));
  627. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  628. (u32) ((mac->tsf >> 32) & 0xffffffff));
  629. _rtl8723be_set_bcn_ctrl_reg(hw, BIT(3), 0);
  630. if (btype_ibss)
  631. _rtl8723be_resume_tx_beacon(hw);
  632. }
  633. break;
  634. case HW_VAR_KEEP_ALIVE:{
  635. u8 array[2];
  636. array[0] = 0xff;
  637. array[1] = *((u8 *)val);
  638. rtl8723be_fill_h2c_cmd(hw, H2C_8723B_KEEP_ALIVE_CTRL, 2, array);
  639. }
  640. break;
  641. default:
  642. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  643. "switch case %#x not processed\n", variable);
  644. break;
  645. }
  646. }
  647. static bool _rtl8723be_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
  648. {
  649. struct rtl_priv *rtlpriv = rtl_priv(hw);
  650. bool status = true;
  651. long count = 0;
  652. u32 value = _LLT_INIT_ADDR(address) | _LLT_INIT_DATA(data) |
  653. _LLT_OP(_LLT_WRITE_ACCESS);
  654. rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
  655. do {
  656. value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
  657. if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
  658. break;
  659. if (count > POLLING_LLT_THRESHOLD) {
  660. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  661. "Failed to polling write LLT done at address %d!\n",
  662. address);
  663. status = false;
  664. break;
  665. }
  666. } while (++count);
  667. return status;
  668. }
  669. static bool _rtl8723be_llt_table_init(struct ieee80211_hw *hw)
  670. {
  671. struct rtl_priv *rtlpriv = rtl_priv(hw);
  672. unsigned short i;
  673. u8 txpktbuf_bndy;
  674. u8 maxPage;
  675. bool status;
  676. maxPage = 255;
  677. txpktbuf_bndy = 245;
  678. rtl_write_dword(rtlpriv, REG_TRXFF_BNDY,
  679. (0x27FF0000 | txpktbuf_bndy));
  680. rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
  681. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  682. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  683. rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
  684. rtl_write_byte(rtlpriv, REG_PBP, 0x31);
  685. rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
  686. for (i = 0; i < (txpktbuf_bndy - 1); i++) {
  687. status = _rtl8723be_llt_write(hw, i, i + 1);
  688. if (!status)
  689. return status;
  690. }
  691. status = _rtl8723be_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
  692. if (!status)
  693. return status;
  694. for (i = txpktbuf_bndy; i < maxPage; i++) {
  695. status = _rtl8723be_llt_write(hw, i, (i + 1));
  696. if (!status)
  697. return status;
  698. }
  699. status = _rtl8723be_llt_write(hw, maxPage, txpktbuf_bndy);
  700. if (!status)
  701. return status;
  702. rtl_write_dword(rtlpriv, REG_RQPN, 0x80e40808);
  703. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x00);
  704. return true;
  705. }
  706. static void _rtl8723be_gen_refresh_led_state(struct ieee80211_hw *hw)
  707. {
  708. struct rtl_priv *rtlpriv = rtl_priv(hw);
  709. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  710. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  711. struct rtl_led *pled0 = &(pcipriv->ledctl.sw_led0);
  712. if (rtlpriv->rtlhal.up_first_time)
  713. return;
  714. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
  715. rtl8723be_sw_led_on(hw, pled0);
  716. else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
  717. rtl8723be_sw_led_on(hw, pled0);
  718. else
  719. rtl8723be_sw_led_off(hw, pled0);
  720. }
  721. static bool _rtl8723be_init_mac(struct ieee80211_hw *hw)
  722. {
  723. struct rtl_priv *rtlpriv = rtl_priv(hw);
  724. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  725. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  726. unsigned char bytetmp;
  727. unsigned short wordtmp;
  728. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
  729. /*Auto Power Down to CHIP-off State*/
  730. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) & (~BIT(7));
  731. rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
  732. /* HW Power on sequence */
  733. if (!rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK,
  734. PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK,
  735. RTL8723_NIC_ENABLE_FLOW)) {
  736. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  737. "init MAC Fail as power on failure\n");
  738. return false;
  739. }
  740. bytetmp = rtl_read_byte(rtlpriv, REG_MULTI_FUNC_CTRL);
  741. rtl_write_byte(rtlpriv, REG_MULTI_FUNC_CTRL, bytetmp | BIT(3));
  742. bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO) | BIT(4);
  743. rtl_write_byte(rtlpriv, REG_APS_FSMCO, bytetmp);
  744. bytetmp = rtl_read_byte(rtlpriv, REG_CR);
  745. bytetmp = 0xff;
  746. rtl_write_byte(rtlpriv, REG_CR, bytetmp);
  747. mdelay(2);
  748. bytetmp = rtl_read_byte(rtlpriv, REG_HWSEQ_CTRL);
  749. bytetmp |= 0x7f;
  750. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, bytetmp);
  751. mdelay(2);
  752. bytetmp = rtl_read_byte(rtlpriv, REG_SYS_CFG + 3);
  753. if (bytetmp & BIT(0)) {
  754. bytetmp = rtl_read_byte(rtlpriv, 0x7c);
  755. rtl_write_byte(rtlpriv, 0x7c, bytetmp | BIT(6));
  756. }
  757. bytetmp = rtl_read_byte(rtlpriv, REG_SYS_CLKR);
  758. rtl_write_byte(rtlpriv, REG_SYS_CLKR, bytetmp | BIT(3));
  759. bytetmp = rtl_read_byte(rtlpriv, REG_GPIO_MUXCFG + 1);
  760. rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG + 1, bytetmp & (~BIT(4)));
  761. rtl_write_word(rtlpriv, REG_CR, 0x2ff);
  762. if (!rtlhal->mac_func_enable) {
  763. if (_rtl8723be_llt_table_init(hw) == false)
  764. return false;
  765. }
  766. rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
  767. rtl_write_dword(rtlpriv, REG_HISRE, 0xffffffff);
  768. /* Enable FW Beamformer Interrupt */
  769. bytetmp = rtl_read_byte(rtlpriv, REG_FWIMR + 3);
  770. rtl_write_byte(rtlpriv, REG_FWIMR + 3, bytetmp | BIT(6));
  771. wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
  772. wordtmp &= 0xf;
  773. wordtmp |= 0xF5B1;
  774. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
  775. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
  776. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  777. rtl_write_word(rtlpriv, REG_RXFLTMAP2, 0xFFFF);
  778. rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
  779. rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
  780. ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
  781. DMA_BIT_MASK(32));
  782. rtl_write_dword(rtlpriv, REG_MGQ_DESA,
  783. (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
  784. DMA_BIT_MASK(32));
  785. rtl_write_dword(rtlpriv, REG_VOQ_DESA,
  786. (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
  787. rtl_write_dword(rtlpriv, REG_VIQ_DESA,
  788. (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
  789. rtl_write_dword(rtlpriv, REG_BEQ_DESA,
  790. (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
  791. rtl_write_dword(rtlpriv, REG_BKQ_DESA,
  792. (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
  793. rtl_write_dword(rtlpriv, REG_HQ_DESA,
  794. (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
  795. DMA_BIT_MASK(32));
  796. rtl_write_dword(rtlpriv, REG_RX_DESA,
  797. (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
  798. DMA_BIT_MASK(32));
  799. bytetmp = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG + 3);
  800. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, bytetmp | 0x77);
  801. rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
  802. rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
  803. rtl_write_byte(rtlpriv, REG_SECONDARY_CCA_CTRL, 0x3);
  804. /* <20130114, Kordan> The following setting is
  805. * only for DPDT and Fixed board type.
  806. * TODO: A better solution is configure it
  807. * according EFUSE during the run-time.
  808. */
  809. rtl_set_bbreg(hw, 0x64, BIT(20), 0x0);/* 0x66[4]=0 */
  810. rtl_set_bbreg(hw, 0x64, BIT(24), 0x0);/* 0x66[8]=0 */
  811. rtl_set_bbreg(hw, 0x40, BIT(4), 0x0)/* 0x40[4]=0 */;
  812. rtl_set_bbreg(hw, 0x40, BIT(3), 0x1)/* 0x40[3]=1 */;
  813. rtl_set_bbreg(hw, 0x4C, BIT(24) | BIT(23), 0x2)/* 0x4C[24:23]=10 */;
  814. rtl_set_bbreg(hw, 0x944, BIT(1) | BIT(0), 0x3)/* 0x944[1:0]=11 */;
  815. rtl_set_bbreg(hw, 0x930, MASKBYTE0, 0x77)/* 0x930[7:0]=77 */;
  816. rtl_set_bbreg(hw, 0x38, BIT(11), 0x1)/* 0x38[11]=1 */;
  817. bytetmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  818. rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, bytetmp & (~BIT(2)));
  819. _rtl8723be_gen_refresh_led_state(hw);
  820. return true;
  821. }
  822. static void _rtl8723be_hw_configure(struct ieee80211_hw *hw)
  823. {
  824. struct rtl_priv *rtlpriv = rtl_priv(hw);
  825. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  826. u32 reg_rrsr;
  827. reg_rrsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
  828. /* Init value for RRSR. */
  829. rtl_write_dword(rtlpriv, REG_RRSR, reg_rrsr);
  830. /* ARFB table 9 for 11ac 5G 2SS */
  831. rtl_write_dword(rtlpriv, REG_ARFR0 + 4, 0xfffff000);
  832. /* ARFB table 10 for 11ac 5G 1SS */
  833. rtl_write_dword(rtlpriv, REG_ARFR1 + 4, 0x003ff000);
  834. /* CF-End setting. */
  835. rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F00);
  836. /* 0x456 = 0x70, sugguested by Zhilin */
  837. rtl_write_byte(rtlpriv, REG_AMPDU_MAX_TIME, 0x70);
  838. /* Set retry limit */
  839. rtl_write_word(rtlpriv, REG_RL, 0x0707);
  840. /* Set Data / Response auto rate fallack retry count */
  841. rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
  842. rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
  843. rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
  844. rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
  845. rtlpci->reg_bcn_ctrl_val = 0x1d;
  846. rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
  847. /* TBTT prohibit hold time. Suggested by designer TimChen. */
  848. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff); /* 8 ms */
  849. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0040);
  850. /*For Rx TP. Suggested by SD1 Richard. Added by tynli. 2010.04.12.*/
  851. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
  852. rtl_write_byte(rtlpriv, REG_HT_SINGLE_AMPDU, 0x80);
  853. rtl_write_byte(rtlpriv, REG_RX_PKT_LIMIT, 0x20);
  854. rtl_write_byte(rtlpriv, REG_MAX_AGGR_NUM, 0x1F);
  855. }
  856. static u8 _rtl8723be_dbi_read(struct rtl_priv *rtlpriv, u16 addr)
  857. {
  858. u16 read_addr = addr & 0xfffc;
  859. u8 ret = 0, tmp = 0, count = 0;
  860. rtl_write_word(rtlpriv, REG_DBI_ADDR, read_addr);
  861. rtl_write_byte(rtlpriv, REG_DBI_FLAG, 0x2);
  862. tmp = rtl_read_byte(rtlpriv, REG_DBI_FLAG);
  863. count = 0;
  864. while (tmp && count < 20) {
  865. udelay(10);
  866. tmp = rtl_read_byte(rtlpriv, REG_DBI_FLAG);
  867. count++;
  868. }
  869. if (0 == tmp) {
  870. read_addr = REG_DBI_RDATA + addr % 4;
  871. ret = rtl_read_byte(rtlpriv, read_addr);
  872. }
  873. return ret;
  874. }
  875. static void _rtl8723be_dbi_write(struct rtl_priv *rtlpriv, u16 addr, u8 data)
  876. {
  877. u8 tmp = 0, count = 0;
  878. u16 write_addr = 0, remainder = addr % 4;
  879. /* Write DBI 1Byte Data */
  880. write_addr = REG_DBI_WDATA + remainder;
  881. rtl_write_byte(rtlpriv, write_addr, data);
  882. /* Write DBI 2Byte Address & Write Enable */
  883. write_addr = (addr & 0xfffc) | (BIT(0) << (remainder + 12));
  884. rtl_write_word(rtlpriv, REG_DBI_ADDR, write_addr);
  885. /* Write DBI Write Flag */
  886. rtl_write_byte(rtlpriv, REG_DBI_FLAG, 0x1);
  887. tmp = rtl_read_byte(rtlpriv, REG_DBI_FLAG);
  888. count = 0;
  889. while (tmp && count < 20) {
  890. udelay(10);
  891. tmp = rtl_read_byte(rtlpriv, REG_DBI_FLAG);
  892. count++;
  893. }
  894. }
  895. static u16 _rtl8723be_mdio_read(struct rtl_priv *rtlpriv, u8 addr)
  896. {
  897. u16 ret = 0;
  898. u8 tmp = 0, count = 0;
  899. rtl_write_byte(rtlpriv, REG_MDIO_CTL, addr | BIT(6));
  900. tmp = rtl_read_byte(rtlpriv, REG_MDIO_CTL) & BIT(6);
  901. count = 0;
  902. while (tmp && count < 20) {
  903. udelay(10);
  904. tmp = rtl_read_byte(rtlpriv, REG_MDIO_CTL) & BIT(6);
  905. count++;
  906. }
  907. if (0 == tmp)
  908. ret = rtl_read_word(rtlpriv, REG_MDIO_RDATA);
  909. return ret;
  910. }
  911. static void _rtl8723be_mdio_write(struct rtl_priv *rtlpriv, u8 addr, u16 data)
  912. {
  913. u8 tmp = 0, count = 0;
  914. rtl_write_word(rtlpriv, REG_MDIO_WDATA, data);
  915. rtl_write_byte(rtlpriv, REG_MDIO_CTL, addr | BIT(5));
  916. tmp = rtl_read_byte(rtlpriv, REG_MDIO_CTL) & BIT(5);
  917. count = 0;
  918. while (tmp && count < 20) {
  919. udelay(10);
  920. tmp = rtl_read_byte(rtlpriv, REG_MDIO_CTL) & BIT(5);
  921. count++;
  922. }
  923. }
  924. static void _rtl8723be_enable_aspm_back_door(struct ieee80211_hw *hw)
  925. {
  926. struct rtl_priv *rtlpriv = rtl_priv(hw);
  927. u8 tmp8 = 0;
  928. u16 tmp16 = 0;
  929. /* <Roger_Notes> Overwrite following ePHY parameter for
  930. * some platform compatibility issue,
  931. * especially when CLKReq is enabled, 2012.11.09.
  932. */
  933. tmp16 = _rtl8723be_mdio_read(rtlpriv, 0x01);
  934. if (tmp16 != 0x0663)
  935. _rtl8723be_mdio_write(rtlpriv, 0x01, 0x0663);
  936. tmp16 = _rtl8723be_mdio_read(rtlpriv, 0x04);
  937. if (tmp16 != 0x7544)
  938. _rtl8723be_mdio_write(rtlpriv, 0x04, 0x7544);
  939. tmp16 = _rtl8723be_mdio_read(rtlpriv, 0x06);
  940. if (tmp16 != 0xB880)
  941. _rtl8723be_mdio_write(rtlpriv, 0x06, 0xB880);
  942. tmp16 = _rtl8723be_mdio_read(rtlpriv, 0x07);
  943. if (tmp16 != 0x4000)
  944. _rtl8723be_mdio_write(rtlpriv, 0x07, 0x4000);
  945. tmp16 = _rtl8723be_mdio_read(rtlpriv, 0x08);
  946. if (tmp16 != 0x9003)
  947. _rtl8723be_mdio_write(rtlpriv, 0x08, 0x9003);
  948. tmp16 = _rtl8723be_mdio_read(rtlpriv, 0x09);
  949. if (tmp16 != 0x0D03)
  950. _rtl8723be_mdio_write(rtlpriv, 0x09, 0x0D03);
  951. tmp16 = _rtl8723be_mdio_read(rtlpriv, 0x0A);
  952. if (tmp16 != 0x4037)
  953. _rtl8723be_mdio_write(rtlpriv, 0x0A, 0x4037);
  954. tmp16 = _rtl8723be_mdio_read(rtlpriv, 0x0B);
  955. if (tmp16 != 0x0070)
  956. _rtl8723be_mdio_write(rtlpriv, 0x0B, 0x0070);
  957. /* Configuration Space offset 0x70f BIT7 is used to control L0S */
  958. tmp8 = _rtl8723be_dbi_read(rtlpriv, 0x70f);
  959. _rtl8723be_dbi_write(rtlpriv, 0x70f, tmp8 | BIT(7));
  960. /* Configuration Space offset 0x719 Bit3 is for L1
  961. * BIT4 is for clock request
  962. */
  963. tmp8 = _rtl8723be_dbi_read(rtlpriv, 0x719);
  964. _rtl8723be_dbi_write(rtlpriv, 0x719, tmp8 | BIT(3) | BIT(4));
  965. }
  966. void rtl8723be_enable_hw_security_config(struct ieee80211_hw *hw)
  967. {
  968. struct rtl_priv *rtlpriv = rtl_priv(hw);
  969. u8 sec_reg_value;
  970. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  971. "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  972. rtlpriv->sec.pairwise_enc_algorithm,
  973. rtlpriv->sec.group_enc_algorithm);
  974. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  975. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  976. "not open hw encryption\n");
  977. return;
  978. }
  979. sec_reg_value = SCR_TXENCENABLE | SCR_RXDECENABLE;
  980. if (rtlpriv->sec.use_defaultkey) {
  981. sec_reg_value |= SCR_TXUSEDK;
  982. sec_reg_value |= SCR_RXUSEDK;
  983. }
  984. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  985. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  986. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  987. "The SECR-value %x\n", sec_reg_value);
  988. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  989. }
  990. static void _rtl8723be_poweroff_adapter(struct ieee80211_hw *hw)
  991. {
  992. struct rtl_priv *rtlpriv = rtl_priv(hw);
  993. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  994. u8 u1b_tmp;
  995. rtlhal->mac_func_enable = false;
  996. /* Combo (PCIe + USB) Card and PCIe-MF Card */
  997. /* 1. Run LPS WL RFOFF flow */
  998. rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  999. PWR_INTF_PCI_MSK, RTL8723_NIC_LPS_ENTER_FLOW);
  1000. /* 2. 0x1F[7:0] = 0 */
  1001. /* turn off RF */
  1002. /* rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00); */
  1003. if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) &&
  1004. rtlhal->fw_ready) {
  1005. rtl8723be_firmware_selfreset(hw);
  1006. }
  1007. /* Reset MCU. Suggested by Filen. */
  1008. u1b_tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
  1009. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, (u1b_tmp & (~BIT(2))));
  1010. /* g. MCUFWDL 0x80[1:0]=0 */
  1011. /* reset MCU ready status */
  1012. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
  1013. /* HW card disable configuration. */
  1014. rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  1015. PWR_INTF_PCI_MSK, RTL8723_NIC_DISABLE_FLOW);
  1016. /* Reset MCU IO Wrapper */
  1017. u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
  1018. rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, (u1b_tmp & (~BIT(0))));
  1019. u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
  1020. rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, u1b_tmp | BIT(0));
  1021. /* 7. RSV_CTRL 0x1C[7:0] = 0x0E */
  1022. /* lock ISO/CLK/Power control register */
  1023. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
  1024. }
  1025. static bool _rtl8723be_check_pcie_dma_hang(struct rtl_priv *rtlpriv)
  1026. {
  1027. u8 tmp;
  1028. /* write reg 0x350 Bit[26]=1. Enable debug port. */
  1029. tmp = rtl_read_byte(rtlpriv, REG_DBI_CTRL + 3);
  1030. if (!(tmp & BIT(2))) {
  1031. rtl_write_byte(rtlpriv, REG_DBI_CTRL + 3, (tmp | BIT(2)));
  1032. mdelay(100); /* Suggested by DD Justin_tsai. */
  1033. }
  1034. /* read reg 0x350 Bit[25] if 1 : RX hang
  1035. * read reg 0x350 Bit[24] if 1 : TX hang
  1036. */
  1037. tmp = rtl_read_byte(rtlpriv, REG_DBI_CTRL + 3);
  1038. if ((tmp & BIT(0)) || (tmp & BIT(1))) {
  1039. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1040. "CheckPcieDMAHang8723BE(): true!!\n");
  1041. return true;
  1042. }
  1043. return false;
  1044. }
  1045. static void _rtl8723be_reset_pcie_interface_dma(struct rtl_priv *rtlpriv,
  1046. bool mac_power_on)
  1047. {
  1048. u8 tmp;
  1049. bool release_mac_rx_pause;
  1050. u8 backup_pcie_dma_pause;
  1051. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1052. "ResetPcieInterfaceDMA8723BE()\n");
  1053. /* Revise Note: Follow the document "PCIe RX DMA Hang Reset Flow_v03"
  1054. * released by SD1 Alan.
  1055. * 2013.05.07, by tynli.
  1056. */
  1057. /* 1. disable register write lock
  1058. * write 0x1C bit[1:0] = 2'h0
  1059. * write 0xCC bit[2] = 1'b1
  1060. */
  1061. tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL);
  1062. tmp &= ~(BIT(1) | BIT(0));
  1063. rtl_write_byte(rtlpriv, REG_RSV_CTRL, tmp);
  1064. tmp = rtl_read_byte(rtlpriv, REG_PMC_DBG_CTRL2);
  1065. tmp |= BIT(2);
  1066. rtl_write_byte(rtlpriv, REG_PMC_DBG_CTRL2, tmp);
  1067. /* 2. Check and pause TRX DMA
  1068. * write 0x284 bit[18] = 1'b1
  1069. * write 0x301 = 0xFF
  1070. */
  1071. tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1072. if (tmp & BIT(2)) {
  1073. /* Already pause before the function for another purpose. */
  1074. release_mac_rx_pause = false;
  1075. } else {
  1076. rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, (tmp | BIT(2)));
  1077. release_mac_rx_pause = true;
  1078. }
  1079. backup_pcie_dma_pause = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG + 1);
  1080. if (backup_pcie_dma_pause != 0xFF)
  1081. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0xFF);
  1082. if (mac_power_on) {
  1083. /* 3. reset TRX function
  1084. * write 0x100 = 0x00
  1085. */
  1086. rtl_write_byte(rtlpriv, REG_CR, 0);
  1087. }
  1088. /* 4. Reset PCIe DMA
  1089. * write 0x003 bit[0] = 0
  1090. */
  1091. tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
  1092. tmp &= ~(BIT(0));
  1093. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, tmp);
  1094. /* 5. Enable PCIe DMA
  1095. * write 0x003 bit[0] = 1
  1096. */
  1097. tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN + 1);
  1098. tmp |= BIT(0);
  1099. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, tmp);
  1100. if (mac_power_on) {
  1101. /* 6. enable TRX function
  1102. * write 0x100 = 0xFF
  1103. */
  1104. rtl_write_byte(rtlpriv, REG_CR, 0xFF);
  1105. /* We should init LLT & RQPN and
  1106. * prepare Tx/Rx descrptor address later
  1107. * because MAC function is reset.
  1108. */
  1109. }
  1110. /* 7. Restore PCIe autoload down bit
  1111. * write 0xF8 bit[17] = 1'b1
  1112. */
  1113. tmp = rtl_read_byte(rtlpriv, REG_MAC_PHY_CTRL_NORMAL + 2);
  1114. tmp |= BIT(1);
  1115. rtl_write_byte(rtlpriv, REG_MAC_PHY_CTRL_NORMAL + 2, tmp);
  1116. /* In MAC power on state, BB and RF maybe in ON state,
  1117. * if we release TRx DMA here
  1118. * it will cause packets to be started to Tx/Rx,
  1119. * so we release Tx/Rx DMA later.
  1120. */
  1121. if (!mac_power_on) {
  1122. /* 8. release TRX DMA
  1123. * write 0x284 bit[18] = 1'b0
  1124. * write 0x301 = 0x00
  1125. */
  1126. if (release_mac_rx_pause) {
  1127. tmp = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1128. rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL,
  1129. (tmp & (~BIT(2))));
  1130. }
  1131. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1,
  1132. backup_pcie_dma_pause);
  1133. }
  1134. /* 9. lock system register
  1135. * write 0xCC bit[2] = 1'b0
  1136. */
  1137. tmp = rtl_read_byte(rtlpriv, REG_PMC_DBG_CTRL2);
  1138. tmp &= ~(BIT(2));
  1139. rtl_write_byte(rtlpriv, REG_PMC_DBG_CTRL2, tmp);
  1140. }
  1141. int rtl8723be_hw_init(struct ieee80211_hw *hw)
  1142. {
  1143. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1144. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1145. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1146. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1147. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1148. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1149. bool rtstatus = true;
  1150. int err;
  1151. u8 tmp_u1b;
  1152. unsigned long flags;
  1153. /* reenable interrupts to not interfere with other devices */
  1154. local_save_flags(flags);
  1155. local_irq_enable();
  1156. rtlhal->fw_ready = false;
  1157. rtlpriv->rtlhal.being_init_adapter = true;
  1158. rtlpriv->intf_ops->disable_aspm(hw);
  1159. tmp_u1b = rtl_read_byte(rtlpriv, REG_CR);
  1160. if (tmp_u1b != 0 && tmp_u1b != 0xea) {
  1161. rtlhal->mac_func_enable = true;
  1162. } else {
  1163. rtlhal->mac_func_enable = false;
  1164. rtlhal->fw_ps_state = FW_PS_STATE_ALL_ON;
  1165. }
  1166. if (_rtl8723be_check_pcie_dma_hang(rtlpriv)) {
  1167. _rtl8723be_reset_pcie_interface_dma(rtlpriv,
  1168. rtlhal->mac_func_enable);
  1169. rtlhal->mac_func_enable = false;
  1170. }
  1171. if (rtlhal->mac_func_enable) {
  1172. _rtl8723be_poweroff_adapter(hw);
  1173. rtlhal->mac_func_enable = false;
  1174. }
  1175. rtstatus = _rtl8723be_init_mac(hw);
  1176. if (!rtstatus) {
  1177. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Init MAC failed\n");
  1178. err = 1;
  1179. goto exit;
  1180. }
  1181. tmp_u1b = rtl_read_byte(rtlpriv, REG_SYS_CFG);
  1182. rtl_write_byte(rtlpriv, REG_SYS_CFG, tmp_u1b & 0x7F);
  1183. err = rtl8723_download_fw(hw, true, FW_8723B_POLLING_TIMEOUT_COUNT);
  1184. if (err) {
  1185. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1186. "Failed to download FW. Init HW without FW now..\n");
  1187. err = 1;
  1188. goto exit;
  1189. }
  1190. rtlhal->fw_ready = true;
  1191. rtlhal->last_hmeboxnum = 0;
  1192. rtl8723be_phy_mac_config(hw);
  1193. /* because last function modify RCR, so we update
  1194. * rcr var here, or TP will unstable for receive_config
  1195. * is wrong, RX RCR_ACRC32 will cause TP unstable & Rx
  1196. * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252
  1197. */
  1198. rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR);
  1199. rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
  1200. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  1201. rtl8723be_phy_bb_config(hw);
  1202. rtl8723be_phy_rf_config(hw);
  1203. rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
  1204. RF_CHNLBW, RFREG_OFFSET_MASK);
  1205. rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
  1206. RF_CHNLBW, RFREG_OFFSET_MASK);
  1207. rtlphy->rfreg_chnlval[0] &= 0xFFF03FF;
  1208. rtlphy->rfreg_chnlval[0] |= (BIT(10) | BIT(11));
  1209. _rtl8723be_hw_configure(hw);
  1210. rtlhal->mac_func_enable = true;
  1211. rtl_cam_reset_all_entry(hw);
  1212. rtl8723be_enable_hw_security_config(hw);
  1213. ppsc->rfpwr_state = ERFON;
  1214. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  1215. _rtl8723be_enable_aspm_back_door(hw);
  1216. rtlpriv->intf_ops->enable_aspm(hw);
  1217. rtl8723be_bt_hw_init(hw);
  1218. if (ppsc->rfpwr_state == ERFON) {
  1219. rtl8723be_phy_set_rfpath_switch(hw, 1);
  1220. /* when use 1ant NIC, iqk will disturb BT music
  1221. * root cause is not clear now, is something
  1222. * related with 'mdelay' and Reg[0x948]
  1223. */
  1224. if (rtlpriv->btcoexist.btc_info.ant_num == ANT_X2 ||
  1225. !rtlpriv->cfg->ops->get_btc_status()) {
  1226. rtl8723be_phy_iq_calibrate(hw, false);
  1227. rtlphy->iqk_initialized = true;
  1228. }
  1229. rtl8723be_dm_check_txpower_tracking(hw);
  1230. rtl8723be_phy_lc_calibrate(hw);
  1231. }
  1232. rtl_write_byte(rtlpriv, REG_NAV_UPPER, ((30000 + 127) / 128));
  1233. /* Release Rx DMA. */
  1234. tmp_u1b = rtl_read_byte(rtlpriv, REG_RXDMA_CONTROL);
  1235. if (tmp_u1b & BIT(2)) {
  1236. /* Release Rx DMA if needed */
  1237. tmp_u1b &= (~BIT(2));
  1238. rtl_write_byte(rtlpriv, REG_RXDMA_CONTROL, tmp_u1b);
  1239. }
  1240. /* Release Tx/Rx PCIE DMA. */
  1241. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 1, 0);
  1242. rtl8723be_dm_init(hw);
  1243. exit:
  1244. local_irq_restore(flags);
  1245. rtlpriv->rtlhal.being_init_adapter = false;
  1246. return err;
  1247. }
  1248. static enum version_8723e _rtl8723be_read_chip_version(struct ieee80211_hw *hw)
  1249. {
  1250. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1251. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1252. enum version_8723e version = VERSION_UNKNOWN;
  1253. u32 value32;
  1254. value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG1);
  1255. if ((value32 & (CHIP_8723B)) != CHIP_8723B)
  1256. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "unknown chip version\n");
  1257. else
  1258. version = (enum version_8723e)CHIP_8723B;
  1259. rtlphy->rf_type = RF_1T1R;
  1260. /* treat rtl8723be chip as MP version in default */
  1261. version = (enum version_8723e)(version | NORMAL_CHIP);
  1262. value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
  1263. /* cut version */
  1264. version |= (enum version_8723e)(value32 & CHIP_VER_RTL_MASK);
  1265. /* Manufacture */
  1266. if (((value32 & EXT_VENDOR_ID) >> 18) == 0x01)
  1267. version = (enum version_8723e)(version | CHIP_VENDOR_SMIC);
  1268. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1269. "Chip RF Type: %s\n", (rtlphy->rf_type == RF_2T2R) ?
  1270. "RF_2T2R" : "RF_1T1R");
  1271. return version;
  1272. }
  1273. static int _rtl8723be_set_media_status(struct ieee80211_hw *hw,
  1274. enum nl80211_iftype type)
  1275. {
  1276. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1277. u8 bt_msr = rtl_read_byte(rtlpriv, MSR) & 0xfc;
  1278. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  1279. u8 mode = MSR_NOLINK;
  1280. switch (type) {
  1281. case NL80211_IFTYPE_UNSPECIFIED:
  1282. mode = MSR_NOLINK;
  1283. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1284. "Set Network type to NO LINK!\n");
  1285. break;
  1286. case NL80211_IFTYPE_ADHOC:
  1287. case NL80211_IFTYPE_MESH_POINT:
  1288. mode = MSR_ADHOC;
  1289. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1290. "Set Network type to Ad Hoc!\n");
  1291. break;
  1292. case NL80211_IFTYPE_STATION:
  1293. mode = MSR_INFRA;
  1294. ledaction = LED_CTL_LINK;
  1295. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1296. "Set Network type to STA!\n");
  1297. break;
  1298. case NL80211_IFTYPE_AP:
  1299. mode = MSR_AP;
  1300. ledaction = LED_CTL_LINK;
  1301. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  1302. "Set Network type to AP!\n");
  1303. break;
  1304. default:
  1305. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1306. "Network type %d not support!\n", type);
  1307. return 1;
  1308. }
  1309. /* MSR_INFRA == Link in infrastructure network;
  1310. * MSR_ADHOC == Link in ad hoc network;
  1311. * Therefore, check link state is necessary.
  1312. *
  1313. * MSR_AP == AP mode; link state is not cared here.
  1314. */
  1315. if (mode != MSR_AP && rtlpriv->mac80211.link_state < MAC80211_LINKED) {
  1316. mode = MSR_NOLINK;
  1317. ledaction = LED_CTL_NO_LINK;
  1318. }
  1319. if (mode == MSR_NOLINK || mode == MSR_INFRA) {
  1320. _rtl8723be_stop_tx_beacon(hw);
  1321. _rtl8723be_enable_bcn_sub_func(hw);
  1322. } else if (mode == MSR_ADHOC || mode == MSR_AP) {
  1323. _rtl8723be_resume_tx_beacon(hw);
  1324. _rtl8723be_disable_bcn_sub_func(hw);
  1325. } else {
  1326. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1327. "Set HW_VAR_MEDIA_STATUS: No such media status(%x).\n",
  1328. mode);
  1329. }
  1330. rtl_write_byte(rtlpriv, MSR, bt_msr | mode);
  1331. rtlpriv->cfg->ops->led_control(hw, ledaction);
  1332. if (mode == MSR_AP)
  1333. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  1334. else
  1335. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  1336. return 0;
  1337. }
  1338. void rtl8723be_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
  1339. {
  1340. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1341. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1342. u32 reg_rcr = rtlpci->receive_config;
  1343. if (rtlpriv->psc.rfpwr_state != ERFON)
  1344. return;
  1345. if (check_bssid) {
  1346. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  1347. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  1348. (u8 *)(&reg_rcr));
  1349. _rtl8723be_set_bcn_ctrl_reg(hw, 0, BIT(4));
  1350. } else if (!check_bssid) {
  1351. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  1352. _rtl8723be_set_bcn_ctrl_reg(hw, BIT(4), 0);
  1353. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  1354. (u8 *)(&reg_rcr));
  1355. }
  1356. }
  1357. int rtl8723be_set_network_type(struct ieee80211_hw *hw,
  1358. enum nl80211_iftype type)
  1359. {
  1360. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1361. if (_rtl8723be_set_media_status(hw, type))
  1362. return -EOPNOTSUPP;
  1363. if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
  1364. if (type != NL80211_IFTYPE_AP)
  1365. rtl8723be_set_check_bssid(hw, true);
  1366. } else {
  1367. rtl8723be_set_check_bssid(hw, false);
  1368. }
  1369. return 0;
  1370. }
  1371. /* don't set REG_EDCA_BE_PARAM here
  1372. * because mac80211 will send pkt when scan
  1373. */
  1374. void rtl8723be_set_qos(struct ieee80211_hw *hw, int aci)
  1375. {
  1376. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1377. rtl8723_dm_init_edca_turbo(hw);
  1378. switch (aci) {
  1379. case AC1_BK:
  1380. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
  1381. break;
  1382. case AC0_BE:
  1383. break;
  1384. case AC2_VI:
  1385. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
  1386. break;
  1387. case AC3_VO:
  1388. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
  1389. break;
  1390. default:
  1391. RT_ASSERT(false, "invalid aci: %d !\n", aci);
  1392. break;
  1393. }
  1394. }
  1395. void rtl8723be_enable_interrupt(struct ieee80211_hw *hw)
  1396. {
  1397. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1398. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1399. rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
  1400. rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
  1401. rtlpci->irq_enabled = true;
  1402. /*enable system interrupt*/
  1403. rtl_write_dword(rtlpriv, REG_HSIMR, rtlpci->sys_irq_mask & 0xFFFFFFFF);
  1404. }
  1405. void rtl8723be_disable_interrupt(struct ieee80211_hw *hw)
  1406. {
  1407. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1408. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1409. rtl_write_dword(rtlpriv, REG_HIMR, IMR_DISABLED);
  1410. rtl_write_dword(rtlpriv, REG_HIMRE, IMR_DISABLED);
  1411. rtlpci->irq_enabled = false;
  1412. /*synchronize_irq(rtlpci->pdev->irq);*/
  1413. }
  1414. void rtl8723be_card_disable(struct ieee80211_hw *hw)
  1415. {
  1416. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1417. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1418. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1419. enum nl80211_iftype opmode;
  1420. mac->link_state = MAC80211_NOLINK;
  1421. opmode = NL80211_IFTYPE_UNSPECIFIED;
  1422. _rtl8723be_set_media_status(hw, opmode);
  1423. if (rtlpriv->rtlhal.driver_is_goingto_unload ||
  1424. ppsc->rfoff_reason > RF_CHANGE_BY_PS)
  1425. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1426. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1427. _rtl8723be_poweroff_adapter(hw);
  1428. /* after power off we should do iqk again */
  1429. rtlpriv->phy.iqk_initialized = false;
  1430. }
  1431. void rtl8723be_interrupt_recognized(struct ieee80211_hw *hw,
  1432. u32 *p_inta, u32 *p_intb)
  1433. {
  1434. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1435. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1436. *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
  1437. rtl_write_dword(rtlpriv, ISR, *p_inta);
  1438. *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) &
  1439. rtlpci->irq_mask[1];
  1440. rtl_write_dword(rtlpriv, REG_HISRE, *p_intb);
  1441. }
  1442. void rtl8723be_set_beacon_related_registers(struct ieee80211_hw *hw)
  1443. {
  1444. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1445. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1446. u16 bcn_interval, atim_window;
  1447. bcn_interval = mac->beacon_interval;
  1448. atim_window = 2; /*FIX MERGE */
  1449. rtl8723be_disable_interrupt(hw);
  1450. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  1451. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1452. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
  1453. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
  1454. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
  1455. rtl_write_byte(rtlpriv, 0x606, 0x30);
  1456. rtl8723be_enable_interrupt(hw);
  1457. }
  1458. void rtl8723be_set_beacon_interval(struct ieee80211_hw *hw)
  1459. {
  1460. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1461. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1462. u16 bcn_interval = mac->beacon_interval;
  1463. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
  1464. "beacon_interval:%d\n", bcn_interval);
  1465. rtl8723be_disable_interrupt(hw);
  1466. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1467. rtl8723be_enable_interrupt(hw);
  1468. }
  1469. void rtl8723be_update_interrupt_mask(struct ieee80211_hw *hw,
  1470. u32 add_msr, u32 rm_msr)
  1471. {
  1472. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1473. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1474. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
  1475. "add_msr:%x, rm_msr:%x\n", add_msr, rm_msr);
  1476. if (add_msr)
  1477. rtlpci->irq_mask[0] |= add_msr;
  1478. if (rm_msr)
  1479. rtlpci->irq_mask[0] &= (~rm_msr);
  1480. rtl8723be_disable_interrupt(hw);
  1481. rtl8723be_enable_interrupt(hw);
  1482. }
  1483. static u8 _rtl8723be_get_chnl_group(u8 chnl)
  1484. {
  1485. u8 group;
  1486. if (chnl < 3)
  1487. group = 0;
  1488. else if (chnl < 9)
  1489. group = 1;
  1490. else
  1491. group = 2;
  1492. return group;
  1493. }
  1494. static void _rtl8723be_read_power_value_fromprom(struct ieee80211_hw *hw,
  1495. struct txpower_info_2g *pw2g,
  1496. struct txpower_info_5g *pw5g,
  1497. bool autoload_fail, u8 *hwinfo)
  1498. {
  1499. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1500. u32 path, addr = EEPROM_TX_PWR_INX, group, cnt = 0;
  1501. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1502. "hal_ReadPowerValueFromPROM8723BE(): PROMContent[0x%x]=0x%x\n",
  1503. (addr + 1), hwinfo[addr + 1]);
  1504. if (0xFF == hwinfo[addr + 1]) /*YJ,add,120316*/
  1505. autoload_fail = true;
  1506. if (autoload_fail) {
  1507. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1508. "auto load fail : Use Default value!\n");
  1509. for (path = 0; path < MAX_RF_PATH; path++) {
  1510. /* 2.4G default value */
  1511. for (group = 0 ; group < MAX_CHNL_GROUP_24G; group++) {
  1512. pw2g->index_cck_base[path][group] = 0x2D;
  1513. pw2g->index_bw40_base[path][group] = 0x2D;
  1514. }
  1515. for (cnt = 0; cnt < MAX_TX_COUNT; cnt++) {
  1516. if (cnt == 0) {
  1517. pw2g->bw20_diff[path][0] = 0x02;
  1518. pw2g->ofdm_diff[path][0] = 0x04;
  1519. } else {
  1520. pw2g->bw20_diff[path][cnt] = 0xFE;
  1521. pw2g->bw40_diff[path][cnt] = 0xFE;
  1522. pw2g->cck_diff[path][cnt] = 0xFE;
  1523. pw2g->ofdm_diff[path][cnt] = 0xFE;
  1524. }
  1525. }
  1526. }
  1527. return;
  1528. }
  1529. for (path = 0; path < MAX_RF_PATH; path++) {
  1530. /*2.4G default value*/
  1531. for (group = 0; group < MAX_CHNL_GROUP_24G; group++) {
  1532. pw2g->index_cck_base[path][group] = hwinfo[addr++];
  1533. if (pw2g->index_cck_base[path][group] == 0xFF)
  1534. pw2g->index_cck_base[path][group] = 0x2D;
  1535. }
  1536. for (group = 0; group < MAX_CHNL_GROUP_24G - 1; group++) {
  1537. pw2g->index_bw40_base[path][group] = hwinfo[addr++];
  1538. if (pw2g->index_bw40_base[path][group] == 0xFF)
  1539. pw2g->index_bw40_base[path][group] = 0x2D;
  1540. }
  1541. for (cnt = 0; cnt < MAX_TX_COUNT; cnt++) {
  1542. if (cnt == 0) {
  1543. pw2g->bw40_diff[path][cnt] = 0;
  1544. if (hwinfo[addr] == 0xFF) {
  1545. pw2g->bw20_diff[path][cnt] = 0x02;
  1546. } else {
  1547. pw2g->bw20_diff[path][cnt] =
  1548. (hwinfo[addr] & 0xf0) >> 4;
  1549. /*bit sign number to 8 bit sign number*/
  1550. if (pw2g->bw20_diff[path][cnt] & BIT(3))
  1551. pw2g->bw20_diff[path][cnt] |=
  1552. 0xF0;
  1553. }
  1554. if (hwinfo[addr] == 0xFF) {
  1555. pw2g->ofdm_diff[path][cnt] = 0x04;
  1556. } else {
  1557. pw2g->ofdm_diff[path][cnt] =
  1558. (hwinfo[addr] & 0x0f);
  1559. /*bit sign number to 8 bit sign number*/
  1560. if (pw2g->ofdm_diff[path][cnt] & BIT(3))
  1561. pw2g->ofdm_diff[path][cnt] |=
  1562. 0xF0;
  1563. }
  1564. pw2g->cck_diff[path][cnt] = 0;
  1565. addr++;
  1566. } else {
  1567. if (hwinfo[addr] == 0xFF) {
  1568. pw2g->bw40_diff[path][cnt] = 0xFE;
  1569. } else {
  1570. pw2g->bw40_diff[path][cnt] =
  1571. (hwinfo[addr] & 0xf0) >> 4;
  1572. if (pw2g->bw40_diff[path][cnt] & BIT(3))
  1573. pw2g->bw40_diff[path][cnt] |=
  1574. 0xF0;
  1575. }
  1576. if (hwinfo[addr] == 0xFF) {
  1577. pw2g->bw20_diff[path][cnt] = 0xFE;
  1578. } else {
  1579. pw2g->bw20_diff[path][cnt] =
  1580. (hwinfo[addr] & 0x0f);
  1581. if (pw2g->bw20_diff[path][cnt] & BIT(3))
  1582. pw2g->bw20_diff[path][cnt] |=
  1583. 0xF0;
  1584. }
  1585. addr++;
  1586. if (hwinfo[addr] == 0xFF) {
  1587. pw2g->ofdm_diff[path][cnt] = 0xFE;
  1588. } else {
  1589. pw2g->ofdm_diff[path][cnt] =
  1590. (hwinfo[addr] & 0xf0) >> 4;
  1591. if (pw2g->ofdm_diff[path][cnt] & BIT(3))
  1592. pw2g->ofdm_diff[path][cnt] |=
  1593. 0xF0;
  1594. }
  1595. if (hwinfo[addr] == 0xFF)
  1596. pw2g->cck_diff[path][cnt] = 0xFE;
  1597. else {
  1598. pw2g->cck_diff[path][cnt] =
  1599. (hwinfo[addr] & 0x0f);
  1600. if (pw2g->cck_diff[path][cnt] & BIT(3))
  1601. pw2g->cck_diff[path][cnt] |=
  1602. 0xF0;
  1603. }
  1604. addr++;
  1605. }
  1606. }
  1607. /*5G default value*/
  1608. for (group = 0; group < MAX_CHNL_GROUP_5G; group++) {
  1609. pw5g->index_bw40_base[path][group] = hwinfo[addr++];
  1610. if (pw5g->index_bw40_base[path][group] == 0xFF)
  1611. pw5g->index_bw40_base[path][group] = 0xFE;
  1612. }
  1613. for (cnt = 0; cnt < MAX_TX_COUNT; cnt++) {
  1614. if (cnt == 0) {
  1615. pw5g->bw40_diff[path][cnt] = 0;
  1616. if (hwinfo[addr] == 0xFF) {
  1617. pw5g->bw20_diff[path][cnt] = 0;
  1618. } else {
  1619. pw5g->bw20_diff[path][0] =
  1620. (hwinfo[addr] & 0xf0) >> 4;
  1621. if (pw5g->bw20_diff[path][cnt] & BIT(3))
  1622. pw5g->bw20_diff[path][cnt] |=
  1623. 0xF0;
  1624. }
  1625. if (hwinfo[addr] == 0xFF)
  1626. pw5g->ofdm_diff[path][cnt] = 0x04;
  1627. else {
  1628. pw5g->ofdm_diff[path][0] =
  1629. (hwinfo[addr] & 0x0f);
  1630. if (pw5g->ofdm_diff[path][cnt] & BIT(3))
  1631. pw5g->ofdm_diff[path][cnt] |=
  1632. 0xF0;
  1633. }
  1634. addr++;
  1635. } else {
  1636. if (hwinfo[addr] == 0xFF) {
  1637. pw5g->bw40_diff[path][cnt] = 0xFE;
  1638. } else {
  1639. pw5g->bw40_diff[path][cnt] =
  1640. (hwinfo[addr] & 0xf0) >> 4;
  1641. if (pw5g->bw40_diff[path][cnt] & BIT(3))
  1642. pw5g->bw40_diff[path][cnt] |= 0xF0;
  1643. }
  1644. if (hwinfo[addr] == 0xFF) {
  1645. pw5g->bw20_diff[path][cnt] = 0xFE;
  1646. } else {
  1647. pw5g->bw20_diff[path][cnt] =
  1648. (hwinfo[addr] & 0x0f);
  1649. if (pw5g->bw20_diff[path][cnt] & BIT(3))
  1650. pw5g->bw20_diff[path][cnt] |= 0xF0;
  1651. }
  1652. addr++;
  1653. }
  1654. }
  1655. if (hwinfo[addr] == 0xFF) {
  1656. pw5g->ofdm_diff[path][1] = 0xFE;
  1657. pw5g->ofdm_diff[path][2] = 0xFE;
  1658. } else {
  1659. pw5g->ofdm_diff[path][1] = (hwinfo[addr] & 0xf0) >> 4;
  1660. pw5g->ofdm_diff[path][2] = (hwinfo[addr] & 0x0f);
  1661. }
  1662. addr++;
  1663. if (hwinfo[addr] == 0xFF)
  1664. pw5g->ofdm_diff[path][3] = 0xFE;
  1665. else
  1666. pw5g->ofdm_diff[path][3] = (hwinfo[addr] & 0x0f);
  1667. addr++;
  1668. for (cnt = 1; cnt < MAX_TX_COUNT; cnt++) {
  1669. if (pw5g->ofdm_diff[path][cnt] == 0xFF)
  1670. pw5g->ofdm_diff[path][cnt] = 0xFE;
  1671. else if (pw5g->ofdm_diff[path][cnt] & BIT(3))
  1672. pw5g->ofdm_diff[path][cnt] |= 0xF0;
  1673. }
  1674. }
  1675. }
  1676. static void _rtl8723be_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  1677. bool autoload_fail,
  1678. u8 *hwinfo)
  1679. {
  1680. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1681. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1682. struct txpower_info_2g pw2g;
  1683. struct txpower_info_5g pw5g;
  1684. u8 rf_path, index;
  1685. u8 i;
  1686. _rtl8723be_read_power_value_fromprom(hw, &pw2g, &pw5g, autoload_fail,
  1687. hwinfo);
  1688. for (rf_path = 0; rf_path < 2; rf_path++) {
  1689. for (i = 0; i < 14; i++) {
  1690. index = _rtl8723be_get_chnl_group(i+1);
  1691. rtlefuse->txpwrlevel_cck[rf_path][i] =
  1692. pw2g.index_cck_base[rf_path][index];
  1693. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  1694. pw2g.index_bw40_base[rf_path][index];
  1695. }
  1696. for (i = 0; i < MAX_TX_COUNT; i++) {
  1697. rtlefuse->txpwr_ht20diff[rf_path][i] =
  1698. pw2g.bw20_diff[rf_path][i];
  1699. rtlefuse->txpwr_ht40diff[rf_path][i] =
  1700. pw2g.bw40_diff[rf_path][i];
  1701. rtlefuse->txpwr_legacyhtdiff[rf_path][i] =
  1702. pw2g.ofdm_diff[rf_path][i];
  1703. }
  1704. for (i = 0; i < 14; i++) {
  1705. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1706. "RF(%d)-Ch(%d) [CCK / HT40_1S ] = [0x%x / 0x%x ]\n",
  1707. rf_path, i,
  1708. rtlefuse->txpwrlevel_cck[rf_path][i],
  1709. rtlefuse->txpwrlevel_ht40_1s[rf_path][i]);
  1710. }
  1711. }
  1712. if (!autoload_fail)
  1713. rtlefuse->eeprom_thermalmeter =
  1714. hwinfo[EEPROM_THERMAL_METER_88E];
  1715. else
  1716. rtlefuse->eeprom_thermalmeter = EEPROM_DEFAULT_THERMALMETER;
  1717. if (rtlefuse->eeprom_thermalmeter == 0xff || autoload_fail) {
  1718. rtlefuse->apk_thermalmeterignore = true;
  1719. rtlefuse->eeprom_thermalmeter = EEPROM_DEFAULT_THERMALMETER;
  1720. }
  1721. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  1722. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1723. "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
  1724. if (!autoload_fail) {
  1725. rtlefuse->eeprom_regulatory =
  1726. hwinfo[EEPROM_RF_BOARD_OPTION_88E] & 0x07;/*bit0~2*/
  1727. if (hwinfo[EEPROM_RF_BOARD_OPTION_88E] == 0xFF)
  1728. rtlefuse->eeprom_regulatory = 0;
  1729. } else {
  1730. rtlefuse->eeprom_regulatory = 0;
  1731. }
  1732. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1733. "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
  1734. }
  1735. static void _rtl8723be_read_adapter_info(struct ieee80211_hw *hw,
  1736. bool pseudo_test)
  1737. {
  1738. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1739. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1740. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1741. int params[] = {RTL8723BE_EEPROM_ID, EEPROM_VID, EEPROM_DID,
  1742. EEPROM_SVID, EEPROM_SMID, EEPROM_MAC_ADDR,
  1743. EEPROM_CHANNELPLAN, EEPROM_VERSION, EEPROM_CUSTOMER_ID,
  1744. COUNTRY_CODE_WORLD_WIDE_13};
  1745. u8 *hwinfo;
  1746. int i;
  1747. bool is_toshiba_smid1 = false;
  1748. bool is_toshiba_smid2 = false;
  1749. bool is_samsung_smid = false;
  1750. bool is_lenovo_smid = false;
  1751. u16 toshiba_smid1[] = {
  1752. 0x6151, 0x6152, 0x6154, 0x6155, 0x6177, 0x6178, 0x6179, 0x6180,
  1753. 0x7151, 0x7152, 0x7154, 0x7155, 0x7177, 0x7178, 0x7179, 0x7180,
  1754. 0x8151, 0x8152, 0x8154, 0x8155, 0x8181, 0x8182, 0x8184, 0x8185,
  1755. 0x9151, 0x9152, 0x9154, 0x9155, 0x9181, 0x9182, 0x9184, 0x9185
  1756. };
  1757. u16 toshiba_smid2[] = {
  1758. 0x6181, 0x6184, 0x6185, 0x7181, 0x7182, 0x7184, 0x7185, 0x8181,
  1759. 0x8182, 0x8184, 0x8185, 0x9181, 0x9182, 0x9184, 0x9185
  1760. };
  1761. u16 samsung_smid[] = {
  1762. 0x6191, 0x6192, 0x6193, 0x7191, 0x7192, 0x7193, 0x8191, 0x8192,
  1763. 0x8193, 0x9191, 0x9192, 0x9193
  1764. };
  1765. u16 lenovo_smid[] = {
  1766. 0x8195, 0x9195, 0x7194, 0x8200, 0x8201, 0x8202, 0x9199, 0x9200
  1767. };
  1768. if (pseudo_test) {
  1769. /* needs to be added */
  1770. return;
  1771. }
  1772. hwinfo = kzalloc(HWSET_MAX_SIZE, GFP_KERNEL);
  1773. if (!hwinfo)
  1774. return;
  1775. if (rtl_get_hwinfo(hw, rtlpriv, HWSET_MAX_SIZE, hwinfo, params))
  1776. goto exit;
  1777. /*parse xtal*/
  1778. rtlefuse->crystalcap = hwinfo[EEPROM_XTAL_8723BE];
  1779. if (rtlefuse->crystalcap == 0xFF)
  1780. rtlefuse->crystalcap = 0x20;
  1781. _rtl8723be_read_txpower_info_from_hwpg(hw, rtlefuse->autoload_failflag,
  1782. hwinfo);
  1783. rtl8723be_read_bt_coexist_info_from_hwpg(hw,
  1784. rtlefuse->autoload_failflag,
  1785. hwinfo);
  1786. /* set channel plan from efuse */
  1787. rtlefuse->channel_plan = rtlefuse->eeprom_channelplan;
  1788. if (rtlhal->oem_id == RT_CID_DEFAULT) {
  1789. /* Does this one have a Toshiba SMID from group 1? */
  1790. for (i = 0; i < sizeof(toshiba_smid1) / sizeof(u16); i++) {
  1791. if (rtlefuse->eeprom_smid == toshiba_smid1[i]) {
  1792. is_toshiba_smid1 = true;
  1793. break;
  1794. }
  1795. }
  1796. /* Does this one have a Toshiba SMID from group 2? */
  1797. for (i = 0; i < sizeof(toshiba_smid2) / sizeof(u16); i++) {
  1798. if (rtlefuse->eeprom_smid == toshiba_smid2[i]) {
  1799. is_toshiba_smid2 = true;
  1800. break;
  1801. }
  1802. }
  1803. /* Does this one have a Samsung SMID? */
  1804. for (i = 0; i < sizeof(samsung_smid) / sizeof(u16); i++) {
  1805. if (rtlefuse->eeprom_smid == samsung_smid[i]) {
  1806. is_samsung_smid = true;
  1807. break;
  1808. }
  1809. }
  1810. /* Does this one have a Lenovo SMID? */
  1811. for (i = 0; i < sizeof(lenovo_smid) / sizeof(u16); i++) {
  1812. if (rtlefuse->eeprom_smid == lenovo_smid[i]) {
  1813. is_lenovo_smid = true;
  1814. break;
  1815. }
  1816. }
  1817. switch (rtlefuse->eeprom_oemid) {
  1818. case EEPROM_CID_DEFAULT:
  1819. if (rtlefuse->eeprom_did == 0x8176) {
  1820. if (rtlefuse->eeprom_svid == 0x10EC &&
  1821. is_toshiba_smid1) {
  1822. rtlhal->oem_id = RT_CID_TOSHIBA;
  1823. } else if (rtlefuse->eeprom_svid == 0x1025) {
  1824. rtlhal->oem_id = RT_CID_819X_ACER;
  1825. } else if (rtlefuse->eeprom_svid == 0x10EC &&
  1826. is_samsung_smid) {
  1827. rtlhal->oem_id = RT_CID_819X_SAMSUNG;
  1828. } else if (rtlefuse->eeprom_svid == 0x10EC &&
  1829. is_lenovo_smid) {
  1830. rtlhal->oem_id = RT_CID_819X_LENOVO;
  1831. } else if ((rtlefuse->eeprom_svid == 0x10EC &&
  1832. rtlefuse->eeprom_smid == 0x8197) ||
  1833. (rtlefuse->eeprom_svid == 0x10EC &&
  1834. rtlefuse->eeprom_smid == 0x9196)) {
  1835. rtlhal->oem_id = RT_CID_819X_CLEVO;
  1836. } else if ((rtlefuse->eeprom_svid == 0x1028 &&
  1837. rtlefuse->eeprom_smid == 0x8194) ||
  1838. (rtlefuse->eeprom_svid == 0x1028 &&
  1839. rtlefuse->eeprom_smid == 0x8198) ||
  1840. (rtlefuse->eeprom_svid == 0x1028 &&
  1841. rtlefuse->eeprom_smid == 0x9197) ||
  1842. (rtlefuse->eeprom_svid == 0x1028 &&
  1843. rtlefuse->eeprom_smid == 0x9198)) {
  1844. rtlhal->oem_id = RT_CID_819X_DELL;
  1845. } else if ((rtlefuse->eeprom_svid == 0x103C &&
  1846. rtlefuse->eeprom_smid == 0x1629)) {
  1847. rtlhal->oem_id = RT_CID_819X_HP;
  1848. } else if ((rtlefuse->eeprom_svid == 0x1A32 &&
  1849. rtlefuse->eeprom_smid == 0x2315)) {
  1850. rtlhal->oem_id = RT_CID_819X_QMI;
  1851. } else if ((rtlefuse->eeprom_svid == 0x10EC &&
  1852. rtlefuse->eeprom_smid == 0x8203)) {
  1853. rtlhal->oem_id = RT_CID_819X_PRONETS;
  1854. } else if ((rtlefuse->eeprom_svid == 0x1043 &&
  1855. rtlefuse->eeprom_smid == 0x84B5)) {
  1856. rtlhal->oem_id = RT_CID_819X_EDIMAX_ASUS;
  1857. } else {
  1858. rtlhal->oem_id = RT_CID_DEFAULT;
  1859. }
  1860. } else if (rtlefuse->eeprom_did == 0x8178) {
  1861. if (rtlefuse->eeprom_svid == 0x10EC &&
  1862. is_toshiba_smid2)
  1863. rtlhal->oem_id = RT_CID_TOSHIBA;
  1864. else if (rtlefuse->eeprom_svid == 0x1025)
  1865. rtlhal->oem_id = RT_CID_819X_ACER;
  1866. else if ((rtlefuse->eeprom_svid == 0x10EC &&
  1867. rtlefuse->eeprom_smid == 0x8186))
  1868. rtlhal->oem_id = RT_CID_819X_PRONETS;
  1869. else if ((rtlefuse->eeprom_svid == 0x1043 &&
  1870. rtlefuse->eeprom_smid == 0x84B6))
  1871. rtlhal->oem_id =
  1872. RT_CID_819X_EDIMAX_ASUS;
  1873. else
  1874. rtlhal->oem_id = RT_CID_DEFAULT;
  1875. } else {
  1876. rtlhal->oem_id = RT_CID_DEFAULT;
  1877. }
  1878. break;
  1879. case EEPROM_CID_TOSHIBA:
  1880. rtlhal->oem_id = RT_CID_TOSHIBA;
  1881. break;
  1882. case EEPROM_CID_CCX:
  1883. rtlhal->oem_id = RT_CID_CCX;
  1884. break;
  1885. case EEPROM_CID_QMI:
  1886. rtlhal->oem_id = RT_CID_819X_QMI;
  1887. break;
  1888. case EEPROM_CID_WHQL:
  1889. break;
  1890. default:
  1891. rtlhal->oem_id = RT_CID_DEFAULT;
  1892. break;
  1893. }
  1894. }
  1895. exit:
  1896. kfree(hwinfo);
  1897. }
  1898. static void _rtl8723be_hal_customized_behavior(struct ieee80211_hw *hw)
  1899. {
  1900. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1901. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1902. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1903. pcipriv->ledctl.led_opendrain = true;
  1904. switch (rtlhal->oem_id) {
  1905. case RT_CID_819X_HP:
  1906. pcipriv->ledctl.led_opendrain = true;
  1907. break;
  1908. case RT_CID_819X_LENOVO:
  1909. case RT_CID_DEFAULT:
  1910. case RT_CID_TOSHIBA:
  1911. case RT_CID_CCX:
  1912. case RT_CID_819X_ACER:
  1913. case RT_CID_WHQL:
  1914. default:
  1915. break;
  1916. }
  1917. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1918. "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
  1919. }
  1920. void rtl8723be_read_eeprom_info(struct ieee80211_hw *hw)
  1921. {
  1922. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1923. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1924. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1925. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1926. u8 tmp_u1b;
  1927. rtlhal->version = _rtl8723be_read_chip_version(hw);
  1928. if (get_rf_type(rtlphy) == RF_1T1R)
  1929. rtlpriv->dm.rfpath_rxenable[0] = true;
  1930. else
  1931. rtlpriv->dm.rfpath_rxenable[0] =
  1932. rtlpriv->dm.rfpath_rxenable[1] = true;
  1933. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
  1934. rtlhal->version);
  1935. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  1936. if (tmp_u1b & BIT(4)) {
  1937. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
  1938. rtlefuse->epromtype = EEPROM_93C46;
  1939. } else {
  1940. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
  1941. rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
  1942. }
  1943. if (tmp_u1b & BIT(5)) {
  1944. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1945. rtlefuse->autoload_failflag = false;
  1946. _rtl8723be_read_adapter_info(hw, false);
  1947. } else {
  1948. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Autoload ERR!!\n");
  1949. }
  1950. _rtl8723be_hal_customized_behavior(hw);
  1951. }
  1952. static u8 _rtl8723be_mrate_idx_to_arfr_id(struct ieee80211_hw *hw,
  1953. u8 rate_index)
  1954. {
  1955. u8 ret = 0;
  1956. switch (rate_index) {
  1957. case RATR_INX_WIRELESS_NGB:
  1958. ret = 1;
  1959. break;
  1960. case RATR_INX_WIRELESS_N:
  1961. case RATR_INX_WIRELESS_NG:
  1962. ret = 5;
  1963. break;
  1964. case RATR_INX_WIRELESS_NB:
  1965. ret = 3;
  1966. break;
  1967. case RATR_INX_WIRELESS_GB:
  1968. ret = 6;
  1969. break;
  1970. case RATR_INX_WIRELESS_G:
  1971. ret = 7;
  1972. break;
  1973. case RATR_INX_WIRELESS_B:
  1974. ret = 8;
  1975. break;
  1976. default:
  1977. ret = 0;
  1978. break;
  1979. }
  1980. return ret;
  1981. }
  1982. static void rtl8723be_update_hal_rate_mask(struct ieee80211_hw *hw,
  1983. struct ieee80211_sta *sta,
  1984. u8 rssi_level)
  1985. {
  1986. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1987. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1988. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1989. struct rtl_sta_info *sta_entry = NULL;
  1990. u32 ratr_bitmap;
  1991. u8 ratr_index;
  1992. u8 curtxbw_40mhz = (sta->ht_cap.cap &
  1993. IEEE80211_HT_CAP_SUP_WIDTH_20_40) ? 1 : 0;
  1994. u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  1995. 1 : 0;
  1996. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1997. 1 : 0;
  1998. enum wireless_mode wirelessmode = 0;
  1999. bool shortgi = false;
  2000. u8 rate_mask[7];
  2001. u8 macid = 0;
  2002. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  2003. wirelessmode = sta_entry->wireless_mode;
  2004. if (mac->opmode == NL80211_IFTYPE_STATION ||
  2005. mac->opmode == NL80211_IFTYPE_MESH_POINT)
  2006. curtxbw_40mhz = mac->bw_40;
  2007. else if (mac->opmode == NL80211_IFTYPE_AP ||
  2008. mac->opmode == NL80211_IFTYPE_ADHOC)
  2009. macid = sta->aid + 1;
  2010. ratr_bitmap = sta->supp_rates[0];
  2011. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  2012. ratr_bitmap = 0xfff;
  2013. ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  2014. sta->ht_cap.mcs.rx_mask[0] << 12);
  2015. switch (wirelessmode) {
  2016. case WIRELESS_MODE_B:
  2017. ratr_index = RATR_INX_WIRELESS_B;
  2018. if (ratr_bitmap & 0x0000000c)
  2019. ratr_bitmap &= 0x0000000d;
  2020. else
  2021. ratr_bitmap &= 0x0000000f;
  2022. break;
  2023. case WIRELESS_MODE_G:
  2024. ratr_index = RATR_INX_WIRELESS_GB;
  2025. if (rssi_level == 1)
  2026. ratr_bitmap &= 0x00000f00;
  2027. else if (rssi_level == 2)
  2028. ratr_bitmap &= 0x00000ff0;
  2029. else
  2030. ratr_bitmap &= 0x00000ff5;
  2031. break;
  2032. case WIRELESS_MODE_N_24G:
  2033. case WIRELESS_MODE_N_5G:
  2034. ratr_index = RATR_INX_WIRELESS_NGB;
  2035. if (rtlphy->rf_type == RF_1T1R) {
  2036. if (curtxbw_40mhz) {
  2037. if (rssi_level == 1)
  2038. ratr_bitmap &= 0x000f0000;
  2039. else if (rssi_level == 2)
  2040. ratr_bitmap &= 0x000ff000;
  2041. else
  2042. ratr_bitmap &= 0x000ff015;
  2043. } else {
  2044. if (rssi_level == 1)
  2045. ratr_bitmap &= 0x000f0000;
  2046. else if (rssi_level == 2)
  2047. ratr_bitmap &= 0x000ff000;
  2048. else
  2049. ratr_bitmap &= 0x000ff005;
  2050. }
  2051. } else {
  2052. if (curtxbw_40mhz) {
  2053. if (rssi_level == 1)
  2054. ratr_bitmap &= 0x0f8f0000;
  2055. else if (rssi_level == 2)
  2056. ratr_bitmap &= 0x0f8ff000;
  2057. else
  2058. ratr_bitmap &= 0x0f8ff015;
  2059. } else {
  2060. if (rssi_level == 1)
  2061. ratr_bitmap &= 0x0f8f0000;
  2062. else if (rssi_level == 2)
  2063. ratr_bitmap &= 0x0f8ff000;
  2064. else
  2065. ratr_bitmap &= 0x0f8ff005;
  2066. }
  2067. }
  2068. if ((curtxbw_40mhz && curshortgi_40mhz) ||
  2069. (!curtxbw_40mhz && curshortgi_20mhz)) {
  2070. if (macid == 0)
  2071. shortgi = true;
  2072. else if (macid == 1)
  2073. shortgi = false;
  2074. }
  2075. break;
  2076. default:
  2077. ratr_index = RATR_INX_WIRELESS_NGB;
  2078. if (rtlphy->rf_type == RF_1T2R)
  2079. ratr_bitmap &= 0x000ff0ff;
  2080. else
  2081. ratr_bitmap &= 0x0f0ff0ff;
  2082. break;
  2083. }
  2084. sta_entry->ratr_index = ratr_index;
  2085. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  2086. "ratr_bitmap :%x\n", ratr_bitmap);
  2087. *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
  2088. (ratr_index << 28);
  2089. rate_mask[0] = macid;
  2090. rate_mask[1] = _rtl8723be_mrate_idx_to_arfr_id(hw, ratr_index) |
  2091. (shortgi ? 0x80 : 0x00);
  2092. rate_mask[2] = curtxbw_40mhz;
  2093. rate_mask[3] = (u8)(ratr_bitmap & 0x000000ff);
  2094. rate_mask[4] = (u8)((ratr_bitmap & 0x0000ff00) >> 8);
  2095. rate_mask[5] = (u8)((ratr_bitmap & 0x00ff0000) >> 16);
  2096. rate_mask[6] = (u8)((ratr_bitmap & 0xff000000) >> 24);
  2097. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  2098. "Rate_index:%x, ratr_val:%x, %x:%x:%x:%x:%x:%x:%x\n",
  2099. ratr_index, ratr_bitmap,
  2100. rate_mask[0], rate_mask[1],
  2101. rate_mask[2], rate_mask[3],
  2102. rate_mask[4], rate_mask[5],
  2103. rate_mask[6]);
  2104. rtl8723be_fill_h2c_cmd(hw, H2C_8723B_RA_MASK, 7, rate_mask);
  2105. _rtl8723be_set_bcn_ctrl_reg(hw, BIT(3), 0);
  2106. }
  2107. void rtl8723be_update_hal_rate_tbl(struct ieee80211_hw *hw,
  2108. struct ieee80211_sta *sta,
  2109. u8 rssi_level)
  2110. {
  2111. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2112. if (rtlpriv->dm.useramask)
  2113. rtl8723be_update_hal_rate_mask(hw, sta, rssi_level);
  2114. }
  2115. void rtl8723be_update_channel_access_setting(struct ieee80211_hw *hw)
  2116. {
  2117. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2118. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2119. u16 sifs_timer;
  2120. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME, &mac->slot_time);
  2121. if (!mac->ht_enable)
  2122. sifs_timer = 0x0a0a;
  2123. else
  2124. sifs_timer = 0x0e0e;
  2125. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  2126. }
  2127. bool rtl8723be_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
  2128. {
  2129. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2130. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  2131. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  2132. enum rf_pwrstate e_rfpowerstate_toset, cur_rfstate;
  2133. u8 u1tmp;
  2134. bool b_actuallyset = false;
  2135. if (rtlpriv->rtlhal.being_init_adapter)
  2136. return false;
  2137. if (ppsc->swrf_processing)
  2138. return false;
  2139. spin_lock(&rtlpriv->locks.rf_ps_lock);
  2140. if (ppsc->rfchange_inprogress) {
  2141. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  2142. return false;
  2143. } else {
  2144. ppsc->rfchange_inprogress = true;
  2145. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  2146. }
  2147. cur_rfstate = ppsc->rfpwr_state;
  2148. rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL_2,
  2149. rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL_2) & ~(BIT(1)));
  2150. u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL_2);
  2151. if (rtlphy->polarity_ctl)
  2152. e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFOFF : ERFON;
  2153. else
  2154. e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFON : ERFOFF;
  2155. if ((ppsc->hwradiooff) && (e_rfpowerstate_toset == ERFON)) {
  2156. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  2157. "GPIOChangeRF - HW Radio ON, RF ON\n");
  2158. e_rfpowerstate_toset = ERFON;
  2159. ppsc->hwradiooff = false;
  2160. b_actuallyset = true;
  2161. } else if (!ppsc->hwradiooff && (e_rfpowerstate_toset == ERFOFF)) {
  2162. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  2163. "GPIOChangeRF - HW Radio OFF, RF OFF\n");
  2164. e_rfpowerstate_toset = ERFOFF;
  2165. ppsc->hwradiooff = true;
  2166. b_actuallyset = true;
  2167. }
  2168. if (b_actuallyset) {
  2169. spin_lock(&rtlpriv->locks.rf_ps_lock);
  2170. ppsc->rfchange_inprogress = false;
  2171. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  2172. } else {
  2173. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
  2174. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  2175. spin_lock(&rtlpriv->locks.rf_ps_lock);
  2176. ppsc->rfchange_inprogress = false;
  2177. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  2178. }
  2179. *valid = 1;
  2180. return !ppsc->hwradiooff;
  2181. }
  2182. void rtl8723be_set_key(struct ieee80211_hw *hw, u32 key_index,
  2183. u8 *p_macaddr, bool is_group, u8 enc_algo,
  2184. bool is_wepkey, bool clear_all)
  2185. {
  2186. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2187. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2188. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  2189. u8 *macaddr = p_macaddr;
  2190. u32 entry_id = 0;
  2191. bool is_pairwise = false;
  2192. static u8 cam_const_addr[4][6] = {
  2193. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
  2194. {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
  2195. {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
  2196. {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
  2197. };
  2198. static u8 cam_const_broad[] = {
  2199. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  2200. };
  2201. if (clear_all) {
  2202. u8 idx = 0;
  2203. u8 cam_offset = 0;
  2204. u8 clear_number = 5;
  2205. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
  2206. for (idx = 0; idx < clear_number; idx++) {
  2207. rtl_cam_mark_invalid(hw, cam_offset + idx);
  2208. rtl_cam_empty_entry(hw, cam_offset + idx);
  2209. if (idx < 5) {
  2210. memset(rtlpriv->sec.key_buf[idx], 0,
  2211. MAX_KEY_LEN);
  2212. rtlpriv->sec.key_len[idx] = 0;
  2213. }
  2214. }
  2215. } else {
  2216. switch (enc_algo) {
  2217. case WEP40_ENCRYPTION:
  2218. enc_algo = CAM_WEP40;
  2219. break;
  2220. case WEP104_ENCRYPTION:
  2221. enc_algo = CAM_WEP104;
  2222. break;
  2223. case TKIP_ENCRYPTION:
  2224. enc_algo = CAM_TKIP;
  2225. break;
  2226. case AESCCMP_ENCRYPTION:
  2227. enc_algo = CAM_AES;
  2228. break;
  2229. default:
  2230. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  2231. "switch case %#x not processed\n", enc_algo);
  2232. enc_algo = CAM_TKIP;
  2233. break;
  2234. }
  2235. if (is_wepkey || rtlpriv->sec.use_defaultkey) {
  2236. macaddr = cam_const_addr[key_index];
  2237. entry_id = key_index;
  2238. } else {
  2239. if (is_group) {
  2240. macaddr = cam_const_broad;
  2241. entry_id = key_index;
  2242. } else {
  2243. if (mac->opmode == NL80211_IFTYPE_AP) {
  2244. entry_id = rtl_cam_get_free_entry(hw,
  2245. p_macaddr);
  2246. if (entry_id >= TOTAL_CAM_ENTRY) {
  2247. RT_TRACE(rtlpriv, COMP_SEC,
  2248. DBG_EMERG,
  2249. "Can not find free hw security cam entry\n");
  2250. return;
  2251. }
  2252. } else {
  2253. entry_id = CAM_PAIRWISE_KEY_POSITION;
  2254. }
  2255. key_index = PAIRWISE_KEYIDX;
  2256. is_pairwise = true;
  2257. }
  2258. }
  2259. if (rtlpriv->sec.key_len[key_index] == 0) {
  2260. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  2261. "delete one entry, entry_id is %d\n",
  2262. entry_id);
  2263. if (mac->opmode == NL80211_IFTYPE_AP)
  2264. rtl_cam_del_entry(hw, p_macaddr);
  2265. rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
  2266. } else {
  2267. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  2268. "add one entry\n");
  2269. if (is_pairwise) {
  2270. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  2271. "set Pairwiase key\n");
  2272. rtl_cam_add_one_entry(hw, macaddr, key_index,
  2273. entry_id, enc_algo,
  2274. CAM_CONFIG_NO_USEDK,
  2275. rtlpriv->sec.key_buf[key_index]);
  2276. } else {
  2277. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  2278. "set group key\n");
  2279. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  2280. rtl_cam_add_one_entry(hw,
  2281. rtlefuse->dev_addr,
  2282. PAIRWISE_KEYIDX,
  2283. CAM_PAIRWISE_KEY_POSITION,
  2284. enc_algo,
  2285. CAM_CONFIG_NO_USEDK,
  2286. rtlpriv->sec.key_buf
  2287. [entry_id]);
  2288. }
  2289. rtl_cam_add_one_entry(hw, macaddr, key_index,
  2290. entry_id, enc_algo,
  2291. CAM_CONFIG_NO_USEDK,
  2292. rtlpriv->sec.key_buf[entry_id]);
  2293. }
  2294. }
  2295. }
  2296. }
  2297. void rtl8723be_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
  2298. bool auto_load_fail, u8 *hwinfo)
  2299. {
  2300. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2301. struct rtl_mod_params *mod_params = rtlpriv->cfg->mod_params;
  2302. u8 value;
  2303. u32 tmpu_32;
  2304. if (!auto_load_fail) {
  2305. tmpu_32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
  2306. if (tmpu_32 & BIT(18))
  2307. rtlpriv->btcoexist.btc_info.btcoexist = 1;
  2308. else
  2309. rtlpriv->btcoexist.btc_info.btcoexist = 0;
  2310. value = hwinfo[EEPROM_RF_BT_SETTING_8723B];
  2311. rtlpriv->btcoexist.btc_info.bt_type = BT_RTL8723B;
  2312. rtlpriv->btcoexist.btc_info.ant_num = (value & 0x1);
  2313. } else {
  2314. rtlpriv->btcoexist.btc_info.btcoexist = 0;
  2315. rtlpriv->btcoexist.btc_info.bt_type = BT_RTL8723B;
  2316. rtlpriv->btcoexist.btc_info.ant_num = ANT_X2;
  2317. }
  2318. /* override ant_num / ant_path */
  2319. if (mod_params->ant_sel)
  2320. rtlpriv->btcoexist.btc_info.ant_num =
  2321. (mod_params->ant_sel == 1 ? ANT_X2 : ANT_X1);
  2322. }
  2323. void rtl8723be_bt_reg_init(struct ieee80211_hw *hw)
  2324. {
  2325. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2326. /* 0:Low, 1:High, 2:From Efuse. */
  2327. rtlpriv->btcoexist.reg_bt_iso = 2;
  2328. /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
  2329. rtlpriv->btcoexist.reg_bt_sco = 3;
  2330. /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
  2331. rtlpriv->btcoexist.reg_bt_sco = 0;
  2332. }
  2333. void rtl8723be_bt_hw_init(struct ieee80211_hw *hw)
  2334. {
  2335. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2336. if (rtlpriv->cfg->ops->get_btc_status())
  2337. rtlpriv->btcoexist.btc_ops->btc_init_hw_config(rtlpriv);
  2338. }
  2339. void rtl8723be_suspend(struct ieee80211_hw *hw)
  2340. {
  2341. }
  2342. void rtl8723be_resume(struct ieee80211_hw *hw)
  2343. {
  2344. }