sw.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "../core.h"
  27. #include "../pci.h"
  28. #include "reg.h"
  29. #include "def.h"
  30. #include "phy.h"
  31. #include "dm.h"
  32. #include "fw.h"
  33. #include "../rtl8723com/fw_common.h"
  34. #include "hw.h"
  35. #include "sw.h"
  36. #include "trx.h"
  37. #include "led.h"
  38. #include "table.h"
  39. #include "hal_btc.h"
  40. #include "../btcoexist/rtl_btc.h"
  41. #include "../rtl8723com/phy_common.h"
  42. #include <linux/vmalloc.h>
  43. #include <linux/module.h>
  44. static void rtl8723e_init_aspm_vars(struct ieee80211_hw *hw)
  45. {
  46. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  47. /*close ASPM for AMD defaultly */
  48. rtlpci->const_amdpci_aspm = 0;
  49. /**
  50. * ASPM PS mode.
  51. * 0 - Disable ASPM,
  52. * 1 - Enable ASPM without Clock Req,
  53. * 2 - Enable ASPM with Clock Req,
  54. * 3 - Alwyas Enable ASPM with Clock Req,
  55. * 4 - Always Enable ASPM without Clock Req.
  56. * set defult to RTL8192CE:3 RTL8192E:2
  57. */
  58. rtlpci->const_pci_aspm = 3;
  59. /*Setting for PCI-E device */
  60. rtlpci->const_devicepci_aspm_setting = 0x03;
  61. /*Setting for PCI-E bridge */
  62. rtlpci->const_hostpci_aspm_setting = 0x02;
  63. /**
  64. * In Hw/Sw Radio Off situation.
  65. * 0 - Default,
  66. * 1 - From ASPM setting without low Mac Pwr,
  67. * 2 - From ASPM setting with low Mac Pwr,
  68. * 3 - Bus D3
  69. * set default to RTL8192CE:0 RTL8192SE:2
  70. */
  71. rtlpci->const_hwsw_rfoff_d3 = 0;
  72. /**
  73. * This setting works for those device with
  74. * backdoor ASPM setting such as EPHY setting.
  75. * 0 - Not support ASPM,
  76. * 1 - Support ASPM,
  77. * 2 - According to chipset.
  78. */
  79. rtlpci->const_support_pciaspm = 1;
  80. }
  81. int rtl8723e_init_sw_vars(struct ieee80211_hw *hw)
  82. {
  83. struct rtl_priv *rtlpriv = rtl_priv(hw);
  84. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  85. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  86. int err = 0;
  87. char *fw_name = "rtlwifi/rtl8723fw.bin";
  88. rtl8723e_bt_reg_init(hw);
  89. rtlpriv->btcoexist.btc_ops = rtl_btc_get_ops_pointer();
  90. rtlpriv->dm.dm_initialgain_enable = 1;
  91. rtlpriv->dm.dm_flag = 0;
  92. rtlpriv->dm.disable_framebursting = 0;
  93. rtlpriv->dm.thermalvalue = 0;
  94. rtlpci->transmit_config = CFENDFORM | BIT(12) | BIT(13);
  95. /* compatible 5G band 88ce just 2.4G band & smsp */
  96. rtlpriv->rtlhal.current_bandtype = BAND_ON_2_4G;
  97. rtlpriv->rtlhal.bandset = BAND_ON_2_4G;
  98. rtlpriv->rtlhal.macphymode = SINGLEMAC_SINGLEPHY;
  99. rtlpci->receive_config = (RCR_APPFCS |
  100. RCR_APP_MIC |
  101. RCR_APP_ICV |
  102. RCR_APP_PHYST_RXFF |
  103. RCR_HTC_LOC_CTRL |
  104. RCR_AMF |
  105. RCR_ACF |
  106. RCR_ADF |
  107. RCR_AICV |
  108. RCR_AB |
  109. RCR_AM |
  110. RCR_APM |
  111. 0);
  112. rtlpci->irq_mask[0] =
  113. (u32) (PHIMR_ROK |
  114. PHIMR_RDU |
  115. PHIMR_VODOK |
  116. PHIMR_VIDOK |
  117. PHIMR_BEDOK |
  118. PHIMR_BKDOK |
  119. PHIMR_MGNTDOK |
  120. PHIMR_HIGHDOK |
  121. PHIMR_C2HCMD |
  122. PHIMR_HISRE_IND |
  123. PHIMR_TSF_BIT32_TOGGLE |
  124. PHIMR_TXBCNOK |
  125. PHIMR_PSTIMEOUT |
  126. 0);
  127. rtlpci->irq_mask[1] =
  128. (u32)(PHIMR_RXFOVW |
  129. 0);
  130. /* for debug level */
  131. rtlpriv->dbg.global_debuglevel = rtlpriv->cfg->mod_params->debug;
  132. /* for LPS & IPS */
  133. rtlpriv->psc.inactiveps = rtlpriv->cfg->mod_params->inactiveps;
  134. rtlpriv->psc.swctrl_lps = rtlpriv->cfg->mod_params->swctrl_lps;
  135. rtlpriv->psc.fwctrl_lps = rtlpriv->cfg->mod_params->fwctrl_lps;
  136. rtlpci->msi_support = rtlpriv->cfg->mod_params->msi_support;
  137. rtlpriv->cfg->mod_params->sw_crypto =
  138. rtlpriv->cfg->mod_params->sw_crypto;
  139. rtlpriv->cfg->mod_params->disable_watchdog =
  140. rtlpriv->cfg->mod_params->disable_watchdog;
  141. if (rtlpriv->cfg->mod_params->disable_watchdog)
  142. pr_info("watchdog disabled\n");
  143. rtlpriv->psc.reg_fwctrl_lps = 3;
  144. rtlpriv->psc.reg_max_lps_awakeintvl = 5;
  145. rtl8723e_init_aspm_vars(hw);
  146. if (rtlpriv->psc.reg_fwctrl_lps == 1)
  147. rtlpriv->psc.fwctrl_psmode = FW_PS_MIN_MODE;
  148. else if (rtlpriv->psc.reg_fwctrl_lps == 2)
  149. rtlpriv->psc.fwctrl_psmode = FW_PS_MAX_MODE;
  150. else if (rtlpriv->psc.reg_fwctrl_lps == 3)
  151. rtlpriv->psc.fwctrl_psmode = FW_PS_DTIM_MODE;
  152. /* for firmware buf */
  153. rtlpriv->rtlhal.pfirmware = vzalloc(0x6000);
  154. if (!rtlpriv->rtlhal.pfirmware) {
  155. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  156. "Can't alloc buffer for fw.\n");
  157. return 1;
  158. }
  159. if (IS_81xxC_VENDOR_UMC_B_CUT(rtlhal->version))
  160. fw_name = "rtlwifi/rtl8723fw_B.bin";
  161. rtlpriv->max_fw_size = 0x6000;
  162. pr_info("Using firmware %s\n", fw_name);
  163. err = request_firmware_nowait(THIS_MODULE, 1, fw_name,
  164. rtlpriv->io.dev, GFP_KERNEL, hw,
  165. rtl_fw_cb);
  166. if (err) {
  167. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  168. "Failed to request firmware!\n");
  169. return 1;
  170. }
  171. return 0;
  172. }
  173. void rtl8723e_deinit_sw_vars(struct ieee80211_hw *hw)
  174. {
  175. struct rtl_priv *rtlpriv = rtl_priv(hw);
  176. if (rtlpriv->rtlhal.pfirmware) {
  177. vfree(rtlpriv->rtlhal.pfirmware);
  178. rtlpriv->rtlhal.pfirmware = NULL;
  179. }
  180. }
  181. /* get bt coexist status */
  182. bool rtl8723e_get_btc_status(void)
  183. {
  184. return true;
  185. }
  186. static bool is_fw_header(struct rtlwifi_firmware_header *hdr)
  187. {
  188. return (le16_to_cpu(hdr->signature) & 0xfff0) == 0x2300;
  189. }
  190. static struct rtl_hal_ops rtl8723e_hal_ops = {
  191. .init_sw_vars = rtl8723e_init_sw_vars,
  192. .deinit_sw_vars = rtl8723e_deinit_sw_vars,
  193. .read_eeprom_info = rtl8723e_read_eeprom_info,
  194. .interrupt_recognized = rtl8723e_interrupt_recognized,
  195. .hw_init = rtl8723e_hw_init,
  196. .hw_disable = rtl8723e_card_disable,
  197. .hw_suspend = rtl8723e_suspend,
  198. .hw_resume = rtl8723e_resume,
  199. .enable_interrupt = rtl8723e_enable_interrupt,
  200. .disable_interrupt = rtl8723e_disable_interrupt,
  201. .set_network_type = rtl8723e_set_network_type,
  202. .set_chk_bssid = rtl8723e_set_check_bssid,
  203. .set_qos = rtl8723e_set_qos,
  204. .set_bcn_reg = rtl8723e_set_beacon_related_registers,
  205. .set_bcn_intv = rtl8723e_set_beacon_interval,
  206. .update_interrupt_mask = rtl8723e_update_interrupt_mask,
  207. .get_hw_reg = rtl8723e_get_hw_reg,
  208. .set_hw_reg = rtl8723e_set_hw_reg,
  209. .update_rate_tbl = rtl8723e_update_hal_rate_tbl,
  210. .fill_tx_desc = rtl8723e_tx_fill_desc,
  211. .fill_tx_cmddesc = rtl8723e_tx_fill_cmddesc,
  212. .query_rx_desc = rtl8723e_rx_query_desc,
  213. .set_channel_access = rtl8723e_update_channel_access_setting,
  214. .radio_onoff_checking = rtl8723e_gpio_radio_on_off_checking,
  215. .set_bw_mode = rtl8723e_phy_set_bw_mode,
  216. .switch_channel = rtl8723e_phy_sw_chnl,
  217. .dm_watchdog = rtl8723e_dm_watchdog,
  218. .scan_operation_backup = rtl8723e_phy_scan_operation_backup,
  219. .set_rf_power_state = rtl8723e_phy_set_rf_power_state,
  220. .led_control = rtl8723e_led_control,
  221. .set_desc = rtl8723e_set_desc,
  222. .get_desc = rtl8723e_get_desc,
  223. .is_tx_desc_closed = rtl8723e_is_tx_desc_closed,
  224. .tx_polling = rtl8723e_tx_polling,
  225. .enable_hw_sec = rtl8723e_enable_hw_security_config,
  226. .set_key = rtl8723e_set_key,
  227. .init_sw_leds = rtl8723e_init_sw_leds,
  228. .get_bbreg = rtl8723_phy_query_bb_reg,
  229. .set_bbreg = rtl8723_phy_set_bb_reg,
  230. .get_rfreg = rtl8723e_phy_query_rf_reg,
  231. .set_rfreg = rtl8723e_phy_set_rf_reg,
  232. .c2h_command_handle = rtl_8723e_c2h_command_handle,
  233. .bt_wifi_media_status_notify = rtl_8723e_bt_wifi_media_status_notify,
  234. .bt_coex_off_before_lps =
  235. rtl8723e_dm_bt_turn_off_bt_coexist_before_enter_lps,
  236. .get_btc_status = rtl8723e_get_btc_status,
  237. .rx_command_packet = rtl8723e_rx_command_packet,
  238. .is_fw_header = is_fw_header,
  239. };
  240. static struct rtl_mod_params rtl8723e_mod_params = {
  241. .sw_crypto = false,
  242. .inactiveps = true,
  243. .swctrl_lps = false,
  244. .fwctrl_lps = true,
  245. .debug = DBG_EMERG,
  246. .msi_support = false,
  247. .disable_watchdog = false,
  248. };
  249. static const struct rtl_hal_cfg rtl8723e_hal_cfg = {
  250. .bar_id = 2,
  251. .write_readback = true,
  252. .name = "rtl8723e_pci",
  253. .ops = &rtl8723e_hal_ops,
  254. .mod_params = &rtl8723e_mod_params,
  255. .maps[SYS_ISO_CTRL] = REG_SYS_ISO_CTRL,
  256. .maps[SYS_FUNC_EN] = REG_SYS_FUNC_EN,
  257. .maps[SYS_CLK] = REG_SYS_CLKR,
  258. .maps[MAC_RCR_AM] = AM,
  259. .maps[MAC_RCR_AB] = AB,
  260. .maps[MAC_RCR_ACRC32] = ACRC32,
  261. .maps[MAC_RCR_ACF] = ACF,
  262. .maps[MAC_RCR_AAP] = AAP,
  263. .maps[MAC_HIMR] = REG_HIMR,
  264. .maps[MAC_HIMRE] = REG_HIMRE,
  265. .maps[EFUSE_TEST] = REG_EFUSE_TEST,
  266. .maps[EFUSE_CTRL] = REG_EFUSE_CTRL,
  267. .maps[EFUSE_CLK] = 0,
  268. .maps[EFUSE_CLK_CTRL] = REG_EFUSE_CTRL,
  269. .maps[EFUSE_PWC_EV12V] = PWC_EV12V,
  270. .maps[EFUSE_FEN_ELDR] = FEN_ELDR,
  271. .maps[EFUSE_LOADER_CLK_EN] = LOADER_CLK_EN,
  272. .maps[EFUSE_ANA8M] = ANA8M,
  273. .maps[EFUSE_HWSET_MAX_SIZE] = HWSET_MAX_SIZE,
  274. .maps[EFUSE_MAX_SECTION_MAP] = EFUSE_MAX_SECTION,
  275. .maps[EFUSE_REAL_CONTENT_SIZE] = EFUSE_REAL_CONTENT_LEN,
  276. .maps[EFUSE_OOB_PROTECT_BYTES_LEN] = EFUSE_OOB_PROTECT_BYTES,
  277. .maps[RWCAM] = REG_CAMCMD,
  278. .maps[WCAMI] = REG_CAMWRITE,
  279. .maps[RCAMO] = REG_CAMREAD,
  280. .maps[CAMDBG] = REG_CAMDBG,
  281. .maps[SECR] = REG_SECCFG,
  282. .maps[SEC_CAM_NONE] = CAM_NONE,
  283. .maps[SEC_CAM_WEP40] = CAM_WEP40,
  284. .maps[SEC_CAM_TKIP] = CAM_TKIP,
  285. .maps[SEC_CAM_AES] = CAM_AES,
  286. .maps[SEC_CAM_WEP104] = CAM_WEP104,
  287. .maps[RTL_IMR_BCNDMAINT6] = IMR_BCNDMAINT6,
  288. .maps[RTL_IMR_BCNDMAINT5] = IMR_BCNDMAINT5,
  289. .maps[RTL_IMR_BCNDMAINT4] = IMR_BCNDMAINT4,
  290. .maps[RTL_IMR_BCNDMAINT3] = IMR_BCNDMAINT3,
  291. .maps[RTL_IMR_BCNDMAINT2] = IMR_BCNDMAINT2,
  292. .maps[RTL_IMR_BCNDMAINT1] = IMR_BCNDMAINT1,
  293. .maps[RTL_IMR_BCNDOK8] = IMR_BCNDOK8,
  294. .maps[RTL_IMR_BCNDOK7] = IMR_BCNDOK7,
  295. .maps[RTL_IMR_BCNDOK6] = IMR_BCNDOK6,
  296. .maps[RTL_IMR_BCNDOK5] = IMR_BCNDOK5,
  297. .maps[RTL_IMR_BCNDOK4] = IMR_BCNDOK4,
  298. .maps[RTL_IMR_BCNDOK3] = IMR_BCNDOK3,
  299. .maps[RTL_IMR_BCNDOK2] = IMR_BCNDOK2,
  300. .maps[RTL_IMR_BCNDOK1] = IMR_BCNDOK1,
  301. .maps[RTL_IMR_TIMEOUT2] = IMR_TIMEOUT2,
  302. .maps[RTL_IMR_TIMEOUT1] = IMR_TIMEOUT1,
  303. .maps[RTL_IMR_TXFOVW] = PHIMR_TXFOVW,
  304. .maps[RTL_IMR_PSTIMEOUT] = PHIMR_PSTIMEOUT,
  305. .maps[RTL_IMR_BCNINT] = PHIMR_BCNDMAINT0,
  306. .maps[RTL_IMR_RXFOVW] = PHIMR_RXFOVW,
  307. .maps[RTL_IMR_RDU] = PHIMR_RDU,
  308. .maps[RTL_IMR_ATIMEND] = PHIMR_ATIMEND_E,
  309. .maps[RTL_IMR_BDOK] = PHIMR_BCNDOK0,
  310. .maps[RTL_IMR_MGNTDOK] = PHIMR_MGNTDOK,
  311. .maps[RTL_IMR_TBDER] = PHIMR_TXBCNERR,
  312. .maps[RTL_IMR_HIGHDOK] = PHIMR_HIGHDOK,
  313. .maps[RTL_IMR_TBDOK] = PHIMR_TXBCNOK,
  314. .maps[RTL_IMR_BKDOK] = PHIMR_BKDOK,
  315. .maps[RTL_IMR_BEDOK] = PHIMR_BEDOK,
  316. .maps[RTL_IMR_VIDOK] = PHIMR_VIDOK,
  317. .maps[RTL_IMR_VODOK] = PHIMR_VODOK,
  318. .maps[RTL_IMR_ROK] = PHIMR_ROK,
  319. .maps[RTL_IBSS_INT_MASKS] =
  320. (PHIMR_BCNDMAINT0 | PHIMR_TXBCNOK | PHIMR_TXBCNERR),
  321. .maps[RTL_IMR_C2HCMD] = PHIMR_C2HCMD,
  322. .maps[RTL_RC_CCK_RATE1M] = DESC92C_RATE1M,
  323. .maps[RTL_RC_CCK_RATE2M] = DESC92C_RATE2M,
  324. .maps[RTL_RC_CCK_RATE5_5M] = DESC92C_RATE5_5M,
  325. .maps[RTL_RC_CCK_RATE11M] = DESC92C_RATE11M,
  326. .maps[RTL_RC_OFDM_RATE6M] = DESC92C_RATE6M,
  327. .maps[RTL_RC_OFDM_RATE9M] = DESC92C_RATE9M,
  328. .maps[RTL_RC_OFDM_RATE12M] = DESC92C_RATE12M,
  329. .maps[RTL_RC_OFDM_RATE18M] = DESC92C_RATE18M,
  330. .maps[RTL_RC_OFDM_RATE24M] = DESC92C_RATE24M,
  331. .maps[RTL_RC_OFDM_RATE36M] = DESC92C_RATE36M,
  332. .maps[RTL_RC_OFDM_RATE48M] = DESC92C_RATE48M,
  333. .maps[RTL_RC_OFDM_RATE54M] = DESC92C_RATE54M,
  334. .maps[RTL_RC_HT_RATEMCS7] = DESC92C_RATEMCS7,
  335. .maps[RTL_RC_HT_RATEMCS15] = DESC92C_RATEMCS15,
  336. };
  337. static struct pci_device_id rtl8723e_pci_ids[] = {
  338. {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8723, rtl8723e_hal_cfg)},
  339. {},
  340. };
  341. MODULE_DEVICE_TABLE(pci, rtl8723e_pci_ids);
  342. MODULE_AUTHOR("lizhaoming <chaoming_li@realsil.com.cn>");
  343. MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
  344. MODULE_LICENSE("GPL");
  345. MODULE_DESCRIPTION("Realtek 8723E 802.11n PCI wireless");
  346. MODULE_FIRMWARE("rtlwifi/rtl8723efw.bin");
  347. module_param_named(swenc, rtl8723e_mod_params.sw_crypto, bool, 0444);
  348. module_param_named(debug, rtl8723e_mod_params.debug, int, 0444);
  349. module_param_named(ips, rtl8723e_mod_params.inactiveps, bool, 0444);
  350. module_param_named(swlps, rtl8723e_mod_params.swctrl_lps, bool, 0444);
  351. module_param_named(fwlps, rtl8723e_mod_params.fwctrl_lps, bool, 0444);
  352. module_param_named(msi, rtl8723e_mod_params.msi_support, bool, 0444);
  353. module_param_named(disable_watchdog, rtl8723e_mod_params.disable_watchdog,
  354. bool, 0444);
  355. MODULE_PARM_DESC(swenc, "Set to 1 for software crypto (default 0)\n");
  356. MODULE_PARM_DESC(ips, "Set to 0 to not use link power save (default 1)\n");
  357. MODULE_PARM_DESC(swlps, "Set to 1 to use SW control power save (default 0)\n");
  358. MODULE_PARM_DESC(fwlps, "Set to 1 to use FW control power save (default 1)\n");
  359. MODULE_PARM_DESC(msi, "Set to 1 to use MSI interrupts mode (default 0)\n");
  360. MODULE_PARM_DESC(debug, "Set debug level (0-5) (default 0)");
  361. MODULE_PARM_DESC(disable_watchdog, "Set to 1 to disable the watchdog (default 0)\n");
  362. static SIMPLE_DEV_PM_OPS(rtlwifi_pm_ops, rtl_pci_suspend, rtl_pci_resume);
  363. static struct pci_driver rtl8723e_driver = {
  364. .name = KBUILD_MODNAME,
  365. .id_table = rtl8723e_pci_ids,
  366. .probe = rtl_pci_probe,
  367. .remove = rtl_pci_disconnect,
  368. .driver.pm = &rtlwifi_pm_ops,
  369. };
  370. module_pci_driver(rtl8723e_driver);