hw.c 66 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "../efuse.h"
  27. #include "../base.h"
  28. #include "../regd.h"
  29. #include "../cam.h"
  30. #include "../ps.h"
  31. #include "../pci.h"
  32. #include "reg.h"
  33. #include "def.h"
  34. #include "phy.h"
  35. #include "../rtl8723com/phy_common.h"
  36. #include "dm.h"
  37. #include "../rtl8723com/dm_common.h"
  38. #include "fw.h"
  39. #include "../rtl8723com/fw_common.h"
  40. #include "led.h"
  41. #include "hw.h"
  42. #include "../pwrseqcmd.h"
  43. #include "pwrseq.h"
  44. #include "btc.h"
  45. #define LLT_CONFIG 5
  46. static void _rtl8723e_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
  47. u8 set_bits, u8 clear_bits)
  48. {
  49. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  50. struct rtl_priv *rtlpriv = rtl_priv(hw);
  51. rtlpci->reg_bcn_ctrl_val |= set_bits;
  52. rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
  53. rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
  54. }
  55. static void _rtl8723e_stop_tx_beacon(struct ieee80211_hw *hw)
  56. {
  57. struct rtl_priv *rtlpriv = rtl_priv(hw);
  58. u8 tmp1byte;
  59. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  60. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
  61. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
  62. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  63. tmp1byte &= ~(BIT(0));
  64. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  65. }
  66. static void _rtl8723e_resume_tx_beacon(struct ieee80211_hw *hw)
  67. {
  68. struct rtl_priv *rtlpriv = rtl_priv(hw);
  69. u8 tmp1byte;
  70. tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
  71. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
  72. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  73. tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
  74. tmp1byte |= BIT(1);
  75. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
  76. }
  77. static void _rtl8723e_enable_bcn_sub_func(struct ieee80211_hw *hw)
  78. {
  79. _rtl8723e_set_bcn_ctrl_reg(hw, 0, BIT(1));
  80. }
  81. static void _rtl8723e_disable_bcn_sub_func(struct ieee80211_hw *hw)
  82. {
  83. _rtl8723e_set_bcn_ctrl_reg(hw, BIT(1), 0);
  84. }
  85. void rtl8723e_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  86. {
  87. struct rtl_priv *rtlpriv = rtl_priv(hw);
  88. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  89. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  90. switch (variable) {
  91. case HW_VAR_RCR:
  92. *((u32 *)(val)) = rtlpci->receive_config;
  93. break;
  94. case HW_VAR_RF_STATE:
  95. *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
  96. break;
  97. case HW_VAR_FWLPS_RF_ON:{
  98. enum rf_pwrstate rfstate;
  99. u32 val_rcr;
  100. rtlpriv->cfg->ops->get_hw_reg(hw,
  101. HW_VAR_RF_STATE,
  102. (u8 *)(&rfstate));
  103. if (rfstate == ERFOFF) {
  104. *((bool *)(val)) = true;
  105. } else {
  106. val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
  107. val_rcr &= 0x00070000;
  108. if (val_rcr)
  109. *((bool *)(val)) = false;
  110. else
  111. *((bool *)(val)) = true;
  112. }
  113. break;
  114. }
  115. case HW_VAR_FW_PSMODE_STATUS:
  116. *((bool *)(val)) = ppsc->fw_current_inpsmode;
  117. break;
  118. case HW_VAR_CORRECT_TSF:{
  119. u64 tsf;
  120. u32 *ptsf_low = (u32 *)&tsf;
  121. u32 *ptsf_high = ((u32 *)&tsf) + 1;
  122. *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
  123. *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
  124. *((u64 *)(val)) = tsf;
  125. break;
  126. }
  127. case HAL_DEF_WOWLAN:
  128. break;
  129. default:
  130. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  131. "switch case %#x not processed\n", variable);
  132. break;
  133. }
  134. }
  135. void rtl8723e_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
  136. {
  137. struct rtl_priv *rtlpriv = rtl_priv(hw);
  138. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  139. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  140. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  141. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  142. u8 idx;
  143. switch (variable) {
  144. case HW_VAR_ETHER_ADDR:{
  145. for (idx = 0; idx < ETH_ALEN; idx++) {
  146. rtl_write_byte(rtlpriv, (REG_MACID + idx),
  147. val[idx]);
  148. }
  149. break;
  150. }
  151. case HW_VAR_BASIC_RATE:{
  152. u16 b_rate_cfg = ((u16 *)val)[0];
  153. u8 rate_index = 0;
  154. b_rate_cfg = b_rate_cfg & 0x15f;
  155. b_rate_cfg |= 0x01;
  156. rtl_write_byte(rtlpriv, REG_RRSR, b_rate_cfg & 0xff);
  157. rtl_write_byte(rtlpriv, REG_RRSR + 1,
  158. (b_rate_cfg >> 8) & 0xff);
  159. while (b_rate_cfg > 0x1) {
  160. b_rate_cfg = (b_rate_cfg >> 1);
  161. rate_index++;
  162. }
  163. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
  164. rate_index);
  165. break;
  166. }
  167. case HW_VAR_BSSID:{
  168. for (idx = 0; idx < ETH_ALEN; idx++) {
  169. rtl_write_byte(rtlpriv, (REG_BSSID + idx),
  170. val[idx]);
  171. }
  172. break;
  173. }
  174. case HW_VAR_SIFS:{
  175. rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
  176. rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
  177. rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
  178. rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
  179. if (!mac->ht_enable)
  180. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  181. 0x0e0e);
  182. else
  183. rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
  184. *((u16 *)val));
  185. break;
  186. }
  187. case HW_VAR_SLOT_TIME:{
  188. u8 e_aci;
  189. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  190. "HW_VAR_SLOT_TIME %x\n", val[0]);
  191. rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
  192. for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
  193. rtlpriv->cfg->ops->set_hw_reg(hw,
  194. HW_VAR_AC_PARAM,
  195. (u8 *)(&e_aci));
  196. }
  197. break;
  198. }
  199. case HW_VAR_ACK_PREAMBLE:{
  200. u8 reg_tmp;
  201. u8 short_preamble = (bool)(*(u8 *)val);
  202. reg_tmp = (mac->cur_40_prime_sc) << 5;
  203. if (short_preamble)
  204. reg_tmp |= 0x80;
  205. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
  206. break;
  207. }
  208. case HW_VAR_AMPDU_MIN_SPACE:{
  209. u8 min_spacing_to_set;
  210. u8 sec_min_space;
  211. min_spacing_to_set = *((u8 *)val);
  212. if (min_spacing_to_set <= 7) {
  213. sec_min_space = 0;
  214. if (min_spacing_to_set < sec_min_space)
  215. min_spacing_to_set = sec_min_space;
  216. mac->min_space_cfg = ((mac->min_space_cfg &
  217. 0xf8) |
  218. min_spacing_to_set);
  219. *val = min_spacing_to_set;
  220. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  221. "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
  222. mac->min_space_cfg);
  223. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  224. mac->min_space_cfg);
  225. }
  226. break;
  227. }
  228. case HW_VAR_SHORTGI_DENSITY:{
  229. u8 density_to_set;
  230. density_to_set = *((u8 *)val);
  231. mac->min_space_cfg |= (density_to_set << 3);
  232. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  233. "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
  234. mac->min_space_cfg);
  235. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
  236. mac->min_space_cfg);
  237. break;
  238. }
  239. case HW_VAR_AMPDU_FACTOR:{
  240. u8 regtoset_normal[4] = { 0x41, 0xa8, 0x72, 0xb9 };
  241. u8 regtoset_bt[4] = {0x31, 0x74, 0x42, 0x97};
  242. u8 factor_toset;
  243. u8 *p_regtoset = NULL;
  244. u8 index = 0;
  245. if ((rtlpriv->btcoexist.bt_coexistence) &&
  246. (rtlpriv->btcoexist.bt_coexist_type ==
  247. BT_CSR_BC4))
  248. p_regtoset = regtoset_bt;
  249. else
  250. p_regtoset = regtoset_normal;
  251. factor_toset = *((u8 *)val);
  252. if (factor_toset <= 3) {
  253. factor_toset = (1 << (factor_toset + 2));
  254. if (factor_toset > 0xf)
  255. factor_toset = 0xf;
  256. for (index = 0; index < 4; index++) {
  257. if ((p_regtoset[index] & 0xf0) >
  258. (factor_toset << 4))
  259. p_regtoset[index] =
  260. (p_regtoset[index] & 0x0f) |
  261. (factor_toset << 4);
  262. if ((p_regtoset[index] & 0x0f) >
  263. factor_toset)
  264. p_regtoset[index] =
  265. (p_regtoset[index] & 0xf0) |
  266. (factor_toset);
  267. rtl_write_byte(rtlpriv,
  268. (REG_AGGLEN_LMT + index),
  269. p_regtoset[index]);
  270. }
  271. RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
  272. "Set HW_VAR_AMPDU_FACTOR: %#x\n",
  273. factor_toset);
  274. }
  275. break;
  276. }
  277. case HW_VAR_AC_PARAM:{
  278. u8 e_aci = *((u8 *)val);
  279. rtl8723_dm_init_edca_turbo(hw);
  280. if (rtlpci->acm_method != EACMWAY2_SW)
  281. rtlpriv->cfg->ops->set_hw_reg(hw,
  282. HW_VAR_ACM_CTRL,
  283. (u8 *)(&e_aci));
  284. break;
  285. }
  286. case HW_VAR_ACM_CTRL:{
  287. u8 e_aci = *((u8 *)val);
  288. union aci_aifsn *p_aci_aifsn =
  289. (union aci_aifsn *)(&mac->ac[0].aifs);
  290. u8 acm = p_aci_aifsn->f.acm;
  291. u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
  292. acm_ctrl =
  293. acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
  294. if (acm) {
  295. switch (e_aci) {
  296. case AC0_BE:
  297. acm_ctrl |= ACMHW_BEQEN;
  298. break;
  299. case AC2_VI:
  300. acm_ctrl |= ACMHW_VIQEN;
  301. break;
  302. case AC3_VO:
  303. acm_ctrl |= ACMHW_VOQEN;
  304. break;
  305. default:
  306. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  307. "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
  308. acm);
  309. break;
  310. }
  311. } else {
  312. switch (e_aci) {
  313. case AC0_BE:
  314. acm_ctrl &= (~ACMHW_BEQEN);
  315. break;
  316. case AC2_VI:
  317. acm_ctrl &= (~ACMHW_VIQEN);
  318. break;
  319. case AC3_VO:
  320. acm_ctrl &= (~ACMHW_VOQEN);
  321. break;
  322. default:
  323. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  324. "switch case %#x not processed\n",
  325. e_aci);
  326. break;
  327. }
  328. }
  329. RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
  330. "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
  331. acm_ctrl);
  332. rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
  333. break;
  334. }
  335. case HW_VAR_RCR:{
  336. rtl_write_dword(rtlpriv, REG_RCR, ((u32 *)(val))[0]);
  337. rtlpci->receive_config = ((u32 *)(val))[0];
  338. break;
  339. }
  340. case HW_VAR_RETRY_LIMIT:{
  341. u8 retry_limit = ((u8 *)(val))[0];
  342. rtl_write_word(rtlpriv, REG_RL,
  343. retry_limit << RETRY_LIMIT_SHORT_SHIFT |
  344. retry_limit << RETRY_LIMIT_LONG_SHIFT);
  345. break;
  346. }
  347. case HW_VAR_DUAL_TSF_RST:
  348. rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
  349. break;
  350. case HW_VAR_EFUSE_BYTES:
  351. rtlefuse->efuse_usedbytes = *((u16 *)val);
  352. break;
  353. case HW_VAR_EFUSE_USAGE:
  354. rtlefuse->efuse_usedpercentage = *((u8 *)val);
  355. break;
  356. case HW_VAR_IO_CMD:
  357. rtl8723e_phy_set_io_cmd(hw, (*(enum io_type *)val));
  358. break;
  359. case HW_VAR_WPA_CONFIG:
  360. rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *)val));
  361. break;
  362. case HW_VAR_SET_RPWM:{
  363. u8 rpwm_val;
  364. rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
  365. udelay(1);
  366. if (rpwm_val & BIT(7)) {
  367. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  368. (*(u8 *)val));
  369. } else {
  370. rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
  371. ((*(u8 *)val) | BIT(7)));
  372. }
  373. break;
  374. }
  375. case HW_VAR_H2C_FW_PWRMODE:{
  376. u8 psmode = (*(u8 *)val);
  377. if (psmode != FW_PS_ACTIVE_MODE)
  378. rtl8723e_dm_rf_saving(hw, true);
  379. rtl8723e_set_fw_pwrmode_cmd(hw, (*(u8 *)val));
  380. break;
  381. }
  382. case HW_VAR_FW_PSMODE_STATUS:
  383. ppsc->fw_current_inpsmode = *((bool *)val);
  384. break;
  385. case HW_VAR_H2C_FW_JOINBSSRPT:{
  386. u8 mstatus = (*(u8 *)val);
  387. u8 tmp_regcr, tmp_reg422;
  388. bool b_recover = false;
  389. if (mstatus == RT_MEDIA_CONNECT) {
  390. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID,
  391. NULL);
  392. tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
  393. rtl_write_byte(rtlpriv, REG_CR + 1,
  394. (tmp_regcr | BIT(0)));
  395. _rtl8723e_set_bcn_ctrl_reg(hw, 0, BIT(3));
  396. _rtl8723e_set_bcn_ctrl_reg(hw, BIT(4), 0);
  397. tmp_reg422 =
  398. rtl_read_byte(rtlpriv,
  399. REG_FWHW_TXQ_CTRL + 2);
  400. if (tmp_reg422 & BIT(6))
  401. b_recover = true;
  402. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
  403. tmp_reg422 & (~BIT(6)));
  404. rtl8723e_set_fw_rsvdpagepkt(hw, 0);
  405. _rtl8723e_set_bcn_ctrl_reg(hw, BIT(3), 0);
  406. _rtl8723e_set_bcn_ctrl_reg(hw, 0, BIT(4));
  407. if (b_recover) {
  408. rtl_write_byte(rtlpriv,
  409. REG_FWHW_TXQ_CTRL + 2,
  410. tmp_reg422);
  411. }
  412. rtl_write_byte(rtlpriv, REG_CR + 1,
  413. (tmp_regcr & ~(BIT(0))));
  414. }
  415. rtl8723e_set_fw_joinbss_report_cmd(hw, (*(u8 *)val));
  416. break;
  417. }
  418. case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:{
  419. rtl8723e_set_p2p_ps_offload_cmd(hw, (*(u8 *)val));
  420. break;
  421. }
  422. case HW_VAR_AID:{
  423. u16 u2btmp;
  424. u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
  425. u2btmp &= 0xC000;
  426. rtl_write_word(rtlpriv, REG_BCN_PSR_RPT,
  427. (u2btmp | mac->assoc_id));
  428. break;
  429. }
  430. case HW_VAR_CORRECT_TSF:{
  431. u8 btype_ibss = ((u8 *)(val))[0];
  432. if (btype_ibss)
  433. _rtl8723e_stop_tx_beacon(hw);
  434. _rtl8723e_set_bcn_ctrl_reg(hw, 0, BIT(3));
  435. rtl_write_dword(rtlpriv, REG_TSFTR,
  436. (u32)(mac->tsf & 0xffffffff));
  437. rtl_write_dword(rtlpriv, REG_TSFTR + 4,
  438. (u32)((mac->tsf >> 32) & 0xffffffff));
  439. _rtl8723e_set_bcn_ctrl_reg(hw, BIT(3), 0);
  440. if (btype_ibss)
  441. _rtl8723e_resume_tx_beacon(hw);
  442. break;
  443. }
  444. case HW_VAR_FW_LPS_ACTION:{
  445. bool b_enter_fwlps = *((bool *)val);
  446. u8 rpwm_val, fw_pwrmode;
  447. bool fw_current_inps;
  448. if (b_enter_fwlps) {
  449. rpwm_val = 0x02; /* RF off */
  450. fw_current_inps = true;
  451. rtlpriv->cfg->ops->set_hw_reg(hw,
  452. HW_VAR_FW_PSMODE_STATUS,
  453. (u8 *)(&fw_current_inps));
  454. rtlpriv->cfg->ops->set_hw_reg(hw,
  455. HW_VAR_H2C_FW_PWRMODE,
  456. (u8 *)(&ppsc->fwctrl_psmode));
  457. rtlpriv->cfg->ops->set_hw_reg(hw,
  458. HW_VAR_SET_RPWM,
  459. (u8 *)(&rpwm_val));
  460. } else {
  461. rpwm_val = 0x0C; /* RF on */
  462. fw_pwrmode = FW_PS_ACTIVE_MODE;
  463. fw_current_inps = false;
  464. rtlpriv->cfg->ops->set_hw_reg(hw,
  465. HW_VAR_SET_RPWM,
  466. (u8 *)(&rpwm_val));
  467. rtlpriv->cfg->ops->set_hw_reg(hw,
  468. HW_VAR_H2C_FW_PWRMODE,
  469. (u8 *)(&fw_pwrmode));
  470. rtlpriv->cfg->ops->set_hw_reg(hw,
  471. HW_VAR_FW_PSMODE_STATUS,
  472. (u8 *)(&fw_current_inps));
  473. }
  474. break;
  475. }
  476. default:
  477. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  478. "switch case %#x not processed\n", variable);
  479. break;
  480. }
  481. }
  482. static bool _rtl8723e_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
  483. {
  484. struct rtl_priv *rtlpriv = rtl_priv(hw);
  485. bool status = true;
  486. long count = 0;
  487. u32 value = _LLT_INIT_ADDR(address) |
  488. _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
  489. rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
  490. do {
  491. value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
  492. if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
  493. break;
  494. if (count > POLLING_LLT_THRESHOLD) {
  495. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  496. "Failed to polling write LLT done at address %d!\n",
  497. address);
  498. status = false;
  499. break;
  500. }
  501. } while (++count);
  502. return status;
  503. }
  504. static bool _rtl8723e_llt_table_init(struct ieee80211_hw *hw)
  505. {
  506. struct rtl_priv *rtlpriv = rtl_priv(hw);
  507. unsigned short i;
  508. u8 txpktbuf_bndy;
  509. u8 maxpage;
  510. bool status;
  511. u8 ubyte;
  512. #if LLT_CONFIG == 1
  513. maxpage = 255;
  514. txpktbuf_bndy = 252;
  515. #elif LLT_CONFIG == 2
  516. maxpage = 127;
  517. txpktbuf_bndy = 124;
  518. #elif LLT_CONFIG == 3
  519. maxpage = 255;
  520. txpktbuf_bndy = 174;
  521. #elif LLT_CONFIG == 4
  522. maxpage = 255;
  523. txpktbuf_bndy = 246;
  524. #elif LLT_CONFIG == 5
  525. maxpage = 255;
  526. txpktbuf_bndy = 246;
  527. #endif
  528. rtl_write_byte(rtlpriv, REG_CR, 0x8B);
  529. #if LLT_CONFIG == 1
  530. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x1c);
  531. rtl_write_dword(rtlpriv, REG_RQPN, 0x80a71c1c);
  532. #elif LLT_CONFIG == 2
  533. rtl_write_dword(rtlpriv, REG_RQPN, 0x845B1010);
  534. #elif LLT_CONFIG == 3
  535. rtl_write_dword(rtlpriv, REG_RQPN, 0x84838484);
  536. #elif LLT_CONFIG == 4
  537. rtl_write_dword(rtlpriv, REG_RQPN, 0x80bd1c1c);
  538. #elif LLT_CONFIG == 5
  539. rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
  540. rtl_write_dword(rtlpriv, REG_RQPN, 0x80ac1c29);
  541. rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x03);
  542. #endif
  543. rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
  544. rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
  545. rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
  546. rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
  547. rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
  548. rtl_write_byte(rtlpriv, REG_PBP, 0x11);
  549. rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
  550. for (i = 0; i < (txpktbuf_bndy - 1); i++) {
  551. status = _rtl8723e_llt_write(hw, i, i + 1);
  552. if (true != status)
  553. return status;
  554. }
  555. status = _rtl8723e_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
  556. if (true != status)
  557. return status;
  558. for (i = txpktbuf_bndy; i < maxpage; i++) {
  559. status = _rtl8723e_llt_write(hw, i, (i + 1));
  560. if (true != status)
  561. return status;
  562. }
  563. status = _rtl8723e_llt_write(hw, maxpage, txpktbuf_bndy);
  564. if (true != status)
  565. return status;
  566. rtl_write_byte(rtlpriv, REG_CR, 0xff);
  567. ubyte = rtl_read_byte(rtlpriv, REG_RQPN + 3);
  568. rtl_write_byte(rtlpriv, REG_RQPN + 3, ubyte | BIT(7));
  569. return true;
  570. }
  571. static void _rtl8723e_gen_refresh_led_state(struct ieee80211_hw *hw)
  572. {
  573. struct rtl_priv *rtlpriv = rtl_priv(hw);
  574. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  575. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  576. struct rtl_led *pled0 = &pcipriv->ledctl.sw_led0;
  577. if (rtlpriv->rtlhal.up_first_time)
  578. return;
  579. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
  580. rtl8723e_sw_led_on(hw, pled0);
  581. else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
  582. rtl8723e_sw_led_on(hw, pled0);
  583. else
  584. rtl8723e_sw_led_off(hw, pled0);
  585. }
  586. static bool _rtl8712e_init_mac(struct ieee80211_hw *hw)
  587. {
  588. struct rtl_priv *rtlpriv = rtl_priv(hw);
  589. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  590. unsigned char bytetmp;
  591. unsigned short wordtmp;
  592. u16 retry = 0;
  593. u16 tmpu2b;
  594. bool mac_func_enable;
  595. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
  596. bytetmp = rtl_read_byte(rtlpriv, REG_CR);
  597. if (bytetmp == 0xFF)
  598. mac_func_enable = true;
  599. else
  600. mac_func_enable = false;
  601. /* HW Power on sequence */
  602. if (!rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  603. PWR_INTF_PCI_MSK, Rtl8723_NIC_ENABLE_FLOW))
  604. return false;
  605. bytetmp = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG+2);
  606. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG+2, bytetmp | BIT(4));
  607. /* eMAC time out function enable, 0x369[7]=1 */
  608. bytetmp = rtl_read_byte(rtlpriv, 0x369);
  609. rtl_write_byte(rtlpriv, 0x369, bytetmp | BIT(7));
  610. /* ePHY reg 0x1e bit[4]=1 using MDIO interface,
  611. * we should do this before Enabling ASPM backdoor.
  612. */
  613. do {
  614. rtl_write_word(rtlpriv, 0x358, 0x5e);
  615. udelay(100);
  616. rtl_write_word(rtlpriv, 0x356, 0xc280);
  617. rtl_write_word(rtlpriv, 0x354, 0xc290);
  618. rtl_write_word(rtlpriv, 0x358, 0x3e);
  619. udelay(100);
  620. rtl_write_word(rtlpriv, 0x358, 0x5e);
  621. udelay(100);
  622. tmpu2b = rtl_read_word(rtlpriv, 0x356);
  623. retry++;
  624. } while (tmpu2b != 0xc290 && retry < 100);
  625. if (retry >= 100) {
  626. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  627. "InitMAC(): ePHY configure fail!!!\n");
  628. return false;
  629. }
  630. rtl_write_word(rtlpriv, REG_CR, 0x2ff);
  631. rtl_write_word(rtlpriv, REG_CR + 1, 0x06);
  632. if (!mac_func_enable) {
  633. if (!_rtl8723e_llt_table_init(hw))
  634. return false;
  635. }
  636. rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
  637. rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
  638. rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
  639. wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
  640. wordtmp &= 0xf;
  641. wordtmp |= 0xF771;
  642. rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
  643. rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
  644. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  645. rtl_write_word(rtlpriv, REG_RXFLTMAP2, 0xFFFF);
  646. rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
  647. rtl_write_byte(rtlpriv, 0x4d0, 0x0);
  648. rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
  649. ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
  650. DMA_BIT_MASK(32));
  651. rtl_write_dword(rtlpriv, REG_MGQ_DESA,
  652. (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
  653. DMA_BIT_MASK(32));
  654. rtl_write_dword(rtlpriv, REG_VOQ_DESA,
  655. (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
  656. rtl_write_dword(rtlpriv, REG_VIQ_DESA,
  657. (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
  658. rtl_write_dword(rtlpriv, REG_BEQ_DESA,
  659. (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
  660. rtl_write_dword(rtlpriv, REG_BKQ_DESA,
  661. (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
  662. rtl_write_dword(rtlpriv, REG_HQ_DESA,
  663. (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
  664. DMA_BIT_MASK(32));
  665. rtl_write_dword(rtlpriv, REG_RX_DESA,
  666. (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
  667. DMA_BIT_MASK(32));
  668. rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x74);
  669. rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
  670. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  671. rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
  672. do {
  673. retry++;
  674. bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
  675. } while ((retry < 200) && (bytetmp & BIT(7)));
  676. _rtl8723e_gen_refresh_led_state(hw);
  677. rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
  678. return true;
  679. }
  680. static void _rtl8723e_hw_configure(struct ieee80211_hw *hw)
  681. {
  682. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  683. struct rtl_priv *rtlpriv = rtl_priv(hw);
  684. u8 reg_bw_opmode;
  685. u32 reg_ratr, reg_prsr;
  686. reg_bw_opmode = BW_OPMODE_20MHZ;
  687. reg_ratr = RATE_ALL_CCK | RATE_ALL_OFDM_AG |
  688. RATE_ALL_OFDM_1SS | RATE_ALL_OFDM_2SS;
  689. reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
  690. rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
  691. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  692. rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
  693. rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
  694. rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
  695. rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
  696. rtl_write_word(rtlpriv, REG_RL, 0x0707);
  697. rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
  698. rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
  699. rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
  700. rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
  701. rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
  702. rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
  703. if ((rtlpriv->btcoexist.bt_coexistence) &&
  704. (rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4))
  705. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0x97427431);
  706. else
  707. rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
  708. rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
  709. rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
  710. rtlpci->reg_bcn_ctrl_val = 0x1f;
  711. rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
  712. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  713. rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
  714. rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
  715. rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
  716. if ((rtlpriv->btcoexist.bt_coexistence) &&
  717. (rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4)) {
  718. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  719. rtl_write_word(rtlpriv, REG_PROT_MODE_CTRL, 0x0402);
  720. } else {
  721. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  722. rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
  723. }
  724. if ((rtlpriv->btcoexist.bt_coexistence) &&
  725. (rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4))
  726. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
  727. else
  728. rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
  729. rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
  730. rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
  731. rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
  732. rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
  733. rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
  734. rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
  735. rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
  736. rtl_write_dword(rtlpriv, 0x394, 0x1);
  737. }
  738. static void _rtl8723e_enable_aspm_back_door(struct ieee80211_hw *hw)
  739. {
  740. struct rtl_priv *rtlpriv = rtl_priv(hw);
  741. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  742. rtl_write_byte(rtlpriv, 0x34b, 0x93);
  743. rtl_write_word(rtlpriv, 0x350, 0x870c);
  744. rtl_write_byte(rtlpriv, 0x352, 0x1);
  745. if (ppsc->support_backdoor)
  746. rtl_write_byte(rtlpriv, 0x349, 0x1b);
  747. else
  748. rtl_write_byte(rtlpriv, 0x349, 0x03);
  749. rtl_write_word(rtlpriv, 0x350, 0x2718);
  750. rtl_write_byte(rtlpriv, 0x352, 0x1);
  751. }
  752. void rtl8723e_enable_hw_security_config(struct ieee80211_hw *hw)
  753. {
  754. struct rtl_priv *rtlpriv = rtl_priv(hw);
  755. u8 sec_reg_value;
  756. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  757. "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
  758. rtlpriv->sec.pairwise_enc_algorithm,
  759. rtlpriv->sec.group_enc_algorithm);
  760. if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
  761. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  762. "not open hw encryption\n");
  763. return;
  764. }
  765. sec_reg_value = SCR_TXENCENABLE | SCR_RXDECENABLE;
  766. if (rtlpriv->sec.use_defaultkey) {
  767. sec_reg_value |= SCR_TXUSEDK;
  768. sec_reg_value |= SCR_RXUSEDK;
  769. }
  770. sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
  771. rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
  772. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  773. "The SECR-value %x\n", sec_reg_value);
  774. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
  775. }
  776. int rtl8723e_hw_init(struct ieee80211_hw *hw)
  777. {
  778. struct rtl_priv *rtlpriv = rtl_priv(hw);
  779. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  780. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  781. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  782. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  783. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  784. bool rtstatus = true;
  785. int err;
  786. u8 tmp_u1b;
  787. unsigned long flags;
  788. rtlpriv->rtlhal.being_init_adapter = true;
  789. /* As this function can take a very long time (up to 350 ms)
  790. * and can be called with irqs disabled, reenable the irqs
  791. * to let the other devices continue being serviced.
  792. *
  793. * It is safe doing so since our own interrupts will only be enabled
  794. * in a subsequent step.
  795. */
  796. local_save_flags(flags);
  797. local_irq_enable();
  798. rtlhal->fw_ready = false;
  799. rtlpriv->intf_ops->disable_aspm(hw);
  800. rtstatus = _rtl8712e_init_mac(hw);
  801. if (rtstatus != true) {
  802. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Init MAC failed\n");
  803. err = 1;
  804. goto exit;
  805. }
  806. err = rtl8723_download_fw(hw, false, FW_8723A_POLLING_TIMEOUT_COUNT);
  807. if (err) {
  808. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  809. "Failed to download FW. Init HW without FW now..\n");
  810. err = 1;
  811. goto exit;
  812. }
  813. rtlhal->fw_ready = true;
  814. rtlhal->last_hmeboxnum = 0;
  815. rtl8723e_phy_mac_config(hw);
  816. /* because last function modify RCR, so we update
  817. * rcr var here, or TP will unstable for receive_config
  818. * is wrong, RX RCR_ACRC32 will cause TP unstable & Rx
  819. * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252
  820. */
  821. rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR);
  822. rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
  823. rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
  824. rtl8723e_phy_bb_config(hw);
  825. rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
  826. rtl8723e_phy_rf_config(hw);
  827. if (IS_VENDOR_UMC_A_CUT(rtlhal->version)) {
  828. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD, 0x30255);
  829. rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G2, MASKDWORD, 0x50a00);
  830. } else if (IS_81xxC_VENDOR_UMC_B_CUT(rtlhal->version)) {
  831. rtl_set_rfreg(hw, RF90_PATH_A, 0x0C, MASKDWORD, 0x894AE);
  832. rtl_set_rfreg(hw, RF90_PATH_A, 0x0A, MASKDWORD, 0x1AF31);
  833. rtl_set_rfreg(hw, RF90_PATH_A, RF_IPA, MASKDWORD, 0x8F425);
  834. rtl_set_rfreg(hw, RF90_PATH_A, RF_SYN_G2, MASKDWORD, 0x4F200);
  835. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK1, MASKDWORD, 0x44053);
  836. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK2, MASKDWORD, 0x80201);
  837. }
  838. rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
  839. RF_CHNLBW, RFREG_OFFSET_MASK);
  840. rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
  841. RF_CHNLBW, RFREG_OFFSET_MASK);
  842. rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
  843. rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
  844. rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
  845. _rtl8723e_hw_configure(hw);
  846. rtl_cam_reset_all_entry(hw);
  847. rtl8723e_enable_hw_security_config(hw);
  848. ppsc->rfpwr_state = ERFON;
  849. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
  850. _rtl8723e_enable_aspm_back_door(hw);
  851. rtlpriv->intf_ops->enable_aspm(hw);
  852. rtl8723e_bt_hw_init(hw);
  853. if (ppsc->rfpwr_state == ERFON) {
  854. rtl8723e_phy_set_rfpath_switch(hw, 1);
  855. if (rtlphy->iqk_initialized) {
  856. rtl8723e_phy_iq_calibrate(hw, true);
  857. } else {
  858. rtl8723e_phy_iq_calibrate(hw, false);
  859. rtlphy->iqk_initialized = true;
  860. }
  861. rtl8723e_dm_check_txpower_tracking(hw);
  862. rtl8723e_phy_lc_calibrate(hw);
  863. }
  864. tmp_u1b = efuse_read_1byte(hw, 0x1FA);
  865. if (!(tmp_u1b & BIT(0))) {
  866. rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
  867. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path A\n");
  868. }
  869. if (!(tmp_u1b & BIT(4))) {
  870. tmp_u1b = rtl_read_byte(rtlpriv, 0x16);
  871. tmp_u1b &= 0x0F;
  872. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
  873. udelay(10);
  874. rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
  875. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "under 1.5V\n");
  876. }
  877. rtl8723e_dm_init(hw);
  878. exit:
  879. local_irq_restore(flags);
  880. rtlpriv->rtlhal.being_init_adapter = false;
  881. return err;
  882. }
  883. static enum version_8723e _rtl8723e_read_chip_version(struct ieee80211_hw *hw)
  884. {
  885. struct rtl_priv *rtlpriv = rtl_priv(hw);
  886. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  887. enum version_8723e version = 0x0000;
  888. u32 value32;
  889. value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
  890. if (value32 & TRP_VAUX_EN) {
  891. version = (enum version_8723e)(version |
  892. ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
  893. /* RTL8723 with BT function. */
  894. version = (enum version_8723e)(version |
  895. ((value32 & BT_FUNC) ? CHIP_8723 : 0));
  896. } else {
  897. /* Normal mass production chip. */
  898. version = (enum version_8723e) NORMAL_CHIP;
  899. version = (enum version_8723e)(version |
  900. ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
  901. /* RTL8723 with BT function. */
  902. version = (enum version_8723e)(version |
  903. ((value32 & BT_FUNC) ? CHIP_8723 : 0));
  904. if (IS_CHIP_VENDOR_UMC(version))
  905. version = (enum version_8723e)(version |
  906. ((value32 & CHIP_VER_RTL_MASK)));/* IC version (CUT) */
  907. if (IS_8723_SERIES(version)) {
  908. value32 = rtl_read_dword(rtlpriv, REG_GPIO_OUTSTS);
  909. /* ROM code version. */
  910. version = (enum version_8723e)(version |
  911. ((value32 & RF_RL_ID)>>20));
  912. }
  913. }
  914. if (IS_8723_SERIES(version)) {
  915. value32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
  916. rtlphy->polarity_ctl = ((value32 & WL_HWPDN_SL) ?
  917. RT_POLARITY_HIGH_ACT :
  918. RT_POLARITY_LOW_ACT);
  919. }
  920. switch (version) {
  921. case VERSION_TEST_UMC_CHIP_8723:
  922. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  923. "Chip Version ID: VERSION_TEST_UMC_CHIP_8723.\n");
  924. break;
  925. case VERSION_NORMAL_UMC_CHIP_8723_1T1R_A_CUT:
  926. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  927. "Chip Version ID: VERSION_NORMAL_UMC_CHIP_8723_1T1R_A_CUT.\n");
  928. break;
  929. case VERSION_NORMAL_UMC_CHIP_8723_1T1R_B_CUT:
  930. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  931. "Chip Version ID: VERSION_NORMAL_UMC_CHIP_8723_1T1R_B_CUT.\n");
  932. break;
  933. default:
  934. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  935. "Chip Version ID: Unknown. Bug?\n");
  936. break;
  937. }
  938. if (IS_8723_SERIES(version))
  939. rtlphy->rf_type = RF_1T1R;
  940. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Chip RF Type: %s\n",
  941. (rtlphy->rf_type == RF_2T2R) ? "RF_2T2R" : "RF_1T1R");
  942. return version;
  943. }
  944. static int _rtl8723e_set_media_status(struct ieee80211_hw *hw,
  945. enum nl80211_iftype type)
  946. {
  947. struct rtl_priv *rtlpriv = rtl_priv(hw);
  948. u8 bt_msr = rtl_read_byte(rtlpriv, MSR) & 0xfc;
  949. enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
  950. u8 mode = MSR_NOLINK;
  951. rtl_write_dword(rtlpriv, REG_BCN_CTRL, 0);
  952. RT_TRACE(rtlpriv, COMP_BEACON, DBG_LOUD,
  953. "clear 0x550 when set HW_VAR_MEDIA_STATUS\n");
  954. switch (type) {
  955. case NL80211_IFTYPE_UNSPECIFIED:
  956. mode = MSR_NOLINK;
  957. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  958. "Set Network type to NO LINK!\n");
  959. break;
  960. case NL80211_IFTYPE_ADHOC:
  961. mode = MSR_ADHOC;
  962. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  963. "Set Network type to Ad Hoc!\n");
  964. break;
  965. case NL80211_IFTYPE_STATION:
  966. mode = MSR_INFRA;
  967. ledaction = LED_CTL_LINK;
  968. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  969. "Set Network type to STA!\n");
  970. break;
  971. case NL80211_IFTYPE_AP:
  972. mode = MSR_AP;
  973. ledaction = LED_CTL_LINK;
  974. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  975. "Set Network type to AP!\n");
  976. break;
  977. default:
  978. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  979. "Network type %d not support!\n", type);
  980. return 1;
  981. break;
  982. }
  983. /* MSR_INFRA == Link in infrastructure network;
  984. * MSR_ADHOC == Link in ad hoc network;
  985. * Therefore, check link state is necessary.
  986. *
  987. * MSR_AP == AP mode; link state is not cared here.
  988. */
  989. if (mode != MSR_AP &&
  990. rtlpriv->mac80211.link_state < MAC80211_LINKED) {
  991. mode = MSR_NOLINK;
  992. ledaction = LED_CTL_NO_LINK;
  993. }
  994. if (mode == MSR_NOLINK || mode == MSR_INFRA) {
  995. _rtl8723e_stop_tx_beacon(hw);
  996. _rtl8723e_enable_bcn_sub_func(hw);
  997. } else if (mode == MSR_ADHOC || mode == MSR_AP) {
  998. _rtl8723e_resume_tx_beacon(hw);
  999. _rtl8723e_disable_bcn_sub_func(hw);
  1000. } else {
  1001. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1002. "Set HW_VAR_MEDIA_STATUS: No such media status(%x).\n",
  1003. mode);
  1004. }
  1005. rtl_write_byte(rtlpriv, MSR, bt_msr | mode);
  1006. rtlpriv->cfg->ops->led_control(hw, ledaction);
  1007. if (mode == MSR_AP)
  1008. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
  1009. else
  1010. rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
  1011. return 0;
  1012. }
  1013. void rtl8723e_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
  1014. {
  1015. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1016. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1017. u32 reg_rcr = rtlpci->receive_config;
  1018. if (rtlpriv->psc.rfpwr_state != ERFON)
  1019. return;
  1020. if (check_bssid) {
  1021. reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
  1022. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
  1023. (u8 *)(&reg_rcr));
  1024. _rtl8723e_set_bcn_ctrl_reg(hw, 0, BIT(4));
  1025. } else if (!check_bssid) {
  1026. reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
  1027. _rtl8723e_set_bcn_ctrl_reg(hw, BIT(4), 0);
  1028. rtlpriv->cfg->ops->set_hw_reg(hw,
  1029. HW_VAR_RCR, (u8 *)(&reg_rcr));
  1030. }
  1031. }
  1032. int rtl8723e_set_network_type(struct ieee80211_hw *hw,
  1033. enum nl80211_iftype type)
  1034. {
  1035. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1036. if (_rtl8723e_set_media_status(hw, type))
  1037. return -EOPNOTSUPP;
  1038. if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
  1039. if (type != NL80211_IFTYPE_AP)
  1040. rtl8723e_set_check_bssid(hw, true);
  1041. } else {
  1042. rtl8723e_set_check_bssid(hw, false);
  1043. }
  1044. return 0;
  1045. }
  1046. /* don't set REG_EDCA_BE_PARAM here
  1047. * because mac80211 will send pkt when scan
  1048. */
  1049. void rtl8723e_set_qos(struct ieee80211_hw *hw, int aci)
  1050. {
  1051. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1052. rtl8723_dm_init_edca_turbo(hw);
  1053. switch (aci) {
  1054. case AC1_BK:
  1055. rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
  1056. break;
  1057. case AC0_BE:
  1058. break;
  1059. case AC2_VI:
  1060. rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
  1061. break;
  1062. case AC3_VO:
  1063. rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
  1064. break;
  1065. default:
  1066. RT_ASSERT(false, "invalid aci: %d !\n", aci);
  1067. break;
  1068. }
  1069. }
  1070. void rtl8723e_enable_interrupt(struct ieee80211_hw *hw)
  1071. {
  1072. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1073. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1074. rtl_write_dword(rtlpriv, 0x3a8, rtlpci->irq_mask[0] & 0xFFFFFFFF);
  1075. rtl_write_dword(rtlpriv, 0x3ac, rtlpci->irq_mask[1] & 0xFFFFFFFF);
  1076. rtlpci->irq_enabled = true;
  1077. }
  1078. void rtl8723e_disable_interrupt(struct ieee80211_hw *hw)
  1079. {
  1080. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1081. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1082. rtl_write_dword(rtlpriv, 0x3a8, IMR8190_DISABLED);
  1083. rtl_write_dword(rtlpriv, 0x3ac, IMR8190_DISABLED);
  1084. rtlpci->irq_enabled = false;
  1085. /*synchronize_irq(rtlpci->pdev->irq);*/
  1086. }
  1087. static void _rtl8723e_poweroff_adapter(struct ieee80211_hw *hw)
  1088. {
  1089. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1090. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1091. u8 u1b_tmp;
  1092. /* Combo (PCIe + USB) Card and PCIe-MF Card */
  1093. /* 1. Run LPS WL RFOFF flow */
  1094. rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  1095. PWR_INTF_PCI_MSK, Rtl8723_NIC_LPS_ENTER_FLOW);
  1096. /* 2. 0x1F[7:0] = 0 */
  1097. /* turn off RF */
  1098. rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
  1099. if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) &&
  1100. rtlhal->fw_ready) {
  1101. rtl8723ae_firmware_selfreset(hw);
  1102. }
  1103. /* Reset MCU. Suggested by Filen. */
  1104. u1b_tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN+1);
  1105. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN+1, (u1b_tmp & (~BIT(2))));
  1106. /* g. MCUFWDL 0x80[1:0]=0 */
  1107. /* reset MCU ready status */
  1108. rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
  1109. /* HW card disable configuration. */
  1110. rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
  1111. PWR_INTF_PCI_MSK, Rtl8723_NIC_DISABLE_FLOW);
  1112. /* Reset MCU IO Wrapper */
  1113. u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
  1114. rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, (u1b_tmp & (~BIT(0))));
  1115. u1b_tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
  1116. rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, u1b_tmp | BIT(0));
  1117. /* 7. RSV_CTRL 0x1C[7:0] = 0x0E */
  1118. /* lock ISO/CLK/Power control register */
  1119. rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
  1120. }
  1121. void rtl8723e_card_disable(struct ieee80211_hw *hw)
  1122. {
  1123. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1124. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1125. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1126. enum nl80211_iftype opmode;
  1127. mac->link_state = MAC80211_NOLINK;
  1128. opmode = NL80211_IFTYPE_UNSPECIFIED;
  1129. _rtl8723e_set_media_status(hw, opmode);
  1130. if (rtlpriv->rtlhal.driver_is_goingto_unload ||
  1131. ppsc->rfoff_reason > RF_CHANGE_BY_PS)
  1132. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1133. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1134. _rtl8723e_poweroff_adapter(hw);
  1135. /* after power off we should do iqk again */
  1136. rtlpriv->phy.iqk_initialized = false;
  1137. }
  1138. void rtl8723e_interrupt_recognized(struct ieee80211_hw *hw,
  1139. u32 *p_inta, u32 *p_intb)
  1140. {
  1141. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1142. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1143. *p_inta = rtl_read_dword(rtlpriv, 0x3a0) & rtlpci->irq_mask[0];
  1144. rtl_write_dword(rtlpriv, 0x3a0, *p_inta);
  1145. }
  1146. void rtl8723e_set_beacon_related_registers(struct ieee80211_hw *hw)
  1147. {
  1148. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1149. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1150. u16 bcn_interval, atim_window;
  1151. bcn_interval = mac->beacon_interval;
  1152. atim_window = 2; /*FIX MERGE */
  1153. rtl8723e_disable_interrupt(hw);
  1154. rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
  1155. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1156. rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
  1157. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
  1158. rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
  1159. rtl_write_byte(rtlpriv, 0x606, 0x30);
  1160. rtl8723e_enable_interrupt(hw);
  1161. }
  1162. void rtl8723e_set_beacon_interval(struct ieee80211_hw *hw)
  1163. {
  1164. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1165. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1166. u16 bcn_interval = mac->beacon_interval;
  1167. RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
  1168. "beacon_interval:%d\n", bcn_interval);
  1169. rtl8723e_disable_interrupt(hw);
  1170. rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
  1171. rtl8723e_enable_interrupt(hw);
  1172. }
  1173. void rtl8723e_update_interrupt_mask(struct ieee80211_hw *hw,
  1174. u32 add_msr, u32 rm_msr)
  1175. {
  1176. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1177. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1178. RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
  1179. "add_msr:%x, rm_msr:%x\n", add_msr, rm_msr);
  1180. if (add_msr)
  1181. rtlpci->irq_mask[0] |= add_msr;
  1182. if (rm_msr)
  1183. rtlpci->irq_mask[0] &= (~rm_msr);
  1184. rtl8723e_disable_interrupt(hw);
  1185. rtl8723e_enable_interrupt(hw);
  1186. }
  1187. static u8 _rtl8723e_get_chnl_group(u8 chnl)
  1188. {
  1189. u8 group;
  1190. if (chnl < 3)
  1191. group = 0;
  1192. else if (chnl < 9)
  1193. group = 1;
  1194. else
  1195. group = 2;
  1196. return group;
  1197. }
  1198. static void _rtl8723e_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
  1199. bool autoload_fail,
  1200. u8 *hwinfo)
  1201. {
  1202. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1203. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1204. u8 rf_path, index, tempval;
  1205. u16 i;
  1206. for (rf_path = 0; rf_path < 1; rf_path++) {
  1207. for (i = 0; i < 3; i++) {
  1208. if (!autoload_fail) {
  1209. rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][i] =
  1210. hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
  1211. rtlefuse->eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  1212. hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 + i];
  1213. } else {
  1214. rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][i] =
  1215. EEPROM_DEFAULT_TXPOWERLEVEL;
  1216. rtlefuse->eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
  1217. EEPROM_DEFAULT_TXPOWERLEVEL;
  1218. }
  1219. }
  1220. }
  1221. for (i = 0; i < 3; i++) {
  1222. if (!autoload_fail)
  1223. tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
  1224. else
  1225. tempval = EEPROM_DEFAULT_HT40_2SDIFF;
  1226. rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_A][i] =
  1227. (tempval & 0xf);
  1228. rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_B][i] =
  1229. ((tempval & 0xf0) >> 4);
  1230. }
  1231. for (rf_path = 0; rf_path < 2; rf_path++)
  1232. for (i = 0; i < 3; i++)
  1233. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1234. "RF(%d) EEPROM CCK Area(%d) = 0x%x\n", rf_path,
  1235. i, rtlefuse->eeprom_chnlarea_txpwr_cck
  1236. [rf_path][i]);
  1237. for (rf_path = 0; rf_path < 2; rf_path++)
  1238. for (i = 0; i < 3; i++)
  1239. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1240. "RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
  1241. rf_path, i,
  1242. rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
  1243. [rf_path][i]);
  1244. for (rf_path = 0; rf_path < 2; rf_path++)
  1245. for (i = 0; i < 3; i++)
  1246. RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
  1247. "RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
  1248. rf_path, i,
  1249. rtlefuse->eprom_chnl_txpwr_ht40_2sdf
  1250. [rf_path][i]);
  1251. for (rf_path = 0; rf_path < 2; rf_path++) {
  1252. for (i = 0; i < 14; i++) {
  1253. index = _rtl8723e_get_chnl_group((u8)i);
  1254. rtlefuse->txpwrlevel_cck[rf_path][i] =
  1255. rtlefuse->eeprom_chnlarea_txpwr_cck
  1256. [rf_path][index];
  1257. rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
  1258. rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
  1259. [rf_path][index];
  1260. if ((rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
  1261. [rf_path][index] -
  1262. rtlefuse->eprom_chnl_txpwr_ht40_2sdf
  1263. [rf_path][index]) > 0) {
  1264. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
  1265. rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
  1266. [rf_path][index] -
  1267. rtlefuse->eprom_chnl_txpwr_ht40_2sdf
  1268. [rf_path][index];
  1269. } else {
  1270. rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
  1271. }
  1272. }
  1273. for (i = 0; i < 14; i++) {
  1274. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1275. "RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = [0x%x / 0x%x / 0x%x]\n",
  1276. rf_path, i,
  1277. rtlefuse->txpwrlevel_cck[rf_path][i],
  1278. rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
  1279. rtlefuse->txpwrlevel_ht40_2s[rf_path][i]);
  1280. }
  1281. }
  1282. for (i = 0; i < 3; i++) {
  1283. if (!autoload_fail) {
  1284. rtlefuse->eeprom_pwrlimit_ht40[i] =
  1285. hwinfo[EEPROM_TXPWR_GROUP + i];
  1286. rtlefuse->eeprom_pwrlimit_ht20[i] =
  1287. hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
  1288. } else {
  1289. rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
  1290. rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
  1291. }
  1292. }
  1293. for (rf_path = 0; rf_path < 2; rf_path++) {
  1294. for (i = 0; i < 14; i++) {
  1295. index = _rtl8723e_get_chnl_group((u8)i);
  1296. if (rf_path == RF90_PATH_A) {
  1297. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1298. (rtlefuse->eeprom_pwrlimit_ht20[index] & 0xf);
  1299. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1300. (rtlefuse->eeprom_pwrlimit_ht40[index] & 0xf);
  1301. } else if (rf_path == RF90_PATH_B) {
  1302. rtlefuse->pwrgroup_ht20[rf_path][i] =
  1303. ((rtlefuse->eeprom_pwrlimit_ht20[index] &
  1304. 0xf0) >> 4);
  1305. rtlefuse->pwrgroup_ht40[rf_path][i] =
  1306. ((rtlefuse->eeprom_pwrlimit_ht40[index] &
  1307. 0xf0) >> 4);
  1308. }
  1309. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1310. "RF-%d pwrgroup_ht20[%d] = 0x%x\n", rf_path, i,
  1311. rtlefuse->pwrgroup_ht20[rf_path][i]);
  1312. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1313. "RF-%d pwrgroup_ht40[%d] = 0x%x\n", rf_path, i,
  1314. rtlefuse->pwrgroup_ht40[rf_path][i]);
  1315. }
  1316. }
  1317. for (i = 0; i < 14; i++) {
  1318. index = _rtl8723e_get_chnl_group((u8)i);
  1319. if (!autoload_fail)
  1320. tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
  1321. else
  1322. tempval = EEPROM_DEFAULT_HT20_DIFF;
  1323. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
  1324. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
  1325. ((tempval >> 4) & 0xF);
  1326. if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
  1327. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
  1328. if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
  1329. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
  1330. index = _rtl8723e_get_chnl_group((u8)i);
  1331. if (!autoload_fail)
  1332. tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
  1333. else
  1334. tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
  1335. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
  1336. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
  1337. ((tempval >> 4) & 0xF);
  1338. }
  1339. rtlefuse->legacy_ht_txpowerdiff =
  1340. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
  1341. for (i = 0; i < 14; i++)
  1342. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1343. "RF-A Ht20 to HT40 Diff[%d] = 0x%x\n", i,
  1344. rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]);
  1345. for (i = 0; i < 14; i++)
  1346. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1347. "RF-A Legacy to Ht40 Diff[%d] = 0x%x\n", i,
  1348. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]);
  1349. for (i = 0; i < 14; i++)
  1350. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1351. "RF-B Ht20 to HT40 Diff[%d] = 0x%x\n", i,
  1352. rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]);
  1353. for (i = 0; i < 14; i++)
  1354. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1355. "RF-B Legacy to HT40 Diff[%d] = 0x%x\n", i,
  1356. rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]);
  1357. if (!autoload_fail)
  1358. rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
  1359. else
  1360. rtlefuse->eeprom_regulatory = 0;
  1361. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1362. "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
  1363. if (!autoload_fail)
  1364. rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
  1365. else
  1366. rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
  1367. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1368. "TSSI_A = 0x%x, TSSI_B = 0x%x\n",
  1369. rtlefuse->eeprom_tssi[RF90_PATH_A],
  1370. rtlefuse->eeprom_tssi[RF90_PATH_B]);
  1371. if (!autoload_fail)
  1372. tempval = hwinfo[EEPROM_THERMAL_METER];
  1373. else
  1374. tempval = EEPROM_DEFAULT_THERMALMETER;
  1375. rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
  1376. if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
  1377. rtlefuse->apk_thermalmeterignore = true;
  1378. rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
  1379. RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
  1380. "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
  1381. }
  1382. static void _rtl8723e_read_adapter_info(struct ieee80211_hw *hw,
  1383. bool b_pseudo_test)
  1384. {
  1385. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1386. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1387. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1388. int params[] = {RTL8190_EEPROM_ID, EEPROM_VID, EEPROM_DID,
  1389. EEPROM_SVID, EEPROM_SMID, EEPROM_MAC_ADDR,
  1390. EEPROM_CHANNELPLAN, EEPROM_VERSION, EEPROM_CUSTOMER_ID,
  1391. COUNTRY_CODE_WORLD_WIDE_13};
  1392. u8 *hwinfo;
  1393. if (b_pseudo_test) {
  1394. /* need add */
  1395. return;
  1396. }
  1397. hwinfo = kzalloc(HWSET_MAX_SIZE, GFP_KERNEL);
  1398. if (!hwinfo)
  1399. return;
  1400. if (rtl_get_hwinfo(hw, rtlpriv, HWSET_MAX_SIZE, hwinfo, params))
  1401. goto exit;
  1402. _rtl8723e_read_txpower_info_from_hwpg(hw, rtlefuse->autoload_failflag,
  1403. hwinfo);
  1404. rtl8723e_read_bt_coexist_info_from_hwpg(hw,
  1405. rtlefuse->autoload_failflag, hwinfo);
  1406. if (rtlhal->oem_id != RT_CID_DEFAULT)
  1407. goto exit;
  1408. switch (rtlefuse->eeprom_oemid) {
  1409. case EEPROM_CID_DEFAULT:
  1410. switch (rtlefuse->eeprom_did) {
  1411. case 0x8176:
  1412. switch (rtlefuse->eeprom_svid) {
  1413. case 0x10EC:
  1414. switch (rtlefuse->eeprom_smid) {
  1415. case 0x6151 ... 0x6152:
  1416. case 0x6154 ... 0x6155:
  1417. case 0x6177 ... 0x6180:
  1418. case 0x7151 ... 0x7152:
  1419. case 0x7154 ... 0x7155:
  1420. case 0x7177 ... 0x7180:
  1421. case 0x8151 ... 0x8152:
  1422. case 0x8154 ... 0x8155:
  1423. case 0x8181 ... 0x8182:
  1424. case 0x8184 ... 0x8185:
  1425. case 0x9151 ... 0x9152:
  1426. case 0x9154 ... 0x9155:
  1427. case 0x9181 ... 0x9182:
  1428. case 0x9184 ... 0x9185:
  1429. rtlhal->oem_id = RT_CID_TOSHIBA;
  1430. break;
  1431. case 0x6191 ... 0x6193:
  1432. case 0x7191 ... 0x7193:
  1433. case 0x8191 ... 0x8193:
  1434. case 0x9191 ... 0x9193:
  1435. rtlhal->oem_id = RT_CID_819X_SAMSUNG;
  1436. break;
  1437. case 0x8197:
  1438. case 0x9196:
  1439. rtlhal->oem_id = RT_CID_819X_CLEVO;
  1440. break;
  1441. case 0x8203:
  1442. rtlhal->oem_id = RT_CID_819X_PRONETS;
  1443. break;
  1444. case 0x8195:
  1445. case 0x9195:
  1446. case 0x7194:
  1447. case 0x8200 ... 0x8202:
  1448. case 0x9200:
  1449. rtlhal->oem_id = RT_CID_819X_LENOVO;
  1450. break;
  1451. }
  1452. case 0x1025:
  1453. rtlhal->oem_id = RT_CID_819X_ACER;
  1454. break;
  1455. case 0x1028:
  1456. switch (rtlefuse->eeprom_smid) {
  1457. case 0x8194:
  1458. case 0x8198:
  1459. case 0x9197 ... 0x9198:
  1460. rtlhal->oem_id = RT_CID_819X_DELL;
  1461. break;
  1462. }
  1463. break;
  1464. case 0x103C:
  1465. switch (rtlefuse->eeprom_smid) {
  1466. case 0x1629:
  1467. rtlhal->oem_id = RT_CID_819X_HP;
  1468. }
  1469. break;
  1470. case 0x1A32:
  1471. switch (rtlefuse->eeprom_smid) {
  1472. case 0x2315:
  1473. rtlhal->oem_id = RT_CID_819X_QMI;
  1474. break;
  1475. }
  1476. break;
  1477. case 0x1043:
  1478. switch (rtlefuse->eeprom_smid) {
  1479. case 0x84B5:
  1480. rtlhal->oem_id =
  1481. RT_CID_819X_EDIMAX_ASUS;
  1482. }
  1483. break;
  1484. }
  1485. break;
  1486. case 0x8178:
  1487. switch (rtlefuse->eeprom_svid) {
  1488. case 0x10ec:
  1489. switch (rtlefuse->eeprom_smid) {
  1490. case 0x6181 ... 0x6182:
  1491. case 0x6184 ... 0x6185:
  1492. case 0x7181 ... 0x7182:
  1493. case 0x7184 ... 0x7185:
  1494. case 0x8181 ... 0x8182:
  1495. case 0x8184 ... 0x8185:
  1496. case 0x9181 ... 0x9182:
  1497. case 0x9184 ... 0x9185:
  1498. rtlhal->oem_id = RT_CID_TOSHIBA;
  1499. break;
  1500. case 0x8186:
  1501. rtlhal->oem_id =
  1502. RT_CID_819X_PRONETS;
  1503. break;
  1504. }
  1505. break;
  1506. case 0x1025:
  1507. rtlhal->oem_id = RT_CID_819X_ACER;
  1508. break;
  1509. case 0x1043:
  1510. switch (rtlefuse->eeprom_smid) {
  1511. case 0x8486:
  1512. rtlhal->oem_id =
  1513. RT_CID_819X_EDIMAX_ASUS;
  1514. }
  1515. break;
  1516. }
  1517. break;
  1518. }
  1519. break;
  1520. case EEPROM_CID_TOSHIBA:
  1521. rtlhal->oem_id = RT_CID_TOSHIBA;
  1522. break;
  1523. case EEPROM_CID_CCX:
  1524. rtlhal->oem_id = RT_CID_CCX;
  1525. break;
  1526. case EEPROM_CID_QMI:
  1527. rtlhal->oem_id = RT_CID_819X_QMI;
  1528. break;
  1529. case EEPROM_CID_WHQL:
  1530. break;
  1531. default:
  1532. rtlhal->oem_id = RT_CID_DEFAULT;
  1533. break;
  1534. }
  1535. exit:
  1536. kfree(hwinfo);
  1537. }
  1538. static void _rtl8723e_hal_customized_behavior(struct ieee80211_hw *hw)
  1539. {
  1540. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1541. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1542. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1543. pcipriv->ledctl.led_opendrain = true;
  1544. switch (rtlhal->oem_id) {
  1545. case RT_CID_819X_HP:
  1546. pcipriv->ledctl.led_opendrain = true;
  1547. break;
  1548. case RT_CID_819X_LENOVO:
  1549. case RT_CID_DEFAULT:
  1550. case RT_CID_TOSHIBA:
  1551. case RT_CID_CCX:
  1552. case RT_CID_819X_ACER:
  1553. case RT_CID_WHQL:
  1554. default:
  1555. break;
  1556. }
  1557. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1558. "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
  1559. }
  1560. void rtl8723e_read_eeprom_info(struct ieee80211_hw *hw)
  1561. {
  1562. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1563. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1564. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1565. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1566. u8 tmp_u1b;
  1567. u32 value32;
  1568. value32 = rtl_read_dword(rtlpriv, rtlpriv->cfg->maps[EFUSE_TEST]);
  1569. value32 = (value32 & ~EFUSE_SEL_MASK) | EFUSE_SEL(EFUSE_WIFI_SEL_0);
  1570. rtl_write_dword(rtlpriv, rtlpriv->cfg->maps[EFUSE_TEST], value32);
  1571. rtlhal->version = _rtl8723e_read_chip_version(hw);
  1572. if (get_rf_type(rtlphy) == RF_1T1R)
  1573. rtlpriv->dm.rfpath_rxenable[0] = true;
  1574. else
  1575. rtlpriv->dm.rfpath_rxenable[0] =
  1576. rtlpriv->dm.rfpath_rxenable[1] = true;
  1577. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
  1578. rtlhal->version);
  1579. tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
  1580. if (tmp_u1b & BIT(4)) {
  1581. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
  1582. rtlefuse->epromtype = EEPROM_93C46;
  1583. } else {
  1584. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
  1585. rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
  1586. }
  1587. if (tmp_u1b & BIT(5)) {
  1588. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
  1589. rtlefuse->autoload_failflag = false;
  1590. _rtl8723e_read_adapter_info(hw, false);
  1591. } else {
  1592. rtlefuse->autoload_failflag = true;
  1593. _rtl8723e_read_adapter_info(hw, false);
  1594. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Autoload ERR!!\n");
  1595. }
  1596. _rtl8723e_hal_customized_behavior(hw);
  1597. }
  1598. static void rtl8723e_update_hal_rate_table(struct ieee80211_hw *hw,
  1599. struct ieee80211_sta *sta)
  1600. {
  1601. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1602. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1603. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1604. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1605. u32 ratr_value;
  1606. u8 ratr_index = 0;
  1607. u8 b_nmode = mac->ht_enable;
  1608. u16 shortgi_rate;
  1609. u32 tmp_ratr_value;
  1610. u8 curtxbw_40mhz = mac->bw_40;
  1611. u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  1612. 1 : 0;
  1613. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1614. 1 : 0;
  1615. enum wireless_mode wirelessmode = mac->mode;
  1616. u32 ratr_mask;
  1617. if (rtlhal->current_bandtype == BAND_ON_5G)
  1618. ratr_value = sta->supp_rates[1] << 4;
  1619. else
  1620. ratr_value = sta->supp_rates[0];
  1621. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  1622. ratr_value = 0xfff;
  1623. ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1624. sta->ht_cap.mcs.rx_mask[0] << 12);
  1625. switch (wirelessmode) {
  1626. case WIRELESS_MODE_B:
  1627. if (ratr_value & 0x0000000c)
  1628. ratr_value &= 0x0000000d;
  1629. else
  1630. ratr_value &= 0x0000000f;
  1631. break;
  1632. case WIRELESS_MODE_G:
  1633. ratr_value &= 0x00000FF5;
  1634. break;
  1635. case WIRELESS_MODE_N_24G:
  1636. case WIRELESS_MODE_N_5G:
  1637. b_nmode = 1;
  1638. if (get_rf_type(rtlphy) == RF_1T2R ||
  1639. get_rf_type(rtlphy) == RF_1T1R)
  1640. ratr_mask = 0x000ff005;
  1641. else
  1642. ratr_mask = 0x0f0ff005;
  1643. ratr_value &= ratr_mask;
  1644. break;
  1645. default:
  1646. if (rtlphy->rf_type == RF_1T2R)
  1647. ratr_value &= 0x000ff0ff;
  1648. else
  1649. ratr_value &= 0x0f0ff0ff;
  1650. break;
  1651. }
  1652. if ((rtlpriv->btcoexist.bt_coexistence) &&
  1653. (rtlpriv->btcoexist.bt_coexist_type == BT_CSR_BC4) &&
  1654. (rtlpriv->btcoexist.bt_cur_state) &&
  1655. (rtlpriv->btcoexist.bt_ant_isolation) &&
  1656. ((rtlpriv->btcoexist.bt_service == BT_SCO) ||
  1657. (rtlpriv->btcoexist.bt_service == BT_BUSY)))
  1658. ratr_value &= 0x0fffcfc0;
  1659. else
  1660. ratr_value &= 0x0FFFFFFF;
  1661. if (b_nmode &&
  1662. ((curtxbw_40mhz && curshortgi_40mhz) ||
  1663. (!curtxbw_40mhz && curshortgi_20mhz))) {
  1664. ratr_value |= 0x10000000;
  1665. tmp_ratr_value = (ratr_value >> 12);
  1666. for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
  1667. if ((1 << shortgi_rate) & tmp_ratr_value)
  1668. break;
  1669. }
  1670. shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
  1671. (shortgi_rate << 4) | (shortgi_rate);
  1672. }
  1673. rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
  1674. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1675. "%x\n", rtl_read_dword(rtlpriv, REG_ARFR0));
  1676. }
  1677. static void rtl8723e_update_hal_rate_mask(struct ieee80211_hw *hw,
  1678. struct ieee80211_sta *sta,
  1679. u8 rssi_level)
  1680. {
  1681. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1682. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1683. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1684. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1685. struct rtl_sta_info *sta_entry = NULL;
  1686. u32 ratr_bitmap;
  1687. u8 ratr_index;
  1688. u8 curtxbw_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40)
  1689. ? 1 : 0;
  1690. u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
  1691. 1 : 0;
  1692. u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
  1693. 1 : 0;
  1694. enum wireless_mode wirelessmode = 0;
  1695. bool shortgi = false;
  1696. u8 rate_mask[5];
  1697. u8 macid = 0;
  1698. /*u8 mimo_ps = IEEE80211_SMPS_OFF;*/
  1699. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1700. wirelessmode = sta_entry->wireless_mode;
  1701. if (mac->opmode == NL80211_IFTYPE_STATION)
  1702. curtxbw_40mhz = mac->bw_40;
  1703. else if (mac->opmode == NL80211_IFTYPE_AP ||
  1704. mac->opmode == NL80211_IFTYPE_ADHOC)
  1705. macid = sta->aid + 1;
  1706. if (rtlhal->current_bandtype == BAND_ON_5G)
  1707. ratr_bitmap = sta->supp_rates[1] << 4;
  1708. else
  1709. ratr_bitmap = sta->supp_rates[0];
  1710. if (mac->opmode == NL80211_IFTYPE_ADHOC)
  1711. ratr_bitmap = 0xfff;
  1712. ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
  1713. sta->ht_cap.mcs.rx_mask[0] << 12);
  1714. switch (wirelessmode) {
  1715. case WIRELESS_MODE_B:
  1716. ratr_index = RATR_INX_WIRELESS_B;
  1717. if (ratr_bitmap & 0x0000000c)
  1718. ratr_bitmap &= 0x0000000d;
  1719. else
  1720. ratr_bitmap &= 0x0000000f;
  1721. break;
  1722. case WIRELESS_MODE_G:
  1723. ratr_index = RATR_INX_WIRELESS_GB;
  1724. if (rssi_level == 1)
  1725. ratr_bitmap &= 0x00000f00;
  1726. else if (rssi_level == 2)
  1727. ratr_bitmap &= 0x00000ff0;
  1728. else
  1729. ratr_bitmap &= 0x00000ff5;
  1730. break;
  1731. case WIRELESS_MODE_A:
  1732. ratr_index = RATR_INX_WIRELESS_G;
  1733. ratr_bitmap &= 0x00000ff0;
  1734. break;
  1735. case WIRELESS_MODE_N_24G:
  1736. case WIRELESS_MODE_N_5G:
  1737. ratr_index = RATR_INX_WIRELESS_NGB;
  1738. if (rtlphy->rf_type == RF_1T2R ||
  1739. rtlphy->rf_type == RF_1T1R) {
  1740. if (curtxbw_40mhz) {
  1741. if (rssi_level == 1)
  1742. ratr_bitmap &= 0x000f0000;
  1743. else if (rssi_level == 2)
  1744. ratr_bitmap &= 0x000ff000;
  1745. else
  1746. ratr_bitmap &= 0x000ff015;
  1747. } else {
  1748. if (rssi_level == 1)
  1749. ratr_bitmap &= 0x000f0000;
  1750. else if (rssi_level == 2)
  1751. ratr_bitmap &= 0x000ff000;
  1752. else
  1753. ratr_bitmap &= 0x000ff005;
  1754. }
  1755. } else {
  1756. if (curtxbw_40mhz) {
  1757. if (rssi_level == 1)
  1758. ratr_bitmap &= 0x0f0f0000;
  1759. else if (rssi_level == 2)
  1760. ratr_bitmap &= 0x0f0ff000;
  1761. else
  1762. ratr_bitmap &= 0x0f0ff015;
  1763. } else {
  1764. if (rssi_level == 1)
  1765. ratr_bitmap &= 0x0f0f0000;
  1766. else if (rssi_level == 2)
  1767. ratr_bitmap &= 0x0f0ff000;
  1768. else
  1769. ratr_bitmap &= 0x0f0ff005;
  1770. }
  1771. }
  1772. if ((curtxbw_40mhz && curshortgi_40mhz) ||
  1773. (!curtxbw_40mhz && curshortgi_20mhz)) {
  1774. if (macid == 0)
  1775. shortgi = true;
  1776. else if (macid == 1)
  1777. shortgi = false;
  1778. }
  1779. break;
  1780. default:
  1781. ratr_index = RATR_INX_WIRELESS_NGB;
  1782. if (rtlphy->rf_type == RF_1T2R)
  1783. ratr_bitmap &= 0x000ff0ff;
  1784. else
  1785. ratr_bitmap &= 0x0f0ff0ff;
  1786. break;
  1787. }
  1788. sta_entry->ratr_index = ratr_index;
  1789. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1790. "ratr_bitmap :%x\n", ratr_bitmap);
  1791. *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
  1792. (ratr_index << 28);
  1793. rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
  1794. RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
  1795. "Rate_index:%x, ratr_val:%x, %x:%x:%x:%x:%x\n",
  1796. ratr_index, ratr_bitmap,
  1797. rate_mask[0], rate_mask[1],
  1798. rate_mask[2], rate_mask[3],
  1799. rate_mask[4]);
  1800. rtl8723e_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
  1801. }
  1802. void rtl8723e_update_hal_rate_tbl(struct ieee80211_hw *hw,
  1803. struct ieee80211_sta *sta, u8 rssi_level)
  1804. {
  1805. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1806. if (rtlpriv->dm.useramask)
  1807. rtl8723e_update_hal_rate_mask(hw, sta, rssi_level);
  1808. else
  1809. rtl8723e_update_hal_rate_table(hw, sta);
  1810. }
  1811. void rtl8723e_update_channel_access_setting(struct ieee80211_hw *hw)
  1812. {
  1813. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1814. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1815. u16 sifs_timer;
  1816. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME, &mac->slot_time);
  1817. if (!mac->ht_enable)
  1818. sifs_timer = 0x0a0a;
  1819. else
  1820. sifs_timer = 0x1010;
  1821. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
  1822. }
  1823. bool rtl8723e_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
  1824. {
  1825. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1826. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1827. struct rtl_phy *rtlphy = &(rtlpriv->phy);
  1828. enum rf_pwrstate e_rfpowerstate_toset, cur_rfstate;
  1829. u8 u1tmp;
  1830. bool b_actuallyset = false;
  1831. if (rtlpriv->rtlhal.being_init_adapter)
  1832. return false;
  1833. if (ppsc->swrf_processing)
  1834. return false;
  1835. spin_lock(&rtlpriv->locks.rf_ps_lock);
  1836. if (ppsc->rfchange_inprogress) {
  1837. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  1838. return false;
  1839. } else {
  1840. ppsc->rfchange_inprogress = true;
  1841. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  1842. }
  1843. cur_rfstate = ppsc->rfpwr_state;
  1844. rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL_2,
  1845. rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL_2)&~(BIT(1)));
  1846. u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL_2);
  1847. if (rtlphy->polarity_ctl)
  1848. e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFOFF : ERFON;
  1849. else
  1850. e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFON : ERFOFF;
  1851. if (ppsc->hwradiooff && (e_rfpowerstate_toset == ERFON)) {
  1852. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1853. "GPIOChangeRF - HW Radio ON, RF ON\n");
  1854. e_rfpowerstate_toset = ERFON;
  1855. ppsc->hwradiooff = false;
  1856. b_actuallyset = true;
  1857. } else if (!ppsc->hwradiooff && (e_rfpowerstate_toset == ERFOFF)) {
  1858. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  1859. "GPIOChangeRF - HW Radio OFF, RF OFF\n");
  1860. e_rfpowerstate_toset = ERFOFF;
  1861. ppsc->hwradiooff = true;
  1862. b_actuallyset = true;
  1863. }
  1864. if (b_actuallyset) {
  1865. spin_lock(&rtlpriv->locks.rf_ps_lock);
  1866. ppsc->rfchange_inprogress = false;
  1867. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  1868. } else {
  1869. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
  1870. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1871. spin_lock(&rtlpriv->locks.rf_ps_lock);
  1872. ppsc->rfchange_inprogress = false;
  1873. spin_unlock(&rtlpriv->locks.rf_ps_lock);
  1874. }
  1875. *valid = 1;
  1876. return !ppsc->hwradiooff;
  1877. }
  1878. void rtl8723e_set_key(struct ieee80211_hw *hw, u32 key_index,
  1879. u8 *p_macaddr, bool is_group, u8 enc_algo,
  1880. bool is_wepkey, bool clear_all)
  1881. {
  1882. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1883. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1884. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1885. u8 *macaddr = p_macaddr;
  1886. u32 entry_id = 0;
  1887. bool is_pairwise = false;
  1888. static u8 cam_const_addr[4][6] = {
  1889. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
  1890. {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
  1891. {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
  1892. {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
  1893. };
  1894. static u8 cam_const_broad[] = {
  1895. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  1896. };
  1897. if (clear_all) {
  1898. u8 idx = 0;
  1899. u8 cam_offset = 0;
  1900. u8 clear_number = 5;
  1901. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
  1902. for (idx = 0; idx < clear_number; idx++) {
  1903. rtl_cam_mark_invalid(hw, cam_offset + idx);
  1904. rtl_cam_empty_entry(hw, cam_offset + idx);
  1905. if (idx < 5) {
  1906. memset(rtlpriv->sec.key_buf[idx], 0,
  1907. MAX_KEY_LEN);
  1908. rtlpriv->sec.key_len[idx] = 0;
  1909. }
  1910. }
  1911. } else {
  1912. switch (enc_algo) {
  1913. case WEP40_ENCRYPTION:
  1914. enc_algo = CAM_WEP40;
  1915. break;
  1916. case WEP104_ENCRYPTION:
  1917. enc_algo = CAM_WEP104;
  1918. break;
  1919. case TKIP_ENCRYPTION:
  1920. enc_algo = CAM_TKIP;
  1921. break;
  1922. case AESCCMP_ENCRYPTION:
  1923. enc_algo = CAM_AES;
  1924. break;
  1925. default:
  1926. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1927. "switch case %#x not processed\n", enc_algo);
  1928. enc_algo = CAM_TKIP;
  1929. break;
  1930. }
  1931. if (is_wepkey || rtlpriv->sec.use_defaultkey) {
  1932. macaddr = cam_const_addr[key_index];
  1933. entry_id = key_index;
  1934. } else {
  1935. if (is_group) {
  1936. macaddr = cam_const_broad;
  1937. entry_id = key_index;
  1938. } else {
  1939. if (mac->opmode == NL80211_IFTYPE_AP) {
  1940. entry_id =
  1941. rtl_cam_get_free_entry(hw, p_macaddr);
  1942. if (entry_id >= TOTAL_CAM_ENTRY) {
  1943. RT_TRACE(rtlpriv, COMP_SEC,
  1944. DBG_EMERG,
  1945. "Can not find free hw security cam entry\n");
  1946. return;
  1947. }
  1948. } else {
  1949. entry_id = CAM_PAIRWISE_KEY_POSITION;
  1950. }
  1951. key_index = PAIRWISE_KEYIDX;
  1952. is_pairwise = true;
  1953. }
  1954. }
  1955. if (rtlpriv->sec.key_len[key_index] == 0) {
  1956. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1957. "delete one entry, entry_id is %d\n",
  1958. entry_id);
  1959. if (mac->opmode == NL80211_IFTYPE_AP)
  1960. rtl_cam_del_entry(hw, p_macaddr);
  1961. rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
  1962. } else {
  1963. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1964. "add one entry\n");
  1965. if (is_pairwise) {
  1966. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1967. "set Pairwiase key\n");
  1968. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1969. entry_id, enc_algo,
  1970. CAM_CONFIG_NO_USEDK,
  1971. rtlpriv->sec.key_buf[key_index]);
  1972. } else {
  1973. RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
  1974. "set group key\n");
  1975. if (mac->opmode == NL80211_IFTYPE_ADHOC) {
  1976. rtl_cam_add_one_entry(hw,
  1977. rtlefuse->dev_addr,
  1978. PAIRWISE_KEYIDX,
  1979. CAM_PAIRWISE_KEY_POSITION,
  1980. enc_algo,
  1981. CAM_CONFIG_NO_USEDK,
  1982. rtlpriv->sec.key_buf
  1983. [entry_id]);
  1984. }
  1985. rtl_cam_add_one_entry(hw, macaddr, key_index,
  1986. entry_id, enc_algo,
  1987. CAM_CONFIG_NO_USEDK,
  1988. rtlpriv->sec.key_buf[entry_id]);
  1989. }
  1990. }
  1991. }
  1992. }
  1993. static void rtl8723e_bt_var_init(struct ieee80211_hw *hw)
  1994. {
  1995. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1996. rtlpriv->btcoexist.bt_coexistence =
  1997. rtlpriv->btcoexist.eeprom_bt_coexist;
  1998. rtlpriv->btcoexist.bt_ant_num =
  1999. rtlpriv->btcoexist.eeprom_bt_ant_num;
  2000. rtlpriv->btcoexist.bt_coexist_type =
  2001. rtlpriv->btcoexist.eeprom_bt_type;
  2002. rtlpriv->btcoexist.bt_ant_isolation =
  2003. rtlpriv->btcoexist.eeprom_bt_ant_isol;
  2004. rtlpriv->btcoexist.bt_radio_shared_type =
  2005. rtlpriv->btcoexist.eeprom_bt_radio_shared;
  2006. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  2007. "BT Coexistance = 0x%x\n",
  2008. rtlpriv->btcoexist.bt_coexistence);
  2009. if (rtlpriv->btcoexist.bt_coexistence) {
  2010. rtlpriv->btcoexist.bt_busy_traffic = false;
  2011. rtlpriv->btcoexist.bt_traffic_mode_set = false;
  2012. rtlpriv->btcoexist.bt_non_traffic_mode_set = false;
  2013. rtlpriv->btcoexist.cstate = 0;
  2014. rtlpriv->btcoexist.previous_state = 0;
  2015. if (rtlpriv->btcoexist.bt_ant_num == ANT_X2) {
  2016. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  2017. "BlueTooth BT_Ant_Num = Antx2\n");
  2018. } else if (rtlpriv->btcoexist.bt_ant_num == ANT_X1) {
  2019. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  2020. "BlueTooth BT_Ant_Num = Antx1\n");
  2021. }
  2022. switch (rtlpriv->btcoexist.bt_coexist_type) {
  2023. case BT_2WIRE:
  2024. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  2025. "BlueTooth BT_CoexistType = BT_2Wire\n");
  2026. break;
  2027. case BT_ISSC_3WIRE:
  2028. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  2029. "BlueTooth BT_CoexistType = BT_ISSC_3Wire\n");
  2030. break;
  2031. case BT_ACCEL:
  2032. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  2033. "BlueTooth BT_CoexistType = BT_ACCEL\n");
  2034. break;
  2035. case BT_CSR_BC4:
  2036. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  2037. "BlueTooth BT_CoexistType = BT_CSR_BC4\n");
  2038. break;
  2039. case BT_CSR_BC8:
  2040. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  2041. "BlueTooth BT_CoexistType = BT_CSR_BC8\n");
  2042. break;
  2043. case BT_RTL8756:
  2044. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  2045. "BlueTooth BT_CoexistType = BT_RTL8756\n");
  2046. break;
  2047. default:
  2048. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  2049. "BlueTooth BT_CoexistType = Unknown\n");
  2050. break;
  2051. }
  2052. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  2053. "BlueTooth BT_Ant_isolation = %d\n",
  2054. rtlpriv->btcoexist.bt_ant_isolation);
  2055. RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
  2056. "BT_RadioSharedType = 0x%x\n",
  2057. rtlpriv->btcoexist.bt_radio_shared_type);
  2058. rtlpriv->btcoexist.bt_active_zero_cnt = 0;
  2059. rtlpriv->btcoexist.cur_bt_disabled = false;
  2060. rtlpriv->btcoexist.pre_bt_disabled = false;
  2061. }
  2062. }
  2063. void rtl8723e_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
  2064. bool auto_load_fail, u8 *hwinfo)
  2065. {
  2066. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2067. u8 value;
  2068. u32 tmpu_32;
  2069. if (!auto_load_fail) {
  2070. tmpu_32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
  2071. if (tmpu_32 & BIT(18))
  2072. rtlpriv->btcoexist.eeprom_bt_coexist = 1;
  2073. else
  2074. rtlpriv->btcoexist.eeprom_bt_coexist = 0;
  2075. value = hwinfo[RF_OPTION4];
  2076. rtlpriv->btcoexist.eeprom_bt_type = BT_RTL8723A;
  2077. rtlpriv->btcoexist.eeprom_bt_ant_num = (value & 0x1);
  2078. rtlpriv->btcoexist.eeprom_bt_ant_isol = ((value & 0x10) >> 4);
  2079. rtlpriv->btcoexist.eeprom_bt_radio_shared =
  2080. ((value & 0x20) >> 5);
  2081. } else {
  2082. rtlpriv->btcoexist.eeprom_bt_coexist = 0;
  2083. rtlpriv->btcoexist.eeprom_bt_type = BT_RTL8723A;
  2084. rtlpriv->btcoexist.eeprom_bt_ant_num = ANT_X2;
  2085. rtlpriv->btcoexist.eeprom_bt_ant_isol = 0;
  2086. rtlpriv->btcoexist.eeprom_bt_radio_shared = BT_RADIO_SHARED;
  2087. }
  2088. rtl8723e_bt_var_init(hw);
  2089. }
  2090. void rtl8723e_bt_reg_init(struct ieee80211_hw *hw)
  2091. {
  2092. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2093. /* 0:Low, 1:High, 2:From Efuse. */
  2094. rtlpriv->btcoexist.reg_bt_iso = 2;
  2095. /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
  2096. rtlpriv->btcoexist.reg_bt_sco = 3;
  2097. /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
  2098. rtlpriv->btcoexist.reg_bt_sco = 0;
  2099. }
  2100. void rtl8723e_bt_hw_init(struct ieee80211_hw *hw)
  2101. {
  2102. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2103. if (rtlpriv->cfg->ops->get_btc_status())
  2104. rtlpriv->btcoexist.btc_ops->btc_init_hw_config(rtlpriv);
  2105. }
  2106. void rtl8723e_suspend(struct ieee80211_hw *hw)
  2107. {
  2108. }
  2109. void rtl8723e_resume(struct ieee80211_hw *hw)
  2110. {
  2111. }