phy.c 89 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2014 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "../wifi.h"
  26. #include "../pci.h"
  27. #include "../ps.h"
  28. #include "reg.h"
  29. #include "def.h"
  30. #include "phy.h"
  31. #include "rf.h"
  32. #include "dm.h"
  33. #include "table.h"
  34. static u32 _rtl92ee_phy_rf_serial_read(struct ieee80211_hw *hw,
  35. enum radio_path rfpath, u32 offset);
  36. static void _rtl92ee_phy_rf_serial_write(struct ieee80211_hw *hw,
  37. enum radio_path rfpath, u32 offset,
  38. u32 data);
  39. static u32 _rtl92ee_phy_calculate_bit_shift(u32 bitmask);
  40. static bool _rtl92ee_phy_bb8192ee_config_parafile(struct ieee80211_hw *hw);
  41. static bool _rtl92ee_phy_config_mac_with_headerfile(struct ieee80211_hw *hw);
  42. static bool phy_config_bb_with_hdr_file(struct ieee80211_hw *hw,
  43. u8 configtype);
  44. static bool phy_config_bb_with_pghdrfile(struct ieee80211_hw *hw,
  45. u8 configtype);
  46. static void phy_init_bb_rf_register_def(struct ieee80211_hw *hw);
  47. static bool _rtl92ee_phy_set_sw_chnl_cmdarray(struct swchnlcmd *cmdtable,
  48. u32 cmdtableidx, u32 cmdtablesz,
  49. enum swchnlcmd_id cmdid,
  50. u32 para1, u32 para2,
  51. u32 msdelay);
  52. static bool _rtl92ee_phy_sw_chnl_step_by_step(struct ieee80211_hw *hw,
  53. u8 channel, u8 *stage,
  54. u8 *step, u32 *delay);
  55. static long _rtl92ee_phy_txpwr_idx_to_dbm(struct ieee80211_hw *hw,
  56. enum wireless_mode wirelessmode,
  57. u8 txpwridx);
  58. static void rtl92ee_phy_set_rf_on(struct ieee80211_hw *hw);
  59. static void rtl92ee_phy_set_io(struct ieee80211_hw *hw);
  60. u32 rtl92ee_phy_query_bb_reg(struct ieee80211_hw *hw, u32 regaddr, u32 bitmask)
  61. {
  62. struct rtl_priv *rtlpriv = rtl_priv(hw);
  63. u32 returnvalue, originalvalue, bitshift;
  64. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  65. "regaddr(%#x), bitmask(%#x)\n", regaddr, bitmask);
  66. originalvalue = rtl_read_dword(rtlpriv, regaddr);
  67. bitshift = _rtl92ee_phy_calculate_bit_shift(bitmask);
  68. returnvalue = (originalvalue & bitmask) >> bitshift;
  69. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  70. "BBR MASK=0x%x Addr[0x%x]=0x%x\n",
  71. bitmask, regaddr, originalvalue);
  72. return returnvalue;
  73. }
  74. void rtl92ee_phy_set_bb_reg(struct ieee80211_hw *hw, u32 regaddr,
  75. u32 bitmask, u32 data)
  76. {
  77. struct rtl_priv *rtlpriv = rtl_priv(hw);
  78. u32 originalvalue, bitshift;
  79. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  80. "regaddr(%#x), bitmask(%#x), data(%#x)\n",
  81. regaddr, bitmask, data);
  82. if (bitmask != MASKDWORD) {
  83. originalvalue = rtl_read_dword(rtlpriv, regaddr);
  84. bitshift = _rtl92ee_phy_calculate_bit_shift(bitmask);
  85. data = ((originalvalue & (~bitmask)) | (data << bitshift));
  86. }
  87. rtl_write_dword(rtlpriv, regaddr, data);
  88. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  89. "regaddr(%#x), bitmask(%#x), data(%#x)\n",
  90. regaddr, bitmask, data);
  91. }
  92. u32 rtl92ee_phy_query_rf_reg(struct ieee80211_hw *hw,
  93. enum radio_path rfpath, u32 regaddr, u32 bitmask)
  94. {
  95. struct rtl_priv *rtlpriv = rtl_priv(hw);
  96. u32 original_value, readback_value, bitshift;
  97. unsigned long flags;
  98. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  99. "regaddr(%#x), rfpath(%#x), bitmask(%#x)\n",
  100. regaddr, rfpath, bitmask);
  101. spin_lock_irqsave(&rtlpriv->locks.rf_lock, flags);
  102. original_value = _rtl92ee_phy_rf_serial_read(hw , rfpath, regaddr);
  103. bitshift = _rtl92ee_phy_calculate_bit_shift(bitmask);
  104. readback_value = (original_value & bitmask) >> bitshift;
  105. spin_unlock_irqrestore(&rtlpriv->locks.rf_lock, flags);
  106. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  107. "regaddr(%#x),rfpath(%#x),bitmask(%#x),original_value(%#x)\n",
  108. regaddr, rfpath, bitmask, original_value);
  109. return readback_value;
  110. }
  111. void rtl92ee_phy_set_rf_reg(struct ieee80211_hw *hw,
  112. enum radio_path rfpath,
  113. u32 addr, u32 bitmask, u32 data)
  114. {
  115. struct rtl_priv *rtlpriv = rtl_priv(hw);
  116. u32 original_value, bitshift;
  117. unsigned long flags;
  118. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  119. "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
  120. addr, bitmask, data, rfpath);
  121. spin_lock_irqsave(&rtlpriv->locks.rf_lock, flags);
  122. if (bitmask != RFREG_OFFSET_MASK) {
  123. original_value = _rtl92ee_phy_rf_serial_read(hw, rfpath, addr);
  124. bitshift = _rtl92ee_phy_calculate_bit_shift(bitmask);
  125. data = (original_value & (~bitmask)) | (data << bitshift);
  126. }
  127. _rtl92ee_phy_rf_serial_write(hw, rfpath, addr, data);
  128. spin_unlock_irqrestore(&rtlpriv->locks.rf_lock, flags);
  129. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  130. "regaddr(%#x), bitmask(%#x), data(%#x), rfpath(%#x)\n",
  131. addr, bitmask, data, rfpath);
  132. }
  133. static u32 _rtl92ee_phy_rf_serial_read(struct ieee80211_hw *hw,
  134. enum radio_path rfpath, u32 offset)
  135. {
  136. struct rtl_priv *rtlpriv = rtl_priv(hw);
  137. struct rtl_phy *rtlphy = &rtlpriv->phy;
  138. struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
  139. u32 newoffset;
  140. u32 tmplong, tmplong2;
  141. u8 rfpi_enable = 0;
  142. u32 retvalue;
  143. offset &= 0xff;
  144. newoffset = offset;
  145. if (RT_CANNOT_IO(hw)) {
  146. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "return all one\n");
  147. return 0xFFFFFFFF;
  148. }
  149. tmplong = rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD);
  150. if (rfpath == RF90_PATH_A)
  151. tmplong2 = tmplong;
  152. else
  153. tmplong2 = rtl_get_bbreg(hw, pphyreg->rfhssi_para2, MASKDWORD);
  154. tmplong2 = (tmplong2 & (~BLSSIREADADDRESS)) |
  155. (newoffset << 23) | BLSSIREADEDGE;
  156. rtl_set_bbreg(hw, RFPGA0_XA_HSSIPARAMETER2, MASKDWORD,
  157. tmplong & (~BLSSIREADEDGE));
  158. mdelay(1);
  159. rtl_set_bbreg(hw, pphyreg->rfhssi_para2, MASKDWORD, tmplong2);
  160. mdelay(2);
  161. if (rfpath == RF90_PATH_A)
  162. rfpi_enable = (u8)rtl_get_bbreg(hw, RFPGA0_XA_HSSIPARAMETER1,
  163. BIT(8));
  164. else if (rfpath == RF90_PATH_B)
  165. rfpi_enable = (u8)rtl_get_bbreg(hw, RFPGA0_XB_HSSIPARAMETER1,
  166. BIT(8));
  167. if (rfpi_enable)
  168. retvalue = rtl_get_bbreg(hw, pphyreg->rf_rbpi,
  169. BLSSIREADBACKDATA);
  170. else
  171. retvalue = rtl_get_bbreg(hw, pphyreg->rf_rb,
  172. BLSSIREADBACKDATA);
  173. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  174. "RFR-%d Addr[0x%x]=0x%x\n",
  175. rfpath, pphyreg->rf_rb, retvalue);
  176. return retvalue;
  177. }
  178. static void _rtl92ee_phy_rf_serial_write(struct ieee80211_hw *hw,
  179. enum radio_path rfpath, u32 offset,
  180. u32 data)
  181. {
  182. u32 data_and_addr;
  183. u32 newoffset;
  184. struct rtl_priv *rtlpriv = rtl_priv(hw);
  185. struct rtl_phy *rtlphy = &rtlpriv->phy;
  186. struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath];
  187. if (RT_CANNOT_IO(hw)) {
  188. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "stop\n");
  189. return;
  190. }
  191. offset &= 0xff;
  192. newoffset = offset;
  193. data_and_addr = ((newoffset << 20) | (data & 0x000fffff)) & 0x0fffffff;
  194. rtl_set_bbreg(hw, pphyreg->rf3wire_offset, MASKDWORD, data_and_addr);
  195. RT_TRACE(rtlpriv, COMP_RF, DBG_TRACE,
  196. "RFW-%d Addr[0x%x]=0x%x\n", rfpath,
  197. pphyreg->rf3wire_offset, data_and_addr);
  198. }
  199. static u32 _rtl92ee_phy_calculate_bit_shift(u32 bitmask)
  200. {
  201. u32 i;
  202. for (i = 0; i <= 31; i++) {
  203. if (((bitmask >> i) & 0x1) == 1)
  204. break;
  205. }
  206. return i;
  207. }
  208. bool rtl92ee_phy_mac_config(struct ieee80211_hw *hw)
  209. {
  210. return _rtl92ee_phy_config_mac_with_headerfile(hw);
  211. }
  212. bool rtl92ee_phy_bb_config(struct ieee80211_hw *hw)
  213. {
  214. struct rtl_priv *rtlpriv = rtl_priv(hw);
  215. bool rtstatus = true;
  216. u16 regval;
  217. u32 tmp;
  218. u8 crystal_cap;
  219. phy_init_bb_rf_register_def(hw);
  220. regval = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
  221. rtl_write_word(rtlpriv, REG_SYS_FUNC_EN,
  222. regval | BIT(13) | BIT(0) | BIT(1));
  223. rtl_write_byte(rtlpriv, REG_RF_CTRL, RF_EN | RF_RSTB | RF_SDMRSTB);
  224. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN,
  225. FEN_PPLL | FEN_PCIEA | FEN_DIO_PCIE |
  226. FEN_BB_GLB_RSTN | FEN_BBRSTB);
  227. rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL + 1, 0x80);
  228. tmp = rtl_read_dword(rtlpriv, 0x4c);
  229. rtl_write_dword(rtlpriv, 0x4c, tmp | BIT(23));
  230. rtstatus = _rtl92ee_phy_bb8192ee_config_parafile(hw);
  231. crystal_cap = rtlpriv->efuse.eeprom_crystalcap & 0x3F;
  232. rtl_set_bbreg(hw, REG_MAC_PHY_CTRL, 0xFFF000,
  233. (crystal_cap | (crystal_cap << 6)));
  234. return rtstatus;
  235. }
  236. bool rtl92ee_phy_rf_config(struct ieee80211_hw *hw)
  237. {
  238. return rtl92ee_phy_rf6052_config(hw);
  239. }
  240. static bool _check_condition(struct ieee80211_hw *hw,
  241. const u32 condition)
  242. {
  243. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  244. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  245. u32 _board = rtlefuse->board_type; /*need efuse define*/
  246. u32 _interface = rtlhal->interface;
  247. u32 _platform = 0x08;/*SupportPlatform */
  248. u32 cond = condition;
  249. if (condition == 0xCDCDCDCD)
  250. return true;
  251. cond = condition & 0xFF;
  252. if ((_board != cond) && (cond != 0xFF))
  253. return false;
  254. cond = condition & 0xFF00;
  255. cond = cond >> 8;
  256. if ((_interface & cond) == 0 && cond != 0x07)
  257. return false;
  258. cond = condition & 0xFF0000;
  259. cond = cond >> 16;
  260. if ((_platform & cond) == 0 && cond != 0x0F)
  261. return false;
  262. return true;
  263. }
  264. static void _rtl92ee_config_rf_reg(struct ieee80211_hw *hw, u32 addr, u32 data,
  265. enum radio_path rfpath, u32 regaddr)
  266. {
  267. if (addr == 0xfe || addr == 0xffe) {
  268. mdelay(50);
  269. } else {
  270. rtl_set_rfreg(hw, rfpath, regaddr, RFREG_OFFSET_MASK, data);
  271. udelay(1);
  272. if (addr == 0xb6) {
  273. u32 getvalue;
  274. u8 count = 0;
  275. getvalue = rtl_get_rfreg(hw, rfpath, addr, MASKDWORD);
  276. udelay(1);
  277. while ((getvalue >> 8) != (data >> 8)) {
  278. count++;
  279. rtl_set_rfreg(hw, rfpath, regaddr,
  280. RFREG_OFFSET_MASK, data);
  281. udelay(1);
  282. getvalue = rtl_get_rfreg(hw, rfpath, addr,
  283. MASKDWORD);
  284. if (count > 5)
  285. break;
  286. }
  287. }
  288. if (addr == 0xb2) {
  289. u32 getvalue;
  290. u8 count = 0;
  291. getvalue = rtl_get_rfreg(hw, rfpath, addr, MASKDWORD);
  292. udelay(1);
  293. while (getvalue != data) {
  294. count++;
  295. rtl_set_rfreg(hw, rfpath, regaddr,
  296. RFREG_OFFSET_MASK, data);
  297. udelay(1);
  298. rtl_set_rfreg(hw, rfpath, 0x18,
  299. RFREG_OFFSET_MASK, 0x0fc07);
  300. udelay(1);
  301. getvalue = rtl_get_rfreg(hw, rfpath, addr,
  302. MASKDWORD);
  303. if (count > 5)
  304. break;
  305. }
  306. }
  307. }
  308. }
  309. static void _rtl92ee_config_rf_radio_a(struct ieee80211_hw *hw,
  310. u32 addr, u32 data)
  311. {
  312. u32 content = 0x1000; /*RF Content: radio_a_txt*/
  313. u32 maskforphyset = (u32)(content & 0xE000);
  314. _rtl92ee_config_rf_reg(hw, addr, data, RF90_PATH_A,
  315. addr | maskforphyset);
  316. }
  317. static void _rtl92ee_config_rf_radio_b(struct ieee80211_hw *hw,
  318. u32 addr, u32 data)
  319. {
  320. u32 content = 0x1001; /*RF Content: radio_b_txt*/
  321. u32 maskforphyset = (u32)(content & 0xE000);
  322. _rtl92ee_config_rf_reg(hw, addr, data, RF90_PATH_B,
  323. addr | maskforphyset);
  324. }
  325. static void _rtl92ee_config_bb_reg(struct ieee80211_hw *hw,
  326. u32 addr, u32 data)
  327. {
  328. if (addr == 0xfe)
  329. mdelay(50);
  330. else if (addr == 0xfd)
  331. mdelay(5);
  332. else if (addr == 0xfc)
  333. mdelay(1);
  334. else if (addr == 0xfb)
  335. udelay(50);
  336. else if (addr == 0xfa)
  337. udelay(5);
  338. else if (addr == 0xf9)
  339. udelay(1);
  340. else
  341. rtl_set_bbreg(hw, addr, MASKDWORD , data);
  342. udelay(1);
  343. }
  344. static void _rtl92ee_phy_init_tx_power_by_rate(struct ieee80211_hw *hw)
  345. {
  346. struct rtl_priv *rtlpriv = rtl_priv(hw);
  347. struct rtl_phy *rtlphy = &rtlpriv->phy;
  348. u8 band = BAND_ON_2_4G, rf = 0, txnum = 0, sec = 0;
  349. for (; band <= BAND_ON_5G; ++band)
  350. for (; rf < TX_PWR_BY_RATE_NUM_RF; ++rf)
  351. for (; txnum < TX_PWR_BY_RATE_NUM_RF; ++txnum)
  352. for (; sec < TX_PWR_BY_RATE_NUM_SECTION; ++sec)
  353. rtlphy->tx_power_by_rate_offset
  354. [band][rf][txnum][sec] = 0;
  355. }
  356. static void _rtl92ee_phy_set_txpower_by_rate_base(struct ieee80211_hw *hw,
  357. u8 band, u8 path,
  358. u8 rate_section, u8 txnum,
  359. u8 value)
  360. {
  361. struct rtl_priv *rtlpriv = rtl_priv(hw);
  362. struct rtl_phy *rtlphy = &rtlpriv->phy;
  363. if (path > RF90_PATH_D) {
  364. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  365. "Invalid Rf Path %d\n", path);
  366. return;
  367. }
  368. if (band == BAND_ON_2_4G) {
  369. switch (rate_section) {
  370. case CCK:
  371. rtlphy->txpwr_by_rate_base_24g[path][txnum][0] = value;
  372. break;
  373. case OFDM:
  374. rtlphy->txpwr_by_rate_base_24g[path][txnum][1] = value;
  375. break;
  376. case HT_MCS0_MCS7:
  377. rtlphy->txpwr_by_rate_base_24g[path][txnum][2] = value;
  378. break;
  379. case HT_MCS8_MCS15:
  380. rtlphy->txpwr_by_rate_base_24g[path][txnum][3] = value;
  381. break;
  382. default:
  383. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  384. "Invalid RateSection %d in 2.4G,Rf %d,%dTx\n",
  385. rate_section, path, txnum);
  386. break;
  387. }
  388. } else {
  389. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  390. "Invalid Band %d\n", band);
  391. }
  392. }
  393. static u8 _rtl92ee_phy_get_txpower_by_rate_base(struct ieee80211_hw *hw,
  394. u8 band, u8 path, u8 txnum,
  395. u8 rate_section)
  396. {
  397. struct rtl_priv *rtlpriv = rtl_priv(hw);
  398. struct rtl_phy *rtlphy = &rtlpriv->phy;
  399. u8 value = 0;
  400. if (path > RF90_PATH_D) {
  401. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  402. "Invalid Rf Path %d\n", path);
  403. return 0;
  404. }
  405. if (band == BAND_ON_2_4G) {
  406. switch (rate_section) {
  407. case CCK:
  408. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][0];
  409. break;
  410. case OFDM:
  411. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][1];
  412. break;
  413. case HT_MCS0_MCS7:
  414. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][2];
  415. break;
  416. case HT_MCS8_MCS15:
  417. value = rtlphy->txpwr_by_rate_base_24g[path][txnum][3];
  418. break;
  419. default:
  420. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  421. "Invalid RateSection %d in 2.4G,Rf %d,%dTx\n",
  422. rate_section, path, txnum);
  423. break;
  424. }
  425. } else {
  426. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  427. "Invalid Band %d()\n", band);
  428. }
  429. return value;
  430. }
  431. static void _rtl92ee_phy_store_txpower_by_rate_base(struct ieee80211_hw *hw)
  432. {
  433. struct rtl_priv *rtlpriv = rtl_priv(hw);
  434. struct rtl_phy *rtlphy = &rtlpriv->phy;
  435. u16 raw = 0;
  436. u8 base = 0, path = 0;
  437. for (path = RF90_PATH_A; path <= RF90_PATH_B; ++path) {
  438. if (path == RF90_PATH_A) {
  439. raw = (u16)(rtlphy->tx_power_by_rate_offset
  440. [BAND_ON_2_4G][path][RF_1TX][3] >> 24) &
  441. 0xFF;
  442. base = (raw >> 4) * 10 + (raw & 0xF);
  443. _rtl92ee_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G,
  444. path, CCK, RF_1TX,
  445. base);
  446. } else if (path == RF90_PATH_B) {
  447. raw = (u16)(rtlphy->tx_power_by_rate_offset
  448. [BAND_ON_2_4G][path][RF_1TX][3] >> 0) &
  449. 0xFF;
  450. base = (raw >> 4) * 10 + (raw & 0xF);
  451. _rtl92ee_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G,
  452. path, CCK, RF_1TX,
  453. base);
  454. }
  455. raw = (u16)(rtlphy->tx_power_by_rate_offset
  456. [BAND_ON_2_4G][path][RF_1TX][1] >> 24) & 0xFF;
  457. base = (raw >> 4) * 10 + (raw & 0xF);
  458. _rtl92ee_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path,
  459. OFDM, RF_1TX, base);
  460. raw = (u16)(rtlphy->tx_power_by_rate_offset
  461. [BAND_ON_2_4G][path][RF_1TX][5] >> 24) & 0xFF;
  462. base = (raw >> 4) * 10 + (raw & 0xF);
  463. _rtl92ee_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path,
  464. HT_MCS0_MCS7, RF_1TX,
  465. base);
  466. raw = (u16)(rtlphy->tx_power_by_rate_offset
  467. [BAND_ON_2_4G][path][RF_2TX][7] >> 24) & 0xFF;
  468. base = (raw >> 4) * 10 + (raw & 0xF);
  469. _rtl92ee_phy_set_txpower_by_rate_base(hw, BAND_ON_2_4G, path,
  470. HT_MCS8_MCS15, RF_2TX,
  471. base);
  472. }
  473. }
  474. static void _phy_convert_txpower_dbm_to_relative_value(u32 *data, u8 start,
  475. u8 end, u8 base)
  476. {
  477. s8 i = 0;
  478. u8 tmp = 0;
  479. u32 temp_data = 0;
  480. for (i = 3; i >= 0; --i) {
  481. if (i >= start && i <= end) {
  482. /* Get the exact value */
  483. tmp = (u8)(*data >> (i * 8)) & 0xF;
  484. tmp += ((u8)((*data >> (i * 8 + 4)) & 0xF)) * 10;
  485. /* Change the value to a relative value */
  486. tmp = (tmp > base) ? tmp - base : base - tmp;
  487. } else {
  488. tmp = (u8)(*data >> (i * 8)) & 0xFF;
  489. }
  490. temp_data <<= 8;
  491. temp_data |= tmp;
  492. }
  493. *data = temp_data;
  494. }
  495. static void phy_convert_txpwr_dbm_to_rel_val(struct ieee80211_hw *hw)
  496. {
  497. struct rtl_priv *rtlpriv = rtl_priv(hw);
  498. struct rtl_phy *rtlphy = &rtlpriv->phy;
  499. u8 base = 0, rf = 0, band = BAND_ON_2_4G;
  500. for (rf = RF90_PATH_A; rf <= RF90_PATH_B; ++rf) {
  501. if (rf == RF90_PATH_A) {
  502. base = _rtl92ee_phy_get_txpower_by_rate_base(hw, band,
  503. rf, RF_1TX,
  504. CCK);
  505. _phy_convert_txpower_dbm_to_relative_value(
  506. &rtlphy->tx_power_by_rate_offset
  507. [band][rf][RF_1TX][2],
  508. 1, 1, base);
  509. _phy_convert_txpower_dbm_to_relative_value(
  510. &rtlphy->tx_power_by_rate_offset
  511. [band][rf][RF_1TX][3],
  512. 1, 3, base);
  513. } else if (rf == RF90_PATH_B) {
  514. base = _rtl92ee_phy_get_txpower_by_rate_base(hw, band,
  515. rf, RF_1TX,
  516. CCK);
  517. _phy_convert_txpower_dbm_to_relative_value(
  518. &rtlphy->tx_power_by_rate_offset
  519. [band][rf][RF_1TX][3],
  520. 0, 0, base);
  521. _phy_convert_txpower_dbm_to_relative_value(
  522. &rtlphy->tx_power_by_rate_offset
  523. [band][rf][RF_1TX][2],
  524. 1, 3, base);
  525. }
  526. base = _rtl92ee_phy_get_txpower_by_rate_base(hw, band, rf,
  527. RF_1TX, OFDM);
  528. _phy_convert_txpower_dbm_to_relative_value(
  529. &rtlphy->tx_power_by_rate_offset[band][rf][RF_1TX][0],
  530. 0, 3, base);
  531. _phy_convert_txpower_dbm_to_relative_value(
  532. &rtlphy->tx_power_by_rate_offset[band][rf][RF_1TX][1],
  533. 0, 3, base);
  534. base = _rtl92ee_phy_get_txpower_by_rate_base(hw, band, rf,
  535. RF_1TX,
  536. HT_MCS0_MCS7);
  537. _phy_convert_txpower_dbm_to_relative_value(
  538. &rtlphy->tx_power_by_rate_offset[band][rf][RF_1TX][4],
  539. 0, 3, base);
  540. _phy_convert_txpower_dbm_to_relative_value(
  541. &rtlphy->tx_power_by_rate_offset[band][rf][RF_1TX][5],
  542. 0, 3, base);
  543. base = _rtl92ee_phy_get_txpower_by_rate_base(hw, band, rf,
  544. RF_2TX,
  545. HT_MCS8_MCS15);
  546. _phy_convert_txpower_dbm_to_relative_value(
  547. &rtlphy->tx_power_by_rate_offset[band][rf][RF_2TX][6],
  548. 0, 3, base);
  549. _phy_convert_txpower_dbm_to_relative_value(
  550. &rtlphy->tx_power_by_rate_offset[band][rf][RF_2TX][7],
  551. 0, 3, base);
  552. }
  553. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  554. "<==phy_convert_txpwr_dbm_to_rel_val()\n");
  555. }
  556. static void _rtl92ee_phy_txpower_by_rate_configuration(struct ieee80211_hw *hw)
  557. {
  558. _rtl92ee_phy_store_txpower_by_rate_base(hw);
  559. phy_convert_txpwr_dbm_to_rel_val(hw);
  560. }
  561. static bool _rtl92ee_phy_bb8192ee_config_parafile(struct ieee80211_hw *hw)
  562. {
  563. struct rtl_priv *rtlpriv = rtl_priv(hw);
  564. struct rtl_phy *rtlphy = &rtlpriv->phy;
  565. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  566. bool rtstatus;
  567. rtstatus = phy_config_bb_with_hdr_file(hw, BASEBAND_CONFIG_PHY_REG);
  568. if (!rtstatus) {
  569. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Write BB Reg Fail!!\n");
  570. return false;
  571. }
  572. _rtl92ee_phy_init_tx_power_by_rate(hw);
  573. if (!rtlefuse->autoload_failflag) {
  574. rtlphy->pwrgroup_cnt = 0;
  575. rtstatus =
  576. phy_config_bb_with_pghdrfile(hw, BASEBAND_CONFIG_PHY_REG);
  577. }
  578. _rtl92ee_phy_txpower_by_rate_configuration(hw);
  579. if (!rtstatus) {
  580. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "BB_PG Reg Fail!!\n");
  581. return false;
  582. }
  583. rtstatus = phy_config_bb_with_hdr_file(hw, BASEBAND_CONFIG_AGC_TAB);
  584. if (!rtstatus) {
  585. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "AGC Table Fail\n");
  586. return false;
  587. }
  588. rtlphy->cck_high_power = (bool)(rtl_get_bbreg(hw,
  589. RFPGA0_XA_HSSIPARAMETER2,
  590. 0x200));
  591. return true;
  592. }
  593. static bool _rtl92ee_phy_config_mac_with_headerfile(struct ieee80211_hw *hw)
  594. {
  595. struct rtl_priv *rtlpriv = rtl_priv(hw);
  596. u32 i;
  597. u32 arraylength;
  598. u32 *ptrarray;
  599. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Read Rtl8192EMACPHY_Array\n");
  600. arraylength = RTL8192EE_MAC_ARRAY_LEN;
  601. ptrarray = RTL8192EE_MAC_ARRAY;
  602. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  603. "Img:RTL8192EE_MAC_ARRAY LEN %d\n" , arraylength);
  604. for (i = 0; i < arraylength; i = i + 2)
  605. rtl_write_byte(rtlpriv, ptrarray[i], (u8)ptrarray[i + 1]);
  606. return true;
  607. }
  608. #define READ_NEXT_PAIR(v1, v2, i) \
  609. do { \
  610. i += 2; \
  611. v1 = array[i]; \
  612. v2 = array[i+1]; \
  613. } while (0)
  614. static bool phy_config_bb_with_hdr_file(struct ieee80211_hw *hw,
  615. u8 configtype)
  616. {
  617. int i;
  618. u32 *array;
  619. u16 len;
  620. struct rtl_priv *rtlpriv = rtl_priv(hw);
  621. u32 v1 = 0, v2 = 0;
  622. if (configtype == BASEBAND_CONFIG_PHY_REG) {
  623. len = RTL8192EE_PHY_REG_ARRAY_LEN;
  624. array = RTL8192EE_PHY_REG_ARRAY;
  625. for (i = 0; i < len; i = i + 2) {
  626. v1 = array[i];
  627. v2 = array[i+1];
  628. if (v1 < 0xcdcdcdcd) {
  629. _rtl92ee_config_bb_reg(hw, v1, v2);
  630. } else {/*This line is the start line of branch.*/
  631. /* to protect READ_NEXT_PAIR not overrun */
  632. if (i >= len - 2)
  633. break;
  634. if (!_check_condition(hw , array[i])) {
  635. /*Discard the following pairs*/
  636. READ_NEXT_PAIR(v1, v2, i);
  637. while (v2 != 0xDEAD &&
  638. v2 != 0xCDEF &&
  639. v2 != 0xCDCD && i < len - 2) {
  640. READ_NEXT_PAIR(v1, v2, i);
  641. }
  642. i -= 2; /* prevent from for-loop += 2*/
  643. } else {
  644. /* Configure matched pairs and
  645. * skip to end of if-else.
  646. */
  647. READ_NEXT_PAIR(v1, v2, i);
  648. while (v2 != 0xDEAD &&
  649. v2 != 0xCDEF &&
  650. v2 != 0xCDCD && i < len - 2) {
  651. _rtl92ee_config_bb_reg(hw, v1,
  652. v2);
  653. READ_NEXT_PAIR(v1, v2, i);
  654. }
  655. while (v2 != 0xDEAD && i < len - 2)
  656. READ_NEXT_PAIR(v1, v2, i);
  657. }
  658. }
  659. }
  660. } else if (configtype == BASEBAND_CONFIG_AGC_TAB) {
  661. len = RTL8192EE_AGC_TAB_ARRAY_LEN;
  662. array = RTL8192EE_AGC_TAB_ARRAY;
  663. for (i = 0; i < len; i = i + 2) {
  664. v1 = array[i];
  665. v2 = array[i+1];
  666. if (v1 < 0xCDCDCDCD) {
  667. rtl_set_bbreg(hw, array[i], MASKDWORD,
  668. array[i + 1]);
  669. udelay(1);
  670. continue;
  671. } else{/*This line is the start line of branch.*/
  672. /* to protect READ_NEXT_PAIR not overrun */
  673. if (i >= len - 2)
  674. break;
  675. if (!_check_condition(hw , array[i])) {
  676. /*Discard the following pairs*/
  677. READ_NEXT_PAIR(v1, v2, i);
  678. while (v2 != 0xDEAD &&
  679. v2 != 0xCDEF &&
  680. v2 != 0xCDCD &&
  681. i < len - 2) {
  682. READ_NEXT_PAIR(v1, v2, i);
  683. }
  684. i -= 2; /* prevent from for-loop += 2*/
  685. } else {
  686. /* Configure matched pairs and
  687. * skip to end of if-else.
  688. */
  689. READ_NEXT_PAIR(v1, v2, i);
  690. while (v2 != 0xDEAD &&
  691. v2 != 0xCDEF &&
  692. v2 != 0xCDCD &&
  693. i < len - 2) {
  694. rtl_set_bbreg(hw,
  695. array[i],
  696. MASKDWORD,
  697. array[i + 1]);
  698. udelay(1);
  699. READ_NEXT_PAIR(v1 , v2 , i);
  700. }
  701. while (v2 != 0xDEAD &&
  702. i < len - 2) {
  703. READ_NEXT_PAIR(v1 , v2 , i);
  704. }
  705. }
  706. }
  707. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  708. "The agctab_array_table[0] is %x Rtl818EEPHY_REGArray[1] is %x\n",
  709. array[i],
  710. array[i + 1]);
  711. }
  712. }
  713. return true;
  714. }
  715. static u8 _rtl92ee_get_rate_section_index(u32 regaddr)
  716. {
  717. u8 index = 0;
  718. switch (regaddr) {
  719. case RTXAGC_A_RATE18_06:
  720. case RTXAGC_B_RATE18_06:
  721. index = 0;
  722. break;
  723. case RTXAGC_A_RATE54_24:
  724. case RTXAGC_B_RATE54_24:
  725. index = 1;
  726. break;
  727. case RTXAGC_A_CCK1_MCS32:
  728. case RTXAGC_B_CCK1_55_MCS32:
  729. index = 2;
  730. break;
  731. case RTXAGC_B_CCK11_A_CCK2_11:
  732. index = 3;
  733. break;
  734. case RTXAGC_A_MCS03_MCS00:
  735. case RTXAGC_B_MCS03_MCS00:
  736. index = 4;
  737. break;
  738. case RTXAGC_A_MCS07_MCS04:
  739. case RTXAGC_B_MCS07_MCS04:
  740. index = 5;
  741. break;
  742. case RTXAGC_A_MCS11_MCS08:
  743. case RTXAGC_B_MCS11_MCS08:
  744. index = 6;
  745. break;
  746. case RTXAGC_A_MCS15_MCS12:
  747. case RTXAGC_B_MCS15_MCS12:
  748. index = 7;
  749. break;
  750. default:
  751. regaddr &= 0xFFF;
  752. if (regaddr >= 0xC20 && regaddr <= 0xC4C)
  753. index = (u8)((regaddr - 0xC20) / 4);
  754. else if (regaddr >= 0xE20 && regaddr <= 0xE4C)
  755. index = (u8)((regaddr - 0xE20) / 4);
  756. break;
  757. }
  758. return index;
  759. }
  760. static void _rtl92ee_store_tx_power_by_rate(struct ieee80211_hw *hw,
  761. enum band_type band,
  762. enum radio_path rfpath,
  763. u32 txnum, u32 regaddr,
  764. u32 bitmask, u32 data)
  765. {
  766. struct rtl_priv *rtlpriv = rtl_priv(hw);
  767. struct rtl_phy *rtlphy = &rtlpriv->phy;
  768. u8 section = _rtl92ee_get_rate_section_index(regaddr);
  769. if (band != BAND_ON_2_4G && band != BAND_ON_5G) {
  770. RT_TRACE(rtlpriv, FPHY, PHY_TXPWR, "Invalid Band %d\n", band);
  771. return;
  772. }
  773. if (rfpath > MAX_RF_PATH - 1) {
  774. RT_TRACE(rtlpriv, FPHY, PHY_TXPWR,
  775. "Invalid RfPath %d\n", rfpath);
  776. return;
  777. }
  778. if (txnum > MAX_RF_PATH - 1) {
  779. RT_TRACE(rtlpriv, FPHY, PHY_TXPWR, "Invalid TxNum %d\n", txnum);
  780. return;
  781. }
  782. rtlphy->tx_power_by_rate_offset[band][rfpath][txnum][section] = data;
  783. }
  784. static bool phy_config_bb_with_pghdrfile(struct ieee80211_hw *hw,
  785. u8 configtype)
  786. {
  787. struct rtl_priv *rtlpriv = rtl_priv(hw);
  788. int i;
  789. u32 *phy_regarray_table_pg;
  790. u16 phy_regarray_pg_len;
  791. u32 v1 = 0, v2 = 0, v3 = 0, v4 = 0, v5 = 0, v6 = 0;
  792. phy_regarray_pg_len = RTL8192EE_PHY_REG_ARRAY_PG_LEN;
  793. phy_regarray_table_pg = RTL8192EE_PHY_REG_ARRAY_PG;
  794. if (configtype == BASEBAND_CONFIG_PHY_REG) {
  795. for (i = 0; i < phy_regarray_pg_len; i = i + 6) {
  796. v1 = phy_regarray_table_pg[i];
  797. v2 = phy_regarray_table_pg[i+1];
  798. v3 = phy_regarray_table_pg[i+2];
  799. v4 = phy_regarray_table_pg[i+3];
  800. v5 = phy_regarray_table_pg[i+4];
  801. v6 = phy_regarray_table_pg[i+5];
  802. if (v1 < 0xcdcdcdcd) {
  803. _rtl92ee_store_tx_power_by_rate(hw, v1, v2, v3,
  804. v4, v5, v6);
  805. continue;
  806. }
  807. }
  808. } else {
  809. RT_TRACE(rtlpriv, COMP_SEND, DBG_TRACE,
  810. "configtype != BaseBand_Config_PHY_REG\n");
  811. }
  812. return true;
  813. }
  814. #define READ_NEXT_RF_PAIR(v1, v2, i) \
  815. do { \
  816. i += 2; \
  817. v1 = array[i]; \
  818. v2 = array[i+1]; \
  819. } while (0)
  820. bool rtl92ee_phy_config_rf_with_headerfile(struct ieee80211_hw *hw,
  821. enum radio_path rfpath)
  822. {
  823. struct rtl_priv *rtlpriv = rtl_priv(hw);
  824. int i;
  825. u32 *array;
  826. u16 len;
  827. u32 v1 = 0, v2 = 0;
  828. switch (rfpath) {
  829. case RF90_PATH_A:
  830. len = RTL8192EE_RADIOA_ARRAY_LEN;
  831. array = RTL8192EE_RADIOA_ARRAY;
  832. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  833. "Radio_A:RTL8192EE_RADIOA_ARRAY %d\n" , len);
  834. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Radio No %x\n", rfpath);
  835. for (i = 0; i < len; i = i + 2) {
  836. v1 = array[i];
  837. v2 = array[i+1];
  838. if (v1 < 0xcdcdcdcd) {
  839. _rtl92ee_config_rf_radio_a(hw, v1, v2);
  840. continue;
  841. } else {/*This line is the start line of branch.*/
  842. /* to protect READ_NEXT_PAIR not overrun */
  843. if (i >= len - 2)
  844. break;
  845. if (!_check_condition(hw , array[i])) {
  846. /*Discard the following pairs*/
  847. READ_NEXT_RF_PAIR(v1, v2, i);
  848. while (v2 != 0xDEAD &&
  849. v2 != 0xCDEF &&
  850. v2 != 0xCDCD && i < len - 2) {
  851. READ_NEXT_RF_PAIR(v1, v2, i);
  852. }
  853. i -= 2; /* prevent from for-loop += 2*/
  854. } else {
  855. /* Configure matched pairs and
  856. * skip to end of if-else.
  857. */
  858. READ_NEXT_RF_PAIR(v1, v2, i);
  859. while (v2 != 0xDEAD &&
  860. v2 != 0xCDEF &&
  861. v2 != 0xCDCD && i < len - 2) {
  862. _rtl92ee_config_rf_radio_a(hw,
  863. v1,
  864. v2);
  865. READ_NEXT_RF_PAIR(v1, v2, i);
  866. }
  867. while (v2 != 0xDEAD && i < len - 2)
  868. READ_NEXT_RF_PAIR(v1, v2, i);
  869. }
  870. }
  871. }
  872. break;
  873. case RF90_PATH_B:
  874. len = RTL8192EE_RADIOB_ARRAY_LEN;
  875. array = RTL8192EE_RADIOB_ARRAY;
  876. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  877. "Radio_A:RTL8192EE_RADIOB_ARRAY %d\n" , len);
  878. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Radio No %x\n", rfpath);
  879. for (i = 0; i < len; i = i + 2) {
  880. v1 = array[i];
  881. v2 = array[i+1];
  882. if (v1 < 0xcdcdcdcd) {
  883. _rtl92ee_config_rf_radio_b(hw, v1, v2);
  884. continue;
  885. } else {/*This line is the start line of branch.*/
  886. /* to protect READ_NEXT_PAIR not overrun */
  887. if (i >= len - 2)
  888. break;
  889. if (!_check_condition(hw , array[i])) {
  890. /*Discard the following pairs*/
  891. READ_NEXT_RF_PAIR(v1, v2, i);
  892. while (v2 != 0xDEAD &&
  893. v2 != 0xCDEF &&
  894. v2 != 0xCDCD && i < len - 2) {
  895. READ_NEXT_RF_PAIR(v1, v2, i);
  896. }
  897. i -= 2; /* prevent from for-loop += 2*/
  898. } else {
  899. /* Configure matched pairs and
  900. * skip to end of if-else.
  901. */
  902. READ_NEXT_RF_PAIR(v1, v2, i);
  903. while (v2 != 0xDEAD &&
  904. v2 != 0xCDEF &&
  905. v2 != 0xCDCD && i < len - 2) {
  906. _rtl92ee_config_rf_radio_b(hw,
  907. v1,
  908. v2);
  909. READ_NEXT_RF_PAIR(v1, v2, i);
  910. }
  911. while (v2 != 0xDEAD && i < len - 2)
  912. READ_NEXT_RF_PAIR(v1, v2, i);
  913. }
  914. }
  915. }
  916. break;
  917. case RF90_PATH_C:
  918. case RF90_PATH_D:
  919. break;
  920. }
  921. return true;
  922. }
  923. void rtl92ee_phy_get_hw_reg_originalvalue(struct ieee80211_hw *hw)
  924. {
  925. struct rtl_priv *rtlpriv = rtl_priv(hw);
  926. struct rtl_phy *rtlphy = &rtlpriv->phy;
  927. rtlphy->default_initialgain[0] =
  928. (u8)rtl_get_bbreg(hw, ROFDM0_XAAGCCORE1, MASKBYTE0);
  929. rtlphy->default_initialgain[1] =
  930. (u8)rtl_get_bbreg(hw, ROFDM0_XBAGCCORE1, MASKBYTE0);
  931. rtlphy->default_initialgain[2] =
  932. (u8)rtl_get_bbreg(hw, ROFDM0_XCAGCCORE1, MASKBYTE0);
  933. rtlphy->default_initialgain[3] =
  934. (u8)rtl_get_bbreg(hw, ROFDM0_XDAGCCORE1, MASKBYTE0);
  935. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  936. "Default initial gain (c50=0x%x, c58=0x%x, c60=0x%x, c68=0x%x\n",
  937. rtlphy->default_initialgain[0],
  938. rtlphy->default_initialgain[1],
  939. rtlphy->default_initialgain[2],
  940. rtlphy->default_initialgain[3]);
  941. rtlphy->framesync = (u8)rtl_get_bbreg(hw,
  942. ROFDM0_RXDETECTOR3, MASKBYTE0);
  943. rtlphy->framesync_c34 = rtl_get_bbreg(hw,
  944. ROFDM0_RXDETECTOR2, MASKDWORD);
  945. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  946. "Default framesync (0x%x) = 0x%x\n",
  947. ROFDM0_RXDETECTOR3, rtlphy->framesync);
  948. }
  949. static void phy_init_bb_rf_register_def(struct ieee80211_hw *hw)
  950. {
  951. struct rtl_priv *rtlpriv = rtl_priv(hw);
  952. struct rtl_phy *rtlphy = &rtlpriv->phy;
  953. rtlphy->phyreg_def[RF90_PATH_A].rfintfs = RFPGA0_XAB_RFINTERFACESW;
  954. rtlphy->phyreg_def[RF90_PATH_B].rfintfs = RFPGA0_XAB_RFINTERFACESW;
  955. rtlphy->phyreg_def[RF90_PATH_A].rfintfo = RFPGA0_XA_RFINTERFACEOE;
  956. rtlphy->phyreg_def[RF90_PATH_B].rfintfo = RFPGA0_XB_RFINTERFACEOE;
  957. rtlphy->phyreg_def[RF90_PATH_A].rfintfe = RFPGA0_XA_RFINTERFACEOE;
  958. rtlphy->phyreg_def[RF90_PATH_B].rfintfe = RFPGA0_XB_RFINTERFACEOE;
  959. rtlphy->phyreg_def[RF90_PATH_A].rf3wire_offset =
  960. RFPGA0_XA_LSSIPARAMETER;
  961. rtlphy->phyreg_def[RF90_PATH_B].rf3wire_offset =
  962. RFPGA0_XB_LSSIPARAMETER;
  963. rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para2 = RFPGA0_XA_HSSIPARAMETER2;
  964. rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para2 = RFPGA0_XB_HSSIPARAMETER2;
  965. rtlphy->phyreg_def[RF90_PATH_A].rf_rb = RFPGA0_XA_LSSIREADBACK;
  966. rtlphy->phyreg_def[RF90_PATH_B].rf_rb = RFPGA0_XB_LSSIREADBACK;
  967. rtlphy->phyreg_def[RF90_PATH_A].rf_rbpi = TRANSCEIVEA_HSPI_READBACK;
  968. rtlphy->phyreg_def[RF90_PATH_B].rf_rbpi = TRANSCEIVEB_HSPI_READBACK;
  969. }
  970. void rtl92ee_phy_get_txpower_level(struct ieee80211_hw *hw, long *powerlevel)
  971. {
  972. struct rtl_priv *rtlpriv = rtl_priv(hw);
  973. struct rtl_phy *rtlphy = &rtlpriv->phy;
  974. u8 txpwr_level;
  975. long txpwr_dbm;
  976. txpwr_level = rtlphy->cur_cck_txpwridx;
  977. txpwr_dbm = _rtl92ee_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_B,
  978. txpwr_level);
  979. txpwr_level = rtlphy->cur_ofdm24g_txpwridx;
  980. if (_rtl92ee_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_G, txpwr_level) >
  981. txpwr_dbm)
  982. txpwr_dbm = _rtl92ee_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_G,
  983. txpwr_level);
  984. txpwr_level = rtlphy->cur_ofdm24g_txpwridx;
  985. if (_rtl92ee_phy_txpwr_idx_to_dbm(hw, WIRELESS_MODE_N_24G,
  986. txpwr_level) > txpwr_dbm)
  987. txpwr_dbm = _rtl92ee_phy_txpwr_idx_to_dbm(hw,
  988. WIRELESS_MODE_N_24G,
  989. txpwr_level);
  990. *powerlevel = txpwr_dbm;
  991. }
  992. static u8 _rtl92ee_phy_get_ratesection_intxpower_byrate(enum radio_path path,
  993. u8 rate)
  994. {
  995. u8 rate_section = 0;
  996. switch (rate) {
  997. case DESC92C_RATE1M:
  998. rate_section = 2;
  999. break;
  1000. case DESC92C_RATE2M:
  1001. case DESC92C_RATE5_5M:
  1002. if (path == RF90_PATH_A)
  1003. rate_section = 3;
  1004. else if (path == RF90_PATH_B)
  1005. rate_section = 2;
  1006. break;
  1007. case DESC92C_RATE11M:
  1008. rate_section = 3;
  1009. break;
  1010. case DESC92C_RATE6M:
  1011. case DESC92C_RATE9M:
  1012. case DESC92C_RATE12M:
  1013. case DESC92C_RATE18M:
  1014. rate_section = 0;
  1015. break;
  1016. case DESC92C_RATE24M:
  1017. case DESC92C_RATE36M:
  1018. case DESC92C_RATE48M:
  1019. case DESC92C_RATE54M:
  1020. rate_section = 1;
  1021. break;
  1022. case DESC92C_RATEMCS0:
  1023. case DESC92C_RATEMCS1:
  1024. case DESC92C_RATEMCS2:
  1025. case DESC92C_RATEMCS3:
  1026. rate_section = 4;
  1027. break;
  1028. case DESC92C_RATEMCS4:
  1029. case DESC92C_RATEMCS5:
  1030. case DESC92C_RATEMCS6:
  1031. case DESC92C_RATEMCS7:
  1032. rate_section = 5;
  1033. break;
  1034. case DESC92C_RATEMCS8:
  1035. case DESC92C_RATEMCS9:
  1036. case DESC92C_RATEMCS10:
  1037. case DESC92C_RATEMCS11:
  1038. rate_section = 6;
  1039. break;
  1040. case DESC92C_RATEMCS12:
  1041. case DESC92C_RATEMCS13:
  1042. case DESC92C_RATEMCS14:
  1043. case DESC92C_RATEMCS15:
  1044. rate_section = 7;
  1045. break;
  1046. default:
  1047. RT_ASSERT(true, "Rate_Section is Illegal\n");
  1048. break;
  1049. }
  1050. return rate_section;
  1051. }
  1052. static u8 _rtl92ee_get_txpower_by_rate(struct ieee80211_hw *hw,
  1053. enum band_type band,
  1054. enum radio_path rf, u8 rate)
  1055. {
  1056. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1057. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1058. u8 shift = 0, sec, tx_num;
  1059. s8 diff = 0;
  1060. sec = _rtl92ee_phy_get_ratesection_intxpower_byrate(rf, rate);
  1061. tx_num = RF_TX_NUM_NONIMPLEMENT;
  1062. if (tx_num == RF_TX_NUM_NONIMPLEMENT) {
  1063. if ((rate >= DESC92C_RATEMCS8 && rate <= DESC92C_RATEMCS15))
  1064. tx_num = RF_2TX;
  1065. else
  1066. tx_num = RF_1TX;
  1067. }
  1068. switch (rate) {
  1069. case DESC92C_RATE1M:
  1070. case DESC92C_RATE6M:
  1071. case DESC92C_RATE24M:
  1072. case DESC92C_RATEMCS0:
  1073. case DESC92C_RATEMCS4:
  1074. case DESC92C_RATEMCS8:
  1075. case DESC92C_RATEMCS12:
  1076. shift = 0;
  1077. break;
  1078. case DESC92C_RATE2M:
  1079. case DESC92C_RATE9M:
  1080. case DESC92C_RATE36M:
  1081. case DESC92C_RATEMCS1:
  1082. case DESC92C_RATEMCS5:
  1083. case DESC92C_RATEMCS9:
  1084. case DESC92C_RATEMCS13:
  1085. shift = 8;
  1086. break;
  1087. case DESC92C_RATE5_5M:
  1088. case DESC92C_RATE12M:
  1089. case DESC92C_RATE48M:
  1090. case DESC92C_RATEMCS2:
  1091. case DESC92C_RATEMCS6:
  1092. case DESC92C_RATEMCS10:
  1093. case DESC92C_RATEMCS14:
  1094. shift = 16;
  1095. break;
  1096. case DESC92C_RATE11M:
  1097. case DESC92C_RATE18M:
  1098. case DESC92C_RATE54M:
  1099. case DESC92C_RATEMCS3:
  1100. case DESC92C_RATEMCS7:
  1101. case DESC92C_RATEMCS11:
  1102. case DESC92C_RATEMCS15:
  1103. shift = 24;
  1104. break;
  1105. default:
  1106. RT_ASSERT(true, "Rate_Section is Illegal\n");
  1107. break;
  1108. }
  1109. diff = (u8)(rtlphy->tx_power_by_rate_offset[band][rf][tx_num][sec] >>
  1110. shift) & 0xff;
  1111. return diff;
  1112. }
  1113. static u8 _rtl92ee_get_txpower_index(struct ieee80211_hw *hw,
  1114. enum radio_path rfpath, u8 rate,
  1115. u8 bw, u8 channel)
  1116. {
  1117. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1118. struct rtl_efuse *rtlefuse = rtl_efuse(rtlpriv);
  1119. u8 index = (channel - 1);
  1120. u8 tx_power = 0;
  1121. u8 diff = 0;
  1122. if (channel < 1 || channel > 14) {
  1123. index = 0;
  1124. RT_TRACE(rtlpriv, COMP_POWER_TRACKING, DBG_DMESG,
  1125. "Illegal channel!!\n");
  1126. }
  1127. if (IS_CCK_RATE((s8)rate))
  1128. tx_power = rtlefuse->txpwrlevel_cck[rfpath][index];
  1129. else if (DESC92C_RATE6M <= rate)
  1130. tx_power = rtlefuse->txpwrlevel_ht40_1s[rfpath][index];
  1131. /* OFDM-1T*/
  1132. if (DESC92C_RATE6M <= rate && rate <= DESC92C_RATE54M &&
  1133. !IS_CCK_RATE((s8)rate))
  1134. tx_power += rtlefuse->txpwr_legacyhtdiff[rfpath][TX_1S];
  1135. /* BW20-1S, BW20-2S */
  1136. if (bw == HT_CHANNEL_WIDTH_20) {
  1137. if (DESC92C_RATEMCS0 <= rate && rate <= DESC92C_RATEMCS15)
  1138. tx_power += rtlefuse->txpwr_ht20diff[rfpath][TX_1S];
  1139. if (DESC92C_RATEMCS8 <= rate && rate <= DESC92C_RATEMCS15)
  1140. tx_power += rtlefuse->txpwr_ht20diff[rfpath][TX_2S];
  1141. } else if (bw == HT_CHANNEL_WIDTH_20_40) {/* BW40-1S, BW40-2S */
  1142. if (DESC92C_RATEMCS0 <= rate && rate <= DESC92C_RATEMCS15)
  1143. tx_power += rtlefuse->txpwr_ht40diff[rfpath][TX_1S];
  1144. if (DESC92C_RATEMCS8 <= rate && rate <= DESC92C_RATEMCS15)
  1145. tx_power += rtlefuse->txpwr_ht40diff[rfpath][TX_2S];
  1146. }
  1147. if (rtlefuse->eeprom_regulatory != 2)
  1148. diff = _rtl92ee_get_txpower_by_rate(hw, BAND_ON_2_4G,
  1149. rfpath, rate);
  1150. tx_power += diff;
  1151. if (tx_power > MAX_POWER_INDEX)
  1152. tx_power = MAX_POWER_INDEX;
  1153. return tx_power;
  1154. }
  1155. static void _rtl92ee_set_txpower_index(struct ieee80211_hw *hw, u8 pwr_idx,
  1156. enum radio_path rfpath, u8 rate)
  1157. {
  1158. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1159. if (rfpath == RF90_PATH_A) {
  1160. switch (rate) {
  1161. case DESC92C_RATE1M:
  1162. rtl_set_bbreg(hw, RTXAGC_A_CCK1_MCS32, MASKBYTE1,
  1163. pwr_idx);
  1164. break;
  1165. case DESC92C_RATE2M:
  1166. rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, MASKBYTE1,
  1167. pwr_idx);
  1168. break;
  1169. case DESC92C_RATE5_5M:
  1170. rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, MASKBYTE2,
  1171. pwr_idx);
  1172. break;
  1173. case DESC92C_RATE11M:
  1174. rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, MASKBYTE3,
  1175. pwr_idx);
  1176. break;
  1177. case DESC92C_RATE6M:
  1178. rtl_set_bbreg(hw, RTXAGC_A_RATE18_06, MASKBYTE0,
  1179. pwr_idx);
  1180. break;
  1181. case DESC92C_RATE9M:
  1182. rtl_set_bbreg(hw, RTXAGC_A_RATE18_06, MASKBYTE1,
  1183. pwr_idx);
  1184. break;
  1185. case DESC92C_RATE12M:
  1186. rtl_set_bbreg(hw, RTXAGC_A_RATE18_06, MASKBYTE2,
  1187. pwr_idx);
  1188. break;
  1189. case DESC92C_RATE18M:
  1190. rtl_set_bbreg(hw, RTXAGC_A_RATE18_06, MASKBYTE3,
  1191. pwr_idx);
  1192. break;
  1193. case DESC92C_RATE24M:
  1194. rtl_set_bbreg(hw, RTXAGC_A_RATE54_24, MASKBYTE0,
  1195. pwr_idx);
  1196. break;
  1197. case DESC92C_RATE36M:
  1198. rtl_set_bbreg(hw, RTXAGC_A_RATE54_24, MASKBYTE1,
  1199. pwr_idx);
  1200. break;
  1201. case DESC92C_RATE48M:
  1202. rtl_set_bbreg(hw, RTXAGC_A_RATE54_24, MASKBYTE2,
  1203. pwr_idx);
  1204. break;
  1205. case DESC92C_RATE54M:
  1206. rtl_set_bbreg(hw, RTXAGC_A_RATE54_24, MASKBYTE3,
  1207. pwr_idx);
  1208. break;
  1209. case DESC92C_RATEMCS0:
  1210. rtl_set_bbreg(hw, RTXAGC_A_MCS03_MCS00, MASKBYTE0,
  1211. pwr_idx);
  1212. break;
  1213. case DESC92C_RATEMCS1:
  1214. rtl_set_bbreg(hw, RTXAGC_A_MCS03_MCS00, MASKBYTE1,
  1215. pwr_idx);
  1216. break;
  1217. case DESC92C_RATEMCS2:
  1218. rtl_set_bbreg(hw, RTXAGC_A_MCS03_MCS00, MASKBYTE2,
  1219. pwr_idx);
  1220. break;
  1221. case DESC92C_RATEMCS3:
  1222. rtl_set_bbreg(hw, RTXAGC_A_MCS03_MCS00, MASKBYTE3,
  1223. pwr_idx);
  1224. break;
  1225. case DESC92C_RATEMCS4:
  1226. rtl_set_bbreg(hw, RTXAGC_A_MCS07_MCS04, MASKBYTE0,
  1227. pwr_idx);
  1228. break;
  1229. case DESC92C_RATEMCS5:
  1230. rtl_set_bbreg(hw, RTXAGC_A_MCS07_MCS04, MASKBYTE1,
  1231. pwr_idx);
  1232. break;
  1233. case DESC92C_RATEMCS6:
  1234. rtl_set_bbreg(hw, RTXAGC_A_MCS07_MCS04, MASKBYTE2,
  1235. pwr_idx);
  1236. break;
  1237. case DESC92C_RATEMCS7:
  1238. rtl_set_bbreg(hw, RTXAGC_A_MCS07_MCS04, MASKBYTE3,
  1239. pwr_idx);
  1240. break;
  1241. case DESC92C_RATEMCS8:
  1242. rtl_set_bbreg(hw, RTXAGC_A_MCS11_MCS08, MASKBYTE0,
  1243. pwr_idx);
  1244. break;
  1245. case DESC92C_RATEMCS9:
  1246. rtl_set_bbreg(hw, RTXAGC_A_MCS11_MCS08, MASKBYTE1,
  1247. pwr_idx);
  1248. break;
  1249. case DESC92C_RATEMCS10:
  1250. rtl_set_bbreg(hw, RTXAGC_A_MCS11_MCS08, MASKBYTE2,
  1251. pwr_idx);
  1252. break;
  1253. case DESC92C_RATEMCS11:
  1254. rtl_set_bbreg(hw, RTXAGC_A_MCS11_MCS08, MASKBYTE3,
  1255. pwr_idx);
  1256. break;
  1257. case DESC92C_RATEMCS12:
  1258. rtl_set_bbreg(hw, RTXAGC_A_MCS15_MCS12, MASKBYTE0,
  1259. pwr_idx);
  1260. break;
  1261. case DESC92C_RATEMCS13:
  1262. rtl_set_bbreg(hw, RTXAGC_A_MCS15_MCS12, MASKBYTE1,
  1263. pwr_idx);
  1264. break;
  1265. case DESC92C_RATEMCS14:
  1266. rtl_set_bbreg(hw, RTXAGC_A_MCS15_MCS12, MASKBYTE2,
  1267. pwr_idx);
  1268. break;
  1269. case DESC92C_RATEMCS15:
  1270. rtl_set_bbreg(hw, RTXAGC_A_MCS15_MCS12, MASKBYTE3,
  1271. pwr_idx);
  1272. break;
  1273. default:
  1274. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1275. "Invalid Rate!!\n");
  1276. break;
  1277. }
  1278. } else if (rfpath == RF90_PATH_B) {
  1279. switch (rate) {
  1280. case DESC92C_RATE1M:
  1281. rtl_set_bbreg(hw, RTXAGC_B_CCK1_55_MCS32, MASKBYTE1,
  1282. pwr_idx);
  1283. break;
  1284. case DESC92C_RATE2M:
  1285. rtl_set_bbreg(hw, RTXAGC_B_CCK1_55_MCS32, MASKBYTE2,
  1286. pwr_idx);
  1287. break;
  1288. case DESC92C_RATE5_5M:
  1289. rtl_set_bbreg(hw, RTXAGC_B_CCK1_55_MCS32, MASKBYTE3,
  1290. pwr_idx);
  1291. break;
  1292. case DESC92C_RATE11M:
  1293. rtl_set_bbreg(hw, RTXAGC_B_CCK11_A_CCK2_11, MASKBYTE0,
  1294. pwr_idx);
  1295. break;
  1296. case DESC92C_RATE6M:
  1297. rtl_set_bbreg(hw, RTXAGC_B_RATE18_06, MASKBYTE0,
  1298. pwr_idx);
  1299. break;
  1300. case DESC92C_RATE9M:
  1301. rtl_set_bbreg(hw, RTXAGC_B_RATE18_06, MASKBYTE1,
  1302. pwr_idx);
  1303. break;
  1304. case DESC92C_RATE12M:
  1305. rtl_set_bbreg(hw, RTXAGC_B_RATE18_06, MASKBYTE2,
  1306. pwr_idx);
  1307. break;
  1308. case DESC92C_RATE18M:
  1309. rtl_set_bbreg(hw, RTXAGC_B_RATE18_06, MASKBYTE3,
  1310. pwr_idx);
  1311. break;
  1312. case DESC92C_RATE24M:
  1313. rtl_set_bbreg(hw, RTXAGC_B_RATE54_24, MASKBYTE0,
  1314. pwr_idx);
  1315. break;
  1316. case DESC92C_RATE36M:
  1317. rtl_set_bbreg(hw, RTXAGC_B_RATE54_24, MASKBYTE1,
  1318. pwr_idx);
  1319. break;
  1320. case DESC92C_RATE48M:
  1321. rtl_set_bbreg(hw, RTXAGC_B_RATE54_24, MASKBYTE2,
  1322. pwr_idx);
  1323. break;
  1324. case DESC92C_RATE54M:
  1325. rtl_set_bbreg(hw, RTXAGC_B_RATE54_24, MASKBYTE3,
  1326. pwr_idx);
  1327. break;
  1328. case DESC92C_RATEMCS0:
  1329. rtl_set_bbreg(hw, RTXAGC_B_MCS03_MCS00, MASKBYTE0,
  1330. pwr_idx);
  1331. break;
  1332. case DESC92C_RATEMCS1:
  1333. rtl_set_bbreg(hw, RTXAGC_B_MCS03_MCS00, MASKBYTE1,
  1334. pwr_idx);
  1335. break;
  1336. case DESC92C_RATEMCS2:
  1337. rtl_set_bbreg(hw, RTXAGC_B_MCS03_MCS00, MASKBYTE2,
  1338. pwr_idx);
  1339. break;
  1340. case DESC92C_RATEMCS3:
  1341. rtl_set_bbreg(hw, RTXAGC_B_MCS03_MCS00, MASKBYTE3,
  1342. pwr_idx);
  1343. break;
  1344. case DESC92C_RATEMCS4:
  1345. rtl_set_bbreg(hw, RTXAGC_B_MCS07_MCS04, MASKBYTE0,
  1346. pwr_idx);
  1347. break;
  1348. case DESC92C_RATEMCS5:
  1349. rtl_set_bbreg(hw, RTXAGC_B_MCS07_MCS04, MASKBYTE1,
  1350. pwr_idx);
  1351. break;
  1352. case DESC92C_RATEMCS6:
  1353. rtl_set_bbreg(hw, RTXAGC_B_MCS07_MCS04, MASKBYTE2,
  1354. pwr_idx);
  1355. break;
  1356. case DESC92C_RATEMCS7:
  1357. rtl_set_bbreg(hw, RTXAGC_B_MCS07_MCS04, MASKBYTE3,
  1358. pwr_idx);
  1359. break;
  1360. case DESC92C_RATEMCS8:
  1361. rtl_set_bbreg(hw, RTXAGC_B_MCS11_MCS08, MASKBYTE0,
  1362. pwr_idx);
  1363. break;
  1364. case DESC92C_RATEMCS9:
  1365. rtl_set_bbreg(hw, RTXAGC_B_MCS11_MCS08, MASKBYTE1,
  1366. pwr_idx);
  1367. break;
  1368. case DESC92C_RATEMCS10:
  1369. rtl_set_bbreg(hw, RTXAGC_B_MCS11_MCS08, MASKBYTE2,
  1370. pwr_idx);
  1371. break;
  1372. case DESC92C_RATEMCS11:
  1373. rtl_set_bbreg(hw, RTXAGC_B_MCS11_MCS08, MASKBYTE3,
  1374. pwr_idx);
  1375. break;
  1376. case DESC92C_RATEMCS12:
  1377. rtl_set_bbreg(hw, RTXAGC_B_MCS15_MCS12, MASKBYTE0,
  1378. pwr_idx);
  1379. break;
  1380. case DESC92C_RATEMCS13:
  1381. rtl_set_bbreg(hw, RTXAGC_B_MCS15_MCS12, MASKBYTE1,
  1382. pwr_idx);
  1383. break;
  1384. case DESC92C_RATEMCS14:
  1385. rtl_set_bbreg(hw, RTXAGC_B_MCS15_MCS12, MASKBYTE2,
  1386. pwr_idx);
  1387. break;
  1388. case DESC92C_RATEMCS15:
  1389. rtl_set_bbreg(hw, RTXAGC_B_MCS15_MCS12, MASKBYTE3,
  1390. pwr_idx);
  1391. break;
  1392. default:
  1393. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
  1394. "Invalid Rate!!\n");
  1395. break;
  1396. }
  1397. } else {
  1398. RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, "Invalid RFPath!!\n");
  1399. }
  1400. }
  1401. static void phy_set_txpower_index_by_rate_array(struct ieee80211_hw *hw,
  1402. enum radio_path rfpath, u8 bw,
  1403. u8 channel, u8 *rates, u8 size)
  1404. {
  1405. u8 i;
  1406. u8 power_index;
  1407. for (i = 0; i < size; i++) {
  1408. power_index = _rtl92ee_get_txpower_index(hw, rfpath, rates[i],
  1409. bw, channel);
  1410. _rtl92ee_set_txpower_index(hw, power_index, rfpath, rates[i]);
  1411. }
  1412. }
  1413. static void phy_set_txpower_index_by_rate_section(struct ieee80211_hw *hw,
  1414. enum radio_path rfpath,
  1415. u8 channel,
  1416. enum rate_section section)
  1417. {
  1418. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1419. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  1420. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1421. if (section == CCK) {
  1422. u8 cck_rates[] = {DESC92C_RATE1M, DESC92C_RATE2M,
  1423. DESC92C_RATE5_5M, DESC92C_RATE11M};
  1424. if (rtlhal->current_bandtype == BAND_ON_2_4G)
  1425. phy_set_txpower_index_by_rate_array(hw, rfpath,
  1426. rtlphy->current_chan_bw,
  1427. channel, cck_rates, 4);
  1428. } else if (section == OFDM) {
  1429. u8 ofdm_rates[] = {DESC92C_RATE6M, DESC92C_RATE9M,
  1430. DESC92C_RATE12M, DESC92C_RATE18M,
  1431. DESC92C_RATE24M, DESC92C_RATE36M,
  1432. DESC92C_RATE48M, DESC92C_RATE54M};
  1433. phy_set_txpower_index_by_rate_array(hw, rfpath,
  1434. rtlphy->current_chan_bw,
  1435. channel, ofdm_rates, 8);
  1436. } else if (section == HT_MCS0_MCS7) {
  1437. u8 ht_rates1t[] = {DESC92C_RATEMCS0, DESC92C_RATEMCS1,
  1438. DESC92C_RATEMCS2, DESC92C_RATEMCS3,
  1439. DESC92C_RATEMCS4, DESC92C_RATEMCS5,
  1440. DESC92C_RATEMCS6, DESC92C_RATEMCS7};
  1441. phy_set_txpower_index_by_rate_array(hw, rfpath,
  1442. rtlphy->current_chan_bw,
  1443. channel, ht_rates1t, 8);
  1444. } else if (section == HT_MCS8_MCS15) {
  1445. u8 ht_rates2t[] = {DESC92C_RATEMCS8, DESC92C_RATEMCS9,
  1446. DESC92C_RATEMCS10, DESC92C_RATEMCS11,
  1447. DESC92C_RATEMCS12, DESC92C_RATEMCS13,
  1448. DESC92C_RATEMCS14, DESC92C_RATEMCS15};
  1449. phy_set_txpower_index_by_rate_array(hw, rfpath,
  1450. rtlphy->current_chan_bw,
  1451. channel, ht_rates2t, 8);
  1452. } else
  1453. RT_TRACE(rtlpriv, FPHY, PHY_TXPWR,
  1454. "Invalid RateSection %d\n", section);
  1455. }
  1456. void rtl92ee_phy_set_txpower_level(struct ieee80211_hw *hw, u8 channel)
  1457. {
  1458. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  1459. struct rtl_phy *rtlphy = &rtl_priv(hw)->phy;
  1460. enum radio_path rfpath;
  1461. if (!rtlefuse->txpwr_fromeprom)
  1462. return;
  1463. for (rfpath = RF90_PATH_A; rfpath < rtlphy->num_total_rfpath;
  1464. rfpath++) {
  1465. phy_set_txpower_index_by_rate_section(hw, rfpath,
  1466. channel, CCK);
  1467. phy_set_txpower_index_by_rate_section(hw, rfpath,
  1468. channel, OFDM);
  1469. phy_set_txpower_index_by_rate_section(hw, rfpath,
  1470. channel,
  1471. HT_MCS0_MCS7);
  1472. if (rtlphy->num_total_rfpath >= 2)
  1473. phy_set_txpower_index_by_rate_section(hw,
  1474. rfpath, channel,
  1475. HT_MCS8_MCS15);
  1476. }
  1477. }
  1478. static long _rtl92ee_phy_txpwr_idx_to_dbm(struct ieee80211_hw *hw,
  1479. enum wireless_mode wirelessmode,
  1480. u8 txpwridx)
  1481. {
  1482. long offset;
  1483. long pwrout_dbm;
  1484. switch (wirelessmode) {
  1485. case WIRELESS_MODE_B:
  1486. offset = -7;
  1487. break;
  1488. case WIRELESS_MODE_G:
  1489. case WIRELESS_MODE_N_24G:
  1490. offset = -8;
  1491. break;
  1492. default:
  1493. offset = -8;
  1494. break;
  1495. }
  1496. pwrout_dbm = txpwridx / 2 + offset;
  1497. return pwrout_dbm;
  1498. }
  1499. void rtl92ee_phy_scan_operation_backup(struct ieee80211_hw *hw, u8 operation)
  1500. {
  1501. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1502. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1503. enum io_type iotype;
  1504. if (!is_hal_stop(rtlhal)) {
  1505. switch (operation) {
  1506. case SCAN_OPT_BACKUP_BAND0:
  1507. iotype = IO_CMD_PAUSE_BAND0_DM_BY_SCAN;
  1508. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_IO_CMD,
  1509. (u8 *)&iotype);
  1510. break;
  1511. case SCAN_OPT_RESTORE:
  1512. iotype = IO_CMD_RESUME_DM_BY_SCAN;
  1513. rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_IO_CMD,
  1514. (u8 *)&iotype);
  1515. break;
  1516. default:
  1517. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1518. "Unknown Scan Backup operation.\n");
  1519. break;
  1520. }
  1521. }
  1522. }
  1523. void rtl92ee_phy_set_bw_mode_callback(struct ieee80211_hw *hw)
  1524. {
  1525. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1526. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1527. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1528. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1529. u8 reg_bw_opmode;
  1530. u8 reg_prsr_rsc;
  1531. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  1532. "Switch to %s bandwidth\n",
  1533. rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20 ?
  1534. "20MHz" : "40MHz");
  1535. if (is_hal_stop(rtlhal)) {
  1536. rtlphy->set_bwmode_inprogress = false;
  1537. return;
  1538. }
  1539. reg_bw_opmode = rtl_read_byte(rtlpriv, REG_BWOPMODE);
  1540. reg_prsr_rsc = rtl_read_byte(rtlpriv, REG_RRSR + 2);
  1541. switch (rtlphy->current_chan_bw) {
  1542. case HT_CHANNEL_WIDTH_20:
  1543. reg_bw_opmode |= BW_OPMODE_20MHZ;
  1544. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  1545. break;
  1546. case HT_CHANNEL_WIDTH_20_40:
  1547. reg_bw_opmode &= ~BW_OPMODE_20MHZ;
  1548. rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
  1549. reg_prsr_rsc = (reg_prsr_rsc & 0x90) |
  1550. (mac->cur_40_prime_sc << 5);
  1551. rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_prsr_rsc);
  1552. break;
  1553. default:
  1554. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1555. "unknown bandwidth: %#X\n", rtlphy->current_chan_bw);
  1556. break;
  1557. }
  1558. switch (rtlphy->current_chan_bw) {
  1559. case HT_CHANNEL_WIDTH_20:
  1560. rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x0);
  1561. rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x0);
  1562. rtl_set_bbreg(hw, ROFDM0_TXPSEUDONOISEWGT,
  1563. (BIT(31) | BIT(30)), 0);
  1564. break;
  1565. case HT_CHANNEL_WIDTH_20_40:
  1566. rtl_set_bbreg(hw, RFPGA0_RFMOD, BRFMOD, 0x1);
  1567. rtl_set_bbreg(hw, RFPGA1_RFMOD, BRFMOD, 0x1);
  1568. rtl_set_bbreg(hw, RCCK0_SYSTEM, BCCK_SIDEBAND,
  1569. (mac->cur_40_prime_sc >> 1));
  1570. rtl_set_bbreg(hw, ROFDM1_LSTF, 0xC00,
  1571. mac->cur_40_prime_sc);
  1572. rtl_set_bbreg(hw, 0x818, (BIT(26) | BIT(27)),
  1573. (mac->cur_40_prime_sc ==
  1574. HAL_PRIME_CHNL_OFFSET_LOWER) ? 2 : 1);
  1575. break;
  1576. default:
  1577. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1578. "unknown bandwidth: %#X\n", rtlphy->current_chan_bw);
  1579. break;
  1580. }
  1581. rtl92ee_phy_rf6052_set_bandwidth(hw, rtlphy->current_chan_bw);
  1582. rtlphy->set_bwmode_inprogress = false;
  1583. RT_TRACE(rtlpriv, COMP_SCAN, DBG_LOUD, "\n");
  1584. }
  1585. void rtl92ee_phy_set_bw_mode(struct ieee80211_hw *hw,
  1586. enum nl80211_channel_type ch_type)
  1587. {
  1588. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1589. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1590. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1591. u8 tmp_bw = rtlphy->current_chan_bw;
  1592. if (rtlphy->set_bwmode_inprogress)
  1593. return;
  1594. rtlphy->set_bwmode_inprogress = true;
  1595. if ((!is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw))) {
  1596. rtl92ee_phy_set_bw_mode_callback(hw);
  1597. } else {
  1598. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1599. "false driver sleep or unload\n");
  1600. rtlphy->set_bwmode_inprogress = false;
  1601. rtlphy->current_chan_bw = tmp_bw;
  1602. }
  1603. }
  1604. void rtl92ee_phy_sw_chnl_callback(struct ieee80211_hw *hw)
  1605. {
  1606. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1607. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1608. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1609. u32 delay;
  1610. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE,
  1611. "switch to channel%d\n", rtlphy->current_channel);
  1612. if (is_hal_stop(rtlhal))
  1613. return;
  1614. do {
  1615. if (!rtlphy->sw_chnl_inprogress)
  1616. break;
  1617. if (!_rtl92ee_phy_sw_chnl_step_by_step
  1618. (hw, rtlphy->current_channel, &rtlphy->sw_chnl_stage,
  1619. &rtlphy->sw_chnl_step, &delay)) {
  1620. if (delay > 0)
  1621. mdelay(delay);
  1622. else
  1623. continue;
  1624. } else {
  1625. rtlphy->sw_chnl_inprogress = false;
  1626. }
  1627. break;
  1628. } while (true);
  1629. RT_TRACE(rtlpriv, COMP_SCAN, DBG_TRACE, "\n");
  1630. }
  1631. u8 rtl92ee_phy_sw_chnl(struct ieee80211_hw *hw)
  1632. {
  1633. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1634. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1635. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1636. if (rtlphy->sw_chnl_inprogress)
  1637. return 0;
  1638. if (rtlphy->set_bwmode_inprogress)
  1639. return 0;
  1640. RT_ASSERT((rtlphy->current_channel <= 14),
  1641. "WIRELESS_MODE_G but channel>14");
  1642. rtlphy->sw_chnl_inprogress = true;
  1643. rtlphy->sw_chnl_stage = 0;
  1644. rtlphy->sw_chnl_step = 0;
  1645. if (!(is_hal_stop(rtlhal)) && !(RT_CANNOT_IO(hw))) {
  1646. rtl92ee_phy_sw_chnl_callback(hw);
  1647. RT_TRACE(rtlpriv, COMP_CHAN, DBG_LOUD,
  1648. "sw_chnl_inprogress false schedule workitem current channel %d\n",
  1649. rtlphy->current_channel);
  1650. rtlphy->sw_chnl_inprogress = false;
  1651. } else {
  1652. RT_TRACE(rtlpriv, COMP_CHAN, DBG_LOUD,
  1653. "sw_chnl_inprogress false driver sleep or unload\n");
  1654. rtlphy->sw_chnl_inprogress = false;
  1655. }
  1656. return 1;
  1657. }
  1658. static bool _rtl92ee_phy_sw_chnl_step_by_step(struct ieee80211_hw *hw,
  1659. u8 channel, u8 *stage, u8 *step,
  1660. u32 *delay)
  1661. {
  1662. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1663. struct rtl_phy *rtlphy = &rtlpriv->phy;
  1664. struct swchnlcmd precommoncmd[MAX_PRECMD_CNT];
  1665. u32 precommoncmdcnt;
  1666. struct swchnlcmd postcommoncmd[MAX_POSTCMD_CNT];
  1667. u32 postcommoncmdcnt;
  1668. struct swchnlcmd rfdependcmd[MAX_RFDEPENDCMD_CNT];
  1669. u32 rfdependcmdcnt;
  1670. struct swchnlcmd *currentcmd = NULL;
  1671. u8 rfpath;
  1672. u8 num_total_rfpath = rtlphy->num_total_rfpath;
  1673. precommoncmdcnt = 0;
  1674. _rtl92ee_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
  1675. MAX_PRECMD_CNT,
  1676. CMDID_SET_TXPOWEROWER_LEVEL, 0, 0, 0);
  1677. _rtl92ee_phy_set_sw_chnl_cmdarray(precommoncmd, precommoncmdcnt++,
  1678. MAX_PRECMD_CNT, CMDID_END, 0, 0, 0);
  1679. postcommoncmdcnt = 0;
  1680. _rtl92ee_phy_set_sw_chnl_cmdarray(postcommoncmd, postcommoncmdcnt++,
  1681. MAX_POSTCMD_CNT, CMDID_END, 0, 0, 0);
  1682. rfdependcmdcnt = 0;
  1683. RT_ASSERT((channel >= 1 && channel <= 14),
  1684. "illegal channel for Zebra: %d\n", channel);
  1685. _rtl92ee_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
  1686. MAX_RFDEPENDCMD_CNT,
  1687. CMDID_RF_WRITEREG,
  1688. RF_CHNLBW, channel, 10);
  1689. _rtl92ee_phy_set_sw_chnl_cmdarray(rfdependcmd, rfdependcmdcnt++,
  1690. MAX_RFDEPENDCMD_CNT, CMDID_END,
  1691. 0, 0, 0);
  1692. do {
  1693. switch (*stage) {
  1694. case 0:
  1695. currentcmd = &precommoncmd[*step];
  1696. break;
  1697. case 1:
  1698. currentcmd = &rfdependcmd[*step];
  1699. break;
  1700. case 2:
  1701. currentcmd = &postcommoncmd[*step];
  1702. break;
  1703. default:
  1704. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1705. "Invalid 'stage' = %d, Check it!\n" , *stage);
  1706. return true;
  1707. }
  1708. if (currentcmd->cmdid == CMDID_END) {
  1709. if ((*stage) == 2)
  1710. return true;
  1711. (*stage)++;
  1712. (*step) = 0;
  1713. continue;
  1714. }
  1715. switch (currentcmd->cmdid) {
  1716. case CMDID_SET_TXPOWEROWER_LEVEL:
  1717. rtl92ee_phy_set_txpower_level(hw, channel);
  1718. break;
  1719. case CMDID_WRITEPORT_ULONG:
  1720. rtl_write_dword(rtlpriv, currentcmd->para1,
  1721. currentcmd->para2);
  1722. break;
  1723. case CMDID_WRITEPORT_USHORT:
  1724. rtl_write_word(rtlpriv, currentcmd->para1,
  1725. (u16)currentcmd->para2);
  1726. break;
  1727. case CMDID_WRITEPORT_UCHAR:
  1728. rtl_write_byte(rtlpriv, currentcmd->para1,
  1729. (u8)currentcmd->para2);
  1730. break;
  1731. case CMDID_RF_WRITEREG:
  1732. for (rfpath = 0; rfpath < num_total_rfpath; rfpath++) {
  1733. rtlphy->rfreg_chnlval[rfpath] =
  1734. ((rtlphy->rfreg_chnlval[rfpath] &
  1735. 0xfffff00) | currentcmd->para2);
  1736. rtl_set_rfreg(hw, (enum radio_path)rfpath,
  1737. currentcmd->para1,
  1738. 0x3ff,
  1739. rtlphy->rfreg_chnlval[rfpath]);
  1740. }
  1741. break;
  1742. default:
  1743. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1744. "switch case %#x not processed\n",
  1745. currentcmd->cmdid);
  1746. break;
  1747. }
  1748. break;
  1749. } while (true);
  1750. (*delay) = currentcmd->msdelay;
  1751. (*step)++;
  1752. return false;
  1753. }
  1754. static bool _rtl92ee_phy_set_sw_chnl_cmdarray(struct swchnlcmd *cmdtable,
  1755. u32 cmdtableidx, u32 cmdtablesz,
  1756. enum swchnlcmd_id cmdid,
  1757. u32 para1, u32 para2, u32 msdelay)
  1758. {
  1759. struct swchnlcmd *pcmd;
  1760. if (cmdtable == NULL) {
  1761. RT_ASSERT(false, "cmdtable cannot be NULL.\n");
  1762. return false;
  1763. }
  1764. if (cmdtableidx >= cmdtablesz)
  1765. return false;
  1766. pcmd = cmdtable + cmdtableidx;
  1767. pcmd->cmdid = cmdid;
  1768. pcmd->para1 = para1;
  1769. pcmd->para2 = para2;
  1770. pcmd->msdelay = msdelay;
  1771. return true;
  1772. }
  1773. static u8 _rtl92ee_phy_path_a_iqk(struct ieee80211_hw *hw, bool config_pathb)
  1774. {
  1775. u32 reg_eac, reg_e94, reg_e9c;
  1776. u8 result = 0x00;
  1777. /* path-A IQK setting */
  1778. /* PA/PAD controlled by 0x0 */
  1779. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1780. rtl_set_rfreg(hw, RF90_PATH_A, 0xdf, RFREG_OFFSET_MASK, 0x180);
  1781. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1782. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x18008c1c);
  1783. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1784. rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1785. rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1786. rtl_set_bbreg(hw, RTX_IQK_PI_A, MASKDWORD, 0x82140303);
  1787. rtl_set_bbreg(hw, RRX_IQK_PI_A, MASKDWORD, 0x68160000);
  1788. /*LO calibration setting*/
  1789. rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x00462911);
  1790. /*One shot, path A LOK & IQK*/
  1791. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf9000000);
  1792. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
  1793. mdelay(IQK_DELAY_TIME);
  1794. reg_eac = rtl_get_bbreg(hw, 0xeac, MASKDWORD);
  1795. reg_e94 = rtl_get_bbreg(hw, 0xe94, MASKDWORD);
  1796. reg_e9c = rtl_get_bbreg(hw, 0xe9c, MASKDWORD);
  1797. if (!(reg_eac & BIT(28)) &&
  1798. (((reg_e94 & 0x03FF0000) >> 16) != 0x142) &&
  1799. (((reg_e9c & 0x03FF0000) >> 16) != 0x42))
  1800. result |= 0x01;
  1801. else
  1802. return result;
  1803. return result;
  1804. }
  1805. static u8 _rtl92ee_phy_path_b_iqk(struct ieee80211_hw *hw)
  1806. {
  1807. u32 reg_eac, reg_eb4, reg_ebc;
  1808. u8 result = 0x00;
  1809. /* PA/PAD controlled by 0x0 */
  1810. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1811. rtl_set_rfreg(hw, RF90_PATH_B, 0xdf, RFREG_OFFSET_MASK, 0x180);
  1812. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1813. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x00000000);
  1814. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x80800000);
  1815. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1816. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1817. rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x18008c1c);
  1818. rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1819. rtl_set_bbreg(hw, RTX_IQK_PI_B, MASKDWORD, 0x821403e2);
  1820. rtl_set_bbreg(hw, RRX_IQK_PI_B, MASKDWORD, 0x68160000);
  1821. /* LO calibration setting */
  1822. rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x00462911);
  1823. /*One shot, path B LOK & IQK*/
  1824. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xfa000000);
  1825. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
  1826. mdelay(IQK_DELAY_TIME);
  1827. reg_eac = rtl_get_bbreg(hw, 0xeac, MASKDWORD);
  1828. reg_eb4 = rtl_get_bbreg(hw, 0xeb4, MASKDWORD);
  1829. reg_ebc = rtl_get_bbreg(hw, 0xebc, MASKDWORD);
  1830. if (!(reg_eac & BIT(31)) &&
  1831. (((reg_eb4 & 0x03FF0000) >> 16) != 0x142) &&
  1832. (((reg_ebc & 0x03FF0000) >> 16) != 0x42))
  1833. result |= 0x01;
  1834. else
  1835. return result;
  1836. return result;
  1837. }
  1838. static u8 _rtl92ee_phy_path_a_rx_iqk(struct ieee80211_hw *hw, bool config_pathb)
  1839. {
  1840. u32 reg_eac, reg_e94, reg_e9c, reg_ea4 , u32temp;
  1841. u8 result = 0x00;
  1842. /*Get TXIMR Setting*/
  1843. /*Modify RX IQK mode table*/
  1844. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1845. rtl_set_rfreg(hw, RF90_PATH_A, RF_WE_LUT, RFREG_OFFSET_MASK, 0x800a0);
  1846. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK_OS, RFREG_OFFSET_MASK, 0x30000);
  1847. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G1, RFREG_OFFSET_MASK, 0x0000f);
  1848. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G2, RFREG_OFFSET_MASK, 0xf117b);
  1849. /*PA/PAD control by 0x56, and set = 0x0*/
  1850. rtl_set_rfreg(hw, RF90_PATH_A, 0xdf, RFREG_OFFSET_MASK, 0x980);
  1851. rtl_set_rfreg(hw, RF90_PATH_A, 0x56, RFREG_OFFSET_MASK, 0x51000);
  1852. /*enter IQK mode*/
  1853. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1854. /*IQK Setting*/
  1855. rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, 0x01007c00);
  1856. rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
  1857. /*path a IQK setting*/
  1858. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x18008c1c);
  1859. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1860. rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1861. rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1862. rtl_set_bbreg(hw, RTX_IQK_PI_A, MASKDWORD, 0x82160c1f);
  1863. rtl_set_bbreg(hw, RRX_IQK_PI_A, MASKDWORD, 0x68160c1f);
  1864. /*LO calibration Setting*/
  1865. rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x0046a911);
  1866. /*one shot,path A LOK & iqk*/
  1867. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xfa000000);
  1868. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
  1869. mdelay(IQK_DELAY_TIME);
  1870. /* Check failed */
  1871. reg_eac = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_A_2, MASKDWORD);
  1872. reg_e94 = rtl_get_bbreg(hw, RTX_POWER_BEFORE_IQK_A, MASKDWORD);
  1873. reg_e9c = rtl_get_bbreg(hw, RTX_POWER_AFTER_IQK_A, MASKDWORD);
  1874. if (!(reg_eac & BIT(28)) &&
  1875. (((reg_e94 & 0x03FF0000) >> 16) != 0x142) &&
  1876. (((reg_e9c & 0x03FF0000) >> 16) != 0x42)) {
  1877. result |= 0x01;
  1878. } else {
  1879. /* PA/PAD controlled by 0x0 */
  1880. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1881. rtl_set_rfreg(hw, RF90_PATH_A, 0xdf, RFREG_OFFSET_MASK, 0x180);
  1882. return result;
  1883. }
  1884. u32temp = 0x80007C00 | (reg_e94 & 0x3FF0000) |
  1885. ((reg_e9c & 0x3FF0000) >> 16);
  1886. rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, u32temp);
  1887. /*RX IQK*/
  1888. /*Modify RX IQK mode table*/
  1889. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1890. rtl_set_rfreg(hw, RF90_PATH_A, RF_WE_LUT, RFREG_OFFSET_MASK, 0x800a0);
  1891. rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK_OS, RFREG_OFFSET_MASK, 0x30000);
  1892. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G1, RFREG_OFFSET_MASK, 0x0000f);
  1893. rtl_set_rfreg(hw, RF90_PATH_A, RF_TXPA_G2, RFREG_OFFSET_MASK, 0xf7ffa);
  1894. /*PA/PAD control by 0x56, and set = 0x0*/
  1895. rtl_set_rfreg(hw, RF90_PATH_A, 0xdf, RFREG_OFFSET_MASK, 0x980);
  1896. rtl_set_rfreg(hw, RF90_PATH_A, 0x56, RFREG_OFFSET_MASK, 0x51000);
  1897. /*enter IQK mode*/
  1898. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1899. /*IQK Setting*/
  1900. rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
  1901. /*path a IQK setting*/
  1902. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1903. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x18008c1c);
  1904. rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1905. rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1906. rtl_set_bbreg(hw, RTX_IQK_PI_A, MASKDWORD, 0x82160c1f);
  1907. rtl_set_bbreg(hw, RRX_IQK_PI_A, MASKDWORD, 0x28160c1f);
  1908. /*LO calibration Setting*/
  1909. rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x0046a891);
  1910. /*one shot,path A LOK & iqk*/
  1911. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xfa000000);
  1912. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
  1913. mdelay(IQK_DELAY_TIME);
  1914. /*Check failed*/
  1915. reg_eac = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_A_2, MASKDWORD);
  1916. reg_ea4 = rtl_get_bbreg(hw, RRX_POWER_BEFORE_IQK_A_2, MASKDWORD);
  1917. /*PA/PAD controlled by 0x0*/
  1918. /*leave IQK mode*/
  1919. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1920. rtl_set_rfreg(hw, RF90_PATH_A, 0xdf, RFREG_OFFSET_MASK, 0x180);
  1921. /*if Tx is OK, check whether Rx is OK*/
  1922. if (!(reg_eac & BIT(27)) &&
  1923. (((reg_ea4 & 0x03FF0000) >> 16) != 0x132) &&
  1924. (((reg_eac & 0x03FF0000) >> 16) != 0x36))
  1925. result |= 0x02;
  1926. return result;
  1927. }
  1928. static u8 _rtl92ee_phy_path_b_rx_iqk(struct ieee80211_hw *hw, bool config_pathb)
  1929. {
  1930. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1931. u32 reg_eac, reg_eb4, reg_ebc, reg_ecc, reg_ec4, u32temp;
  1932. u8 result = 0x00;
  1933. /*Get TXIMR Setting*/
  1934. /*Modify RX IQK mode table*/
  1935. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1936. rtl_set_rfreg(hw, RF90_PATH_B, RF_WE_LUT, RFREG_OFFSET_MASK, 0x800a0);
  1937. rtl_set_rfreg(hw, RF90_PATH_B, RF_RCK_OS, RFREG_OFFSET_MASK, 0x30000);
  1938. rtl_set_rfreg(hw, RF90_PATH_B, RF_TXPA_G1, RFREG_OFFSET_MASK, 0x0000f);
  1939. rtl_set_rfreg(hw, RF90_PATH_B, RF_TXPA_G2, RFREG_OFFSET_MASK, 0xf117b);
  1940. /*PA/PAD all off*/
  1941. rtl_set_rfreg(hw, RF90_PATH_B, 0xdf, RFREG_OFFSET_MASK, 0x980);
  1942. rtl_set_rfreg(hw, RF90_PATH_B, 0x56, RFREG_OFFSET_MASK, 0x51000);
  1943. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1944. /*IQK Setting*/
  1945. rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, 0x01007c00);
  1946. rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
  1947. /*path a IQK setting*/
  1948. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1949. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1950. rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x18008c1c);
  1951. rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1952. rtl_set_bbreg(hw, RTX_IQK_PI_B, MASKDWORD, 0x82160c1f);
  1953. rtl_set_bbreg(hw, RRX_IQK_PI_B, MASKDWORD, 0x68160c1f);
  1954. /*LO calibration Setting*/
  1955. rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x0046a911);
  1956. /*one shot,path A LOK & iqk*/
  1957. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xfa000000);
  1958. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
  1959. mdelay(IQK_DELAY_TIME);
  1960. /* Check failed */
  1961. reg_eac = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_A_2, MASKDWORD);
  1962. reg_eb4 = rtl_get_bbreg(hw, RTX_POWER_BEFORE_IQK_B, MASKDWORD);
  1963. reg_ebc = rtl_get_bbreg(hw, RTX_POWER_AFTER_IQK_B, MASKDWORD);
  1964. if (!(reg_eac & BIT(31)) &&
  1965. (((reg_eb4 & 0x03FF0000) >> 16) != 0x142) &&
  1966. (((reg_ebc & 0x03FF0000) >> 16) != 0x42)) {
  1967. result |= 0x01;
  1968. } else {
  1969. /* PA/PAD controlled by 0x0 */
  1970. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1971. rtl_set_rfreg(hw, RF90_PATH_B, 0xdf, RFREG_OFFSET_MASK, 0x180);
  1972. return result;
  1973. }
  1974. u32temp = 0x80007C00 | (reg_eb4 & 0x3FF0000) |
  1975. ((reg_ebc & 0x3FF0000) >> 16);
  1976. rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, u32temp);
  1977. /*RX IQK*/
  1978. /*Modify RX IQK mode table*/
  1979. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  1980. rtl_set_rfreg(hw, RF90_PATH_B, RF_WE_LUT, RFREG_OFFSET_MASK, 0x800a0);
  1981. rtl_set_rfreg(hw, RF90_PATH_B, RF_RCK_OS, RFREG_OFFSET_MASK, 0x30000);
  1982. rtl_set_rfreg(hw, RF90_PATH_B, RF_TXPA_G1, RFREG_OFFSET_MASK, 0x0000f);
  1983. rtl_set_rfreg(hw, RF90_PATH_B, RF_TXPA_G2, RFREG_OFFSET_MASK, 0xf7ffa);
  1984. /*PA/PAD all off*/
  1985. rtl_set_rfreg(hw, RF90_PATH_B, 0xdf, RFREG_OFFSET_MASK, 0x980);
  1986. rtl_set_rfreg(hw, RF90_PATH_B, 0x56, RFREG_OFFSET_MASK, 0x51000);
  1987. /*enter IQK mode*/
  1988. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  1989. /*IQK Setting*/
  1990. rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
  1991. /*path b IQK setting*/
  1992. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1993. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x38008c1c);
  1994. rtl_set_bbreg(hw, RTX_IQK_TONE_B, MASKDWORD, 0x38008c1c);
  1995. rtl_set_bbreg(hw, RRX_IQK_TONE_B, MASKDWORD, 0x18008c1c);
  1996. rtl_set_bbreg(hw, RTX_IQK_PI_B, MASKDWORD, 0x82160c1f);
  1997. rtl_set_bbreg(hw, RRX_IQK_PI_B, MASKDWORD, 0x28160c1f);
  1998. /*LO calibration Setting*/
  1999. rtl_set_bbreg(hw, RIQK_AGC_RSP, MASKDWORD, 0x0046a891);
  2000. /*one shot,path A LOK & iqk*/
  2001. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xfa000000);
  2002. rtl_set_bbreg(hw, RIQK_AGC_PTS, MASKDWORD, 0xf8000000);
  2003. mdelay(IQK_DELAY_TIME);
  2004. /*Check failed*/
  2005. reg_eac = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_A_2, MASKDWORD);
  2006. reg_ec4 = rtl_get_bbreg(hw, RRX_POWER_BEFORE_IQK_B_2, MASKDWORD);
  2007. reg_ecc = rtl_get_bbreg(hw, RRX_POWER_AFTER_IQK_B_2, MASKDWORD);
  2008. /*PA/PAD controlled by 0x0*/
  2009. /*leave IQK mode*/
  2010. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x00000000);
  2011. rtl_set_rfreg(hw, RF90_PATH_B, 0xdf, RFREG_OFFSET_MASK, 0x180);
  2012. /*if Tx is OK, check whether Rx is OK*/
  2013. if (!(reg_eac & BIT(30)) &&
  2014. (((reg_ec4 & 0x03FF0000) >> 16) != 0x132) &&
  2015. (((reg_ecc & 0x03FF0000) >> 16) != 0x36))
  2016. result |= 0x02;
  2017. else
  2018. RT_TRACE(rtlpriv, COMP_RF, DBG_LOUD, "Path B Rx IQK fail!!\n");
  2019. return result;
  2020. }
  2021. static void _rtl92ee_phy_path_a_fill_iqk_matrix(struct ieee80211_hw *hw,
  2022. bool b_iqk_ok, long result[][8],
  2023. u8 final_candidate,
  2024. bool btxonly)
  2025. {
  2026. u32 oldval_0, x, tx0_a, reg;
  2027. long y, tx0_c;
  2028. if (final_candidate == 0xFF) {
  2029. return;
  2030. } else if (b_iqk_ok) {
  2031. oldval_0 = (rtl_get_bbreg(hw, ROFDM0_XATXIQIMBALANCE,
  2032. MASKDWORD) >> 22) & 0x3FF;
  2033. x = result[final_candidate][0];
  2034. if ((x & 0x00000200) != 0)
  2035. x = x | 0xFFFFFC00;
  2036. tx0_a = (x * oldval_0) >> 8;
  2037. rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, 0x3FF, tx0_a);
  2038. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(31),
  2039. ((x * oldval_0 >> 7) & 0x1));
  2040. y = result[final_candidate][1];
  2041. if ((y & 0x00000200) != 0)
  2042. y = y | 0xFFFFFC00;
  2043. tx0_c = (y * oldval_0) >> 8;
  2044. rtl_set_bbreg(hw, ROFDM0_XCTXAFE, 0xF0000000,
  2045. ((tx0_c & 0x3C0) >> 6));
  2046. rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, 0x003F0000,
  2047. (tx0_c & 0x3F));
  2048. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(29),
  2049. ((y * oldval_0 >> 7) & 0x1));
  2050. if (btxonly)
  2051. return;
  2052. reg = result[final_candidate][2];
  2053. rtl_set_bbreg(hw, ROFDM0_XARXIQIMBALANCE, 0x3FF, reg);
  2054. reg = result[final_candidate][3] & 0x3F;
  2055. rtl_set_bbreg(hw, ROFDM0_XARXIQIMBALANCE, 0xFC00, reg);
  2056. reg = (result[final_candidate][3] >> 6) & 0xF;
  2057. rtl_set_bbreg(hw, ROFDM0_RXIQEXTANTA, 0xF0000000, reg);
  2058. }
  2059. }
  2060. static void _rtl92ee_phy_path_b_fill_iqk_matrix(struct ieee80211_hw *hw,
  2061. bool b_iqk_ok, long result[][8],
  2062. u8 final_candidate,
  2063. bool btxonly)
  2064. {
  2065. u32 oldval_1, x, tx1_a, reg;
  2066. long y, tx1_c;
  2067. if (final_candidate == 0xFF) {
  2068. return;
  2069. } else if (b_iqk_ok) {
  2070. oldval_1 = (rtl_get_bbreg(hw, ROFDM0_XATXIQIMBALANCE,
  2071. MASKDWORD) >> 22) & 0x3FF;
  2072. x = result[final_candidate][4];
  2073. if ((x & 0x00000200) != 0)
  2074. x = x | 0xFFFFFC00;
  2075. tx1_a = (x * oldval_1) >> 8;
  2076. rtl_set_bbreg(hw, ROFDM0_XATXIQIMBALANCE, 0x3FF, tx1_a);
  2077. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(27),
  2078. ((x * oldval_1 >> 7) & 0x1));
  2079. y = result[final_candidate][5];
  2080. if ((y & 0x00000200) != 0)
  2081. y = y | 0xFFFFFC00;
  2082. tx1_c = (y * oldval_1) >> 8;
  2083. rtl_set_bbreg(hw, ROFDM0_XDTXAFE, 0xF0000000,
  2084. ((tx1_c & 0x3C0) >> 6));
  2085. rtl_set_bbreg(hw, ROFDM0_XBTXIQIMBALANCE, 0x003F0000,
  2086. (tx1_c & 0x3F));
  2087. rtl_set_bbreg(hw, ROFDM0_ECCATHRESHOLD, BIT(25),
  2088. ((y * oldval_1 >> 7) & 0x1));
  2089. if (btxonly)
  2090. return;
  2091. reg = result[final_candidate][6];
  2092. rtl_set_bbreg(hw, ROFDM0_XBRXIQIMBALANCE, 0x3FF, reg);
  2093. reg = result[final_candidate][7] & 0x3F;
  2094. rtl_set_bbreg(hw, ROFDM0_XBRXIQIMBALANCE, 0xFC00, reg);
  2095. reg = (result[final_candidate][7] >> 6) & 0xF;
  2096. rtl_set_bbreg(hw, ROFDM0_AGCRSSITABLE, 0xF0000000, reg);
  2097. }
  2098. }
  2099. static void _rtl92ee_phy_save_adda_registers(struct ieee80211_hw *hw,
  2100. u32 *addareg, u32 *addabackup,
  2101. u32 registernum)
  2102. {
  2103. u32 i;
  2104. for (i = 0; i < registernum; i++)
  2105. addabackup[i] = rtl_get_bbreg(hw, addareg[i], MASKDWORD);
  2106. }
  2107. static void _rtl92ee_phy_save_mac_registers(struct ieee80211_hw *hw,
  2108. u32 *macreg, u32 *macbackup)
  2109. {
  2110. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2111. u32 i;
  2112. for (i = 0; i < (IQK_MAC_REG_NUM - 1); i++)
  2113. macbackup[i] = rtl_read_byte(rtlpriv, macreg[i]);
  2114. macbackup[i] = rtl_read_dword(rtlpriv, macreg[i]);
  2115. }
  2116. static void _rtl92ee_phy_reload_adda_registers(struct ieee80211_hw *hw,
  2117. u32 *addareg, u32 *addabackup,
  2118. u32 regiesternum)
  2119. {
  2120. u32 i;
  2121. for (i = 0; i < regiesternum; i++)
  2122. rtl_set_bbreg(hw, addareg[i], MASKDWORD, addabackup[i]);
  2123. }
  2124. static void _rtl92ee_phy_reload_mac_registers(struct ieee80211_hw *hw,
  2125. u32 *macreg, u32 *macbackup)
  2126. {
  2127. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2128. u32 i;
  2129. for (i = 0; i < (IQK_MAC_REG_NUM - 1); i++)
  2130. rtl_write_byte(rtlpriv, macreg[i], (u8)macbackup[i]);
  2131. rtl_write_dword(rtlpriv, macreg[i], macbackup[i]);
  2132. }
  2133. static void _rtl92ee_phy_path_adda_on(struct ieee80211_hw *hw, u32 *addareg,
  2134. bool is_patha_on, bool is2t)
  2135. {
  2136. u32 i;
  2137. for (i = 0; i < IQK_ADDA_REG_NUM; i++)
  2138. rtl_set_bbreg(hw, addareg[i], MASKDWORD, 0x0fc01616);
  2139. }
  2140. static void _rtl92ee_phy_mac_setting_calibration(struct ieee80211_hw *hw,
  2141. u32 *macreg, u32 *macbackup)
  2142. {
  2143. rtl_set_bbreg(hw, 0x520, 0x00ff0000, 0xff);
  2144. }
  2145. static void _rtl92ee_phy_path_a_standby(struct ieee80211_hw *hw)
  2146. {
  2147. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x0);
  2148. rtl_set_rfreg(hw, RF90_PATH_A, 0, RFREG_OFFSET_MASK, 0x10000);
  2149. rtl_set_bbreg(hw, 0xe28, MASKDWORD, 0x80800000);
  2150. }
  2151. static bool _rtl92ee_phy_simularity_compare(struct ieee80211_hw *hw,
  2152. long result[][8], u8 c1, u8 c2)
  2153. {
  2154. u32 i, j, diff, simularity_bitmap, bound;
  2155. u8 final_candidate[2] = { 0xFF, 0xFF };
  2156. bool bresult = true/*, is2t = true*/;
  2157. s32 tmp1, tmp2;
  2158. bound = 8;
  2159. simularity_bitmap = 0;
  2160. for (i = 0; i < bound; i++) {
  2161. if ((i == 1) || (i == 3) || (i == 5) || (i == 7)) {
  2162. if ((result[c1][i] & 0x00000200) != 0)
  2163. tmp1 = result[c1][i] | 0xFFFFFC00;
  2164. else
  2165. tmp1 = result[c1][i];
  2166. if ((result[c2][i] & 0x00000200) != 0)
  2167. tmp2 = result[c2][i] | 0xFFFFFC00;
  2168. else
  2169. tmp2 = result[c2][i];
  2170. } else {
  2171. tmp1 = result[c1][i];
  2172. tmp2 = result[c2][i];
  2173. }
  2174. diff = (tmp1 > tmp2) ? (tmp1 - tmp2) : (tmp2 - tmp1);
  2175. if (diff > MAX_TOLERANCE) {
  2176. if ((i == 2 || i == 6) && !simularity_bitmap) {
  2177. if (result[c1][i] + result[c1][i + 1] == 0)
  2178. final_candidate[(i / 4)] = c2;
  2179. else if (result[c2][i] + result[c2][i + 1] == 0)
  2180. final_candidate[(i / 4)] = c1;
  2181. else
  2182. simularity_bitmap |= (1 << i);
  2183. } else {
  2184. simularity_bitmap |= (1 << i);
  2185. }
  2186. }
  2187. }
  2188. if (simularity_bitmap == 0) {
  2189. for (i = 0; i < (bound / 4); i++) {
  2190. if (final_candidate[i] != 0xFF) {
  2191. for (j = i * 4; j < (i + 1) * 4 - 2; j++)
  2192. result[3][j] =
  2193. result[final_candidate[i]][j];
  2194. bresult = false;
  2195. }
  2196. }
  2197. return bresult;
  2198. }
  2199. if (!(simularity_bitmap & 0x03)) {/*path A TX OK*/
  2200. for (i = 0; i < 2; i++)
  2201. result[3][i] = result[c1][i];
  2202. }
  2203. if (!(simularity_bitmap & 0x0c)) {/*path A RX OK*/
  2204. for (i = 2; i < 4; i++)
  2205. result[3][i] = result[c1][i];
  2206. }
  2207. if (!(simularity_bitmap & 0x30)) {/*path B TX OK*/
  2208. for (i = 4; i < 6; i++)
  2209. result[3][i] = result[c1][i];
  2210. }
  2211. if (!(simularity_bitmap & 0xc0)) {/*path B RX OK*/
  2212. for (i = 6; i < 8; i++)
  2213. result[3][i] = result[c1][i];
  2214. }
  2215. return false;
  2216. }
  2217. static void _rtl92ee_phy_iq_calibrate(struct ieee80211_hw *hw,
  2218. long result[][8], u8 t, bool is2t)
  2219. {
  2220. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2221. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2222. u32 i;
  2223. u8 patha_ok, pathb_ok;
  2224. u8 tmp_0xc50 = (u8)rtl_get_bbreg(hw, 0xc50, MASKBYTE0);
  2225. u8 tmp_0xc58 = (u8)rtl_get_bbreg(hw, 0xc58, MASKBYTE0);
  2226. u32 adda_reg[IQK_ADDA_REG_NUM] = {
  2227. 0x85c, 0xe6c, 0xe70, 0xe74,
  2228. 0xe78, 0xe7c, 0xe80, 0xe84,
  2229. 0xe88, 0xe8c, 0xed0, 0xed4,
  2230. 0xed8, 0xedc, 0xee0, 0xeec
  2231. };
  2232. u32 iqk_mac_reg[IQK_MAC_REG_NUM] = {
  2233. 0x522, 0x550, 0x551, 0x040
  2234. };
  2235. u32 iqk_bb_reg[IQK_BB_REG_NUM] = {
  2236. ROFDM0_TRXPATHENABLE, ROFDM0_TRMUXPAR,
  2237. RFPGA0_XCD_RFINTERFACESW, 0xb68, 0xb6c,
  2238. 0x870, 0x860,
  2239. 0x864, 0x800
  2240. };
  2241. const u32 retrycount = 2;
  2242. if (t == 0) {
  2243. _rtl92ee_phy_save_adda_registers(hw, adda_reg,
  2244. rtlphy->adda_backup,
  2245. IQK_ADDA_REG_NUM);
  2246. _rtl92ee_phy_save_mac_registers(hw, iqk_mac_reg,
  2247. rtlphy->iqk_mac_backup);
  2248. _rtl92ee_phy_save_adda_registers(hw, iqk_bb_reg,
  2249. rtlphy->iqk_bb_backup,
  2250. IQK_BB_REG_NUM);
  2251. }
  2252. _rtl92ee_phy_path_adda_on(hw, adda_reg, true, is2t);
  2253. /*BB setting*/
  2254. rtl_set_bbreg(hw, RFPGA0_RFMOD, BIT(24), 0x00);
  2255. rtl_set_bbreg(hw, ROFDM0_TRXPATHENABLE, MASKDWORD, 0x03a05600);
  2256. rtl_set_bbreg(hw, ROFDM0_TRMUXPAR, MASKDWORD, 0x000800e4);
  2257. rtl_set_bbreg(hw, RFPGA0_XCD_RFINTERFACESW, MASKDWORD, 0x22208200);
  2258. rtl_set_bbreg(hw, RFPGA0_XAB_RFINTERFACESW, BIT(10), 0x01);
  2259. rtl_set_bbreg(hw, RFPGA0_XAB_RFINTERFACESW, BIT(26), 0x01);
  2260. rtl_set_bbreg(hw, RFPGA0_XA_RFINTERFACEOE, BIT(10), 0x01);
  2261. rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE, BIT(10), 0x01);
  2262. _rtl92ee_phy_mac_setting_calibration(hw, iqk_mac_reg,
  2263. rtlphy->iqk_mac_backup);
  2264. /* Page B init*/
  2265. /* IQ calibration setting*/
  2266. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  2267. rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, 0x01007c00);
  2268. rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
  2269. for (i = 0 ; i < retrycount ; i++) {
  2270. patha_ok = _rtl92ee_phy_path_a_iqk(hw, is2t);
  2271. if (patha_ok == 0x01) {
  2272. RT_TRACE(rtlpriv, COMP_RF, DBG_LOUD,
  2273. "Path A Tx IQK Success!!\n");
  2274. result[t][0] = (rtl_get_bbreg(hw,
  2275. RTX_POWER_BEFORE_IQK_A,
  2276. MASKDWORD) & 0x3FF0000)
  2277. >> 16;
  2278. result[t][1] = (rtl_get_bbreg(hw, RTX_POWER_AFTER_IQK_A,
  2279. MASKDWORD) & 0x3FF0000)
  2280. >> 16;
  2281. break;
  2282. }
  2283. RT_TRACE(rtlpriv, COMP_RF, DBG_LOUD,
  2284. "Path A Tx IQK Fail!!, ret = 0x%x\n",
  2285. patha_ok);
  2286. }
  2287. for (i = 0 ; i < retrycount ; i++) {
  2288. patha_ok = _rtl92ee_phy_path_a_rx_iqk(hw, is2t);
  2289. if (patha_ok == 0x03) {
  2290. RT_TRACE(rtlpriv, COMP_RF, DBG_LOUD,
  2291. "Path A Rx IQK Success!!\n");
  2292. result[t][2] = (rtl_get_bbreg(hw,
  2293. RRX_POWER_BEFORE_IQK_A_2,
  2294. MASKDWORD) & 0x3FF0000)
  2295. >> 16;
  2296. result[t][3] = (rtl_get_bbreg(hw,
  2297. RRX_POWER_AFTER_IQK_A_2,
  2298. MASKDWORD) & 0x3FF0000)
  2299. >> 16;
  2300. break;
  2301. }
  2302. RT_TRACE(rtlpriv, COMP_RF, DBG_LOUD,
  2303. "Path A Rx IQK Fail!!, ret = 0x%x\n",
  2304. patha_ok);
  2305. }
  2306. if (0x00 == patha_ok)
  2307. RT_TRACE(rtlpriv, COMP_RF, DBG_LOUD,
  2308. "Path A IQK failed!!, ret = 0\n");
  2309. if (is2t) {
  2310. _rtl92ee_phy_path_a_standby(hw);
  2311. /* Turn Path B ADDA on */
  2312. _rtl92ee_phy_path_adda_on(hw, adda_reg, false, is2t);
  2313. /* IQ calibration setting */
  2314. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0x80800000);
  2315. rtl_set_bbreg(hw, RTX_IQK, MASKDWORD, 0x01007c00);
  2316. rtl_set_bbreg(hw, RRX_IQK, MASKDWORD, 0x01004800);
  2317. for (i = 0 ; i < retrycount ; i++) {
  2318. pathb_ok = _rtl92ee_phy_path_b_iqk(hw);
  2319. if (pathb_ok == 0x01) {
  2320. RT_TRACE(rtlpriv, COMP_RF, DBG_LOUD,
  2321. "Path B Tx IQK Success!!\n");
  2322. result[t][4] = (rtl_get_bbreg(hw,
  2323. RTX_POWER_BEFORE_IQK_B,
  2324. MASKDWORD) & 0x3FF0000)
  2325. >> 16;
  2326. result[t][5] = (rtl_get_bbreg(hw,
  2327. RTX_POWER_AFTER_IQK_B,
  2328. MASKDWORD) & 0x3FF0000)
  2329. >> 16;
  2330. break;
  2331. }
  2332. RT_TRACE(rtlpriv, COMP_RF, DBG_LOUD,
  2333. "Path B Tx IQK Fail!!, ret = 0x%x\n",
  2334. pathb_ok);
  2335. }
  2336. for (i = 0 ; i < retrycount ; i++) {
  2337. pathb_ok = _rtl92ee_phy_path_b_rx_iqk(hw, is2t);
  2338. if (pathb_ok == 0x03) {
  2339. RT_TRACE(rtlpriv, COMP_RF, DBG_LOUD,
  2340. "Path B Rx IQK Success!!\n");
  2341. result[t][6] = (rtl_get_bbreg(hw,
  2342. RRX_POWER_BEFORE_IQK_B_2,
  2343. MASKDWORD) & 0x3FF0000)
  2344. >> 16;
  2345. result[t][7] = (rtl_get_bbreg(hw,
  2346. RRX_POWER_AFTER_IQK_B_2,
  2347. MASKDWORD) & 0x3FF0000)
  2348. >> 16;
  2349. break;
  2350. }
  2351. RT_TRACE(rtlpriv, COMP_RF, DBG_LOUD,
  2352. "Path B Rx IQK Fail!!, ret = 0x%x\n",
  2353. pathb_ok);
  2354. }
  2355. if (0x00 == pathb_ok)
  2356. RT_TRACE(rtlpriv, COMP_RF, DBG_LOUD,
  2357. "Path B IQK failed!!, ret = 0\n");
  2358. }
  2359. /* Back to BB mode, load original value */
  2360. RT_TRACE(rtlpriv, COMP_RF, DBG_LOUD,
  2361. "IQK:Back to BB mode, load original value!\n");
  2362. rtl_set_bbreg(hw, RFPGA0_IQK, MASKDWORD, 0);
  2363. if (t != 0) {
  2364. /* Reload ADDA power saving parameters */
  2365. _rtl92ee_phy_reload_adda_registers(hw, adda_reg,
  2366. rtlphy->adda_backup,
  2367. IQK_ADDA_REG_NUM);
  2368. /* Reload MAC parameters */
  2369. _rtl92ee_phy_reload_mac_registers(hw, iqk_mac_reg,
  2370. rtlphy->iqk_mac_backup);
  2371. _rtl92ee_phy_reload_adda_registers(hw, iqk_bb_reg,
  2372. rtlphy->iqk_bb_backup,
  2373. IQK_BB_REG_NUM);
  2374. /* Restore RX initial gain */
  2375. rtl_set_bbreg(hw, 0xc50, MASKBYTE0, 0x50);
  2376. rtl_set_bbreg(hw, 0xc50, MASKBYTE0, tmp_0xc50);
  2377. if (is2t) {
  2378. rtl_set_bbreg(hw, 0xc50, MASKBYTE0, 0x50);
  2379. rtl_set_bbreg(hw, 0xc58, MASKBYTE0, tmp_0xc58);
  2380. }
  2381. /* load 0xe30 IQC default value */
  2382. rtl_set_bbreg(hw, RTX_IQK_TONE_A, MASKDWORD, 0x01008c00);
  2383. rtl_set_bbreg(hw, RRX_IQK_TONE_A, MASKDWORD, 0x01008c00);
  2384. }
  2385. }
  2386. static void _rtl92ee_phy_lc_calibrate(struct ieee80211_hw *hw, bool is2t)
  2387. {
  2388. u8 tmpreg;
  2389. u32 rf_a_mode = 0, rf_b_mode = 0, lc_cal;
  2390. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2391. tmpreg = rtl_read_byte(rtlpriv, 0xd03);
  2392. if ((tmpreg & 0x70) != 0)
  2393. rtl_write_byte(rtlpriv, 0xd03, tmpreg & 0x8F);
  2394. else
  2395. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  2396. if ((tmpreg & 0x70) != 0) {
  2397. rf_a_mode = rtl_get_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS);
  2398. if (is2t)
  2399. rf_b_mode = rtl_get_rfreg(hw, RF90_PATH_B, 0x00,
  2400. MASK12BITS);
  2401. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS,
  2402. (rf_a_mode & 0x8FFFF) | 0x10000);
  2403. if (is2t)
  2404. rtl_set_rfreg(hw, RF90_PATH_B, 0x00, MASK12BITS,
  2405. (rf_b_mode & 0x8FFFF) | 0x10000);
  2406. }
  2407. lc_cal = rtl_get_rfreg(hw, RF90_PATH_A, 0x18, MASK12BITS);
  2408. rtl_set_rfreg(hw, RF90_PATH_A, 0x18, MASK12BITS, lc_cal | 0x08000);
  2409. mdelay(100);
  2410. if ((tmpreg & 0x70) != 0) {
  2411. rtl_write_byte(rtlpriv, 0xd03, tmpreg);
  2412. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, MASK12BITS, rf_a_mode);
  2413. if (is2t)
  2414. rtl_set_rfreg(hw, RF90_PATH_B, 0x00, MASK12BITS,
  2415. rf_b_mode);
  2416. } else {
  2417. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  2418. }
  2419. }
  2420. static void _rtl92ee_phy_set_rfpath_switch(struct ieee80211_hw *hw,
  2421. bool bmain, bool is2t)
  2422. {
  2423. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2424. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  2425. struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
  2426. RT_TRACE(rtlpriv, COMP_INIT , DBG_LOUD , "\n");
  2427. if (is_hal_stop(rtlhal)) {
  2428. u8 u1btmp;
  2429. u1btmp = rtl_read_byte(rtlpriv, REG_LEDCFG0);
  2430. rtl_write_byte(rtlpriv, REG_LEDCFG0, u1btmp | BIT(7));
  2431. rtl_set_bbreg(hw, RFPGA0_XAB_RFPARAMETER, BIT(13), 0x01);
  2432. }
  2433. if (is2t) {
  2434. if (bmain)
  2435. rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
  2436. BIT(5) | BIT(6), 0x1);
  2437. else
  2438. rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
  2439. BIT(5) | BIT(6), 0x2);
  2440. } else {
  2441. rtl_set_bbreg(hw, RFPGA0_XAB_RFINTERFACESW, BIT(8) | BIT(9), 0);
  2442. rtl_set_bbreg(hw, 0x914, MASKLWORD, 0x0201);
  2443. /* We use the RF definition of MAIN and AUX,
  2444. * left antenna and right antenna repectively.
  2445. * Default output at AUX.
  2446. */
  2447. if (bmain) {
  2448. rtl_set_bbreg(hw, RFPGA0_XA_RFINTERFACEOE,
  2449. BIT(14) | BIT(13) | BIT(12), 0);
  2450. rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
  2451. BIT(5) | BIT(4) | BIT(3), 0);
  2452. if (rtlefuse->antenna_div_type == CGCS_RX_HW_ANTDIV)
  2453. rtl_set_bbreg(hw, RCONFIG_RAM64x16, BIT(31), 0);
  2454. } else {
  2455. rtl_set_bbreg(hw, RFPGA0_XA_RFINTERFACEOE,
  2456. BIT(14) | BIT(13) | BIT(12), 1);
  2457. rtl_set_bbreg(hw, RFPGA0_XB_RFINTERFACEOE,
  2458. BIT(5) | BIT(4) | BIT(3), 1);
  2459. if (rtlefuse->antenna_div_type == CGCS_RX_HW_ANTDIV)
  2460. rtl_set_bbreg(hw, RCONFIG_RAM64x16, BIT(31), 1);
  2461. }
  2462. }
  2463. }
  2464. #undef IQK_ADDA_REG_NUM
  2465. #undef IQK_DELAY_TIME
  2466. static u8 rtl92ee_get_rightchnlplace_for_iqk(u8 chnl)
  2467. {
  2468. u8 channel_all[59] = {
  2469. 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14,
  2470. 36, 38, 40, 42, 44, 46, 48, 50, 52, 54, 56, 58,
  2471. 60, 62, 64, 100, 102, 104, 106, 108, 110, 112,
  2472. 114, 116, 118, 120, 122, 124, 126, 128, 130,
  2473. 132, 134, 136, 138, 140, 149, 151, 153, 155,
  2474. 157, 159, 161, 163, 165
  2475. };
  2476. u8 place = chnl;
  2477. if (chnl > 14) {
  2478. for (place = 14; place < sizeof(channel_all); place++) {
  2479. if (channel_all[place] == chnl)
  2480. return place - 13;
  2481. }
  2482. }
  2483. return 0;
  2484. }
  2485. void rtl92ee_phy_iq_calibrate(struct ieee80211_hw *hw, bool b_recovery)
  2486. {
  2487. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2488. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2489. long result[4][8];
  2490. u8 i, final_candidate;
  2491. bool b_patha_ok, b_pathb_ok;
  2492. long reg_e94, reg_e9c, reg_ea4, reg_eac;
  2493. long reg_eb4, reg_ebc, reg_ec4, reg_ecc;
  2494. bool is12simular, is13simular, is23simular;
  2495. u8 idx;
  2496. u32 iqk_bb_reg[IQK_BB_REG_NUM] = {
  2497. ROFDM0_XARXIQIMBALANCE,
  2498. ROFDM0_XBRXIQIMBALANCE,
  2499. ROFDM0_ECCATHRESHOLD,
  2500. ROFDM0_AGCRSSITABLE,
  2501. ROFDM0_XATXIQIMBALANCE,
  2502. ROFDM0_XBTXIQIMBALANCE,
  2503. ROFDM0_XCTXAFE,
  2504. ROFDM0_XDTXAFE,
  2505. ROFDM0_RXIQEXTANTA
  2506. };
  2507. if (b_recovery) {
  2508. _rtl92ee_phy_reload_adda_registers(hw, iqk_bb_reg,
  2509. rtlphy->iqk_bb_backup, 9);
  2510. return;
  2511. }
  2512. for (i = 0; i < 8; i++) {
  2513. result[0][i] = 0;
  2514. result[1][i] = 0;
  2515. result[2][i] = 0;
  2516. if ((i == 0) || (i == 2) || (i == 4) || (i == 6))
  2517. result[3][i] = 0x100;
  2518. else
  2519. result[3][i] = 0;
  2520. }
  2521. final_candidate = 0xff;
  2522. b_patha_ok = false;
  2523. b_pathb_ok = false;
  2524. is12simular = false;
  2525. is23simular = false;
  2526. is13simular = false;
  2527. for (i = 0; i < 3; i++) {
  2528. _rtl92ee_phy_iq_calibrate(hw, result, i, true);
  2529. if (i == 1) {
  2530. is12simular = _rtl92ee_phy_simularity_compare(hw,
  2531. result,
  2532. 0, 1);
  2533. if (is12simular) {
  2534. final_candidate = 0;
  2535. break;
  2536. }
  2537. }
  2538. if (i == 2) {
  2539. is13simular = _rtl92ee_phy_simularity_compare(hw,
  2540. result,
  2541. 0, 2);
  2542. if (is13simular) {
  2543. final_candidate = 0;
  2544. break;
  2545. }
  2546. is23simular = _rtl92ee_phy_simularity_compare(hw,
  2547. result,
  2548. 1, 2);
  2549. if (is23simular)
  2550. final_candidate = 1;
  2551. else
  2552. final_candidate = 3;
  2553. }
  2554. }
  2555. for (i = 0; i < 4; i++) {
  2556. reg_e94 = result[i][0];
  2557. reg_e9c = result[i][1];
  2558. reg_ea4 = result[i][2];
  2559. reg_eac = result[i][3];
  2560. reg_eb4 = result[i][4];
  2561. reg_ebc = result[i][5];
  2562. reg_ec4 = result[i][6];
  2563. reg_ecc = result[i][7];
  2564. }
  2565. if (final_candidate != 0xff) {
  2566. reg_e94 = result[final_candidate][0];
  2567. rtlphy->reg_e94 = reg_e94;
  2568. reg_e9c = result[final_candidate][1];
  2569. rtlphy->reg_e9c = reg_e9c;
  2570. reg_ea4 = result[final_candidate][2];
  2571. reg_eac = result[final_candidate][3];
  2572. reg_eb4 = result[final_candidate][4];
  2573. rtlphy->reg_eb4 = reg_eb4;
  2574. reg_ebc = result[final_candidate][5];
  2575. rtlphy->reg_ebc = reg_ebc;
  2576. reg_ec4 = result[final_candidate][6];
  2577. reg_ecc = result[final_candidate][7];
  2578. b_patha_ok = true;
  2579. b_pathb_ok = true;
  2580. } else {
  2581. rtlphy->reg_e94 = 0x100;
  2582. rtlphy->reg_eb4 = 0x100;
  2583. rtlphy->reg_e9c = 0x0;
  2584. rtlphy->reg_ebc = 0x0;
  2585. }
  2586. if (reg_e94 != 0)
  2587. _rtl92ee_phy_path_a_fill_iqk_matrix(hw, b_patha_ok, result,
  2588. final_candidate,
  2589. (reg_ea4 == 0));
  2590. _rtl92ee_phy_path_b_fill_iqk_matrix(hw, b_pathb_ok, result,
  2591. final_candidate,
  2592. (reg_ec4 == 0));
  2593. idx = rtl92ee_get_rightchnlplace_for_iqk(rtlphy->current_channel);
  2594. /* To Fix BSOD when final_candidate is 0xff */
  2595. if (final_candidate < 4) {
  2596. for (i = 0; i < IQK_MATRIX_REG_NUM; i++)
  2597. rtlphy->iqk_matrix[idx].value[0][i] =
  2598. result[final_candidate][i];
  2599. rtlphy->iqk_matrix[idx].iqk_done = true;
  2600. }
  2601. _rtl92ee_phy_save_adda_registers(hw, iqk_bb_reg,
  2602. rtlphy->iqk_bb_backup, 9);
  2603. }
  2604. void rtl92ee_phy_lc_calibrate(struct ieee80211_hw *hw)
  2605. {
  2606. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2607. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2608. struct rtl_hal *rtlhal = &rtlpriv->rtlhal;
  2609. u32 timeout = 2000, timecount = 0;
  2610. while (rtlpriv->mac80211.act_scanning && timecount < timeout) {
  2611. udelay(50);
  2612. timecount += 50;
  2613. }
  2614. rtlphy->lck_inprogress = true;
  2615. RTPRINT(rtlpriv, FINIT, INIT_IQK,
  2616. "LCK:Start!!! currentband %x delay %d ms\n",
  2617. rtlhal->current_bandtype, timecount);
  2618. _rtl92ee_phy_lc_calibrate(hw, false);
  2619. rtlphy->lck_inprogress = false;
  2620. }
  2621. void rtl92ee_phy_ap_calibrate(struct ieee80211_hw *hw, s8 delta)
  2622. {
  2623. }
  2624. void rtl92ee_phy_set_rfpath_switch(struct ieee80211_hw *hw, bool bmain)
  2625. {
  2626. _rtl92ee_phy_set_rfpath_switch(hw, bmain, false);
  2627. }
  2628. bool rtl92ee_phy_set_io_cmd(struct ieee80211_hw *hw, enum io_type iotype)
  2629. {
  2630. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2631. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2632. bool postprocessing = false;
  2633. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  2634. "-->IO Cmd(%#x), set_io_inprogress(%d)\n",
  2635. iotype, rtlphy->set_io_inprogress);
  2636. do {
  2637. switch (iotype) {
  2638. case IO_CMD_RESUME_DM_BY_SCAN:
  2639. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  2640. "[IO CMD] Resume DM after scan.\n");
  2641. postprocessing = true;
  2642. break;
  2643. case IO_CMD_PAUSE_BAND0_DM_BY_SCAN:
  2644. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  2645. "[IO CMD] Pause DM before scan.\n");
  2646. postprocessing = true;
  2647. break;
  2648. default:
  2649. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  2650. "switch case %#x not processed\n", iotype);
  2651. break;
  2652. }
  2653. } while (false);
  2654. if (postprocessing && !rtlphy->set_io_inprogress) {
  2655. rtlphy->set_io_inprogress = true;
  2656. rtlphy->current_io_type = iotype;
  2657. } else {
  2658. return false;
  2659. }
  2660. rtl92ee_phy_set_io(hw);
  2661. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE, "IO Type(%#x)\n", iotype);
  2662. return true;
  2663. }
  2664. static void rtl92ee_phy_set_io(struct ieee80211_hw *hw)
  2665. {
  2666. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2667. struct rtl_phy *rtlphy = &rtlpriv->phy;
  2668. struct dig_t *dm_dig = &rtlpriv->dm_digtable;
  2669. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  2670. "--->Cmd(%#x), set_io_inprogress(%d)\n",
  2671. rtlphy->current_io_type, rtlphy->set_io_inprogress);
  2672. switch (rtlphy->current_io_type) {
  2673. case IO_CMD_RESUME_DM_BY_SCAN:
  2674. rtl92ee_dm_write_dig(hw, rtlphy->initgain_backup.xaagccore1);
  2675. rtl92ee_dm_write_cck_cca_thres(hw, rtlphy->initgain_backup.cca);
  2676. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE , "no set txpower\n");
  2677. rtl92ee_phy_set_txpower_level(hw, rtlphy->current_channel);
  2678. break;
  2679. case IO_CMD_PAUSE_BAND0_DM_BY_SCAN:
  2680. /* 8192eebt */
  2681. rtlphy->initgain_backup.xaagccore1 = dm_dig->cur_igvalue;
  2682. rtl92ee_dm_write_dig(hw, 0x17);
  2683. rtlphy->initgain_backup.cca = dm_dig->cur_cck_cca_thres;
  2684. rtl92ee_dm_write_cck_cca_thres(hw, 0x40);
  2685. break;
  2686. default:
  2687. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  2688. "switch case %#x not processed\n",
  2689. rtlphy->current_io_type);
  2690. break;
  2691. }
  2692. rtlphy->set_io_inprogress = false;
  2693. RT_TRACE(rtlpriv, COMP_CMD, DBG_TRACE,
  2694. "(%#x)\n", rtlphy->current_io_type);
  2695. }
  2696. static void rtl92ee_phy_set_rf_on(struct ieee80211_hw *hw)
  2697. {
  2698. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2699. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
  2700. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  2701. /*rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x00);*/
  2702. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  2703. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE3);
  2704. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0x00);
  2705. }
  2706. static void _rtl92ee_phy_set_rf_sleep(struct ieee80211_hw *hw)
  2707. {
  2708. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2709. rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
  2710. rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
  2711. rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
  2712. rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x22);
  2713. }
  2714. static bool _rtl92ee_phy_set_rf_power_state(struct ieee80211_hw *hw,
  2715. enum rf_pwrstate rfpwr_state)
  2716. {
  2717. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2718. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  2719. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  2720. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  2721. bool bresult = true;
  2722. u8 i, queue_id;
  2723. struct rtl8192_tx_ring *ring = NULL;
  2724. switch (rfpwr_state) {
  2725. case ERFON:
  2726. if ((ppsc->rfpwr_state == ERFOFF) &&
  2727. RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC)) {
  2728. bool rtstatus;
  2729. u32 initializecount = 0;
  2730. do {
  2731. initializecount++;
  2732. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  2733. "IPS Set eRf nic enable\n");
  2734. rtstatus = rtl_ps_enable_nic(hw);
  2735. } while (!rtstatus && (initializecount < 10));
  2736. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  2737. } else {
  2738. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  2739. "Set ERFON sleeping:%d ms\n",
  2740. jiffies_to_msecs(jiffies -
  2741. ppsc->last_sleep_jiffies));
  2742. ppsc->last_awake_jiffies = jiffies;
  2743. rtl92ee_phy_set_rf_on(hw);
  2744. }
  2745. if (mac->link_state == MAC80211_LINKED)
  2746. rtlpriv->cfg->ops->led_control(hw, LED_CTL_LINK);
  2747. else
  2748. rtlpriv->cfg->ops->led_control(hw, LED_CTL_NO_LINK);
  2749. break;
  2750. case ERFOFF:
  2751. for (queue_id = 0, i = 0;
  2752. queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
  2753. ring = &pcipriv->dev.tx_ring[queue_id];
  2754. if (queue_id == BEACON_QUEUE ||
  2755. skb_queue_len(&ring->queue) == 0) {
  2756. queue_id++;
  2757. continue;
  2758. } else {
  2759. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  2760. "eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
  2761. (i + 1), queue_id,
  2762. skb_queue_len(&ring->queue));
  2763. udelay(10);
  2764. i++;
  2765. }
  2766. if (i >= MAX_DOZE_WAITING_TIMES_9x) {
  2767. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  2768. "\n ERFSLEEP: %d times TcbBusyQueue[%d] = %d !\n",
  2769. MAX_DOZE_WAITING_TIMES_9x,
  2770. queue_id,
  2771. skb_queue_len(&ring->queue));
  2772. break;
  2773. }
  2774. }
  2775. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC) {
  2776. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  2777. "IPS Set eRf nic disable\n");
  2778. rtl_ps_disable_nic(hw);
  2779. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  2780. } else {
  2781. if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS) {
  2782. rtlpriv->cfg->ops->led_control(hw,
  2783. LED_CTL_NO_LINK);
  2784. } else {
  2785. rtlpriv->cfg->ops->led_control(hw,
  2786. LED_CTL_POWER_OFF);
  2787. }
  2788. }
  2789. break;
  2790. case ERFSLEEP:
  2791. if (ppsc->rfpwr_state == ERFOFF)
  2792. break;
  2793. for (queue_id = 0, i = 0;
  2794. queue_id < RTL_PCI_MAX_TX_QUEUE_COUNT;) {
  2795. ring = &pcipriv->dev.tx_ring[queue_id];
  2796. if (skb_queue_len(&ring->queue) == 0) {
  2797. queue_id++;
  2798. continue;
  2799. } else {
  2800. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  2801. "eRf Off/Sleep: %d times TcbBusyQueue[%d] =%d before doze!\n",
  2802. (i + 1), queue_id,
  2803. skb_queue_len(&ring->queue));
  2804. udelay(10);
  2805. i++;
  2806. }
  2807. if (i >= MAX_DOZE_WAITING_TIMES_9x) {
  2808. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  2809. "\n ERFSLEEP: %d times TcbBusyQueue[%d] = %d !\n",
  2810. MAX_DOZE_WAITING_TIMES_9x,
  2811. queue_id,
  2812. skb_queue_len(&ring->queue));
  2813. break;
  2814. }
  2815. }
  2816. RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
  2817. "Set ERFSLEEP awaked:%d ms\n",
  2818. jiffies_to_msecs(jiffies -
  2819. ppsc->last_awake_jiffies));
  2820. ppsc->last_sleep_jiffies = jiffies;
  2821. _rtl92ee_phy_set_rf_sleep(hw);
  2822. break;
  2823. default:
  2824. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  2825. "switch case %#x not processed\n", rfpwr_state);
  2826. bresult = false;
  2827. break;
  2828. }
  2829. if (bresult)
  2830. ppsc->rfpwr_state = rfpwr_state;
  2831. return bresult;
  2832. }
  2833. bool rtl92ee_phy_set_rf_power_state(struct ieee80211_hw *hw,
  2834. enum rf_pwrstate rfpwr_state)
  2835. {
  2836. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  2837. bool bresult = false;
  2838. if (rfpwr_state == ppsc->rfpwr_state)
  2839. return bresult;
  2840. bresult = _rtl92ee_phy_set_rf_power_state(hw, rfpwr_state);
  2841. return bresult;
  2842. }