pci.c 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * The full GNU General Public License is included in this distribution in the
  15. * file called LICENSE.
  16. *
  17. * Contact Information:
  18. * wlanfae <wlanfae@realtek.com>
  19. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  20. * Hsinchu 300, Taiwan.
  21. *
  22. * Larry Finger <Larry.Finger@lwfinger.net>
  23. *
  24. *****************************************************************************/
  25. #include "wifi.h"
  26. #include "core.h"
  27. #include "pci.h"
  28. #include "base.h"
  29. #include "ps.h"
  30. #include "efuse.h"
  31. #include <linux/interrupt.h>
  32. #include <linux/export.h>
  33. #include <linux/kmemleak.h>
  34. #include <linux/module.h>
  35. MODULE_AUTHOR("lizhaoming <chaoming_li@realsil.com.cn>");
  36. MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
  37. MODULE_AUTHOR("Larry Finger <Larry.FInger@lwfinger.net>");
  38. MODULE_LICENSE("GPL");
  39. MODULE_DESCRIPTION("PCI basic driver for rtlwifi");
  40. static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
  41. INTEL_VENDOR_ID,
  42. ATI_VENDOR_ID,
  43. AMD_VENDOR_ID,
  44. SIS_VENDOR_ID
  45. };
  46. static const u8 ac_to_hwq[] = {
  47. VO_QUEUE,
  48. VI_QUEUE,
  49. BE_QUEUE,
  50. BK_QUEUE
  51. };
  52. static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw,
  53. struct sk_buff *skb)
  54. {
  55. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  56. __le16 fc = rtl_get_fc(skb);
  57. u8 queue_index = skb_get_queue_mapping(skb);
  58. if (unlikely(ieee80211_is_beacon(fc)))
  59. return BEACON_QUEUE;
  60. if (ieee80211_is_mgmt(fc) || ieee80211_is_ctl(fc))
  61. return MGNT_QUEUE;
  62. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  63. if (ieee80211_is_nullfunc(fc))
  64. return HIGH_QUEUE;
  65. return ac_to_hwq[queue_index];
  66. }
  67. /* Update PCI dependent default settings*/
  68. static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
  69. {
  70. struct rtl_priv *rtlpriv = rtl_priv(hw);
  71. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  72. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  73. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  74. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  75. u8 init_aspm;
  76. ppsc->reg_rfps_level = 0;
  77. ppsc->support_aspm = false;
  78. /*Update PCI ASPM setting */
  79. ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
  80. switch (rtlpci->const_pci_aspm) {
  81. case 0:
  82. /*No ASPM */
  83. break;
  84. case 1:
  85. /*ASPM dynamically enabled/disable. */
  86. ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
  87. break;
  88. case 2:
  89. /*ASPM with Clock Req dynamically enabled/disable. */
  90. ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
  91. RT_RF_OFF_LEVL_CLK_REQ);
  92. break;
  93. case 3:
  94. /*
  95. * Always enable ASPM and Clock Req
  96. * from initialization to halt.
  97. * */
  98. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
  99. ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
  100. RT_RF_OFF_LEVL_CLK_REQ);
  101. break;
  102. case 4:
  103. /*
  104. * Always enable ASPM without Clock Req
  105. * from initialization to halt.
  106. * */
  107. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
  108. RT_RF_OFF_LEVL_CLK_REQ);
  109. ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
  110. break;
  111. }
  112. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  113. /*Update Radio OFF setting */
  114. switch (rtlpci->const_hwsw_rfoff_d3) {
  115. case 1:
  116. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  117. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  118. break;
  119. case 2:
  120. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  121. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  122. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  123. break;
  124. case 3:
  125. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
  126. break;
  127. }
  128. /*Set HW definition to determine if it supports ASPM. */
  129. switch (rtlpci->const_support_pciaspm) {
  130. case 0:{
  131. /*Not support ASPM. */
  132. bool support_aspm = false;
  133. ppsc->support_aspm = support_aspm;
  134. break;
  135. }
  136. case 1:{
  137. /*Support ASPM. */
  138. bool support_aspm = true;
  139. bool support_backdoor = true;
  140. ppsc->support_aspm = support_aspm;
  141. /*if (priv->oem_id == RT_CID_TOSHIBA &&
  142. !priv->ndis_adapter.amd_l1_patch)
  143. support_backdoor = false; */
  144. ppsc->support_backdoor = support_backdoor;
  145. break;
  146. }
  147. case 2:
  148. /*ASPM value set by chipset. */
  149. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL) {
  150. bool support_aspm = true;
  151. ppsc->support_aspm = support_aspm;
  152. }
  153. break;
  154. default:
  155. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  156. "switch case %#x not processed\n",
  157. rtlpci->const_support_pciaspm);
  158. break;
  159. }
  160. /* toshiba aspm issue, toshiba will set aspm selfly
  161. * so we should not set aspm in driver */
  162. pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
  163. if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
  164. init_aspm == 0x43)
  165. ppsc->support_aspm = false;
  166. }
  167. static bool _rtl_pci_platform_switch_device_pci_aspm(
  168. struct ieee80211_hw *hw,
  169. u8 value)
  170. {
  171. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  172. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  173. if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
  174. value |= 0x40;
  175. pci_write_config_byte(rtlpci->pdev, 0x80, value);
  176. return false;
  177. }
  178. /*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
  179. static void _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
  180. {
  181. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  182. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  183. pci_write_config_byte(rtlpci->pdev, 0x81, value);
  184. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  185. udelay(100);
  186. }
  187. /*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
  188. static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
  189. {
  190. struct rtl_priv *rtlpriv = rtl_priv(hw);
  191. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  192. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  193. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  194. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  195. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  196. /*Retrieve original configuration settings. */
  197. u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
  198. u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
  199. pcibridge_linkctrlreg;
  200. u16 aspmlevel = 0;
  201. u8 tmp_u1b = 0;
  202. if (!ppsc->support_aspm)
  203. return;
  204. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  205. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  206. "PCI(Bridge) UNKNOWN\n");
  207. return;
  208. }
  209. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  210. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  211. _rtl_pci_switch_clk_req(hw, 0x0);
  212. }
  213. /*for promising device will in L0 state after an I/O. */
  214. pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
  215. /*Set corresponding value. */
  216. aspmlevel |= BIT(0) | BIT(1);
  217. linkctrl_reg &= ~aspmlevel;
  218. pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
  219. _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
  220. udelay(50);
  221. /*4 Disable Pci Bridge ASPM */
  222. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  223. pcibridge_linkctrlreg);
  224. udelay(50);
  225. }
  226. /*
  227. *Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
  228. *power saving We should follow the sequence to enable
  229. *RTL8192SE first then enable Pci Bridge ASPM
  230. *or the system will show bluescreen.
  231. */
  232. static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
  233. {
  234. struct rtl_priv *rtlpriv = rtl_priv(hw);
  235. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  236. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  237. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  238. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  239. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  240. u16 aspmlevel;
  241. u8 u_pcibridge_aspmsetting;
  242. u8 u_device_aspmsetting;
  243. if (!ppsc->support_aspm)
  244. return;
  245. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  246. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  247. "PCI(Bridge) UNKNOWN\n");
  248. return;
  249. }
  250. /*4 Enable Pci Bridge ASPM */
  251. u_pcibridge_aspmsetting =
  252. pcipriv->ndis_adapter.pcibridge_linkctrlreg |
  253. rtlpci->const_hostpci_aspm_setting;
  254. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  255. u_pcibridge_aspmsetting &= ~BIT(0);
  256. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  257. u_pcibridge_aspmsetting);
  258. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  259. "PlatformEnableASPM(): Write reg[%x] = %x\n",
  260. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
  261. u_pcibridge_aspmsetting);
  262. udelay(50);
  263. /*Get ASPM level (with/without Clock Req) */
  264. aspmlevel = rtlpci->const_devicepci_aspm_setting;
  265. u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
  266. /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
  267. /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
  268. u_device_aspmsetting |= aspmlevel;
  269. _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
  270. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  271. _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
  272. RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
  273. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  274. }
  275. udelay(100);
  276. }
  277. static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
  278. {
  279. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  280. bool status = false;
  281. u8 offset_e0;
  282. unsigned offset_e4;
  283. pci_write_config_byte(rtlpci->pdev, 0xe0, 0xa0);
  284. pci_read_config_byte(rtlpci->pdev, 0xe0, &offset_e0);
  285. if (offset_e0 == 0xA0) {
  286. pci_read_config_dword(rtlpci->pdev, 0xe4, &offset_e4);
  287. if (offset_e4 & BIT(23))
  288. status = true;
  289. }
  290. return status;
  291. }
  292. static bool rtl_pci_check_buddy_priv(struct ieee80211_hw *hw,
  293. struct rtl_priv **buddy_priv)
  294. {
  295. struct rtl_priv *rtlpriv = rtl_priv(hw);
  296. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  297. bool find_buddy_priv = false;
  298. struct rtl_priv *tpriv;
  299. struct rtl_pci_priv *tpcipriv = NULL;
  300. if (!list_empty(&rtlpriv->glb_var->glb_priv_list)) {
  301. list_for_each_entry(tpriv, &rtlpriv->glb_var->glb_priv_list,
  302. list) {
  303. tpcipriv = (struct rtl_pci_priv *)tpriv->priv;
  304. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  305. "pcipriv->ndis_adapter.funcnumber %x\n",
  306. pcipriv->ndis_adapter.funcnumber);
  307. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  308. "tpcipriv->ndis_adapter.funcnumber %x\n",
  309. tpcipriv->ndis_adapter.funcnumber);
  310. if ((pcipriv->ndis_adapter.busnumber ==
  311. tpcipriv->ndis_adapter.busnumber) &&
  312. (pcipriv->ndis_adapter.devnumber ==
  313. tpcipriv->ndis_adapter.devnumber) &&
  314. (pcipriv->ndis_adapter.funcnumber !=
  315. tpcipriv->ndis_adapter.funcnumber)) {
  316. find_buddy_priv = true;
  317. break;
  318. }
  319. }
  320. }
  321. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  322. "find_buddy_priv %d\n", find_buddy_priv);
  323. if (find_buddy_priv)
  324. *buddy_priv = tpriv;
  325. return find_buddy_priv;
  326. }
  327. static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
  328. {
  329. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  330. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  331. u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
  332. u8 linkctrl_reg;
  333. u8 num4bbytes;
  334. num4bbytes = (capabilityoffset + 0x10) / 4;
  335. /*Read Link Control Register */
  336. pci_read_config_byte(rtlpci->pdev, (num4bbytes << 2), &linkctrl_reg);
  337. pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
  338. }
  339. static void rtl_pci_parse_configuration(struct pci_dev *pdev,
  340. struct ieee80211_hw *hw)
  341. {
  342. struct rtl_priv *rtlpriv = rtl_priv(hw);
  343. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  344. u8 tmp;
  345. u16 linkctrl_reg;
  346. /*Link Control Register */
  347. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &linkctrl_reg);
  348. pcipriv->ndis_adapter.linkctrl_reg = (u8)linkctrl_reg;
  349. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Link Control Register =%x\n",
  350. pcipriv->ndis_adapter.linkctrl_reg);
  351. pci_read_config_byte(pdev, 0x98, &tmp);
  352. tmp |= BIT(4);
  353. pci_write_config_byte(pdev, 0x98, tmp);
  354. tmp = 0x17;
  355. pci_write_config_byte(pdev, 0x70f, tmp);
  356. }
  357. static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
  358. {
  359. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  360. _rtl_pci_update_default_setting(hw);
  361. if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
  362. /*Always enable ASPM & Clock Req. */
  363. rtl_pci_enable_aspm(hw);
  364. RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
  365. }
  366. }
  367. static void _rtl_pci_io_handler_init(struct device *dev,
  368. struct ieee80211_hw *hw)
  369. {
  370. struct rtl_priv *rtlpriv = rtl_priv(hw);
  371. rtlpriv->io.dev = dev;
  372. rtlpriv->io.write8_async = pci_write8_async;
  373. rtlpriv->io.write16_async = pci_write16_async;
  374. rtlpriv->io.write32_async = pci_write32_async;
  375. rtlpriv->io.read8_sync = pci_read8_sync;
  376. rtlpriv->io.read16_sync = pci_read16_sync;
  377. rtlpriv->io.read32_sync = pci_read32_sync;
  378. }
  379. static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
  380. struct sk_buff *skb, struct rtl_tcb_desc *tcb_desc, u8 tid)
  381. {
  382. struct rtl_priv *rtlpriv = rtl_priv(hw);
  383. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  384. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  385. struct sk_buff *next_skb;
  386. u8 additionlen = FCS_LEN;
  387. /* here open is 4, wep/tkip is 8, aes is 12*/
  388. if (info->control.hw_key)
  389. additionlen += info->control.hw_key->icv_len;
  390. /* The most skb num is 6 */
  391. tcb_desc->empkt_num = 0;
  392. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  393. skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
  394. struct ieee80211_tx_info *next_info;
  395. next_info = IEEE80211_SKB_CB(next_skb);
  396. if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
  397. tcb_desc->empkt_len[tcb_desc->empkt_num] =
  398. next_skb->len + additionlen;
  399. tcb_desc->empkt_num++;
  400. } else {
  401. break;
  402. }
  403. if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
  404. next_skb))
  405. break;
  406. if (tcb_desc->empkt_num >= rtlhal->max_earlymode_num)
  407. break;
  408. }
  409. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  410. return true;
  411. }
  412. /* just for early mode now */
  413. static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
  414. {
  415. struct rtl_priv *rtlpriv = rtl_priv(hw);
  416. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  417. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  418. struct sk_buff *skb = NULL;
  419. struct ieee80211_tx_info *info = NULL;
  420. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  421. int tid;
  422. if (!rtlpriv->rtlhal.earlymode_enable)
  423. return;
  424. if (rtlpriv->dm.supp_phymode_switch &&
  425. (rtlpriv->easy_concurrent_ctl.switch_in_process ||
  426. (rtlpriv->buddy_priv &&
  427. rtlpriv->buddy_priv->easy_concurrent_ctl.switch_in_process)))
  428. return;
  429. /* we juse use em for BE/BK/VI/VO */
  430. for (tid = 7; tid >= 0; tid--) {
  431. u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(tid)];
  432. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
  433. while (!mac->act_scanning &&
  434. rtlpriv->psc.rfpwr_state == ERFON) {
  435. struct rtl_tcb_desc tcb_desc;
  436. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  437. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  438. if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
  439. (ring->entries - skb_queue_len(&ring->queue) >
  440. rtlhal->max_earlymode_num)) {
  441. skb = skb_dequeue(&mac->skb_waitq[tid]);
  442. } else {
  443. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  444. break;
  445. }
  446. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  447. /* Some macaddr can't do early mode. like
  448. * multicast/broadcast/no_qos data */
  449. info = IEEE80211_SKB_CB(skb);
  450. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  451. _rtl_update_earlymode_info(hw, skb,
  452. &tcb_desc, tid);
  453. rtlpriv->intf_ops->adapter_tx(hw, NULL, skb, &tcb_desc);
  454. }
  455. }
  456. }
  457. static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
  458. {
  459. struct rtl_priv *rtlpriv = rtl_priv(hw);
  460. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  461. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  462. while (skb_queue_len(&ring->queue)) {
  463. struct sk_buff *skb;
  464. struct ieee80211_tx_info *info;
  465. __le16 fc;
  466. u8 tid;
  467. u8 *entry;
  468. if (rtlpriv->use_new_trx_flow)
  469. entry = (u8 *)(&ring->buffer_desc[ring->idx]);
  470. else
  471. entry = (u8 *)(&ring->desc[ring->idx]);
  472. if (rtlpriv->cfg->ops->get_available_desc &&
  473. rtlpriv->cfg->ops->get_available_desc(hw, prio) <= 1) {
  474. RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_DMESG,
  475. "no available desc!\n");
  476. return;
  477. }
  478. if (!rtlpriv->cfg->ops->is_tx_desc_closed(hw, prio, ring->idx))
  479. return;
  480. ring->idx = (ring->idx + 1) % ring->entries;
  481. skb = __skb_dequeue(&ring->queue);
  482. pci_unmap_single(rtlpci->pdev,
  483. rtlpriv->cfg->ops->
  484. get_desc((u8 *)entry, true,
  485. HW_DESC_TXBUFF_ADDR),
  486. skb->len, PCI_DMA_TODEVICE);
  487. /* remove early mode header */
  488. if (rtlpriv->rtlhal.earlymode_enable)
  489. skb_pull(skb, EM_HDR_LEN);
  490. RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
  491. "new ring->idx:%d, free: skb_queue_len:%d, free: seq:%x\n",
  492. ring->idx,
  493. skb_queue_len(&ring->queue),
  494. *(u16 *)(skb->data + 22));
  495. if (prio == TXCMD_QUEUE) {
  496. dev_kfree_skb(skb);
  497. goto tx_status_ok;
  498. }
  499. /* for sw LPS, just after NULL skb send out, we can
  500. * sure AP knows we are sleeping, we should not let
  501. * rf sleep
  502. */
  503. fc = rtl_get_fc(skb);
  504. if (ieee80211_is_nullfunc(fc)) {
  505. if (ieee80211_has_pm(fc)) {
  506. rtlpriv->mac80211.offchan_delay = true;
  507. rtlpriv->psc.state_inap = true;
  508. } else {
  509. rtlpriv->psc.state_inap = false;
  510. }
  511. }
  512. if (ieee80211_is_action(fc)) {
  513. struct ieee80211_mgmt *action_frame =
  514. (struct ieee80211_mgmt *)skb->data;
  515. if (action_frame->u.action.u.ht_smps.action ==
  516. WLAN_HT_ACTION_SMPS) {
  517. dev_kfree_skb(skb);
  518. goto tx_status_ok;
  519. }
  520. }
  521. /* update tid tx pkt num */
  522. tid = rtl_get_tid(skb);
  523. if (tid <= 7)
  524. rtlpriv->link_info.tidtx_inperiod[tid]++;
  525. info = IEEE80211_SKB_CB(skb);
  526. ieee80211_tx_info_clear_status(info);
  527. info->flags |= IEEE80211_TX_STAT_ACK;
  528. /*info->status.rates[0].count = 1; */
  529. ieee80211_tx_status_irqsafe(hw, skb);
  530. if ((ring->entries - skb_queue_len(&ring->queue)) <= 4) {
  531. RT_TRACE(rtlpriv, COMP_ERR, DBG_DMESG,
  532. "more desc left, wake skb_queue@%d, ring->idx = %d, skb_queue_len = 0x%x\n",
  533. prio, ring->idx,
  534. skb_queue_len(&ring->queue));
  535. ieee80211_wake_queue(hw,
  536. skb_get_queue_mapping
  537. (skb));
  538. }
  539. tx_status_ok:
  540. skb = NULL;
  541. }
  542. if (((rtlpriv->link_info.num_rx_inperiod +
  543. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  544. (rtlpriv->link_info.num_rx_inperiod > 2))
  545. rtl_lps_leave(hw);
  546. }
  547. static int _rtl_pci_init_one_rxdesc(struct ieee80211_hw *hw,
  548. struct sk_buff *new_skb, u8 *entry,
  549. int rxring_idx, int desc_idx)
  550. {
  551. struct rtl_priv *rtlpriv = rtl_priv(hw);
  552. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  553. u32 bufferaddress;
  554. u8 tmp_one = 1;
  555. struct sk_buff *skb;
  556. if (likely(new_skb)) {
  557. skb = new_skb;
  558. goto remap;
  559. }
  560. skb = dev_alloc_skb(rtlpci->rxbuffersize);
  561. if (!skb)
  562. return 0;
  563. remap:
  564. /* just set skb->cb to mapping addr for pci_unmap_single use */
  565. *((dma_addr_t *)skb->cb) =
  566. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  567. rtlpci->rxbuffersize, PCI_DMA_FROMDEVICE);
  568. bufferaddress = *((dma_addr_t *)skb->cb);
  569. if (pci_dma_mapping_error(rtlpci->pdev, bufferaddress))
  570. return 0;
  571. rtlpci->rx_ring[rxring_idx].rx_buf[desc_idx] = skb;
  572. if (rtlpriv->use_new_trx_flow) {
  573. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  574. HW_DESC_RX_PREPARE,
  575. (u8 *)&bufferaddress);
  576. } else {
  577. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  578. HW_DESC_RXBUFF_ADDR,
  579. (u8 *)&bufferaddress);
  580. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  581. HW_DESC_RXPKT_LEN,
  582. (u8 *)&rtlpci->rxbuffersize);
  583. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  584. HW_DESC_RXOWN,
  585. (u8 *)&tmp_one);
  586. }
  587. return 1;
  588. }
  589. /* inorder to receive 8K AMSDU we have set skb to
  590. * 9100bytes in init rx ring, but if this packet is
  591. * not a AMSDU, this large packet will be sent to
  592. * TCP/IP directly, this cause big packet ping fail
  593. * like: "ping -s 65507", so here we will realloc skb
  594. * based on the true size of packet, Mac80211
  595. * Probably will do it better, but does not yet.
  596. *
  597. * Some platform will fail when alloc skb sometimes.
  598. * in this condition, we will send the old skb to
  599. * mac80211 directly, this will not cause any other
  600. * issues, but only this packet will be lost by TCP/IP
  601. */
  602. static void _rtl_pci_rx_to_mac80211(struct ieee80211_hw *hw,
  603. struct sk_buff *skb,
  604. struct ieee80211_rx_status rx_status)
  605. {
  606. if (unlikely(!rtl_action_proc(hw, skb, false))) {
  607. dev_kfree_skb_any(skb);
  608. } else {
  609. struct sk_buff *uskb = NULL;
  610. u8 *pdata;
  611. uskb = dev_alloc_skb(skb->len + 128);
  612. if (likely(uskb)) {
  613. memcpy(IEEE80211_SKB_RXCB(uskb), &rx_status,
  614. sizeof(rx_status));
  615. pdata = (u8 *)skb_put(uskb, skb->len);
  616. memcpy(pdata, skb->data, skb->len);
  617. dev_kfree_skb_any(skb);
  618. ieee80211_rx_irqsafe(hw, uskb);
  619. } else {
  620. ieee80211_rx_irqsafe(hw, skb);
  621. }
  622. }
  623. }
  624. /*hsisr interrupt handler*/
  625. static void _rtl_pci_hs_interrupt(struct ieee80211_hw *hw)
  626. {
  627. struct rtl_priv *rtlpriv = rtl_priv(hw);
  628. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  629. rtl_write_byte(rtlpriv, rtlpriv->cfg->maps[MAC_HSISR],
  630. rtl_read_byte(rtlpriv, rtlpriv->cfg->maps[MAC_HSISR]) |
  631. rtlpci->sys_irq_mask);
  632. }
  633. static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
  634. {
  635. struct rtl_priv *rtlpriv = rtl_priv(hw);
  636. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  637. int rxring_idx = RTL_PCI_RX_MPDU_QUEUE;
  638. struct ieee80211_rx_status rx_status = { 0 };
  639. unsigned int count = rtlpci->rxringcount;
  640. u8 own;
  641. u8 tmp_one;
  642. bool unicast = false;
  643. u8 hw_queue = 0;
  644. unsigned int rx_remained_cnt;
  645. struct rtl_stats stats = {
  646. .signal = 0,
  647. .rate = 0,
  648. };
  649. /*RX NORMAL PKT */
  650. while (count--) {
  651. struct ieee80211_hdr *hdr;
  652. __le16 fc;
  653. u16 len;
  654. /*rx buffer descriptor */
  655. struct rtl_rx_buffer_desc *buffer_desc = NULL;
  656. /*if use new trx flow, it means wifi info */
  657. struct rtl_rx_desc *pdesc = NULL;
  658. /*rx pkt */
  659. struct sk_buff *skb = rtlpci->rx_ring[rxring_idx].rx_buf[
  660. rtlpci->rx_ring[rxring_idx].idx];
  661. struct sk_buff *new_skb;
  662. if (rtlpriv->use_new_trx_flow) {
  663. rx_remained_cnt =
  664. rtlpriv->cfg->ops->rx_desc_buff_remained_cnt(hw,
  665. hw_queue);
  666. if (rx_remained_cnt == 0)
  667. return;
  668. buffer_desc = &rtlpci->rx_ring[rxring_idx].buffer_desc[
  669. rtlpci->rx_ring[rxring_idx].idx];
  670. pdesc = (struct rtl_rx_desc *)skb->data;
  671. } else { /* rx descriptor */
  672. pdesc = &rtlpci->rx_ring[rxring_idx].desc[
  673. rtlpci->rx_ring[rxring_idx].idx];
  674. own = (u8)rtlpriv->cfg->ops->get_desc((u8 *)pdesc,
  675. false,
  676. HW_DESC_OWN);
  677. if (own) /* wait data to be filled by hardware */
  678. return;
  679. }
  680. /* Reaching this point means: data is filled already
  681. * AAAAAAttention !!!
  682. * We can NOT access 'skb' before 'pci_unmap_single'
  683. */
  684. pci_unmap_single(rtlpci->pdev, *((dma_addr_t *)skb->cb),
  685. rtlpci->rxbuffersize, PCI_DMA_FROMDEVICE);
  686. /* get a new skb - if fail, old one will be reused */
  687. new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
  688. if (unlikely(!new_skb))
  689. goto no_new;
  690. memset(&rx_status , 0 , sizeof(rx_status));
  691. rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
  692. &rx_status, (u8 *)pdesc, skb);
  693. if (rtlpriv->use_new_trx_flow)
  694. rtlpriv->cfg->ops->rx_check_dma_ok(hw,
  695. (u8 *)buffer_desc,
  696. hw_queue);
  697. len = rtlpriv->cfg->ops->get_desc((u8 *)pdesc, false,
  698. HW_DESC_RXPKT_LEN);
  699. if (skb->end - skb->tail > len) {
  700. skb_put(skb, len);
  701. if (rtlpriv->use_new_trx_flow)
  702. skb_reserve(skb, stats.rx_drvinfo_size +
  703. stats.rx_bufshift + 24);
  704. else
  705. skb_reserve(skb, stats.rx_drvinfo_size +
  706. stats.rx_bufshift);
  707. } else {
  708. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  709. "skb->end - skb->tail = %d, len is %d\n",
  710. skb->end - skb->tail, len);
  711. dev_kfree_skb_any(skb);
  712. goto new_trx_end;
  713. }
  714. /* handle command packet here */
  715. if (rtlpriv->cfg->ops->rx_command_packet &&
  716. rtlpriv->cfg->ops->rx_command_packet(hw, &stats, skb)) {
  717. dev_kfree_skb_any(skb);
  718. goto new_trx_end;
  719. }
  720. /*
  721. * NOTICE This can not be use for mac80211,
  722. * this is done in mac80211 code,
  723. * if done here sec DHCP will fail
  724. * skb_trim(skb, skb->len - 4);
  725. */
  726. hdr = rtl_get_hdr(skb);
  727. fc = rtl_get_fc(skb);
  728. if (!stats.crc && !stats.hwerror) {
  729. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status,
  730. sizeof(rx_status));
  731. if (is_broadcast_ether_addr(hdr->addr1)) {
  732. ;/*TODO*/
  733. } else if (is_multicast_ether_addr(hdr->addr1)) {
  734. ;/*TODO*/
  735. } else {
  736. unicast = true;
  737. rtlpriv->stats.rxbytesunicast += skb->len;
  738. }
  739. rtl_is_special_data(hw, skb, false, true);
  740. if (ieee80211_is_data(fc)) {
  741. rtlpriv->cfg->ops->led_control(hw, LED_CTL_RX);
  742. if (unicast)
  743. rtlpriv->link_info.num_rx_inperiod++;
  744. }
  745. /* static bcn for roaming */
  746. rtl_beacon_statistic(hw, skb);
  747. rtl_p2p_info(hw, (void *)skb->data, skb->len);
  748. /* for sw lps */
  749. rtl_swlps_beacon(hw, (void *)skb->data, skb->len);
  750. rtl_recognize_peer(hw, (void *)skb->data, skb->len);
  751. if ((rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP) &&
  752. (rtlpriv->rtlhal.current_bandtype ==
  753. BAND_ON_2_4G) &&
  754. (ieee80211_is_beacon(fc) ||
  755. ieee80211_is_probe_resp(fc))) {
  756. dev_kfree_skb_any(skb);
  757. } else {
  758. _rtl_pci_rx_to_mac80211(hw, skb, rx_status);
  759. }
  760. } else {
  761. dev_kfree_skb_any(skb);
  762. }
  763. new_trx_end:
  764. if (rtlpriv->use_new_trx_flow) {
  765. rtlpci->rx_ring[hw_queue].next_rx_rp += 1;
  766. rtlpci->rx_ring[hw_queue].next_rx_rp %=
  767. RTL_PCI_MAX_RX_COUNT;
  768. rx_remained_cnt--;
  769. rtl_write_word(rtlpriv, 0x3B4,
  770. rtlpci->rx_ring[hw_queue].next_rx_rp);
  771. }
  772. if (((rtlpriv->link_info.num_rx_inperiod +
  773. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  774. (rtlpriv->link_info.num_rx_inperiod > 2))
  775. rtl_lps_leave(hw);
  776. skb = new_skb;
  777. no_new:
  778. if (rtlpriv->use_new_trx_flow) {
  779. _rtl_pci_init_one_rxdesc(hw, skb, (u8 *)buffer_desc,
  780. rxring_idx,
  781. rtlpci->rx_ring[rxring_idx].idx);
  782. } else {
  783. _rtl_pci_init_one_rxdesc(hw, skb, (u8 *)pdesc,
  784. rxring_idx,
  785. rtlpci->rx_ring[rxring_idx].idx);
  786. if (rtlpci->rx_ring[rxring_idx].idx ==
  787. rtlpci->rxringcount - 1)
  788. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc,
  789. false,
  790. HW_DESC_RXERO,
  791. (u8 *)&tmp_one);
  792. }
  793. rtlpci->rx_ring[rxring_idx].idx =
  794. (rtlpci->rx_ring[rxring_idx].idx + 1) %
  795. rtlpci->rxringcount;
  796. }
  797. }
  798. static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
  799. {
  800. struct ieee80211_hw *hw = dev_id;
  801. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  802. struct rtl_priv *rtlpriv = rtl_priv(hw);
  803. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  804. unsigned long flags;
  805. u32 inta = 0;
  806. u32 intb = 0;
  807. irqreturn_t ret = IRQ_HANDLED;
  808. if (rtlpci->irq_enabled == 0)
  809. return ret;
  810. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock , flags);
  811. rtlpriv->cfg->ops->disable_interrupt(hw);
  812. /*read ISR: 4/8bytes */
  813. rtlpriv->cfg->ops->interrupt_recognized(hw, &inta, &intb);
  814. /*Shared IRQ or HW disappared */
  815. if (!inta || inta == 0xffff)
  816. goto done;
  817. /*<1> beacon related */
  818. if (inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK]) {
  819. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  820. "beacon ok interrupt!\n");
  821. }
  822. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TBDER])) {
  823. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  824. "beacon err interrupt!\n");
  825. }
  826. if (inta & rtlpriv->cfg->maps[RTL_IMR_BDOK]) {
  827. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "beacon interrupt!\n");
  828. }
  829. if (inta & rtlpriv->cfg->maps[RTL_IMR_BCNINT]) {
  830. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  831. "prepare beacon for interrupt!\n");
  832. tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
  833. }
  834. /*<2> Tx related */
  835. if (unlikely(intb & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
  836. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "IMR_TXFOVW!\n");
  837. if (inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
  838. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  839. "Manage ok interrupt!\n");
  840. _rtl_pci_tx_isr(hw, MGNT_QUEUE);
  841. }
  842. if (inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
  843. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  844. "HIGH_QUEUE ok interrupt!\n");
  845. _rtl_pci_tx_isr(hw, HIGH_QUEUE);
  846. }
  847. if (inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
  848. rtlpriv->link_info.num_tx_inperiod++;
  849. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  850. "BK Tx OK interrupt!\n");
  851. _rtl_pci_tx_isr(hw, BK_QUEUE);
  852. }
  853. if (inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
  854. rtlpriv->link_info.num_tx_inperiod++;
  855. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  856. "BE TX OK interrupt!\n");
  857. _rtl_pci_tx_isr(hw, BE_QUEUE);
  858. }
  859. if (inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
  860. rtlpriv->link_info.num_tx_inperiod++;
  861. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  862. "VI TX OK interrupt!\n");
  863. _rtl_pci_tx_isr(hw, VI_QUEUE);
  864. }
  865. if (inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
  866. rtlpriv->link_info.num_tx_inperiod++;
  867. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  868. "Vo TX OK interrupt!\n");
  869. _rtl_pci_tx_isr(hw, VO_QUEUE);
  870. }
  871. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
  872. if (inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
  873. rtlpriv->link_info.num_tx_inperiod++;
  874. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  875. "CMD TX OK interrupt!\n");
  876. _rtl_pci_tx_isr(hw, TXCMD_QUEUE);
  877. }
  878. }
  879. /*<3> Rx related */
  880. if (inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
  881. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "Rx ok interrupt!\n");
  882. _rtl_pci_rx_interrupt(hw);
  883. }
  884. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
  885. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  886. "rx descriptor unavailable!\n");
  887. _rtl_pci_rx_interrupt(hw);
  888. }
  889. if (unlikely(intb & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
  890. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "rx overflow !\n");
  891. _rtl_pci_rx_interrupt(hw);
  892. }
  893. /*<4> fw related*/
  894. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8723AE) {
  895. if (inta & rtlpriv->cfg->maps[RTL_IMR_C2HCMD]) {
  896. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  897. "firmware interrupt!\n");
  898. queue_delayed_work(rtlpriv->works.rtl_wq,
  899. &rtlpriv->works.fwevt_wq, 0);
  900. }
  901. }
  902. /*<5> hsisr related*/
  903. /* Only 8188EE & 8723BE Supported.
  904. * If Other ICs Come in, System will corrupt,
  905. * because maps[RTL_IMR_HSISR_IND] & maps[MAC_HSISR]
  906. * are not initialized
  907. */
  908. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8188EE ||
  909. rtlhal->hw_type == HARDWARE_TYPE_RTL8723BE) {
  910. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_HSISR_IND])) {
  911. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  912. "hsisr interrupt!\n");
  913. _rtl_pci_hs_interrupt(hw);
  914. }
  915. }
  916. if (rtlpriv->rtlhal.earlymode_enable)
  917. tasklet_schedule(&rtlpriv->works.irq_tasklet);
  918. done:
  919. rtlpriv->cfg->ops->enable_interrupt(hw);
  920. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  921. return ret;
  922. }
  923. static void _rtl_pci_irq_tasklet(struct ieee80211_hw *hw)
  924. {
  925. _rtl_pci_tx_chk_waitq(hw);
  926. }
  927. static void _rtl_pci_prepare_bcn_tasklet(struct ieee80211_hw *hw)
  928. {
  929. struct rtl_priv *rtlpriv = rtl_priv(hw);
  930. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  931. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  932. struct rtl8192_tx_ring *ring = NULL;
  933. struct ieee80211_hdr *hdr = NULL;
  934. struct ieee80211_tx_info *info = NULL;
  935. struct sk_buff *pskb = NULL;
  936. struct rtl_tx_desc *pdesc = NULL;
  937. struct rtl_tcb_desc tcb_desc;
  938. /*This is for new trx flow*/
  939. struct rtl_tx_buffer_desc *pbuffer_desc = NULL;
  940. u8 temp_one = 1;
  941. u8 *entry;
  942. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  943. ring = &rtlpci->tx_ring[BEACON_QUEUE];
  944. pskb = __skb_dequeue(&ring->queue);
  945. if (rtlpriv->use_new_trx_flow)
  946. entry = (u8 *)(&ring->buffer_desc[ring->idx]);
  947. else
  948. entry = (u8 *)(&ring->desc[ring->idx]);
  949. if (pskb) {
  950. pci_unmap_single(rtlpci->pdev,
  951. rtlpriv->cfg->ops->get_desc(
  952. (u8 *)entry, true, HW_DESC_TXBUFF_ADDR),
  953. pskb->len, PCI_DMA_TODEVICE);
  954. kfree_skb(pskb);
  955. }
  956. /*NB: the beacon data buffer must be 32-bit aligned. */
  957. pskb = ieee80211_beacon_get(hw, mac->vif);
  958. if (pskb == NULL)
  959. return;
  960. hdr = rtl_get_hdr(pskb);
  961. info = IEEE80211_SKB_CB(pskb);
  962. pdesc = &ring->desc[0];
  963. if (rtlpriv->use_new_trx_flow)
  964. pbuffer_desc = &ring->buffer_desc[0];
  965. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  966. (u8 *)pbuffer_desc, info, NULL, pskb,
  967. BEACON_QUEUE, &tcb_desc);
  968. __skb_queue_tail(&ring->queue, pskb);
  969. if (rtlpriv->use_new_trx_flow) {
  970. temp_one = 4;
  971. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pbuffer_desc, true,
  972. HW_DESC_OWN, (u8 *)&temp_one);
  973. } else {
  974. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, true, HW_DESC_OWN,
  975. &temp_one);
  976. }
  977. return;
  978. }
  979. static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
  980. {
  981. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  982. struct rtl_priv *rtlpriv = rtl_priv(hw);
  983. struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
  984. u8 i;
  985. u16 desc_num;
  986. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192EE)
  987. desc_num = TX_DESC_NUM_92E;
  988. else
  989. desc_num = RT_TXDESC_NUM;
  990. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  991. rtlpci->txringcount[i] = desc_num;
  992. /*
  993. *we just alloc 2 desc for beacon queue,
  994. *because we just need first desc in hw beacon.
  995. */
  996. rtlpci->txringcount[BEACON_QUEUE] = 2;
  997. /*BE queue need more descriptor for performance
  998. *consideration or, No more tx desc will happen,
  999. *and may cause mac80211 mem leakage.
  1000. */
  1001. if (!rtl_priv(hw)->use_new_trx_flow)
  1002. rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
  1003. rtlpci->rxbuffersize = 9100; /*2048/1024; */
  1004. rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT; /*64; */
  1005. }
  1006. static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
  1007. struct pci_dev *pdev)
  1008. {
  1009. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1010. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1011. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1012. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1013. rtlpci->up_first_time = true;
  1014. rtlpci->being_init_adapter = false;
  1015. rtlhal->hw = hw;
  1016. rtlpci->pdev = pdev;
  1017. /*Tx/Rx related var */
  1018. _rtl_pci_init_trx_var(hw);
  1019. /*IBSS*/
  1020. mac->beacon_interval = 100;
  1021. /*AMPDU*/
  1022. mac->min_space_cfg = 0;
  1023. mac->max_mss_density = 0;
  1024. /*set sane AMPDU defaults */
  1025. mac->current_ampdu_density = 7;
  1026. mac->current_ampdu_factor = 3;
  1027. /*QOS*/
  1028. rtlpci->acm_method = EACMWAY2_SW;
  1029. /*task */
  1030. tasklet_init(&rtlpriv->works.irq_tasklet,
  1031. (void (*)(unsigned long))_rtl_pci_irq_tasklet,
  1032. (unsigned long)hw);
  1033. tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
  1034. (void (*)(unsigned long))_rtl_pci_prepare_bcn_tasklet,
  1035. (unsigned long)hw);
  1036. INIT_WORK(&rtlpriv->works.lps_change_work,
  1037. rtl_lps_change_work_callback);
  1038. }
  1039. static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
  1040. unsigned int prio, unsigned int entries)
  1041. {
  1042. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1043. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1044. struct rtl_tx_buffer_desc *buffer_desc;
  1045. struct rtl_tx_desc *desc;
  1046. dma_addr_t buffer_desc_dma, desc_dma;
  1047. u32 nextdescaddress;
  1048. int i;
  1049. /* alloc tx buffer desc for new trx flow*/
  1050. if (rtlpriv->use_new_trx_flow) {
  1051. buffer_desc =
  1052. pci_zalloc_consistent(rtlpci->pdev,
  1053. sizeof(*buffer_desc) * entries,
  1054. &buffer_desc_dma);
  1055. if (!buffer_desc || (unsigned long)buffer_desc & 0xFF) {
  1056. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1057. "Cannot allocate TX ring (prio = %d)\n",
  1058. prio);
  1059. return -ENOMEM;
  1060. }
  1061. rtlpci->tx_ring[prio].buffer_desc = buffer_desc;
  1062. rtlpci->tx_ring[prio].buffer_desc_dma = buffer_desc_dma;
  1063. rtlpci->tx_ring[prio].cur_tx_rp = 0;
  1064. rtlpci->tx_ring[prio].cur_tx_wp = 0;
  1065. rtlpci->tx_ring[prio].avl_desc = entries;
  1066. }
  1067. /* alloc dma for this ring */
  1068. desc = pci_zalloc_consistent(rtlpci->pdev,
  1069. sizeof(*desc) * entries, &desc_dma);
  1070. if (!desc || (unsigned long)desc & 0xFF) {
  1071. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1072. "Cannot allocate TX ring (prio = %d)\n", prio);
  1073. return -ENOMEM;
  1074. }
  1075. rtlpci->tx_ring[prio].desc = desc;
  1076. rtlpci->tx_ring[prio].dma = desc_dma;
  1077. rtlpci->tx_ring[prio].idx = 0;
  1078. rtlpci->tx_ring[prio].entries = entries;
  1079. skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
  1080. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "queue:%d, ring_addr:%p\n",
  1081. prio, desc);
  1082. /* init every desc in this ring */
  1083. if (!rtlpriv->use_new_trx_flow) {
  1084. for (i = 0; i < entries; i++) {
  1085. nextdescaddress = (u32)desc_dma +
  1086. ((i + 1) % entries) *
  1087. sizeof(*desc);
  1088. rtlpriv->cfg->ops->set_desc(hw, (u8 *)&desc[i],
  1089. true,
  1090. HW_DESC_TX_NEXTDESC_ADDR,
  1091. (u8 *)&nextdescaddress);
  1092. }
  1093. }
  1094. return 0;
  1095. }
  1096. static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw, int rxring_idx)
  1097. {
  1098. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1099. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1100. int i;
  1101. if (rtlpriv->use_new_trx_flow) {
  1102. struct rtl_rx_buffer_desc *entry = NULL;
  1103. /* alloc dma for this ring */
  1104. rtlpci->rx_ring[rxring_idx].buffer_desc =
  1105. pci_zalloc_consistent(rtlpci->pdev,
  1106. sizeof(*rtlpci->rx_ring[rxring_idx].
  1107. buffer_desc) *
  1108. rtlpci->rxringcount,
  1109. &rtlpci->rx_ring[rxring_idx].dma);
  1110. if (!rtlpci->rx_ring[rxring_idx].buffer_desc ||
  1111. (ulong)rtlpci->rx_ring[rxring_idx].buffer_desc & 0xFF) {
  1112. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1113. "Cannot allocate RX ring\n");
  1114. return -ENOMEM;
  1115. }
  1116. /* init every desc in this ring */
  1117. rtlpci->rx_ring[rxring_idx].idx = 0;
  1118. for (i = 0; i < rtlpci->rxringcount; i++) {
  1119. entry = &rtlpci->rx_ring[rxring_idx].buffer_desc[i];
  1120. if (!_rtl_pci_init_one_rxdesc(hw, NULL, (u8 *)entry,
  1121. rxring_idx, i))
  1122. return -ENOMEM;
  1123. }
  1124. } else {
  1125. struct rtl_rx_desc *entry = NULL;
  1126. u8 tmp_one = 1;
  1127. /* alloc dma for this ring */
  1128. rtlpci->rx_ring[rxring_idx].desc =
  1129. pci_zalloc_consistent(rtlpci->pdev,
  1130. sizeof(*rtlpci->rx_ring[rxring_idx].
  1131. desc) * rtlpci->rxringcount,
  1132. &rtlpci->rx_ring[rxring_idx].dma);
  1133. if (!rtlpci->rx_ring[rxring_idx].desc ||
  1134. (unsigned long)rtlpci->rx_ring[rxring_idx].desc & 0xFF) {
  1135. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1136. "Cannot allocate RX ring\n");
  1137. return -ENOMEM;
  1138. }
  1139. /* init every desc in this ring */
  1140. rtlpci->rx_ring[rxring_idx].idx = 0;
  1141. for (i = 0; i < rtlpci->rxringcount; i++) {
  1142. entry = &rtlpci->rx_ring[rxring_idx].desc[i];
  1143. if (!_rtl_pci_init_one_rxdesc(hw, NULL, (u8 *)entry,
  1144. rxring_idx, i))
  1145. return -ENOMEM;
  1146. }
  1147. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  1148. HW_DESC_RXERO, &tmp_one);
  1149. }
  1150. return 0;
  1151. }
  1152. static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
  1153. unsigned int prio)
  1154. {
  1155. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1156. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1157. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  1158. /* free every desc in this ring */
  1159. while (skb_queue_len(&ring->queue)) {
  1160. u8 *entry;
  1161. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  1162. if (rtlpriv->use_new_trx_flow)
  1163. entry = (u8 *)(&ring->buffer_desc[ring->idx]);
  1164. else
  1165. entry = (u8 *)(&ring->desc[ring->idx]);
  1166. pci_unmap_single(rtlpci->pdev,
  1167. rtlpriv->cfg->
  1168. ops->get_desc((u8 *)entry, true,
  1169. HW_DESC_TXBUFF_ADDR),
  1170. skb->len, PCI_DMA_TODEVICE);
  1171. kfree_skb(skb);
  1172. ring->idx = (ring->idx + 1) % ring->entries;
  1173. }
  1174. /* free dma of this ring */
  1175. pci_free_consistent(rtlpci->pdev,
  1176. sizeof(*ring->desc) * ring->entries,
  1177. ring->desc, ring->dma);
  1178. ring->desc = NULL;
  1179. if (rtlpriv->use_new_trx_flow) {
  1180. pci_free_consistent(rtlpci->pdev,
  1181. sizeof(*ring->buffer_desc) * ring->entries,
  1182. ring->buffer_desc, ring->buffer_desc_dma);
  1183. ring->buffer_desc = NULL;
  1184. }
  1185. }
  1186. static void _rtl_pci_free_rx_ring(struct ieee80211_hw *hw, int rxring_idx)
  1187. {
  1188. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1189. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1190. int i;
  1191. /* free every desc in this ring */
  1192. for (i = 0; i < rtlpci->rxringcount; i++) {
  1193. struct sk_buff *skb = rtlpci->rx_ring[rxring_idx].rx_buf[i];
  1194. if (!skb)
  1195. continue;
  1196. pci_unmap_single(rtlpci->pdev, *((dma_addr_t *)skb->cb),
  1197. rtlpci->rxbuffersize, PCI_DMA_FROMDEVICE);
  1198. kfree_skb(skb);
  1199. }
  1200. /* free dma of this ring */
  1201. if (rtlpriv->use_new_trx_flow) {
  1202. pci_free_consistent(rtlpci->pdev,
  1203. sizeof(*rtlpci->rx_ring[rxring_idx].
  1204. buffer_desc) * rtlpci->rxringcount,
  1205. rtlpci->rx_ring[rxring_idx].buffer_desc,
  1206. rtlpci->rx_ring[rxring_idx].dma);
  1207. rtlpci->rx_ring[rxring_idx].buffer_desc = NULL;
  1208. } else {
  1209. pci_free_consistent(rtlpci->pdev,
  1210. sizeof(*rtlpci->rx_ring[rxring_idx].desc) *
  1211. rtlpci->rxringcount,
  1212. rtlpci->rx_ring[rxring_idx].desc,
  1213. rtlpci->rx_ring[rxring_idx].dma);
  1214. rtlpci->rx_ring[rxring_idx].desc = NULL;
  1215. }
  1216. }
  1217. static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
  1218. {
  1219. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1220. int ret;
  1221. int i, rxring_idx;
  1222. /* rxring_idx 0:RX_MPDU_QUEUE
  1223. * rxring_idx 1:RX_CMD_QUEUE
  1224. */
  1225. for (rxring_idx = 0; rxring_idx < RTL_PCI_MAX_RX_QUEUE; rxring_idx++) {
  1226. ret = _rtl_pci_init_rx_ring(hw, rxring_idx);
  1227. if (ret)
  1228. return ret;
  1229. }
  1230. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1231. ret = _rtl_pci_init_tx_ring(hw, i,
  1232. rtlpci->txringcount[i]);
  1233. if (ret)
  1234. goto err_free_rings;
  1235. }
  1236. return 0;
  1237. err_free_rings:
  1238. for (rxring_idx = 0; rxring_idx < RTL_PCI_MAX_RX_QUEUE; rxring_idx++)
  1239. _rtl_pci_free_rx_ring(hw, rxring_idx);
  1240. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1241. if (rtlpci->tx_ring[i].desc ||
  1242. rtlpci->tx_ring[i].buffer_desc)
  1243. _rtl_pci_free_tx_ring(hw, i);
  1244. return 1;
  1245. }
  1246. static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
  1247. {
  1248. u32 i, rxring_idx;
  1249. /*free rx rings */
  1250. for (rxring_idx = 0; rxring_idx < RTL_PCI_MAX_RX_QUEUE; rxring_idx++)
  1251. _rtl_pci_free_rx_ring(hw, rxring_idx);
  1252. /*free tx rings */
  1253. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1254. _rtl_pci_free_tx_ring(hw, i);
  1255. return 0;
  1256. }
  1257. int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
  1258. {
  1259. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1260. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1261. int i, rxring_idx;
  1262. unsigned long flags;
  1263. u8 tmp_one = 1;
  1264. u32 bufferaddress;
  1265. /* rxring_idx 0:RX_MPDU_QUEUE */
  1266. /* rxring_idx 1:RX_CMD_QUEUE */
  1267. for (rxring_idx = 0; rxring_idx < RTL_PCI_MAX_RX_QUEUE; rxring_idx++) {
  1268. /* force the rx_ring[RX_MPDU_QUEUE/
  1269. * RX_CMD_QUEUE].idx to the first one
  1270. *new trx flow, do nothing
  1271. */
  1272. if (!rtlpriv->use_new_trx_flow &&
  1273. rtlpci->rx_ring[rxring_idx].desc) {
  1274. struct rtl_rx_desc *entry = NULL;
  1275. rtlpci->rx_ring[rxring_idx].idx = 0;
  1276. for (i = 0; i < rtlpci->rxringcount; i++) {
  1277. entry = &rtlpci->rx_ring[rxring_idx].desc[i];
  1278. bufferaddress =
  1279. rtlpriv->cfg->ops->get_desc((u8 *)entry,
  1280. false , HW_DESC_RXBUFF_ADDR);
  1281. memset((u8 *)entry , 0 ,
  1282. sizeof(*rtlpci->rx_ring
  1283. [rxring_idx].desc));/*clear one entry*/
  1284. if (rtlpriv->use_new_trx_flow) {
  1285. rtlpriv->cfg->ops->set_desc(hw,
  1286. (u8 *)entry, false,
  1287. HW_DESC_RX_PREPARE,
  1288. (u8 *)&bufferaddress);
  1289. } else {
  1290. rtlpriv->cfg->ops->set_desc(hw,
  1291. (u8 *)entry, false,
  1292. HW_DESC_RXBUFF_ADDR,
  1293. (u8 *)&bufferaddress);
  1294. rtlpriv->cfg->ops->set_desc(hw,
  1295. (u8 *)entry, false,
  1296. HW_DESC_RXPKT_LEN,
  1297. (u8 *)&rtlpci->rxbuffersize);
  1298. rtlpriv->cfg->ops->set_desc(hw,
  1299. (u8 *)entry, false,
  1300. HW_DESC_RXOWN,
  1301. (u8 *)&tmp_one);
  1302. }
  1303. }
  1304. rtlpriv->cfg->ops->set_desc(hw, (u8 *)entry, false,
  1305. HW_DESC_RXERO, (u8 *)&tmp_one);
  1306. }
  1307. rtlpci->rx_ring[rxring_idx].idx = 0;
  1308. }
  1309. /*
  1310. *after reset, release previous pending packet,
  1311. *and force the tx idx to the first one
  1312. */
  1313. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1314. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1315. if (rtlpci->tx_ring[i].desc ||
  1316. rtlpci->tx_ring[i].buffer_desc) {
  1317. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
  1318. while (skb_queue_len(&ring->queue)) {
  1319. u8 *entry;
  1320. struct sk_buff *skb =
  1321. __skb_dequeue(&ring->queue);
  1322. if (rtlpriv->use_new_trx_flow)
  1323. entry = (u8 *)(&ring->buffer_desc
  1324. [ring->idx]);
  1325. else
  1326. entry = (u8 *)(&ring->desc[ring->idx]);
  1327. pci_unmap_single(rtlpci->pdev,
  1328. rtlpriv->cfg->ops->
  1329. get_desc((u8 *)
  1330. entry,
  1331. true,
  1332. HW_DESC_TXBUFF_ADDR),
  1333. skb->len, PCI_DMA_TODEVICE);
  1334. dev_kfree_skb_irq(skb);
  1335. ring->idx = (ring->idx + 1) % ring->entries;
  1336. }
  1337. ring->idx = 0;
  1338. }
  1339. }
  1340. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1341. return 0;
  1342. }
  1343. static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
  1344. struct ieee80211_sta *sta,
  1345. struct sk_buff *skb)
  1346. {
  1347. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1348. struct rtl_sta_info *sta_entry = NULL;
  1349. u8 tid = rtl_get_tid(skb);
  1350. __le16 fc = rtl_get_fc(skb);
  1351. if (!sta)
  1352. return false;
  1353. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1354. if (!rtlpriv->rtlhal.earlymode_enable)
  1355. return false;
  1356. if (ieee80211_is_nullfunc(fc))
  1357. return false;
  1358. if (ieee80211_is_qos_nullfunc(fc))
  1359. return false;
  1360. if (ieee80211_is_pspoll(fc))
  1361. return false;
  1362. if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
  1363. return false;
  1364. if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
  1365. return false;
  1366. if (tid > 7)
  1367. return false;
  1368. /* maybe every tid should be checked */
  1369. if (!rtlpriv->link_info.higher_busytxtraffic[tid])
  1370. return false;
  1371. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  1372. skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
  1373. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  1374. return true;
  1375. }
  1376. static int rtl_pci_tx(struct ieee80211_hw *hw,
  1377. struct ieee80211_sta *sta,
  1378. struct sk_buff *skb,
  1379. struct rtl_tcb_desc *ptcb_desc)
  1380. {
  1381. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1382. struct rtl_sta_info *sta_entry = NULL;
  1383. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1384. struct rtl8192_tx_ring *ring;
  1385. struct rtl_tx_desc *pdesc;
  1386. struct rtl_tx_buffer_desc *ptx_bd_desc = NULL;
  1387. u16 idx;
  1388. u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
  1389. unsigned long flags;
  1390. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  1391. __le16 fc = rtl_get_fc(skb);
  1392. u8 *pda_addr = hdr->addr1;
  1393. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1394. /*ssn */
  1395. u8 tid = 0;
  1396. u16 seq_number = 0;
  1397. u8 own;
  1398. u8 temp_one = 1;
  1399. if (ieee80211_is_mgmt(fc))
  1400. rtl_tx_mgmt_proc(hw, skb);
  1401. if (rtlpriv->psc.sw_ps_enabled) {
  1402. if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
  1403. !ieee80211_has_pm(fc))
  1404. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
  1405. }
  1406. rtl_action_proc(hw, skb, true);
  1407. if (is_multicast_ether_addr(pda_addr))
  1408. rtlpriv->stats.txbytesmulticast += skb->len;
  1409. else if (is_broadcast_ether_addr(pda_addr))
  1410. rtlpriv->stats.txbytesbroadcast += skb->len;
  1411. else
  1412. rtlpriv->stats.txbytesunicast += skb->len;
  1413. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1414. ring = &rtlpci->tx_ring[hw_queue];
  1415. if (hw_queue != BEACON_QUEUE) {
  1416. if (rtlpriv->use_new_trx_flow)
  1417. idx = ring->cur_tx_wp;
  1418. else
  1419. idx = (ring->idx + skb_queue_len(&ring->queue)) %
  1420. ring->entries;
  1421. } else {
  1422. idx = 0;
  1423. }
  1424. pdesc = &ring->desc[idx];
  1425. if (rtlpriv->use_new_trx_flow) {
  1426. ptx_bd_desc = &ring->buffer_desc[idx];
  1427. } else {
  1428. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *)pdesc,
  1429. true, HW_DESC_OWN);
  1430. if ((own == 1) && (hw_queue != BEACON_QUEUE)) {
  1431. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1432. "No more TX desc@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%x\n",
  1433. hw_queue, ring->idx, idx,
  1434. skb_queue_len(&ring->queue));
  1435. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock,
  1436. flags);
  1437. return skb->len;
  1438. }
  1439. }
  1440. if (rtlpriv->cfg->ops->get_available_desc &&
  1441. rtlpriv->cfg->ops->get_available_desc(hw, hw_queue) == 0) {
  1442. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1443. "get_available_desc fail\n");
  1444. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock,
  1445. flags);
  1446. return skb->len;
  1447. }
  1448. if (ieee80211_is_data_qos(fc)) {
  1449. tid = rtl_get_tid(skb);
  1450. if (sta) {
  1451. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1452. seq_number = (le16_to_cpu(hdr->seq_ctrl) &
  1453. IEEE80211_SCTL_SEQ) >> 4;
  1454. seq_number += 1;
  1455. if (!ieee80211_has_morefrags(hdr->frame_control))
  1456. sta_entry->tids[tid].seq_number = seq_number;
  1457. }
  1458. }
  1459. if (ieee80211_is_data(fc))
  1460. rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
  1461. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  1462. (u8 *)ptx_bd_desc, info, sta, skb, hw_queue, ptcb_desc);
  1463. __skb_queue_tail(&ring->queue, skb);
  1464. if (rtlpriv->use_new_trx_flow) {
  1465. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, true,
  1466. HW_DESC_OWN, &hw_queue);
  1467. } else {
  1468. rtlpriv->cfg->ops->set_desc(hw, (u8 *)pdesc, true,
  1469. HW_DESC_OWN, &temp_one);
  1470. }
  1471. if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
  1472. hw_queue != BEACON_QUEUE) {
  1473. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1474. "less desc left, stop skb_queue@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%x\n",
  1475. hw_queue, ring->idx, idx,
  1476. skb_queue_len(&ring->queue));
  1477. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  1478. }
  1479. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1480. rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
  1481. return 0;
  1482. }
  1483. static void rtl_pci_flush(struct ieee80211_hw *hw, u32 queues, bool drop)
  1484. {
  1485. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1486. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1487. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1488. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1489. u16 i = 0;
  1490. int queue_id;
  1491. struct rtl8192_tx_ring *ring;
  1492. if (mac->skip_scan)
  1493. return;
  1494. for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
  1495. u32 queue_len;
  1496. if (((queues >> queue_id) & 0x1) == 0) {
  1497. queue_id--;
  1498. continue;
  1499. }
  1500. ring = &pcipriv->dev.tx_ring[queue_id];
  1501. queue_len = skb_queue_len(&ring->queue);
  1502. if (queue_len == 0 || queue_id == BEACON_QUEUE ||
  1503. queue_id == TXCMD_QUEUE) {
  1504. queue_id--;
  1505. continue;
  1506. } else {
  1507. msleep(20);
  1508. i++;
  1509. }
  1510. /* we just wait 1s for all queues */
  1511. if (rtlpriv->psc.rfpwr_state == ERFOFF ||
  1512. is_hal_stop(rtlhal) || i >= 200)
  1513. return;
  1514. }
  1515. }
  1516. static void rtl_pci_deinit(struct ieee80211_hw *hw)
  1517. {
  1518. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1519. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1520. _rtl_pci_deinit_trx_ring(hw);
  1521. synchronize_irq(rtlpci->pdev->irq);
  1522. tasklet_kill(&rtlpriv->works.irq_tasklet);
  1523. cancel_work_sync(&rtlpriv->works.lps_change_work);
  1524. flush_workqueue(rtlpriv->works.rtl_wq);
  1525. destroy_workqueue(rtlpriv->works.rtl_wq);
  1526. }
  1527. static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
  1528. {
  1529. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1530. int err;
  1531. _rtl_pci_init_struct(hw, pdev);
  1532. err = _rtl_pci_init_trx_ring(hw);
  1533. if (err) {
  1534. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1535. "tx ring initialization failed\n");
  1536. return err;
  1537. }
  1538. return 0;
  1539. }
  1540. static int rtl_pci_start(struct ieee80211_hw *hw)
  1541. {
  1542. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1543. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1544. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1545. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1546. int err;
  1547. rtl_pci_reset_trx_ring(hw);
  1548. rtlpci->driver_is_goingto_unload = false;
  1549. if (rtlpriv->cfg->ops->get_btc_status &&
  1550. rtlpriv->cfg->ops->get_btc_status()) {
  1551. rtlpriv->btcoexist.btc_ops->btc_init_variables(rtlpriv);
  1552. rtlpriv->btcoexist.btc_ops->btc_init_hal_vars(rtlpriv);
  1553. }
  1554. err = rtlpriv->cfg->ops->hw_init(hw);
  1555. if (err) {
  1556. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1557. "Failed to config hardware!\n");
  1558. return err;
  1559. }
  1560. rtlpriv->cfg->ops->enable_interrupt(hw);
  1561. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "enable_interrupt OK\n");
  1562. rtl_init_rx_config(hw);
  1563. /*should be after adapter start and interrupt enable. */
  1564. set_hal_start(rtlhal);
  1565. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1566. rtlpci->up_first_time = false;
  1567. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "rtl_pci_start OK\n");
  1568. return 0;
  1569. }
  1570. static void rtl_pci_stop(struct ieee80211_hw *hw)
  1571. {
  1572. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1573. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1574. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1575. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1576. unsigned long flags;
  1577. u8 RFInProgressTimeOut = 0;
  1578. if (rtlpriv->cfg->ops->get_btc_status())
  1579. rtlpriv->btcoexist.btc_ops->btc_halt_notify();
  1580. /*
  1581. *should be before disable interrupt&adapter
  1582. *and will do it immediately.
  1583. */
  1584. set_hal_stop(rtlhal);
  1585. rtlpci->driver_is_goingto_unload = true;
  1586. rtlpriv->cfg->ops->disable_interrupt(hw);
  1587. cancel_work_sync(&rtlpriv->works.lps_change_work);
  1588. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1589. while (ppsc->rfchange_inprogress) {
  1590. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1591. if (RFInProgressTimeOut > 100) {
  1592. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1593. break;
  1594. }
  1595. mdelay(1);
  1596. RFInProgressTimeOut++;
  1597. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1598. }
  1599. ppsc->rfchange_inprogress = true;
  1600. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1601. rtlpriv->cfg->ops->hw_disable(hw);
  1602. /* some things are not needed if firmware not available */
  1603. if (!rtlpriv->max_fw_size)
  1604. return;
  1605. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1606. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1607. ppsc->rfchange_inprogress = false;
  1608. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1609. rtl_pci_enable_aspm(hw);
  1610. }
  1611. static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
  1612. struct ieee80211_hw *hw)
  1613. {
  1614. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1615. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1616. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1617. struct pci_dev *bridge_pdev = pdev->bus->self;
  1618. u16 venderid;
  1619. u16 deviceid;
  1620. u8 revisionid;
  1621. u16 irqline;
  1622. u8 tmp;
  1623. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1624. venderid = pdev->vendor;
  1625. deviceid = pdev->device;
  1626. pci_read_config_byte(pdev, 0x8, &revisionid);
  1627. pci_read_config_word(pdev, 0x3C, &irqline);
  1628. /* PCI ID 0x10ec:0x8192 occurs for both RTL8192E, which uses
  1629. * r8192e_pci, and RTL8192SE, which uses this driver. If the
  1630. * revision ID is RTL_PCI_REVISION_ID_8192PCIE (0x01), then
  1631. * the correct driver is r8192e_pci, thus this routine should
  1632. * return false.
  1633. */
  1634. if (deviceid == RTL_PCI_8192SE_DID &&
  1635. revisionid == RTL_PCI_REVISION_ID_8192PCIE)
  1636. return false;
  1637. if (deviceid == RTL_PCI_8192_DID ||
  1638. deviceid == RTL_PCI_0044_DID ||
  1639. deviceid == RTL_PCI_0047_DID ||
  1640. deviceid == RTL_PCI_8192SE_DID ||
  1641. deviceid == RTL_PCI_8174_DID ||
  1642. deviceid == RTL_PCI_8173_DID ||
  1643. deviceid == RTL_PCI_8172_DID ||
  1644. deviceid == RTL_PCI_8171_DID) {
  1645. switch (revisionid) {
  1646. case RTL_PCI_REVISION_ID_8192PCIE:
  1647. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1648. "8192 PCI-E is found - vid/did=%x/%x\n",
  1649. venderid, deviceid);
  1650. rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
  1651. return false;
  1652. case RTL_PCI_REVISION_ID_8192SE:
  1653. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1654. "8192SE is found - vid/did=%x/%x\n",
  1655. venderid, deviceid);
  1656. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1657. break;
  1658. default:
  1659. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1660. "Err: Unknown device - vid/did=%x/%x\n",
  1661. venderid, deviceid);
  1662. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1663. break;
  1664. }
  1665. } else if (deviceid == RTL_PCI_8723AE_DID) {
  1666. rtlhal->hw_type = HARDWARE_TYPE_RTL8723AE;
  1667. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1668. "8723AE PCI-E is found - "
  1669. "vid/did=%x/%x\n", venderid, deviceid);
  1670. } else if (deviceid == RTL_PCI_8192CET_DID ||
  1671. deviceid == RTL_PCI_8192CE_DID ||
  1672. deviceid == RTL_PCI_8191CE_DID ||
  1673. deviceid == RTL_PCI_8188CE_DID) {
  1674. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
  1675. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1676. "8192C PCI-E is found - vid/did=%x/%x\n",
  1677. venderid, deviceid);
  1678. } else if (deviceid == RTL_PCI_8192DE_DID ||
  1679. deviceid == RTL_PCI_8192DE_DID2) {
  1680. rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
  1681. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1682. "8192D PCI-E is found - vid/did=%x/%x\n",
  1683. venderid, deviceid);
  1684. } else if (deviceid == RTL_PCI_8188EE_DID) {
  1685. rtlhal->hw_type = HARDWARE_TYPE_RTL8188EE;
  1686. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1687. "Find adapter, Hardware type is 8188EE\n");
  1688. } else if (deviceid == RTL_PCI_8723BE_DID) {
  1689. rtlhal->hw_type = HARDWARE_TYPE_RTL8723BE;
  1690. RT_TRACE(rtlpriv, COMP_INIT , DBG_LOUD,
  1691. "Find adapter, Hardware type is 8723BE\n");
  1692. } else if (deviceid == RTL_PCI_8192EE_DID) {
  1693. rtlhal->hw_type = HARDWARE_TYPE_RTL8192EE;
  1694. RT_TRACE(rtlpriv, COMP_INIT , DBG_LOUD,
  1695. "Find adapter, Hardware type is 8192EE\n");
  1696. } else if (deviceid == RTL_PCI_8821AE_DID) {
  1697. rtlhal->hw_type = HARDWARE_TYPE_RTL8821AE;
  1698. RT_TRACE(rtlpriv, COMP_INIT , DBG_LOUD,
  1699. "Find adapter, Hardware type is 8821AE\n");
  1700. } else if (deviceid == RTL_PCI_8812AE_DID) {
  1701. rtlhal->hw_type = HARDWARE_TYPE_RTL8812AE;
  1702. RT_TRACE(rtlpriv, COMP_INIT , DBG_LOUD,
  1703. "Find adapter, Hardware type is 8812AE\n");
  1704. } else {
  1705. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1706. "Err: Unknown device - vid/did=%x/%x\n",
  1707. venderid, deviceid);
  1708. rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
  1709. }
  1710. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
  1711. if (revisionid == 0 || revisionid == 1) {
  1712. if (revisionid == 0) {
  1713. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1714. "Find 92DE MAC0\n");
  1715. rtlhal->interfaceindex = 0;
  1716. } else if (revisionid == 1) {
  1717. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1718. "Find 92DE MAC1\n");
  1719. rtlhal->interfaceindex = 1;
  1720. }
  1721. } else {
  1722. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1723. "Unknown device - VendorID/DeviceID=%x/%x, Revision=%x\n",
  1724. venderid, deviceid, revisionid);
  1725. rtlhal->interfaceindex = 0;
  1726. }
  1727. }
  1728. /* 92ee use new trx flow */
  1729. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192EE)
  1730. rtlpriv->use_new_trx_flow = true;
  1731. else
  1732. rtlpriv->use_new_trx_flow = false;
  1733. /*find bus info */
  1734. pcipriv->ndis_adapter.busnumber = pdev->bus->number;
  1735. pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
  1736. pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
  1737. /*find bridge info */
  1738. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1739. /* some ARM have no bridge_pdev and will crash here
  1740. * so we should check if bridge_pdev is NULL
  1741. */
  1742. if (bridge_pdev) {
  1743. /*find bridge info if available */
  1744. pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
  1745. for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
  1746. if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
  1747. pcipriv->ndis_adapter.pcibridge_vendor = tmp;
  1748. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1749. "Pci Bridge Vendor is found index: %d\n",
  1750. tmp);
  1751. break;
  1752. }
  1753. }
  1754. }
  1755. if (pcipriv->ndis_adapter.pcibridge_vendor !=
  1756. PCI_BRIDGE_VENDOR_UNKNOWN) {
  1757. pcipriv->ndis_adapter.pcibridge_busnum =
  1758. bridge_pdev->bus->number;
  1759. pcipriv->ndis_adapter.pcibridge_devnum =
  1760. PCI_SLOT(bridge_pdev->devfn);
  1761. pcipriv->ndis_adapter.pcibridge_funcnum =
  1762. PCI_FUNC(bridge_pdev->devfn);
  1763. pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
  1764. pci_pcie_cap(bridge_pdev);
  1765. pcipriv->ndis_adapter.num4bytes =
  1766. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
  1767. rtl_pci_get_linkcontrol_field(hw);
  1768. if (pcipriv->ndis_adapter.pcibridge_vendor ==
  1769. PCI_BRIDGE_VENDOR_AMD) {
  1770. pcipriv->ndis_adapter.amd_l1_patch =
  1771. rtl_pci_get_amd_l1_patch(hw);
  1772. }
  1773. }
  1774. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1775. "pcidev busnumber:devnumber:funcnumber:vendor:link_ctl %d:%d:%d:%x:%x\n",
  1776. pcipriv->ndis_adapter.busnumber,
  1777. pcipriv->ndis_adapter.devnumber,
  1778. pcipriv->ndis_adapter.funcnumber,
  1779. pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg);
  1780. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1781. "pci_bridge busnumber:devnumber:funcnumber:vendor:pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
  1782. pcipriv->ndis_adapter.pcibridge_busnum,
  1783. pcipriv->ndis_adapter.pcibridge_devnum,
  1784. pcipriv->ndis_adapter.pcibridge_funcnum,
  1785. pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
  1786. pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
  1787. pcipriv->ndis_adapter.pcibridge_linkctrlreg,
  1788. pcipriv->ndis_adapter.amd_l1_patch);
  1789. rtl_pci_parse_configuration(pdev, hw);
  1790. list_add_tail(&rtlpriv->list, &rtlpriv->glb_var->glb_priv_list);
  1791. return true;
  1792. }
  1793. static int rtl_pci_intr_mode_msi(struct ieee80211_hw *hw)
  1794. {
  1795. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1796. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1797. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1798. int ret;
  1799. ret = pci_enable_msi(rtlpci->pdev);
  1800. if (ret < 0)
  1801. return ret;
  1802. ret = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1803. IRQF_SHARED, KBUILD_MODNAME, hw);
  1804. if (ret < 0) {
  1805. pci_disable_msi(rtlpci->pdev);
  1806. return ret;
  1807. }
  1808. rtlpci->using_msi = true;
  1809. RT_TRACE(rtlpriv, COMP_INIT|COMP_INTR, DBG_DMESG,
  1810. "MSI Interrupt Mode!\n");
  1811. return 0;
  1812. }
  1813. static int rtl_pci_intr_mode_legacy(struct ieee80211_hw *hw)
  1814. {
  1815. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1816. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1817. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1818. int ret;
  1819. ret = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1820. IRQF_SHARED, KBUILD_MODNAME, hw);
  1821. if (ret < 0)
  1822. return ret;
  1823. rtlpci->using_msi = false;
  1824. RT_TRACE(rtlpriv, COMP_INIT|COMP_INTR, DBG_DMESG,
  1825. "Pin-based Interrupt Mode!\n");
  1826. return 0;
  1827. }
  1828. static int rtl_pci_intr_mode_decide(struct ieee80211_hw *hw)
  1829. {
  1830. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1831. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1832. int ret;
  1833. if (rtlpci->msi_support) {
  1834. ret = rtl_pci_intr_mode_msi(hw);
  1835. if (ret < 0)
  1836. ret = rtl_pci_intr_mode_legacy(hw);
  1837. } else {
  1838. ret = rtl_pci_intr_mode_legacy(hw);
  1839. }
  1840. return ret;
  1841. }
  1842. int rtl_pci_probe(struct pci_dev *pdev,
  1843. const struct pci_device_id *id)
  1844. {
  1845. struct ieee80211_hw *hw = NULL;
  1846. struct rtl_priv *rtlpriv = NULL;
  1847. struct rtl_pci_priv *pcipriv = NULL;
  1848. struct rtl_pci *rtlpci;
  1849. unsigned long pmem_start, pmem_len, pmem_flags;
  1850. int err;
  1851. err = pci_enable_device(pdev);
  1852. if (err) {
  1853. RT_ASSERT(false, "%s : Cannot enable new PCI device\n",
  1854. pci_name(pdev));
  1855. return err;
  1856. }
  1857. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1858. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1859. RT_ASSERT(false,
  1860. "Unable to obtain 32bit DMA for consistent allocations\n");
  1861. err = -ENOMEM;
  1862. goto fail1;
  1863. }
  1864. }
  1865. pci_set_master(pdev);
  1866. hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
  1867. sizeof(struct rtl_priv), &rtl_ops);
  1868. if (!hw) {
  1869. RT_ASSERT(false,
  1870. "%s : ieee80211 alloc failed\n", pci_name(pdev));
  1871. err = -ENOMEM;
  1872. goto fail1;
  1873. }
  1874. SET_IEEE80211_DEV(hw, &pdev->dev);
  1875. pci_set_drvdata(pdev, hw);
  1876. rtlpriv = hw->priv;
  1877. rtlpriv->hw = hw;
  1878. pcipriv = (void *)rtlpriv->priv;
  1879. pcipriv->dev.pdev = pdev;
  1880. init_completion(&rtlpriv->firmware_loading_complete);
  1881. /*proximity init here*/
  1882. rtlpriv->proximity.proxim_on = false;
  1883. pcipriv = (void *)rtlpriv->priv;
  1884. pcipriv->dev.pdev = pdev;
  1885. /* init cfg & intf_ops */
  1886. rtlpriv->rtlhal.interface = INTF_PCI;
  1887. rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
  1888. rtlpriv->intf_ops = &rtl_pci_ops;
  1889. rtlpriv->glb_var = &rtl_global_var;
  1890. /*
  1891. *init dbgp flags before all
  1892. *other functions, because we will
  1893. *use it in other funtions like
  1894. *RT_TRACE/RT_PRINT/RTL_PRINT_DATA
  1895. *you can not use these macro
  1896. *before this
  1897. */
  1898. rtl_dbgp_flag_init(hw);
  1899. /* MEM map */
  1900. err = pci_request_regions(pdev, KBUILD_MODNAME);
  1901. if (err) {
  1902. RT_ASSERT(false, "Can't obtain PCI resources\n");
  1903. goto fail1;
  1904. }
  1905. pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
  1906. pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
  1907. pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
  1908. /*shared mem start */
  1909. rtlpriv->io.pci_mem_start =
  1910. (unsigned long)pci_iomap(pdev,
  1911. rtlpriv->cfg->bar_id, pmem_len);
  1912. if (rtlpriv->io.pci_mem_start == 0) {
  1913. RT_ASSERT(false, "Can't map PCI mem\n");
  1914. err = -ENOMEM;
  1915. goto fail2;
  1916. }
  1917. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1918. "mem mapped space: start: 0x%08lx len:%08lx flags:%08lx, after map:0x%08lx\n",
  1919. pmem_start, pmem_len, pmem_flags,
  1920. rtlpriv->io.pci_mem_start);
  1921. /* Disable Clk Request */
  1922. pci_write_config_byte(pdev, 0x81, 0);
  1923. /* leave D3 mode */
  1924. pci_write_config_byte(pdev, 0x44, 0);
  1925. pci_write_config_byte(pdev, 0x04, 0x06);
  1926. pci_write_config_byte(pdev, 0x04, 0x07);
  1927. /* find adapter */
  1928. if (!_rtl_pci_find_adapter(pdev, hw)) {
  1929. err = -ENODEV;
  1930. goto fail3;
  1931. }
  1932. /* Init IO handler */
  1933. _rtl_pci_io_handler_init(&pdev->dev, hw);
  1934. /*like read eeprom and so on */
  1935. rtlpriv->cfg->ops->read_eeprom_info(hw);
  1936. if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
  1937. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Can't init_sw_vars\n");
  1938. err = -ENODEV;
  1939. goto fail3;
  1940. }
  1941. rtlpriv->cfg->ops->init_sw_leds(hw);
  1942. /*aspm */
  1943. rtl_pci_init_aspm(hw);
  1944. /* Init mac80211 sw */
  1945. err = rtl_init_core(hw);
  1946. if (err) {
  1947. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1948. "Can't allocate sw for mac80211\n");
  1949. goto fail3;
  1950. }
  1951. /* Init PCI sw */
  1952. err = rtl_pci_init(hw, pdev);
  1953. if (err) {
  1954. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Failed to init PCI\n");
  1955. goto fail3;
  1956. }
  1957. err = ieee80211_register_hw(hw);
  1958. if (err) {
  1959. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1960. "Can't register mac80211 hw.\n");
  1961. err = -ENODEV;
  1962. goto fail3;
  1963. }
  1964. rtlpriv->mac80211.mac80211_registered = 1;
  1965. err = sysfs_create_group(&pdev->dev.kobj, &rtl_attribute_group);
  1966. if (err) {
  1967. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1968. "failed to create sysfs device attributes\n");
  1969. goto fail3;
  1970. }
  1971. /*init rfkill */
  1972. rtl_init_rfkill(hw); /* Init PCI sw */
  1973. rtlpci = rtl_pcidev(pcipriv);
  1974. err = rtl_pci_intr_mode_decide(hw);
  1975. if (err) {
  1976. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1977. "%s: failed to register IRQ handler\n",
  1978. wiphy_name(hw->wiphy));
  1979. goto fail3;
  1980. }
  1981. rtlpci->irq_alloc = 1;
  1982. set_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1983. return 0;
  1984. fail3:
  1985. pci_set_drvdata(pdev, NULL);
  1986. rtl_deinit_core(hw);
  1987. if (rtlpriv->io.pci_mem_start != 0)
  1988. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1989. fail2:
  1990. pci_release_regions(pdev);
  1991. complete(&rtlpriv->firmware_loading_complete);
  1992. fail1:
  1993. if (hw)
  1994. ieee80211_free_hw(hw);
  1995. pci_disable_device(pdev);
  1996. return err;
  1997. }
  1998. EXPORT_SYMBOL(rtl_pci_probe);
  1999. void rtl_pci_disconnect(struct pci_dev *pdev)
  2000. {
  2001. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  2002. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  2003. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2004. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  2005. struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
  2006. /* just in case driver is removed before firmware callback */
  2007. wait_for_completion(&rtlpriv->firmware_loading_complete);
  2008. clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  2009. sysfs_remove_group(&pdev->dev.kobj, &rtl_attribute_group);
  2010. /*ieee80211_unregister_hw will call ops_stop */
  2011. if (rtlmac->mac80211_registered == 1) {
  2012. ieee80211_unregister_hw(hw);
  2013. rtlmac->mac80211_registered = 0;
  2014. } else {
  2015. rtl_deinit_deferred_work(hw);
  2016. rtlpriv->intf_ops->adapter_stop(hw);
  2017. }
  2018. rtlpriv->cfg->ops->disable_interrupt(hw);
  2019. /*deinit rfkill */
  2020. rtl_deinit_rfkill(hw);
  2021. rtl_pci_deinit(hw);
  2022. rtl_deinit_core(hw);
  2023. rtlpriv->cfg->ops->deinit_sw_vars(hw);
  2024. if (rtlpci->irq_alloc) {
  2025. free_irq(rtlpci->pdev->irq, hw);
  2026. rtlpci->irq_alloc = 0;
  2027. }
  2028. if (rtlpci->using_msi)
  2029. pci_disable_msi(rtlpci->pdev);
  2030. list_del(&rtlpriv->list);
  2031. if (rtlpriv->io.pci_mem_start != 0) {
  2032. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  2033. pci_release_regions(pdev);
  2034. }
  2035. pci_disable_device(pdev);
  2036. rtl_pci_disable_aspm(hw);
  2037. pci_set_drvdata(pdev, NULL);
  2038. ieee80211_free_hw(hw);
  2039. }
  2040. EXPORT_SYMBOL(rtl_pci_disconnect);
  2041. #ifdef CONFIG_PM_SLEEP
  2042. /***************************************
  2043. kernel pci power state define:
  2044. PCI_D0 ((pci_power_t __force) 0)
  2045. PCI_D1 ((pci_power_t __force) 1)
  2046. PCI_D2 ((pci_power_t __force) 2)
  2047. PCI_D3hot ((pci_power_t __force) 3)
  2048. PCI_D3cold ((pci_power_t __force) 4)
  2049. PCI_UNKNOWN ((pci_power_t __force) 5)
  2050. This function is called when system
  2051. goes into suspend state mac80211 will
  2052. call rtl_mac_stop() from the mac80211
  2053. suspend function first, So there is
  2054. no need to call hw_disable here.
  2055. ****************************************/
  2056. int rtl_pci_suspend(struct device *dev)
  2057. {
  2058. struct pci_dev *pdev = to_pci_dev(dev);
  2059. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  2060. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2061. rtlpriv->cfg->ops->hw_suspend(hw);
  2062. rtl_deinit_rfkill(hw);
  2063. return 0;
  2064. }
  2065. EXPORT_SYMBOL(rtl_pci_suspend);
  2066. int rtl_pci_resume(struct device *dev)
  2067. {
  2068. struct pci_dev *pdev = to_pci_dev(dev);
  2069. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  2070. struct rtl_priv *rtlpriv = rtl_priv(hw);
  2071. rtlpriv->cfg->ops->hw_resume(hw);
  2072. rtl_init_rfkill(hw);
  2073. return 0;
  2074. }
  2075. EXPORT_SYMBOL(rtl_pci_resume);
  2076. #endif /* CONFIG_PM_SLEEP */
  2077. const struct rtl_intf_ops rtl_pci_ops = {
  2078. .read_efuse_byte = read_efuse_byte,
  2079. .adapter_start = rtl_pci_start,
  2080. .adapter_stop = rtl_pci_stop,
  2081. .check_buddy_priv = rtl_pci_check_buddy_priv,
  2082. .adapter_tx = rtl_pci_tx,
  2083. .flush = rtl_pci_flush,
  2084. .reset_trx_ring = rtl_pci_reset_trx_ring,
  2085. .waitq_insert = rtl_pci_tx_chk_waitq_insert,
  2086. .disable_aspm = rtl_pci_disable_aspm,
  2087. .enable_aspm = rtl_pci_enable_aspm,
  2088. };