sdio.c 116 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/atomic.h>
  18. #include <linux/kernel.h>
  19. #include <linux/kthread.h>
  20. #include <linux/printk.h>
  21. #include <linux/pci_ids.h>
  22. #include <linux/netdevice.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/sched.h>
  25. #include <linux/mmc/sdio.h>
  26. #include <linux/mmc/sdio_ids.h>
  27. #include <linux/mmc/sdio_func.h>
  28. #include <linux/mmc/card.h>
  29. #include <linux/semaphore.h>
  30. #include <linux/firmware.h>
  31. #include <linux/module.h>
  32. #include <linux/bcma/bcma.h>
  33. #include <linux/debugfs.h>
  34. #include <linux/vmalloc.h>
  35. #include <asm/unaligned.h>
  36. #include <defs.h>
  37. #include <brcmu_wifi.h>
  38. #include <brcmu_utils.h>
  39. #include <brcm_hw_ids.h>
  40. #include <soc.h>
  41. #include "sdio.h"
  42. #include "chip.h"
  43. #include "firmware.h"
  44. #include "core.h"
  45. #include "common.h"
  46. #define DCMD_RESP_TIMEOUT msecs_to_jiffies(2500)
  47. #define CTL_DONE_TIMEOUT msecs_to_jiffies(2500)
  48. #ifdef DEBUG
  49. #define BRCMF_TRAP_INFO_SIZE 80
  50. #define CBUF_LEN (128)
  51. /* Device console log buffer state */
  52. #define CONSOLE_BUFFER_MAX 2024
  53. struct rte_log_le {
  54. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  55. __le32 buf_size;
  56. __le32 idx;
  57. char *_buf_compat; /* Redundant pointer for backward compat. */
  58. };
  59. struct rte_console {
  60. /* Virtual UART
  61. * When there is no UART (e.g. Quickturn),
  62. * the host should write a complete
  63. * input line directly into cbuf and then write
  64. * the length into vcons_in.
  65. * This may also be used when there is a real UART
  66. * (at risk of conflicting with
  67. * the real UART). vcons_out is currently unused.
  68. */
  69. uint vcons_in;
  70. uint vcons_out;
  71. /* Output (logging) buffer
  72. * Console output is written to a ring buffer log_buf at index log_idx.
  73. * The host may read the output when it sees log_idx advance.
  74. * Output will be lost if the output wraps around faster than the host
  75. * polls.
  76. */
  77. struct rte_log_le log_le;
  78. /* Console input line buffer
  79. * Characters are read one at a time into cbuf
  80. * until <CR> is received, then
  81. * the buffer is processed as a command line.
  82. * Also used for virtual UART.
  83. */
  84. uint cbuf_idx;
  85. char cbuf[CBUF_LEN];
  86. };
  87. #endif /* DEBUG */
  88. #include <chipcommon.h>
  89. #include "bus.h"
  90. #include "debug.h"
  91. #include "tracepoint.h"
  92. #define TXQLEN 2048 /* bulk tx queue length */
  93. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  94. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  95. #define PRIOMASK 7
  96. #define TXRETRIES 2 /* # of retries for tx frames */
  97. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  98. one scheduling */
  99. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  100. one scheduling */
  101. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  102. #define MEMBLOCK 2048 /* Block size used for downloading
  103. of dongle image */
  104. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  105. biggest possible glom */
  106. #define BRCMF_FIRSTREAD (1 << 6)
  107. #define BRCMF_CONSOLE 10 /* watchdog interval to poll console */
  108. /* SBSDIO_DEVICE_CTL */
  109. /* 1: device will assert busy signal when receiving CMD53 */
  110. #define SBSDIO_DEVCTL_SETBUSY 0x01
  111. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  112. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  113. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  114. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  115. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  116. * sdio bus power cycle to clear (rev 9) */
  117. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  118. /* Force SD->SB reset mapping (rev 11) */
  119. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  120. /* Determined by CoreControl bit */
  121. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  122. /* Force backplane reset */
  123. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  124. /* Force no backplane reset */
  125. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  126. /* direct(mapped) cis space */
  127. /* MAPPED common CIS address */
  128. #define SBSDIO_CIS_BASE_COMMON 0x1000
  129. /* maximum bytes in one CIS */
  130. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  131. /* cis offset addr is < 17 bits */
  132. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  133. /* manfid tuple length, include tuple, link bytes */
  134. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  135. #define CORE_BUS_REG(base, field) \
  136. (base + offsetof(struct sdpcmd_regs, field))
  137. /* SDIO function 1 register CHIPCLKCSR */
  138. /* Force ALP request to backplane */
  139. #define SBSDIO_FORCE_ALP 0x01
  140. /* Force HT request to backplane */
  141. #define SBSDIO_FORCE_HT 0x02
  142. /* Force ILP request to backplane */
  143. #define SBSDIO_FORCE_ILP 0x04
  144. /* Make ALP ready (power up xtal) */
  145. #define SBSDIO_ALP_AVAIL_REQ 0x08
  146. /* Make HT ready (power up PLL) */
  147. #define SBSDIO_HT_AVAIL_REQ 0x10
  148. /* Squelch clock requests from HW */
  149. #define SBSDIO_FORCE_HW_CLKREQ_OFF 0x20
  150. /* Status: ALP is ready */
  151. #define SBSDIO_ALP_AVAIL 0x40
  152. /* Status: HT is ready */
  153. #define SBSDIO_HT_AVAIL 0x80
  154. #define SBSDIO_CSR_MASK 0x1F
  155. #define SBSDIO_AVBITS (SBSDIO_HT_AVAIL | SBSDIO_ALP_AVAIL)
  156. #define SBSDIO_ALPAV(regval) ((regval) & SBSDIO_AVBITS)
  157. #define SBSDIO_HTAV(regval) (((regval) & SBSDIO_AVBITS) == SBSDIO_AVBITS)
  158. #define SBSDIO_ALPONLY(regval) (SBSDIO_ALPAV(regval) && !SBSDIO_HTAV(regval))
  159. #define SBSDIO_CLKAV(regval, alponly) \
  160. (SBSDIO_ALPAV(regval) && (alponly ? 1 : SBSDIO_HTAV(regval)))
  161. /* intstatus */
  162. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  163. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  164. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  165. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  166. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  167. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  168. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  169. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  170. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  171. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  172. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  173. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  174. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  175. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  176. #define I_PC (1 << 10) /* descriptor error */
  177. #define I_PD (1 << 11) /* data error */
  178. #define I_DE (1 << 12) /* Descriptor protocol Error */
  179. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  180. #define I_RO (1 << 14) /* Receive fifo Overflow */
  181. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  182. #define I_RI (1 << 16) /* Receive Interrupt */
  183. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  184. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  185. #define I_XI (1 << 24) /* Transmit Interrupt */
  186. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  187. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  188. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  189. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  190. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  191. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  192. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  193. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  194. #define I_DMA (I_RI | I_XI | I_ERRORS)
  195. /* corecontrol */
  196. #define CC_CISRDY (1 << 0) /* CIS Ready */
  197. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  198. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  199. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  200. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  201. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  202. /* SDA_FRAMECTRL */
  203. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  204. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  205. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  206. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  207. /*
  208. * Software allocation of To SB Mailbox resources
  209. */
  210. /* tosbmailbox bits corresponding to intstatus bits */
  211. #define SMB_NAK (1 << 0) /* Frame NAK */
  212. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  213. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  214. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  215. /* tosbmailboxdata */
  216. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  217. /*
  218. * Software allocation of To Host Mailbox resources
  219. */
  220. /* intstatus bits */
  221. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  222. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  223. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  224. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  225. /* tohostmailboxdata */
  226. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  227. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  228. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  229. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  230. #define HMB_DATA_FCDATA_MASK 0xff000000
  231. #define HMB_DATA_FCDATA_SHIFT 24
  232. #define HMB_DATA_VERSION_MASK 0x00ff0000
  233. #define HMB_DATA_VERSION_SHIFT 16
  234. /*
  235. * Software-defined protocol header
  236. */
  237. /* Current protocol version */
  238. #define SDPCM_PROT_VERSION 4
  239. /*
  240. * Shared structure between dongle and the host.
  241. * The structure contains pointers to trap or assert information.
  242. */
  243. #define SDPCM_SHARED_VERSION 0x0003
  244. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  245. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  246. #define SDPCM_SHARED_ASSERT 0x0200
  247. #define SDPCM_SHARED_TRAP 0x0400
  248. /* Space for header read, limit for data packets */
  249. #define MAX_HDR_READ (1 << 6)
  250. #define MAX_RX_DATASZ 2048
  251. /* Bump up limit on waiting for HT to account for first startup;
  252. * if the image is doing a CRC calculation before programming the PMU
  253. * for HT availability, it could take a couple hundred ms more, so
  254. * max out at a 1 second (1000000us).
  255. */
  256. #undef PMU_MAX_TRANSITION_DLY
  257. #define PMU_MAX_TRANSITION_DLY 1000000
  258. /* Value for ChipClockCSR during initial setup */
  259. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  260. SBSDIO_ALP_AVAIL_REQ)
  261. /* Flags for SDH calls */
  262. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  263. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  264. * when idle
  265. */
  266. #define BRCMF_IDLE_INTERVAL 1
  267. #define KSO_WAIT_US 50
  268. #define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
  269. #define BRCMF_SDIO_MAX_ACCESS_ERRORS 5
  270. /*
  271. * Conversion of 802.1D priority to precedence level
  272. */
  273. static uint prio2prec(u32 prio)
  274. {
  275. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  276. (prio^2) : prio;
  277. }
  278. #ifdef DEBUG
  279. /* Device console log buffer state */
  280. struct brcmf_console {
  281. uint count; /* Poll interval msec counter */
  282. uint log_addr; /* Log struct address (fixed) */
  283. struct rte_log_le log_le; /* Log struct (host copy) */
  284. uint bufsize; /* Size of log buffer */
  285. u8 *buf; /* Log buffer (host copy) */
  286. uint last; /* Last buffer read index */
  287. };
  288. struct brcmf_trap_info {
  289. __le32 type;
  290. __le32 epc;
  291. __le32 cpsr;
  292. __le32 spsr;
  293. __le32 r0; /* a1 */
  294. __le32 r1; /* a2 */
  295. __le32 r2; /* a3 */
  296. __le32 r3; /* a4 */
  297. __le32 r4; /* v1 */
  298. __le32 r5; /* v2 */
  299. __le32 r6; /* v3 */
  300. __le32 r7; /* v4 */
  301. __le32 r8; /* v5 */
  302. __le32 r9; /* sb/v6 */
  303. __le32 r10; /* sl/v7 */
  304. __le32 r11; /* fp/v8 */
  305. __le32 r12; /* ip */
  306. __le32 r13; /* sp */
  307. __le32 r14; /* lr */
  308. __le32 pc; /* r15 */
  309. };
  310. #endif /* DEBUG */
  311. struct sdpcm_shared {
  312. u32 flags;
  313. u32 trap_addr;
  314. u32 assert_exp_addr;
  315. u32 assert_file_addr;
  316. u32 assert_line;
  317. u32 console_addr; /* Address of struct rte_console */
  318. u32 msgtrace_addr;
  319. u8 tag[32];
  320. u32 brpt_addr;
  321. };
  322. struct sdpcm_shared_le {
  323. __le32 flags;
  324. __le32 trap_addr;
  325. __le32 assert_exp_addr;
  326. __le32 assert_file_addr;
  327. __le32 assert_line;
  328. __le32 console_addr; /* Address of struct rte_console */
  329. __le32 msgtrace_addr;
  330. u8 tag[32];
  331. __le32 brpt_addr;
  332. };
  333. /* dongle SDIO bus specific header info */
  334. struct brcmf_sdio_hdrinfo {
  335. u8 seq_num;
  336. u8 channel;
  337. u16 len;
  338. u16 len_left;
  339. u16 len_nxtfrm;
  340. u8 dat_offset;
  341. bool lastfrm;
  342. u16 tail_pad;
  343. };
  344. /*
  345. * hold counter variables
  346. */
  347. struct brcmf_sdio_count {
  348. uint intrcount; /* Count of device interrupt callbacks */
  349. uint lastintrs; /* Count as of last watchdog timer */
  350. uint pollcnt; /* Count of active polls */
  351. uint regfails; /* Count of R_REG failures */
  352. uint tx_sderrs; /* Count of tx attempts with sd errors */
  353. uint fcqueued; /* Tx packets that got queued */
  354. uint rxrtx; /* Count of rtx requests (NAK to dongle) */
  355. uint rx_toolong; /* Receive frames too long to receive */
  356. uint rxc_errors; /* SDIO errors when reading control frames */
  357. uint rx_hdrfail; /* SDIO errors on header reads */
  358. uint rx_badhdr; /* Bad received headers (roosync?) */
  359. uint rx_badseq; /* Mismatched rx sequence number */
  360. uint fc_rcvd; /* Number of flow-control events received */
  361. uint fc_xoff; /* Number which turned on flow-control */
  362. uint fc_xon; /* Number which turned off flow-control */
  363. uint rxglomfail; /* Failed deglom attempts */
  364. uint rxglomframes; /* Number of glom frames (superframes) */
  365. uint rxglompkts; /* Number of packets from glom frames */
  366. uint f2rxhdrs; /* Number of header reads */
  367. uint f2rxdata; /* Number of frame data reads */
  368. uint f2txdata; /* Number of f2 frame writes */
  369. uint f1regdata; /* Number of f1 register accesses */
  370. uint tickcnt; /* Number of watchdog been schedule */
  371. ulong tx_ctlerrs; /* Err of sending ctrl frames */
  372. ulong tx_ctlpkts; /* Ctrl frames sent to dongle */
  373. ulong rx_ctlerrs; /* Err of processing rx ctrl frames */
  374. ulong rx_ctlpkts; /* Ctrl frames processed from dongle */
  375. ulong rx_readahead_cnt; /* packets where header read-ahead was used */
  376. };
  377. /* misc chip info needed by some of the routines */
  378. /* Private data for SDIO bus interaction */
  379. struct brcmf_sdio {
  380. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  381. struct brcmf_chip *ci; /* Chip info struct */
  382. u32 hostintmask; /* Copy of Host Interrupt Mask */
  383. atomic_t intstatus; /* Intstatus bits (events) pending */
  384. atomic_t fcstate; /* State of dongle flow-control */
  385. uint blocksize; /* Block size of SDIO transfers */
  386. uint roundup; /* Max roundup limit */
  387. struct pktq txq; /* Queue length used for flow-control */
  388. u8 flowcontrol; /* per prio flow control bitmask */
  389. u8 tx_seq; /* Transmit sequence number (next) */
  390. u8 tx_max; /* Maximum transmit sequence allowed */
  391. u8 *hdrbuf; /* buffer for handling rx frame */
  392. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  393. u8 rx_seq; /* Receive sequence number (expected) */
  394. struct brcmf_sdio_hdrinfo cur_read;
  395. /* info of current read frame */
  396. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  397. bool rxpending; /* Data frame pending in dongle */
  398. uint rxbound; /* Rx frames to read before resched */
  399. uint txbound; /* Tx frames to send before resched */
  400. uint txminmax;
  401. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  402. struct sk_buff_head glom; /* Packet list for glommed superframe */
  403. u8 *rxbuf; /* Buffer for receiving control packets */
  404. uint rxblen; /* Allocated length of rxbuf */
  405. u8 *rxctl; /* Aligned pointer into rxbuf */
  406. u8 *rxctl_orig; /* pointer for freeing rxctl */
  407. uint rxlen; /* Length of valid data in buffer */
  408. spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
  409. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  410. bool intr; /* Use interrupts */
  411. bool poll; /* Use polling */
  412. atomic_t ipend; /* Device interrupt is pending */
  413. uint spurious; /* Count of spurious interrupts */
  414. uint pollrate; /* Ticks between device polls */
  415. uint polltick; /* Tick counter */
  416. #ifdef DEBUG
  417. uint console_interval;
  418. struct brcmf_console console; /* Console output polling support */
  419. uint console_addr; /* Console address from shared struct */
  420. #endif /* DEBUG */
  421. uint clkstate; /* State of sd and backplane clock(s) */
  422. s32 idletime; /* Control for activity timeout */
  423. s32 idlecount; /* Activity timeout counter */
  424. s32 idleclock; /* How to set bus driver when idle */
  425. bool rxflow_mode; /* Rx flow control mode */
  426. bool rxflow; /* Is rx flow control on */
  427. bool alp_only; /* Don't use HT clock (ALP only) */
  428. u8 *ctrl_frame_buf;
  429. u16 ctrl_frame_len;
  430. bool ctrl_frame_stat;
  431. int ctrl_frame_err;
  432. spinlock_t txq_lock; /* protect bus->txq */
  433. wait_queue_head_t ctrl_wait;
  434. wait_queue_head_t dcmd_resp_wait;
  435. struct timer_list timer;
  436. struct completion watchdog_wait;
  437. struct task_struct *watchdog_tsk;
  438. bool wd_active;
  439. struct workqueue_struct *brcmf_wq;
  440. struct work_struct datawork;
  441. bool dpc_triggered;
  442. bool dpc_running;
  443. bool txoff; /* Transmit flow-controlled */
  444. struct brcmf_sdio_count sdcnt;
  445. bool sr_enabled; /* SaveRestore enabled */
  446. bool sleeping;
  447. u8 tx_hdrlen; /* sdio bus header length for tx packet */
  448. bool txglom; /* host tx glomming enable flag */
  449. u16 head_align; /* buffer pointer alignment */
  450. u16 sgentry_align; /* scatter-gather buffer alignment */
  451. };
  452. /* clkstate */
  453. #define CLK_NONE 0
  454. #define CLK_SDONLY 1
  455. #define CLK_PENDING 2
  456. #define CLK_AVAIL 3
  457. #ifdef DEBUG
  458. static int qcount[NUMPRIO];
  459. #endif /* DEBUG */
  460. #define DEFAULT_SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  461. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  462. /* Limit on rounding up frames */
  463. static const uint max_roundup = 512;
  464. #define ALIGNMENT 4
  465. enum brcmf_sdio_frmtype {
  466. BRCMF_SDIO_FT_NORMAL,
  467. BRCMF_SDIO_FT_SUPER,
  468. BRCMF_SDIO_FT_SUB,
  469. };
  470. #define SDIOD_DRVSTR_KEY(chip, pmu) (((chip) << 16) | (pmu))
  471. /* SDIO Pad drive strength to select value mappings */
  472. struct sdiod_drive_str {
  473. u8 strength; /* Pad Drive Strength in mA */
  474. u8 sel; /* Chip-specific select value */
  475. };
  476. /* SDIO Drive Strength to sel value table for PMU Rev 11 (1.8V) */
  477. static const struct sdiod_drive_str sdiod_drvstr_tab1_1v8[] = {
  478. {32, 0x6},
  479. {26, 0x7},
  480. {22, 0x4},
  481. {16, 0x5},
  482. {12, 0x2},
  483. {8, 0x3},
  484. {4, 0x0},
  485. {0, 0x1}
  486. };
  487. /* SDIO Drive Strength to sel value table for PMU Rev 13 (1.8v) */
  488. static const struct sdiod_drive_str sdiod_drive_strength_tab5_1v8[] = {
  489. {6, 0x7},
  490. {5, 0x6},
  491. {4, 0x5},
  492. {3, 0x4},
  493. {2, 0x2},
  494. {1, 0x1},
  495. {0, 0x0}
  496. };
  497. /* SDIO Drive Strength to sel value table for PMU Rev 17 (1.8v) */
  498. static const struct sdiod_drive_str sdiod_drvstr_tab6_1v8[] = {
  499. {3, 0x3},
  500. {2, 0x2},
  501. {1, 0x1},
  502. {0, 0x0} };
  503. /* SDIO Drive Strength to sel value table for 43143 PMU Rev 17 (3.3V) */
  504. static const struct sdiod_drive_str sdiod_drvstr_tab2_3v3[] = {
  505. {16, 0x7},
  506. {12, 0x5},
  507. {8, 0x3},
  508. {4, 0x1}
  509. };
  510. BRCMF_FW_NVRAM_DEF(43143, "brcmfmac43143-sdio.bin", "brcmfmac43143-sdio.txt");
  511. BRCMF_FW_NVRAM_DEF(43241B0, "brcmfmac43241b0-sdio.bin",
  512. "brcmfmac43241b0-sdio.txt");
  513. BRCMF_FW_NVRAM_DEF(43241B4, "brcmfmac43241b4-sdio.bin",
  514. "brcmfmac43241b4-sdio.txt");
  515. BRCMF_FW_NVRAM_DEF(43241B5, "brcmfmac43241b5-sdio.bin",
  516. "brcmfmac43241b5-sdio.txt");
  517. BRCMF_FW_NVRAM_DEF(4329, "brcmfmac4329-sdio.bin", "brcmfmac4329-sdio.txt");
  518. BRCMF_FW_NVRAM_DEF(4330, "brcmfmac4330-sdio.bin", "brcmfmac4330-sdio.txt");
  519. BRCMF_FW_NVRAM_DEF(4334, "brcmfmac4334-sdio.bin", "brcmfmac4334-sdio.txt");
  520. BRCMF_FW_NVRAM_DEF(43340, "brcmfmac43340-sdio.bin", "brcmfmac43340-sdio.txt");
  521. BRCMF_FW_NVRAM_DEF(4335, "brcmfmac4335-sdio.bin", "brcmfmac4335-sdio.txt");
  522. BRCMF_FW_NVRAM_DEF(43362, "brcmfmac43362-sdio.bin", "brcmfmac43362-sdio.txt");
  523. BRCMF_FW_NVRAM_DEF(4339, "brcmfmac4339-sdio.bin", "brcmfmac4339-sdio.txt");
  524. BRCMF_FW_NVRAM_DEF(43430, "brcmfmac43430-sdio.bin", "brcmfmac43430-sdio.txt");
  525. BRCMF_FW_NVRAM_DEF(43455, "brcmfmac43455-sdio.bin", "brcmfmac43455-sdio.txt");
  526. BRCMF_FW_NVRAM_DEF(4354, "brcmfmac4354-sdio.bin", "brcmfmac4354-sdio.txt");
  527. BRCMF_FW_NVRAM_DEF(4356, "brcmfmac4356-sdio.bin", "brcmfmac4356-sdio.txt");
  528. static struct brcmf_firmware_mapping brcmf_sdio_fwnames[] = {
  529. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43143_CHIP_ID, 0xFFFFFFFF, 43143),
  530. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43241_CHIP_ID, 0x0000001F, 43241B0),
  531. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43241_CHIP_ID, 0x00000020, 43241B4),
  532. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43241_CHIP_ID, 0xFFFFFFC0, 43241B5),
  533. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4329_CHIP_ID, 0xFFFFFFFF, 4329),
  534. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4330_CHIP_ID, 0xFFFFFFFF, 4330),
  535. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4334_CHIP_ID, 0xFFFFFFFF, 4334),
  536. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43340_CHIP_ID, 0xFFFFFFFF, 43340),
  537. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43341_CHIP_ID, 0xFFFFFFFF, 43340),
  538. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4335_CHIP_ID, 0xFFFFFFFF, 4335),
  539. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43362_CHIP_ID, 0xFFFFFFFE, 43362),
  540. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4339_CHIP_ID, 0xFFFFFFFF, 4339),
  541. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43430_CHIP_ID, 0xFFFFFFFF, 43430),
  542. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4345_CHIP_ID, 0xFFFFFFC0, 43455),
  543. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4354_CHIP_ID, 0xFFFFFFFF, 4354),
  544. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4356_CHIP_ID, 0xFFFFFFFF, 4356)
  545. };
  546. static void pkt_align(struct sk_buff *p, int len, int align)
  547. {
  548. uint datalign;
  549. datalign = (unsigned long)(p->data);
  550. datalign = roundup(datalign, (align)) - datalign;
  551. if (datalign)
  552. skb_pull(p, datalign);
  553. __skb_trim(p, len);
  554. }
  555. /* To check if there's window offered */
  556. static bool data_ok(struct brcmf_sdio *bus)
  557. {
  558. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  559. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  560. }
  561. /*
  562. * Reads a register in the SDIO hardware block. This block occupies a series of
  563. * adresses on the 32 bit backplane bus.
  564. */
  565. static int r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  566. {
  567. struct brcmf_core *core;
  568. int ret;
  569. core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  570. *regvar = brcmf_sdiod_regrl(bus->sdiodev, core->base + offset, &ret);
  571. return ret;
  572. }
  573. static int w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  574. {
  575. struct brcmf_core *core;
  576. int ret;
  577. core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  578. brcmf_sdiod_regwl(bus->sdiodev, core->base + reg_offset, regval, &ret);
  579. return ret;
  580. }
  581. static int
  582. brcmf_sdio_kso_control(struct brcmf_sdio *bus, bool on)
  583. {
  584. u8 wr_val = 0, rd_val, cmp_val, bmask;
  585. int err = 0;
  586. int err_cnt = 0;
  587. int try_cnt = 0;
  588. brcmf_dbg(TRACE, "Enter: on=%d\n", on);
  589. wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  590. /* 1st KSO write goes to AOS wake up core if device is asleep */
  591. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  592. wr_val, &err);
  593. if (on) {
  594. /* device WAKEUP through KSO:
  595. * write bit 0 & read back until
  596. * both bits 0 (kso bit) & 1 (dev on status) are set
  597. */
  598. cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
  599. SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
  600. bmask = cmp_val;
  601. usleep_range(2000, 3000);
  602. } else {
  603. /* Put device to sleep, turn off KSO */
  604. cmp_val = 0;
  605. /* only check for bit0, bit1(dev on status) may not
  606. * get cleared right away
  607. */
  608. bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
  609. }
  610. do {
  611. /* reliable KSO bit set/clr:
  612. * the sdiod sleep write access is synced to PMU 32khz clk
  613. * just one write attempt may fail,
  614. * read it back until it matches written value
  615. */
  616. rd_val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  617. &err);
  618. if (!err) {
  619. if ((rd_val & bmask) == cmp_val)
  620. break;
  621. err_cnt = 0;
  622. }
  623. /* bail out upon subsequent access errors */
  624. if (err && (err_cnt++ > BRCMF_SDIO_MAX_ACCESS_ERRORS))
  625. break;
  626. udelay(KSO_WAIT_US);
  627. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  628. wr_val, &err);
  629. } while (try_cnt++ < MAX_KSO_ATTEMPTS);
  630. if (try_cnt > 2)
  631. brcmf_dbg(SDIO, "try_cnt=%d rd_val=0x%x err=%d\n", try_cnt,
  632. rd_val, err);
  633. if (try_cnt > MAX_KSO_ATTEMPTS)
  634. brcmf_err("max tries: rd_val=0x%x err=%d\n", rd_val, err);
  635. return err;
  636. }
  637. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  638. /* Turn backplane clock on or off */
  639. static int brcmf_sdio_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  640. {
  641. int err;
  642. u8 clkctl, clkreq, devctl;
  643. unsigned long timeout;
  644. brcmf_dbg(SDIO, "Enter\n");
  645. clkctl = 0;
  646. if (bus->sr_enabled) {
  647. bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
  648. return 0;
  649. }
  650. if (on) {
  651. /* Request HT Avail */
  652. clkreq =
  653. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  654. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  655. clkreq, &err);
  656. if (err) {
  657. brcmf_err("HT Avail request error: %d\n", err);
  658. return -EBADE;
  659. }
  660. /* Check current status */
  661. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  662. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  663. if (err) {
  664. brcmf_err("HT Avail read error: %d\n", err);
  665. return -EBADE;
  666. }
  667. /* Go to pending and await interrupt if appropriate */
  668. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  669. /* Allow only clock-available interrupt */
  670. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  671. SBSDIO_DEVICE_CTL, &err);
  672. if (err) {
  673. brcmf_err("Devctl error setting CA: %d\n",
  674. err);
  675. return -EBADE;
  676. }
  677. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  678. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  679. devctl, &err);
  680. brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
  681. bus->clkstate = CLK_PENDING;
  682. return 0;
  683. } else if (bus->clkstate == CLK_PENDING) {
  684. /* Cancel CA-only interrupt filter */
  685. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  686. SBSDIO_DEVICE_CTL, &err);
  687. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  688. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  689. devctl, &err);
  690. }
  691. /* Otherwise, wait here (polling) for HT Avail */
  692. timeout = jiffies +
  693. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  694. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  695. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  696. SBSDIO_FUNC1_CHIPCLKCSR,
  697. &err);
  698. if (time_after(jiffies, timeout))
  699. break;
  700. else
  701. usleep_range(5000, 10000);
  702. }
  703. if (err) {
  704. brcmf_err("HT Avail request error: %d\n", err);
  705. return -EBADE;
  706. }
  707. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  708. brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
  709. PMU_MAX_TRANSITION_DLY, clkctl);
  710. return -EBADE;
  711. }
  712. /* Mark clock available */
  713. bus->clkstate = CLK_AVAIL;
  714. brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
  715. #if defined(DEBUG)
  716. if (!bus->alp_only) {
  717. if (SBSDIO_ALPONLY(clkctl))
  718. brcmf_err("HT Clock should be on\n");
  719. }
  720. #endif /* defined (DEBUG) */
  721. } else {
  722. clkreq = 0;
  723. if (bus->clkstate == CLK_PENDING) {
  724. /* Cancel CA-only interrupt filter */
  725. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  726. SBSDIO_DEVICE_CTL, &err);
  727. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  728. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  729. devctl, &err);
  730. }
  731. bus->clkstate = CLK_SDONLY;
  732. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  733. clkreq, &err);
  734. brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
  735. if (err) {
  736. brcmf_err("Failed access turning clock off: %d\n",
  737. err);
  738. return -EBADE;
  739. }
  740. }
  741. return 0;
  742. }
  743. /* Change idle/active SD state */
  744. static int brcmf_sdio_sdclk(struct brcmf_sdio *bus, bool on)
  745. {
  746. brcmf_dbg(SDIO, "Enter\n");
  747. if (on)
  748. bus->clkstate = CLK_SDONLY;
  749. else
  750. bus->clkstate = CLK_NONE;
  751. return 0;
  752. }
  753. /* Transition SD and backplane clock readiness */
  754. static int brcmf_sdio_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  755. {
  756. #ifdef DEBUG
  757. uint oldstate = bus->clkstate;
  758. #endif /* DEBUG */
  759. brcmf_dbg(SDIO, "Enter\n");
  760. /* Early exit if we're already there */
  761. if (bus->clkstate == target)
  762. return 0;
  763. switch (target) {
  764. case CLK_AVAIL:
  765. /* Make sure SD clock is available */
  766. if (bus->clkstate == CLK_NONE)
  767. brcmf_sdio_sdclk(bus, true);
  768. /* Now request HT Avail on the backplane */
  769. brcmf_sdio_htclk(bus, true, pendok);
  770. break;
  771. case CLK_SDONLY:
  772. /* Remove HT request, or bring up SD clock */
  773. if (bus->clkstate == CLK_NONE)
  774. brcmf_sdio_sdclk(bus, true);
  775. else if (bus->clkstate == CLK_AVAIL)
  776. brcmf_sdio_htclk(bus, false, false);
  777. else
  778. brcmf_err("request for %d -> %d\n",
  779. bus->clkstate, target);
  780. break;
  781. case CLK_NONE:
  782. /* Make sure to remove HT request */
  783. if (bus->clkstate == CLK_AVAIL)
  784. brcmf_sdio_htclk(bus, false, false);
  785. /* Now remove the SD clock */
  786. brcmf_sdio_sdclk(bus, false);
  787. break;
  788. }
  789. #ifdef DEBUG
  790. brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
  791. #endif /* DEBUG */
  792. return 0;
  793. }
  794. static int
  795. brcmf_sdio_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
  796. {
  797. int err = 0;
  798. u8 clkcsr;
  799. brcmf_dbg(SDIO, "Enter: request %s currently %s\n",
  800. (sleep ? "SLEEP" : "WAKE"),
  801. (bus->sleeping ? "SLEEP" : "WAKE"));
  802. /* If SR is enabled control bus state with KSO */
  803. if (bus->sr_enabled) {
  804. /* Done if we're already in the requested state */
  805. if (sleep == bus->sleeping)
  806. goto end;
  807. /* Going to sleep */
  808. if (sleep) {
  809. clkcsr = brcmf_sdiod_regrb(bus->sdiodev,
  810. SBSDIO_FUNC1_CHIPCLKCSR,
  811. &err);
  812. if ((clkcsr & SBSDIO_CSR_MASK) == 0) {
  813. brcmf_dbg(SDIO, "no clock, set ALP\n");
  814. brcmf_sdiod_regwb(bus->sdiodev,
  815. SBSDIO_FUNC1_CHIPCLKCSR,
  816. SBSDIO_ALP_AVAIL_REQ, &err);
  817. }
  818. err = brcmf_sdio_kso_control(bus, false);
  819. } else {
  820. err = brcmf_sdio_kso_control(bus, true);
  821. }
  822. if (err) {
  823. brcmf_err("error while changing bus sleep state %d\n",
  824. err);
  825. goto done;
  826. }
  827. }
  828. end:
  829. /* control clocks */
  830. if (sleep) {
  831. if (!bus->sr_enabled)
  832. brcmf_sdio_clkctl(bus, CLK_NONE, pendok);
  833. } else {
  834. brcmf_sdio_clkctl(bus, CLK_AVAIL, pendok);
  835. brcmf_sdio_wd_timer(bus, true);
  836. }
  837. bus->sleeping = sleep;
  838. brcmf_dbg(SDIO, "new state %s\n",
  839. (sleep ? "SLEEP" : "WAKE"));
  840. done:
  841. brcmf_dbg(SDIO, "Exit: err=%d\n", err);
  842. return err;
  843. }
  844. #ifdef DEBUG
  845. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  846. {
  847. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  848. }
  849. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  850. struct sdpcm_shared *sh)
  851. {
  852. u32 addr = 0;
  853. int rv;
  854. u32 shaddr = 0;
  855. struct sdpcm_shared_le sh_le;
  856. __le32 addr_le;
  857. sdio_claim_host(bus->sdiodev->func[1]);
  858. brcmf_sdio_bus_sleep(bus, false, false);
  859. /*
  860. * Read last word in socram to determine
  861. * address of sdpcm_shared structure
  862. */
  863. shaddr = bus->ci->rambase + bus->ci->ramsize - 4;
  864. if (!bus->ci->rambase && brcmf_chip_sr_capable(bus->ci))
  865. shaddr -= bus->ci->srsize;
  866. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, shaddr,
  867. (u8 *)&addr_le, 4);
  868. if (rv < 0)
  869. goto fail;
  870. /*
  871. * Check if addr is valid.
  872. * NVRAM length at the end of memory should have been overwritten.
  873. */
  874. addr = le32_to_cpu(addr_le);
  875. if (!brcmf_sdio_valid_shared_address(addr)) {
  876. brcmf_err("invalid sdpcm_shared address 0x%08X\n", addr);
  877. rv = -EINVAL;
  878. goto fail;
  879. }
  880. brcmf_dbg(INFO, "sdpcm_shared address 0x%08X\n", addr);
  881. /* Read hndrte_shared structure */
  882. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
  883. sizeof(struct sdpcm_shared_le));
  884. if (rv < 0)
  885. goto fail;
  886. sdio_release_host(bus->sdiodev->func[1]);
  887. /* Endianness */
  888. sh->flags = le32_to_cpu(sh_le.flags);
  889. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  890. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  891. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  892. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  893. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  894. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  895. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
  896. brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
  897. SDPCM_SHARED_VERSION,
  898. sh->flags & SDPCM_SHARED_VERSION_MASK);
  899. return -EPROTO;
  900. }
  901. return 0;
  902. fail:
  903. brcmf_err("unable to obtain sdpcm_shared info: rv=%d (addr=0x%x)\n",
  904. rv, addr);
  905. sdio_release_host(bus->sdiodev->func[1]);
  906. return rv;
  907. }
  908. static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
  909. {
  910. struct sdpcm_shared sh;
  911. if (brcmf_sdio_readshared(bus, &sh) == 0)
  912. bus->console_addr = sh.console_addr;
  913. }
  914. #else
  915. static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
  916. {
  917. }
  918. #endif /* DEBUG */
  919. static u32 brcmf_sdio_hostmail(struct brcmf_sdio *bus)
  920. {
  921. u32 intstatus = 0;
  922. u32 hmb_data;
  923. u8 fcbits;
  924. int ret;
  925. brcmf_dbg(SDIO, "Enter\n");
  926. /* Read mailbox data and ack that we did so */
  927. ret = r_sdreg32(bus, &hmb_data,
  928. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  929. if (ret == 0)
  930. w_sdreg32(bus, SMB_INT_ACK,
  931. offsetof(struct sdpcmd_regs, tosbmailbox));
  932. bus->sdcnt.f1regdata += 2;
  933. /* Dongle recomposed rx frames, accept them again */
  934. if (hmb_data & HMB_DATA_NAKHANDLED) {
  935. brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
  936. bus->rx_seq);
  937. if (!bus->rxskip)
  938. brcmf_err("unexpected NAKHANDLED!\n");
  939. bus->rxskip = false;
  940. intstatus |= I_HMB_FRAME_IND;
  941. }
  942. /*
  943. * DEVREADY does not occur with gSPI.
  944. */
  945. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  946. bus->sdpcm_ver =
  947. (hmb_data & HMB_DATA_VERSION_MASK) >>
  948. HMB_DATA_VERSION_SHIFT;
  949. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  950. brcmf_err("Version mismatch, dongle reports %d, "
  951. "expecting %d\n",
  952. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  953. else
  954. brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
  955. bus->sdpcm_ver);
  956. /*
  957. * Retrieve console state address now that firmware should have
  958. * updated it.
  959. */
  960. brcmf_sdio_get_console_addr(bus);
  961. }
  962. /*
  963. * Flow Control has been moved into the RX headers and this out of band
  964. * method isn't used any more.
  965. * remaining backward compatible with older dongles.
  966. */
  967. if (hmb_data & HMB_DATA_FC) {
  968. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  969. HMB_DATA_FCDATA_SHIFT;
  970. if (fcbits & ~bus->flowcontrol)
  971. bus->sdcnt.fc_xoff++;
  972. if (bus->flowcontrol & ~fcbits)
  973. bus->sdcnt.fc_xon++;
  974. bus->sdcnt.fc_rcvd++;
  975. bus->flowcontrol = fcbits;
  976. }
  977. /* Shouldn't be any others */
  978. if (hmb_data & ~(HMB_DATA_DEVREADY |
  979. HMB_DATA_NAKHANDLED |
  980. HMB_DATA_FC |
  981. HMB_DATA_FWREADY |
  982. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  983. brcmf_err("Unknown mailbox data content: 0x%02x\n",
  984. hmb_data);
  985. return intstatus;
  986. }
  987. static void brcmf_sdio_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  988. {
  989. uint retries = 0;
  990. u16 lastrbc;
  991. u8 hi, lo;
  992. int err;
  993. brcmf_err("%sterminate frame%s\n",
  994. abort ? "abort command, " : "",
  995. rtx ? ", send NAK" : "");
  996. if (abort)
  997. brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
  998. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  999. SFC_RF_TERM, &err);
  1000. bus->sdcnt.f1regdata++;
  1001. /* Wait until the packet has been flushed (device/FIFO stable) */
  1002. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  1003. hi = brcmf_sdiod_regrb(bus->sdiodev,
  1004. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  1005. lo = brcmf_sdiod_regrb(bus->sdiodev,
  1006. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  1007. bus->sdcnt.f1regdata += 2;
  1008. if ((hi == 0) && (lo == 0))
  1009. break;
  1010. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  1011. brcmf_err("count growing: last 0x%04x now 0x%04x\n",
  1012. lastrbc, (hi << 8) + lo);
  1013. }
  1014. lastrbc = (hi << 8) + lo;
  1015. }
  1016. if (!retries)
  1017. brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
  1018. else
  1019. brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
  1020. if (rtx) {
  1021. bus->sdcnt.rxrtx++;
  1022. err = w_sdreg32(bus, SMB_NAK,
  1023. offsetof(struct sdpcmd_regs, tosbmailbox));
  1024. bus->sdcnt.f1regdata++;
  1025. if (err == 0)
  1026. bus->rxskip = true;
  1027. }
  1028. /* Clear partial in any case */
  1029. bus->cur_read.len = 0;
  1030. }
  1031. static void brcmf_sdio_txfail(struct brcmf_sdio *bus)
  1032. {
  1033. struct brcmf_sdio_dev *sdiodev = bus->sdiodev;
  1034. u8 i, hi, lo;
  1035. /* On failure, abort the command and terminate the frame */
  1036. brcmf_err("sdio error, abort command and terminate frame\n");
  1037. bus->sdcnt.tx_sderrs++;
  1038. brcmf_sdiod_abort(sdiodev, SDIO_FUNC_2);
  1039. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM, NULL);
  1040. bus->sdcnt.f1regdata++;
  1041. for (i = 0; i < 3; i++) {
  1042. hi = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1043. lo = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1044. bus->sdcnt.f1regdata += 2;
  1045. if ((hi == 0) && (lo == 0))
  1046. break;
  1047. }
  1048. }
  1049. /* return total length of buffer chain */
  1050. static uint brcmf_sdio_glom_len(struct brcmf_sdio *bus)
  1051. {
  1052. struct sk_buff *p;
  1053. uint total;
  1054. total = 0;
  1055. skb_queue_walk(&bus->glom, p)
  1056. total += p->len;
  1057. return total;
  1058. }
  1059. static void brcmf_sdio_free_glom(struct brcmf_sdio *bus)
  1060. {
  1061. struct sk_buff *cur, *next;
  1062. skb_queue_walk_safe(&bus->glom, cur, next) {
  1063. skb_unlink(cur, &bus->glom);
  1064. brcmu_pkt_buf_free_skb(cur);
  1065. }
  1066. }
  1067. /**
  1068. * brcmfmac sdio bus specific header
  1069. * This is the lowest layer header wrapped on the packets transmitted between
  1070. * host and WiFi dongle which contains information needed for SDIO core and
  1071. * firmware
  1072. *
  1073. * It consists of 3 parts: hardware header, hardware extension header and
  1074. * software header
  1075. * hardware header (frame tag) - 4 bytes
  1076. * Byte 0~1: Frame length
  1077. * Byte 2~3: Checksum, bit-wise inverse of frame length
  1078. * hardware extension header - 8 bytes
  1079. * Tx glom mode only, N/A for Rx or normal Tx
  1080. * Byte 0~1: Packet length excluding hw frame tag
  1081. * Byte 2: Reserved
  1082. * Byte 3: Frame flags, bit 0: last frame indication
  1083. * Byte 4~5: Reserved
  1084. * Byte 6~7: Tail padding length
  1085. * software header - 8 bytes
  1086. * Byte 0: Rx/Tx sequence number
  1087. * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
  1088. * Byte 2: Length of next data frame, reserved for Tx
  1089. * Byte 3: Data offset
  1090. * Byte 4: Flow control bits, reserved for Tx
  1091. * Byte 5: Maximum Sequence number allowed by firmware for Tx, N/A for Tx packet
  1092. * Byte 6~7: Reserved
  1093. */
  1094. #define SDPCM_HWHDR_LEN 4
  1095. #define SDPCM_HWEXT_LEN 8
  1096. #define SDPCM_SWHDR_LEN 8
  1097. #define SDPCM_HDRLEN (SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN)
  1098. /* software header */
  1099. #define SDPCM_SEQ_MASK 0x000000ff
  1100. #define SDPCM_SEQ_WRAP 256
  1101. #define SDPCM_CHANNEL_MASK 0x00000f00
  1102. #define SDPCM_CHANNEL_SHIFT 8
  1103. #define SDPCM_CONTROL_CHANNEL 0 /* Control */
  1104. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication */
  1105. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv */
  1106. #define SDPCM_GLOM_CHANNEL 3 /* Coalesced packets */
  1107. #define SDPCM_TEST_CHANNEL 15 /* Test/debug packets */
  1108. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  1109. #define SDPCM_NEXTLEN_MASK 0x00ff0000
  1110. #define SDPCM_NEXTLEN_SHIFT 16
  1111. #define SDPCM_DOFFSET_MASK 0xff000000
  1112. #define SDPCM_DOFFSET_SHIFT 24
  1113. #define SDPCM_FCMASK_MASK 0x000000ff
  1114. #define SDPCM_WINDOW_MASK 0x0000ff00
  1115. #define SDPCM_WINDOW_SHIFT 8
  1116. static inline u8 brcmf_sdio_getdatoffset(u8 *swheader)
  1117. {
  1118. u32 hdrvalue;
  1119. hdrvalue = *(u32 *)swheader;
  1120. return (u8)((hdrvalue & SDPCM_DOFFSET_MASK) >> SDPCM_DOFFSET_SHIFT);
  1121. }
  1122. static inline bool brcmf_sdio_fromevntchan(u8 *swheader)
  1123. {
  1124. u32 hdrvalue;
  1125. u8 ret;
  1126. hdrvalue = *(u32 *)swheader;
  1127. ret = (u8)((hdrvalue & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT);
  1128. return (ret == SDPCM_EVENT_CHANNEL);
  1129. }
  1130. static int brcmf_sdio_hdparse(struct brcmf_sdio *bus, u8 *header,
  1131. struct brcmf_sdio_hdrinfo *rd,
  1132. enum brcmf_sdio_frmtype type)
  1133. {
  1134. u16 len, checksum;
  1135. u8 rx_seq, fc, tx_seq_max;
  1136. u32 swheader;
  1137. trace_brcmf_sdpcm_hdr(SDPCM_RX, header);
  1138. /* hw header */
  1139. len = get_unaligned_le16(header);
  1140. checksum = get_unaligned_le16(header + sizeof(u16));
  1141. /* All zero means no more to read */
  1142. if (!(len | checksum)) {
  1143. bus->rxpending = false;
  1144. return -ENODATA;
  1145. }
  1146. if ((u16)(~(len ^ checksum))) {
  1147. brcmf_err("HW header checksum error\n");
  1148. bus->sdcnt.rx_badhdr++;
  1149. brcmf_sdio_rxfail(bus, false, false);
  1150. return -EIO;
  1151. }
  1152. if (len < SDPCM_HDRLEN) {
  1153. brcmf_err("HW header length error\n");
  1154. return -EPROTO;
  1155. }
  1156. if (type == BRCMF_SDIO_FT_SUPER &&
  1157. (roundup(len, bus->blocksize) != rd->len)) {
  1158. brcmf_err("HW superframe header length error\n");
  1159. return -EPROTO;
  1160. }
  1161. if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
  1162. brcmf_err("HW subframe header length error\n");
  1163. return -EPROTO;
  1164. }
  1165. rd->len = len;
  1166. /* software header */
  1167. header += SDPCM_HWHDR_LEN;
  1168. swheader = le32_to_cpu(*(__le32 *)header);
  1169. if (type == BRCMF_SDIO_FT_SUPER && SDPCM_GLOMDESC(header)) {
  1170. brcmf_err("Glom descriptor found in superframe head\n");
  1171. rd->len = 0;
  1172. return -EINVAL;
  1173. }
  1174. rx_seq = (u8)(swheader & SDPCM_SEQ_MASK);
  1175. rd->channel = (swheader & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT;
  1176. if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
  1177. type != BRCMF_SDIO_FT_SUPER) {
  1178. brcmf_err("HW header length too long\n");
  1179. bus->sdcnt.rx_toolong++;
  1180. brcmf_sdio_rxfail(bus, false, false);
  1181. rd->len = 0;
  1182. return -EPROTO;
  1183. }
  1184. if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
  1185. brcmf_err("Wrong channel for superframe\n");
  1186. rd->len = 0;
  1187. return -EINVAL;
  1188. }
  1189. if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
  1190. rd->channel != SDPCM_EVENT_CHANNEL) {
  1191. brcmf_err("Wrong channel for subframe\n");
  1192. rd->len = 0;
  1193. return -EINVAL;
  1194. }
  1195. rd->dat_offset = brcmf_sdio_getdatoffset(header);
  1196. if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
  1197. brcmf_err("seq %d: bad data offset\n", rx_seq);
  1198. bus->sdcnt.rx_badhdr++;
  1199. brcmf_sdio_rxfail(bus, false, false);
  1200. rd->len = 0;
  1201. return -ENXIO;
  1202. }
  1203. if (rd->seq_num != rx_seq) {
  1204. brcmf_dbg(SDIO, "seq %d, expected %d\n", rx_seq, rd->seq_num);
  1205. bus->sdcnt.rx_badseq++;
  1206. rd->seq_num = rx_seq;
  1207. }
  1208. /* no need to check the reset for subframe */
  1209. if (type == BRCMF_SDIO_FT_SUB)
  1210. return 0;
  1211. rd->len_nxtfrm = (swheader & SDPCM_NEXTLEN_MASK) >> SDPCM_NEXTLEN_SHIFT;
  1212. if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
  1213. /* only warm for NON glom packet */
  1214. if (rd->channel != SDPCM_GLOM_CHANNEL)
  1215. brcmf_err("seq %d: next length error\n", rx_seq);
  1216. rd->len_nxtfrm = 0;
  1217. }
  1218. swheader = le32_to_cpu(*(__le32 *)(header + 4));
  1219. fc = swheader & SDPCM_FCMASK_MASK;
  1220. if (bus->flowcontrol != fc) {
  1221. if (~bus->flowcontrol & fc)
  1222. bus->sdcnt.fc_xoff++;
  1223. if (bus->flowcontrol & ~fc)
  1224. bus->sdcnt.fc_xon++;
  1225. bus->sdcnt.fc_rcvd++;
  1226. bus->flowcontrol = fc;
  1227. }
  1228. tx_seq_max = (swheader & SDPCM_WINDOW_MASK) >> SDPCM_WINDOW_SHIFT;
  1229. if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
  1230. brcmf_err("seq %d: max tx seq number error\n", rx_seq);
  1231. tx_seq_max = bus->tx_seq + 2;
  1232. }
  1233. bus->tx_max = tx_seq_max;
  1234. return 0;
  1235. }
  1236. static inline void brcmf_sdio_update_hwhdr(u8 *header, u16 frm_length)
  1237. {
  1238. *(__le16 *)header = cpu_to_le16(frm_length);
  1239. *(((__le16 *)header) + 1) = cpu_to_le16(~frm_length);
  1240. }
  1241. static void brcmf_sdio_hdpack(struct brcmf_sdio *bus, u8 *header,
  1242. struct brcmf_sdio_hdrinfo *hd_info)
  1243. {
  1244. u32 hdrval;
  1245. u8 hdr_offset;
  1246. brcmf_sdio_update_hwhdr(header, hd_info->len);
  1247. hdr_offset = SDPCM_HWHDR_LEN;
  1248. if (bus->txglom) {
  1249. hdrval = (hd_info->len - hdr_offset) | (hd_info->lastfrm << 24);
  1250. *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
  1251. hdrval = (u16)hd_info->tail_pad << 16;
  1252. *(((__le32 *)(header + hdr_offset)) + 1) = cpu_to_le32(hdrval);
  1253. hdr_offset += SDPCM_HWEXT_LEN;
  1254. }
  1255. hdrval = hd_info->seq_num;
  1256. hdrval |= (hd_info->channel << SDPCM_CHANNEL_SHIFT) &
  1257. SDPCM_CHANNEL_MASK;
  1258. hdrval |= (hd_info->dat_offset << SDPCM_DOFFSET_SHIFT) &
  1259. SDPCM_DOFFSET_MASK;
  1260. *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
  1261. *(((__le32 *)(header + hdr_offset)) + 1) = 0;
  1262. trace_brcmf_sdpcm_hdr(SDPCM_TX + !!(bus->txglom), header);
  1263. }
  1264. static u8 brcmf_sdio_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  1265. {
  1266. u16 dlen, totlen;
  1267. u8 *dptr, num = 0;
  1268. u16 sublen;
  1269. struct sk_buff *pfirst, *pnext;
  1270. int errcode;
  1271. u8 doff, sfdoff;
  1272. struct brcmf_sdio_hdrinfo rd_new;
  1273. /* If packets, issue read(s) and send up packet chain */
  1274. /* Return sequence numbers consumed? */
  1275. brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
  1276. bus->glomd, skb_peek(&bus->glom));
  1277. /* If there's a descriptor, generate the packet chain */
  1278. if (bus->glomd) {
  1279. pfirst = pnext = NULL;
  1280. dlen = (u16) (bus->glomd->len);
  1281. dptr = bus->glomd->data;
  1282. if (!dlen || (dlen & 1)) {
  1283. brcmf_err("bad glomd len(%d), ignore descriptor\n",
  1284. dlen);
  1285. dlen = 0;
  1286. }
  1287. for (totlen = num = 0; dlen; num++) {
  1288. /* Get (and move past) next length */
  1289. sublen = get_unaligned_le16(dptr);
  1290. dlen -= sizeof(u16);
  1291. dptr += sizeof(u16);
  1292. if ((sublen < SDPCM_HDRLEN) ||
  1293. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  1294. brcmf_err("descriptor len %d bad: %d\n",
  1295. num, sublen);
  1296. pnext = NULL;
  1297. break;
  1298. }
  1299. if (sublen % bus->sgentry_align) {
  1300. brcmf_err("sublen %d not multiple of %d\n",
  1301. sublen, bus->sgentry_align);
  1302. }
  1303. totlen += sublen;
  1304. /* For last frame, adjust read len so total
  1305. is a block multiple */
  1306. if (!dlen) {
  1307. sublen +=
  1308. (roundup(totlen, bus->blocksize) - totlen);
  1309. totlen = roundup(totlen, bus->blocksize);
  1310. }
  1311. /* Allocate/chain packet for next subframe */
  1312. pnext = brcmu_pkt_buf_get_skb(sublen + bus->sgentry_align);
  1313. if (pnext == NULL) {
  1314. brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1315. num, sublen);
  1316. break;
  1317. }
  1318. skb_queue_tail(&bus->glom, pnext);
  1319. /* Adhere to start alignment requirements */
  1320. pkt_align(pnext, sublen, bus->sgentry_align);
  1321. }
  1322. /* If all allocations succeeded, save packet chain
  1323. in bus structure */
  1324. if (pnext) {
  1325. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1326. totlen, num);
  1327. if (BRCMF_GLOM_ON() && bus->cur_read.len &&
  1328. totlen != bus->cur_read.len) {
  1329. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1330. bus->cur_read.len, totlen, rxseq);
  1331. }
  1332. pfirst = pnext = NULL;
  1333. } else {
  1334. brcmf_sdio_free_glom(bus);
  1335. num = 0;
  1336. }
  1337. /* Done with descriptor packet */
  1338. brcmu_pkt_buf_free_skb(bus->glomd);
  1339. bus->glomd = NULL;
  1340. bus->cur_read.len = 0;
  1341. }
  1342. /* Ok -- either we just generated a packet chain,
  1343. or had one from before */
  1344. if (!skb_queue_empty(&bus->glom)) {
  1345. if (BRCMF_GLOM_ON()) {
  1346. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1347. skb_queue_walk(&bus->glom, pnext) {
  1348. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1349. pnext, (u8 *) (pnext->data),
  1350. pnext->len, pnext->len);
  1351. }
  1352. }
  1353. pfirst = skb_peek(&bus->glom);
  1354. dlen = (u16) brcmf_sdio_glom_len(bus);
  1355. /* Do an SDIO read for the superframe. Configurable iovar to
  1356. * read directly into the chained packet, or allocate a large
  1357. * packet and and copy into the chain.
  1358. */
  1359. sdio_claim_host(bus->sdiodev->func[1]);
  1360. errcode = brcmf_sdiod_recv_chain(bus->sdiodev,
  1361. &bus->glom, dlen);
  1362. sdio_release_host(bus->sdiodev->func[1]);
  1363. bus->sdcnt.f2rxdata++;
  1364. /* On failure, kill the superframe */
  1365. if (errcode < 0) {
  1366. brcmf_err("glom read of %d bytes failed: %d\n",
  1367. dlen, errcode);
  1368. sdio_claim_host(bus->sdiodev->func[1]);
  1369. brcmf_sdio_rxfail(bus, true, false);
  1370. bus->sdcnt.rxglomfail++;
  1371. brcmf_sdio_free_glom(bus);
  1372. sdio_release_host(bus->sdiodev->func[1]);
  1373. return 0;
  1374. }
  1375. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1376. pfirst->data, min_t(int, pfirst->len, 48),
  1377. "SUPERFRAME:\n");
  1378. rd_new.seq_num = rxseq;
  1379. rd_new.len = dlen;
  1380. sdio_claim_host(bus->sdiodev->func[1]);
  1381. errcode = brcmf_sdio_hdparse(bus, pfirst->data, &rd_new,
  1382. BRCMF_SDIO_FT_SUPER);
  1383. sdio_release_host(bus->sdiodev->func[1]);
  1384. bus->cur_read.len = rd_new.len_nxtfrm << 4;
  1385. /* Remove superframe header, remember offset */
  1386. skb_pull(pfirst, rd_new.dat_offset);
  1387. sfdoff = rd_new.dat_offset;
  1388. num = 0;
  1389. /* Validate all the subframe headers */
  1390. skb_queue_walk(&bus->glom, pnext) {
  1391. /* leave when invalid subframe is found */
  1392. if (errcode)
  1393. break;
  1394. rd_new.len = pnext->len;
  1395. rd_new.seq_num = rxseq++;
  1396. sdio_claim_host(bus->sdiodev->func[1]);
  1397. errcode = brcmf_sdio_hdparse(bus, pnext->data, &rd_new,
  1398. BRCMF_SDIO_FT_SUB);
  1399. sdio_release_host(bus->sdiodev->func[1]);
  1400. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1401. pnext->data, 32, "subframe:\n");
  1402. num++;
  1403. }
  1404. if (errcode) {
  1405. /* Terminate frame on error */
  1406. sdio_claim_host(bus->sdiodev->func[1]);
  1407. brcmf_sdio_rxfail(bus, true, false);
  1408. bus->sdcnt.rxglomfail++;
  1409. brcmf_sdio_free_glom(bus);
  1410. sdio_release_host(bus->sdiodev->func[1]);
  1411. bus->cur_read.len = 0;
  1412. return 0;
  1413. }
  1414. /* Basic SD framing looks ok - process each packet (header) */
  1415. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1416. dptr = (u8 *) (pfirst->data);
  1417. sublen = get_unaligned_le16(dptr);
  1418. doff = brcmf_sdio_getdatoffset(&dptr[SDPCM_HWHDR_LEN]);
  1419. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1420. dptr, pfirst->len,
  1421. "Rx Subframe Data:\n");
  1422. __skb_trim(pfirst, sublen);
  1423. skb_pull(pfirst, doff);
  1424. if (pfirst->len == 0) {
  1425. skb_unlink(pfirst, &bus->glom);
  1426. brcmu_pkt_buf_free_skb(pfirst);
  1427. continue;
  1428. }
  1429. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1430. pfirst->data,
  1431. min_t(int, pfirst->len, 32),
  1432. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1433. bus->glom.qlen, pfirst, pfirst->data,
  1434. pfirst->len, pfirst->next,
  1435. pfirst->prev);
  1436. skb_unlink(pfirst, &bus->glom);
  1437. if (brcmf_sdio_fromevntchan(pfirst->data))
  1438. brcmf_rx_event(bus->sdiodev->dev, pfirst);
  1439. else
  1440. brcmf_rx_frame(bus->sdiodev->dev, pfirst,
  1441. false);
  1442. bus->sdcnt.rxglompkts++;
  1443. }
  1444. bus->sdcnt.rxglomframes++;
  1445. }
  1446. return num;
  1447. }
  1448. static int brcmf_sdio_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1449. bool *pending)
  1450. {
  1451. DECLARE_WAITQUEUE(wait, current);
  1452. int timeout = DCMD_RESP_TIMEOUT;
  1453. /* Wait until control frame is available */
  1454. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1455. set_current_state(TASK_INTERRUPTIBLE);
  1456. while (!(*condition) && (!signal_pending(current) && timeout))
  1457. timeout = schedule_timeout(timeout);
  1458. if (signal_pending(current))
  1459. *pending = true;
  1460. set_current_state(TASK_RUNNING);
  1461. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1462. return timeout;
  1463. }
  1464. static int brcmf_sdio_dcmd_resp_wake(struct brcmf_sdio *bus)
  1465. {
  1466. wake_up_interruptible(&bus->dcmd_resp_wait);
  1467. return 0;
  1468. }
  1469. static void
  1470. brcmf_sdio_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1471. {
  1472. uint rdlen, pad;
  1473. u8 *buf = NULL, *rbuf;
  1474. int sdret;
  1475. brcmf_dbg(TRACE, "Enter\n");
  1476. if (bus->rxblen)
  1477. buf = vzalloc(bus->rxblen);
  1478. if (!buf)
  1479. goto done;
  1480. rbuf = bus->rxbuf;
  1481. pad = ((unsigned long)rbuf % bus->head_align);
  1482. if (pad)
  1483. rbuf += (bus->head_align - pad);
  1484. /* Copy the already-read portion over */
  1485. memcpy(buf, hdr, BRCMF_FIRSTREAD);
  1486. if (len <= BRCMF_FIRSTREAD)
  1487. goto gotpkt;
  1488. /* Raise rdlen to next SDIO block to avoid tail command */
  1489. rdlen = len - BRCMF_FIRSTREAD;
  1490. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1491. pad = bus->blocksize - (rdlen % bus->blocksize);
  1492. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1493. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1494. rdlen += pad;
  1495. } else if (rdlen % bus->head_align) {
  1496. rdlen += bus->head_align - (rdlen % bus->head_align);
  1497. }
  1498. /* Drop if the read is too big or it exceeds our maximum */
  1499. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1500. brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
  1501. rdlen, bus->sdiodev->bus_if->maxctl);
  1502. brcmf_sdio_rxfail(bus, false, false);
  1503. goto done;
  1504. }
  1505. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1506. brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1507. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1508. bus->sdcnt.rx_toolong++;
  1509. brcmf_sdio_rxfail(bus, false, false);
  1510. goto done;
  1511. }
  1512. /* Read remain of frame body */
  1513. sdret = brcmf_sdiod_recv_buf(bus->sdiodev, rbuf, rdlen);
  1514. bus->sdcnt.f2rxdata++;
  1515. /* Control frame failures need retransmission */
  1516. if (sdret < 0) {
  1517. brcmf_err("read %d control bytes failed: %d\n",
  1518. rdlen, sdret);
  1519. bus->sdcnt.rxc_errors++;
  1520. brcmf_sdio_rxfail(bus, true, true);
  1521. goto done;
  1522. } else
  1523. memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
  1524. gotpkt:
  1525. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1526. buf, len, "RxCtrl:\n");
  1527. /* Point to valid data and indicate its length */
  1528. spin_lock_bh(&bus->rxctl_lock);
  1529. if (bus->rxctl) {
  1530. brcmf_err("last control frame is being processed.\n");
  1531. spin_unlock_bh(&bus->rxctl_lock);
  1532. vfree(buf);
  1533. goto done;
  1534. }
  1535. bus->rxctl = buf + doff;
  1536. bus->rxctl_orig = buf;
  1537. bus->rxlen = len - doff;
  1538. spin_unlock_bh(&bus->rxctl_lock);
  1539. done:
  1540. /* Awake any waiters */
  1541. brcmf_sdio_dcmd_resp_wake(bus);
  1542. }
  1543. /* Pad read to blocksize for efficiency */
  1544. static void brcmf_sdio_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1545. {
  1546. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1547. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1548. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1549. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1550. *rdlen += *pad;
  1551. } else if (*rdlen % bus->head_align) {
  1552. *rdlen += bus->head_align - (*rdlen % bus->head_align);
  1553. }
  1554. }
  1555. static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
  1556. {
  1557. struct sk_buff *pkt; /* Packet for event or data frames */
  1558. u16 pad; /* Number of pad bytes to read */
  1559. uint rxleft = 0; /* Remaining number of frames allowed */
  1560. int ret; /* Return code from calls */
  1561. uint rxcount = 0; /* Total frames read */
  1562. struct brcmf_sdio_hdrinfo *rd = &bus->cur_read, rd_new;
  1563. u8 head_read = 0;
  1564. brcmf_dbg(TRACE, "Enter\n");
  1565. /* Not finished unless we encounter no more frames indication */
  1566. bus->rxpending = true;
  1567. for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
  1568. !bus->rxskip && rxleft && bus->sdiodev->state == BRCMF_SDIOD_DATA;
  1569. rd->seq_num++, rxleft--) {
  1570. /* Handle glomming separately */
  1571. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1572. u8 cnt;
  1573. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1574. bus->glomd, skb_peek(&bus->glom));
  1575. cnt = brcmf_sdio_rxglom(bus, rd->seq_num);
  1576. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1577. rd->seq_num += cnt - 1;
  1578. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1579. continue;
  1580. }
  1581. rd->len_left = rd->len;
  1582. /* read header first for unknow frame length */
  1583. sdio_claim_host(bus->sdiodev->func[1]);
  1584. if (!rd->len) {
  1585. ret = brcmf_sdiod_recv_buf(bus->sdiodev,
  1586. bus->rxhdr, BRCMF_FIRSTREAD);
  1587. bus->sdcnt.f2rxhdrs++;
  1588. if (ret < 0) {
  1589. brcmf_err("RXHEADER FAILED: %d\n",
  1590. ret);
  1591. bus->sdcnt.rx_hdrfail++;
  1592. brcmf_sdio_rxfail(bus, true, true);
  1593. sdio_release_host(bus->sdiodev->func[1]);
  1594. continue;
  1595. }
  1596. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1597. bus->rxhdr, SDPCM_HDRLEN,
  1598. "RxHdr:\n");
  1599. if (brcmf_sdio_hdparse(bus, bus->rxhdr, rd,
  1600. BRCMF_SDIO_FT_NORMAL)) {
  1601. sdio_release_host(bus->sdiodev->func[1]);
  1602. if (!bus->rxpending)
  1603. break;
  1604. else
  1605. continue;
  1606. }
  1607. if (rd->channel == SDPCM_CONTROL_CHANNEL) {
  1608. brcmf_sdio_read_control(bus, bus->rxhdr,
  1609. rd->len,
  1610. rd->dat_offset);
  1611. /* prepare the descriptor for the next read */
  1612. rd->len = rd->len_nxtfrm << 4;
  1613. rd->len_nxtfrm = 0;
  1614. /* treat all packet as event if we don't know */
  1615. rd->channel = SDPCM_EVENT_CHANNEL;
  1616. sdio_release_host(bus->sdiodev->func[1]);
  1617. continue;
  1618. }
  1619. rd->len_left = rd->len > BRCMF_FIRSTREAD ?
  1620. rd->len - BRCMF_FIRSTREAD : 0;
  1621. head_read = BRCMF_FIRSTREAD;
  1622. }
  1623. brcmf_sdio_pad(bus, &pad, &rd->len_left);
  1624. pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
  1625. bus->head_align);
  1626. if (!pkt) {
  1627. /* Give up on data, request rtx of events */
  1628. brcmf_err("brcmu_pkt_buf_get_skb failed\n");
  1629. brcmf_sdio_rxfail(bus, false,
  1630. RETRYCHAN(rd->channel));
  1631. sdio_release_host(bus->sdiodev->func[1]);
  1632. continue;
  1633. }
  1634. skb_pull(pkt, head_read);
  1635. pkt_align(pkt, rd->len_left, bus->head_align);
  1636. ret = brcmf_sdiod_recv_pkt(bus->sdiodev, pkt);
  1637. bus->sdcnt.f2rxdata++;
  1638. sdio_release_host(bus->sdiodev->func[1]);
  1639. if (ret < 0) {
  1640. brcmf_err("read %d bytes from channel %d failed: %d\n",
  1641. rd->len, rd->channel, ret);
  1642. brcmu_pkt_buf_free_skb(pkt);
  1643. sdio_claim_host(bus->sdiodev->func[1]);
  1644. brcmf_sdio_rxfail(bus, true,
  1645. RETRYCHAN(rd->channel));
  1646. sdio_release_host(bus->sdiodev->func[1]);
  1647. continue;
  1648. }
  1649. if (head_read) {
  1650. skb_push(pkt, head_read);
  1651. memcpy(pkt->data, bus->rxhdr, head_read);
  1652. head_read = 0;
  1653. } else {
  1654. memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
  1655. rd_new.seq_num = rd->seq_num;
  1656. sdio_claim_host(bus->sdiodev->func[1]);
  1657. if (brcmf_sdio_hdparse(bus, bus->rxhdr, &rd_new,
  1658. BRCMF_SDIO_FT_NORMAL)) {
  1659. rd->len = 0;
  1660. brcmu_pkt_buf_free_skb(pkt);
  1661. }
  1662. bus->sdcnt.rx_readahead_cnt++;
  1663. if (rd->len != roundup(rd_new.len, 16)) {
  1664. brcmf_err("frame length mismatch:read %d, should be %d\n",
  1665. rd->len,
  1666. roundup(rd_new.len, 16) >> 4);
  1667. rd->len = 0;
  1668. brcmf_sdio_rxfail(bus, true, true);
  1669. sdio_release_host(bus->sdiodev->func[1]);
  1670. brcmu_pkt_buf_free_skb(pkt);
  1671. continue;
  1672. }
  1673. sdio_release_host(bus->sdiodev->func[1]);
  1674. rd->len_nxtfrm = rd_new.len_nxtfrm;
  1675. rd->channel = rd_new.channel;
  1676. rd->dat_offset = rd_new.dat_offset;
  1677. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1678. BRCMF_DATA_ON()) &&
  1679. BRCMF_HDRS_ON(),
  1680. bus->rxhdr, SDPCM_HDRLEN,
  1681. "RxHdr:\n");
  1682. if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
  1683. brcmf_err("readahead on control packet %d?\n",
  1684. rd_new.seq_num);
  1685. /* Force retry w/normal header read */
  1686. rd->len = 0;
  1687. sdio_claim_host(bus->sdiodev->func[1]);
  1688. brcmf_sdio_rxfail(bus, false, true);
  1689. sdio_release_host(bus->sdiodev->func[1]);
  1690. brcmu_pkt_buf_free_skb(pkt);
  1691. continue;
  1692. }
  1693. }
  1694. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1695. pkt->data, rd->len, "Rx Data:\n");
  1696. /* Save superframe descriptor and allocate packet frame */
  1697. if (rd->channel == SDPCM_GLOM_CHANNEL) {
  1698. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_HWHDR_LEN])) {
  1699. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1700. rd->len);
  1701. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1702. pkt->data, rd->len,
  1703. "Glom Data:\n");
  1704. __skb_trim(pkt, rd->len);
  1705. skb_pull(pkt, SDPCM_HDRLEN);
  1706. bus->glomd = pkt;
  1707. } else {
  1708. brcmf_err("%s: glom superframe w/o "
  1709. "descriptor!\n", __func__);
  1710. sdio_claim_host(bus->sdiodev->func[1]);
  1711. brcmf_sdio_rxfail(bus, false, false);
  1712. sdio_release_host(bus->sdiodev->func[1]);
  1713. }
  1714. /* prepare the descriptor for the next read */
  1715. rd->len = rd->len_nxtfrm << 4;
  1716. rd->len_nxtfrm = 0;
  1717. /* treat all packet as event if we don't know */
  1718. rd->channel = SDPCM_EVENT_CHANNEL;
  1719. continue;
  1720. }
  1721. /* Fill in packet len and prio, deliver upward */
  1722. __skb_trim(pkt, rd->len);
  1723. skb_pull(pkt, rd->dat_offset);
  1724. if (pkt->len == 0)
  1725. brcmu_pkt_buf_free_skb(pkt);
  1726. else if (rd->channel == SDPCM_EVENT_CHANNEL)
  1727. brcmf_rx_event(bus->sdiodev->dev, pkt);
  1728. else
  1729. brcmf_rx_frame(bus->sdiodev->dev, pkt,
  1730. false);
  1731. /* prepare the descriptor for the next read */
  1732. rd->len = rd->len_nxtfrm << 4;
  1733. rd->len_nxtfrm = 0;
  1734. /* treat all packet as event if we don't know */
  1735. rd->channel = SDPCM_EVENT_CHANNEL;
  1736. }
  1737. rxcount = maxframes - rxleft;
  1738. /* Message if we hit the limit */
  1739. if (!rxleft)
  1740. brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
  1741. else
  1742. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1743. /* Back off rxseq if awaiting rtx, update rx_seq */
  1744. if (bus->rxskip)
  1745. rd->seq_num--;
  1746. bus->rx_seq = rd->seq_num;
  1747. return rxcount;
  1748. }
  1749. static void
  1750. brcmf_sdio_wait_event_wakeup(struct brcmf_sdio *bus)
  1751. {
  1752. wake_up_interruptible(&bus->ctrl_wait);
  1753. return;
  1754. }
  1755. static int brcmf_sdio_txpkt_hdalign(struct brcmf_sdio *bus, struct sk_buff *pkt)
  1756. {
  1757. u16 head_pad;
  1758. u8 *dat_buf;
  1759. dat_buf = (u8 *)(pkt->data);
  1760. /* Check head padding */
  1761. head_pad = ((unsigned long)dat_buf % bus->head_align);
  1762. if (head_pad) {
  1763. if (skb_headroom(pkt) < head_pad) {
  1764. bus->sdiodev->bus_if->tx_realloc++;
  1765. head_pad = 0;
  1766. if (skb_cow(pkt, head_pad))
  1767. return -ENOMEM;
  1768. }
  1769. skb_push(pkt, head_pad);
  1770. dat_buf = (u8 *)(pkt->data);
  1771. memset(dat_buf, 0, head_pad + bus->tx_hdrlen);
  1772. }
  1773. return head_pad;
  1774. }
  1775. /**
  1776. * struct brcmf_skbuff_cb reserves first two bytes in sk_buff::cb for
  1777. * bus layer usage.
  1778. */
  1779. /* flag marking a dummy skb added for DMA alignment requirement */
  1780. #define ALIGN_SKB_FLAG 0x8000
  1781. /* bit mask of data length chopped from the previous packet */
  1782. #define ALIGN_SKB_CHOP_LEN_MASK 0x7fff
  1783. static int brcmf_sdio_txpkt_prep_sg(struct brcmf_sdio *bus,
  1784. struct sk_buff_head *pktq,
  1785. struct sk_buff *pkt, u16 total_len)
  1786. {
  1787. struct brcmf_sdio_dev *sdiodev;
  1788. struct sk_buff *pkt_pad;
  1789. u16 tail_pad, tail_chop, chain_pad;
  1790. unsigned int blksize;
  1791. bool lastfrm;
  1792. int ntail, ret;
  1793. sdiodev = bus->sdiodev;
  1794. blksize = sdiodev->func[SDIO_FUNC_2]->cur_blksize;
  1795. /* sg entry alignment should be a divisor of block size */
  1796. WARN_ON(blksize % bus->sgentry_align);
  1797. /* Check tail padding */
  1798. lastfrm = skb_queue_is_last(pktq, pkt);
  1799. tail_pad = 0;
  1800. tail_chop = pkt->len % bus->sgentry_align;
  1801. if (tail_chop)
  1802. tail_pad = bus->sgentry_align - tail_chop;
  1803. chain_pad = (total_len + tail_pad) % blksize;
  1804. if (lastfrm && chain_pad)
  1805. tail_pad += blksize - chain_pad;
  1806. if (skb_tailroom(pkt) < tail_pad && pkt->len > blksize) {
  1807. pkt_pad = brcmu_pkt_buf_get_skb(tail_pad + tail_chop +
  1808. bus->head_align);
  1809. if (pkt_pad == NULL)
  1810. return -ENOMEM;
  1811. ret = brcmf_sdio_txpkt_hdalign(bus, pkt_pad);
  1812. if (unlikely(ret < 0)) {
  1813. kfree_skb(pkt_pad);
  1814. return ret;
  1815. }
  1816. memcpy(pkt_pad->data,
  1817. pkt->data + pkt->len - tail_chop,
  1818. tail_chop);
  1819. *(u16 *)(pkt_pad->cb) = ALIGN_SKB_FLAG + tail_chop;
  1820. skb_trim(pkt, pkt->len - tail_chop);
  1821. skb_trim(pkt_pad, tail_pad + tail_chop);
  1822. __skb_queue_after(pktq, pkt, pkt_pad);
  1823. } else {
  1824. ntail = pkt->data_len + tail_pad -
  1825. (pkt->end - pkt->tail);
  1826. if (skb_cloned(pkt) || ntail > 0)
  1827. if (pskb_expand_head(pkt, 0, ntail, GFP_ATOMIC))
  1828. return -ENOMEM;
  1829. if (skb_linearize(pkt))
  1830. return -ENOMEM;
  1831. __skb_put(pkt, tail_pad);
  1832. }
  1833. return tail_pad;
  1834. }
  1835. /**
  1836. * brcmf_sdio_txpkt_prep - packet preparation for transmit
  1837. * @bus: brcmf_sdio structure pointer
  1838. * @pktq: packet list pointer
  1839. * @chan: virtual channel to transmit the packet
  1840. *
  1841. * Processes to be applied to the packet
  1842. * - Align data buffer pointer
  1843. * - Align data buffer length
  1844. * - Prepare header
  1845. * Return: negative value if there is error
  1846. */
  1847. static int
  1848. brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  1849. uint chan)
  1850. {
  1851. u16 head_pad, total_len;
  1852. struct sk_buff *pkt_next;
  1853. u8 txseq;
  1854. int ret;
  1855. struct brcmf_sdio_hdrinfo hd_info = {0};
  1856. txseq = bus->tx_seq;
  1857. total_len = 0;
  1858. skb_queue_walk(pktq, pkt_next) {
  1859. /* alignment packet inserted in previous
  1860. * loop cycle can be skipped as it is
  1861. * already properly aligned and does not
  1862. * need an sdpcm header.
  1863. */
  1864. if (*(u16 *)(pkt_next->cb) & ALIGN_SKB_FLAG)
  1865. continue;
  1866. /* align packet data pointer */
  1867. ret = brcmf_sdio_txpkt_hdalign(bus, pkt_next);
  1868. if (ret < 0)
  1869. return ret;
  1870. head_pad = (u16)ret;
  1871. if (head_pad)
  1872. memset(pkt_next->data + bus->tx_hdrlen, 0, head_pad);
  1873. total_len += pkt_next->len;
  1874. hd_info.len = pkt_next->len;
  1875. hd_info.lastfrm = skb_queue_is_last(pktq, pkt_next);
  1876. if (bus->txglom && pktq->qlen > 1) {
  1877. ret = brcmf_sdio_txpkt_prep_sg(bus, pktq,
  1878. pkt_next, total_len);
  1879. if (ret < 0)
  1880. return ret;
  1881. hd_info.tail_pad = (u16)ret;
  1882. total_len += (u16)ret;
  1883. }
  1884. hd_info.channel = chan;
  1885. hd_info.dat_offset = head_pad + bus->tx_hdrlen;
  1886. hd_info.seq_num = txseq++;
  1887. /* Now fill the header */
  1888. brcmf_sdio_hdpack(bus, pkt_next->data, &hd_info);
  1889. if (BRCMF_BYTES_ON() &&
  1890. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1891. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
  1892. brcmf_dbg_hex_dump(true, pkt_next->data, hd_info.len,
  1893. "Tx Frame:\n");
  1894. else if (BRCMF_HDRS_ON())
  1895. brcmf_dbg_hex_dump(true, pkt_next->data,
  1896. head_pad + bus->tx_hdrlen,
  1897. "Tx Header:\n");
  1898. }
  1899. /* Hardware length tag of the first packet should be total
  1900. * length of the chain (including padding)
  1901. */
  1902. if (bus->txglom)
  1903. brcmf_sdio_update_hwhdr(pktq->next->data, total_len);
  1904. return 0;
  1905. }
  1906. /**
  1907. * brcmf_sdio_txpkt_postp - packet post processing for transmit
  1908. * @bus: brcmf_sdio structure pointer
  1909. * @pktq: packet list pointer
  1910. *
  1911. * Processes to be applied to the packet
  1912. * - Remove head padding
  1913. * - Remove tail padding
  1914. */
  1915. static void
  1916. brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
  1917. {
  1918. u8 *hdr;
  1919. u32 dat_offset;
  1920. u16 tail_pad;
  1921. u16 dummy_flags, chop_len;
  1922. struct sk_buff *pkt_next, *tmp, *pkt_prev;
  1923. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  1924. dummy_flags = *(u16 *)(pkt_next->cb);
  1925. if (dummy_flags & ALIGN_SKB_FLAG) {
  1926. chop_len = dummy_flags & ALIGN_SKB_CHOP_LEN_MASK;
  1927. if (chop_len) {
  1928. pkt_prev = pkt_next->prev;
  1929. skb_put(pkt_prev, chop_len);
  1930. }
  1931. __skb_unlink(pkt_next, pktq);
  1932. brcmu_pkt_buf_free_skb(pkt_next);
  1933. } else {
  1934. hdr = pkt_next->data + bus->tx_hdrlen - SDPCM_SWHDR_LEN;
  1935. dat_offset = le32_to_cpu(*(__le32 *)hdr);
  1936. dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
  1937. SDPCM_DOFFSET_SHIFT;
  1938. skb_pull(pkt_next, dat_offset);
  1939. if (bus->txglom) {
  1940. tail_pad = le16_to_cpu(*(__le16 *)(hdr - 2));
  1941. skb_trim(pkt_next, pkt_next->len - tail_pad);
  1942. }
  1943. }
  1944. }
  1945. }
  1946. /* Writes a HW/SW header into the packet and sends it. */
  1947. /* Assumes: (a) header space already there, (b) caller holds lock */
  1948. static int brcmf_sdio_txpkt(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  1949. uint chan)
  1950. {
  1951. int ret;
  1952. struct sk_buff *pkt_next, *tmp;
  1953. brcmf_dbg(TRACE, "Enter\n");
  1954. ret = brcmf_sdio_txpkt_prep(bus, pktq, chan);
  1955. if (ret)
  1956. goto done;
  1957. sdio_claim_host(bus->sdiodev->func[1]);
  1958. ret = brcmf_sdiod_send_pkt(bus->sdiodev, pktq);
  1959. bus->sdcnt.f2txdata++;
  1960. if (ret < 0)
  1961. brcmf_sdio_txfail(bus);
  1962. sdio_release_host(bus->sdiodev->func[1]);
  1963. done:
  1964. brcmf_sdio_txpkt_postp(bus, pktq);
  1965. if (ret == 0)
  1966. bus->tx_seq = (bus->tx_seq + pktq->qlen) % SDPCM_SEQ_WRAP;
  1967. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  1968. __skb_unlink(pkt_next, pktq);
  1969. brcmf_txcomplete(bus->sdiodev->dev, pkt_next, ret == 0);
  1970. }
  1971. return ret;
  1972. }
  1973. static uint brcmf_sdio_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  1974. {
  1975. struct sk_buff *pkt;
  1976. struct sk_buff_head pktq;
  1977. u32 intstatus = 0;
  1978. int ret = 0, prec_out, i;
  1979. uint cnt = 0;
  1980. u8 tx_prec_map, pkt_num;
  1981. brcmf_dbg(TRACE, "Enter\n");
  1982. tx_prec_map = ~bus->flowcontrol;
  1983. /* Send frames until the limit or some other event */
  1984. for (cnt = 0; (cnt < maxframes) && data_ok(bus);) {
  1985. pkt_num = 1;
  1986. if (bus->txglom)
  1987. pkt_num = min_t(u8, bus->tx_max - bus->tx_seq,
  1988. bus->sdiodev->txglomsz);
  1989. pkt_num = min_t(u32, pkt_num,
  1990. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol));
  1991. __skb_queue_head_init(&pktq);
  1992. spin_lock_bh(&bus->txq_lock);
  1993. for (i = 0; i < pkt_num; i++) {
  1994. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map,
  1995. &prec_out);
  1996. if (pkt == NULL)
  1997. break;
  1998. __skb_queue_tail(&pktq, pkt);
  1999. }
  2000. spin_unlock_bh(&bus->txq_lock);
  2001. if (i == 0)
  2002. break;
  2003. ret = brcmf_sdio_txpkt(bus, &pktq, SDPCM_DATA_CHANNEL);
  2004. cnt += i;
  2005. /* In poll mode, need to check for other events */
  2006. if (!bus->intr) {
  2007. /* Check device status, signal pending interrupt */
  2008. sdio_claim_host(bus->sdiodev->func[1]);
  2009. ret = r_sdreg32(bus, &intstatus,
  2010. offsetof(struct sdpcmd_regs,
  2011. intstatus));
  2012. sdio_release_host(bus->sdiodev->func[1]);
  2013. bus->sdcnt.f2txdata++;
  2014. if (ret != 0)
  2015. break;
  2016. if (intstatus & bus->hostintmask)
  2017. atomic_set(&bus->ipend, 1);
  2018. }
  2019. }
  2020. /* Deflow-control stack if needed */
  2021. if ((bus->sdiodev->state == BRCMF_SDIOD_DATA) &&
  2022. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  2023. bus->txoff = false;
  2024. brcmf_txflowblock(bus->sdiodev->dev, false);
  2025. }
  2026. return cnt;
  2027. }
  2028. static int brcmf_sdio_tx_ctrlframe(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2029. {
  2030. u8 doff;
  2031. u16 pad;
  2032. uint retries = 0;
  2033. struct brcmf_sdio_hdrinfo hd_info = {0};
  2034. int ret;
  2035. brcmf_dbg(TRACE, "Enter\n");
  2036. /* Back the pointer to make room for bus header */
  2037. frame -= bus->tx_hdrlen;
  2038. len += bus->tx_hdrlen;
  2039. /* Add alignment padding (optional for ctl frames) */
  2040. doff = ((unsigned long)frame % bus->head_align);
  2041. if (doff) {
  2042. frame -= doff;
  2043. len += doff;
  2044. memset(frame + bus->tx_hdrlen, 0, doff);
  2045. }
  2046. /* Round send length to next SDIO block */
  2047. pad = 0;
  2048. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2049. pad = bus->blocksize - (len % bus->blocksize);
  2050. if ((pad > bus->roundup) || (pad >= bus->blocksize))
  2051. pad = 0;
  2052. } else if (len % bus->head_align) {
  2053. pad = bus->head_align - (len % bus->head_align);
  2054. }
  2055. len += pad;
  2056. hd_info.len = len - pad;
  2057. hd_info.channel = SDPCM_CONTROL_CHANNEL;
  2058. hd_info.dat_offset = doff + bus->tx_hdrlen;
  2059. hd_info.seq_num = bus->tx_seq;
  2060. hd_info.lastfrm = true;
  2061. hd_info.tail_pad = pad;
  2062. brcmf_sdio_hdpack(bus, frame, &hd_info);
  2063. if (bus->txglom)
  2064. brcmf_sdio_update_hwhdr(frame, len);
  2065. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2066. frame, len, "Tx Frame:\n");
  2067. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2068. BRCMF_HDRS_ON(),
  2069. frame, min_t(u16, len, 16), "TxHdr:\n");
  2070. do {
  2071. ret = brcmf_sdiod_send_buf(bus->sdiodev, frame, len);
  2072. if (ret < 0)
  2073. brcmf_sdio_txfail(bus);
  2074. else
  2075. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
  2076. } while (ret < 0 && retries++ < TXRETRIES);
  2077. return ret;
  2078. }
  2079. static void brcmf_sdio_bus_stop(struct device *dev)
  2080. {
  2081. u32 local_hostintmask;
  2082. u8 saveclk;
  2083. int err;
  2084. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2085. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2086. struct brcmf_sdio *bus = sdiodev->bus;
  2087. brcmf_dbg(TRACE, "Enter\n");
  2088. if (bus->watchdog_tsk) {
  2089. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  2090. kthread_stop(bus->watchdog_tsk);
  2091. bus->watchdog_tsk = NULL;
  2092. }
  2093. if (sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
  2094. sdio_claim_host(sdiodev->func[1]);
  2095. /* Enable clock for device interrupts */
  2096. brcmf_sdio_bus_sleep(bus, false, false);
  2097. /* Disable and clear interrupts at the chip level also */
  2098. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  2099. local_hostintmask = bus->hostintmask;
  2100. bus->hostintmask = 0;
  2101. /* Force backplane clocks to assure F2 interrupt propagates */
  2102. saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2103. &err);
  2104. if (!err)
  2105. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2106. (saveclk | SBSDIO_FORCE_HT), &err);
  2107. if (err)
  2108. brcmf_err("Failed to force clock for F2: err %d\n",
  2109. err);
  2110. /* Turn off the bus (F2), free any pending packets */
  2111. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  2112. sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
  2113. /* Clear any pending interrupts now that F2 is disabled */
  2114. w_sdreg32(bus, local_hostintmask,
  2115. offsetof(struct sdpcmd_regs, intstatus));
  2116. sdio_release_host(sdiodev->func[1]);
  2117. }
  2118. /* Clear the data packet queues */
  2119. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  2120. /* Clear any held glomming stuff */
  2121. brcmu_pkt_buf_free_skb(bus->glomd);
  2122. brcmf_sdio_free_glom(bus);
  2123. /* Clear rx control and wake any waiters */
  2124. spin_lock_bh(&bus->rxctl_lock);
  2125. bus->rxlen = 0;
  2126. spin_unlock_bh(&bus->rxctl_lock);
  2127. brcmf_sdio_dcmd_resp_wake(bus);
  2128. /* Reset some F2 state stuff */
  2129. bus->rxskip = false;
  2130. bus->tx_seq = bus->rx_seq = 0;
  2131. }
  2132. static inline void brcmf_sdio_clrintr(struct brcmf_sdio *bus)
  2133. {
  2134. struct brcmf_sdio_dev *sdiodev;
  2135. unsigned long flags;
  2136. sdiodev = bus->sdiodev;
  2137. if (sdiodev->oob_irq_requested) {
  2138. spin_lock_irqsave(&sdiodev->irq_en_lock, flags);
  2139. if (!sdiodev->irq_en && !atomic_read(&bus->ipend)) {
  2140. enable_irq(sdiodev->settings->bus.sdio.oob_irq_nr);
  2141. sdiodev->irq_en = true;
  2142. }
  2143. spin_unlock_irqrestore(&sdiodev->irq_en_lock, flags);
  2144. }
  2145. }
  2146. static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
  2147. {
  2148. struct brcmf_core *buscore;
  2149. u32 addr;
  2150. unsigned long val;
  2151. int ret;
  2152. buscore = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  2153. addr = buscore->base + offsetof(struct sdpcmd_regs, intstatus);
  2154. val = brcmf_sdiod_regrl(bus->sdiodev, addr, &ret);
  2155. bus->sdcnt.f1regdata++;
  2156. if (ret != 0)
  2157. return ret;
  2158. val &= bus->hostintmask;
  2159. atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
  2160. /* Clear interrupts */
  2161. if (val) {
  2162. brcmf_sdiod_regwl(bus->sdiodev, addr, val, &ret);
  2163. bus->sdcnt.f1regdata++;
  2164. atomic_or(val, &bus->intstatus);
  2165. }
  2166. return ret;
  2167. }
  2168. static void brcmf_sdio_dpc(struct brcmf_sdio *bus)
  2169. {
  2170. u32 newstatus = 0;
  2171. unsigned long intstatus;
  2172. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  2173. uint framecnt; /* Temporary counter of tx/rx frames */
  2174. int err = 0;
  2175. brcmf_dbg(TRACE, "Enter\n");
  2176. sdio_claim_host(bus->sdiodev->func[1]);
  2177. /* If waiting for HTAVAIL, check status */
  2178. if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
  2179. u8 clkctl, devctl = 0;
  2180. #ifdef DEBUG
  2181. /* Check for inconsistent device control */
  2182. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  2183. SBSDIO_DEVICE_CTL, &err);
  2184. #endif /* DEBUG */
  2185. /* Read CSR, if clock on switch to AVAIL, else ignore */
  2186. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  2187. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2188. brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  2189. devctl, clkctl);
  2190. if (SBSDIO_HTAV(clkctl)) {
  2191. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  2192. SBSDIO_DEVICE_CTL, &err);
  2193. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  2194. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  2195. devctl, &err);
  2196. bus->clkstate = CLK_AVAIL;
  2197. }
  2198. }
  2199. /* Make sure backplane clock is on */
  2200. brcmf_sdio_bus_sleep(bus, false, true);
  2201. /* Pending interrupt indicates new device status */
  2202. if (atomic_read(&bus->ipend) > 0) {
  2203. atomic_set(&bus->ipend, 0);
  2204. err = brcmf_sdio_intr_rstatus(bus);
  2205. }
  2206. /* Start with leftover status bits */
  2207. intstatus = atomic_xchg(&bus->intstatus, 0);
  2208. /* Handle flow-control change: read new state in case our ack
  2209. * crossed another change interrupt. If change still set, assume
  2210. * FC ON for safety, let next loop through do the debounce.
  2211. */
  2212. if (intstatus & I_HMB_FC_CHANGE) {
  2213. intstatus &= ~I_HMB_FC_CHANGE;
  2214. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  2215. offsetof(struct sdpcmd_regs, intstatus));
  2216. err = r_sdreg32(bus, &newstatus,
  2217. offsetof(struct sdpcmd_regs, intstatus));
  2218. bus->sdcnt.f1regdata += 2;
  2219. atomic_set(&bus->fcstate,
  2220. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
  2221. intstatus |= (newstatus & bus->hostintmask);
  2222. }
  2223. /* Handle host mailbox indication */
  2224. if (intstatus & I_HMB_HOST_INT) {
  2225. intstatus &= ~I_HMB_HOST_INT;
  2226. intstatus |= brcmf_sdio_hostmail(bus);
  2227. }
  2228. sdio_release_host(bus->sdiodev->func[1]);
  2229. /* Generally don't ask for these, can get CRC errors... */
  2230. if (intstatus & I_WR_OOSYNC) {
  2231. brcmf_err("Dongle reports WR_OOSYNC\n");
  2232. intstatus &= ~I_WR_OOSYNC;
  2233. }
  2234. if (intstatus & I_RD_OOSYNC) {
  2235. brcmf_err("Dongle reports RD_OOSYNC\n");
  2236. intstatus &= ~I_RD_OOSYNC;
  2237. }
  2238. if (intstatus & I_SBINT) {
  2239. brcmf_err("Dongle reports SBINT\n");
  2240. intstatus &= ~I_SBINT;
  2241. }
  2242. /* Would be active due to wake-wlan in gSPI */
  2243. if (intstatus & I_CHIPACTIVE) {
  2244. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2245. intstatus &= ~I_CHIPACTIVE;
  2246. }
  2247. /* Ignore frame indications if rxskip is set */
  2248. if (bus->rxskip)
  2249. intstatus &= ~I_HMB_FRAME_IND;
  2250. /* On frame indication, read available frames */
  2251. if ((intstatus & I_HMB_FRAME_IND) && (bus->clkstate == CLK_AVAIL)) {
  2252. brcmf_sdio_readframes(bus, bus->rxbound);
  2253. if (!bus->rxpending)
  2254. intstatus &= ~I_HMB_FRAME_IND;
  2255. }
  2256. /* Keep still-pending events for next scheduling */
  2257. if (intstatus)
  2258. atomic_or(intstatus, &bus->intstatus);
  2259. brcmf_sdio_clrintr(bus);
  2260. if (bus->ctrl_frame_stat && (bus->clkstate == CLK_AVAIL) &&
  2261. data_ok(bus)) {
  2262. sdio_claim_host(bus->sdiodev->func[1]);
  2263. if (bus->ctrl_frame_stat) {
  2264. err = brcmf_sdio_tx_ctrlframe(bus, bus->ctrl_frame_buf,
  2265. bus->ctrl_frame_len);
  2266. bus->ctrl_frame_err = err;
  2267. wmb();
  2268. bus->ctrl_frame_stat = false;
  2269. }
  2270. sdio_release_host(bus->sdiodev->func[1]);
  2271. brcmf_sdio_wait_event_wakeup(bus);
  2272. }
  2273. /* Send queued frames (limit 1 if rx may still be pending) */
  2274. if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
  2275. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit &&
  2276. data_ok(bus)) {
  2277. framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
  2278. txlimit;
  2279. brcmf_sdio_sendfromq(bus, framecnt);
  2280. }
  2281. if ((bus->sdiodev->state != BRCMF_SDIOD_DATA) || (err != 0)) {
  2282. brcmf_err("failed backplane access over SDIO, halting operation\n");
  2283. atomic_set(&bus->intstatus, 0);
  2284. if (bus->ctrl_frame_stat) {
  2285. sdio_claim_host(bus->sdiodev->func[1]);
  2286. if (bus->ctrl_frame_stat) {
  2287. bus->ctrl_frame_err = -ENODEV;
  2288. wmb();
  2289. bus->ctrl_frame_stat = false;
  2290. brcmf_sdio_wait_event_wakeup(bus);
  2291. }
  2292. sdio_release_host(bus->sdiodev->func[1]);
  2293. }
  2294. } else if (atomic_read(&bus->intstatus) ||
  2295. atomic_read(&bus->ipend) > 0 ||
  2296. (!atomic_read(&bus->fcstate) &&
  2297. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  2298. data_ok(bus))) {
  2299. bus->dpc_triggered = true;
  2300. }
  2301. }
  2302. static struct pktq *brcmf_sdio_bus_gettxq(struct device *dev)
  2303. {
  2304. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2305. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2306. struct brcmf_sdio *bus = sdiodev->bus;
  2307. return &bus->txq;
  2308. }
  2309. static bool brcmf_sdio_prec_enq(struct pktq *q, struct sk_buff *pkt, int prec)
  2310. {
  2311. struct sk_buff *p;
  2312. int eprec = -1; /* precedence to evict from */
  2313. /* Fast case, precedence queue is not full and we are also not
  2314. * exceeding total queue length
  2315. */
  2316. if (!pktq_pfull(q, prec) && !pktq_full(q)) {
  2317. brcmu_pktq_penq(q, prec, pkt);
  2318. return true;
  2319. }
  2320. /* Determine precedence from which to evict packet, if any */
  2321. if (pktq_pfull(q, prec)) {
  2322. eprec = prec;
  2323. } else if (pktq_full(q)) {
  2324. p = brcmu_pktq_peek_tail(q, &eprec);
  2325. if (eprec > prec)
  2326. return false;
  2327. }
  2328. /* Evict if needed */
  2329. if (eprec >= 0) {
  2330. /* Detect queueing to unconfigured precedence */
  2331. if (eprec == prec)
  2332. return false; /* refuse newer (incoming) packet */
  2333. /* Evict packet according to discard policy */
  2334. p = brcmu_pktq_pdeq_tail(q, eprec);
  2335. if (p == NULL)
  2336. brcmf_err("brcmu_pktq_pdeq_tail() failed\n");
  2337. brcmu_pkt_buf_free_skb(p);
  2338. }
  2339. /* Enqueue */
  2340. p = brcmu_pktq_penq(q, prec, pkt);
  2341. if (p == NULL)
  2342. brcmf_err("brcmu_pktq_penq() failed\n");
  2343. return p != NULL;
  2344. }
  2345. static int brcmf_sdio_bus_txdata(struct device *dev, struct sk_buff *pkt)
  2346. {
  2347. int ret = -EBADE;
  2348. uint prec;
  2349. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2350. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2351. struct brcmf_sdio *bus = sdiodev->bus;
  2352. brcmf_dbg(TRACE, "Enter: pkt: data %p len %d\n", pkt->data, pkt->len);
  2353. if (sdiodev->state != BRCMF_SDIOD_DATA)
  2354. return -EIO;
  2355. /* Add space for the header */
  2356. skb_push(pkt, bus->tx_hdrlen);
  2357. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2358. prec = prio2prec((pkt->priority & PRIOMASK));
  2359. /* Check for existing queue, current flow-control,
  2360. pending event, or pending clock */
  2361. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2362. bus->sdcnt.fcqueued++;
  2363. /* Priority based enq */
  2364. spin_lock_bh(&bus->txq_lock);
  2365. /* reset bus_flags in packet cb */
  2366. *(u16 *)(pkt->cb) = 0;
  2367. if (!brcmf_sdio_prec_enq(&bus->txq, pkt, prec)) {
  2368. skb_pull(pkt, bus->tx_hdrlen);
  2369. brcmf_err("out of bus->txq !!!\n");
  2370. ret = -ENOSR;
  2371. } else {
  2372. ret = 0;
  2373. }
  2374. if (pktq_len(&bus->txq) >= TXHI) {
  2375. bus->txoff = true;
  2376. brcmf_txflowblock(dev, true);
  2377. }
  2378. spin_unlock_bh(&bus->txq_lock);
  2379. #ifdef DEBUG
  2380. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2381. qcount[prec] = pktq_plen(&bus->txq, prec);
  2382. #endif
  2383. brcmf_sdio_trigger_dpc(bus);
  2384. return ret;
  2385. }
  2386. #ifdef DEBUG
  2387. #define CONSOLE_LINE_MAX 192
  2388. static int brcmf_sdio_readconsole(struct brcmf_sdio *bus)
  2389. {
  2390. struct brcmf_console *c = &bus->console;
  2391. u8 line[CONSOLE_LINE_MAX], ch;
  2392. u32 n, idx, addr;
  2393. int rv;
  2394. /* Don't do anything until FWREADY updates console address */
  2395. if (bus->console_addr == 0)
  2396. return 0;
  2397. /* Read console log struct */
  2398. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2399. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
  2400. sizeof(c->log_le));
  2401. if (rv < 0)
  2402. return rv;
  2403. /* Allocate console buffer (one time only) */
  2404. if (c->buf == NULL) {
  2405. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2406. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2407. if (c->buf == NULL)
  2408. return -ENOMEM;
  2409. }
  2410. idx = le32_to_cpu(c->log_le.idx);
  2411. /* Protect against corrupt value */
  2412. if (idx > c->bufsize)
  2413. return -EBADE;
  2414. /* Skip reading the console buffer if the index pointer
  2415. has not moved */
  2416. if (idx == c->last)
  2417. return 0;
  2418. /* Read the console buffer */
  2419. addr = le32_to_cpu(c->log_le.buf);
  2420. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
  2421. if (rv < 0)
  2422. return rv;
  2423. while (c->last != idx) {
  2424. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2425. if (c->last == idx) {
  2426. /* This would output a partial line.
  2427. * Instead, back up
  2428. * the buffer pointer and output this
  2429. * line next time around.
  2430. */
  2431. if (c->last >= n)
  2432. c->last -= n;
  2433. else
  2434. c->last = c->bufsize - n;
  2435. goto break2;
  2436. }
  2437. ch = c->buf[c->last];
  2438. c->last = (c->last + 1) % c->bufsize;
  2439. if (ch == '\n')
  2440. break;
  2441. line[n] = ch;
  2442. }
  2443. if (n > 0) {
  2444. if (line[n - 1] == '\r')
  2445. n--;
  2446. line[n] = 0;
  2447. pr_debug("CONSOLE: %s\n", line);
  2448. }
  2449. }
  2450. break2:
  2451. return 0;
  2452. }
  2453. #endif /* DEBUG */
  2454. static int
  2455. brcmf_sdio_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2456. {
  2457. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2458. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2459. struct brcmf_sdio *bus = sdiodev->bus;
  2460. int ret;
  2461. brcmf_dbg(TRACE, "Enter\n");
  2462. if (sdiodev->state != BRCMF_SDIOD_DATA)
  2463. return -EIO;
  2464. /* Send from dpc */
  2465. bus->ctrl_frame_buf = msg;
  2466. bus->ctrl_frame_len = msglen;
  2467. wmb();
  2468. bus->ctrl_frame_stat = true;
  2469. brcmf_sdio_trigger_dpc(bus);
  2470. wait_event_interruptible_timeout(bus->ctrl_wait, !bus->ctrl_frame_stat,
  2471. CTL_DONE_TIMEOUT);
  2472. ret = 0;
  2473. if (bus->ctrl_frame_stat) {
  2474. sdio_claim_host(bus->sdiodev->func[1]);
  2475. if (bus->ctrl_frame_stat) {
  2476. brcmf_dbg(SDIO, "ctrl_frame timeout\n");
  2477. bus->ctrl_frame_stat = false;
  2478. ret = -ETIMEDOUT;
  2479. }
  2480. sdio_release_host(bus->sdiodev->func[1]);
  2481. }
  2482. if (!ret) {
  2483. brcmf_dbg(SDIO, "ctrl_frame complete, err=%d\n",
  2484. bus->ctrl_frame_err);
  2485. rmb();
  2486. ret = bus->ctrl_frame_err;
  2487. }
  2488. if (ret)
  2489. bus->sdcnt.tx_ctlerrs++;
  2490. else
  2491. bus->sdcnt.tx_ctlpkts++;
  2492. return ret;
  2493. }
  2494. #ifdef DEBUG
  2495. static int brcmf_sdio_dump_console(struct seq_file *seq, struct brcmf_sdio *bus,
  2496. struct sdpcm_shared *sh)
  2497. {
  2498. u32 addr, console_ptr, console_size, console_index;
  2499. char *conbuf = NULL;
  2500. __le32 sh_val;
  2501. int rv;
  2502. /* obtain console information from device memory */
  2503. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2504. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2505. (u8 *)&sh_val, sizeof(u32));
  2506. if (rv < 0)
  2507. return rv;
  2508. console_ptr = le32_to_cpu(sh_val);
  2509. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2510. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2511. (u8 *)&sh_val, sizeof(u32));
  2512. if (rv < 0)
  2513. return rv;
  2514. console_size = le32_to_cpu(sh_val);
  2515. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2516. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2517. (u8 *)&sh_val, sizeof(u32));
  2518. if (rv < 0)
  2519. return rv;
  2520. console_index = le32_to_cpu(sh_val);
  2521. /* allocate buffer for console data */
  2522. if (console_size <= CONSOLE_BUFFER_MAX)
  2523. conbuf = vzalloc(console_size+1);
  2524. if (!conbuf)
  2525. return -ENOMEM;
  2526. /* obtain the console data from device */
  2527. conbuf[console_size] = '\0';
  2528. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
  2529. console_size);
  2530. if (rv < 0)
  2531. goto done;
  2532. rv = seq_write(seq, conbuf + console_index,
  2533. console_size - console_index);
  2534. if (rv < 0)
  2535. goto done;
  2536. if (console_index > 0)
  2537. rv = seq_write(seq, conbuf, console_index - 1);
  2538. done:
  2539. vfree(conbuf);
  2540. return rv;
  2541. }
  2542. static int brcmf_sdio_trap_info(struct seq_file *seq, struct brcmf_sdio *bus,
  2543. struct sdpcm_shared *sh)
  2544. {
  2545. int error;
  2546. struct brcmf_trap_info tr;
  2547. if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
  2548. brcmf_dbg(INFO, "no trap in firmware\n");
  2549. return 0;
  2550. }
  2551. error = brcmf_sdiod_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
  2552. sizeof(struct brcmf_trap_info));
  2553. if (error < 0)
  2554. return error;
  2555. seq_printf(seq,
  2556. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2557. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2558. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2559. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2560. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2561. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2562. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2563. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2564. le32_to_cpu(tr.pc), sh->trap_addr,
  2565. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2566. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2567. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2568. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2569. return 0;
  2570. }
  2571. static int brcmf_sdio_assert_info(struct seq_file *seq, struct brcmf_sdio *bus,
  2572. struct sdpcm_shared *sh)
  2573. {
  2574. int error = 0;
  2575. char file[80] = "?";
  2576. char expr[80] = "<???>";
  2577. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2578. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2579. return 0;
  2580. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2581. brcmf_dbg(INFO, "no assert in dongle\n");
  2582. return 0;
  2583. }
  2584. sdio_claim_host(bus->sdiodev->func[1]);
  2585. if (sh->assert_file_addr != 0) {
  2586. error = brcmf_sdiod_ramrw(bus->sdiodev, false,
  2587. sh->assert_file_addr, (u8 *)file, 80);
  2588. if (error < 0)
  2589. return error;
  2590. }
  2591. if (sh->assert_exp_addr != 0) {
  2592. error = brcmf_sdiod_ramrw(bus->sdiodev, false,
  2593. sh->assert_exp_addr, (u8 *)expr, 80);
  2594. if (error < 0)
  2595. return error;
  2596. }
  2597. sdio_release_host(bus->sdiodev->func[1]);
  2598. seq_printf(seq, "dongle assert: %s:%d: assert(%s)\n",
  2599. file, sh->assert_line, expr);
  2600. return 0;
  2601. }
  2602. static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
  2603. {
  2604. int error;
  2605. struct sdpcm_shared sh;
  2606. error = brcmf_sdio_readshared(bus, &sh);
  2607. if (error < 0)
  2608. return error;
  2609. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2610. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2611. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2612. brcmf_err("assertion in dongle\n");
  2613. if (sh.flags & SDPCM_SHARED_TRAP)
  2614. brcmf_err("firmware trap in dongle\n");
  2615. return 0;
  2616. }
  2617. static int brcmf_sdio_died_dump(struct seq_file *seq, struct brcmf_sdio *bus)
  2618. {
  2619. int error = 0;
  2620. struct sdpcm_shared sh;
  2621. error = brcmf_sdio_readshared(bus, &sh);
  2622. if (error < 0)
  2623. goto done;
  2624. error = brcmf_sdio_assert_info(seq, bus, &sh);
  2625. if (error < 0)
  2626. goto done;
  2627. error = brcmf_sdio_trap_info(seq, bus, &sh);
  2628. if (error < 0)
  2629. goto done;
  2630. error = brcmf_sdio_dump_console(seq, bus, &sh);
  2631. done:
  2632. return error;
  2633. }
  2634. static int brcmf_sdio_forensic_read(struct seq_file *seq, void *data)
  2635. {
  2636. struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
  2637. struct brcmf_sdio *bus = bus_if->bus_priv.sdio->bus;
  2638. return brcmf_sdio_died_dump(seq, bus);
  2639. }
  2640. static int brcmf_debugfs_sdio_count_read(struct seq_file *seq, void *data)
  2641. {
  2642. struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
  2643. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2644. struct brcmf_sdio_count *sdcnt = &sdiodev->bus->sdcnt;
  2645. seq_printf(seq,
  2646. "intrcount: %u\nlastintrs: %u\n"
  2647. "pollcnt: %u\nregfails: %u\n"
  2648. "tx_sderrs: %u\nfcqueued: %u\n"
  2649. "rxrtx: %u\nrx_toolong: %u\n"
  2650. "rxc_errors: %u\nrx_hdrfail: %u\n"
  2651. "rx_badhdr: %u\nrx_badseq: %u\n"
  2652. "fc_rcvd: %u\nfc_xoff: %u\n"
  2653. "fc_xon: %u\nrxglomfail: %u\n"
  2654. "rxglomframes: %u\nrxglompkts: %u\n"
  2655. "f2rxhdrs: %u\nf2rxdata: %u\n"
  2656. "f2txdata: %u\nf1regdata: %u\n"
  2657. "tickcnt: %u\ntx_ctlerrs: %lu\n"
  2658. "tx_ctlpkts: %lu\nrx_ctlerrs: %lu\n"
  2659. "rx_ctlpkts: %lu\nrx_readahead: %lu\n",
  2660. sdcnt->intrcount, sdcnt->lastintrs,
  2661. sdcnt->pollcnt, sdcnt->regfails,
  2662. sdcnt->tx_sderrs, sdcnt->fcqueued,
  2663. sdcnt->rxrtx, sdcnt->rx_toolong,
  2664. sdcnt->rxc_errors, sdcnt->rx_hdrfail,
  2665. sdcnt->rx_badhdr, sdcnt->rx_badseq,
  2666. sdcnt->fc_rcvd, sdcnt->fc_xoff,
  2667. sdcnt->fc_xon, sdcnt->rxglomfail,
  2668. sdcnt->rxglomframes, sdcnt->rxglompkts,
  2669. sdcnt->f2rxhdrs, sdcnt->f2rxdata,
  2670. sdcnt->f2txdata, sdcnt->f1regdata,
  2671. sdcnt->tickcnt, sdcnt->tx_ctlerrs,
  2672. sdcnt->tx_ctlpkts, sdcnt->rx_ctlerrs,
  2673. sdcnt->rx_ctlpkts, sdcnt->rx_readahead_cnt);
  2674. return 0;
  2675. }
  2676. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2677. {
  2678. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2679. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2680. if (IS_ERR_OR_NULL(dentry))
  2681. return;
  2682. bus->console_interval = BRCMF_CONSOLE;
  2683. brcmf_debugfs_add_entry(drvr, "forensics", brcmf_sdio_forensic_read);
  2684. brcmf_debugfs_add_entry(drvr, "counters",
  2685. brcmf_debugfs_sdio_count_read);
  2686. debugfs_create_u32("console_interval", 0644, dentry,
  2687. &bus->console_interval);
  2688. }
  2689. #else
  2690. static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
  2691. {
  2692. return 0;
  2693. }
  2694. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2695. {
  2696. }
  2697. #endif /* DEBUG */
  2698. static int
  2699. brcmf_sdio_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2700. {
  2701. int timeleft;
  2702. uint rxlen = 0;
  2703. bool pending;
  2704. u8 *buf;
  2705. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2706. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2707. struct brcmf_sdio *bus = sdiodev->bus;
  2708. brcmf_dbg(TRACE, "Enter\n");
  2709. if (sdiodev->state != BRCMF_SDIOD_DATA)
  2710. return -EIO;
  2711. /* Wait until control frame is available */
  2712. timeleft = brcmf_sdio_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2713. spin_lock_bh(&bus->rxctl_lock);
  2714. rxlen = bus->rxlen;
  2715. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2716. bus->rxctl = NULL;
  2717. buf = bus->rxctl_orig;
  2718. bus->rxctl_orig = NULL;
  2719. bus->rxlen = 0;
  2720. spin_unlock_bh(&bus->rxctl_lock);
  2721. vfree(buf);
  2722. if (rxlen) {
  2723. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2724. rxlen, msglen);
  2725. } else if (timeleft == 0) {
  2726. brcmf_err("resumed on timeout\n");
  2727. brcmf_sdio_checkdied(bus);
  2728. } else if (pending) {
  2729. brcmf_dbg(CTL, "cancelled\n");
  2730. return -ERESTARTSYS;
  2731. } else {
  2732. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2733. brcmf_sdio_checkdied(bus);
  2734. }
  2735. if (rxlen)
  2736. bus->sdcnt.rx_ctlpkts++;
  2737. else
  2738. bus->sdcnt.rx_ctlerrs++;
  2739. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2740. }
  2741. #ifdef DEBUG
  2742. static bool
  2743. brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
  2744. u8 *ram_data, uint ram_sz)
  2745. {
  2746. char *ram_cmp;
  2747. int err;
  2748. bool ret = true;
  2749. int address;
  2750. int offset;
  2751. int len;
  2752. /* read back and verify */
  2753. brcmf_dbg(INFO, "Compare RAM dl & ul at 0x%08x; size=%d\n", ram_addr,
  2754. ram_sz);
  2755. ram_cmp = kmalloc(MEMBLOCK, GFP_KERNEL);
  2756. /* do not proceed while no memory but */
  2757. if (!ram_cmp)
  2758. return true;
  2759. address = ram_addr;
  2760. offset = 0;
  2761. while (offset < ram_sz) {
  2762. len = ((offset + MEMBLOCK) < ram_sz) ? MEMBLOCK :
  2763. ram_sz - offset;
  2764. err = brcmf_sdiod_ramrw(sdiodev, false, address, ram_cmp, len);
  2765. if (err) {
  2766. brcmf_err("error %d on reading %d membytes at 0x%08x\n",
  2767. err, len, address);
  2768. ret = false;
  2769. break;
  2770. } else if (memcmp(ram_cmp, &ram_data[offset], len)) {
  2771. brcmf_err("Downloaded RAM image is corrupted, block offset is %d, len is %d\n",
  2772. offset, len);
  2773. ret = false;
  2774. break;
  2775. }
  2776. offset += len;
  2777. address += len;
  2778. }
  2779. kfree(ram_cmp);
  2780. return ret;
  2781. }
  2782. #else /* DEBUG */
  2783. static bool
  2784. brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
  2785. u8 *ram_data, uint ram_sz)
  2786. {
  2787. return true;
  2788. }
  2789. #endif /* DEBUG */
  2790. static int brcmf_sdio_download_code_file(struct brcmf_sdio *bus,
  2791. const struct firmware *fw)
  2792. {
  2793. int err;
  2794. brcmf_dbg(TRACE, "Enter\n");
  2795. err = brcmf_sdiod_ramrw(bus->sdiodev, true, bus->ci->rambase,
  2796. (u8 *)fw->data, fw->size);
  2797. if (err)
  2798. brcmf_err("error %d on writing %d membytes at 0x%08x\n",
  2799. err, (int)fw->size, bus->ci->rambase);
  2800. else if (!brcmf_sdio_verifymemory(bus->sdiodev, bus->ci->rambase,
  2801. (u8 *)fw->data, fw->size))
  2802. err = -EIO;
  2803. return err;
  2804. }
  2805. static int brcmf_sdio_download_nvram(struct brcmf_sdio *bus,
  2806. void *vars, u32 varsz)
  2807. {
  2808. int address;
  2809. int err;
  2810. brcmf_dbg(TRACE, "Enter\n");
  2811. address = bus->ci->ramsize - varsz + bus->ci->rambase;
  2812. err = brcmf_sdiod_ramrw(bus->sdiodev, true, address, vars, varsz);
  2813. if (err)
  2814. brcmf_err("error %d on writing %d nvram bytes at 0x%08x\n",
  2815. err, varsz, address);
  2816. else if (!brcmf_sdio_verifymemory(bus->sdiodev, address, vars, varsz))
  2817. err = -EIO;
  2818. return err;
  2819. }
  2820. static int brcmf_sdio_download_firmware(struct brcmf_sdio *bus,
  2821. const struct firmware *fw,
  2822. void *nvram, u32 nvlen)
  2823. {
  2824. int bcmerror;
  2825. u32 rstvec;
  2826. sdio_claim_host(bus->sdiodev->func[1]);
  2827. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  2828. rstvec = get_unaligned_le32(fw->data);
  2829. brcmf_dbg(SDIO, "firmware rstvec: %x\n", rstvec);
  2830. bcmerror = brcmf_sdio_download_code_file(bus, fw);
  2831. release_firmware(fw);
  2832. if (bcmerror) {
  2833. brcmf_err("dongle image file download failed\n");
  2834. brcmf_fw_nvram_free(nvram);
  2835. goto err;
  2836. }
  2837. bcmerror = brcmf_sdio_download_nvram(bus, nvram, nvlen);
  2838. brcmf_fw_nvram_free(nvram);
  2839. if (bcmerror) {
  2840. brcmf_err("dongle nvram file download failed\n");
  2841. goto err;
  2842. }
  2843. /* Take arm out of reset */
  2844. if (!brcmf_chip_set_active(bus->ci, rstvec)) {
  2845. brcmf_err("error getting out of ARM core reset\n");
  2846. goto err;
  2847. }
  2848. err:
  2849. brcmf_sdio_clkctl(bus, CLK_SDONLY, false);
  2850. sdio_release_host(bus->sdiodev->func[1]);
  2851. return bcmerror;
  2852. }
  2853. static void brcmf_sdio_sr_init(struct brcmf_sdio *bus)
  2854. {
  2855. int err = 0;
  2856. u8 val;
  2857. brcmf_dbg(TRACE, "Enter\n");
  2858. val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, &err);
  2859. if (err) {
  2860. brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
  2861. return;
  2862. }
  2863. val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
  2864. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, val, &err);
  2865. if (err) {
  2866. brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
  2867. return;
  2868. }
  2869. /* Add CMD14 Support */
  2870. brcmf_sdiod_regwb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
  2871. (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
  2872. SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
  2873. &err);
  2874. if (err) {
  2875. brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
  2876. return;
  2877. }
  2878. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2879. SBSDIO_FORCE_HT, &err);
  2880. if (err) {
  2881. brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
  2882. return;
  2883. }
  2884. /* set flag */
  2885. bus->sr_enabled = true;
  2886. brcmf_dbg(INFO, "SR enabled\n");
  2887. }
  2888. /* enable KSO bit */
  2889. static int brcmf_sdio_kso_init(struct brcmf_sdio *bus)
  2890. {
  2891. u8 val;
  2892. int err = 0;
  2893. brcmf_dbg(TRACE, "Enter\n");
  2894. /* KSO bit added in SDIO core rev 12 */
  2895. if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12)
  2896. return 0;
  2897. val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, &err);
  2898. if (err) {
  2899. brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
  2900. return err;
  2901. }
  2902. if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
  2903. val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
  2904. SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  2905. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2906. val, &err);
  2907. if (err) {
  2908. brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
  2909. return err;
  2910. }
  2911. }
  2912. return 0;
  2913. }
  2914. static int brcmf_sdio_bus_preinit(struct device *dev)
  2915. {
  2916. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2917. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2918. struct brcmf_sdio *bus = sdiodev->bus;
  2919. uint pad_size;
  2920. u32 value;
  2921. int err;
  2922. /* the commands below use the terms tx and rx from
  2923. * a device perspective, ie. bus:txglom affects the
  2924. * bus transfers from device to host.
  2925. */
  2926. if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12) {
  2927. /* for sdio core rev < 12, disable txgloming */
  2928. value = 0;
  2929. err = brcmf_iovar_data_set(dev, "bus:txglom", &value,
  2930. sizeof(u32));
  2931. } else {
  2932. /* otherwise, set txglomalign */
  2933. value = sdiodev->settings->bus.sdio.sd_sgentry_align;
  2934. /* SDIO ADMA requires at least 32 bit alignment */
  2935. value = max_t(u32, value, 4);
  2936. err = brcmf_iovar_data_set(dev, "bus:txglomalign", &value,
  2937. sizeof(u32));
  2938. }
  2939. if (err < 0)
  2940. goto done;
  2941. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  2942. if (sdiodev->sg_support) {
  2943. bus->txglom = false;
  2944. value = 1;
  2945. pad_size = bus->sdiodev->func[2]->cur_blksize << 1;
  2946. err = brcmf_iovar_data_set(bus->sdiodev->dev, "bus:rxglom",
  2947. &value, sizeof(u32));
  2948. if (err < 0) {
  2949. /* bus:rxglom is allowed to fail */
  2950. err = 0;
  2951. } else {
  2952. bus->txglom = true;
  2953. bus->tx_hdrlen += SDPCM_HWEXT_LEN;
  2954. }
  2955. }
  2956. brcmf_bus_add_txhdrlen(bus->sdiodev->dev, bus->tx_hdrlen);
  2957. done:
  2958. return err;
  2959. }
  2960. static size_t brcmf_sdio_bus_get_ramsize(struct device *dev)
  2961. {
  2962. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2963. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2964. struct brcmf_sdio *bus = sdiodev->bus;
  2965. return bus->ci->ramsize - bus->ci->srsize;
  2966. }
  2967. static int brcmf_sdio_bus_get_memdump(struct device *dev, void *data,
  2968. size_t mem_size)
  2969. {
  2970. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2971. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2972. struct brcmf_sdio *bus = sdiodev->bus;
  2973. int err;
  2974. int address;
  2975. int offset;
  2976. int len;
  2977. brcmf_dbg(INFO, "dump at 0x%08x: size=%zu\n", bus->ci->rambase,
  2978. mem_size);
  2979. address = bus->ci->rambase;
  2980. offset = err = 0;
  2981. sdio_claim_host(sdiodev->func[1]);
  2982. while (offset < mem_size) {
  2983. len = ((offset + MEMBLOCK) < mem_size) ? MEMBLOCK :
  2984. mem_size - offset;
  2985. err = brcmf_sdiod_ramrw(sdiodev, false, address, data, len);
  2986. if (err) {
  2987. brcmf_err("error %d on reading %d membytes at 0x%08x\n",
  2988. err, len, address);
  2989. goto done;
  2990. }
  2991. data += len;
  2992. offset += len;
  2993. address += len;
  2994. }
  2995. done:
  2996. sdio_release_host(sdiodev->func[1]);
  2997. return err;
  2998. }
  2999. void brcmf_sdio_trigger_dpc(struct brcmf_sdio *bus)
  3000. {
  3001. if (!bus->dpc_triggered) {
  3002. bus->dpc_triggered = true;
  3003. queue_work(bus->brcmf_wq, &bus->datawork);
  3004. }
  3005. }
  3006. void brcmf_sdio_isr(struct brcmf_sdio *bus)
  3007. {
  3008. brcmf_dbg(TRACE, "Enter\n");
  3009. if (!bus) {
  3010. brcmf_err("bus is null pointer, exiting\n");
  3011. return;
  3012. }
  3013. /* Count the interrupt call */
  3014. bus->sdcnt.intrcount++;
  3015. if (in_interrupt())
  3016. atomic_set(&bus->ipend, 1);
  3017. else
  3018. if (brcmf_sdio_intr_rstatus(bus)) {
  3019. brcmf_err("failed backplane access\n");
  3020. }
  3021. /* Disable additional interrupts (is this needed now)? */
  3022. if (!bus->intr)
  3023. brcmf_err("isr w/o interrupt configured!\n");
  3024. bus->dpc_triggered = true;
  3025. queue_work(bus->brcmf_wq, &bus->datawork);
  3026. }
  3027. static void brcmf_sdio_bus_watchdog(struct brcmf_sdio *bus)
  3028. {
  3029. brcmf_dbg(TIMER, "Enter\n");
  3030. /* Poll period: check device if appropriate. */
  3031. if (!bus->sr_enabled &&
  3032. bus->poll && (++bus->polltick >= bus->pollrate)) {
  3033. u32 intstatus = 0;
  3034. /* Reset poll tick */
  3035. bus->polltick = 0;
  3036. /* Check device if no interrupts */
  3037. if (!bus->intr ||
  3038. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  3039. if (!bus->dpc_triggered) {
  3040. u8 devpend;
  3041. sdio_claim_host(bus->sdiodev->func[1]);
  3042. devpend = brcmf_sdiod_regrb(bus->sdiodev,
  3043. SDIO_CCCR_INTx,
  3044. NULL);
  3045. sdio_release_host(bus->sdiodev->func[1]);
  3046. intstatus = devpend & (INTR_STATUS_FUNC1 |
  3047. INTR_STATUS_FUNC2);
  3048. }
  3049. /* If there is something, make like the ISR and
  3050. schedule the DPC */
  3051. if (intstatus) {
  3052. bus->sdcnt.pollcnt++;
  3053. atomic_set(&bus->ipend, 1);
  3054. bus->dpc_triggered = true;
  3055. queue_work(bus->brcmf_wq, &bus->datawork);
  3056. }
  3057. }
  3058. /* Update interrupt tracking */
  3059. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  3060. }
  3061. #ifdef DEBUG
  3062. /* Poll for console output periodically */
  3063. if (bus->sdiodev->state == BRCMF_SDIOD_DATA && BRCMF_FWCON_ON() &&
  3064. bus->console_interval != 0) {
  3065. bus->console.count += jiffies_to_msecs(BRCMF_WD_POLL);
  3066. if (bus->console.count >= bus->console_interval) {
  3067. bus->console.count -= bus->console_interval;
  3068. sdio_claim_host(bus->sdiodev->func[1]);
  3069. /* Make sure backplane clock is on */
  3070. brcmf_sdio_bus_sleep(bus, false, false);
  3071. if (brcmf_sdio_readconsole(bus) < 0)
  3072. /* stop on error */
  3073. bus->console_interval = 0;
  3074. sdio_release_host(bus->sdiodev->func[1]);
  3075. }
  3076. }
  3077. #endif /* DEBUG */
  3078. /* On idle timeout clear activity flag and/or turn off clock */
  3079. if (!bus->dpc_triggered) {
  3080. rmb();
  3081. if ((!bus->dpc_running) && (bus->idletime > 0) &&
  3082. (bus->clkstate == CLK_AVAIL)) {
  3083. bus->idlecount++;
  3084. if (bus->idlecount > bus->idletime) {
  3085. brcmf_dbg(SDIO, "idle\n");
  3086. sdio_claim_host(bus->sdiodev->func[1]);
  3087. brcmf_sdio_wd_timer(bus, false);
  3088. bus->idlecount = 0;
  3089. brcmf_sdio_bus_sleep(bus, true, false);
  3090. sdio_release_host(bus->sdiodev->func[1]);
  3091. }
  3092. } else {
  3093. bus->idlecount = 0;
  3094. }
  3095. } else {
  3096. bus->idlecount = 0;
  3097. }
  3098. }
  3099. static void brcmf_sdio_dataworker(struct work_struct *work)
  3100. {
  3101. struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
  3102. datawork);
  3103. bus->dpc_running = true;
  3104. wmb();
  3105. while (ACCESS_ONCE(bus->dpc_triggered)) {
  3106. bus->dpc_triggered = false;
  3107. brcmf_sdio_dpc(bus);
  3108. bus->idlecount = 0;
  3109. }
  3110. bus->dpc_running = false;
  3111. if (brcmf_sdiod_freezing(bus->sdiodev)) {
  3112. brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DOWN);
  3113. brcmf_sdiod_try_freeze(bus->sdiodev);
  3114. brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);
  3115. }
  3116. }
  3117. static void
  3118. brcmf_sdio_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
  3119. struct brcmf_chip *ci, u32 drivestrength)
  3120. {
  3121. const struct sdiod_drive_str *str_tab = NULL;
  3122. u32 str_mask;
  3123. u32 str_shift;
  3124. u32 i;
  3125. u32 drivestrength_sel = 0;
  3126. u32 cc_data_temp;
  3127. u32 addr;
  3128. if (!(ci->cc_caps & CC_CAP_PMU))
  3129. return;
  3130. switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
  3131. case SDIOD_DRVSTR_KEY(BRCM_CC_4330_CHIP_ID, 12):
  3132. str_tab = sdiod_drvstr_tab1_1v8;
  3133. str_mask = 0x00003800;
  3134. str_shift = 11;
  3135. break;
  3136. case SDIOD_DRVSTR_KEY(BRCM_CC_4334_CHIP_ID, 17):
  3137. str_tab = sdiod_drvstr_tab6_1v8;
  3138. str_mask = 0x00001800;
  3139. str_shift = 11;
  3140. break;
  3141. case SDIOD_DRVSTR_KEY(BRCM_CC_43143_CHIP_ID, 17):
  3142. /* note: 43143 does not support tristate */
  3143. i = ARRAY_SIZE(sdiod_drvstr_tab2_3v3) - 1;
  3144. if (drivestrength >= sdiod_drvstr_tab2_3v3[i].strength) {
  3145. str_tab = sdiod_drvstr_tab2_3v3;
  3146. str_mask = 0x00000007;
  3147. str_shift = 0;
  3148. } else
  3149. brcmf_err("Invalid SDIO Drive strength for chip %s, strength=%d\n",
  3150. ci->name, drivestrength);
  3151. break;
  3152. case SDIOD_DRVSTR_KEY(BRCM_CC_43362_CHIP_ID, 13):
  3153. str_tab = sdiod_drive_strength_tab5_1v8;
  3154. str_mask = 0x00003800;
  3155. str_shift = 11;
  3156. break;
  3157. default:
  3158. brcmf_dbg(INFO, "No SDIO driver strength init needed for chip %s rev %d pmurev %d\n",
  3159. ci->name, ci->chiprev, ci->pmurev);
  3160. break;
  3161. }
  3162. if (str_tab != NULL) {
  3163. struct brcmf_core *pmu = brcmf_chip_get_pmu(ci);
  3164. for (i = 0; str_tab[i].strength != 0; i++) {
  3165. if (drivestrength >= str_tab[i].strength) {
  3166. drivestrength_sel = str_tab[i].sel;
  3167. break;
  3168. }
  3169. }
  3170. addr = CORE_CC_REG(pmu->base, chipcontrol_addr);
  3171. brcmf_sdiod_regwl(sdiodev, addr, 1, NULL);
  3172. cc_data_temp = brcmf_sdiod_regrl(sdiodev, addr, NULL);
  3173. cc_data_temp &= ~str_mask;
  3174. drivestrength_sel <<= str_shift;
  3175. cc_data_temp |= drivestrength_sel;
  3176. brcmf_sdiod_regwl(sdiodev, addr, cc_data_temp, NULL);
  3177. brcmf_dbg(INFO, "SDIO: %d mA (req=%d mA) drive strength selected, set to 0x%08x\n",
  3178. str_tab[i].strength, drivestrength, cc_data_temp);
  3179. }
  3180. }
  3181. static int brcmf_sdio_buscoreprep(void *ctx)
  3182. {
  3183. struct brcmf_sdio_dev *sdiodev = ctx;
  3184. int err = 0;
  3185. u8 clkval, clkset;
  3186. /* Try forcing SDIO core to do ALPAvail request only */
  3187. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
  3188. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  3189. if (err) {
  3190. brcmf_err("error writing for HT off\n");
  3191. return err;
  3192. }
  3193. /* If register supported, wait for ALPAvail and then force ALP */
  3194. /* This may take up to 15 milliseconds */
  3195. clkval = brcmf_sdiod_regrb(sdiodev,
  3196. SBSDIO_FUNC1_CHIPCLKCSR, NULL);
  3197. if ((clkval & ~SBSDIO_AVBITS) != clkset) {
  3198. brcmf_err("ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
  3199. clkset, clkval);
  3200. return -EACCES;
  3201. }
  3202. SPINWAIT(((clkval = brcmf_sdiod_regrb(sdiodev,
  3203. SBSDIO_FUNC1_CHIPCLKCSR, NULL)),
  3204. !SBSDIO_ALPAV(clkval)),
  3205. PMU_MAX_TRANSITION_DLY);
  3206. if (!SBSDIO_ALPAV(clkval)) {
  3207. brcmf_err("timeout on ALPAV wait, clkval 0x%02x\n",
  3208. clkval);
  3209. return -EBUSY;
  3210. }
  3211. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
  3212. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  3213. udelay(65);
  3214. /* Also, disable the extra SDIO pull-ups */
  3215. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);
  3216. return 0;
  3217. }
  3218. static void brcmf_sdio_buscore_activate(void *ctx, struct brcmf_chip *chip,
  3219. u32 rstvec)
  3220. {
  3221. struct brcmf_sdio_dev *sdiodev = ctx;
  3222. struct brcmf_core *core;
  3223. u32 reg_addr;
  3224. /* clear all interrupts */
  3225. core = brcmf_chip_get_core(chip, BCMA_CORE_SDIO_DEV);
  3226. reg_addr = core->base + offsetof(struct sdpcmd_regs, intstatus);
  3227. brcmf_sdiod_regwl(sdiodev, reg_addr, 0xFFFFFFFF, NULL);
  3228. if (rstvec)
  3229. /* Write reset vector to address 0 */
  3230. brcmf_sdiod_ramrw(sdiodev, true, 0, (void *)&rstvec,
  3231. sizeof(rstvec));
  3232. }
  3233. static u32 brcmf_sdio_buscore_read32(void *ctx, u32 addr)
  3234. {
  3235. struct brcmf_sdio_dev *sdiodev = ctx;
  3236. u32 val, rev;
  3237. val = brcmf_sdiod_regrl(sdiodev, addr, NULL);
  3238. if ((sdiodev->func[0]->device == SDIO_DEVICE_ID_BROADCOM_4335_4339 ||
  3239. sdiodev->func[0]->device == SDIO_DEVICE_ID_BROADCOM_4339) &&
  3240. addr == CORE_CC_REG(SI_ENUM_BASE, chipid)) {
  3241. rev = (val & CID_REV_MASK) >> CID_REV_SHIFT;
  3242. if (rev >= 2) {
  3243. val &= ~CID_ID_MASK;
  3244. val |= BRCM_CC_4339_CHIP_ID;
  3245. }
  3246. }
  3247. return val;
  3248. }
  3249. static void brcmf_sdio_buscore_write32(void *ctx, u32 addr, u32 val)
  3250. {
  3251. struct brcmf_sdio_dev *sdiodev = ctx;
  3252. brcmf_sdiod_regwl(sdiodev, addr, val, NULL);
  3253. }
  3254. static const struct brcmf_buscore_ops brcmf_sdio_buscore_ops = {
  3255. .prepare = brcmf_sdio_buscoreprep,
  3256. .activate = brcmf_sdio_buscore_activate,
  3257. .read32 = brcmf_sdio_buscore_read32,
  3258. .write32 = brcmf_sdio_buscore_write32,
  3259. };
  3260. static bool
  3261. brcmf_sdio_probe_attach(struct brcmf_sdio *bus)
  3262. {
  3263. struct brcmf_sdio_dev *sdiodev;
  3264. u8 clkctl = 0;
  3265. int err = 0;
  3266. int reg_addr;
  3267. u32 reg_val;
  3268. u32 drivestrength;
  3269. sdiodev = bus->sdiodev;
  3270. sdio_claim_host(sdiodev->func[1]);
  3271. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3272. brcmf_sdiod_regrl(sdiodev, SI_ENUM_BASE, NULL));
  3273. /*
  3274. * Force PLL off until brcmf_chip_attach()
  3275. * programs PLL control regs
  3276. */
  3277. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3278. BRCMF_INIT_CLKCTL1, &err);
  3279. if (!err)
  3280. clkctl = brcmf_sdiod_regrb(sdiodev,
  3281. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3282. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3283. brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3284. err, BRCMF_INIT_CLKCTL1, clkctl);
  3285. goto fail;
  3286. }
  3287. bus->ci = brcmf_chip_attach(sdiodev, &brcmf_sdio_buscore_ops);
  3288. if (IS_ERR(bus->ci)) {
  3289. brcmf_err("brcmf_chip_attach failed!\n");
  3290. bus->ci = NULL;
  3291. goto fail;
  3292. }
  3293. sdiodev->settings = brcmf_get_module_param(sdiodev->dev,
  3294. BRCMF_BUSTYPE_SDIO,
  3295. bus->ci->chip,
  3296. bus->ci->chiprev);
  3297. if (!sdiodev->settings) {
  3298. brcmf_err("Failed to get device parameters\n");
  3299. goto fail;
  3300. }
  3301. /* platform specific configuration:
  3302. * alignments must be at least 4 bytes for ADMA
  3303. */
  3304. bus->head_align = ALIGNMENT;
  3305. bus->sgentry_align = ALIGNMENT;
  3306. if (sdiodev->settings->bus.sdio.sd_head_align > ALIGNMENT)
  3307. bus->head_align = sdiodev->settings->bus.sdio.sd_head_align;
  3308. if (sdiodev->settings->bus.sdio.sd_sgentry_align > ALIGNMENT)
  3309. bus->sgentry_align =
  3310. sdiodev->settings->bus.sdio.sd_sgentry_align;
  3311. /* allocate scatter-gather table. sg support
  3312. * will be disabled upon allocation failure.
  3313. */
  3314. brcmf_sdiod_sgtable_alloc(sdiodev);
  3315. #ifdef CONFIG_PM_SLEEP
  3316. /* wowl can be supported when KEEP_POWER is true and (WAKE_SDIO_IRQ
  3317. * is true or when platform data OOB irq is true).
  3318. */
  3319. if ((sdio_get_host_pm_caps(sdiodev->func[1]) & MMC_PM_KEEP_POWER) &&
  3320. ((sdio_get_host_pm_caps(sdiodev->func[1]) & MMC_PM_WAKE_SDIO_IRQ) ||
  3321. (sdiodev->settings->bus.sdio.oob_irq_supported)))
  3322. sdiodev->bus_if->wowl_supported = true;
  3323. #endif
  3324. if (brcmf_sdio_kso_init(bus)) {
  3325. brcmf_err("error enabling KSO\n");
  3326. goto fail;
  3327. }
  3328. if (sdiodev->settings->bus.sdio.drive_strength)
  3329. drivestrength = sdiodev->settings->bus.sdio.drive_strength;
  3330. else
  3331. drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
  3332. brcmf_sdio_drivestrengthinit(sdiodev, bus->ci, drivestrength);
  3333. /* Set card control so an SDIO card reset does a WLAN backplane reset */
  3334. reg_val = brcmf_sdiod_regrb(sdiodev, SDIO_CCCR_BRCM_CARDCTRL, &err);
  3335. if (err)
  3336. goto fail;
  3337. reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;
  3338. brcmf_sdiod_regwb(sdiodev, SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
  3339. if (err)
  3340. goto fail;
  3341. /* set PMUControl so a backplane reset does PMU state reload */
  3342. reg_addr = CORE_CC_REG(brcmf_chip_get_pmu(bus->ci)->base, pmucontrol);
  3343. reg_val = brcmf_sdiod_regrl(sdiodev, reg_addr, &err);
  3344. if (err)
  3345. goto fail;
  3346. reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);
  3347. brcmf_sdiod_regwl(sdiodev, reg_addr, reg_val, &err);
  3348. if (err)
  3349. goto fail;
  3350. sdio_release_host(sdiodev->func[1]);
  3351. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3352. /* allocate header buffer */
  3353. bus->hdrbuf = kzalloc(MAX_HDR_READ + bus->head_align, GFP_KERNEL);
  3354. if (!bus->hdrbuf)
  3355. return false;
  3356. /* Locate an appropriately-aligned portion of hdrbuf */
  3357. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3358. bus->head_align);
  3359. /* Set the poll and/or interrupt flags */
  3360. bus->intr = true;
  3361. bus->poll = false;
  3362. if (bus->poll)
  3363. bus->pollrate = 1;
  3364. return true;
  3365. fail:
  3366. sdio_release_host(sdiodev->func[1]);
  3367. return false;
  3368. }
  3369. static int
  3370. brcmf_sdio_watchdog_thread(void *data)
  3371. {
  3372. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3373. int wait;
  3374. allow_signal(SIGTERM);
  3375. /* Run until signal received */
  3376. brcmf_sdiod_freezer_count(bus->sdiodev);
  3377. while (1) {
  3378. if (kthread_should_stop())
  3379. break;
  3380. brcmf_sdiod_freezer_uncount(bus->sdiodev);
  3381. wait = wait_for_completion_interruptible(&bus->watchdog_wait);
  3382. brcmf_sdiod_freezer_count(bus->sdiodev);
  3383. brcmf_sdiod_try_freeze(bus->sdiodev);
  3384. if (!wait) {
  3385. brcmf_sdio_bus_watchdog(bus);
  3386. /* Count the tick for reference */
  3387. bus->sdcnt.tickcnt++;
  3388. reinit_completion(&bus->watchdog_wait);
  3389. } else
  3390. break;
  3391. }
  3392. return 0;
  3393. }
  3394. static void
  3395. brcmf_sdio_watchdog(unsigned long data)
  3396. {
  3397. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3398. if (bus->watchdog_tsk) {
  3399. complete(&bus->watchdog_wait);
  3400. /* Reschedule the watchdog */
  3401. if (bus->wd_active)
  3402. mod_timer(&bus->timer,
  3403. jiffies + BRCMF_WD_POLL);
  3404. }
  3405. }
  3406. static const struct brcmf_bus_ops brcmf_sdio_bus_ops = {
  3407. .stop = brcmf_sdio_bus_stop,
  3408. .preinit = brcmf_sdio_bus_preinit,
  3409. .txdata = brcmf_sdio_bus_txdata,
  3410. .txctl = brcmf_sdio_bus_txctl,
  3411. .rxctl = brcmf_sdio_bus_rxctl,
  3412. .gettxq = brcmf_sdio_bus_gettxq,
  3413. .wowl_config = brcmf_sdio_wowl_config,
  3414. .get_ramsize = brcmf_sdio_bus_get_ramsize,
  3415. .get_memdump = brcmf_sdio_bus_get_memdump,
  3416. };
  3417. static void brcmf_sdio_firmware_callback(struct device *dev,
  3418. const struct firmware *code,
  3419. void *nvram, u32 nvram_len)
  3420. {
  3421. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  3422. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  3423. struct brcmf_sdio *bus = sdiodev->bus;
  3424. int err = 0;
  3425. u8 saveclk;
  3426. brcmf_dbg(TRACE, "Enter: dev=%s\n", dev_name(dev));
  3427. if (!bus_if->drvr)
  3428. return;
  3429. /* try to download image and nvram to the dongle */
  3430. bus->alp_only = true;
  3431. err = brcmf_sdio_download_firmware(bus, code, nvram, nvram_len);
  3432. if (err)
  3433. goto fail;
  3434. bus->alp_only = false;
  3435. /* Start the watchdog timer */
  3436. bus->sdcnt.tickcnt = 0;
  3437. brcmf_sdio_wd_timer(bus, true);
  3438. sdio_claim_host(sdiodev->func[1]);
  3439. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  3440. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  3441. if (bus->clkstate != CLK_AVAIL)
  3442. goto release;
  3443. /* Force clocks on backplane to be sure F2 interrupt propagates */
  3444. saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3445. if (!err) {
  3446. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3447. (saveclk | SBSDIO_FORCE_HT), &err);
  3448. }
  3449. if (err) {
  3450. brcmf_err("Failed to force clock for F2: err %d\n", err);
  3451. goto release;
  3452. }
  3453. /* Enable function 2 (frame transfers) */
  3454. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  3455. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  3456. err = sdio_enable_func(sdiodev->func[SDIO_FUNC_2]);
  3457. brcmf_dbg(INFO, "enable F2: err=%d\n", err);
  3458. /* If F2 successfully enabled, set core and enable interrupts */
  3459. if (!err) {
  3460. /* Set up the interrupt mask and enable interrupts */
  3461. bus->hostintmask = HOSTINTMASK;
  3462. w_sdreg32(bus, bus->hostintmask,
  3463. offsetof(struct sdpcmd_regs, hostintmask));
  3464. brcmf_sdiod_regwb(sdiodev, SBSDIO_WATERMARK, 8, &err);
  3465. } else {
  3466. /* Disable F2 again */
  3467. sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
  3468. goto release;
  3469. }
  3470. if (brcmf_chip_sr_capable(bus->ci)) {
  3471. brcmf_sdio_sr_init(bus);
  3472. } else {
  3473. /* Restore previous clock setting */
  3474. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3475. saveclk, &err);
  3476. }
  3477. if (err == 0) {
  3478. /* Allow full data communication using DPC from now on. */
  3479. brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);
  3480. err = brcmf_sdiod_intr_register(sdiodev);
  3481. if (err != 0)
  3482. brcmf_err("intr register failed:%d\n", err);
  3483. }
  3484. /* If we didn't come up, turn off backplane clock */
  3485. if (err != 0)
  3486. brcmf_sdio_clkctl(bus, CLK_NONE, false);
  3487. sdio_release_host(sdiodev->func[1]);
  3488. err = brcmf_bus_start(dev);
  3489. if (err != 0) {
  3490. brcmf_err("dongle is not responding\n");
  3491. goto fail;
  3492. }
  3493. return;
  3494. release:
  3495. sdio_release_host(sdiodev->func[1]);
  3496. fail:
  3497. brcmf_dbg(TRACE, "failed: dev=%s, err=%d\n", dev_name(dev), err);
  3498. device_release_driver(dev);
  3499. }
  3500. struct brcmf_sdio *brcmf_sdio_probe(struct brcmf_sdio_dev *sdiodev)
  3501. {
  3502. int ret;
  3503. struct brcmf_sdio *bus;
  3504. struct workqueue_struct *wq;
  3505. brcmf_dbg(TRACE, "Enter\n");
  3506. /* Allocate private bus interface state */
  3507. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3508. if (!bus)
  3509. goto fail;
  3510. bus->sdiodev = sdiodev;
  3511. sdiodev->bus = bus;
  3512. skb_queue_head_init(&bus->glom);
  3513. bus->txbound = BRCMF_TXBOUND;
  3514. bus->rxbound = BRCMF_RXBOUND;
  3515. bus->txminmax = BRCMF_TXMINMAX;
  3516. bus->tx_seq = SDPCM_SEQ_WRAP - 1;
  3517. /* single-threaded workqueue */
  3518. wq = alloc_ordered_workqueue("brcmf_wq/%s", WQ_MEM_RECLAIM,
  3519. dev_name(&sdiodev->func[1]->dev));
  3520. if (!wq) {
  3521. brcmf_err("insufficient memory to create txworkqueue\n");
  3522. goto fail;
  3523. }
  3524. brcmf_sdiod_freezer_count(sdiodev);
  3525. INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
  3526. bus->brcmf_wq = wq;
  3527. /* attempt to attach to the dongle */
  3528. if (!(brcmf_sdio_probe_attach(bus))) {
  3529. brcmf_err("brcmf_sdio_probe_attach failed\n");
  3530. goto fail;
  3531. }
  3532. spin_lock_init(&bus->rxctl_lock);
  3533. spin_lock_init(&bus->txq_lock);
  3534. init_waitqueue_head(&bus->ctrl_wait);
  3535. init_waitqueue_head(&bus->dcmd_resp_wait);
  3536. /* Set up the watchdog timer */
  3537. init_timer(&bus->timer);
  3538. bus->timer.data = (unsigned long)bus;
  3539. bus->timer.function = brcmf_sdio_watchdog;
  3540. /* Initialize watchdog thread */
  3541. init_completion(&bus->watchdog_wait);
  3542. bus->watchdog_tsk = kthread_run(brcmf_sdio_watchdog_thread,
  3543. bus, "brcmf_wdog/%s",
  3544. dev_name(&sdiodev->func[1]->dev));
  3545. if (IS_ERR(bus->watchdog_tsk)) {
  3546. pr_warn("brcmf_watchdog thread failed to start\n");
  3547. bus->watchdog_tsk = NULL;
  3548. }
  3549. /* Initialize DPC thread */
  3550. bus->dpc_triggered = false;
  3551. bus->dpc_running = false;
  3552. /* Assign bus interface call back */
  3553. bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
  3554. bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
  3555. bus->sdiodev->bus_if->chip = bus->ci->chip;
  3556. bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
  3557. /* default sdio bus header length for tx packet */
  3558. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  3559. /* Attach to the common layer, reserve hdr space */
  3560. ret = brcmf_attach(bus->sdiodev->dev, bus->sdiodev->settings);
  3561. if (ret != 0) {
  3562. brcmf_err("brcmf_attach failed\n");
  3563. goto fail;
  3564. }
  3565. /* allocate scatter-gather table. sg support
  3566. * will be disabled upon allocation failure.
  3567. */
  3568. brcmf_sdiod_sgtable_alloc(bus->sdiodev);
  3569. /* Query the F2 block size, set roundup accordingly */
  3570. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3571. bus->roundup = min(max_roundup, bus->blocksize);
  3572. /* Allocate buffers */
  3573. if (bus->sdiodev->bus_if->maxctl) {
  3574. bus->sdiodev->bus_if->maxctl += bus->roundup;
  3575. bus->rxblen =
  3576. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3577. ALIGNMENT) + bus->head_align;
  3578. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3579. if (!(bus->rxbuf)) {
  3580. brcmf_err("rxbuf allocation failed\n");
  3581. goto fail;
  3582. }
  3583. }
  3584. sdio_claim_host(bus->sdiodev->func[1]);
  3585. /* Disable F2 to clear any intermediate frame state on the dongle */
  3586. sdio_disable_func(bus->sdiodev->func[SDIO_FUNC_2]);
  3587. bus->rxflow = false;
  3588. /* Done with backplane-dependent accesses, can drop clock... */
  3589. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3590. sdio_release_host(bus->sdiodev->func[1]);
  3591. /* ...and initialize clock/power states */
  3592. bus->clkstate = CLK_SDONLY;
  3593. bus->idletime = BRCMF_IDLE_INTERVAL;
  3594. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3595. /* SR state */
  3596. bus->sr_enabled = false;
  3597. brcmf_sdio_debugfs_create(bus);
  3598. brcmf_dbg(INFO, "completed!!\n");
  3599. ret = brcmf_fw_map_chip_to_name(bus->ci->chip, bus->ci->chiprev,
  3600. brcmf_sdio_fwnames,
  3601. ARRAY_SIZE(brcmf_sdio_fwnames),
  3602. sdiodev->fw_name, sdiodev->nvram_name);
  3603. if (ret)
  3604. goto fail;
  3605. ret = brcmf_fw_get_firmwares(sdiodev->dev, BRCMF_FW_REQUEST_NVRAM,
  3606. sdiodev->fw_name, sdiodev->nvram_name,
  3607. brcmf_sdio_firmware_callback);
  3608. if (ret != 0) {
  3609. brcmf_err("async firmware request failed: %d\n", ret);
  3610. goto fail;
  3611. }
  3612. return bus;
  3613. fail:
  3614. brcmf_sdio_remove(bus);
  3615. return NULL;
  3616. }
  3617. /* Detach and free everything */
  3618. void brcmf_sdio_remove(struct brcmf_sdio *bus)
  3619. {
  3620. brcmf_dbg(TRACE, "Enter\n");
  3621. if (bus) {
  3622. /* De-register interrupt handler */
  3623. brcmf_sdiod_intr_unregister(bus->sdiodev);
  3624. brcmf_detach(bus->sdiodev->dev);
  3625. cancel_work_sync(&bus->datawork);
  3626. if (bus->brcmf_wq)
  3627. destroy_workqueue(bus->brcmf_wq);
  3628. if (bus->ci) {
  3629. if (bus->sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
  3630. sdio_claim_host(bus->sdiodev->func[1]);
  3631. brcmf_sdio_wd_timer(bus, false);
  3632. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  3633. /* Leave the device in state where it is
  3634. * 'passive'. This is done by resetting all
  3635. * necessary cores.
  3636. */
  3637. msleep(20);
  3638. brcmf_chip_set_passive(bus->ci);
  3639. brcmf_sdio_clkctl(bus, CLK_NONE, false);
  3640. sdio_release_host(bus->sdiodev->func[1]);
  3641. }
  3642. brcmf_chip_detach(bus->ci);
  3643. }
  3644. if (bus->sdiodev->settings)
  3645. brcmf_release_module_param(bus->sdiodev->settings);
  3646. kfree(bus->rxbuf);
  3647. kfree(bus->hdrbuf);
  3648. kfree(bus);
  3649. }
  3650. brcmf_dbg(TRACE, "Disconnected\n");
  3651. }
  3652. void brcmf_sdio_wd_timer(struct brcmf_sdio *bus, bool active)
  3653. {
  3654. /* Totally stop the timer */
  3655. if (!active && bus->wd_active) {
  3656. del_timer_sync(&bus->timer);
  3657. bus->wd_active = false;
  3658. return;
  3659. }
  3660. /* don't start the wd until fw is loaded */
  3661. if (bus->sdiodev->state != BRCMF_SDIOD_DATA)
  3662. return;
  3663. if (active) {
  3664. if (!bus->wd_active) {
  3665. /* Create timer again when watchdog period is
  3666. dynamically changed or in the first instance
  3667. */
  3668. bus->timer.expires = jiffies + BRCMF_WD_POLL;
  3669. add_timer(&bus->timer);
  3670. bus->wd_active = true;
  3671. } else {
  3672. /* Re arm the timer, at last watchdog period */
  3673. mod_timer(&bus->timer, jiffies + BRCMF_WD_POLL);
  3674. }
  3675. }
  3676. }
  3677. int brcmf_sdio_sleep(struct brcmf_sdio *bus, bool sleep)
  3678. {
  3679. int ret;
  3680. sdio_claim_host(bus->sdiodev->func[1]);
  3681. ret = brcmf_sdio_bus_sleep(bus, sleep, false);
  3682. sdio_release_host(bus->sdiodev->func[1]);
  3683. return ret;
  3684. }