wil6210.h 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934
  1. /*
  2. * Copyright (c) 2012-2016 Qualcomm Atheros, Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef __WIL6210_H__
  17. #define __WIL6210_H__
  18. #include <linux/etherdevice.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/wireless.h>
  21. #include <net/cfg80211.h>
  22. #include <linux/timex.h>
  23. #include <linux/types.h>
  24. #include "wmi.h"
  25. #include "wil_platform.h"
  26. extern bool no_fw_recovery;
  27. extern unsigned int mtu_max;
  28. extern unsigned short rx_ring_overflow_thrsh;
  29. extern int agg_wsize;
  30. extern u32 vring_idle_trsh;
  31. extern bool rx_align_2;
  32. extern bool debug_fw;
  33. #define WIL_NAME "wil6210"
  34. #define WIL_FW_NAME "wil6210.fw" /* code */
  35. #define WIL_FW2_NAME "wil6210.brd" /* board & radio parameters */
  36. #define WIL_MAX_BUS_REQUEST_KBPS 800000 /* ~6.1Gbps */
  37. /**
  38. * extract bits [@b0:@b1] (inclusive) from the value @x
  39. * it should be @b0 <= @b1, or result is incorrect
  40. */
  41. static inline u32 WIL_GET_BITS(u32 x, int b0, int b1)
  42. {
  43. return (x >> b0) & ((1 << (b1 - b0 + 1)) - 1);
  44. }
  45. #define WIL6210_MEM_SIZE (2*1024*1024UL)
  46. #define WIL_TX_Q_LEN_DEFAULT (4000)
  47. #define WIL_RX_RING_SIZE_ORDER_DEFAULT (10)
  48. #define WIL_TX_RING_SIZE_ORDER_DEFAULT (12)
  49. #define WIL_BCAST_RING_SIZE_ORDER_DEFAULT (7)
  50. #define WIL_BCAST_MCS0_LIMIT (1024) /* limit for MCS0 frame size */
  51. /* limit ring size in range [32..32k] */
  52. #define WIL_RING_SIZE_ORDER_MIN (5)
  53. #define WIL_RING_SIZE_ORDER_MAX (15)
  54. #define WIL6210_MAX_TX_RINGS (24) /* HW limit */
  55. #define WIL6210_MAX_CID (8) /* HW limit */
  56. #define WIL6210_NAPI_BUDGET (16) /* arbitrary */
  57. #define WIL_MAX_AMPDU_SIZE (64 * 1024) /* FW/HW limit */
  58. #define WIL_MAX_AGG_WSIZE (32) /* FW/HW limit */
  59. /* Hardware offload block adds the following:
  60. * 26 bytes - 3-address QoS data header
  61. * 8 bytes - IV + EIV (for GCMP)
  62. * 8 bytes - SNAP
  63. * 16 bytes - MIC (for GCMP)
  64. * 4 bytes - CRC
  65. */
  66. #define WIL_MAX_MPDU_OVERHEAD (62)
  67. /* Calculate MAC buffer size for the firmware. It includes all overhead,
  68. * as it will go over the air, and need to be 8 byte aligned
  69. */
  70. static inline u32 wil_mtu2macbuf(u32 mtu)
  71. {
  72. return ALIGN(mtu + WIL_MAX_MPDU_OVERHEAD, 8);
  73. }
  74. /* MTU for Ethernet need to take into account 8-byte SNAP header
  75. * to be added when encapsulating Ethernet frame into 802.11
  76. */
  77. #define WIL_MAX_ETH_MTU (IEEE80211_MAX_DATA_LEN_DMG - 8)
  78. /* Max supported by wil6210 value for interrupt threshold is 5sec. */
  79. #define WIL6210_ITR_TRSH_MAX (5000000)
  80. #define WIL6210_ITR_TX_INTERFRAME_TIMEOUT_DEFAULT (13) /* usec */
  81. #define WIL6210_ITR_RX_INTERFRAME_TIMEOUT_DEFAULT (13) /* usec */
  82. #define WIL6210_ITR_TX_MAX_BURST_DURATION_DEFAULT (500) /* usec */
  83. #define WIL6210_ITR_RX_MAX_BURST_DURATION_DEFAULT (500) /* usec */
  84. #define WIL6210_FW_RECOVERY_RETRIES (5) /* try to recover this many times */
  85. #define WIL6210_FW_RECOVERY_TO msecs_to_jiffies(5000)
  86. #define WIL6210_SCAN_TO msecs_to_jiffies(10000)
  87. #define WIL6210_DISCONNECT_TO_MS (2000)
  88. #define WIL6210_RX_HIGH_TRSH_INIT (0)
  89. #define WIL6210_RX_HIGH_TRSH_DEFAULT \
  90. (1 << (WIL_RX_RING_SIZE_ORDER_DEFAULT - 3))
  91. /* Hardware definitions begin */
  92. /*
  93. * Mapping
  94. * RGF File | Host addr | FW addr
  95. * | |
  96. * user_rgf | 0x000000 | 0x880000
  97. * dma_rgf | 0x001000 | 0x881000
  98. * pcie_rgf | 0x002000 | 0x882000
  99. * | |
  100. */
  101. /* Where various structures placed in host address space */
  102. #define WIL6210_FW_HOST_OFF (0x880000UL)
  103. #define HOSTADDR(fwaddr) (fwaddr - WIL6210_FW_HOST_OFF)
  104. /*
  105. * Interrupt control registers block
  106. *
  107. * each interrupt controlled by the same bit in all registers
  108. */
  109. struct RGF_ICR {
  110. u32 ICC; /* Cause Control, RW: 0 - W1C, 1 - COR */
  111. u32 ICR; /* Cause, W1C/COR depending on ICC */
  112. u32 ICM; /* Cause masked (ICR & ~IMV), W1C/COR depending on ICC */
  113. u32 ICS; /* Cause Set, WO */
  114. u32 IMV; /* Mask, RW+S/C */
  115. u32 IMS; /* Mask Set, write 1 to set */
  116. u32 IMC; /* Mask Clear, write 1 to clear */
  117. } __packed;
  118. /* registers - FW addresses */
  119. #define RGF_USER_USAGE_1 (0x880004)
  120. #define RGF_USER_USAGE_6 (0x880018)
  121. #define BIT_USER_OOB_MODE BIT(31)
  122. #define RGF_USER_HW_MACHINE_STATE (0x8801dc)
  123. #define HW_MACHINE_BOOT_DONE (0x3fffffd)
  124. #define RGF_USER_USER_CPU_0 (0x8801e0)
  125. #define BIT_USER_USER_CPU_MAN_RST BIT(1) /* user_cpu_man_rst */
  126. #define RGF_USER_MAC_CPU_0 (0x8801fc)
  127. #define BIT_USER_MAC_CPU_MAN_RST BIT(1) /* mac_cpu_man_rst */
  128. #define RGF_USER_USER_SCRATCH_PAD (0x8802bc)
  129. #define RGF_USER_BL (0x880A3C) /* Boot Loader */
  130. #define RGF_USER_FW_REV_ID (0x880a8c) /* chip revision */
  131. #define RGF_USER_CLKS_CTL_0 (0x880abc)
  132. #define BIT_USER_CLKS_CAR_AHB_SW_SEL BIT(1) /* ref clk/PLL */
  133. #define BIT_USER_CLKS_RST_PWGD BIT(11) /* reset on "power good" */
  134. #define RGF_USER_CLKS_CTL_SW_RST_VEC_0 (0x880b04)
  135. #define RGF_USER_CLKS_CTL_SW_RST_VEC_1 (0x880b08)
  136. #define RGF_USER_CLKS_CTL_SW_RST_VEC_2 (0x880b0c)
  137. #define RGF_USER_CLKS_CTL_SW_RST_VEC_3 (0x880b10)
  138. #define RGF_USER_CLKS_CTL_SW_RST_MASK_0 (0x880b14)
  139. #define BIT_HPAL_PERST_FROM_PAD BIT(6)
  140. #define BIT_CAR_PERST_RST BIT(7)
  141. #define RGF_USER_USER_ICR (0x880b4c) /* struct RGF_ICR */
  142. #define BIT_USER_USER_ICR_SW_INT_2 BIT(18)
  143. #define RGF_USER_CLKS_CTL_EXT_SW_RST_VEC_0 (0x880c18)
  144. #define RGF_USER_CLKS_CTL_EXT_SW_RST_VEC_1 (0x880c2c)
  145. #define RGF_USER_SPARROW_M_4 (0x880c50) /* Sparrow */
  146. #define BIT_SPARROW_M_4_SEL_SLEEP_OR_REF BIT(2)
  147. #define RGF_DMA_EP_TX_ICR (0x881bb4) /* struct RGF_ICR */
  148. #define BIT_DMA_EP_TX_ICR_TX_DONE BIT(0)
  149. #define BIT_DMA_EP_TX_ICR_TX_DONE_N(n) BIT(n+1) /* n = [0..23] */
  150. #define RGF_DMA_EP_RX_ICR (0x881bd0) /* struct RGF_ICR */
  151. #define BIT_DMA_EP_RX_ICR_RX_DONE BIT(0)
  152. #define BIT_DMA_EP_RX_ICR_RX_HTRSH BIT(1)
  153. #define RGF_DMA_EP_MISC_ICR (0x881bec) /* struct RGF_ICR */
  154. #define BIT_DMA_EP_MISC_ICR_RX_HTRSH BIT(0)
  155. #define BIT_DMA_EP_MISC_ICR_TX_NO_ACT BIT(1)
  156. #define BIT_DMA_EP_MISC_ICR_HALP BIT(27)
  157. #define BIT_DMA_EP_MISC_ICR_FW_INT(n) BIT(28+n) /* n = [0..3] */
  158. /* Legacy interrupt moderation control (before Sparrow v2)*/
  159. #define RGF_DMA_ITR_CNT_TRSH (0x881c5c)
  160. #define RGF_DMA_ITR_CNT_DATA (0x881c60)
  161. #define RGF_DMA_ITR_CNT_CRL (0x881c64)
  162. #define BIT_DMA_ITR_CNT_CRL_EN BIT(0)
  163. #define BIT_DMA_ITR_CNT_CRL_EXT_TICK BIT(1)
  164. #define BIT_DMA_ITR_CNT_CRL_FOREVER BIT(2)
  165. #define BIT_DMA_ITR_CNT_CRL_CLR BIT(3)
  166. #define BIT_DMA_ITR_CNT_CRL_REACH_TRSH BIT(4)
  167. /* Offload control (Sparrow B0+) */
  168. #define RGF_DMA_OFUL_NID_0 (0x881cd4)
  169. #define BIT_DMA_OFUL_NID_0_RX_EXT_TR_EN BIT(0)
  170. #define BIT_DMA_OFUL_NID_0_TX_EXT_TR_EN BIT(1)
  171. #define BIT_DMA_OFUL_NID_0_RX_EXT_A3_SRC BIT(2)
  172. #define BIT_DMA_OFUL_NID_0_TX_EXT_A3_SRC BIT(3)
  173. /* New (sparrow v2+) interrupt moderation control */
  174. #define RGF_DMA_ITR_TX_DESQ_NO_MOD (0x881d40)
  175. #define RGF_DMA_ITR_TX_CNT_TRSH (0x881d34)
  176. #define RGF_DMA_ITR_TX_CNT_DATA (0x881d38)
  177. #define RGF_DMA_ITR_TX_CNT_CTL (0x881d3c)
  178. #define BIT_DMA_ITR_TX_CNT_CTL_EN BIT(0)
  179. #define BIT_DMA_ITR_TX_CNT_CTL_EXT_TIC_SEL BIT(1)
  180. #define BIT_DMA_ITR_TX_CNT_CTL_FOREVER BIT(2)
  181. #define BIT_DMA_ITR_TX_CNT_CTL_CLR BIT(3)
  182. #define BIT_DMA_ITR_TX_CNT_CTL_REACHED_TRESH BIT(4)
  183. #define BIT_DMA_ITR_TX_CNT_CTL_CROSS_EN BIT(5)
  184. #define BIT_DMA_ITR_TX_CNT_CTL_FREE_RUNNIG BIT(6)
  185. #define RGF_DMA_ITR_TX_IDL_CNT_TRSH (0x881d60)
  186. #define RGF_DMA_ITR_TX_IDL_CNT_DATA (0x881d64)
  187. #define RGF_DMA_ITR_TX_IDL_CNT_CTL (0x881d68)
  188. #define BIT_DMA_ITR_TX_IDL_CNT_CTL_EN BIT(0)
  189. #define BIT_DMA_ITR_TX_IDL_CNT_CTL_EXT_TIC_SEL BIT(1)
  190. #define BIT_DMA_ITR_TX_IDL_CNT_CTL_FOREVER BIT(2)
  191. #define BIT_DMA_ITR_TX_IDL_CNT_CTL_CLR BIT(3)
  192. #define BIT_DMA_ITR_TX_IDL_CNT_CTL_REACHED_TRESH BIT(4)
  193. #define RGF_DMA_ITR_RX_DESQ_NO_MOD (0x881d50)
  194. #define RGF_DMA_ITR_RX_CNT_TRSH (0x881d44)
  195. #define RGF_DMA_ITR_RX_CNT_DATA (0x881d48)
  196. #define RGF_DMA_ITR_RX_CNT_CTL (0x881d4c)
  197. #define BIT_DMA_ITR_RX_CNT_CTL_EN BIT(0)
  198. #define BIT_DMA_ITR_RX_CNT_CTL_EXT_TIC_SEL BIT(1)
  199. #define BIT_DMA_ITR_RX_CNT_CTL_FOREVER BIT(2)
  200. #define BIT_DMA_ITR_RX_CNT_CTL_CLR BIT(3)
  201. #define BIT_DMA_ITR_RX_CNT_CTL_REACHED_TRESH BIT(4)
  202. #define BIT_DMA_ITR_RX_CNT_CTL_CROSS_EN BIT(5)
  203. #define BIT_DMA_ITR_RX_CNT_CTL_FREE_RUNNIG BIT(6)
  204. #define RGF_DMA_ITR_RX_IDL_CNT_TRSH (0x881d54)
  205. #define RGF_DMA_ITR_RX_IDL_CNT_DATA (0x881d58)
  206. #define RGF_DMA_ITR_RX_IDL_CNT_CTL (0x881d5c)
  207. #define BIT_DMA_ITR_RX_IDL_CNT_CTL_EN BIT(0)
  208. #define BIT_DMA_ITR_RX_IDL_CNT_CTL_EXT_TIC_SEL BIT(1)
  209. #define BIT_DMA_ITR_RX_IDL_CNT_CTL_FOREVER BIT(2)
  210. #define BIT_DMA_ITR_RX_IDL_CNT_CTL_CLR BIT(3)
  211. #define BIT_DMA_ITR_RX_IDL_CNT_CTL_REACHED_TRESH BIT(4)
  212. #define RGF_DMA_PSEUDO_CAUSE (0x881c68)
  213. #define RGF_DMA_PSEUDO_CAUSE_MASK_SW (0x881c6c)
  214. #define RGF_DMA_PSEUDO_CAUSE_MASK_FW (0x881c70)
  215. #define BIT_DMA_PSEUDO_CAUSE_RX BIT(0)
  216. #define BIT_DMA_PSEUDO_CAUSE_TX BIT(1)
  217. #define BIT_DMA_PSEUDO_CAUSE_MISC BIT(2)
  218. #define RGF_HP_CTRL (0x88265c)
  219. #define RGF_PCIE_LOS_COUNTER_CTL (0x882dc4)
  220. /* MAC timer, usec, for packet lifetime */
  221. #define RGF_MAC_MTRL_COUNTER_0 (0x886aa8)
  222. #define RGF_CAF_ICR (0x88946c) /* struct RGF_ICR */
  223. #define RGF_CAF_OSC_CONTROL (0x88afa4)
  224. #define BIT_CAF_OSC_XTAL_EN BIT(0)
  225. #define RGF_CAF_PLL_LOCK_STATUS (0x88afec)
  226. #define BIT_CAF_OSC_DIG_XTAL_STABLE BIT(0)
  227. #define RGF_USER_JTAG_DEV_ID (0x880b34) /* device ID */
  228. #define JTAG_DEV_ID_SPARROW_B0 (0x2632072f)
  229. /* crash codes for FW/Ucode stored here */
  230. #define RGF_FW_ASSERT_CODE (0x91f020)
  231. #define RGF_UCODE_ASSERT_CODE (0x91f028)
  232. enum {
  233. HW_VER_UNKNOWN,
  234. HW_VER_SPARROW_B0, /* JTAG_DEV_ID_SPARROW_B0 */
  235. };
  236. /* popular locations */
  237. #define RGF_MBOX RGF_USER_USER_SCRATCH_PAD
  238. #define HOST_MBOX HOSTADDR(RGF_MBOX)
  239. #define SW_INT_MBOX BIT_USER_USER_ICR_SW_INT_2
  240. /* ISR register bits */
  241. #define ISR_MISC_FW_READY BIT_DMA_EP_MISC_ICR_FW_INT(0)
  242. #define ISR_MISC_MBOX_EVT BIT_DMA_EP_MISC_ICR_FW_INT(1)
  243. #define ISR_MISC_FW_ERROR BIT_DMA_EP_MISC_ICR_FW_INT(3)
  244. /* Hardware definitions end */
  245. struct fw_map {
  246. u32 from; /* linker address - from, inclusive */
  247. u32 to; /* linker address - to, exclusive */
  248. u32 host; /* PCI/Host address - BAR0 + 0x880000 */
  249. const char *name; /* for debugfs */
  250. bool fw; /* true if FW mapping, false if UCODE mapping */
  251. };
  252. /* array size should be in sync with actual definition in the wmi.c */
  253. extern const struct fw_map fw_mapping[10];
  254. /**
  255. * mk_cidxtid - construct @cidxtid field
  256. * @cid: CID value
  257. * @tid: TID value
  258. *
  259. * @cidxtid field encoded as bits 0..3 - CID; 4..7 - TID
  260. */
  261. static inline u8 mk_cidxtid(u8 cid, u8 tid)
  262. {
  263. return ((tid & 0xf) << 4) | (cid & 0xf);
  264. }
  265. /**
  266. * parse_cidxtid - parse @cidxtid field
  267. * @cid: store CID value here
  268. * @tid: store TID value here
  269. *
  270. * @cidxtid field encoded as bits 0..3 - CID; 4..7 - TID
  271. */
  272. static inline void parse_cidxtid(u8 cidxtid, u8 *cid, u8 *tid)
  273. {
  274. *cid = cidxtid & 0xf;
  275. *tid = (cidxtid >> 4) & 0xf;
  276. }
  277. struct wil6210_mbox_ring {
  278. u32 base;
  279. u16 entry_size; /* max. size of mbox entry, incl. all headers */
  280. u16 size;
  281. u32 tail;
  282. u32 head;
  283. } __packed;
  284. struct wil6210_mbox_ring_desc {
  285. __le32 sync;
  286. __le32 addr;
  287. } __packed;
  288. /* at HOST_OFF_WIL6210_MBOX_CTL */
  289. struct wil6210_mbox_ctl {
  290. struct wil6210_mbox_ring tx;
  291. struct wil6210_mbox_ring rx;
  292. } __packed;
  293. struct wil6210_mbox_hdr {
  294. __le16 seq;
  295. __le16 len; /* payload, bytes after this header */
  296. __le16 type;
  297. u8 flags;
  298. u8 reserved;
  299. } __packed;
  300. #define WIL_MBOX_HDR_TYPE_WMI (0)
  301. /* max. value for wil6210_mbox_hdr.len */
  302. #define MAX_MBOXITEM_SIZE (240)
  303. struct pending_wmi_event {
  304. struct list_head list;
  305. struct {
  306. struct wil6210_mbox_hdr hdr;
  307. struct wmi_cmd_hdr wmi;
  308. u8 data[0];
  309. } __packed event;
  310. };
  311. enum { /* for wil_ctx.mapped_as */
  312. wil_mapped_as_none = 0,
  313. wil_mapped_as_single = 1,
  314. wil_mapped_as_page = 2,
  315. };
  316. /**
  317. * struct wil_ctx - software context for Vring descriptor
  318. */
  319. struct wil_ctx {
  320. struct sk_buff *skb;
  321. u8 nr_frags;
  322. u8 mapped_as;
  323. };
  324. union vring_desc;
  325. struct vring {
  326. dma_addr_t pa;
  327. volatile union vring_desc *va; /* vring_desc[size], WriteBack by DMA */
  328. u16 size; /* number of vring_desc elements */
  329. u32 swtail;
  330. u32 swhead;
  331. u32 hwtail; /* write here to inform hw */
  332. struct wil_ctx *ctx; /* ctx[size] - software context */
  333. };
  334. /**
  335. * Additional data for Tx Vring
  336. */
  337. struct vring_tx_data {
  338. bool dot1x_open;
  339. int enabled;
  340. cycles_t idle, last_idle, begin;
  341. u8 agg_wsize; /* agreed aggregation window, 0 - no agg */
  342. u16 agg_timeout;
  343. u8 agg_amsdu;
  344. bool addba_in_progress; /* if set, agg_xxx is for request in progress */
  345. spinlock_t lock;
  346. };
  347. enum { /* for wil6210_priv.status */
  348. wil_status_fwready = 0, /* FW operational */
  349. wil_status_fwconnecting,
  350. wil_status_fwconnected,
  351. wil_status_dontscan,
  352. wil_status_mbox_ready, /* MBOX structures ready */
  353. wil_status_irqen, /* FIXME: interrupts enabled - for debug */
  354. wil_status_napi_en, /* NAPI enabled protected by wil->mutex */
  355. wil_status_resetting, /* reset in progress */
  356. wil_status_last /* keep last */
  357. };
  358. struct pci_dev;
  359. /**
  360. * struct tid_ampdu_rx - TID aggregation information (Rx).
  361. *
  362. * @reorder_buf: buffer to reorder incoming aggregated MPDUs
  363. * @reorder_time: jiffies when skb was added
  364. * @session_timer: check if peer keeps Tx-ing on the TID (by timeout value)
  365. * @reorder_timer: releases expired frames from the reorder buffer.
  366. * @last_rx: jiffies of last rx activity
  367. * @head_seq_num: head sequence number in reordering buffer.
  368. * @stored_mpdu_num: number of MPDUs in reordering buffer
  369. * @ssn: Starting Sequence Number expected to be aggregated.
  370. * @buf_size: buffer size for incoming A-MPDUs
  371. * @timeout: reset timer value (in TUs).
  372. * @ssn_last_drop: SSN of the last dropped frame
  373. * @total: total number of processed incoming frames
  374. * @drop_dup: duplicate frames dropped for this reorder buffer
  375. * @drop_old: old frames dropped for this reorder buffer
  376. * @dialog_token: dialog token for aggregation session
  377. * @first_time: true when this buffer used 1-st time
  378. */
  379. struct wil_tid_ampdu_rx {
  380. struct sk_buff **reorder_buf;
  381. unsigned long *reorder_time;
  382. struct timer_list session_timer;
  383. struct timer_list reorder_timer;
  384. unsigned long last_rx;
  385. u16 head_seq_num;
  386. u16 stored_mpdu_num;
  387. u16 ssn;
  388. u16 buf_size;
  389. u16 timeout;
  390. u16 ssn_last_drop;
  391. unsigned long long total; /* frames processed */
  392. unsigned long long drop_dup;
  393. unsigned long long drop_old;
  394. u8 dialog_token;
  395. bool first_time; /* is it 1-st time this buffer used? */
  396. };
  397. /**
  398. * struct wil_tid_crypto_rx_single - TID crypto information (Rx).
  399. *
  400. * @pn: GCMP PN for the session
  401. * @key_set: valid key present
  402. */
  403. struct wil_tid_crypto_rx_single {
  404. u8 pn[IEEE80211_GCMP_PN_LEN];
  405. bool key_set;
  406. };
  407. struct wil_tid_crypto_rx {
  408. struct wil_tid_crypto_rx_single key_id[4];
  409. };
  410. struct wil_p2p_info {
  411. struct ieee80211_channel listen_chan;
  412. u8 discovery_started;
  413. u8 p2p_dev_started;
  414. u64 cookie;
  415. struct wireless_dev *pending_listen_wdev;
  416. unsigned int listen_duration;
  417. struct timer_list discovery_timer; /* listen/search duration */
  418. struct work_struct discovery_expired_work; /* listen/search expire */
  419. struct work_struct delayed_listen_work; /* listen after scan done */
  420. };
  421. enum wil_sta_status {
  422. wil_sta_unused = 0,
  423. wil_sta_conn_pending = 1,
  424. wil_sta_connected = 2,
  425. };
  426. #define WIL_STA_TID_NUM (16)
  427. #define WIL_MCS_MAX (12) /* Maximum MCS supported */
  428. struct wil_net_stats {
  429. unsigned long rx_packets;
  430. unsigned long tx_packets;
  431. unsigned long rx_bytes;
  432. unsigned long tx_bytes;
  433. unsigned long tx_errors;
  434. unsigned long rx_dropped;
  435. unsigned long rx_non_data_frame;
  436. unsigned long rx_short_frame;
  437. unsigned long rx_large_frame;
  438. unsigned long rx_replay;
  439. u16 last_mcs_rx;
  440. u64 rx_per_mcs[WIL_MCS_MAX + 1];
  441. };
  442. /**
  443. * struct wil_sta_info - data for peer
  444. *
  445. * Peer identified by its CID (connection ID)
  446. * NIC performs beam forming for each peer;
  447. * if no beam forming done, frame exchange is not
  448. * possible.
  449. */
  450. struct wil_sta_info {
  451. u8 addr[ETH_ALEN];
  452. enum wil_sta_status status;
  453. struct wil_net_stats stats;
  454. /* Rx BACK */
  455. struct wil_tid_ampdu_rx *tid_rx[WIL_STA_TID_NUM];
  456. spinlock_t tid_rx_lock; /* guarding tid_rx array */
  457. unsigned long tid_rx_timer_expired[BITS_TO_LONGS(WIL_STA_TID_NUM)];
  458. unsigned long tid_rx_stop_requested[BITS_TO_LONGS(WIL_STA_TID_NUM)];
  459. struct wil_tid_crypto_rx tid_crypto_rx[WIL_STA_TID_NUM];
  460. struct wil_tid_crypto_rx group_crypto_rx;
  461. };
  462. enum {
  463. fw_recovery_idle = 0,
  464. fw_recovery_pending = 1,
  465. fw_recovery_running = 2,
  466. };
  467. enum {
  468. hw_capability_last
  469. };
  470. struct wil_probe_client_req {
  471. struct list_head list;
  472. u64 cookie;
  473. u8 cid;
  474. };
  475. struct pmc_ctx {
  476. /* alloc, free, and read operations must own the lock */
  477. struct mutex lock;
  478. struct vring_tx_desc *pring_va;
  479. dma_addr_t pring_pa;
  480. struct desc_alloc_info *descriptors;
  481. int last_cmd_status;
  482. int num_descriptors;
  483. int descriptor_size;
  484. };
  485. struct wil_halp {
  486. struct mutex lock; /* protect halp ref_cnt */
  487. unsigned int ref_cnt;
  488. struct completion comp;
  489. };
  490. struct wil_blob_wrapper {
  491. struct wil6210_priv *wil;
  492. struct debugfs_blob_wrapper blob;
  493. };
  494. #define WIL_LED_MAX_ID (2)
  495. #define WIL_LED_INVALID_ID (0xF)
  496. #define WIL_LED_BLINK_ON_SLOW_MS (300)
  497. #define WIL_LED_BLINK_OFF_SLOW_MS (300)
  498. #define WIL_LED_BLINK_ON_MED_MS (200)
  499. #define WIL_LED_BLINK_OFF_MED_MS (200)
  500. #define WIL_LED_BLINK_ON_FAST_MS (100)
  501. #define WIL_LED_BLINK_OFF_FAST_MS (100)
  502. enum {
  503. WIL_LED_TIME_SLOW = 0,
  504. WIL_LED_TIME_MED,
  505. WIL_LED_TIME_FAST,
  506. WIL_LED_TIME_LAST,
  507. };
  508. struct blink_on_off_time {
  509. u32 on_ms;
  510. u32 off_ms;
  511. };
  512. extern struct blink_on_off_time led_blink_time[WIL_LED_TIME_LAST];
  513. extern u8 led_id;
  514. extern u8 led_polarity;
  515. struct wil6210_priv {
  516. struct pci_dev *pdev;
  517. struct wireless_dev *wdev;
  518. void __iomem *csr;
  519. DECLARE_BITMAP(status, wil_status_last);
  520. u8 fw_version[ETHTOOL_FWVERS_LEN];
  521. u32 hw_version;
  522. const char *hw_name;
  523. DECLARE_BITMAP(hw_capabilities, hw_capability_last);
  524. DECLARE_BITMAP(fw_capabilities, WMI_FW_CAPABILITY_MAX);
  525. u8 n_mids; /* number of additional MIDs as reported by FW */
  526. u32 recovery_count; /* num of FW recovery attempts in a short time */
  527. u32 recovery_state; /* FW recovery state machine */
  528. unsigned long last_fw_recovery; /* jiffies of last fw recovery */
  529. wait_queue_head_t wq; /* for all wait_event() use */
  530. /* profile */
  531. u32 monitor_flags;
  532. u32 privacy; /* secure connection? */
  533. u8 hidden_ssid; /* relevant in AP mode */
  534. u16 channel; /* relevant in AP mode */
  535. int sinfo_gen;
  536. u32 ap_isolate; /* no intra-BSS communication */
  537. /* interrupt moderation */
  538. u32 tx_max_burst_duration;
  539. u32 tx_interframe_timeout;
  540. u32 rx_max_burst_duration;
  541. u32 rx_interframe_timeout;
  542. /* cached ISR registers */
  543. u32 isr_misc;
  544. /* mailbox related */
  545. struct mutex wmi_mutex;
  546. struct wil6210_mbox_ctl mbox_ctl;
  547. struct completion wmi_ready;
  548. struct completion wmi_call;
  549. u16 wmi_seq;
  550. u16 reply_id; /**< wait for this WMI event */
  551. void *reply_buf;
  552. u16 reply_size;
  553. struct workqueue_struct *wmi_wq; /* for deferred calls */
  554. struct work_struct wmi_event_worker;
  555. struct workqueue_struct *wq_service;
  556. struct work_struct disconnect_worker;
  557. struct work_struct fw_error_worker; /* for FW error recovery */
  558. struct timer_list connect_timer;
  559. struct timer_list scan_timer; /* detect scan timeout */
  560. struct list_head pending_wmi_ev;
  561. /*
  562. * protect pending_wmi_ev
  563. * - fill in IRQ from wil6210_irq_misc,
  564. * - consumed in thread by wmi_event_worker
  565. */
  566. spinlock_t wmi_ev_lock;
  567. spinlock_t net_queue_lock; /* guarding stop/wake netif queue */
  568. int net_queue_stopped; /* netif_tx_stop_all_queues invoked */
  569. struct napi_struct napi_rx;
  570. struct napi_struct napi_tx;
  571. /* keep alive */
  572. struct list_head probe_client_pending;
  573. struct mutex probe_client_mutex; /* protect @probe_client_pending */
  574. struct work_struct probe_client_worker;
  575. /* DMA related */
  576. struct vring vring_rx;
  577. struct vring vring_tx[WIL6210_MAX_TX_RINGS];
  578. struct vring_tx_data vring_tx_data[WIL6210_MAX_TX_RINGS];
  579. u8 vring2cid_tid[WIL6210_MAX_TX_RINGS][2]; /* [0] - CID, [1] - TID */
  580. struct wil_sta_info sta[WIL6210_MAX_CID];
  581. int bcast_vring;
  582. /* scan */
  583. struct cfg80211_scan_request *scan_request;
  584. struct mutex mutex; /* for wil6210_priv access in wil_{up|down} */
  585. /* statistics */
  586. atomic_t isr_count_rx, isr_count_tx;
  587. /* debugfs */
  588. struct dentry *debug;
  589. struct wil_blob_wrapper blobs[ARRAY_SIZE(fw_mapping)];
  590. u8 discovery_mode;
  591. void *platform_handle;
  592. struct wil_platform_ops platform_ops;
  593. struct pmc_ctx pmc;
  594. bool pbss;
  595. struct wil_p2p_info p2p;
  596. /* P2P_DEVICE vif */
  597. struct wireless_dev *p2p_wdev;
  598. struct mutex p2p_wdev_mutex; /* protect @p2p_wdev and @scan_request */
  599. struct wireless_dev *radio_wdev;
  600. /* High Access Latency Policy voting */
  601. struct wil_halp halp;
  602. #ifdef CONFIG_PM
  603. #ifdef CONFIG_PM_SLEEP
  604. struct notifier_block pm_notify;
  605. #endif /* CONFIG_PM_SLEEP */
  606. #endif /* CONFIG_PM */
  607. };
  608. #define wil_to_wiphy(i) (i->wdev->wiphy)
  609. #define wil_to_dev(i) (wiphy_dev(wil_to_wiphy(i)))
  610. #define wiphy_to_wil(w) (struct wil6210_priv *)(wiphy_priv(w))
  611. #define wil_to_wdev(i) (i->wdev)
  612. #define wdev_to_wil(w) (struct wil6210_priv *)(wdev_priv(w))
  613. #define wil_to_ndev(i) (wil_to_wdev(i)->netdev)
  614. #define ndev_to_wil(n) (wdev_to_wil(n->ieee80211_ptr))
  615. __printf(2, 3)
  616. void wil_dbg_trace(struct wil6210_priv *wil, const char *fmt, ...);
  617. __printf(2, 3)
  618. void __wil_err(struct wil6210_priv *wil, const char *fmt, ...);
  619. __printf(2, 3)
  620. void __wil_err_ratelimited(struct wil6210_priv *wil, const char *fmt, ...);
  621. __printf(2, 3)
  622. void __wil_info(struct wil6210_priv *wil, const char *fmt, ...);
  623. __printf(2, 3)
  624. void wil_dbg_ratelimited(const struct wil6210_priv *wil, const char *fmt, ...);
  625. #define wil_dbg(wil, fmt, arg...) do { \
  626. netdev_dbg(wil_to_ndev(wil), fmt, ##arg); \
  627. wil_dbg_trace(wil, fmt, ##arg); \
  628. } while (0)
  629. #define wil_dbg_irq(wil, fmt, arg...) wil_dbg(wil, "DBG[ IRQ]" fmt, ##arg)
  630. #define wil_dbg_txrx(wil, fmt, arg...) wil_dbg(wil, "DBG[TXRX]" fmt, ##arg)
  631. #define wil_dbg_wmi(wil, fmt, arg...) wil_dbg(wil, "DBG[ WMI]" fmt, ##arg)
  632. #define wil_dbg_misc(wil, fmt, arg...) wil_dbg(wil, "DBG[MISC]" fmt, ##arg)
  633. #define wil_dbg_pm(wil, fmt, arg...) wil_dbg(wil, "DBG[ PM ]" fmt, ##arg)
  634. #define wil_err(wil, fmt, arg...) __wil_err(wil, "%s: " fmt, __func__, ##arg)
  635. #define wil_info(wil, fmt, arg...) __wil_info(wil, "%s: " fmt, __func__, ##arg)
  636. #define wil_err_ratelimited(wil, fmt, arg...) \
  637. __wil_err_ratelimited(wil, "%s: " fmt, __func__, ##arg)
  638. /* target operations */
  639. /* register read */
  640. static inline u32 wil_r(struct wil6210_priv *wil, u32 reg)
  641. {
  642. return readl(wil->csr + HOSTADDR(reg));
  643. }
  644. /* register write. wmb() to make sure it is completed */
  645. static inline void wil_w(struct wil6210_priv *wil, u32 reg, u32 val)
  646. {
  647. writel(val, wil->csr + HOSTADDR(reg));
  648. wmb(); /* wait for write to propagate to the HW */
  649. }
  650. /* register set = read, OR, write */
  651. static inline void wil_s(struct wil6210_priv *wil, u32 reg, u32 val)
  652. {
  653. wil_w(wil, reg, wil_r(wil, reg) | val);
  654. }
  655. /* register clear = read, AND with inverted, write */
  656. static inline void wil_c(struct wil6210_priv *wil, u32 reg, u32 val)
  657. {
  658. wil_w(wil, reg, wil_r(wil, reg) & ~val);
  659. }
  660. #if defined(CONFIG_DYNAMIC_DEBUG)
  661. #define wil_hex_dump_txrx(prefix_str, prefix_type, rowsize, \
  662. groupsize, buf, len, ascii) \
  663. print_hex_dump_debug("DBG[TXRX]" prefix_str,\
  664. prefix_type, rowsize, \
  665. groupsize, buf, len, ascii)
  666. #define wil_hex_dump_wmi(prefix_str, prefix_type, rowsize, \
  667. groupsize, buf, len, ascii) \
  668. print_hex_dump_debug("DBG[ WMI]" prefix_str,\
  669. prefix_type, rowsize, \
  670. groupsize, buf, len, ascii)
  671. #else /* defined(CONFIG_DYNAMIC_DEBUG) */
  672. static inline
  673. void wil_hex_dump_txrx(const char *prefix_str, int prefix_type, int rowsize,
  674. int groupsize, const void *buf, size_t len, bool ascii)
  675. {
  676. }
  677. static inline
  678. void wil_hex_dump_wmi(const char *prefix_str, int prefix_type, int rowsize,
  679. int groupsize, const void *buf, size_t len, bool ascii)
  680. {
  681. }
  682. #endif /* defined(CONFIG_DYNAMIC_DEBUG) */
  683. void wil_memcpy_fromio_32(void *dst, const volatile void __iomem *src,
  684. size_t count);
  685. void wil_memcpy_toio_32(volatile void __iomem *dst, const void *src,
  686. size_t count);
  687. void wil_memcpy_fromio_halp_vote(struct wil6210_priv *wil, void *dst,
  688. const volatile void __iomem *src,
  689. size_t count);
  690. void wil_memcpy_toio_halp_vote(struct wil6210_priv *wil,
  691. volatile void __iomem *dst,
  692. const void *src, size_t count);
  693. void *wil_if_alloc(struct device *dev);
  694. void wil_if_free(struct wil6210_priv *wil);
  695. int wil_if_add(struct wil6210_priv *wil);
  696. void wil_if_remove(struct wil6210_priv *wil);
  697. int wil_priv_init(struct wil6210_priv *wil);
  698. void wil_priv_deinit(struct wil6210_priv *wil);
  699. int wil_reset(struct wil6210_priv *wil, bool no_fw);
  700. void wil_fw_error_recovery(struct wil6210_priv *wil);
  701. void wil_set_recovery_state(struct wil6210_priv *wil, int state);
  702. bool wil_is_recovery_blocked(struct wil6210_priv *wil);
  703. int wil_up(struct wil6210_priv *wil);
  704. int __wil_up(struct wil6210_priv *wil);
  705. int wil_down(struct wil6210_priv *wil);
  706. int __wil_down(struct wil6210_priv *wil);
  707. void wil_mbox_ring_le2cpus(struct wil6210_mbox_ring *r);
  708. int wil_find_cid(struct wil6210_priv *wil, const u8 *mac);
  709. void wil_set_ethtoolops(struct net_device *ndev);
  710. void __iomem *wmi_buffer(struct wil6210_priv *wil, __le32 ptr);
  711. void __iomem *wmi_addr(struct wil6210_priv *wil, u32 ptr);
  712. int wmi_read_hdr(struct wil6210_priv *wil, __le32 ptr,
  713. struct wil6210_mbox_hdr *hdr);
  714. int wmi_send(struct wil6210_priv *wil, u16 cmdid, void *buf, u16 len);
  715. void wmi_recv_cmd(struct wil6210_priv *wil);
  716. int wmi_call(struct wil6210_priv *wil, u16 cmdid, void *buf, u16 len,
  717. u16 reply_id, void *reply, u8 reply_size, int to_msec);
  718. void wmi_event_worker(struct work_struct *work);
  719. void wmi_event_flush(struct wil6210_priv *wil);
  720. int wmi_set_ssid(struct wil6210_priv *wil, u8 ssid_len, const void *ssid);
  721. int wmi_get_ssid(struct wil6210_priv *wil, u8 *ssid_len, void *ssid);
  722. int wmi_set_channel(struct wil6210_priv *wil, int channel);
  723. int wmi_get_channel(struct wil6210_priv *wil, int *channel);
  724. int wmi_del_cipher_key(struct wil6210_priv *wil, u8 key_index,
  725. const void *mac_addr, int key_usage);
  726. int wmi_add_cipher_key(struct wil6210_priv *wil, u8 key_index,
  727. const void *mac_addr, int key_len, const void *key,
  728. int key_usage);
  729. int wmi_echo(struct wil6210_priv *wil);
  730. int wmi_set_ie(struct wil6210_priv *wil, u8 type, u16 ie_len, const void *ie);
  731. int wmi_rx_chain_add(struct wil6210_priv *wil, struct vring *vring);
  732. int wmi_rxon(struct wil6210_priv *wil, bool on);
  733. int wmi_get_temperature(struct wil6210_priv *wil, u32 *t_m, u32 *t_r);
  734. int wmi_disconnect_sta(struct wil6210_priv *wil, const u8 *mac, u16 reason,
  735. bool full_disconnect);
  736. int wmi_addba(struct wil6210_priv *wil, u8 ringid, u8 size, u16 timeout);
  737. int wmi_delba_tx(struct wil6210_priv *wil, u8 ringid, u16 reason);
  738. int wmi_delba_rx(struct wil6210_priv *wil, u8 cidxtid, u16 reason);
  739. int wmi_addba_rx_resp(struct wil6210_priv *wil, u8 cid, u8 tid, u8 token,
  740. u16 status, bool amsdu, u16 agg_wsize, u16 timeout);
  741. int wmi_ps_dev_profile_cfg(struct wil6210_priv *wil,
  742. enum wmi_ps_profile_type ps_profile);
  743. int wmi_set_mgmt_retry(struct wil6210_priv *wil, u8 retry_short);
  744. int wmi_get_mgmt_retry(struct wil6210_priv *wil, u8 *retry_short);
  745. int wil_addba_rx_request(struct wil6210_priv *wil, u8 cidxtid,
  746. u8 dialog_token, __le16 ba_param_set,
  747. __le16 ba_timeout, __le16 ba_seq_ctrl);
  748. int wil_addba_tx_request(struct wil6210_priv *wil, u8 ringid, u16 wsize);
  749. void wil6210_clear_irq(struct wil6210_priv *wil);
  750. int wil6210_init_irq(struct wil6210_priv *wil, int irq, bool use_msi);
  751. void wil6210_fini_irq(struct wil6210_priv *wil, int irq);
  752. void wil_mask_irq(struct wil6210_priv *wil);
  753. void wil_unmask_irq(struct wil6210_priv *wil);
  754. void wil_configure_interrupt_moderation(struct wil6210_priv *wil);
  755. void wil_disable_irq(struct wil6210_priv *wil);
  756. void wil_enable_irq(struct wil6210_priv *wil);
  757. void wil6210_mask_halp(struct wil6210_priv *wil);
  758. /* P2P */
  759. bool wil_p2p_is_social_scan(struct cfg80211_scan_request *request);
  760. void wil_p2p_discovery_timer_fn(ulong x);
  761. int wil_p2p_search(struct wil6210_priv *wil,
  762. struct cfg80211_scan_request *request);
  763. int wil_p2p_listen(struct wil6210_priv *wil, struct wireless_dev *wdev,
  764. unsigned int duration, struct ieee80211_channel *chan,
  765. u64 *cookie);
  766. u8 wil_p2p_stop_discovery(struct wil6210_priv *wil);
  767. int wil_p2p_cancel_listen(struct wil6210_priv *wil, u64 cookie);
  768. void wil_p2p_listen_expired(struct work_struct *work);
  769. void wil_p2p_search_expired(struct work_struct *work);
  770. void wil_p2p_stop_radio_operations(struct wil6210_priv *wil);
  771. void wil_p2p_delayed_listen_work(struct work_struct *work);
  772. /* WMI for P2P */
  773. int wmi_p2p_cfg(struct wil6210_priv *wil, int channel, int bi);
  774. int wmi_start_listen(struct wil6210_priv *wil);
  775. int wmi_start_search(struct wil6210_priv *wil);
  776. int wmi_stop_discovery(struct wil6210_priv *wil);
  777. int wil_cfg80211_mgmt_tx(struct wiphy *wiphy, struct wireless_dev *wdev,
  778. struct cfg80211_mgmt_tx_params *params,
  779. u64 *cookie);
  780. int wil6210_debugfs_init(struct wil6210_priv *wil);
  781. void wil6210_debugfs_remove(struct wil6210_priv *wil);
  782. int wil_cid_fill_sinfo(struct wil6210_priv *wil, int cid,
  783. struct station_info *sinfo);
  784. struct wireless_dev *wil_cfg80211_init(struct device *dev);
  785. void wil_wdev_free(struct wil6210_priv *wil);
  786. void wil_p2p_wdev_free(struct wil6210_priv *wil);
  787. int wmi_set_mac_address(struct wil6210_priv *wil, void *addr);
  788. int wmi_pcp_start(struct wil6210_priv *wil, int bi, u8 wmi_nettype,
  789. u8 chan, u8 hidden_ssid, u8 is_go);
  790. int wmi_pcp_stop(struct wil6210_priv *wil);
  791. int wmi_led_cfg(struct wil6210_priv *wil, bool enable);
  792. int wmi_abort_scan(struct wil6210_priv *wil);
  793. void wil_abort_scan(struct wil6210_priv *wil, bool sync);
  794. void wil6210_disconnect(struct wil6210_priv *wil, const u8 *bssid,
  795. u16 reason_code, bool from_event);
  796. void wil_probe_client_flush(struct wil6210_priv *wil);
  797. void wil_probe_client_worker(struct work_struct *work);
  798. int wil_rx_init(struct wil6210_priv *wil, u16 size);
  799. void wil_rx_fini(struct wil6210_priv *wil);
  800. /* TX API */
  801. int wil_vring_init_tx(struct wil6210_priv *wil, int id, int size,
  802. int cid, int tid);
  803. void wil_vring_fini_tx(struct wil6210_priv *wil, int id);
  804. int wil_tx_init(struct wil6210_priv *wil, int cid);
  805. int wil_vring_init_bcast(struct wil6210_priv *wil, int id, int size);
  806. int wil_bcast_init(struct wil6210_priv *wil);
  807. void wil_bcast_fini(struct wil6210_priv *wil);
  808. void wil_update_net_queues(struct wil6210_priv *wil, struct vring *vring,
  809. bool should_stop);
  810. void wil_update_net_queues_bh(struct wil6210_priv *wil, struct vring *vring,
  811. bool check_stop);
  812. netdev_tx_t wil_start_xmit(struct sk_buff *skb, struct net_device *ndev);
  813. int wil_tx_complete(struct wil6210_priv *wil, int ringid);
  814. void wil6210_unmask_irq_tx(struct wil6210_priv *wil);
  815. /* RX API */
  816. void wil_rx_handle(struct wil6210_priv *wil, int *quota);
  817. void wil6210_unmask_irq_rx(struct wil6210_priv *wil);
  818. int wil_iftype_nl2wmi(enum nl80211_iftype type);
  819. int wil_ioctl(struct wil6210_priv *wil, void __user *data, int cmd);
  820. int wil_request_firmware(struct wil6210_priv *wil, const char *name,
  821. bool load);
  822. int wil_can_suspend(struct wil6210_priv *wil, bool is_runtime);
  823. int wil_suspend(struct wil6210_priv *wil, bool is_runtime);
  824. int wil_resume(struct wil6210_priv *wil, bool is_runtime);
  825. int wil_fw_copy_crash_dump(struct wil6210_priv *wil, void *dest, u32 size);
  826. void wil_fw_core_dump(struct wil6210_priv *wil);
  827. void wil_halp_vote(struct wil6210_priv *wil);
  828. void wil_halp_unvote(struct wil6210_priv *wil);
  829. void wil6210_set_halp(struct wil6210_priv *wil);
  830. void wil6210_clear_halp(struct wil6210_priv *wil);
  831. #endif /* __WIL6210_H__ */