hw.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843
  1. /*
  2. * Copyright (c) 2005-2011 Atheros Communications Inc.
  3. * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #ifndef _HW_H_
  18. #define _HW_H_
  19. #include "targaddrs.h"
  20. #define ATH10K_FW_DIR "ath10k"
  21. #define QCA988X_2_0_DEVICE_ID (0x003c)
  22. #define QCA6164_2_1_DEVICE_ID (0x0041)
  23. #define QCA6174_2_1_DEVICE_ID (0x003e)
  24. #define QCA99X0_2_0_DEVICE_ID (0x0040)
  25. #define QCA9888_2_0_DEVICE_ID (0x0056)
  26. #define QCA9984_1_0_DEVICE_ID (0x0046)
  27. #define QCA9377_1_0_DEVICE_ID (0x0042)
  28. #define QCA9887_1_0_DEVICE_ID (0x0050)
  29. /* QCA988X 1.0 definitions (unsupported) */
  30. #define QCA988X_HW_1_0_CHIP_ID_REV 0x0
  31. /* QCA988X 2.0 definitions */
  32. #define QCA988X_HW_2_0_VERSION 0x4100016c
  33. #define QCA988X_HW_2_0_CHIP_ID_REV 0x2
  34. #define QCA988X_HW_2_0_FW_DIR ATH10K_FW_DIR "/QCA988X/hw2.0"
  35. #define QCA988X_HW_2_0_BOARD_DATA_FILE "board.bin"
  36. #define QCA988X_HW_2_0_PATCH_LOAD_ADDR 0x1234
  37. /* QCA9887 1.0 definitions */
  38. #define QCA9887_HW_1_0_VERSION 0x4100016d
  39. #define QCA9887_HW_1_0_CHIP_ID_REV 0
  40. #define QCA9887_HW_1_0_FW_DIR ATH10K_FW_DIR "/QCA9887/hw1.0"
  41. #define QCA9887_HW_1_0_BOARD_DATA_FILE "board.bin"
  42. #define QCA9887_HW_1_0_PATCH_LOAD_ADDR 0x1234
  43. /* QCA6174 target BMI version signatures */
  44. #define QCA6174_HW_1_0_VERSION 0x05000000
  45. #define QCA6174_HW_1_1_VERSION 0x05000001
  46. #define QCA6174_HW_1_3_VERSION 0x05000003
  47. #define QCA6174_HW_2_1_VERSION 0x05010000
  48. #define QCA6174_HW_3_0_VERSION 0x05020000
  49. #define QCA6174_HW_3_2_VERSION 0x05030000
  50. /* QCA9377 target BMI version signatures */
  51. #define QCA9377_HW_1_0_DEV_VERSION 0x05020000
  52. #define QCA9377_HW_1_1_DEV_VERSION 0x05020001
  53. enum qca6174_pci_rev {
  54. QCA6174_PCI_REV_1_1 = 0x11,
  55. QCA6174_PCI_REV_1_3 = 0x13,
  56. QCA6174_PCI_REV_2_0 = 0x20,
  57. QCA6174_PCI_REV_3_0 = 0x30,
  58. };
  59. enum qca6174_chip_id_rev {
  60. QCA6174_HW_1_0_CHIP_ID_REV = 0,
  61. QCA6174_HW_1_1_CHIP_ID_REV = 1,
  62. QCA6174_HW_1_3_CHIP_ID_REV = 2,
  63. QCA6174_HW_2_1_CHIP_ID_REV = 4,
  64. QCA6174_HW_2_2_CHIP_ID_REV = 5,
  65. QCA6174_HW_3_0_CHIP_ID_REV = 8,
  66. QCA6174_HW_3_1_CHIP_ID_REV = 9,
  67. QCA6174_HW_3_2_CHIP_ID_REV = 10,
  68. };
  69. enum qca9377_chip_id_rev {
  70. QCA9377_HW_1_0_CHIP_ID_REV = 0x0,
  71. QCA9377_HW_1_1_CHIP_ID_REV = 0x1,
  72. };
  73. #define QCA6174_HW_2_1_FW_DIR "ath10k/QCA6174/hw2.1"
  74. #define QCA6174_HW_2_1_BOARD_DATA_FILE "board.bin"
  75. #define QCA6174_HW_2_1_PATCH_LOAD_ADDR 0x1234
  76. #define QCA6174_HW_3_0_FW_DIR "ath10k/QCA6174/hw3.0"
  77. #define QCA6174_HW_3_0_BOARD_DATA_FILE "board.bin"
  78. #define QCA6174_HW_3_0_PATCH_LOAD_ADDR 0x1234
  79. /* QCA99X0 1.0 definitions (unsupported) */
  80. #define QCA99X0_HW_1_0_CHIP_ID_REV 0x0
  81. /* QCA99X0 2.0 definitions */
  82. #define QCA99X0_HW_2_0_DEV_VERSION 0x01000000
  83. #define QCA99X0_HW_2_0_CHIP_ID_REV 0x1
  84. #define QCA99X0_HW_2_0_FW_DIR ATH10K_FW_DIR "/QCA99X0/hw2.0"
  85. #define QCA99X0_HW_2_0_BOARD_DATA_FILE "board.bin"
  86. #define QCA99X0_HW_2_0_PATCH_LOAD_ADDR 0x1234
  87. /* QCA9984 1.0 defines */
  88. #define QCA9984_HW_1_0_DEV_VERSION 0x1000000
  89. #define QCA9984_HW_DEV_TYPE 0xa
  90. #define QCA9984_HW_1_0_CHIP_ID_REV 0x0
  91. #define QCA9984_HW_1_0_FW_DIR ATH10K_FW_DIR "/QCA9984/hw1.0"
  92. #define QCA9984_HW_1_0_BOARD_DATA_FILE "board.bin"
  93. #define QCA9984_HW_1_0_PATCH_LOAD_ADDR 0x1234
  94. /* QCA9888 2.0 defines */
  95. #define QCA9888_HW_2_0_DEV_VERSION 0x1000000
  96. #define QCA9888_HW_DEV_TYPE 0xc
  97. #define QCA9888_HW_2_0_CHIP_ID_REV 0x0
  98. #define QCA9888_HW_2_0_FW_DIR ATH10K_FW_DIR "/QCA9888/hw2.0"
  99. #define QCA9888_HW_2_0_BOARD_DATA_FILE "board.bin"
  100. #define QCA9888_HW_2_0_PATCH_LOAD_ADDR 0x1234
  101. /* QCA9377 1.0 definitions */
  102. #define QCA9377_HW_1_0_FW_DIR ATH10K_FW_DIR "/QCA9377/hw1.0"
  103. #define QCA9377_HW_1_0_BOARD_DATA_FILE "board.bin"
  104. #define QCA9377_HW_1_0_PATCH_LOAD_ADDR 0x1234
  105. /* QCA4019 1.0 definitions */
  106. #define QCA4019_HW_1_0_DEV_VERSION 0x01000000
  107. #define QCA4019_HW_1_0_FW_DIR ATH10K_FW_DIR "/QCA4019/hw1.0"
  108. #define QCA4019_HW_1_0_BOARD_DATA_FILE "board.bin"
  109. #define QCA4019_HW_1_0_PATCH_LOAD_ADDR 0x1234
  110. #define ATH10K_FW_API2_FILE "firmware-2.bin"
  111. #define ATH10K_FW_API3_FILE "firmware-3.bin"
  112. /* added support for ATH10K_FW_IE_WMI_OP_VERSION */
  113. #define ATH10K_FW_API4_FILE "firmware-4.bin"
  114. /* HTT id conflict fix for management frames over HTT */
  115. #define ATH10K_FW_API5_FILE "firmware-5.bin"
  116. #define ATH10K_FW_UTF_FILE "utf.bin"
  117. #define ATH10K_FW_UTF_API2_FILE "utf-2.bin"
  118. /* includes also the null byte */
  119. #define ATH10K_FIRMWARE_MAGIC "QCA-ATH10K"
  120. #define ATH10K_BOARD_MAGIC "QCA-ATH10K-BOARD"
  121. #define ATH10K_BOARD_API2_FILE "board-2.bin"
  122. #define REG_DUMP_COUNT_QCA988X 60
  123. struct ath10k_fw_ie {
  124. __le32 id;
  125. __le32 len;
  126. u8 data[0];
  127. };
  128. enum ath10k_fw_ie_type {
  129. ATH10K_FW_IE_FW_VERSION = 0,
  130. ATH10K_FW_IE_TIMESTAMP = 1,
  131. ATH10K_FW_IE_FEATURES = 2,
  132. ATH10K_FW_IE_FW_IMAGE = 3,
  133. ATH10K_FW_IE_OTP_IMAGE = 4,
  134. /* WMI "operations" interface version, 32 bit value. Supported from
  135. * FW API 4 and above.
  136. */
  137. ATH10K_FW_IE_WMI_OP_VERSION = 5,
  138. /* HTT "operations" interface version, 32 bit value. Supported from
  139. * FW API 5 and above.
  140. */
  141. ATH10K_FW_IE_HTT_OP_VERSION = 6,
  142. /* Code swap image for firmware binary */
  143. ATH10K_FW_IE_FW_CODE_SWAP_IMAGE = 7,
  144. };
  145. enum ath10k_fw_wmi_op_version {
  146. ATH10K_FW_WMI_OP_VERSION_UNSET = 0,
  147. ATH10K_FW_WMI_OP_VERSION_MAIN = 1,
  148. ATH10K_FW_WMI_OP_VERSION_10_1 = 2,
  149. ATH10K_FW_WMI_OP_VERSION_10_2 = 3,
  150. ATH10K_FW_WMI_OP_VERSION_TLV = 4,
  151. ATH10K_FW_WMI_OP_VERSION_10_2_4 = 5,
  152. ATH10K_FW_WMI_OP_VERSION_10_4 = 6,
  153. /* keep last */
  154. ATH10K_FW_WMI_OP_VERSION_MAX,
  155. };
  156. enum ath10k_fw_htt_op_version {
  157. ATH10K_FW_HTT_OP_VERSION_UNSET = 0,
  158. ATH10K_FW_HTT_OP_VERSION_MAIN = 1,
  159. /* also used in 10.2 and 10.2.4 branches */
  160. ATH10K_FW_HTT_OP_VERSION_10_1 = 2,
  161. ATH10K_FW_HTT_OP_VERSION_TLV = 3,
  162. ATH10K_FW_HTT_OP_VERSION_10_4 = 4,
  163. /* keep last */
  164. ATH10K_FW_HTT_OP_VERSION_MAX,
  165. };
  166. enum ath10k_bd_ie_type {
  167. /* contains sub IEs of enum ath10k_bd_ie_board_type */
  168. ATH10K_BD_IE_BOARD = 0,
  169. };
  170. enum ath10k_bd_ie_board_type {
  171. ATH10K_BD_IE_BOARD_NAME = 0,
  172. ATH10K_BD_IE_BOARD_DATA = 1,
  173. };
  174. enum ath10k_hw_rev {
  175. ATH10K_HW_QCA988X,
  176. ATH10K_HW_QCA6174,
  177. ATH10K_HW_QCA99X0,
  178. ATH10K_HW_QCA9888,
  179. ATH10K_HW_QCA9984,
  180. ATH10K_HW_QCA9377,
  181. ATH10K_HW_QCA4019,
  182. ATH10K_HW_QCA9887,
  183. };
  184. struct ath10k_hw_regs {
  185. u32 rtc_soc_base_address;
  186. u32 rtc_wmac_base_address;
  187. u32 soc_core_base_address;
  188. u32 wlan_mac_base_address;
  189. u32 ce_wrapper_base_address;
  190. u32 ce0_base_address;
  191. u32 ce1_base_address;
  192. u32 ce2_base_address;
  193. u32 ce3_base_address;
  194. u32 ce4_base_address;
  195. u32 ce5_base_address;
  196. u32 ce6_base_address;
  197. u32 ce7_base_address;
  198. u32 soc_reset_control_si0_rst_mask;
  199. u32 soc_reset_control_ce_rst_mask;
  200. u32 soc_chip_id_address;
  201. u32 scratch_3_address;
  202. u32 fw_indicator_address;
  203. u32 pcie_local_base_address;
  204. u32 ce_wrap_intr_sum_host_msi_lsb;
  205. u32 ce_wrap_intr_sum_host_msi_mask;
  206. u32 pcie_intr_fw_mask;
  207. u32 pcie_intr_ce_mask_all;
  208. u32 pcie_intr_clr_address;
  209. };
  210. extern const struct ath10k_hw_regs qca988x_regs;
  211. extern const struct ath10k_hw_regs qca6174_regs;
  212. extern const struct ath10k_hw_regs qca99x0_regs;
  213. extern const struct ath10k_hw_regs qca4019_regs;
  214. struct ath10k_hw_values {
  215. u32 rtc_state_val_on;
  216. u8 ce_count;
  217. u8 msi_assign_ce_max;
  218. u8 num_target_ce_config_wlan;
  219. u16 ce_desc_meta_data_mask;
  220. u8 ce_desc_meta_data_lsb;
  221. };
  222. extern const struct ath10k_hw_values qca988x_values;
  223. extern const struct ath10k_hw_values qca6174_values;
  224. extern const struct ath10k_hw_values qca99x0_values;
  225. extern const struct ath10k_hw_values qca9888_values;
  226. extern const struct ath10k_hw_values qca4019_values;
  227. void ath10k_hw_fill_survey_time(struct ath10k *ar, struct survey_info *survey,
  228. u32 cc, u32 rcc, u32 cc_prev, u32 rcc_prev);
  229. #define QCA_REV_988X(ar) ((ar)->hw_rev == ATH10K_HW_QCA988X)
  230. #define QCA_REV_9887(ar) ((ar)->hw_rev == ATH10K_HW_QCA9887)
  231. #define QCA_REV_6174(ar) ((ar)->hw_rev == ATH10K_HW_QCA6174)
  232. #define QCA_REV_99X0(ar) ((ar)->hw_rev == ATH10K_HW_QCA99X0)
  233. #define QCA_REV_9888(ar) ((ar)->hw_rev == ATH10K_HW_QCA9888)
  234. #define QCA_REV_9984(ar) ((ar)->hw_rev == ATH10K_HW_QCA9984)
  235. #define QCA_REV_9377(ar) ((ar)->hw_rev == ATH10K_HW_QCA9377)
  236. #define QCA_REV_40XX(ar) ((ar)->hw_rev == ATH10K_HW_QCA4019)
  237. /* Known peculiarities:
  238. * - raw appears in nwifi decap, raw and nwifi appear in ethernet decap
  239. * - raw have FCS, nwifi doesn't
  240. * - ethernet frames have 802.11 header decapped and parts (base hdr, cipher
  241. * param, llc/snap) are aligned to 4byte boundaries each */
  242. enum ath10k_hw_txrx_mode {
  243. ATH10K_HW_TXRX_RAW = 0,
  244. /* Native Wifi decap mode is used to align IP frames to 4-byte
  245. * boundaries and avoid a very expensive re-alignment in mac80211.
  246. */
  247. ATH10K_HW_TXRX_NATIVE_WIFI = 1,
  248. ATH10K_HW_TXRX_ETHERNET = 2,
  249. /* Valid for HTT >= 3.0. Used for management frames in TX_FRM. */
  250. ATH10K_HW_TXRX_MGMT = 3,
  251. };
  252. enum ath10k_mcast2ucast_mode {
  253. ATH10K_MCAST2UCAST_DISABLED = 0,
  254. ATH10K_MCAST2UCAST_ENABLED = 1,
  255. };
  256. enum ath10k_hw_rate_ofdm {
  257. ATH10K_HW_RATE_OFDM_48M = 0,
  258. ATH10K_HW_RATE_OFDM_24M,
  259. ATH10K_HW_RATE_OFDM_12M,
  260. ATH10K_HW_RATE_OFDM_6M,
  261. ATH10K_HW_RATE_OFDM_54M,
  262. ATH10K_HW_RATE_OFDM_36M,
  263. ATH10K_HW_RATE_OFDM_18M,
  264. ATH10K_HW_RATE_OFDM_9M,
  265. };
  266. enum ath10k_hw_rate_cck {
  267. ATH10K_HW_RATE_CCK_LP_11M = 0,
  268. ATH10K_HW_RATE_CCK_LP_5_5M,
  269. ATH10K_HW_RATE_CCK_LP_2M,
  270. ATH10K_HW_RATE_CCK_LP_1M,
  271. ATH10K_HW_RATE_CCK_SP_11M,
  272. ATH10K_HW_RATE_CCK_SP_5_5M,
  273. ATH10K_HW_RATE_CCK_SP_2M,
  274. };
  275. enum ath10k_hw_rate_rev2_cck {
  276. ATH10K_HW_RATE_REV2_CCK_LP_1M = 1,
  277. ATH10K_HW_RATE_REV2_CCK_LP_2M,
  278. ATH10K_HW_RATE_REV2_CCK_LP_5_5M,
  279. ATH10K_HW_RATE_REV2_CCK_LP_11M,
  280. ATH10K_HW_RATE_REV2_CCK_SP_2M,
  281. ATH10K_HW_RATE_REV2_CCK_SP_5_5M,
  282. ATH10K_HW_RATE_REV2_CCK_SP_11M,
  283. };
  284. enum ath10k_hw_cc_wraparound_type {
  285. ATH10K_HW_CC_WRAP_DISABLED = 0,
  286. /* This type is when the HW chip has a quirky Cycle Counter
  287. * wraparound which resets to 0x7fffffff instead of 0. All
  288. * other CC related counters (e.g. Rx Clear Count) are divided
  289. * by 2 so they never wraparound themselves.
  290. */
  291. ATH10K_HW_CC_WRAP_SHIFTED_ALL = 1,
  292. /* Each hw counter wrapsaround independently. When the
  293. * counter overflows the repestive counter is right shifted
  294. * by 1, i.e reset to 0x7fffffff, and other counters will be
  295. * running unaffected. In this type of wraparound, it should
  296. * be possible to report accurate Rx busy time unlike the
  297. * first type.
  298. */
  299. ATH10K_HW_CC_WRAP_SHIFTED_EACH = 2,
  300. };
  301. struct ath10k_hw_params {
  302. u32 id;
  303. u16 dev_id;
  304. const char *name;
  305. u32 patch_load_addr;
  306. int uart_pin;
  307. u32 otp_exe_param;
  308. /* Type of hw cycle counter wraparound logic, for more info
  309. * refer enum ath10k_hw_cc_wraparound_type.
  310. */
  311. enum ath10k_hw_cc_wraparound_type cc_wraparound_type;
  312. /* Some of chip expects fragment descriptor to be continuous
  313. * memory for any TX operation. Set continuous_frag_desc flag
  314. * for the hardware which have such requirement.
  315. */
  316. bool continuous_frag_desc;
  317. /* CCK hardware rate table mapping for the newer chipsets
  318. * like QCA99X0, QCA4019 got revised. The CCK h/w rate values
  319. * are in a proper order with respect to the rate/preamble
  320. */
  321. bool cck_rate_map_rev2;
  322. u32 channel_counters_freq_hz;
  323. /* Mgmt tx descriptors threshold for limiting probe response
  324. * frames.
  325. */
  326. u32 max_probe_resp_desc_thres;
  327. u32 tx_chain_mask;
  328. u32 rx_chain_mask;
  329. u32 max_spatial_stream;
  330. u32 cal_data_len;
  331. struct ath10k_hw_params_fw {
  332. const char *dir;
  333. const char *board;
  334. size_t board_size;
  335. size_t board_ext_size;
  336. } fw;
  337. /* qca99x0 family chips deliver broadcast/multicast management
  338. * frames encrypted and expect software do decryption.
  339. */
  340. bool sw_decrypt_mcast_mgmt;
  341. const struct ath10k_hw_ops *hw_ops;
  342. /* Number of bytes used for alignment in rx_hdr_status of rx desc. */
  343. int decap_align_bytes;
  344. };
  345. struct htt_rx_desc;
  346. /* Defines needed for Rx descriptor abstraction */
  347. struct ath10k_hw_ops {
  348. int (*rx_desc_get_l3_pad_bytes)(struct htt_rx_desc *rxd);
  349. void (*set_coverage_class)(struct ath10k *ar, s16 value);
  350. };
  351. extern const struct ath10k_hw_ops qca988x_ops;
  352. extern const struct ath10k_hw_ops qca99x0_ops;
  353. static inline int
  354. ath10k_rx_desc_get_l3_pad_bytes(struct ath10k_hw_params *hw,
  355. struct htt_rx_desc *rxd)
  356. {
  357. if (hw->hw_ops->rx_desc_get_l3_pad_bytes)
  358. return hw->hw_ops->rx_desc_get_l3_pad_bytes(rxd);
  359. return 0;
  360. }
  361. /* Target specific defines for MAIN firmware */
  362. #define TARGET_NUM_VDEVS 8
  363. #define TARGET_NUM_PEER_AST 2
  364. #define TARGET_NUM_WDS_ENTRIES 32
  365. #define TARGET_DMA_BURST_SIZE 0
  366. #define TARGET_MAC_AGGR_DELIM 0
  367. #define TARGET_AST_SKID_LIMIT 16
  368. #define TARGET_NUM_STATIONS 16
  369. #define TARGET_NUM_PEERS ((TARGET_NUM_STATIONS) + \
  370. (TARGET_NUM_VDEVS))
  371. #define TARGET_NUM_OFFLOAD_PEERS 0
  372. #define TARGET_NUM_OFFLOAD_REORDER_BUFS 0
  373. #define TARGET_NUM_PEER_KEYS 2
  374. #define TARGET_NUM_TIDS ((TARGET_NUM_PEERS) * 2)
  375. #define TARGET_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
  376. #define TARGET_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
  377. #define TARGET_RX_TIMEOUT_LO_PRI 100
  378. #define TARGET_RX_TIMEOUT_HI_PRI 40
  379. #define TARGET_SCAN_MAX_PENDING_REQS 4
  380. #define TARGET_BMISS_OFFLOAD_MAX_VDEV 3
  381. #define TARGET_ROAM_OFFLOAD_MAX_VDEV 3
  382. #define TARGET_ROAM_OFFLOAD_MAX_AP_PROFILES 8
  383. #define TARGET_GTK_OFFLOAD_MAX_VDEV 3
  384. #define TARGET_NUM_MCAST_GROUPS 0
  385. #define TARGET_NUM_MCAST_TABLE_ELEMS 0
  386. #define TARGET_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED
  387. #define TARGET_TX_DBG_LOG_SIZE 1024
  388. #define TARGET_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 0
  389. #define TARGET_VOW_CONFIG 0
  390. #define TARGET_NUM_MSDU_DESC (1024 + 400)
  391. #define TARGET_MAX_FRAG_ENTRIES 0
  392. /* Target specific defines for 10.X firmware */
  393. #define TARGET_10X_NUM_VDEVS 16
  394. #define TARGET_10X_NUM_PEER_AST 2
  395. #define TARGET_10X_NUM_WDS_ENTRIES 32
  396. #define TARGET_10X_DMA_BURST_SIZE 0
  397. #define TARGET_10X_MAC_AGGR_DELIM 0
  398. #define TARGET_10X_AST_SKID_LIMIT 128
  399. #define TARGET_10X_NUM_STATIONS 128
  400. #define TARGET_10X_TX_STATS_NUM_STATIONS 118
  401. #define TARGET_10X_NUM_PEERS ((TARGET_10X_NUM_STATIONS) + \
  402. (TARGET_10X_NUM_VDEVS))
  403. #define TARGET_10X_TX_STATS_NUM_PEERS ((TARGET_10X_TX_STATS_NUM_STATIONS) + \
  404. (TARGET_10X_NUM_VDEVS))
  405. #define TARGET_10X_NUM_OFFLOAD_PEERS 0
  406. #define TARGET_10X_NUM_OFFLOAD_REORDER_BUFS 0
  407. #define TARGET_10X_NUM_PEER_KEYS 2
  408. #define TARGET_10X_NUM_TIDS_MAX 256
  409. #define TARGET_10X_NUM_TIDS min((TARGET_10X_NUM_TIDS_MAX), \
  410. (TARGET_10X_NUM_PEERS) * 2)
  411. #define TARGET_10X_TX_STATS_NUM_TIDS min((TARGET_10X_NUM_TIDS_MAX), \
  412. (TARGET_10X_TX_STATS_NUM_PEERS) * 2)
  413. #define TARGET_10X_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
  414. #define TARGET_10X_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
  415. #define TARGET_10X_RX_TIMEOUT_LO_PRI 100
  416. #define TARGET_10X_RX_TIMEOUT_HI_PRI 40
  417. #define TARGET_10X_SCAN_MAX_PENDING_REQS 4
  418. #define TARGET_10X_BMISS_OFFLOAD_MAX_VDEV 2
  419. #define TARGET_10X_ROAM_OFFLOAD_MAX_VDEV 2
  420. #define TARGET_10X_ROAM_OFFLOAD_MAX_AP_PROFILES 8
  421. #define TARGET_10X_GTK_OFFLOAD_MAX_VDEV 3
  422. #define TARGET_10X_NUM_MCAST_GROUPS 0
  423. #define TARGET_10X_NUM_MCAST_TABLE_ELEMS 0
  424. #define TARGET_10X_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED
  425. #define TARGET_10X_TX_DBG_LOG_SIZE 1024
  426. #define TARGET_10X_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 1
  427. #define TARGET_10X_VOW_CONFIG 0
  428. #define TARGET_10X_NUM_MSDU_DESC (1024 + 400)
  429. #define TARGET_10X_MAX_FRAG_ENTRIES 0
  430. /* 10.2 parameters */
  431. #define TARGET_10_2_DMA_BURST_SIZE 0
  432. /* Target specific defines for WMI-TLV firmware */
  433. #define TARGET_TLV_NUM_VDEVS 4
  434. #define TARGET_TLV_NUM_STATIONS 32
  435. #define TARGET_TLV_NUM_PEERS 35
  436. #define TARGET_TLV_NUM_TDLS_VDEVS 1
  437. #define TARGET_TLV_NUM_TIDS ((TARGET_TLV_NUM_PEERS) * 2)
  438. #define TARGET_TLV_NUM_MSDU_DESC (1024 + 32)
  439. #define TARGET_TLV_NUM_WOW_PATTERNS 22
  440. /* Diagnostic Window */
  441. #define CE_DIAG_PIPE 7
  442. #define NUM_TARGET_CE_CONFIG_WLAN ar->hw_values->num_target_ce_config_wlan
  443. /* Target specific defines for 10.4 firmware */
  444. #define TARGET_10_4_NUM_VDEVS 16
  445. #define TARGET_10_4_NUM_STATIONS 32
  446. #define TARGET_10_4_NUM_PEERS ((TARGET_10_4_NUM_STATIONS) + \
  447. (TARGET_10_4_NUM_VDEVS))
  448. #define TARGET_10_4_ACTIVE_PEERS 0
  449. #define TARGET_10_4_NUM_QCACHE_PEERS_MAX 512
  450. #define TARGET_10_4_QCACHE_ACTIVE_PEERS 50
  451. #define TARGET_10_4_QCACHE_ACTIVE_PEERS_PFC 35
  452. #define TARGET_10_4_NUM_OFFLOAD_PEERS 0
  453. #define TARGET_10_4_NUM_OFFLOAD_REORDER_BUFFS 0
  454. #define TARGET_10_4_NUM_PEER_KEYS 2
  455. #define TARGET_10_4_TGT_NUM_TIDS ((TARGET_10_4_NUM_PEERS) * 2)
  456. #define TARGET_10_4_NUM_MSDU_DESC (1024 + 400)
  457. #define TARGET_10_4_NUM_MSDU_DESC_PFC 2500
  458. #define TARGET_10_4_AST_SKID_LIMIT 32
  459. /* 100 ms for video, best-effort, and background */
  460. #define TARGET_10_4_RX_TIMEOUT_LO_PRI 100
  461. /* 40 ms for voice */
  462. #define TARGET_10_4_RX_TIMEOUT_HI_PRI 40
  463. #define TARGET_10_4_RX_DECAP_MODE ATH10K_HW_TXRX_NATIVE_WIFI
  464. #define TARGET_10_4_SCAN_MAX_REQS 4
  465. #define TARGET_10_4_BMISS_OFFLOAD_MAX_VDEV 3
  466. #define TARGET_10_4_ROAM_OFFLOAD_MAX_VDEV 3
  467. #define TARGET_10_4_ROAM_OFFLOAD_MAX_PROFILES 8
  468. /* Note: mcast to ucast is disabled by default */
  469. #define TARGET_10_4_NUM_MCAST_GROUPS 0
  470. #define TARGET_10_4_NUM_MCAST_TABLE_ELEMS 0
  471. #define TARGET_10_4_MCAST2UCAST_MODE 0
  472. #define TARGET_10_4_TX_DBG_LOG_SIZE 1024
  473. #define TARGET_10_4_NUM_WDS_ENTRIES 32
  474. #define TARGET_10_4_DMA_BURST_SIZE 0
  475. #define TARGET_10_4_MAC_AGGR_DELIM 0
  476. #define TARGET_10_4_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 1
  477. #define TARGET_10_4_VOW_CONFIG 0
  478. #define TARGET_10_4_GTK_OFFLOAD_MAX_VDEV 3
  479. #define TARGET_10_4_11AC_TX_MAX_FRAGS 2
  480. #define TARGET_10_4_MAX_PEER_EXT_STATS 16
  481. #define TARGET_10_4_SMART_ANT_CAP 0
  482. #define TARGET_10_4_BK_MIN_FREE 0
  483. #define TARGET_10_4_BE_MIN_FREE 0
  484. #define TARGET_10_4_VI_MIN_FREE 0
  485. #define TARGET_10_4_VO_MIN_FREE 0
  486. #define TARGET_10_4_RX_BATCH_MODE 1
  487. #define TARGET_10_4_THERMAL_THROTTLING_CONFIG 0
  488. #define TARGET_10_4_ATF_CONFIG 0
  489. #define TARGET_10_4_IPHDR_PAD_CONFIG 1
  490. #define TARGET_10_4_QWRAP_CONFIG 0
  491. /* Number of Copy Engines supported */
  492. #define CE_COUNT ar->hw_values->ce_count
  493. /*
  494. * Granted MSIs are assigned as follows:
  495. * Firmware uses the first
  496. * Remaining MSIs, if any, are used by Copy Engines
  497. * This mapping is known to both Target firmware and Host software.
  498. * It may be changed as long as Host and Target are kept in sync.
  499. */
  500. /* MSI for firmware (errors, etc.) */
  501. #define MSI_ASSIGN_FW 0
  502. /* MSIs for Copy Engines */
  503. #define MSI_ASSIGN_CE_INITIAL 1
  504. #define MSI_ASSIGN_CE_MAX ar->hw_values->msi_assign_ce_max
  505. /* as of IP3.7.1 */
  506. #define RTC_STATE_V_ON ar->hw_values->rtc_state_val_on
  507. #define RTC_STATE_V_LSB 0
  508. #define RTC_STATE_V_MASK 0x00000007
  509. #define RTC_STATE_ADDRESS 0x0000
  510. #define PCIE_SOC_WAKE_V_MASK 0x00000001
  511. #define PCIE_SOC_WAKE_ADDRESS 0x0004
  512. #define PCIE_SOC_WAKE_RESET 0x00000000
  513. #define SOC_GLOBAL_RESET_ADDRESS 0x0008
  514. #define RTC_SOC_BASE_ADDRESS ar->regs->rtc_soc_base_address
  515. #define RTC_WMAC_BASE_ADDRESS ar->regs->rtc_wmac_base_address
  516. #define MAC_COEX_BASE_ADDRESS 0x00006000
  517. #define BT_COEX_BASE_ADDRESS 0x00007000
  518. #define SOC_PCIE_BASE_ADDRESS 0x00008000
  519. #define SOC_CORE_BASE_ADDRESS ar->regs->soc_core_base_address
  520. #define WLAN_UART_BASE_ADDRESS 0x0000c000
  521. #define WLAN_SI_BASE_ADDRESS 0x00010000
  522. #define WLAN_GPIO_BASE_ADDRESS 0x00014000
  523. #define WLAN_ANALOG_INTF_BASE_ADDRESS 0x0001c000
  524. #define WLAN_MAC_BASE_ADDRESS ar->regs->wlan_mac_base_address
  525. #define EFUSE_BASE_ADDRESS 0x00030000
  526. #define FPGA_REG_BASE_ADDRESS 0x00039000
  527. #define WLAN_UART2_BASE_ADDRESS 0x00054c00
  528. #define CE_WRAPPER_BASE_ADDRESS ar->regs->ce_wrapper_base_address
  529. #define CE0_BASE_ADDRESS ar->regs->ce0_base_address
  530. #define CE1_BASE_ADDRESS ar->regs->ce1_base_address
  531. #define CE2_BASE_ADDRESS ar->regs->ce2_base_address
  532. #define CE3_BASE_ADDRESS ar->regs->ce3_base_address
  533. #define CE4_BASE_ADDRESS ar->regs->ce4_base_address
  534. #define CE5_BASE_ADDRESS ar->regs->ce5_base_address
  535. #define CE6_BASE_ADDRESS ar->regs->ce6_base_address
  536. #define CE7_BASE_ADDRESS ar->regs->ce7_base_address
  537. #define DBI_BASE_ADDRESS 0x00060000
  538. #define WLAN_ANALOG_INTF_PCIE_BASE_ADDRESS 0x0006c000
  539. #define PCIE_LOCAL_BASE_ADDRESS ar->regs->pcie_local_base_address
  540. #define SOC_RESET_CONTROL_ADDRESS 0x00000000
  541. #define SOC_RESET_CONTROL_OFFSET 0x00000000
  542. #define SOC_RESET_CONTROL_SI0_RST_MASK ar->regs->soc_reset_control_si0_rst_mask
  543. #define SOC_RESET_CONTROL_CE_RST_MASK ar->regs->soc_reset_control_ce_rst_mask
  544. #define SOC_RESET_CONTROL_CPU_WARM_RST_MASK 0x00000040
  545. #define SOC_CPU_CLOCK_OFFSET 0x00000020
  546. #define SOC_CPU_CLOCK_STANDARD_LSB 0
  547. #define SOC_CPU_CLOCK_STANDARD_MASK 0x00000003
  548. #define SOC_CLOCK_CONTROL_OFFSET 0x00000028
  549. #define SOC_CLOCK_CONTROL_SI0_CLK_MASK 0x00000001
  550. #define SOC_SYSTEM_SLEEP_OFFSET 0x000000c4
  551. #define SOC_LPO_CAL_OFFSET 0x000000e0
  552. #define SOC_LPO_CAL_ENABLE_LSB 20
  553. #define SOC_LPO_CAL_ENABLE_MASK 0x00100000
  554. #define SOC_LF_TIMER_CONTROL0_ADDRESS 0x00000050
  555. #define SOC_LF_TIMER_CONTROL0_ENABLE_MASK 0x00000004
  556. #define SOC_CHIP_ID_ADDRESS ar->regs->soc_chip_id_address
  557. #define SOC_CHIP_ID_REV_LSB 8
  558. #define SOC_CHIP_ID_REV_MASK 0x00000f00
  559. #define WLAN_RESET_CONTROL_COLD_RST_MASK 0x00000008
  560. #define WLAN_RESET_CONTROL_WARM_RST_MASK 0x00000004
  561. #define WLAN_SYSTEM_SLEEP_DISABLE_LSB 0
  562. #define WLAN_SYSTEM_SLEEP_DISABLE_MASK 0x00000001
  563. #define WLAN_GPIO_PIN0_ADDRESS 0x00000028
  564. #define WLAN_GPIO_PIN0_CONFIG_LSB 11
  565. #define WLAN_GPIO_PIN0_CONFIG_MASK 0x00007800
  566. #define WLAN_GPIO_PIN0_PAD_PULL_LSB 5
  567. #define WLAN_GPIO_PIN0_PAD_PULL_MASK 0x00000060
  568. #define WLAN_GPIO_PIN1_ADDRESS 0x0000002c
  569. #define WLAN_GPIO_PIN1_CONFIG_MASK 0x00007800
  570. #define WLAN_GPIO_PIN10_ADDRESS 0x00000050
  571. #define WLAN_GPIO_PIN11_ADDRESS 0x00000054
  572. #define WLAN_GPIO_PIN12_ADDRESS 0x00000058
  573. #define WLAN_GPIO_PIN13_ADDRESS 0x0000005c
  574. #define CLOCK_GPIO_OFFSET 0xffffffff
  575. #define CLOCK_GPIO_BT_CLK_OUT_EN_LSB 0
  576. #define CLOCK_GPIO_BT_CLK_OUT_EN_MASK 0
  577. #define SI_CONFIG_OFFSET 0x00000000
  578. #define SI_CONFIG_ERR_INT_LSB 19
  579. #define SI_CONFIG_ERR_INT_MASK 0x00080000
  580. #define SI_CONFIG_BIDIR_OD_DATA_LSB 18
  581. #define SI_CONFIG_BIDIR_OD_DATA_MASK 0x00040000
  582. #define SI_CONFIG_I2C_LSB 16
  583. #define SI_CONFIG_I2C_MASK 0x00010000
  584. #define SI_CONFIG_POS_SAMPLE_LSB 7
  585. #define SI_CONFIG_POS_SAMPLE_MASK 0x00000080
  586. #define SI_CONFIG_INACTIVE_DATA_LSB 5
  587. #define SI_CONFIG_INACTIVE_DATA_MASK 0x00000020
  588. #define SI_CONFIG_INACTIVE_CLK_LSB 4
  589. #define SI_CONFIG_INACTIVE_CLK_MASK 0x00000010
  590. #define SI_CONFIG_DIVIDER_LSB 0
  591. #define SI_CONFIG_DIVIDER_MASK 0x0000000f
  592. #define SI_CS_OFFSET 0x00000004
  593. #define SI_CS_DONE_ERR_LSB 10
  594. #define SI_CS_DONE_ERR_MASK 0x00000400
  595. #define SI_CS_DONE_INT_LSB 9
  596. #define SI_CS_DONE_INT_MASK 0x00000200
  597. #define SI_CS_START_LSB 8
  598. #define SI_CS_START_MASK 0x00000100
  599. #define SI_CS_RX_CNT_LSB 4
  600. #define SI_CS_RX_CNT_MASK 0x000000f0
  601. #define SI_CS_TX_CNT_LSB 0
  602. #define SI_CS_TX_CNT_MASK 0x0000000f
  603. #define SI_TX_DATA0_OFFSET 0x00000008
  604. #define SI_TX_DATA1_OFFSET 0x0000000c
  605. #define SI_RX_DATA0_OFFSET 0x00000010
  606. #define SI_RX_DATA1_OFFSET 0x00000014
  607. #define CORE_CTRL_CPU_INTR_MASK 0x00002000
  608. #define CORE_CTRL_PCIE_REG_31_MASK 0x00000800
  609. #define CORE_CTRL_ADDRESS 0x0000
  610. #define PCIE_INTR_ENABLE_ADDRESS 0x0008
  611. #define PCIE_INTR_CAUSE_ADDRESS 0x000c
  612. #define PCIE_INTR_CLR_ADDRESS ar->regs->pcie_intr_clr_address
  613. #define SCRATCH_3_ADDRESS ar->regs->scratch_3_address
  614. #define CPU_INTR_ADDRESS 0x0010
  615. #define CCNT_TO_MSEC(ar, x) ((x) / ar->hw_params.channel_counters_freq_hz)
  616. /* Firmware indications to the Host via SCRATCH_3 register. */
  617. #define FW_INDICATOR_ADDRESS ar->regs->fw_indicator_address
  618. #define FW_IND_EVENT_PENDING 1
  619. #define FW_IND_INITIALIZED 2
  620. #define FW_IND_HOST_READY 0x80000000
  621. /* HOST_REG interrupt from firmware */
  622. #define PCIE_INTR_FIRMWARE_MASK ar->regs->pcie_intr_fw_mask
  623. #define PCIE_INTR_CE_MASK_ALL ar->regs->pcie_intr_ce_mask_all
  624. #define DRAM_BASE_ADDRESS 0x00400000
  625. #define PCIE_BAR_REG_ADDRESS 0x40030
  626. #define MISSING 0
  627. #define SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
  628. #define WLAN_SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
  629. #define WLAN_RESET_CONTROL_OFFSET SOC_RESET_CONTROL_OFFSET
  630. #define CLOCK_CONTROL_OFFSET SOC_CLOCK_CONTROL_OFFSET
  631. #define CLOCK_CONTROL_SI0_CLK_MASK SOC_CLOCK_CONTROL_SI0_CLK_MASK
  632. #define RESET_CONTROL_MBOX_RST_MASK MISSING
  633. #define RESET_CONTROL_SI0_RST_MASK SOC_RESET_CONTROL_SI0_RST_MASK
  634. #define GPIO_BASE_ADDRESS WLAN_GPIO_BASE_ADDRESS
  635. #define GPIO_PIN0_OFFSET WLAN_GPIO_PIN0_ADDRESS
  636. #define GPIO_PIN1_OFFSET WLAN_GPIO_PIN1_ADDRESS
  637. #define GPIO_PIN0_CONFIG_LSB WLAN_GPIO_PIN0_CONFIG_LSB
  638. #define GPIO_PIN0_CONFIG_MASK WLAN_GPIO_PIN0_CONFIG_MASK
  639. #define GPIO_PIN0_PAD_PULL_LSB WLAN_GPIO_PIN0_PAD_PULL_LSB
  640. #define GPIO_PIN0_PAD_PULL_MASK WLAN_GPIO_PIN0_PAD_PULL_MASK
  641. #define GPIO_PIN1_CONFIG_MASK WLAN_GPIO_PIN1_CONFIG_MASK
  642. #define SI_BASE_ADDRESS WLAN_SI_BASE_ADDRESS
  643. #define SCRATCH_BASE_ADDRESS SOC_CORE_BASE_ADDRESS
  644. #define LOCAL_SCRATCH_OFFSET 0x18
  645. #define CPU_CLOCK_OFFSET SOC_CPU_CLOCK_OFFSET
  646. #define LPO_CAL_OFFSET SOC_LPO_CAL_OFFSET
  647. #define GPIO_PIN10_OFFSET WLAN_GPIO_PIN10_ADDRESS
  648. #define GPIO_PIN11_OFFSET WLAN_GPIO_PIN11_ADDRESS
  649. #define GPIO_PIN12_OFFSET WLAN_GPIO_PIN12_ADDRESS
  650. #define GPIO_PIN13_OFFSET WLAN_GPIO_PIN13_ADDRESS
  651. #define CPU_CLOCK_STANDARD_LSB SOC_CPU_CLOCK_STANDARD_LSB
  652. #define CPU_CLOCK_STANDARD_MASK SOC_CPU_CLOCK_STANDARD_MASK
  653. #define LPO_CAL_ENABLE_LSB SOC_LPO_CAL_ENABLE_LSB
  654. #define LPO_CAL_ENABLE_MASK SOC_LPO_CAL_ENABLE_MASK
  655. #define ANALOG_INTF_BASE_ADDRESS WLAN_ANALOG_INTF_BASE_ADDRESS
  656. #define MBOX_BASE_ADDRESS MISSING
  657. #define INT_STATUS_ENABLE_ERROR_LSB MISSING
  658. #define INT_STATUS_ENABLE_ERROR_MASK MISSING
  659. #define INT_STATUS_ENABLE_CPU_LSB MISSING
  660. #define INT_STATUS_ENABLE_CPU_MASK MISSING
  661. #define INT_STATUS_ENABLE_COUNTER_LSB MISSING
  662. #define INT_STATUS_ENABLE_COUNTER_MASK MISSING
  663. #define INT_STATUS_ENABLE_MBOX_DATA_LSB MISSING
  664. #define INT_STATUS_ENABLE_MBOX_DATA_MASK MISSING
  665. #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB MISSING
  666. #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK MISSING
  667. #define ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB MISSING
  668. #define ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK MISSING
  669. #define COUNTER_INT_STATUS_ENABLE_BIT_LSB MISSING
  670. #define COUNTER_INT_STATUS_ENABLE_BIT_MASK MISSING
  671. #define INT_STATUS_ENABLE_ADDRESS MISSING
  672. #define CPU_INT_STATUS_ENABLE_BIT_LSB MISSING
  673. #define CPU_INT_STATUS_ENABLE_BIT_MASK MISSING
  674. #define HOST_INT_STATUS_ADDRESS MISSING
  675. #define CPU_INT_STATUS_ADDRESS MISSING
  676. #define ERROR_INT_STATUS_ADDRESS MISSING
  677. #define ERROR_INT_STATUS_WAKEUP_MASK MISSING
  678. #define ERROR_INT_STATUS_WAKEUP_LSB MISSING
  679. #define ERROR_INT_STATUS_RX_UNDERFLOW_MASK MISSING
  680. #define ERROR_INT_STATUS_RX_UNDERFLOW_LSB MISSING
  681. #define ERROR_INT_STATUS_TX_OVERFLOW_MASK MISSING
  682. #define ERROR_INT_STATUS_TX_OVERFLOW_LSB MISSING
  683. #define COUNT_DEC_ADDRESS MISSING
  684. #define HOST_INT_STATUS_CPU_MASK MISSING
  685. #define HOST_INT_STATUS_CPU_LSB MISSING
  686. #define HOST_INT_STATUS_ERROR_MASK MISSING
  687. #define HOST_INT_STATUS_ERROR_LSB MISSING
  688. #define HOST_INT_STATUS_COUNTER_MASK MISSING
  689. #define HOST_INT_STATUS_COUNTER_LSB MISSING
  690. #define RX_LOOKAHEAD_VALID_ADDRESS MISSING
  691. #define WINDOW_DATA_ADDRESS MISSING
  692. #define WINDOW_READ_ADDR_ADDRESS MISSING
  693. #define WINDOW_WRITE_ADDR_ADDRESS MISSING
  694. #define QCA9887_1_0_I2C_SDA_GPIO_PIN 5
  695. #define QCA9887_1_0_I2C_SDA_PIN_CONFIG 3
  696. #define QCA9887_1_0_SI_CLK_GPIO_PIN 17
  697. #define QCA9887_1_0_SI_CLK_PIN_CONFIG 3
  698. #define QCA9887_1_0_GPIO_ENABLE_W1TS_LOW_ADDRESS 0x00000010
  699. #define QCA9887_EEPROM_SELECT_READ 0xa10000a0
  700. #define QCA9887_EEPROM_ADDR_HI_MASK 0x0000ff00
  701. #define QCA9887_EEPROM_ADDR_HI_LSB 8
  702. #define QCA9887_EEPROM_ADDR_LO_MASK 0x00ff0000
  703. #define QCA9887_EEPROM_ADDR_LO_LSB 16
  704. #define RTC_STATE_V_GET(x) (((x) & RTC_STATE_V_MASK) >> RTC_STATE_V_LSB)
  705. /* Register definitions for first generation ath10k cards. These cards include
  706. * a mac thich has a register allocation similar to ath9k and at least some
  707. * registers including the ones relevant for modifying the coverage class are
  708. * identical to the ath9k definitions.
  709. * These registers are usually managed by the ath10k firmware. However by
  710. * overriding them it is possible to support coverage class modifications.
  711. */
  712. #define WAVE1_PCU_ACK_CTS_TIMEOUT 0x8014
  713. #define WAVE1_PCU_ACK_CTS_TIMEOUT_MAX 0x00003FFF
  714. #define WAVE1_PCU_ACK_CTS_TIMEOUT_ACK_MASK 0x00003FFF
  715. #define WAVE1_PCU_ACK_CTS_TIMEOUT_ACK_LSB 0
  716. #define WAVE1_PCU_ACK_CTS_TIMEOUT_CTS_MASK 0x3FFF0000
  717. #define WAVE1_PCU_ACK_CTS_TIMEOUT_CTS_LSB 16
  718. #define WAVE1_PCU_GBL_IFS_SLOT 0x1070
  719. #define WAVE1_PCU_GBL_IFS_SLOT_MASK 0x0000FFFF
  720. #define WAVE1_PCU_GBL_IFS_SLOT_MAX 0x0000FFFF
  721. #define WAVE1_PCU_GBL_IFS_SLOT_LSB 0
  722. #define WAVE1_PCU_GBL_IFS_SLOT_RESV0 0xFFFF0000
  723. #define WAVE1_PHYCLK 0x801C
  724. #define WAVE1_PHYCLK_USEC_MASK 0x0000007F
  725. #define WAVE1_PHYCLK_USEC_LSB 0
  726. #endif /* _HW_H_ */