dscc4.c 53 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052
  1. /*
  2. * drivers/net/wan/dscc4/dscc4.c: a DSCC4 HDLC driver for Linux
  3. *
  4. * This software may be used and distributed according to the terms of the
  5. * GNU General Public License.
  6. *
  7. * The author may be reached as romieu@cogenit.fr.
  8. * Specific bug reports/asian food will be welcome.
  9. *
  10. * Special thanks to the nice people at CS-Telecom for the hardware and the
  11. * access to the test/measure tools.
  12. *
  13. *
  14. * Theory of Operation
  15. *
  16. * I. Board Compatibility
  17. *
  18. * This device driver is designed for the Siemens PEB20534 4 ports serial
  19. * controller as found on Etinc PCISYNC cards. The documentation for the
  20. * chipset is available at http://www.infineon.com:
  21. * - Data Sheet "DSCC4, DMA Supported Serial Communication Controller with
  22. * 4 Channels, PEB 20534 Version 2.1, PEF 20534 Version 2.1";
  23. * - Application Hint "Management of DSCC4 on-chip FIFO resources".
  24. * - Errata sheet DS5 (courtesy of Michael Skerritt).
  25. * Jens David has built an adapter based on the same chipset. Take a look
  26. * at http://www.afthd.tu-darmstadt.de/~dg1kjd/pciscc4 for a specific
  27. * driver.
  28. * Sample code (2 revisions) is available at Infineon.
  29. *
  30. * II. Board-specific settings
  31. *
  32. * Pcisync can transmit some clock signal to the outside world on the
  33. * *first two* ports provided you put a quartz and a line driver on it and
  34. * remove the jumpers. The operation is described on Etinc web site. If you
  35. * go DCE on these ports, don't forget to use an adequate cable.
  36. *
  37. * Sharing of the PCI interrupt line for this board is possible.
  38. *
  39. * III. Driver operation
  40. *
  41. * The rx/tx operations are based on a linked list of descriptors. The driver
  42. * doesn't use HOLD mode any more. HOLD mode is definitely buggy and the more
  43. * I tried to fix it, the more it started to look like (convoluted) software
  44. * mutation of LxDA method. Errata sheet DS5 suggests to use LxDA: consider
  45. * this a rfc2119 MUST.
  46. *
  47. * Tx direction
  48. * When the tx ring is full, the xmit routine issues a call to netdev_stop.
  49. * The device is supposed to be enabled again during an ALLS irq (we could
  50. * use HI but as it's easy to lose events, it's fscked).
  51. *
  52. * Rx direction
  53. * The received frames aren't supposed to span over multiple receiving areas.
  54. * I may implement it some day but it isn't the highest ranked item.
  55. *
  56. * IV. Notes
  57. * The current error (XDU, RFO) recovery code is untested.
  58. * So far, RDO takes his RX channel down and the right sequence to enable it
  59. * again is still a mystery. If RDO happens, plan a reboot. More details
  60. * in the code (NB: as this happens, TX still works).
  61. * Don't mess the cables during operation, especially on DTE ports. I don't
  62. * suggest it for DCE either but at least one can get some messages instead
  63. * of a complete instant freeze.
  64. * Tests are done on Rev. 20 of the silicium. The RDO handling changes with
  65. * the documentation/chipset releases.
  66. *
  67. * TODO:
  68. * - test X25.
  69. * - use polling at high irq/s,
  70. * - performance analysis,
  71. * - endianness.
  72. *
  73. * 2001/12/10 Daniela Squassoni <daniela@cyclades.com>
  74. * - Contribution to support the new generic HDLC layer.
  75. *
  76. * 2002/01 Ueimor
  77. * - old style interface removal
  78. * - dscc4_release_ring fix (related to DMA mapping)
  79. * - hard_start_xmit fix (hint: TxSizeMax)
  80. * - misc crapectomy.
  81. */
  82. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  83. #include <linux/module.h>
  84. #include <linux/sched.h>
  85. #include <linux/types.h>
  86. #include <linux/errno.h>
  87. #include <linux/list.h>
  88. #include <linux/ioport.h>
  89. #include <linux/pci.h>
  90. #include <linux/kernel.h>
  91. #include <linux/mm.h>
  92. #include <linux/slab.h>
  93. #include <asm/cache.h>
  94. #include <asm/byteorder.h>
  95. #include <linux/uaccess.h>
  96. #include <asm/io.h>
  97. #include <asm/irq.h>
  98. #include <linux/init.h>
  99. #include <linux/interrupt.h>
  100. #include <linux/string.h>
  101. #include <linux/if_arp.h>
  102. #include <linux/netdevice.h>
  103. #include <linux/skbuff.h>
  104. #include <linux/delay.h>
  105. #include <linux/hdlc.h>
  106. #include <linux/mutex.h>
  107. /* Version */
  108. static const char version[] = "$Id: dscc4.c,v 1.173 2003/09/20 23:55:34 romieu Exp $ for Linux\n";
  109. static int debug;
  110. static int quartz;
  111. #ifdef CONFIG_DSCC4_PCI_RST
  112. static DEFINE_MUTEX(dscc4_mutex);
  113. static u32 dscc4_pci_config_store[16];
  114. #endif
  115. #define DRV_NAME "dscc4"
  116. #undef DSCC4_POLLING
  117. /* Module parameters */
  118. MODULE_AUTHOR("Maintainer: Francois Romieu <romieu@cogenit.fr>");
  119. MODULE_DESCRIPTION("Siemens PEB20534 PCI Controller");
  120. MODULE_LICENSE("GPL");
  121. module_param(debug, int, 0);
  122. MODULE_PARM_DESC(debug,"Enable/disable extra messages");
  123. module_param(quartz, int, 0);
  124. MODULE_PARM_DESC(quartz,"If present, on-board quartz frequency (Hz)");
  125. /* Structures */
  126. struct thingie {
  127. int define;
  128. u32 bits;
  129. };
  130. struct TxFD {
  131. __le32 state;
  132. __le32 next;
  133. __le32 data;
  134. __le32 complete;
  135. u32 jiffies; /* Allows sizeof(TxFD) == sizeof(RxFD) + extra hack */
  136. /* FWIW, datasheet calls that "dummy" and says that card
  137. * never looks at it; neither does the driver */
  138. };
  139. struct RxFD {
  140. __le32 state1;
  141. __le32 next;
  142. __le32 data;
  143. __le32 state2;
  144. __le32 end;
  145. };
  146. #define DUMMY_SKB_SIZE 64
  147. #define TX_LOW 8
  148. #define TX_RING_SIZE 32
  149. #define RX_RING_SIZE 32
  150. #define TX_TOTAL_SIZE TX_RING_SIZE*sizeof(struct TxFD)
  151. #define RX_TOTAL_SIZE RX_RING_SIZE*sizeof(struct RxFD)
  152. #define IRQ_RING_SIZE 64 /* Keep it a multiple of 32 */
  153. #define TX_TIMEOUT (HZ/10)
  154. #define DSCC4_HZ_MAX 33000000
  155. #define BRR_DIVIDER_MAX 64*0x00004000 /* Cf errata DS5 p.10 */
  156. #define dev_per_card 4
  157. #define SCC_REGISTERS_MAX 23 /* Cf errata DS5 p.4 */
  158. #define SOURCE_ID(flags) (((flags) >> 28) & 0x03)
  159. #define TO_SIZE(state) (((state) >> 16) & 0x1fff)
  160. /*
  161. * Given the operating range of Linux HDLC, the 2 defines below could be
  162. * made simpler. However they are a fine reminder for the limitations of
  163. * the driver: it's better to stay < TxSizeMax and < RxSizeMax.
  164. */
  165. #define TO_STATE_TX(len) cpu_to_le32(((len) & TxSizeMax) << 16)
  166. #define TO_STATE_RX(len) cpu_to_le32((RX_MAX(len) % RxSizeMax) << 16)
  167. #define RX_MAX(len) ((((len) >> 5) + 1) << 5) /* Cf RLCR */
  168. #define SCC_REG_START(dpriv) (SCC_START+(dpriv->dev_id)*SCC_OFFSET)
  169. struct dscc4_pci_priv {
  170. __le32 *iqcfg;
  171. int cfg_cur;
  172. spinlock_t lock;
  173. struct pci_dev *pdev;
  174. struct dscc4_dev_priv *root;
  175. dma_addr_t iqcfg_dma;
  176. u32 xtal_hz;
  177. };
  178. struct dscc4_dev_priv {
  179. struct sk_buff *rx_skbuff[RX_RING_SIZE];
  180. struct sk_buff *tx_skbuff[TX_RING_SIZE];
  181. struct RxFD *rx_fd;
  182. struct TxFD *tx_fd;
  183. __le32 *iqrx;
  184. __le32 *iqtx;
  185. /* FIXME: check all the volatile are required */
  186. volatile u32 tx_current;
  187. u32 rx_current;
  188. u32 iqtx_current;
  189. u32 iqrx_current;
  190. volatile u32 tx_dirty;
  191. volatile u32 ltda;
  192. u32 rx_dirty;
  193. u32 lrda;
  194. dma_addr_t tx_fd_dma;
  195. dma_addr_t rx_fd_dma;
  196. dma_addr_t iqtx_dma;
  197. dma_addr_t iqrx_dma;
  198. u32 scc_regs[SCC_REGISTERS_MAX]; /* Cf errata DS5 p.4 */
  199. struct timer_list timer;
  200. struct dscc4_pci_priv *pci_priv;
  201. spinlock_t lock;
  202. int dev_id;
  203. volatile u32 flags;
  204. u32 timer_help;
  205. unsigned short encoding;
  206. unsigned short parity;
  207. struct net_device *dev;
  208. sync_serial_settings settings;
  209. void __iomem *base_addr;
  210. u32 __pad __attribute__ ((aligned (4)));
  211. };
  212. /* GLOBAL registers definitions */
  213. #define GCMDR 0x00
  214. #define GSTAR 0x04
  215. #define GMODE 0x08
  216. #define IQLENR0 0x0C
  217. #define IQLENR1 0x10
  218. #define IQRX0 0x14
  219. #define IQTX0 0x24
  220. #define IQCFG 0x3c
  221. #define FIFOCR1 0x44
  222. #define FIFOCR2 0x48
  223. #define FIFOCR3 0x4c
  224. #define FIFOCR4 0x34
  225. #define CH0CFG 0x50
  226. #define CH0BRDA 0x54
  227. #define CH0BTDA 0x58
  228. #define CH0FRDA 0x98
  229. #define CH0FTDA 0xb0
  230. #define CH0LRDA 0xc8
  231. #define CH0LTDA 0xe0
  232. /* SCC registers definitions */
  233. #define SCC_START 0x0100
  234. #define SCC_OFFSET 0x80
  235. #define CMDR 0x00
  236. #define STAR 0x04
  237. #define CCR0 0x08
  238. #define CCR1 0x0c
  239. #define CCR2 0x10
  240. #define BRR 0x2C
  241. #define RLCR 0x40
  242. #define IMR 0x54
  243. #define ISR 0x58
  244. #define GPDIR 0x0400
  245. #define GPDATA 0x0404
  246. #define GPIM 0x0408
  247. /* Bit masks */
  248. #define EncodingMask 0x00700000
  249. #define CrcMask 0x00000003
  250. #define IntRxScc0 0x10000000
  251. #define IntTxScc0 0x01000000
  252. #define TxPollCmd 0x00000400
  253. #define RxActivate 0x08000000
  254. #define MTFi 0x04000000
  255. #define Rdr 0x00400000
  256. #define Rdt 0x00200000
  257. #define Idr 0x00100000
  258. #define Idt 0x00080000
  259. #define TxSccRes 0x01000000
  260. #define RxSccRes 0x00010000
  261. #define TxSizeMax 0x1fff /* Datasheet DS1 - 11.1.1.1 */
  262. #define RxSizeMax 0x1ffc /* Datasheet DS1 - 11.1.2.1 */
  263. #define Ccr0ClockMask 0x0000003f
  264. #define Ccr1LoopMask 0x00000200
  265. #define IsrMask 0x000fffff
  266. #define BrrExpMask 0x00000f00
  267. #define BrrMultMask 0x0000003f
  268. #define EncodingMask 0x00700000
  269. #define Hold cpu_to_le32(0x40000000)
  270. #define SccBusy 0x10000000
  271. #define PowerUp 0x80000000
  272. #define Vis 0x00001000
  273. #define FrameOk (FrameVfr | FrameCrc)
  274. #define FrameVfr 0x80
  275. #define FrameRdo 0x40
  276. #define FrameCrc 0x20
  277. #define FrameRab 0x10
  278. #define FrameAborted cpu_to_le32(0x00000200)
  279. #define FrameEnd cpu_to_le32(0x80000000)
  280. #define DataComplete cpu_to_le32(0x40000000)
  281. #define LengthCheck 0x00008000
  282. #define SccEvt 0x02000000
  283. #define NoAck 0x00000200
  284. #define Action 0x00000001
  285. #define HiDesc cpu_to_le32(0x20000000)
  286. /* SCC events */
  287. #define RxEvt 0xf0000000
  288. #define TxEvt 0x0f000000
  289. #define Alls 0x00040000
  290. #define Xdu 0x00010000
  291. #define Cts 0x00004000
  292. #define Xmr 0x00002000
  293. #define Xpr 0x00001000
  294. #define Rdo 0x00000080
  295. #define Rfs 0x00000040
  296. #define Cd 0x00000004
  297. #define Rfo 0x00000002
  298. #define Flex 0x00000001
  299. /* DMA core events */
  300. #define Cfg 0x00200000
  301. #define Hi 0x00040000
  302. #define Fi 0x00020000
  303. #define Err 0x00010000
  304. #define Arf 0x00000002
  305. #define ArAck 0x00000001
  306. /* State flags */
  307. #define Ready 0x00000000
  308. #define NeedIDR 0x00000001
  309. #define NeedIDT 0x00000002
  310. #define RdoSet 0x00000004
  311. #define FakeReset 0x00000008
  312. /* Don't mask RDO. Ever. */
  313. #ifdef DSCC4_POLLING
  314. #define EventsMask 0xfffeef7f
  315. #else
  316. #define EventsMask 0xfffa8f7a
  317. #endif
  318. /* Functions prototypes */
  319. static void dscc4_rx_irq(struct dscc4_pci_priv *, struct dscc4_dev_priv *);
  320. static void dscc4_tx_irq(struct dscc4_pci_priv *, struct dscc4_dev_priv *);
  321. static int dscc4_found1(struct pci_dev *, void __iomem *ioaddr);
  322. static int dscc4_init_one(struct pci_dev *, const struct pci_device_id *ent);
  323. static int dscc4_open(struct net_device *);
  324. static netdev_tx_t dscc4_start_xmit(struct sk_buff *,
  325. struct net_device *);
  326. static int dscc4_close(struct net_device *);
  327. static int dscc4_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
  328. static int dscc4_init_ring(struct net_device *);
  329. static void dscc4_release_ring(struct dscc4_dev_priv *);
  330. static void dscc4_timer(unsigned long);
  331. static void dscc4_tx_timeout(struct net_device *);
  332. static irqreturn_t dscc4_irq(int irq, void *dev_id);
  333. static int dscc4_hdlc_attach(struct net_device *, unsigned short, unsigned short);
  334. static int dscc4_set_iface(struct dscc4_dev_priv *, struct net_device *);
  335. #ifdef DSCC4_POLLING
  336. static int dscc4_tx_poll(struct dscc4_dev_priv *, struct net_device *);
  337. #endif
  338. static inline struct dscc4_dev_priv *dscc4_priv(struct net_device *dev)
  339. {
  340. return dev_to_hdlc(dev)->priv;
  341. }
  342. static inline struct net_device *dscc4_to_dev(struct dscc4_dev_priv *p)
  343. {
  344. return p->dev;
  345. }
  346. static void scc_patchl(u32 mask, u32 value, struct dscc4_dev_priv *dpriv,
  347. struct net_device *dev, int offset)
  348. {
  349. u32 state;
  350. /* Cf scc_writel for concern regarding thread-safety */
  351. state = dpriv->scc_regs[offset >> 2];
  352. state &= ~mask;
  353. state |= value;
  354. dpriv->scc_regs[offset >> 2] = state;
  355. writel(state, dpriv->base_addr + SCC_REG_START(dpriv) + offset);
  356. }
  357. static void scc_writel(u32 bits, struct dscc4_dev_priv *dpriv,
  358. struct net_device *dev, int offset)
  359. {
  360. /*
  361. * Thread-UNsafe.
  362. * As of 2002/02/16, there are no thread racing for access.
  363. */
  364. dpriv->scc_regs[offset >> 2] = bits;
  365. writel(bits, dpriv->base_addr + SCC_REG_START(dpriv) + offset);
  366. }
  367. static inline u32 scc_readl(struct dscc4_dev_priv *dpriv, int offset)
  368. {
  369. return dpriv->scc_regs[offset >> 2];
  370. }
  371. static u32 scc_readl_star(struct dscc4_dev_priv *dpriv, struct net_device *dev)
  372. {
  373. /* Cf errata DS5 p.4 */
  374. readl(dpriv->base_addr + SCC_REG_START(dpriv) + STAR);
  375. return readl(dpriv->base_addr + SCC_REG_START(dpriv) + STAR);
  376. }
  377. static inline void dscc4_do_tx(struct dscc4_dev_priv *dpriv,
  378. struct net_device *dev)
  379. {
  380. dpriv->ltda = dpriv->tx_fd_dma +
  381. ((dpriv->tx_current-1)%TX_RING_SIZE)*sizeof(struct TxFD);
  382. writel(dpriv->ltda, dpriv->base_addr + CH0LTDA + dpriv->dev_id*4);
  383. /* Flush posted writes *NOW* */
  384. readl(dpriv->base_addr + CH0LTDA + dpriv->dev_id*4);
  385. }
  386. static inline void dscc4_rx_update(struct dscc4_dev_priv *dpriv,
  387. struct net_device *dev)
  388. {
  389. dpriv->lrda = dpriv->rx_fd_dma +
  390. ((dpriv->rx_dirty - 1)%RX_RING_SIZE)*sizeof(struct RxFD);
  391. writel(dpriv->lrda, dpriv->base_addr + CH0LRDA + dpriv->dev_id*4);
  392. }
  393. static inline unsigned int dscc4_tx_done(struct dscc4_dev_priv *dpriv)
  394. {
  395. return dpriv->tx_current == dpriv->tx_dirty;
  396. }
  397. static inline unsigned int dscc4_tx_quiescent(struct dscc4_dev_priv *dpriv,
  398. struct net_device *dev)
  399. {
  400. return readl(dpriv->base_addr + CH0FTDA + dpriv->dev_id*4) == dpriv->ltda;
  401. }
  402. static int state_check(u32 state, struct dscc4_dev_priv *dpriv,
  403. struct net_device *dev, const char *msg)
  404. {
  405. int ret = 0;
  406. if (debug > 1) {
  407. if (SOURCE_ID(state) != dpriv->dev_id) {
  408. printk(KERN_DEBUG "%s (%s): Source Id=%d, state=%08x\n",
  409. dev->name, msg, SOURCE_ID(state), state );
  410. ret = -1;
  411. }
  412. if (state & 0x0df80c00) {
  413. printk(KERN_DEBUG "%s (%s): state=%08x (UFO alert)\n",
  414. dev->name, msg, state);
  415. ret = -1;
  416. }
  417. }
  418. return ret;
  419. }
  420. static void dscc4_tx_print(struct net_device *dev,
  421. struct dscc4_dev_priv *dpriv,
  422. char *msg)
  423. {
  424. printk(KERN_DEBUG "%s: tx_current=%02d tx_dirty=%02d (%s)\n",
  425. dev->name, dpriv->tx_current, dpriv->tx_dirty, msg);
  426. }
  427. static void dscc4_release_ring(struct dscc4_dev_priv *dpriv)
  428. {
  429. struct pci_dev *pdev = dpriv->pci_priv->pdev;
  430. struct TxFD *tx_fd = dpriv->tx_fd;
  431. struct RxFD *rx_fd = dpriv->rx_fd;
  432. struct sk_buff **skbuff;
  433. int i;
  434. pci_free_consistent(pdev, TX_TOTAL_SIZE, tx_fd, dpriv->tx_fd_dma);
  435. pci_free_consistent(pdev, RX_TOTAL_SIZE, rx_fd, dpriv->rx_fd_dma);
  436. skbuff = dpriv->tx_skbuff;
  437. for (i = 0; i < TX_RING_SIZE; i++) {
  438. if (*skbuff) {
  439. pci_unmap_single(pdev, le32_to_cpu(tx_fd->data),
  440. (*skbuff)->len, PCI_DMA_TODEVICE);
  441. dev_kfree_skb(*skbuff);
  442. }
  443. skbuff++;
  444. tx_fd++;
  445. }
  446. skbuff = dpriv->rx_skbuff;
  447. for (i = 0; i < RX_RING_SIZE; i++) {
  448. if (*skbuff) {
  449. pci_unmap_single(pdev, le32_to_cpu(rx_fd->data),
  450. RX_MAX(HDLC_MAX_MRU), PCI_DMA_FROMDEVICE);
  451. dev_kfree_skb(*skbuff);
  452. }
  453. skbuff++;
  454. rx_fd++;
  455. }
  456. }
  457. static inline int try_get_rx_skb(struct dscc4_dev_priv *dpriv,
  458. struct net_device *dev)
  459. {
  460. unsigned int dirty = dpriv->rx_dirty%RX_RING_SIZE;
  461. struct RxFD *rx_fd = dpriv->rx_fd + dirty;
  462. const int len = RX_MAX(HDLC_MAX_MRU);
  463. struct sk_buff *skb;
  464. int ret = 0;
  465. skb = dev_alloc_skb(len);
  466. dpriv->rx_skbuff[dirty] = skb;
  467. if (skb) {
  468. skb->protocol = hdlc_type_trans(skb, dev);
  469. rx_fd->data = cpu_to_le32(pci_map_single(dpriv->pci_priv->pdev,
  470. skb->data, len, PCI_DMA_FROMDEVICE));
  471. } else {
  472. rx_fd->data = 0;
  473. ret = -1;
  474. }
  475. return ret;
  476. }
  477. /*
  478. * IRQ/thread/whatever safe
  479. */
  480. static int dscc4_wait_ack_cec(struct dscc4_dev_priv *dpriv,
  481. struct net_device *dev, char *msg)
  482. {
  483. s8 i = 0;
  484. do {
  485. if (!(scc_readl_star(dpriv, dev) & SccBusy)) {
  486. printk(KERN_DEBUG "%s: %s ack (%d try)\n", dev->name,
  487. msg, i);
  488. goto done;
  489. }
  490. schedule_timeout_uninterruptible(msecs_to_jiffies(100));
  491. rmb();
  492. } while (++i > 0);
  493. netdev_err(dev, "%s timeout\n", msg);
  494. done:
  495. return (i >= 0) ? i : -EAGAIN;
  496. }
  497. static int dscc4_do_action(struct net_device *dev, char *msg)
  498. {
  499. void __iomem *ioaddr = dscc4_priv(dev)->base_addr;
  500. s16 i = 0;
  501. writel(Action, ioaddr + GCMDR);
  502. ioaddr += GSTAR;
  503. do {
  504. u32 state = readl(ioaddr);
  505. if (state & ArAck) {
  506. netdev_dbg(dev, "%s ack\n", msg);
  507. writel(ArAck, ioaddr);
  508. goto done;
  509. } else if (state & Arf) {
  510. netdev_err(dev, "%s failed\n", msg);
  511. writel(Arf, ioaddr);
  512. i = -1;
  513. goto done;
  514. }
  515. rmb();
  516. } while (++i > 0);
  517. netdev_err(dev, "%s timeout\n", msg);
  518. done:
  519. return i;
  520. }
  521. static inline int dscc4_xpr_ack(struct dscc4_dev_priv *dpriv)
  522. {
  523. int cur = dpriv->iqtx_current%IRQ_RING_SIZE;
  524. s8 i = 0;
  525. do {
  526. if (!(dpriv->flags & (NeedIDR | NeedIDT)) ||
  527. (dpriv->iqtx[cur] & cpu_to_le32(Xpr)))
  528. break;
  529. smp_rmb();
  530. schedule_timeout_uninterruptible(msecs_to_jiffies(100));
  531. } while (++i > 0);
  532. return (i >= 0 ) ? i : -EAGAIN;
  533. }
  534. #if 0 /* dscc4_{rx/tx}_reset are both unreliable - more tweak needed */
  535. static void dscc4_rx_reset(struct dscc4_dev_priv *dpriv, struct net_device *dev)
  536. {
  537. unsigned long flags;
  538. spin_lock_irqsave(&dpriv->pci_priv->lock, flags);
  539. /* Cf errata DS5 p.6 */
  540. writel(0x00000000, dpriv->base_addr + CH0LRDA + dpriv->dev_id*4);
  541. scc_patchl(PowerUp, 0, dpriv, dev, CCR0);
  542. readl(dpriv->base_addr + CH0LRDA + dpriv->dev_id*4);
  543. writel(MTFi|Rdr, dpriv->base_addr + dpriv->dev_id*0x0c + CH0CFG);
  544. writel(Action, dpriv->base_addr + GCMDR);
  545. spin_unlock_irqrestore(&dpriv->pci_priv->lock, flags);
  546. }
  547. #endif
  548. #if 0
  549. static void dscc4_tx_reset(struct dscc4_dev_priv *dpriv, struct net_device *dev)
  550. {
  551. u16 i = 0;
  552. /* Cf errata DS5 p.7 */
  553. scc_patchl(PowerUp, 0, dpriv, dev, CCR0);
  554. scc_writel(0x00050000, dpriv, dev, CCR2);
  555. /*
  556. * Must be longer than the time required to fill the fifo.
  557. */
  558. while (!dscc4_tx_quiescent(dpriv, dev) && ++i) {
  559. udelay(1);
  560. wmb();
  561. }
  562. writel(MTFi|Rdt, dpriv->base_addr + dpriv->dev_id*0x0c + CH0CFG);
  563. if (dscc4_do_action(dev, "Rdt") < 0)
  564. netdev_err(dev, "Tx reset failed\n");
  565. }
  566. #endif
  567. /* TODO: (ab)use this function to refill a completely depleted RX ring. */
  568. static inline void dscc4_rx_skb(struct dscc4_dev_priv *dpriv,
  569. struct net_device *dev)
  570. {
  571. struct RxFD *rx_fd = dpriv->rx_fd + dpriv->rx_current%RX_RING_SIZE;
  572. struct pci_dev *pdev = dpriv->pci_priv->pdev;
  573. struct sk_buff *skb;
  574. int pkt_len;
  575. skb = dpriv->rx_skbuff[dpriv->rx_current++%RX_RING_SIZE];
  576. if (!skb) {
  577. printk(KERN_DEBUG "%s: skb=0 (%s)\n", dev->name, __func__);
  578. goto refill;
  579. }
  580. pkt_len = TO_SIZE(le32_to_cpu(rx_fd->state2));
  581. pci_unmap_single(pdev, le32_to_cpu(rx_fd->data),
  582. RX_MAX(HDLC_MAX_MRU), PCI_DMA_FROMDEVICE);
  583. if ((skb->data[--pkt_len] & FrameOk) == FrameOk) {
  584. dev->stats.rx_packets++;
  585. dev->stats.rx_bytes += pkt_len;
  586. skb_put(skb, pkt_len);
  587. if (netif_running(dev))
  588. skb->protocol = hdlc_type_trans(skb, dev);
  589. netif_rx(skb);
  590. } else {
  591. if (skb->data[pkt_len] & FrameRdo)
  592. dev->stats.rx_fifo_errors++;
  593. else if (!(skb->data[pkt_len] & FrameCrc))
  594. dev->stats.rx_crc_errors++;
  595. else if ((skb->data[pkt_len] & (FrameVfr | FrameRab)) !=
  596. (FrameVfr | FrameRab))
  597. dev->stats.rx_length_errors++;
  598. dev->stats.rx_errors++;
  599. dev_kfree_skb_irq(skb);
  600. }
  601. refill:
  602. while ((dpriv->rx_dirty - dpriv->rx_current) % RX_RING_SIZE) {
  603. if (try_get_rx_skb(dpriv, dev) < 0)
  604. break;
  605. dpriv->rx_dirty++;
  606. }
  607. dscc4_rx_update(dpriv, dev);
  608. rx_fd->state2 = 0x00000000;
  609. rx_fd->end = cpu_to_le32(0xbabeface);
  610. }
  611. static void dscc4_free1(struct pci_dev *pdev)
  612. {
  613. struct dscc4_pci_priv *ppriv;
  614. struct dscc4_dev_priv *root;
  615. int i;
  616. ppriv = pci_get_drvdata(pdev);
  617. root = ppriv->root;
  618. for (i = 0; i < dev_per_card; i++)
  619. unregister_hdlc_device(dscc4_to_dev(root + i));
  620. for (i = 0; i < dev_per_card; i++)
  621. free_netdev(root[i].dev);
  622. kfree(root);
  623. kfree(ppriv);
  624. }
  625. static int dscc4_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  626. {
  627. struct dscc4_pci_priv *priv;
  628. struct dscc4_dev_priv *dpriv;
  629. void __iomem *ioaddr;
  630. int i, rc;
  631. printk(KERN_DEBUG "%s", version);
  632. rc = pci_enable_device(pdev);
  633. if (rc < 0)
  634. goto out;
  635. rc = pci_request_region(pdev, 0, "registers");
  636. if (rc < 0) {
  637. pr_err("can't reserve MMIO region (regs)\n");
  638. goto err_disable_0;
  639. }
  640. rc = pci_request_region(pdev, 1, "LBI interface");
  641. if (rc < 0) {
  642. pr_err("can't reserve MMIO region (lbi)\n");
  643. goto err_free_mmio_region_1;
  644. }
  645. ioaddr = pci_ioremap_bar(pdev, 0);
  646. if (!ioaddr) {
  647. pr_err("cannot remap MMIO region %llx @ %llx\n",
  648. (unsigned long long)pci_resource_len(pdev, 0),
  649. (unsigned long long)pci_resource_start(pdev, 0));
  650. rc = -EIO;
  651. goto err_free_mmio_regions_2;
  652. }
  653. printk(KERN_DEBUG "Siemens DSCC4, MMIO at %#llx (regs), %#llx (lbi), IRQ %d\n",
  654. (unsigned long long)pci_resource_start(pdev, 0),
  655. (unsigned long long)pci_resource_start(pdev, 1), pdev->irq);
  656. /* Cf errata DS5 p.2 */
  657. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xf8);
  658. pci_set_master(pdev);
  659. rc = dscc4_found1(pdev, ioaddr);
  660. if (rc < 0)
  661. goto err_iounmap_3;
  662. priv = pci_get_drvdata(pdev);
  663. rc = request_irq(pdev->irq, dscc4_irq, IRQF_SHARED, DRV_NAME, priv->root);
  664. if (rc < 0) {
  665. pr_warn("IRQ %d busy\n", pdev->irq);
  666. goto err_release_4;
  667. }
  668. /* power up/little endian/dma core controlled via lrda/ltda */
  669. writel(0x00000001, ioaddr + GMODE);
  670. /* Shared interrupt queue */
  671. {
  672. u32 bits;
  673. bits = (IRQ_RING_SIZE >> 5) - 1;
  674. bits |= bits << 4;
  675. bits |= bits << 8;
  676. bits |= bits << 16;
  677. writel(bits, ioaddr + IQLENR0);
  678. }
  679. /* Global interrupt queue */
  680. writel((u32)(((IRQ_RING_SIZE >> 5) - 1) << 20), ioaddr + IQLENR1);
  681. rc = -ENOMEM;
  682. priv->iqcfg = (__le32 *) pci_alloc_consistent(pdev,
  683. IRQ_RING_SIZE*sizeof(__le32), &priv->iqcfg_dma);
  684. if (!priv->iqcfg)
  685. goto err_free_irq_5;
  686. writel(priv->iqcfg_dma, ioaddr + IQCFG);
  687. /*
  688. * SCC 0-3 private rx/tx irq structures
  689. * IQRX/TXi needs to be set soon. Learned it the hard way...
  690. */
  691. for (i = 0; i < dev_per_card; i++) {
  692. dpriv = priv->root + i;
  693. dpriv->iqtx = (__le32 *) pci_alloc_consistent(pdev,
  694. IRQ_RING_SIZE*sizeof(u32), &dpriv->iqtx_dma);
  695. if (!dpriv->iqtx)
  696. goto err_free_iqtx_6;
  697. writel(dpriv->iqtx_dma, ioaddr + IQTX0 + i*4);
  698. }
  699. for (i = 0; i < dev_per_card; i++) {
  700. dpriv = priv->root + i;
  701. dpriv->iqrx = (__le32 *) pci_alloc_consistent(pdev,
  702. IRQ_RING_SIZE*sizeof(u32), &dpriv->iqrx_dma);
  703. if (!dpriv->iqrx)
  704. goto err_free_iqrx_7;
  705. writel(dpriv->iqrx_dma, ioaddr + IQRX0 + i*4);
  706. }
  707. /* Cf application hint. Beware of hard-lock condition on threshold. */
  708. writel(0x42104000, ioaddr + FIFOCR1);
  709. //writel(0x9ce69800, ioaddr + FIFOCR2);
  710. writel(0xdef6d800, ioaddr + FIFOCR2);
  711. //writel(0x11111111, ioaddr + FIFOCR4);
  712. writel(0x18181818, ioaddr + FIFOCR4);
  713. // FIXME: should depend on the chipset revision
  714. writel(0x0000000e, ioaddr + FIFOCR3);
  715. writel(0xff200001, ioaddr + GCMDR);
  716. rc = 0;
  717. out:
  718. return rc;
  719. err_free_iqrx_7:
  720. while (--i >= 0) {
  721. dpriv = priv->root + i;
  722. pci_free_consistent(pdev, IRQ_RING_SIZE*sizeof(u32),
  723. dpriv->iqrx, dpriv->iqrx_dma);
  724. }
  725. i = dev_per_card;
  726. err_free_iqtx_6:
  727. while (--i >= 0) {
  728. dpriv = priv->root + i;
  729. pci_free_consistent(pdev, IRQ_RING_SIZE*sizeof(u32),
  730. dpriv->iqtx, dpriv->iqtx_dma);
  731. }
  732. pci_free_consistent(pdev, IRQ_RING_SIZE*sizeof(u32), priv->iqcfg,
  733. priv->iqcfg_dma);
  734. err_free_irq_5:
  735. free_irq(pdev->irq, priv->root);
  736. err_release_4:
  737. dscc4_free1(pdev);
  738. err_iounmap_3:
  739. iounmap (ioaddr);
  740. err_free_mmio_regions_2:
  741. pci_release_region(pdev, 1);
  742. err_free_mmio_region_1:
  743. pci_release_region(pdev, 0);
  744. err_disable_0:
  745. pci_disable_device(pdev);
  746. goto out;
  747. };
  748. /*
  749. * Let's hope the default values are decent enough to protect my
  750. * feet from the user's gun - Ueimor
  751. */
  752. static void dscc4_init_registers(struct dscc4_dev_priv *dpriv,
  753. struct net_device *dev)
  754. {
  755. /* No interrupts, SCC core disabled. Let's relax */
  756. scc_writel(0x00000000, dpriv, dev, CCR0);
  757. scc_writel(LengthCheck | (HDLC_MAX_MRU >> 5), dpriv, dev, RLCR);
  758. /*
  759. * No address recognition/crc-CCITT/cts enabled
  760. * Shared flags transmission disabled - cf errata DS5 p.11
  761. * Carrier detect disabled - cf errata p.14
  762. * FIXME: carrier detection/polarity may be handled more gracefully.
  763. */
  764. scc_writel(0x02408000, dpriv, dev, CCR1);
  765. /* crc not forwarded - Cf errata DS5 p.11 */
  766. scc_writel(0x00050008 & ~RxActivate, dpriv, dev, CCR2);
  767. // crc forwarded
  768. //scc_writel(0x00250008 & ~RxActivate, dpriv, dev, CCR2);
  769. }
  770. static inline int dscc4_set_quartz(struct dscc4_dev_priv *dpriv, int hz)
  771. {
  772. int ret = 0;
  773. if ((hz < 0) || (hz > DSCC4_HZ_MAX))
  774. ret = -EOPNOTSUPP;
  775. else
  776. dpriv->pci_priv->xtal_hz = hz;
  777. return ret;
  778. }
  779. static const struct net_device_ops dscc4_ops = {
  780. .ndo_open = dscc4_open,
  781. .ndo_stop = dscc4_close,
  782. .ndo_start_xmit = hdlc_start_xmit,
  783. .ndo_do_ioctl = dscc4_ioctl,
  784. .ndo_tx_timeout = dscc4_tx_timeout,
  785. };
  786. static int dscc4_found1(struct pci_dev *pdev, void __iomem *ioaddr)
  787. {
  788. struct dscc4_pci_priv *ppriv;
  789. struct dscc4_dev_priv *root;
  790. int i, ret = -ENOMEM;
  791. root = kcalloc(dev_per_card, sizeof(*root), GFP_KERNEL);
  792. if (!root)
  793. goto err_out;
  794. for (i = 0; i < dev_per_card; i++) {
  795. root[i].dev = alloc_hdlcdev(root + i);
  796. if (!root[i].dev)
  797. goto err_free_dev;
  798. }
  799. ppriv = kzalloc(sizeof(*ppriv), GFP_KERNEL);
  800. if (!ppriv)
  801. goto err_free_dev;
  802. ppriv->root = root;
  803. spin_lock_init(&ppriv->lock);
  804. for (i = 0; i < dev_per_card; i++) {
  805. struct dscc4_dev_priv *dpriv = root + i;
  806. struct net_device *d = dscc4_to_dev(dpriv);
  807. hdlc_device *hdlc = dev_to_hdlc(d);
  808. d->base_addr = (unsigned long)ioaddr;
  809. d->irq = pdev->irq;
  810. d->netdev_ops = &dscc4_ops;
  811. d->watchdog_timeo = TX_TIMEOUT;
  812. SET_NETDEV_DEV(d, &pdev->dev);
  813. dpriv->dev_id = i;
  814. dpriv->pci_priv = ppriv;
  815. dpriv->base_addr = ioaddr;
  816. spin_lock_init(&dpriv->lock);
  817. hdlc->xmit = dscc4_start_xmit;
  818. hdlc->attach = dscc4_hdlc_attach;
  819. dscc4_init_registers(dpriv, d);
  820. dpriv->parity = PARITY_CRC16_PR0_CCITT;
  821. dpriv->encoding = ENCODING_NRZ;
  822. ret = dscc4_init_ring(d);
  823. if (ret < 0)
  824. goto err_unregister;
  825. ret = register_hdlc_device(d);
  826. if (ret < 0) {
  827. pr_err("unable to register\n");
  828. dscc4_release_ring(dpriv);
  829. goto err_unregister;
  830. }
  831. }
  832. ret = dscc4_set_quartz(root, quartz);
  833. if (ret < 0)
  834. goto err_unregister;
  835. pci_set_drvdata(pdev, ppriv);
  836. return ret;
  837. err_unregister:
  838. while (i-- > 0) {
  839. dscc4_release_ring(root + i);
  840. unregister_hdlc_device(dscc4_to_dev(root + i));
  841. }
  842. kfree(ppriv);
  843. i = dev_per_card;
  844. err_free_dev:
  845. while (i-- > 0)
  846. free_netdev(root[i].dev);
  847. kfree(root);
  848. err_out:
  849. return ret;
  850. };
  851. /* FIXME: get rid of the unneeded code */
  852. static void dscc4_timer(unsigned long data)
  853. {
  854. struct net_device *dev = (struct net_device *)data;
  855. struct dscc4_dev_priv *dpriv = dscc4_priv(dev);
  856. // struct dscc4_pci_priv *ppriv;
  857. goto done;
  858. done:
  859. dpriv->timer.expires = jiffies + TX_TIMEOUT;
  860. add_timer(&dpriv->timer);
  861. }
  862. static void dscc4_tx_timeout(struct net_device *dev)
  863. {
  864. /* FIXME: something is missing there */
  865. }
  866. static int dscc4_loopback_check(struct dscc4_dev_priv *dpriv)
  867. {
  868. sync_serial_settings *settings = &dpriv->settings;
  869. if (settings->loopback && (settings->clock_type != CLOCK_INT)) {
  870. struct net_device *dev = dscc4_to_dev(dpriv);
  871. netdev_info(dev, "loopback requires clock\n");
  872. return -1;
  873. }
  874. return 0;
  875. }
  876. #ifdef CONFIG_DSCC4_PCI_RST
  877. /*
  878. * Some DSCC4-based cards wires the GPIO port and the PCI #RST pin together
  879. * so as to provide a safe way to reset the asic while not the whole machine
  880. * rebooting.
  881. *
  882. * This code doesn't need to be efficient. Keep It Simple
  883. */
  884. static void dscc4_pci_reset(struct pci_dev *pdev, void __iomem *ioaddr)
  885. {
  886. int i;
  887. mutex_lock(&dscc4_mutex);
  888. for (i = 0; i < 16; i++)
  889. pci_read_config_dword(pdev, i << 2, dscc4_pci_config_store + i);
  890. /* Maximal LBI clock divider (who cares ?) and whole GPIO range. */
  891. writel(0x001c0000, ioaddr + GMODE);
  892. /* Configure GPIO port as output */
  893. writel(0x0000ffff, ioaddr + GPDIR);
  894. /* Disable interruption */
  895. writel(0x0000ffff, ioaddr + GPIM);
  896. writel(0x0000ffff, ioaddr + GPDATA);
  897. writel(0x00000000, ioaddr + GPDATA);
  898. /* Flush posted writes */
  899. readl(ioaddr + GSTAR);
  900. schedule_timeout_uninterruptible(msecs_to_jiffies(100));
  901. for (i = 0; i < 16; i++)
  902. pci_write_config_dword(pdev, i << 2, dscc4_pci_config_store[i]);
  903. mutex_unlock(&dscc4_mutex);
  904. }
  905. #else
  906. #define dscc4_pci_reset(pdev,ioaddr) do {} while (0)
  907. #endif /* CONFIG_DSCC4_PCI_RST */
  908. static int dscc4_open(struct net_device *dev)
  909. {
  910. struct dscc4_dev_priv *dpriv = dscc4_priv(dev);
  911. int ret = -EAGAIN;
  912. if ((dscc4_loopback_check(dpriv) < 0))
  913. goto err;
  914. if ((ret = hdlc_open(dev)))
  915. goto err;
  916. /*
  917. * Due to various bugs, there is no way to reliably reset a
  918. * specific port (manufacturer's dependent special PCI #RST wiring
  919. * apart: it affects all ports). Thus the device goes in the best
  920. * silent mode possible at dscc4_close() time and simply claims to
  921. * be up if it's opened again. It still isn't possible to change
  922. * the HDLC configuration without rebooting but at least the ports
  923. * can be up/down ifconfig'ed without killing the host.
  924. */
  925. if (dpriv->flags & FakeReset) {
  926. dpriv->flags &= ~FakeReset;
  927. scc_patchl(0, PowerUp, dpriv, dev, CCR0);
  928. scc_patchl(0, 0x00050000, dpriv, dev, CCR2);
  929. scc_writel(EventsMask, dpriv, dev, IMR);
  930. netdev_info(dev, "up again\n");
  931. goto done;
  932. }
  933. /* IDT+IDR during XPR */
  934. dpriv->flags = NeedIDR | NeedIDT;
  935. scc_patchl(0, PowerUp | Vis, dpriv, dev, CCR0);
  936. /*
  937. * The following is a bit paranoid...
  938. *
  939. * NB: the datasheet "...CEC will stay active if the SCC is in
  940. * power-down mode or..." and CCR2.RAC = 1 are two different
  941. * situations.
  942. */
  943. if (scc_readl_star(dpriv, dev) & SccBusy) {
  944. netdev_err(dev, "busy - try later\n");
  945. ret = -EAGAIN;
  946. goto err_out;
  947. } else
  948. netdev_info(dev, "available - good\n");
  949. scc_writel(EventsMask, dpriv, dev, IMR);
  950. /* Posted write is flushed in the wait_ack loop */
  951. scc_writel(TxSccRes | RxSccRes, dpriv, dev, CMDR);
  952. if ((ret = dscc4_wait_ack_cec(dpriv, dev, "Cec")) < 0)
  953. goto err_disable_scc_events;
  954. /*
  955. * I would expect XPR near CE completion (before ? after ?).
  956. * At worst, this code won't see a late XPR and people
  957. * will have to re-issue an ifconfig (this is harmless).
  958. * WARNING, a really missing XPR usually means a hardware
  959. * reset is needed. Suggestions anyone ?
  960. */
  961. if ((ret = dscc4_xpr_ack(dpriv)) < 0) {
  962. pr_err("XPR timeout\n");
  963. goto err_disable_scc_events;
  964. }
  965. if (debug > 2)
  966. dscc4_tx_print(dev, dpriv, "Open");
  967. done:
  968. netif_start_queue(dev);
  969. init_timer(&dpriv->timer);
  970. dpriv->timer.expires = jiffies + 10*HZ;
  971. dpriv->timer.data = (unsigned long)dev;
  972. dpriv->timer.function = dscc4_timer;
  973. add_timer(&dpriv->timer);
  974. netif_carrier_on(dev);
  975. return 0;
  976. err_disable_scc_events:
  977. scc_writel(0xffffffff, dpriv, dev, IMR);
  978. scc_patchl(PowerUp | Vis, 0, dpriv, dev, CCR0);
  979. err_out:
  980. hdlc_close(dev);
  981. err:
  982. return ret;
  983. }
  984. #ifdef DSCC4_POLLING
  985. static int dscc4_tx_poll(struct dscc4_dev_priv *dpriv, struct net_device *dev)
  986. {
  987. /* FIXME: it's gonna be easy (TM), for sure */
  988. }
  989. #endif /* DSCC4_POLLING */
  990. static netdev_tx_t dscc4_start_xmit(struct sk_buff *skb,
  991. struct net_device *dev)
  992. {
  993. struct dscc4_dev_priv *dpriv = dscc4_priv(dev);
  994. struct dscc4_pci_priv *ppriv = dpriv->pci_priv;
  995. struct TxFD *tx_fd;
  996. int next;
  997. next = dpriv->tx_current%TX_RING_SIZE;
  998. dpriv->tx_skbuff[next] = skb;
  999. tx_fd = dpriv->tx_fd + next;
  1000. tx_fd->state = FrameEnd | TO_STATE_TX(skb->len);
  1001. tx_fd->data = cpu_to_le32(pci_map_single(ppriv->pdev, skb->data, skb->len,
  1002. PCI_DMA_TODEVICE));
  1003. tx_fd->complete = 0x00000000;
  1004. tx_fd->jiffies = jiffies;
  1005. mb();
  1006. #ifdef DSCC4_POLLING
  1007. spin_lock(&dpriv->lock);
  1008. while (dscc4_tx_poll(dpriv, dev));
  1009. spin_unlock(&dpriv->lock);
  1010. #endif
  1011. if (debug > 2)
  1012. dscc4_tx_print(dev, dpriv, "Xmit");
  1013. /* To be cleaned(unsigned int)/optimized. Later, ok ? */
  1014. if (!((++dpriv->tx_current - dpriv->tx_dirty)%TX_RING_SIZE))
  1015. netif_stop_queue(dev);
  1016. if (dscc4_tx_quiescent(dpriv, dev))
  1017. dscc4_do_tx(dpriv, dev);
  1018. return NETDEV_TX_OK;
  1019. }
  1020. static int dscc4_close(struct net_device *dev)
  1021. {
  1022. struct dscc4_dev_priv *dpriv = dscc4_priv(dev);
  1023. del_timer_sync(&dpriv->timer);
  1024. netif_stop_queue(dev);
  1025. scc_patchl(PowerUp | Vis, 0, dpriv, dev, CCR0);
  1026. scc_patchl(0x00050000, 0, dpriv, dev, CCR2);
  1027. scc_writel(0xffffffff, dpriv, dev, IMR);
  1028. dpriv->flags |= FakeReset;
  1029. hdlc_close(dev);
  1030. return 0;
  1031. }
  1032. static inline int dscc4_check_clock_ability(int port)
  1033. {
  1034. int ret = 0;
  1035. #ifdef CONFIG_DSCC4_PCISYNC
  1036. if (port >= 2)
  1037. ret = -1;
  1038. #endif
  1039. return ret;
  1040. }
  1041. /*
  1042. * DS1 p.137: "There are a total of 13 different clocking modes..."
  1043. * ^^
  1044. * Design choices:
  1045. * - by default, assume a clock is provided on pin RxClk/TxClk (clock mode 0a).
  1046. * Clock mode 3b _should_ work but the testing seems to make this point
  1047. * dubious (DIY testing requires setting CCR0 at 0x00000033).
  1048. * This is supposed to provide least surprise "DTE like" behavior.
  1049. * - if line rate is specified, clocks are assumed to be locally generated.
  1050. * A quartz must be available (on pin XTAL1). Modes 6b/7b are used. Choosing
  1051. * between these it automagically done according on the required frequency
  1052. * scaling. Of course some rounding may take place.
  1053. * - no high speed mode (40Mb/s). May be trivial to do but I don't have an
  1054. * appropriate external clocking device for testing.
  1055. * - no time-slot/clock mode 5: shameless laziness.
  1056. *
  1057. * The clock signals wiring can be (is ?) manufacturer dependent. Good luck.
  1058. *
  1059. * BIG FAT WARNING: if the device isn't provided enough clocking signal, it
  1060. * won't pass the init sequence. For example, straight back-to-back DTE without
  1061. * external clock will fail when dscc4_open() (<- 'ifconfig hdlcx xxx') is
  1062. * called.
  1063. *
  1064. * Typos lurk in datasheet (missing divier in clock mode 7a figure 51 p.153
  1065. * DS0 for example)
  1066. *
  1067. * Clock mode related bits of CCR0:
  1068. * +------------ TOE: output TxClk (0b/2b/3a/3b/6b/7a/7b only)
  1069. * | +---------- SSEL: sub-mode select 0 -> a, 1 -> b
  1070. * | | +-------- High Speed: say 0
  1071. * | | | +-+-+-- Clock Mode: 0..7
  1072. * | | | | | |
  1073. * -+-+-+-+-+-+-+-+
  1074. * x|x|5|4|3|2|1|0| lower bits
  1075. *
  1076. * Division factor of BRR: k = (N+1)x2^M (total divider = 16xk in mode 6b)
  1077. * +-+-+-+------------------ M (0..15)
  1078. * | | | | +-+-+-+-+-+-- N (0..63)
  1079. * 0 0 0 0 | | | | 0 0 | | | | | |
  1080. * ...-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+
  1081. * f|e|d|c|b|a|9|8|7|6|5|4|3|2|1|0| lower bits
  1082. *
  1083. */
  1084. static int dscc4_set_clock(struct net_device *dev, u32 *bps, u32 *state)
  1085. {
  1086. struct dscc4_dev_priv *dpriv = dscc4_priv(dev);
  1087. int ret = -1;
  1088. u32 brr;
  1089. *state &= ~Ccr0ClockMask;
  1090. if (*bps) { /* Clock generated - required for DCE */
  1091. u32 n = 0, m = 0, divider;
  1092. int xtal;
  1093. xtal = dpriv->pci_priv->xtal_hz;
  1094. if (!xtal)
  1095. goto done;
  1096. if (dscc4_check_clock_ability(dpriv->dev_id) < 0)
  1097. goto done;
  1098. divider = xtal / *bps;
  1099. if (divider > BRR_DIVIDER_MAX) {
  1100. divider >>= 4;
  1101. *state |= 0x00000036; /* Clock mode 6b (BRG/16) */
  1102. } else
  1103. *state |= 0x00000037; /* Clock mode 7b (BRG) */
  1104. if (divider >> 22) {
  1105. n = 63;
  1106. m = 15;
  1107. } else if (divider) {
  1108. /* Extraction of the 6 highest weighted bits */
  1109. m = 0;
  1110. while (0xffffffc0 & divider) {
  1111. m++;
  1112. divider >>= 1;
  1113. }
  1114. n = divider;
  1115. }
  1116. brr = (m << 8) | n;
  1117. divider = n << m;
  1118. if (!(*state & 0x00000001)) /* ?b mode mask => clock mode 6b */
  1119. divider <<= 4;
  1120. *bps = xtal / divider;
  1121. } else {
  1122. /*
  1123. * External clock - DTE
  1124. * "state" already reflects Clock mode 0a (CCR0 = 0xzzzzzz00).
  1125. * Nothing more to be done
  1126. */
  1127. brr = 0;
  1128. }
  1129. scc_writel(brr, dpriv, dev, BRR);
  1130. ret = 0;
  1131. done:
  1132. return ret;
  1133. }
  1134. static int dscc4_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1135. {
  1136. sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
  1137. struct dscc4_dev_priv *dpriv = dscc4_priv(dev);
  1138. const size_t size = sizeof(dpriv->settings);
  1139. int ret = 0;
  1140. if (dev->flags & IFF_UP)
  1141. return -EBUSY;
  1142. if (cmd != SIOCWANDEV)
  1143. return -EOPNOTSUPP;
  1144. switch(ifr->ifr_settings.type) {
  1145. case IF_GET_IFACE:
  1146. ifr->ifr_settings.type = IF_IFACE_SYNC_SERIAL;
  1147. if (ifr->ifr_settings.size < size) {
  1148. ifr->ifr_settings.size = size; /* data size wanted */
  1149. return -ENOBUFS;
  1150. }
  1151. if (copy_to_user(line, &dpriv->settings, size))
  1152. return -EFAULT;
  1153. break;
  1154. case IF_IFACE_SYNC_SERIAL:
  1155. if (!capable(CAP_NET_ADMIN))
  1156. return -EPERM;
  1157. if (dpriv->flags & FakeReset) {
  1158. netdev_info(dev, "please reset the device before this command\n");
  1159. return -EPERM;
  1160. }
  1161. if (copy_from_user(&dpriv->settings, line, size))
  1162. return -EFAULT;
  1163. ret = dscc4_set_iface(dpriv, dev);
  1164. break;
  1165. default:
  1166. ret = hdlc_ioctl(dev, ifr, cmd);
  1167. break;
  1168. }
  1169. return ret;
  1170. }
  1171. static int dscc4_match(const struct thingie *p, int value)
  1172. {
  1173. int i;
  1174. for (i = 0; p[i].define != -1; i++) {
  1175. if (value == p[i].define)
  1176. break;
  1177. }
  1178. if (p[i].define == -1)
  1179. return -1;
  1180. else
  1181. return i;
  1182. }
  1183. static int dscc4_clock_setting(struct dscc4_dev_priv *dpriv,
  1184. struct net_device *dev)
  1185. {
  1186. sync_serial_settings *settings = &dpriv->settings;
  1187. int ret = -EOPNOTSUPP;
  1188. u32 bps, state;
  1189. bps = settings->clock_rate;
  1190. state = scc_readl(dpriv, CCR0);
  1191. if (dscc4_set_clock(dev, &bps, &state) < 0)
  1192. goto done;
  1193. if (bps) { /* DCE */
  1194. printk(KERN_DEBUG "%s: generated RxClk (DCE)\n", dev->name);
  1195. if (settings->clock_rate != bps) {
  1196. printk(KERN_DEBUG "%s: clock adjusted (%08d -> %08d)\n",
  1197. dev->name, settings->clock_rate, bps);
  1198. settings->clock_rate = bps;
  1199. }
  1200. } else { /* DTE */
  1201. state |= PowerUp | Vis;
  1202. printk(KERN_DEBUG "%s: external RxClk (DTE)\n", dev->name);
  1203. }
  1204. scc_writel(state, dpriv, dev, CCR0);
  1205. ret = 0;
  1206. done:
  1207. return ret;
  1208. }
  1209. static int dscc4_encoding_setting(struct dscc4_dev_priv *dpriv,
  1210. struct net_device *dev)
  1211. {
  1212. static const struct thingie encoding[] = {
  1213. { ENCODING_NRZ, 0x00000000 },
  1214. { ENCODING_NRZI, 0x00200000 },
  1215. { ENCODING_FM_MARK, 0x00400000 },
  1216. { ENCODING_FM_SPACE, 0x00500000 },
  1217. { ENCODING_MANCHESTER, 0x00600000 },
  1218. { -1, 0}
  1219. };
  1220. int i, ret = 0;
  1221. i = dscc4_match(encoding, dpriv->encoding);
  1222. if (i >= 0)
  1223. scc_patchl(EncodingMask, encoding[i].bits, dpriv, dev, CCR0);
  1224. else
  1225. ret = -EOPNOTSUPP;
  1226. return ret;
  1227. }
  1228. static int dscc4_loopback_setting(struct dscc4_dev_priv *dpriv,
  1229. struct net_device *dev)
  1230. {
  1231. sync_serial_settings *settings = &dpriv->settings;
  1232. u32 state;
  1233. state = scc_readl(dpriv, CCR1);
  1234. if (settings->loopback) {
  1235. printk(KERN_DEBUG "%s: loopback\n", dev->name);
  1236. state |= 0x00000100;
  1237. } else {
  1238. printk(KERN_DEBUG "%s: normal\n", dev->name);
  1239. state &= ~0x00000100;
  1240. }
  1241. scc_writel(state, dpriv, dev, CCR1);
  1242. return 0;
  1243. }
  1244. static int dscc4_crc_setting(struct dscc4_dev_priv *dpriv,
  1245. struct net_device *dev)
  1246. {
  1247. static const struct thingie crc[] = {
  1248. { PARITY_CRC16_PR0_CCITT, 0x00000010 },
  1249. { PARITY_CRC16_PR1_CCITT, 0x00000000 },
  1250. { PARITY_CRC32_PR0_CCITT, 0x00000011 },
  1251. { PARITY_CRC32_PR1_CCITT, 0x00000001 }
  1252. };
  1253. int i, ret = 0;
  1254. i = dscc4_match(crc, dpriv->parity);
  1255. if (i >= 0)
  1256. scc_patchl(CrcMask, crc[i].bits, dpriv, dev, CCR1);
  1257. else
  1258. ret = -EOPNOTSUPP;
  1259. return ret;
  1260. }
  1261. static int dscc4_set_iface(struct dscc4_dev_priv *dpriv, struct net_device *dev)
  1262. {
  1263. struct {
  1264. int (*action)(struct dscc4_dev_priv *, struct net_device *);
  1265. } *p, do_setting[] = {
  1266. { dscc4_encoding_setting },
  1267. { dscc4_clock_setting },
  1268. { dscc4_loopback_setting },
  1269. { dscc4_crc_setting },
  1270. { NULL }
  1271. };
  1272. int ret = 0;
  1273. for (p = do_setting; p->action; p++) {
  1274. if ((ret = p->action(dpriv, dev)) < 0)
  1275. break;
  1276. }
  1277. return ret;
  1278. }
  1279. static irqreturn_t dscc4_irq(int irq, void *token)
  1280. {
  1281. struct dscc4_dev_priv *root = token;
  1282. struct dscc4_pci_priv *priv;
  1283. struct net_device *dev;
  1284. void __iomem *ioaddr;
  1285. u32 state;
  1286. unsigned long flags;
  1287. int i, handled = 1;
  1288. priv = root->pci_priv;
  1289. dev = dscc4_to_dev(root);
  1290. spin_lock_irqsave(&priv->lock, flags);
  1291. ioaddr = root->base_addr;
  1292. state = readl(ioaddr + GSTAR);
  1293. if (!state) {
  1294. handled = 0;
  1295. goto out;
  1296. }
  1297. if (debug > 3)
  1298. printk(KERN_DEBUG "%s: GSTAR = 0x%08x\n", DRV_NAME, state);
  1299. writel(state, ioaddr + GSTAR);
  1300. if (state & Arf) {
  1301. netdev_err(dev, "failure (Arf). Harass the maintainer\n");
  1302. goto out;
  1303. }
  1304. state &= ~ArAck;
  1305. if (state & Cfg) {
  1306. if (debug > 0)
  1307. printk(KERN_DEBUG "%s: CfgIV\n", DRV_NAME);
  1308. if (priv->iqcfg[priv->cfg_cur++%IRQ_RING_SIZE] & cpu_to_le32(Arf))
  1309. netdev_err(dev, "CFG failed\n");
  1310. if (!(state &= ~Cfg))
  1311. goto out;
  1312. }
  1313. if (state & RxEvt) {
  1314. i = dev_per_card - 1;
  1315. do {
  1316. dscc4_rx_irq(priv, root + i);
  1317. } while (--i >= 0);
  1318. state &= ~RxEvt;
  1319. }
  1320. if (state & TxEvt) {
  1321. i = dev_per_card - 1;
  1322. do {
  1323. dscc4_tx_irq(priv, root + i);
  1324. } while (--i >= 0);
  1325. state &= ~TxEvt;
  1326. }
  1327. out:
  1328. spin_unlock_irqrestore(&priv->lock, flags);
  1329. return IRQ_RETVAL(handled);
  1330. }
  1331. static void dscc4_tx_irq(struct dscc4_pci_priv *ppriv,
  1332. struct dscc4_dev_priv *dpriv)
  1333. {
  1334. struct net_device *dev = dscc4_to_dev(dpriv);
  1335. u32 state;
  1336. int cur, loop = 0;
  1337. try:
  1338. cur = dpriv->iqtx_current%IRQ_RING_SIZE;
  1339. state = le32_to_cpu(dpriv->iqtx[cur]);
  1340. if (!state) {
  1341. if (debug > 4)
  1342. printk(KERN_DEBUG "%s: Tx ISR = 0x%08x\n", dev->name,
  1343. state);
  1344. if ((debug > 1) && (loop > 1))
  1345. printk(KERN_DEBUG "%s: Tx irq loop=%d\n", dev->name, loop);
  1346. if (loop && netif_queue_stopped(dev))
  1347. if ((dpriv->tx_current - dpriv->tx_dirty)%TX_RING_SIZE)
  1348. netif_wake_queue(dev);
  1349. if (netif_running(dev) && dscc4_tx_quiescent(dpriv, dev) &&
  1350. !dscc4_tx_done(dpriv))
  1351. dscc4_do_tx(dpriv, dev);
  1352. return;
  1353. }
  1354. loop++;
  1355. dpriv->iqtx[cur] = 0;
  1356. dpriv->iqtx_current++;
  1357. if (state_check(state, dpriv, dev, "Tx") < 0)
  1358. return;
  1359. if (state & SccEvt) {
  1360. if (state & Alls) {
  1361. struct sk_buff *skb;
  1362. struct TxFD *tx_fd;
  1363. if (debug > 2)
  1364. dscc4_tx_print(dev, dpriv, "Alls");
  1365. /*
  1366. * DataComplete can't be trusted for Tx completion.
  1367. * Cf errata DS5 p.8
  1368. */
  1369. cur = dpriv->tx_dirty%TX_RING_SIZE;
  1370. tx_fd = dpriv->tx_fd + cur;
  1371. skb = dpriv->tx_skbuff[cur];
  1372. if (skb) {
  1373. pci_unmap_single(ppriv->pdev, le32_to_cpu(tx_fd->data),
  1374. skb->len, PCI_DMA_TODEVICE);
  1375. if (tx_fd->state & FrameEnd) {
  1376. dev->stats.tx_packets++;
  1377. dev->stats.tx_bytes += skb->len;
  1378. }
  1379. dev_kfree_skb_irq(skb);
  1380. dpriv->tx_skbuff[cur] = NULL;
  1381. ++dpriv->tx_dirty;
  1382. } else {
  1383. if (debug > 1)
  1384. netdev_err(dev, "Tx: NULL skb %d\n",
  1385. cur);
  1386. }
  1387. /*
  1388. * If the driver ends sending crap on the wire, it
  1389. * will be way easier to diagnose than the (not so)
  1390. * random freeze induced by null sized tx frames.
  1391. */
  1392. tx_fd->data = tx_fd->next;
  1393. tx_fd->state = FrameEnd | TO_STATE_TX(2*DUMMY_SKB_SIZE);
  1394. tx_fd->complete = 0x00000000;
  1395. tx_fd->jiffies = 0;
  1396. if (!(state &= ~Alls))
  1397. goto try;
  1398. }
  1399. /*
  1400. * Transmit Data Underrun
  1401. */
  1402. if (state & Xdu) {
  1403. netdev_err(dev, "Tx Data Underrun. Ask maintainer\n");
  1404. dpriv->flags = NeedIDT;
  1405. /* Tx reset */
  1406. writel(MTFi | Rdt,
  1407. dpriv->base_addr + 0x0c*dpriv->dev_id + CH0CFG);
  1408. writel(Action, dpriv->base_addr + GCMDR);
  1409. return;
  1410. }
  1411. if (state & Cts) {
  1412. netdev_info(dev, "CTS transition\n");
  1413. if (!(state &= ~Cts)) /* DEBUG */
  1414. goto try;
  1415. }
  1416. if (state & Xmr) {
  1417. /* Frame needs to be sent again - FIXME */
  1418. netdev_err(dev, "Tx ReTx. Ask maintainer\n");
  1419. if (!(state &= ~Xmr)) /* DEBUG */
  1420. goto try;
  1421. }
  1422. if (state & Xpr) {
  1423. void __iomem *scc_addr;
  1424. unsigned long ring;
  1425. unsigned int i;
  1426. /*
  1427. * - the busy condition happens (sometimes);
  1428. * - it doesn't seem to make the handler unreliable.
  1429. */
  1430. for (i = 1; i; i <<= 1) {
  1431. if (!(scc_readl_star(dpriv, dev) & SccBusy))
  1432. break;
  1433. }
  1434. if (!i)
  1435. netdev_info(dev, "busy in irq\n");
  1436. scc_addr = dpriv->base_addr + 0x0c*dpriv->dev_id;
  1437. /* Keep this order: IDT before IDR */
  1438. if (dpriv->flags & NeedIDT) {
  1439. if (debug > 2)
  1440. dscc4_tx_print(dev, dpriv, "Xpr");
  1441. ring = dpriv->tx_fd_dma +
  1442. (dpriv->tx_dirty%TX_RING_SIZE)*
  1443. sizeof(struct TxFD);
  1444. writel(ring, scc_addr + CH0BTDA);
  1445. dscc4_do_tx(dpriv, dev);
  1446. writel(MTFi | Idt, scc_addr + CH0CFG);
  1447. if (dscc4_do_action(dev, "IDT") < 0)
  1448. goto err_xpr;
  1449. dpriv->flags &= ~NeedIDT;
  1450. }
  1451. if (dpriv->flags & NeedIDR) {
  1452. ring = dpriv->rx_fd_dma +
  1453. (dpriv->rx_current%RX_RING_SIZE)*
  1454. sizeof(struct RxFD);
  1455. writel(ring, scc_addr + CH0BRDA);
  1456. dscc4_rx_update(dpriv, dev);
  1457. writel(MTFi | Idr, scc_addr + CH0CFG);
  1458. if (dscc4_do_action(dev, "IDR") < 0)
  1459. goto err_xpr;
  1460. dpriv->flags &= ~NeedIDR;
  1461. smp_wmb();
  1462. /* Activate receiver and misc */
  1463. scc_writel(0x08050008, dpriv, dev, CCR2);
  1464. }
  1465. err_xpr:
  1466. if (!(state &= ~Xpr))
  1467. goto try;
  1468. }
  1469. if (state & Cd) {
  1470. if (debug > 0)
  1471. netdev_info(dev, "CD transition\n");
  1472. if (!(state &= ~Cd)) /* DEBUG */
  1473. goto try;
  1474. }
  1475. } else { /* ! SccEvt */
  1476. if (state & Hi) {
  1477. #ifdef DSCC4_POLLING
  1478. while (!dscc4_tx_poll(dpriv, dev));
  1479. #endif
  1480. netdev_info(dev, "Tx Hi\n");
  1481. state &= ~Hi;
  1482. }
  1483. if (state & Err) {
  1484. netdev_info(dev, "Tx ERR\n");
  1485. dev->stats.tx_errors++;
  1486. state &= ~Err;
  1487. }
  1488. }
  1489. goto try;
  1490. }
  1491. static void dscc4_rx_irq(struct dscc4_pci_priv *priv,
  1492. struct dscc4_dev_priv *dpriv)
  1493. {
  1494. struct net_device *dev = dscc4_to_dev(dpriv);
  1495. u32 state;
  1496. int cur;
  1497. try:
  1498. cur = dpriv->iqrx_current%IRQ_RING_SIZE;
  1499. state = le32_to_cpu(dpriv->iqrx[cur]);
  1500. if (!state)
  1501. return;
  1502. dpriv->iqrx[cur] = 0;
  1503. dpriv->iqrx_current++;
  1504. if (state_check(state, dpriv, dev, "Rx") < 0)
  1505. return;
  1506. if (!(state & SccEvt)){
  1507. struct RxFD *rx_fd;
  1508. if (debug > 4)
  1509. printk(KERN_DEBUG "%s: Rx ISR = 0x%08x\n", dev->name,
  1510. state);
  1511. state &= 0x00ffffff;
  1512. if (state & Err) { /* Hold or reset */
  1513. printk(KERN_DEBUG "%s: Rx ERR\n", dev->name);
  1514. cur = dpriv->rx_current%RX_RING_SIZE;
  1515. rx_fd = dpriv->rx_fd + cur;
  1516. /*
  1517. * Presume we're not facing a DMAC receiver reset.
  1518. * As We use the rx size-filtering feature of the
  1519. * DSCC4, the beginning of a new frame is waiting in
  1520. * the rx fifo. I bet a Receive Data Overflow will
  1521. * happen most of time but let's try and avoid it.
  1522. * Btw (as for RDO) if one experiences ERR whereas
  1523. * the system looks rather idle, there may be a
  1524. * problem with latency. In this case, increasing
  1525. * RX_RING_SIZE may help.
  1526. */
  1527. //while (dpriv->rx_needs_refill) {
  1528. while (!(rx_fd->state1 & Hold)) {
  1529. rx_fd++;
  1530. cur++;
  1531. if (!(cur = cur%RX_RING_SIZE))
  1532. rx_fd = dpriv->rx_fd;
  1533. }
  1534. //dpriv->rx_needs_refill--;
  1535. try_get_rx_skb(dpriv, dev);
  1536. if (!rx_fd->data)
  1537. goto try;
  1538. rx_fd->state1 &= ~Hold;
  1539. rx_fd->state2 = 0x00000000;
  1540. rx_fd->end = cpu_to_le32(0xbabeface);
  1541. //}
  1542. goto try;
  1543. }
  1544. if (state & Fi) {
  1545. dscc4_rx_skb(dpriv, dev);
  1546. goto try;
  1547. }
  1548. if (state & Hi ) { /* HI bit */
  1549. netdev_info(dev, "Rx Hi\n");
  1550. state &= ~Hi;
  1551. goto try;
  1552. }
  1553. } else { /* SccEvt */
  1554. if (debug > 1) {
  1555. //FIXME: verifier la presence de tous les evenements
  1556. static struct {
  1557. u32 mask;
  1558. const char *irq_name;
  1559. } evts[] = {
  1560. { 0x00008000, "TIN"},
  1561. { 0x00000020, "RSC"},
  1562. { 0x00000010, "PCE"},
  1563. { 0x00000008, "PLLA"},
  1564. { 0, NULL}
  1565. }, *evt;
  1566. for (evt = evts; evt->irq_name; evt++) {
  1567. if (state & evt->mask) {
  1568. printk(KERN_DEBUG "%s: %s\n",
  1569. dev->name, evt->irq_name);
  1570. if (!(state &= ~evt->mask))
  1571. goto try;
  1572. }
  1573. }
  1574. } else {
  1575. if (!(state &= ~0x0000c03c))
  1576. goto try;
  1577. }
  1578. if (state & Cts) {
  1579. netdev_info(dev, "CTS transition\n");
  1580. if (!(state &= ~Cts)) /* DEBUG */
  1581. goto try;
  1582. }
  1583. /*
  1584. * Receive Data Overflow (FIXME: fscked)
  1585. */
  1586. if (state & Rdo) {
  1587. struct RxFD *rx_fd;
  1588. void __iomem *scc_addr;
  1589. int cur;
  1590. //if (debug)
  1591. // dscc4_rx_dump(dpriv);
  1592. scc_addr = dpriv->base_addr + 0x0c*dpriv->dev_id;
  1593. scc_patchl(RxActivate, 0, dpriv, dev, CCR2);
  1594. /*
  1595. * This has no effect. Why ?
  1596. * ORed with TxSccRes, one sees the CFG ack (for
  1597. * the TX part only).
  1598. */
  1599. scc_writel(RxSccRes, dpriv, dev, CMDR);
  1600. dpriv->flags |= RdoSet;
  1601. /*
  1602. * Let's try and save something in the received data.
  1603. * rx_current must be incremented at least once to
  1604. * avoid HOLD in the BRDA-to-be-pointed desc.
  1605. */
  1606. do {
  1607. cur = dpriv->rx_current++%RX_RING_SIZE;
  1608. rx_fd = dpriv->rx_fd + cur;
  1609. if (!(rx_fd->state2 & DataComplete))
  1610. break;
  1611. if (rx_fd->state2 & FrameAborted) {
  1612. dev->stats.rx_over_errors++;
  1613. rx_fd->state1 |= Hold;
  1614. rx_fd->state2 = 0x00000000;
  1615. rx_fd->end = cpu_to_le32(0xbabeface);
  1616. } else
  1617. dscc4_rx_skb(dpriv, dev);
  1618. } while (1);
  1619. if (debug > 0) {
  1620. if (dpriv->flags & RdoSet)
  1621. printk(KERN_DEBUG
  1622. "%s: no RDO in Rx data\n", DRV_NAME);
  1623. }
  1624. #ifdef DSCC4_RDO_EXPERIMENTAL_RECOVERY
  1625. /*
  1626. * FIXME: must the reset be this violent ?
  1627. */
  1628. #warning "FIXME: CH0BRDA"
  1629. writel(dpriv->rx_fd_dma +
  1630. (dpriv->rx_current%RX_RING_SIZE)*
  1631. sizeof(struct RxFD), scc_addr + CH0BRDA);
  1632. writel(MTFi|Rdr|Idr, scc_addr + CH0CFG);
  1633. if (dscc4_do_action(dev, "RDR") < 0) {
  1634. netdev_err(dev, "RDO recovery failed(RDR)\n");
  1635. goto rdo_end;
  1636. }
  1637. writel(MTFi|Idr, scc_addr + CH0CFG);
  1638. if (dscc4_do_action(dev, "IDR") < 0) {
  1639. netdev_err(dev, "RDO recovery failed(IDR)\n");
  1640. goto rdo_end;
  1641. }
  1642. rdo_end:
  1643. #endif
  1644. scc_patchl(0, RxActivate, dpriv, dev, CCR2);
  1645. goto try;
  1646. }
  1647. if (state & Cd) {
  1648. netdev_info(dev, "CD transition\n");
  1649. if (!(state &= ~Cd)) /* DEBUG */
  1650. goto try;
  1651. }
  1652. if (state & Flex) {
  1653. printk(KERN_DEBUG "%s: Flex. Ttttt...\n", DRV_NAME);
  1654. if (!(state &= ~Flex))
  1655. goto try;
  1656. }
  1657. }
  1658. }
  1659. /*
  1660. * I had expected the following to work for the first descriptor
  1661. * (tx_fd->state = 0xc0000000)
  1662. * - Hold=1 (don't try and branch to the next descripto);
  1663. * - No=0 (I want an empty data section, i.e. size=0);
  1664. * - Fe=1 (required by No=0 or we got an Err irq and must reset).
  1665. * It failed and locked solid. Thus the introduction of a dummy skb.
  1666. * Problem is acknowledged in errata sheet DS5. Joy :o/
  1667. */
  1668. static struct sk_buff *dscc4_init_dummy_skb(struct dscc4_dev_priv *dpriv)
  1669. {
  1670. struct sk_buff *skb;
  1671. skb = dev_alloc_skb(DUMMY_SKB_SIZE);
  1672. if (skb) {
  1673. int last = dpriv->tx_dirty%TX_RING_SIZE;
  1674. struct TxFD *tx_fd = dpriv->tx_fd + last;
  1675. skb->len = DUMMY_SKB_SIZE;
  1676. skb_copy_to_linear_data(skb, version,
  1677. strlen(version) % DUMMY_SKB_SIZE);
  1678. tx_fd->state = FrameEnd | TO_STATE_TX(DUMMY_SKB_SIZE);
  1679. tx_fd->data = cpu_to_le32(pci_map_single(dpriv->pci_priv->pdev,
  1680. skb->data, DUMMY_SKB_SIZE,
  1681. PCI_DMA_TODEVICE));
  1682. dpriv->tx_skbuff[last] = skb;
  1683. }
  1684. return skb;
  1685. }
  1686. static int dscc4_init_ring(struct net_device *dev)
  1687. {
  1688. struct dscc4_dev_priv *dpriv = dscc4_priv(dev);
  1689. struct pci_dev *pdev = dpriv->pci_priv->pdev;
  1690. struct TxFD *tx_fd;
  1691. struct RxFD *rx_fd;
  1692. void *ring;
  1693. int i;
  1694. ring = pci_alloc_consistent(pdev, RX_TOTAL_SIZE, &dpriv->rx_fd_dma);
  1695. if (!ring)
  1696. goto err_out;
  1697. dpriv->rx_fd = rx_fd = (struct RxFD *) ring;
  1698. ring = pci_alloc_consistent(pdev, TX_TOTAL_SIZE, &dpriv->tx_fd_dma);
  1699. if (!ring)
  1700. goto err_free_dma_rx;
  1701. dpriv->tx_fd = tx_fd = (struct TxFD *) ring;
  1702. memset(dpriv->tx_skbuff, 0, sizeof(struct sk_buff *)*TX_RING_SIZE);
  1703. dpriv->tx_dirty = 0xffffffff;
  1704. i = dpriv->tx_current = 0;
  1705. do {
  1706. tx_fd->state = FrameEnd | TO_STATE_TX(2*DUMMY_SKB_SIZE);
  1707. tx_fd->complete = 0x00000000;
  1708. /* FIXME: NULL should be ok - to be tried */
  1709. tx_fd->data = cpu_to_le32(dpriv->tx_fd_dma);
  1710. (tx_fd++)->next = cpu_to_le32(dpriv->tx_fd_dma +
  1711. (++i%TX_RING_SIZE)*sizeof(*tx_fd));
  1712. } while (i < TX_RING_SIZE);
  1713. if (!dscc4_init_dummy_skb(dpriv))
  1714. goto err_free_dma_tx;
  1715. memset(dpriv->rx_skbuff, 0, sizeof(struct sk_buff *)*RX_RING_SIZE);
  1716. i = dpriv->rx_dirty = dpriv->rx_current = 0;
  1717. do {
  1718. /* size set by the host. Multiple of 4 bytes please */
  1719. rx_fd->state1 = HiDesc;
  1720. rx_fd->state2 = 0x00000000;
  1721. rx_fd->end = cpu_to_le32(0xbabeface);
  1722. rx_fd->state1 |= TO_STATE_RX(HDLC_MAX_MRU);
  1723. // FIXME: return value verifiee mais traitement suspect
  1724. if (try_get_rx_skb(dpriv, dev) >= 0)
  1725. dpriv->rx_dirty++;
  1726. (rx_fd++)->next = cpu_to_le32(dpriv->rx_fd_dma +
  1727. (++i%RX_RING_SIZE)*sizeof(*rx_fd));
  1728. } while (i < RX_RING_SIZE);
  1729. return 0;
  1730. err_free_dma_tx:
  1731. pci_free_consistent(pdev, TX_TOTAL_SIZE, ring, dpriv->tx_fd_dma);
  1732. err_free_dma_rx:
  1733. pci_free_consistent(pdev, RX_TOTAL_SIZE, rx_fd, dpriv->rx_fd_dma);
  1734. err_out:
  1735. return -ENOMEM;
  1736. }
  1737. static void dscc4_remove_one(struct pci_dev *pdev)
  1738. {
  1739. struct dscc4_pci_priv *ppriv;
  1740. struct dscc4_dev_priv *root;
  1741. void __iomem *ioaddr;
  1742. int i;
  1743. ppriv = pci_get_drvdata(pdev);
  1744. root = ppriv->root;
  1745. ioaddr = root->base_addr;
  1746. dscc4_pci_reset(pdev, ioaddr);
  1747. free_irq(pdev->irq, root);
  1748. pci_free_consistent(pdev, IRQ_RING_SIZE*sizeof(u32), ppriv->iqcfg,
  1749. ppriv->iqcfg_dma);
  1750. for (i = 0; i < dev_per_card; i++) {
  1751. struct dscc4_dev_priv *dpriv = root + i;
  1752. dscc4_release_ring(dpriv);
  1753. pci_free_consistent(pdev, IRQ_RING_SIZE*sizeof(u32),
  1754. dpriv->iqrx, dpriv->iqrx_dma);
  1755. pci_free_consistent(pdev, IRQ_RING_SIZE*sizeof(u32),
  1756. dpriv->iqtx, dpriv->iqtx_dma);
  1757. }
  1758. dscc4_free1(pdev);
  1759. iounmap(ioaddr);
  1760. pci_release_region(pdev, 1);
  1761. pci_release_region(pdev, 0);
  1762. pci_disable_device(pdev);
  1763. }
  1764. static int dscc4_hdlc_attach(struct net_device *dev, unsigned short encoding,
  1765. unsigned short parity)
  1766. {
  1767. struct dscc4_dev_priv *dpriv = dscc4_priv(dev);
  1768. if (encoding != ENCODING_NRZ &&
  1769. encoding != ENCODING_NRZI &&
  1770. encoding != ENCODING_FM_MARK &&
  1771. encoding != ENCODING_FM_SPACE &&
  1772. encoding != ENCODING_MANCHESTER)
  1773. return -EINVAL;
  1774. if (parity != PARITY_NONE &&
  1775. parity != PARITY_CRC16_PR0_CCITT &&
  1776. parity != PARITY_CRC16_PR1_CCITT &&
  1777. parity != PARITY_CRC32_PR0_CCITT &&
  1778. parity != PARITY_CRC32_PR1_CCITT)
  1779. return -EINVAL;
  1780. dpriv->encoding = encoding;
  1781. dpriv->parity = parity;
  1782. return 0;
  1783. }
  1784. #ifndef MODULE
  1785. static int __init dscc4_setup(char *str)
  1786. {
  1787. int *args[] = { &debug, &quartz, NULL }, **p = args;
  1788. while (*p && (get_option(&str, *p) == 2))
  1789. p++;
  1790. return 1;
  1791. }
  1792. __setup("dscc4.setup=", dscc4_setup);
  1793. #endif
  1794. static const struct pci_device_id dscc4_pci_tbl[] = {
  1795. { PCI_VENDOR_ID_SIEMENS, PCI_DEVICE_ID_SIEMENS_DSCC4,
  1796. PCI_ANY_ID, PCI_ANY_ID, },
  1797. { 0,}
  1798. };
  1799. MODULE_DEVICE_TABLE(pci, dscc4_pci_tbl);
  1800. static struct pci_driver dscc4_driver = {
  1801. .name = DRV_NAME,
  1802. .id_table = dscc4_pci_tbl,
  1803. .probe = dscc4_init_one,
  1804. .remove = dscc4_remove_one,
  1805. };
  1806. module_pci_driver(dscc4_driver);