micrel.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035
  1. /*
  2. * drivers/net/phy/micrel.c
  3. *
  4. * Driver for Micrel PHYs
  5. *
  6. * Author: David J. Choi
  7. *
  8. * Copyright (c) 2010-2013 Micrel, Inc.
  9. * Copyright (c) 2014 Johan Hovold <johan@kernel.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the
  13. * Free Software Foundation; either version 2 of the License, or (at your
  14. * option) any later version.
  15. *
  16. * Support : Micrel Phys:
  17. * Giga phys: ksz9021, ksz9031
  18. * 100/10 Phys : ksz8001, ksz8721, ksz8737, ksz8041
  19. * ksz8021, ksz8031, ksz8051,
  20. * ksz8081, ksz8091,
  21. * ksz8061,
  22. * Switch : ksz8873, ksz886x
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/phy.h>
  27. #include <linux/micrel_phy.h>
  28. #include <linux/of.h>
  29. #include <linux/clk.h>
  30. /* Operation Mode Strap Override */
  31. #define MII_KSZPHY_OMSO 0x16
  32. #define KSZPHY_OMSO_B_CAST_OFF BIT(9)
  33. #define KSZPHY_OMSO_NAND_TREE_ON BIT(5)
  34. #define KSZPHY_OMSO_RMII_OVERRIDE BIT(1)
  35. #define KSZPHY_OMSO_MII_OVERRIDE BIT(0)
  36. /* general Interrupt control/status reg in vendor specific block. */
  37. #define MII_KSZPHY_INTCS 0x1B
  38. #define KSZPHY_INTCS_JABBER BIT(15)
  39. #define KSZPHY_INTCS_RECEIVE_ERR BIT(14)
  40. #define KSZPHY_INTCS_PAGE_RECEIVE BIT(13)
  41. #define KSZPHY_INTCS_PARELLEL BIT(12)
  42. #define KSZPHY_INTCS_LINK_PARTNER_ACK BIT(11)
  43. #define KSZPHY_INTCS_LINK_DOWN BIT(10)
  44. #define KSZPHY_INTCS_REMOTE_FAULT BIT(9)
  45. #define KSZPHY_INTCS_LINK_UP BIT(8)
  46. #define KSZPHY_INTCS_ALL (KSZPHY_INTCS_LINK_UP |\
  47. KSZPHY_INTCS_LINK_DOWN)
  48. /* PHY Control 1 */
  49. #define MII_KSZPHY_CTRL_1 0x1e
  50. /* PHY Control 2 / PHY Control (if no PHY Control 1) */
  51. #define MII_KSZPHY_CTRL_2 0x1f
  52. #define MII_KSZPHY_CTRL MII_KSZPHY_CTRL_2
  53. /* bitmap of PHY register to set interrupt mode */
  54. #define KSZPHY_CTRL_INT_ACTIVE_HIGH BIT(9)
  55. #define KSZPHY_RMII_REF_CLK_SEL BIT(7)
  56. /* Write/read to/from extended registers */
  57. #define MII_KSZPHY_EXTREG 0x0b
  58. #define KSZPHY_EXTREG_WRITE 0x8000
  59. #define MII_KSZPHY_EXTREG_WRITE 0x0c
  60. #define MII_KSZPHY_EXTREG_READ 0x0d
  61. /* Extended registers */
  62. #define MII_KSZPHY_CLK_CONTROL_PAD_SKEW 0x104
  63. #define MII_KSZPHY_RX_DATA_PAD_SKEW 0x105
  64. #define MII_KSZPHY_TX_DATA_PAD_SKEW 0x106
  65. #define PS_TO_REG 200
  66. struct kszphy_hw_stat {
  67. const char *string;
  68. u8 reg;
  69. u8 bits;
  70. };
  71. static struct kszphy_hw_stat kszphy_hw_stats[] = {
  72. { "phy_receive_errors", 21, 16},
  73. { "phy_idle_errors", 10, 8 },
  74. };
  75. struct kszphy_type {
  76. u32 led_mode_reg;
  77. u16 interrupt_level_mask;
  78. bool has_broadcast_disable;
  79. bool has_nand_tree_disable;
  80. bool has_rmii_ref_clk_sel;
  81. };
  82. struct kszphy_priv {
  83. const struct kszphy_type *type;
  84. int led_mode;
  85. bool rmii_ref_clk_sel;
  86. bool rmii_ref_clk_sel_val;
  87. u64 stats[ARRAY_SIZE(kszphy_hw_stats)];
  88. };
  89. static const struct kszphy_type ksz8021_type = {
  90. .led_mode_reg = MII_KSZPHY_CTRL_2,
  91. .has_broadcast_disable = true,
  92. .has_nand_tree_disable = true,
  93. .has_rmii_ref_clk_sel = true,
  94. };
  95. static const struct kszphy_type ksz8041_type = {
  96. .led_mode_reg = MII_KSZPHY_CTRL_1,
  97. };
  98. static const struct kszphy_type ksz8051_type = {
  99. .led_mode_reg = MII_KSZPHY_CTRL_2,
  100. .has_nand_tree_disable = true,
  101. };
  102. static const struct kszphy_type ksz8081_type = {
  103. .led_mode_reg = MII_KSZPHY_CTRL_2,
  104. .has_broadcast_disable = true,
  105. .has_nand_tree_disable = true,
  106. .has_rmii_ref_clk_sel = true,
  107. };
  108. static const struct kszphy_type ks8737_type = {
  109. .interrupt_level_mask = BIT(14),
  110. };
  111. static const struct kszphy_type ksz9021_type = {
  112. .interrupt_level_mask = BIT(14),
  113. };
  114. static int kszphy_extended_write(struct phy_device *phydev,
  115. u32 regnum, u16 val)
  116. {
  117. phy_write(phydev, MII_KSZPHY_EXTREG, KSZPHY_EXTREG_WRITE | regnum);
  118. return phy_write(phydev, MII_KSZPHY_EXTREG_WRITE, val);
  119. }
  120. static int kszphy_extended_read(struct phy_device *phydev,
  121. u32 regnum)
  122. {
  123. phy_write(phydev, MII_KSZPHY_EXTREG, regnum);
  124. return phy_read(phydev, MII_KSZPHY_EXTREG_READ);
  125. }
  126. static int kszphy_ack_interrupt(struct phy_device *phydev)
  127. {
  128. /* bit[7..0] int status, which is a read and clear register. */
  129. int rc;
  130. rc = phy_read(phydev, MII_KSZPHY_INTCS);
  131. return (rc < 0) ? rc : 0;
  132. }
  133. static int kszphy_config_intr(struct phy_device *phydev)
  134. {
  135. const struct kszphy_type *type = phydev->drv->driver_data;
  136. int temp;
  137. u16 mask;
  138. if (type && type->interrupt_level_mask)
  139. mask = type->interrupt_level_mask;
  140. else
  141. mask = KSZPHY_CTRL_INT_ACTIVE_HIGH;
  142. /* set the interrupt pin active low */
  143. temp = phy_read(phydev, MII_KSZPHY_CTRL);
  144. if (temp < 0)
  145. return temp;
  146. temp &= ~mask;
  147. phy_write(phydev, MII_KSZPHY_CTRL, temp);
  148. /* enable / disable interrupts */
  149. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  150. temp = KSZPHY_INTCS_ALL;
  151. else
  152. temp = 0;
  153. return phy_write(phydev, MII_KSZPHY_INTCS, temp);
  154. }
  155. static int kszphy_rmii_clk_sel(struct phy_device *phydev, bool val)
  156. {
  157. int ctrl;
  158. ctrl = phy_read(phydev, MII_KSZPHY_CTRL);
  159. if (ctrl < 0)
  160. return ctrl;
  161. if (val)
  162. ctrl |= KSZPHY_RMII_REF_CLK_SEL;
  163. else
  164. ctrl &= ~KSZPHY_RMII_REF_CLK_SEL;
  165. return phy_write(phydev, MII_KSZPHY_CTRL, ctrl);
  166. }
  167. static int kszphy_setup_led(struct phy_device *phydev, u32 reg, int val)
  168. {
  169. int rc, temp, shift;
  170. switch (reg) {
  171. case MII_KSZPHY_CTRL_1:
  172. shift = 14;
  173. break;
  174. case MII_KSZPHY_CTRL_2:
  175. shift = 4;
  176. break;
  177. default:
  178. return -EINVAL;
  179. }
  180. temp = phy_read(phydev, reg);
  181. if (temp < 0) {
  182. rc = temp;
  183. goto out;
  184. }
  185. temp &= ~(3 << shift);
  186. temp |= val << shift;
  187. rc = phy_write(phydev, reg, temp);
  188. out:
  189. if (rc < 0)
  190. phydev_err(phydev, "failed to set led mode\n");
  191. return rc;
  192. }
  193. /* Disable PHY address 0 as the broadcast address, so that it can be used as a
  194. * unique (non-broadcast) address on a shared bus.
  195. */
  196. static int kszphy_broadcast_disable(struct phy_device *phydev)
  197. {
  198. int ret;
  199. ret = phy_read(phydev, MII_KSZPHY_OMSO);
  200. if (ret < 0)
  201. goto out;
  202. ret = phy_write(phydev, MII_KSZPHY_OMSO, ret | KSZPHY_OMSO_B_CAST_OFF);
  203. out:
  204. if (ret)
  205. phydev_err(phydev, "failed to disable broadcast address\n");
  206. return ret;
  207. }
  208. static int kszphy_nand_tree_disable(struct phy_device *phydev)
  209. {
  210. int ret;
  211. ret = phy_read(phydev, MII_KSZPHY_OMSO);
  212. if (ret < 0)
  213. goto out;
  214. if (!(ret & KSZPHY_OMSO_NAND_TREE_ON))
  215. return 0;
  216. ret = phy_write(phydev, MII_KSZPHY_OMSO,
  217. ret & ~KSZPHY_OMSO_NAND_TREE_ON);
  218. out:
  219. if (ret)
  220. phydev_err(phydev, "failed to disable NAND tree mode\n");
  221. return ret;
  222. }
  223. static int kszphy_config_init(struct phy_device *phydev)
  224. {
  225. struct kszphy_priv *priv = phydev->priv;
  226. const struct kszphy_type *type;
  227. int ret;
  228. if (!priv)
  229. return 0;
  230. type = priv->type;
  231. if (type->has_broadcast_disable)
  232. kszphy_broadcast_disable(phydev);
  233. if (type->has_nand_tree_disable)
  234. kszphy_nand_tree_disable(phydev);
  235. if (priv->rmii_ref_clk_sel) {
  236. ret = kszphy_rmii_clk_sel(phydev, priv->rmii_ref_clk_sel_val);
  237. if (ret) {
  238. phydev_err(phydev,
  239. "failed to set rmii reference clock\n");
  240. return ret;
  241. }
  242. }
  243. if (priv->led_mode >= 0)
  244. kszphy_setup_led(phydev, type->led_mode_reg, priv->led_mode);
  245. if (phy_interrupt_is_valid(phydev)) {
  246. int ctl = phy_read(phydev, MII_BMCR);
  247. if (ctl < 0)
  248. return ctl;
  249. ret = phy_write(phydev, MII_BMCR, ctl & ~BMCR_ANENABLE);
  250. if (ret < 0)
  251. return ret;
  252. }
  253. return 0;
  254. }
  255. static int ksz8041_config_init(struct phy_device *phydev)
  256. {
  257. struct device_node *of_node = phydev->mdio.dev.of_node;
  258. /* Limit supported and advertised modes in fiber mode */
  259. if (of_property_read_bool(of_node, "micrel,fiber-mode")) {
  260. phydev->dev_flags |= MICREL_PHY_FXEN;
  261. phydev->supported &= SUPPORTED_100baseT_Full |
  262. SUPPORTED_100baseT_Half;
  263. phydev->supported |= SUPPORTED_FIBRE;
  264. phydev->advertising &= ADVERTISED_100baseT_Full |
  265. ADVERTISED_100baseT_Half;
  266. phydev->advertising |= ADVERTISED_FIBRE;
  267. phydev->autoneg = AUTONEG_DISABLE;
  268. }
  269. return kszphy_config_init(phydev);
  270. }
  271. static int ksz8041_config_aneg(struct phy_device *phydev)
  272. {
  273. /* Skip auto-negotiation in fiber mode */
  274. if (phydev->dev_flags & MICREL_PHY_FXEN) {
  275. phydev->speed = SPEED_100;
  276. return 0;
  277. }
  278. return genphy_config_aneg(phydev);
  279. }
  280. static int ksz9021_load_values_from_of(struct phy_device *phydev,
  281. const struct device_node *of_node,
  282. u16 reg,
  283. const char *field1, const char *field2,
  284. const char *field3, const char *field4)
  285. {
  286. int val1 = -1;
  287. int val2 = -2;
  288. int val3 = -3;
  289. int val4 = -4;
  290. int newval;
  291. int matches = 0;
  292. if (!of_property_read_u32(of_node, field1, &val1))
  293. matches++;
  294. if (!of_property_read_u32(of_node, field2, &val2))
  295. matches++;
  296. if (!of_property_read_u32(of_node, field3, &val3))
  297. matches++;
  298. if (!of_property_read_u32(of_node, field4, &val4))
  299. matches++;
  300. if (!matches)
  301. return 0;
  302. if (matches < 4)
  303. newval = kszphy_extended_read(phydev, reg);
  304. else
  305. newval = 0;
  306. if (val1 != -1)
  307. newval = ((newval & 0xfff0) | ((val1 / PS_TO_REG) & 0xf) << 0);
  308. if (val2 != -2)
  309. newval = ((newval & 0xff0f) | ((val2 / PS_TO_REG) & 0xf) << 4);
  310. if (val3 != -3)
  311. newval = ((newval & 0xf0ff) | ((val3 / PS_TO_REG) & 0xf) << 8);
  312. if (val4 != -4)
  313. newval = ((newval & 0x0fff) | ((val4 / PS_TO_REG) & 0xf) << 12);
  314. return kszphy_extended_write(phydev, reg, newval);
  315. }
  316. static int ksz9021_config_init(struct phy_device *phydev)
  317. {
  318. const struct device *dev = &phydev->mdio.dev;
  319. const struct device_node *of_node = dev->of_node;
  320. const struct device *dev_walker;
  321. /* The Micrel driver has a deprecated option to place phy OF
  322. * properties in the MAC node. Walk up the tree of devices to
  323. * find a device with an OF node.
  324. */
  325. dev_walker = &phydev->mdio.dev;
  326. do {
  327. of_node = dev_walker->of_node;
  328. dev_walker = dev_walker->parent;
  329. } while (!of_node && dev_walker);
  330. if (of_node) {
  331. ksz9021_load_values_from_of(phydev, of_node,
  332. MII_KSZPHY_CLK_CONTROL_PAD_SKEW,
  333. "txen-skew-ps", "txc-skew-ps",
  334. "rxdv-skew-ps", "rxc-skew-ps");
  335. ksz9021_load_values_from_of(phydev, of_node,
  336. MII_KSZPHY_RX_DATA_PAD_SKEW,
  337. "rxd0-skew-ps", "rxd1-skew-ps",
  338. "rxd2-skew-ps", "rxd3-skew-ps");
  339. ksz9021_load_values_from_of(phydev, of_node,
  340. MII_KSZPHY_TX_DATA_PAD_SKEW,
  341. "txd0-skew-ps", "txd1-skew-ps",
  342. "txd2-skew-ps", "txd3-skew-ps");
  343. }
  344. return 0;
  345. }
  346. #define MII_KSZ9031RN_MMD_CTRL_REG 0x0d
  347. #define MII_KSZ9031RN_MMD_REGDATA_REG 0x0e
  348. #define OP_DATA 1
  349. #define KSZ9031_PS_TO_REG 60
  350. /* Extended registers */
  351. /* MMD Address 0x0 */
  352. #define MII_KSZ9031RN_FLP_BURST_TX_LO 3
  353. #define MII_KSZ9031RN_FLP_BURST_TX_HI 4
  354. /* MMD Address 0x2 */
  355. #define MII_KSZ9031RN_CONTROL_PAD_SKEW 4
  356. #define MII_KSZ9031RN_RX_DATA_PAD_SKEW 5
  357. #define MII_KSZ9031RN_TX_DATA_PAD_SKEW 6
  358. #define MII_KSZ9031RN_CLK_PAD_SKEW 8
  359. /* MMD Address 0x1C */
  360. #define MII_KSZ9031RN_EDPD 0x23
  361. #define MII_KSZ9031RN_EDPD_ENABLE BIT(0)
  362. static int ksz9031_extended_write(struct phy_device *phydev,
  363. u8 mode, u32 dev_addr, u32 regnum, u16 val)
  364. {
  365. phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
  366. phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
  367. phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
  368. return phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, val);
  369. }
  370. static int ksz9031_extended_read(struct phy_device *phydev,
  371. u8 mode, u32 dev_addr, u32 regnum)
  372. {
  373. phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, dev_addr);
  374. phy_write(phydev, MII_KSZ9031RN_MMD_REGDATA_REG, regnum);
  375. phy_write(phydev, MII_KSZ9031RN_MMD_CTRL_REG, (mode << 14) | dev_addr);
  376. return phy_read(phydev, MII_KSZ9031RN_MMD_REGDATA_REG);
  377. }
  378. static int ksz9031_of_load_skew_values(struct phy_device *phydev,
  379. const struct device_node *of_node,
  380. u16 reg, size_t field_sz,
  381. const char *field[], u8 numfields)
  382. {
  383. int val[4] = {-1, -2, -3, -4};
  384. int matches = 0;
  385. u16 mask;
  386. u16 maxval;
  387. u16 newval;
  388. int i;
  389. for (i = 0; i < numfields; i++)
  390. if (!of_property_read_u32(of_node, field[i], val + i))
  391. matches++;
  392. if (!matches)
  393. return 0;
  394. if (matches < numfields)
  395. newval = ksz9031_extended_read(phydev, OP_DATA, 2, reg);
  396. else
  397. newval = 0;
  398. maxval = (field_sz == 4) ? 0xf : 0x1f;
  399. for (i = 0; i < numfields; i++)
  400. if (val[i] != -(i + 1)) {
  401. mask = 0xffff;
  402. mask ^= maxval << (field_sz * i);
  403. newval = (newval & mask) |
  404. (((val[i] / KSZ9031_PS_TO_REG) & maxval)
  405. << (field_sz * i));
  406. }
  407. return ksz9031_extended_write(phydev, OP_DATA, 2, reg, newval);
  408. }
  409. static int ksz9031_center_flp_timing(struct phy_device *phydev)
  410. {
  411. int result;
  412. /* Center KSZ9031RNX FLP timing at 16ms. */
  413. result = ksz9031_extended_write(phydev, OP_DATA, 0,
  414. MII_KSZ9031RN_FLP_BURST_TX_HI, 0x0006);
  415. result = ksz9031_extended_write(phydev, OP_DATA, 0,
  416. MII_KSZ9031RN_FLP_BURST_TX_LO, 0x1A80);
  417. if (result)
  418. return result;
  419. return genphy_restart_aneg(phydev);
  420. }
  421. /* Enable energy-detect power-down mode */
  422. static int ksz9031_enable_edpd(struct phy_device *phydev)
  423. {
  424. int reg;
  425. reg = ksz9031_extended_read(phydev, OP_DATA, 0x1C, MII_KSZ9031RN_EDPD);
  426. if (reg < 0)
  427. return reg;
  428. return ksz9031_extended_write(phydev, OP_DATA, 0x1C, MII_KSZ9031RN_EDPD,
  429. reg | MII_KSZ9031RN_EDPD_ENABLE);
  430. }
  431. static int ksz9031_config_init(struct phy_device *phydev)
  432. {
  433. const struct device *dev = &phydev->mdio.dev;
  434. const struct device_node *of_node = dev->of_node;
  435. static const char *clk_skews[2] = {"rxc-skew-ps", "txc-skew-ps"};
  436. static const char *rx_data_skews[4] = {
  437. "rxd0-skew-ps", "rxd1-skew-ps",
  438. "rxd2-skew-ps", "rxd3-skew-ps"
  439. };
  440. static const char *tx_data_skews[4] = {
  441. "txd0-skew-ps", "txd1-skew-ps",
  442. "txd2-skew-ps", "txd3-skew-ps"
  443. };
  444. static const char *control_skews[2] = {"txen-skew-ps", "rxdv-skew-ps"};
  445. const struct device *dev_walker;
  446. int result;
  447. result = ksz9031_enable_edpd(phydev);
  448. if (result < 0)
  449. return result;
  450. /* The Micrel driver has a deprecated option to place phy OF
  451. * properties in the MAC node. Walk up the tree of devices to
  452. * find a device with an OF node.
  453. */
  454. dev_walker = &phydev->mdio.dev;
  455. do {
  456. of_node = dev_walker->of_node;
  457. dev_walker = dev_walker->parent;
  458. } while (!of_node && dev_walker);
  459. if (of_node) {
  460. ksz9031_of_load_skew_values(phydev, of_node,
  461. MII_KSZ9031RN_CLK_PAD_SKEW, 5,
  462. clk_skews, 2);
  463. ksz9031_of_load_skew_values(phydev, of_node,
  464. MII_KSZ9031RN_CONTROL_PAD_SKEW, 4,
  465. control_skews, 2);
  466. ksz9031_of_load_skew_values(phydev, of_node,
  467. MII_KSZ9031RN_RX_DATA_PAD_SKEW, 4,
  468. rx_data_skews, 4);
  469. ksz9031_of_load_skew_values(phydev, of_node,
  470. MII_KSZ9031RN_TX_DATA_PAD_SKEW, 4,
  471. tx_data_skews, 4);
  472. }
  473. return ksz9031_center_flp_timing(phydev);
  474. }
  475. #define KSZ8873MLL_GLOBAL_CONTROL_4 0x06
  476. #define KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX BIT(6)
  477. #define KSZ8873MLL_GLOBAL_CONTROL_4_SPEED BIT(4)
  478. static int ksz8873mll_read_status(struct phy_device *phydev)
  479. {
  480. int regval;
  481. /* dummy read */
  482. regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
  483. regval = phy_read(phydev, KSZ8873MLL_GLOBAL_CONTROL_4);
  484. if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_DUPLEX)
  485. phydev->duplex = DUPLEX_HALF;
  486. else
  487. phydev->duplex = DUPLEX_FULL;
  488. if (regval & KSZ8873MLL_GLOBAL_CONTROL_4_SPEED)
  489. phydev->speed = SPEED_10;
  490. else
  491. phydev->speed = SPEED_100;
  492. phydev->link = 1;
  493. phydev->pause = phydev->asym_pause = 0;
  494. return 0;
  495. }
  496. static int ksz9031_read_status(struct phy_device *phydev)
  497. {
  498. int err;
  499. int regval;
  500. err = genphy_read_status(phydev);
  501. if (err)
  502. return err;
  503. /* Make sure the PHY is not broken. Read idle error count,
  504. * and reset the PHY if it is maxed out.
  505. */
  506. regval = phy_read(phydev, MII_STAT1000);
  507. if ((regval & 0xFF) == 0xFF) {
  508. phy_init_hw(phydev);
  509. phydev->link = 0;
  510. }
  511. return 0;
  512. }
  513. static int ksz8873mll_config_aneg(struct phy_device *phydev)
  514. {
  515. return 0;
  516. }
  517. /* This routine returns -1 as an indication to the caller that the
  518. * Micrel ksz9021 10/100/1000 PHY does not support standard IEEE
  519. * MMD extended PHY registers.
  520. */
  521. static int
  522. ksz9021_rd_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
  523. int regnum)
  524. {
  525. return -1;
  526. }
  527. /* This routine does nothing since the Micrel ksz9021 does not support
  528. * standard IEEE MMD extended PHY registers.
  529. */
  530. static void
  531. ksz9021_wr_mmd_phyreg(struct phy_device *phydev, int ptrad, int devnum,
  532. int regnum, u32 val)
  533. {
  534. }
  535. static int kszphy_get_sset_count(struct phy_device *phydev)
  536. {
  537. return ARRAY_SIZE(kszphy_hw_stats);
  538. }
  539. static void kszphy_get_strings(struct phy_device *phydev, u8 *data)
  540. {
  541. int i;
  542. for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++) {
  543. memcpy(data + i * ETH_GSTRING_LEN,
  544. kszphy_hw_stats[i].string, ETH_GSTRING_LEN);
  545. }
  546. }
  547. #ifndef UINT64_MAX
  548. #define UINT64_MAX (u64)(~((u64)0))
  549. #endif
  550. static u64 kszphy_get_stat(struct phy_device *phydev, int i)
  551. {
  552. struct kszphy_hw_stat stat = kszphy_hw_stats[i];
  553. struct kszphy_priv *priv = phydev->priv;
  554. int val;
  555. u64 ret;
  556. val = phy_read(phydev, stat.reg);
  557. if (val < 0) {
  558. ret = UINT64_MAX;
  559. } else {
  560. val = val & ((1 << stat.bits) - 1);
  561. priv->stats[i] += val;
  562. ret = priv->stats[i];
  563. }
  564. return ret;
  565. }
  566. static void kszphy_get_stats(struct phy_device *phydev,
  567. struct ethtool_stats *stats, u64 *data)
  568. {
  569. int i;
  570. for (i = 0; i < ARRAY_SIZE(kszphy_hw_stats); i++)
  571. data[i] = kszphy_get_stat(phydev, i);
  572. }
  573. static int kszphy_suspend(struct phy_device *phydev)
  574. {
  575. /* Disable PHY Interrupts */
  576. if (phy_interrupt_is_valid(phydev)) {
  577. phydev->interrupts = PHY_INTERRUPT_DISABLED;
  578. if (phydev->drv->config_intr)
  579. phydev->drv->config_intr(phydev);
  580. }
  581. return genphy_suspend(phydev);
  582. }
  583. static int kszphy_resume(struct phy_device *phydev)
  584. {
  585. genphy_resume(phydev);
  586. /* Enable PHY Interrupts */
  587. if (phy_interrupt_is_valid(phydev)) {
  588. phydev->interrupts = PHY_INTERRUPT_ENABLED;
  589. if (phydev->drv->config_intr)
  590. phydev->drv->config_intr(phydev);
  591. }
  592. return 0;
  593. }
  594. static int kszphy_probe(struct phy_device *phydev)
  595. {
  596. const struct kszphy_type *type = phydev->drv->driver_data;
  597. const struct device_node *np = phydev->mdio.dev.of_node;
  598. struct kszphy_priv *priv;
  599. struct clk *clk;
  600. int ret;
  601. priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
  602. if (!priv)
  603. return -ENOMEM;
  604. phydev->priv = priv;
  605. priv->type = type;
  606. if (type->led_mode_reg) {
  607. ret = of_property_read_u32(np, "micrel,led-mode",
  608. &priv->led_mode);
  609. if (ret)
  610. priv->led_mode = -1;
  611. if (priv->led_mode > 3) {
  612. phydev_err(phydev, "invalid led mode: 0x%02x\n",
  613. priv->led_mode);
  614. priv->led_mode = -1;
  615. }
  616. } else {
  617. priv->led_mode = -1;
  618. }
  619. clk = devm_clk_get(&phydev->mdio.dev, "rmii-ref");
  620. /* NOTE: clk may be NULL if building without CONFIG_HAVE_CLK */
  621. if (!IS_ERR_OR_NULL(clk)) {
  622. unsigned long rate = clk_get_rate(clk);
  623. bool rmii_ref_clk_sel_25_mhz;
  624. priv->rmii_ref_clk_sel = type->has_rmii_ref_clk_sel;
  625. rmii_ref_clk_sel_25_mhz = of_property_read_bool(np,
  626. "micrel,rmii-reference-clock-select-25-mhz");
  627. if (rate > 24500000 && rate < 25500000) {
  628. priv->rmii_ref_clk_sel_val = rmii_ref_clk_sel_25_mhz;
  629. } else if (rate > 49500000 && rate < 50500000) {
  630. priv->rmii_ref_clk_sel_val = !rmii_ref_clk_sel_25_mhz;
  631. } else {
  632. phydev_err(phydev, "Clock rate out of range: %ld\n",
  633. rate);
  634. return -EINVAL;
  635. }
  636. }
  637. /* Support legacy board-file configuration */
  638. if (phydev->dev_flags & MICREL_PHY_50MHZ_CLK) {
  639. priv->rmii_ref_clk_sel = true;
  640. priv->rmii_ref_clk_sel_val = true;
  641. }
  642. return 0;
  643. }
  644. static struct phy_driver ksphy_driver[] = {
  645. {
  646. .phy_id = PHY_ID_KS8737,
  647. .phy_id_mask = MICREL_PHY_ID_MASK,
  648. .name = "Micrel KS8737",
  649. .features = PHY_BASIC_FEATURES,
  650. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  651. .driver_data = &ks8737_type,
  652. .config_init = kszphy_config_init,
  653. .config_aneg = genphy_config_aneg,
  654. .read_status = genphy_read_status,
  655. .ack_interrupt = kszphy_ack_interrupt,
  656. .config_intr = kszphy_config_intr,
  657. .get_sset_count = kszphy_get_sset_count,
  658. .get_strings = kszphy_get_strings,
  659. .get_stats = kszphy_get_stats,
  660. .suspend = genphy_suspend,
  661. .resume = genphy_resume,
  662. }, {
  663. .phy_id = PHY_ID_KSZ8021,
  664. .phy_id_mask = 0x00ffffff,
  665. .name = "Micrel KSZ8021 or KSZ8031",
  666. .features = PHY_BASIC_FEATURES,
  667. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  668. .driver_data = &ksz8021_type,
  669. .probe = kszphy_probe,
  670. .config_init = kszphy_config_init,
  671. .config_aneg = genphy_config_aneg,
  672. .read_status = genphy_read_status,
  673. .ack_interrupt = kszphy_ack_interrupt,
  674. .config_intr = kszphy_config_intr,
  675. .get_sset_count = kszphy_get_sset_count,
  676. .get_strings = kszphy_get_strings,
  677. .get_stats = kszphy_get_stats,
  678. .suspend = genphy_suspend,
  679. .resume = genphy_resume,
  680. }, {
  681. .phy_id = PHY_ID_KSZ8031,
  682. .phy_id_mask = 0x00ffffff,
  683. .name = "Micrel KSZ8031",
  684. .features = PHY_BASIC_FEATURES,
  685. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  686. .driver_data = &ksz8021_type,
  687. .probe = kszphy_probe,
  688. .config_init = kszphy_config_init,
  689. .config_aneg = genphy_config_aneg,
  690. .read_status = genphy_read_status,
  691. .ack_interrupt = kszphy_ack_interrupt,
  692. .config_intr = kszphy_config_intr,
  693. .get_sset_count = kszphy_get_sset_count,
  694. .get_strings = kszphy_get_strings,
  695. .get_stats = kszphy_get_stats,
  696. .suspend = genphy_suspend,
  697. .resume = genphy_resume,
  698. }, {
  699. .phy_id = PHY_ID_KSZ8041,
  700. .phy_id_mask = MICREL_PHY_ID_MASK,
  701. .name = "Micrel KSZ8041",
  702. .features = PHY_BASIC_FEATURES,
  703. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  704. .driver_data = &ksz8041_type,
  705. .probe = kszphy_probe,
  706. .config_init = ksz8041_config_init,
  707. .config_aneg = ksz8041_config_aneg,
  708. .read_status = genphy_read_status,
  709. .ack_interrupt = kszphy_ack_interrupt,
  710. .config_intr = kszphy_config_intr,
  711. .get_sset_count = kszphy_get_sset_count,
  712. .get_strings = kszphy_get_strings,
  713. .get_stats = kszphy_get_stats,
  714. .suspend = genphy_suspend,
  715. .resume = genphy_resume,
  716. }, {
  717. .phy_id = PHY_ID_KSZ8041RNLI,
  718. .phy_id_mask = MICREL_PHY_ID_MASK,
  719. .name = "Micrel KSZ8041RNLI",
  720. .features = PHY_BASIC_FEATURES,
  721. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  722. .driver_data = &ksz8041_type,
  723. .probe = kszphy_probe,
  724. .config_init = kszphy_config_init,
  725. .config_aneg = genphy_config_aneg,
  726. .read_status = genphy_read_status,
  727. .ack_interrupt = kszphy_ack_interrupt,
  728. .config_intr = kszphy_config_intr,
  729. .get_sset_count = kszphy_get_sset_count,
  730. .get_strings = kszphy_get_strings,
  731. .get_stats = kszphy_get_stats,
  732. .suspend = genphy_suspend,
  733. .resume = genphy_resume,
  734. }, {
  735. .phy_id = PHY_ID_KSZ8051,
  736. .phy_id_mask = MICREL_PHY_ID_MASK,
  737. .name = "Micrel KSZ8051",
  738. .features = PHY_BASIC_FEATURES,
  739. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  740. .driver_data = &ksz8051_type,
  741. .probe = kszphy_probe,
  742. .config_init = kszphy_config_init,
  743. .config_aneg = genphy_config_aneg,
  744. .read_status = genphy_read_status,
  745. .ack_interrupt = kszphy_ack_interrupt,
  746. .config_intr = kszphy_config_intr,
  747. .get_sset_count = kszphy_get_sset_count,
  748. .get_strings = kszphy_get_strings,
  749. .get_stats = kszphy_get_stats,
  750. .suspend = genphy_suspend,
  751. .resume = genphy_resume,
  752. }, {
  753. .phy_id = PHY_ID_KSZ8001,
  754. .name = "Micrel KSZ8001 or KS8721",
  755. .phy_id_mask = 0x00fffffc,
  756. .features = PHY_BASIC_FEATURES,
  757. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  758. .driver_data = &ksz8041_type,
  759. .probe = kszphy_probe,
  760. .config_init = kszphy_config_init,
  761. .config_aneg = genphy_config_aneg,
  762. .read_status = genphy_read_status,
  763. .ack_interrupt = kszphy_ack_interrupt,
  764. .config_intr = kszphy_config_intr,
  765. .get_sset_count = kszphy_get_sset_count,
  766. .get_strings = kszphy_get_strings,
  767. .get_stats = kszphy_get_stats,
  768. .suspend = genphy_suspend,
  769. .resume = genphy_resume,
  770. }, {
  771. .phy_id = PHY_ID_KSZ8081,
  772. .name = "Micrel KSZ8081 or KSZ8091",
  773. .phy_id_mask = MICREL_PHY_ID_MASK,
  774. .features = PHY_BASIC_FEATURES,
  775. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  776. .driver_data = &ksz8081_type,
  777. .probe = kszphy_probe,
  778. .config_init = kszphy_config_init,
  779. .config_aneg = genphy_config_aneg,
  780. .read_status = genphy_read_status,
  781. .ack_interrupt = kszphy_ack_interrupt,
  782. .config_intr = kszphy_config_intr,
  783. .get_sset_count = kszphy_get_sset_count,
  784. .get_strings = kszphy_get_strings,
  785. .get_stats = kszphy_get_stats,
  786. .suspend = kszphy_suspend,
  787. .resume = kszphy_resume,
  788. }, {
  789. .phy_id = PHY_ID_KSZ8061,
  790. .name = "Micrel KSZ8061",
  791. .phy_id_mask = MICREL_PHY_ID_MASK,
  792. .features = PHY_BASIC_FEATURES,
  793. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  794. .config_init = kszphy_config_init,
  795. .config_aneg = genphy_config_aneg,
  796. .read_status = genphy_read_status,
  797. .ack_interrupt = kszphy_ack_interrupt,
  798. .config_intr = kszphy_config_intr,
  799. .get_sset_count = kszphy_get_sset_count,
  800. .get_strings = kszphy_get_strings,
  801. .get_stats = kszphy_get_stats,
  802. .suspend = genphy_suspend,
  803. .resume = genphy_resume,
  804. }, {
  805. .phy_id = PHY_ID_KSZ9021,
  806. .phy_id_mask = 0x000ffffe,
  807. .name = "Micrel KSZ9021 Gigabit PHY",
  808. .features = PHY_GBIT_FEATURES,
  809. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  810. .driver_data = &ksz9021_type,
  811. .config_init = ksz9021_config_init,
  812. .config_aneg = genphy_config_aneg,
  813. .read_status = genphy_read_status,
  814. .ack_interrupt = kszphy_ack_interrupt,
  815. .config_intr = kszphy_config_intr,
  816. .get_sset_count = kszphy_get_sset_count,
  817. .get_strings = kszphy_get_strings,
  818. .get_stats = kszphy_get_stats,
  819. .suspend = genphy_suspend,
  820. .resume = genphy_resume,
  821. .read_mmd_indirect = ksz9021_rd_mmd_phyreg,
  822. .write_mmd_indirect = ksz9021_wr_mmd_phyreg,
  823. }, {
  824. .phy_id = PHY_ID_KSZ9031,
  825. .phy_id_mask = MICREL_PHY_ID_MASK,
  826. .name = "Micrel KSZ9031 Gigabit PHY",
  827. .features = PHY_GBIT_FEATURES,
  828. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  829. .driver_data = &ksz9021_type,
  830. .config_init = ksz9031_config_init,
  831. .config_aneg = genphy_config_aneg,
  832. .read_status = ksz9031_read_status,
  833. .ack_interrupt = kszphy_ack_interrupt,
  834. .config_intr = kszphy_config_intr,
  835. .get_sset_count = kszphy_get_sset_count,
  836. .get_strings = kszphy_get_strings,
  837. .get_stats = kszphy_get_stats,
  838. .suspend = genphy_suspend,
  839. .resume = kszphy_resume,
  840. }, {
  841. .phy_id = PHY_ID_KSZ8873MLL,
  842. .phy_id_mask = MICREL_PHY_ID_MASK,
  843. .name = "Micrel KSZ8873MLL Switch",
  844. .flags = PHY_HAS_MAGICANEG,
  845. .config_init = kszphy_config_init,
  846. .config_aneg = ksz8873mll_config_aneg,
  847. .read_status = ksz8873mll_read_status,
  848. .get_sset_count = kszphy_get_sset_count,
  849. .get_strings = kszphy_get_strings,
  850. .get_stats = kszphy_get_stats,
  851. .suspend = genphy_suspend,
  852. .resume = genphy_resume,
  853. }, {
  854. .phy_id = PHY_ID_KSZ886X,
  855. .phy_id_mask = MICREL_PHY_ID_MASK,
  856. .name = "Micrel KSZ886X Switch",
  857. .features = PHY_BASIC_FEATURES,
  858. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  859. .config_init = kszphy_config_init,
  860. .config_aneg = genphy_config_aneg,
  861. .read_status = genphy_read_status,
  862. .get_sset_count = kszphy_get_sset_count,
  863. .get_strings = kszphy_get_strings,
  864. .get_stats = kszphy_get_stats,
  865. .suspend = genphy_suspend,
  866. .resume = genphy_resume,
  867. } };
  868. module_phy_driver(ksphy_driver);
  869. MODULE_DESCRIPTION("Micrel PHY driver");
  870. MODULE_AUTHOR("David J. Choi");
  871. MODULE_LICENSE("GPL");
  872. static struct mdio_device_id __maybe_unused micrel_tbl[] = {
  873. { PHY_ID_KSZ9021, 0x000ffffe },
  874. { PHY_ID_KSZ9031, MICREL_PHY_ID_MASK },
  875. { PHY_ID_KSZ8001, 0x00fffffc },
  876. { PHY_ID_KS8737, MICREL_PHY_ID_MASK },
  877. { PHY_ID_KSZ8021, 0x00ffffff },
  878. { PHY_ID_KSZ8031, 0x00ffffff },
  879. { PHY_ID_KSZ8041, MICREL_PHY_ID_MASK },
  880. { PHY_ID_KSZ8051, MICREL_PHY_ID_MASK },
  881. { PHY_ID_KSZ8061, MICREL_PHY_ID_MASK },
  882. { PHY_ID_KSZ8081, MICREL_PHY_ID_MASK },
  883. { PHY_ID_KSZ8873MLL, MICREL_PHY_ID_MASK },
  884. { PHY_ID_KSZ886X, MICREL_PHY_ID_MASK },
  885. { }
  886. };
  887. MODULE_DEVICE_TABLE(mdio, micrel_tbl);