broadcom.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700
  1. /*
  2. * drivers/net/phy/broadcom.c
  3. *
  4. * Broadcom BCM5411, BCM5421 and BCM5461 Gigabit Ethernet
  5. * transceivers.
  6. *
  7. * Copyright (c) 2006 Maciej W. Rozycki
  8. *
  9. * Inspired by code written by Amy Fong.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version
  14. * 2 of the License, or (at your option) any later version.
  15. */
  16. #include "bcm-phy-lib.h"
  17. #include <linux/module.h>
  18. #include <linux/phy.h>
  19. #include <linux/brcmphy.h>
  20. #include <linux/of.h>
  21. #define BRCM_PHY_MODEL(phydev) \
  22. ((phydev)->drv->phy_id & (phydev)->drv->phy_id_mask)
  23. #define BRCM_PHY_REV(phydev) \
  24. ((phydev)->drv->phy_id & ~((phydev)->drv->phy_id_mask))
  25. MODULE_DESCRIPTION("Broadcom PHY driver");
  26. MODULE_AUTHOR("Maciej W. Rozycki");
  27. MODULE_LICENSE("GPL");
  28. static int bcm54810_config(struct phy_device *phydev)
  29. {
  30. int rc, val;
  31. val = bcm_phy_read_exp(phydev, BCM54810_EXP_BROADREACH_LRE_MISC_CTL);
  32. val &= ~BCM54810_EXP_BROADREACH_LRE_MISC_CTL_EN;
  33. rc = bcm_phy_write_exp(phydev, BCM54810_EXP_BROADREACH_LRE_MISC_CTL,
  34. val);
  35. if (rc < 0)
  36. return rc;
  37. val = bcm54xx_auxctl_read(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
  38. val &= ~MII_BCM54XX_AUXCTL_SHDWSEL_MISC_RGMII_SKEW_EN;
  39. val |= MII_BCM54XX_AUXCTL_MISC_WREN;
  40. rc = bcm54xx_auxctl_write(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC,
  41. val);
  42. if (rc < 0)
  43. return rc;
  44. val = bcm_phy_read_shadow(phydev, BCM54810_SHD_CLK_CTL);
  45. val &= ~BCM54810_SHD_CLK_CTL_GTXCLK_EN;
  46. rc = bcm_phy_write_shadow(phydev, BCM54810_SHD_CLK_CTL, val);
  47. if (rc < 0)
  48. return rc;
  49. return 0;
  50. }
  51. /* Needs SMDSP clock enabled via bcm54xx_phydsp_config() */
  52. static int bcm50610_a0_workaround(struct phy_device *phydev)
  53. {
  54. int err;
  55. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_AADJ1CH0,
  56. MII_BCM54XX_EXP_AADJ1CH0_SWP_ABCD_OEN |
  57. MII_BCM54XX_EXP_AADJ1CH0_SWSEL_THPF);
  58. if (err < 0)
  59. return err;
  60. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_AADJ1CH3,
  61. MII_BCM54XX_EXP_AADJ1CH3_ADCCKADJ);
  62. if (err < 0)
  63. return err;
  64. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP75,
  65. MII_BCM54XX_EXP_EXP75_VDACCTRL);
  66. if (err < 0)
  67. return err;
  68. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP96,
  69. MII_BCM54XX_EXP_EXP96_MYST);
  70. if (err < 0)
  71. return err;
  72. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP97,
  73. MII_BCM54XX_EXP_EXP97_MYST);
  74. return err;
  75. }
  76. static int bcm54xx_phydsp_config(struct phy_device *phydev)
  77. {
  78. int err, err2;
  79. /* Enable the SMDSP clock */
  80. err = bcm54xx_auxctl_write(phydev,
  81. MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL,
  82. MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA |
  83. MII_BCM54XX_AUXCTL_ACTL_TX_6DB);
  84. if (err < 0)
  85. return err;
  86. if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
  87. BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) {
  88. /* Clear bit 9 to fix a phy interop issue. */
  89. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP08,
  90. MII_BCM54XX_EXP_EXP08_RJCT_2MHZ);
  91. if (err < 0)
  92. goto error;
  93. if (phydev->drv->phy_id == PHY_ID_BCM50610) {
  94. err = bcm50610_a0_workaround(phydev);
  95. if (err < 0)
  96. goto error;
  97. }
  98. }
  99. if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM57780) {
  100. int val;
  101. val = bcm_phy_read_exp(phydev, MII_BCM54XX_EXP_EXP75);
  102. if (val < 0)
  103. goto error;
  104. val |= MII_BCM54XX_EXP_EXP75_CM_OSC;
  105. err = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_EXP75, val);
  106. }
  107. error:
  108. /* Disable the SMDSP clock */
  109. err2 = bcm54xx_auxctl_write(phydev,
  110. MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL,
  111. MII_BCM54XX_AUXCTL_ACTL_TX_6DB);
  112. /* Return the first error reported. */
  113. return err ? err : err2;
  114. }
  115. static void bcm54xx_adjust_rxrefclk(struct phy_device *phydev)
  116. {
  117. u32 orig;
  118. int val;
  119. bool clk125en = true;
  120. /* Abort if we are using an untested phy. */
  121. if (BRCM_PHY_MODEL(phydev) != PHY_ID_BCM57780 &&
  122. BRCM_PHY_MODEL(phydev) != PHY_ID_BCM50610 &&
  123. BRCM_PHY_MODEL(phydev) != PHY_ID_BCM50610M)
  124. return;
  125. val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_SCR3);
  126. if (val < 0)
  127. return;
  128. orig = val;
  129. if ((BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
  130. BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) &&
  131. BRCM_PHY_REV(phydev) >= 0x3) {
  132. /*
  133. * Here, bit 0 _disables_ CLK125 when set.
  134. * This bit is set by default.
  135. */
  136. clk125en = false;
  137. } else {
  138. if (phydev->dev_flags & PHY_BRCM_RX_REFCLK_UNUSED) {
  139. /* Here, bit 0 _enables_ CLK125 when set */
  140. val &= ~BCM54XX_SHD_SCR3_DEF_CLK125;
  141. clk125en = false;
  142. }
  143. }
  144. if (!clk125en || (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE))
  145. val &= ~BCM54XX_SHD_SCR3_DLLAPD_DIS;
  146. else
  147. val |= BCM54XX_SHD_SCR3_DLLAPD_DIS;
  148. if (phydev->dev_flags & PHY_BRCM_DIS_TXCRXC_NOENRGY)
  149. val |= BCM54XX_SHD_SCR3_TRDDAPD;
  150. if (orig != val)
  151. bcm_phy_write_shadow(phydev, BCM54XX_SHD_SCR3, val);
  152. val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_APD);
  153. if (val < 0)
  154. return;
  155. orig = val;
  156. if (!clk125en || (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE))
  157. val |= BCM54XX_SHD_APD_EN;
  158. else
  159. val &= ~BCM54XX_SHD_APD_EN;
  160. if (orig != val)
  161. bcm_phy_write_shadow(phydev, BCM54XX_SHD_APD, val);
  162. }
  163. static int bcm54xx_config_init(struct phy_device *phydev)
  164. {
  165. int reg, err;
  166. reg = phy_read(phydev, MII_BCM54XX_ECR);
  167. if (reg < 0)
  168. return reg;
  169. /* Mask interrupts globally. */
  170. reg |= MII_BCM54XX_ECR_IM;
  171. err = phy_write(phydev, MII_BCM54XX_ECR, reg);
  172. if (err < 0)
  173. return err;
  174. /* Unmask events we are interested in. */
  175. reg = ~(MII_BCM54XX_INT_DUPLEX |
  176. MII_BCM54XX_INT_SPEED |
  177. MII_BCM54XX_INT_LINK);
  178. err = phy_write(phydev, MII_BCM54XX_IMR, reg);
  179. if (err < 0)
  180. return err;
  181. if ((BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
  182. BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) &&
  183. (phydev->dev_flags & PHY_BRCM_CLEAR_RGMII_MODE))
  184. bcm_phy_write_shadow(phydev, BCM54XX_SHD_RGMII_MODE, 0);
  185. if ((phydev->dev_flags & PHY_BRCM_RX_REFCLK_UNUSED) ||
  186. (phydev->dev_flags & PHY_BRCM_DIS_TXCRXC_NOENRGY) ||
  187. (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE))
  188. bcm54xx_adjust_rxrefclk(phydev);
  189. if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM54810) {
  190. err = bcm54810_config(phydev);
  191. if (err)
  192. return err;
  193. }
  194. bcm54xx_phydsp_config(phydev);
  195. return 0;
  196. }
  197. static int bcm5482_config_init(struct phy_device *phydev)
  198. {
  199. int err, reg;
  200. err = bcm54xx_config_init(phydev);
  201. if (phydev->dev_flags & PHY_BCM_FLAGS_MODE_1000BX) {
  202. /*
  203. * Enable secondary SerDes and its use as an LED source
  204. */
  205. reg = bcm_phy_read_shadow(phydev, BCM5482_SHD_SSD);
  206. bcm_phy_write_shadow(phydev, BCM5482_SHD_SSD,
  207. reg |
  208. BCM5482_SHD_SSD_LEDM |
  209. BCM5482_SHD_SSD_EN);
  210. /*
  211. * Enable SGMII slave mode and auto-detection
  212. */
  213. reg = BCM5482_SSD_SGMII_SLAVE | MII_BCM54XX_EXP_SEL_SSD;
  214. err = bcm_phy_read_exp(phydev, reg);
  215. if (err < 0)
  216. return err;
  217. err = bcm_phy_write_exp(phydev, reg, err |
  218. BCM5482_SSD_SGMII_SLAVE_EN |
  219. BCM5482_SSD_SGMII_SLAVE_AD);
  220. if (err < 0)
  221. return err;
  222. /*
  223. * Disable secondary SerDes powerdown
  224. */
  225. reg = BCM5482_SSD_1000BX_CTL | MII_BCM54XX_EXP_SEL_SSD;
  226. err = bcm_phy_read_exp(phydev, reg);
  227. if (err < 0)
  228. return err;
  229. err = bcm_phy_write_exp(phydev, reg,
  230. err & ~BCM5482_SSD_1000BX_CTL_PWRDOWN);
  231. if (err < 0)
  232. return err;
  233. /*
  234. * Select 1000BASE-X register set (primary SerDes)
  235. */
  236. reg = bcm_phy_read_shadow(phydev, BCM5482_SHD_MODE);
  237. bcm_phy_write_shadow(phydev, BCM5482_SHD_MODE,
  238. reg | BCM5482_SHD_MODE_1000BX);
  239. /*
  240. * LED1=ACTIVITYLED, LED3=LINKSPD[2]
  241. * (Use LED1 as secondary SerDes ACTIVITY LED)
  242. */
  243. bcm_phy_write_shadow(phydev, BCM5482_SHD_LEDS1,
  244. BCM5482_SHD_LEDS1_LED1(BCM_LED_SRC_ACTIVITYLED) |
  245. BCM5482_SHD_LEDS1_LED3(BCM_LED_SRC_LINKSPD2));
  246. /*
  247. * Auto-negotiation doesn't seem to work quite right
  248. * in this mode, so we disable it and force it to the
  249. * right speed/duplex setting. Only 'link status'
  250. * is important.
  251. */
  252. phydev->autoneg = AUTONEG_DISABLE;
  253. phydev->speed = SPEED_1000;
  254. phydev->duplex = DUPLEX_FULL;
  255. }
  256. return err;
  257. }
  258. static int bcm5482_read_status(struct phy_device *phydev)
  259. {
  260. int err;
  261. err = genphy_read_status(phydev);
  262. if (phydev->dev_flags & PHY_BCM_FLAGS_MODE_1000BX) {
  263. /*
  264. * Only link status matters for 1000Base-X mode, so force
  265. * 1000 Mbit/s full-duplex status
  266. */
  267. if (phydev->link) {
  268. phydev->speed = SPEED_1000;
  269. phydev->duplex = DUPLEX_FULL;
  270. }
  271. }
  272. return err;
  273. }
  274. static int bcm5481_config_aneg(struct phy_device *phydev)
  275. {
  276. struct device_node *np = phydev->mdio.dev.of_node;
  277. int ret;
  278. /* Aneg firsly. */
  279. ret = genphy_config_aneg(phydev);
  280. /* Then we can set up the delay. */
  281. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  282. u16 reg;
  283. /*
  284. * There is no BCM5481 specification available, so down
  285. * here is everything we know about "register 0x18". This
  286. * at least helps BCM5481 to successfully receive packets
  287. * on MPC8360E-RDK board. Peter Barada <peterb@logicpd.com>
  288. * says: "This sets delay between the RXD and RXC signals
  289. * instead of using trace lengths to achieve timing".
  290. */
  291. /* Set RDX clk delay. */
  292. reg = 0x7 | (0x7 << 12);
  293. phy_write(phydev, 0x18, reg);
  294. reg = phy_read(phydev, 0x18);
  295. /* Set RDX-RXC skew. */
  296. reg |= (1 << 8);
  297. /* Write bits 14:0. */
  298. reg |= (1 << 15);
  299. phy_write(phydev, 0x18, reg);
  300. }
  301. if (of_property_read_bool(np, "enet-phy-lane-swap")) {
  302. /* Lane Swap - Undocumented register...magic! */
  303. ret = bcm_phy_write_exp(phydev, MII_BCM54XX_EXP_SEL_ER + 0x9,
  304. 0x11B);
  305. if (ret < 0)
  306. return ret;
  307. }
  308. return ret;
  309. }
  310. static int bcm54612e_config_aneg(struct phy_device *phydev)
  311. {
  312. int ret;
  313. /* First, auto-negotiate. */
  314. ret = genphy_config_aneg(phydev);
  315. /* Clear TX internal delay unless requested. */
  316. if ((phydev->interface != PHY_INTERFACE_MODE_RGMII_ID) &&
  317. (phydev->interface != PHY_INTERFACE_MODE_RGMII_TXID)) {
  318. /* Disable TXD to GTXCLK clock delay (default set) */
  319. /* Bit 9 is the only field in shadow register 00011 */
  320. bcm_phy_write_shadow(phydev, 0x03, 0);
  321. }
  322. /* Clear RX internal delay unless requested. */
  323. if ((phydev->interface != PHY_INTERFACE_MODE_RGMII_ID) &&
  324. (phydev->interface != PHY_INTERFACE_MODE_RGMII_RXID)) {
  325. u16 reg;
  326. /* Errata: reads require filling in the write selector field */
  327. bcm54xx_auxctl_write(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC,
  328. MII_BCM54XX_AUXCTL_MISC_RDSEL_MISC);
  329. reg = phy_read(phydev, MII_BCM54XX_AUX_CTL);
  330. /* Disable RXD to RXC delay (default set) */
  331. reg &= ~MII_BCM54XX_AUXCTL_MISC_RXD_RXC_SKEW;
  332. /* Clear shadow selector field */
  333. reg &= ~MII_BCM54XX_AUXCTL_SHDWSEL_MASK;
  334. bcm54xx_auxctl_write(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC,
  335. MII_BCM54XX_AUXCTL_MISC_WREN | reg);
  336. }
  337. return ret;
  338. }
  339. static int brcm_phy_setbits(struct phy_device *phydev, int reg, int set)
  340. {
  341. int val;
  342. val = phy_read(phydev, reg);
  343. if (val < 0)
  344. return val;
  345. return phy_write(phydev, reg, val | set);
  346. }
  347. static int brcm_fet_config_init(struct phy_device *phydev)
  348. {
  349. int reg, err, err2, brcmtest;
  350. /* Reset the PHY to bring it to a known state. */
  351. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  352. if (err < 0)
  353. return err;
  354. reg = phy_read(phydev, MII_BRCM_FET_INTREG);
  355. if (reg < 0)
  356. return reg;
  357. /* Unmask events we are interested in and mask interrupts globally. */
  358. reg = MII_BRCM_FET_IR_DUPLEX_EN |
  359. MII_BRCM_FET_IR_SPEED_EN |
  360. MII_BRCM_FET_IR_LINK_EN |
  361. MII_BRCM_FET_IR_ENABLE |
  362. MII_BRCM_FET_IR_MASK;
  363. err = phy_write(phydev, MII_BRCM_FET_INTREG, reg);
  364. if (err < 0)
  365. return err;
  366. /* Enable shadow register access */
  367. brcmtest = phy_read(phydev, MII_BRCM_FET_BRCMTEST);
  368. if (brcmtest < 0)
  369. return brcmtest;
  370. reg = brcmtest | MII_BRCM_FET_BT_SRE;
  371. err = phy_write(phydev, MII_BRCM_FET_BRCMTEST, reg);
  372. if (err < 0)
  373. return err;
  374. /* Set the LED mode */
  375. reg = phy_read(phydev, MII_BRCM_FET_SHDW_AUXMODE4);
  376. if (reg < 0) {
  377. err = reg;
  378. goto done;
  379. }
  380. reg &= ~MII_BRCM_FET_SHDW_AM4_LED_MASK;
  381. reg |= MII_BRCM_FET_SHDW_AM4_LED_MODE1;
  382. err = phy_write(phydev, MII_BRCM_FET_SHDW_AUXMODE4, reg);
  383. if (err < 0)
  384. goto done;
  385. /* Enable auto MDIX */
  386. err = brcm_phy_setbits(phydev, MII_BRCM_FET_SHDW_MISCCTRL,
  387. MII_BRCM_FET_SHDW_MC_FAME);
  388. if (err < 0)
  389. goto done;
  390. if (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE) {
  391. /* Enable auto power down */
  392. err = brcm_phy_setbits(phydev, MII_BRCM_FET_SHDW_AUXSTAT2,
  393. MII_BRCM_FET_SHDW_AS2_APDE);
  394. }
  395. done:
  396. /* Disable shadow register access */
  397. err2 = phy_write(phydev, MII_BRCM_FET_BRCMTEST, brcmtest);
  398. if (!err)
  399. err = err2;
  400. return err;
  401. }
  402. static int brcm_fet_ack_interrupt(struct phy_device *phydev)
  403. {
  404. int reg;
  405. /* Clear pending interrupts. */
  406. reg = phy_read(phydev, MII_BRCM_FET_INTREG);
  407. if (reg < 0)
  408. return reg;
  409. return 0;
  410. }
  411. static int brcm_fet_config_intr(struct phy_device *phydev)
  412. {
  413. int reg, err;
  414. reg = phy_read(phydev, MII_BRCM_FET_INTREG);
  415. if (reg < 0)
  416. return reg;
  417. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  418. reg &= ~MII_BRCM_FET_IR_MASK;
  419. else
  420. reg |= MII_BRCM_FET_IR_MASK;
  421. err = phy_write(phydev, MII_BRCM_FET_INTREG, reg);
  422. return err;
  423. }
  424. static struct phy_driver broadcom_drivers[] = {
  425. {
  426. .phy_id = PHY_ID_BCM5411,
  427. .phy_id_mask = 0xfffffff0,
  428. .name = "Broadcom BCM5411",
  429. .features = PHY_GBIT_FEATURES,
  430. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  431. .config_init = bcm54xx_config_init,
  432. .config_aneg = genphy_config_aneg,
  433. .read_status = genphy_read_status,
  434. .ack_interrupt = bcm_phy_ack_intr,
  435. .config_intr = bcm_phy_config_intr,
  436. }, {
  437. .phy_id = PHY_ID_BCM5421,
  438. .phy_id_mask = 0xfffffff0,
  439. .name = "Broadcom BCM5421",
  440. .features = PHY_GBIT_FEATURES,
  441. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  442. .config_init = bcm54xx_config_init,
  443. .config_aneg = genphy_config_aneg,
  444. .read_status = genphy_read_status,
  445. .ack_interrupt = bcm_phy_ack_intr,
  446. .config_intr = bcm_phy_config_intr,
  447. }, {
  448. .phy_id = PHY_ID_BCM5461,
  449. .phy_id_mask = 0xfffffff0,
  450. .name = "Broadcom BCM5461",
  451. .features = PHY_GBIT_FEATURES,
  452. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  453. .config_init = bcm54xx_config_init,
  454. .config_aneg = genphy_config_aneg,
  455. .read_status = genphy_read_status,
  456. .ack_interrupt = bcm_phy_ack_intr,
  457. .config_intr = bcm_phy_config_intr,
  458. }, {
  459. .phy_id = PHY_ID_BCM54612E,
  460. .phy_id_mask = 0xfffffff0,
  461. .name = "Broadcom BCM54612E",
  462. .features = PHY_GBIT_FEATURES,
  463. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  464. .config_init = bcm54xx_config_init,
  465. .config_aneg = bcm54612e_config_aneg,
  466. .read_status = genphy_read_status,
  467. .ack_interrupt = bcm_phy_ack_intr,
  468. .config_intr = bcm_phy_config_intr,
  469. }, {
  470. .phy_id = PHY_ID_BCM54616S,
  471. .phy_id_mask = 0xfffffff0,
  472. .name = "Broadcom BCM54616S",
  473. .features = PHY_GBIT_FEATURES,
  474. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  475. .config_init = bcm54xx_config_init,
  476. .config_aneg = genphy_config_aneg,
  477. .read_status = genphy_read_status,
  478. .ack_interrupt = bcm_phy_ack_intr,
  479. .config_intr = bcm_phy_config_intr,
  480. }, {
  481. .phy_id = PHY_ID_BCM5464,
  482. .phy_id_mask = 0xfffffff0,
  483. .name = "Broadcom BCM5464",
  484. .features = PHY_GBIT_FEATURES,
  485. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  486. .config_init = bcm54xx_config_init,
  487. .config_aneg = genphy_config_aneg,
  488. .read_status = genphy_read_status,
  489. .ack_interrupt = bcm_phy_ack_intr,
  490. .config_intr = bcm_phy_config_intr,
  491. }, {
  492. .phy_id = PHY_ID_BCM5481,
  493. .phy_id_mask = 0xfffffff0,
  494. .name = "Broadcom BCM5481",
  495. .features = PHY_GBIT_FEATURES,
  496. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  497. .config_init = bcm54xx_config_init,
  498. .config_aneg = bcm5481_config_aneg,
  499. .read_status = genphy_read_status,
  500. .ack_interrupt = bcm_phy_ack_intr,
  501. .config_intr = bcm_phy_config_intr,
  502. }, {
  503. .phy_id = PHY_ID_BCM54810,
  504. .phy_id_mask = 0xfffffff0,
  505. .name = "Broadcom BCM54810",
  506. .features = PHY_GBIT_FEATURES,
  507. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  508. .config_init = bcm54xx_config_init,
  509. .config_aneg = bcm5481_config_aneg,
  510. .read_status = genphy_read_status,
  511. .ack_interrupt = bcm_phy_ack_intr,
  512. .config_intr = bcm_phy_config_intr,
  513. }, {
  514. .phy_id = PHY_ID_BCM5482,
  515. .phy_id_mask = 0xfffffff0,
  516. .name = "Broadcom BCM5482",
  517. .features = PHY_GBIT_FEATURES,
  518. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  519. .config_init = bcm5482_config_init,
  520. .config_aneg = genphy_config_aneg,
  521. .read_status = bcm5482_read_status,
  522. .ack_interrupt = bcm_phy_ack_intr,
  523. .config_intr = bcm_phy_config_intr,
  524. }, {
  525. .phy_id = PHY_ID_BCM50610,
  526. .phy_id_mask = 0xfffffff0,
  527. .name = "Broadcom BCM50610",
  528. .features = PHY_GBIT_FEATURES,
  529. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  530. .config_init = bcm54xx_config_init,
  531. .config_aneg = genphy_config_aneg,
  532. .read_status = genphy_read_status,
  533. .ack_interrupt = bcm_phy_ack_intr,
  534. .config_intr = bcm_phy_config_intr,
  535. }, {
  536. .phy_id = PHY_ID_BCM50610M,
  537. .phy_id_mask = 0xfffffff0,
  538. .name = "Broadcom BCM50610M",
  539. .features = PHY_GBIT_FEATURES,
  540. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  541. .config_init = bcm54xx_config_init,
  542. .config_aneg = genphy_config_aneg,
  543. .read_status = genphy_read_status,
  544. .ack_interrupt = bcm_phy_ack_intr,
  545. .config_intr = bcm_phy_config_intr,
  546. }, {
  547. .phy_id = PHY_ID_BCM57780,
  548. .phy_id_mask = 0xfffffff0,
  549. .name = "Broadcom BCM57780",
  550. .features = PHY_GBIT_FEATURES,
  551. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  552. .config_init = bcm54xx_config_init,
  553. .config_aneg = genphy_config_aneg,
  554. .read_status = genphy_read_status,
  555. .ack_interrupt = bcm_phy_ack_intr,
  556. .config_intr = bcm_phy_config_intr,
  557. }, {
  558. .phy_id = PHY_ID_BCMAC131,
  559. .phy_id_mask = 0xfffffff0,
  560. .name = "Broadcom BCMAC131",
  561. .features = PHY_BASIC_FEATURES,
  562. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  563. .config_init = brcm_fet_config_init,
  564. .config_aneg = genphy_config_aneg,
  565. .read_status = genphy_read_status,
  566. .ack_interrupt = brcm_fet_ack_interrupt,
  567. .config_intr = brcm_fet_config_intr,
  568. }, {
  569. .phy_id = PHY_ID_BCM5241,
  570. .phy_id_mask = 0xfffffff0,
  571. .name = "Broadcom BCM5241",
  572. .features = PHY_BASIC_FEATURES,
  573. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  574. .config_init = brcm_fet_config_init,
  575. .config_aneg = genphy_config_aneg,
  576. .read_status = genphy_read_status,
  577. .ack_interrupt = brcm_fet_ack_interrupt,
  578. .config_intr = brcm_fet_config_intr,
  579. } };
  580. module_phy_driver(broadcom_drivers);
  581. static struct mdio_device_id __maybe_unused broadcom_tbl[] = {
  582. { PHY_ID_BCM5411, 0xfffffff0 },
  583. { PHY_ID_BCM5421, 0xfffffff0 },
  584. { PHY_ID_BCM5461, 0xfffffff0 },
  585. { PHY_ID_BCM54612E, 0xfffffff0 },
  586. { PHY_ID_BCM54616S, 0xfffffff0 },
  587. { PHY_ID_BCM5464, 0xfffffff0 },
  588. { PHY_ID_BCM5481, 0xfffffff0 },
  589. { PHY_ID_BCM54810, 0xfffffff0 },
  590. { PHY_ID_BCM5482, 0xfffffff0 },
  591. { PHY_ID_BCM50610, 0xfffffff0 },
  592. { PHY_ID_BCM50610M, 0xfffffff0 },
  593. { PHY_ID_BCM57780, 0xfffffff0 },
  594. { PHY_ID_BCMAC131, 0xfffffff0 },
  595. { PHY_ID_BCM5241, 0xfffffff0 },
  596. { }
  597. };
  598. MODULE_DEVICE_TABLE(mdio, broadcom_tbl);