bcm-phy-lib.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392
  1. /*
  2. * Copyright (C) 2015 Broadcom Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation version 2.
  7. *
  8. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  9. * kind, whether express or implied; without even the implied warranty
  10. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include "bcm-phy-lib.h"
  14. #include <linux/brcmphy.h>
  15. #include <linux/export.h>
  16. #include <linux/mdio.h>
  17. #include <linux/module.h>
  18. #include <linux/phy.h>
  19. #include <linux/ethtool.h>
  20. #define MII_BCM_CHANNEL_WIDTH 0x2000
  21. #define BCM_CL45VEN_EEE_ADV 0x3c
  22. int bcm_phy_write_exp(struct phy_device *phydev, u16 reg, u16 val)
  23. {
  24. int rc;
  25. rc = phy_write(phydev, MII_BCM54XX_EXP_SEL, reg);
  26. if (rc < 0)
  27. return rc;
  28. return phy_write(phydev, MII_BCM54XX_EXP_DATA, val);
  29. }
  30. EXPORT_SYMBOL_GPL(bcm_phy_write_exp);
  31. int bcm_phy_read_exp(struct phy_device *phydev, u16 reg)
  32. {
  33. int val;
  34. val = phy_write(phydev, MII_BCM54XX_EXP_SEL, reg);
  35. if (val < 0)
  36. return val;
  37. val = phy_read(phydev, MII_BCM54XX_EXP_DATA);
  38. /* Restore default value. It's O.K. if this write fails. */
  39. phy_write(phydev, MII_BCM54XX_EXP_SEL, 0);
  40. return val;
  41. }
  42. EXPORT_SYMBOL_GPL(bcm_phy_read_exp);
  43. int bcm54xx_auxctl_read(struct phy_device *phydev, u16 regnum)
  44. {
  45. /* The register must be written to both the Shadow Register Select and
  46. * the Shadow Read Register Selector
  47. */
  48. phy_write(phydev, MII_BCM54XX_AUX_CTL, regnum |
  49. regnum << MII_BCM54XX_AUXCTL_SHDWSEL_READ_SHIFT);
  50. return phy_read(phydev, MII_BCM54XX_AUX_CTL);
  51. }
  52. EXPORT_SYMBOL_GPL(bcm54xx_auxctl_read);
  53. int bcm54xx_auxctl_write(struct phy_device *phydev, u16 regnum, u16 val)
  54. {
  55. return phy_write(phydev, MII_BCM54XX_AUX_CTL, regnum | val);
  56. }
  57. EXPORT_SYMBOL(bcm54xx_auxctl_write);
  58. int bcm_phy_write_misc(struct phy_device *phydev,
  59. u16 reg, u16 chl, u16 val)
  60. {
  61. int rc;
  62. int tmp;
  63. rc = phy_write(phydev, MII_BCM54XX_AUX_CTL,
  64. MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
  65. if (rc < 0)
  66. return rc;
  67. tmp = phy_read(phydev, MII_BCM54XX_AUX_CTL);
  68. tmp |= MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA;
  69. rc = phy_write(phydev, MII_BCM54XX_AUX_CTL, tmp);
  70. if (rc < 0)
  71. return rc;
  72. tmp = (chl * MII_BCM_CHANNEL_WIDTH) | reg;
  73. rc = bcm_phy_write_exp(phydev, tmp, val);
  74. return rc;
  75. }
  76. EXPORT_SYMBOL_GPL(bcm_phy_write_misc);
  77. int bcm_phy_read_misc(struct phy_device *phydev,
  78. u16 reg, u16 chl)
  79. {
  80. int rc;
  81. int tmp;
  82. rc = phy_write(phydev, MII_BCM54XX_AUX_CTL,
  83. MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
  84. if (rc < 0)
  85. return rc;
  86. tmp = phy_read(phydev, MII_BCM54XX_AUX_CTL);
  87. tmp |= MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA;
  88. rc = phy_write(phydev, MII_BCM54XX_AUX_CTL, tmp);
  89. if (rc < 0)
  90. return rc;
  91. tmp = (chl * MII_BCM_CHANNEL_WIDTH) | reg;
  92. rc = bcm_phy_read_exp(phydev, tmp);
  93. return rc;
  94. }
  95. EXPORT_SYMBOL_GPL(bcm_phy_read_misc);
  96. int bcm_phy_ack_intr(struct phy_device *phydev)
  97. {
  98. int reg;
  99. /* Clear pending interrupts. */
  100. reg = phy_read(phydev, MII_BCM54XX_ISR);
  101. if (reg < 0)
  102. return reg;
  103. return 0;
  104. }
  105. EXPORT_SYMBOL_GPL(bcm_phy_ack_intr);
  106. int bcm_phy_config_intr(struct phy_device *phydev)
  107. {
  108. int reg;
  109. reg = phy_read(phydev, MII_BCM54XX_ECR);
  110. if (reg < 0)
  111. return reg;
  112. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  113. reg &= ~MII_BCM54XX_ECR_IM;
  114. else
  115. reg |= MII_BCM54XX_ECR_IM;
  116. return phy_write(phydev, MII_BCM54XX_ECR, reg);
  117. }
  118. EXPORT_SYMBOL_GPL(bcm_phy_config_intr);
  119. int bcm_phy_read_shadow(struct phy_device *phydev, u16 shadow)
  120. {
  121. phy_write(phydev, MII_BCM54XX_SHD, MII_BCM54XX_SHD_VAL(shadow));
  122. return MII_BCM54XX_SHD_DATA(phy_read(phydev, MII_BCM54XX_SHD));
  123. }
  124. EXPORT_SYMBOL_GPL(bcm_phy_read_shadow);
  125. int bcm_phy_write_shadow(struct phy_device *phydev, u16 shadow,
  126. u16 val)
  127. {
  128. return phy_write(phydev, MII_BCM54XX_SHD,
  129. MII_BCM54XX_SHD_WRITE |
  130. MII_BCM54XX_SHD_VAL(shadow) |
  131. MII_BCM54XX_SHD_DATA(val));
  132. }
  133. EXPORT_SYMBOL_GPL(bcm_phy_write_shadow);
  134. int bcm_phy_enable_apd(struct phy_device *phydev, bool dll_pwr_down)
  135. {
  136. int val;
  137. if (dll_pwr_down) {
  138. val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_SCR3);
  139. if (val < 0)
  140. return val;
  141. val |= BCM54XX_SHD_SCR3_DLLAPD_DIS;
  142. bcm_phy_write_shadow(phydev, BCM54XX_SHD_SCR3, val);
  143. }
  144. val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_APD);
  145. if (val < 0)
  146. return val;
  147. /* Clear APD bits */
  148. val &= BCM_APD_CLR_MASK;
  149. if (phydev->autoneg == AUTONEG_ENABLE)
  150. val |= BCM54XX_SHD_APD_EN;
  151. else
  152. val |= BCM_NO_ANEG_APD_EN;
  153. /* Enable energy detect single link pulse for easy wakeup */
  154. val |= BCM_APD_SINGLELP_EN;
  155. /* Enable Auto Power-Down (APD) for the PHY */
  156. return bcm_phy_write_shadow(phydev, BCM54XX_SHD_APD, val);
  157. }
  158. EXPORT_SYMBOL_GPL(bcm_phy_enable_apd);
  159. int bcm_phy_set_eee(struct phy_device *phydev, bool enable)
  160. {
  161. int val;
  162. /* Enable EEE at PHY level */
  163. val = phy_read_mmd_indirect(phydev, BRCM_CL45VEN_EEE_CONTROL,
  164. MDIO_MMD_AN);
  165. if (val < 0)
  166. return val;
  167. if (enable)
  168. val |= LPI_FEATURE_EN | LPI_FEATURE_EN_DIG1000X;
  169. else
  170. val &= ~(LPI_FEATURE_EN | LPI_FEATURE_EN_DIG1000X);
  171. phy_write_mmd_indirect(phydev, BRCM_CL45VEN_EEE_CONTROL,
  172. MDIO_MMD_AN, (u32)val);
  173. /* Advertise EEE */
  174. val = phy_read_mmd_indirect(phydev, BCM_CL45VEN_EEE_ADV,
  175. MDIO_MMD_AN);
  176. if (val < 0)
  177. return val;
  178. if (enable)
  179. val |= (MDIO_AN_EEE_ADV_100TX | MDIO_AN_EEE_ADV_1000T);
  180. else
  181. val &= ~(MDIO_AN_EEE_ADV_100TX | MDIO_AN_EEE_ADV_1000T);
  182. phy_write_mmd_indirect(phydev, BCM_CL45VEN_EEE_ADV,
  183. MDIO_MMD_AN, (u32)val);
  184. return 0;
  185. }
  186. EXPORT_SYMBOL_GPL(bcm_phy_set_eee);
  187. int bcm_phy_downshift_get(struct phy_device *phydev, u8 *count)
  188. {
  189. int val;
  190. val = bcm54xx_auxctl_read(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
  191. if (val < 0)
  192. return val;
  193. /* Check if wirespeed is enabled or not */
  194. if (!(val & MII_BCM54XX_AUXCTL_SHDWSEL_MISC_WIRESPEED_EN)) {
  195. *count = DOWNSHIFT_DEV_DISABLE;
  196. return 0;
  197. }
  198. val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_SCR2);
  199. if (val < 0)
  200. return val;
  201. /* Downgrade after one link attempt */
  202. if (val & BCM54XX_SHD_SCR2_WSPD_RTRY_DIS) {
  203. *count = 1;
  204. } else {
  205. /* Downgrade after configured retry count */
  206. val >>= BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_SHIFT;
  207. val &= BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_MASK;
  208. *count = val + BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_OFFSET;
  209. }
  210. return 0;
  211. }
  212. EXPORT_SYMBOL_GPL(bcm_phy_downshift_get);
  213. int bcm_phy_downshift_set(struct phy_device *phydev, u8 count)
  214. {
  215. int val = 0, ret = 0;
  216. /* Range check the number given */
  217. if (count - BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_OFFSET >
  218. BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_MASK &&
  219. count != DOWNSHIFT_DEV_DEFAULT_COUNT) {
  220. return -ERANGE;
  221. }
  222. val = bcm54xx_auxctl_read(phydev, MII_BCM54XX_AUXCTL_SHDWSEL_MISC);
  223. if (val < 0)
  224. return val;
  225. /* Se the write enable bit */
  226. val |= MII_BCM54XX_AUXCTL_MISC_WREN;
  227. if (count == DOWNSHIFT_DEV_DISABLE) {
  228. val &= ~MII_BCM54XX_AUXCTL_SHDWSEL_MISC_WIRESPEED_EN;
  229. return bcm54xx_auxctl_write(phydev,
  230. MII_BCM54XX_AUXCTL_SHDWSEL_MISC,
  231. val);
  232. } else {
  233. val |= MII_BCM54XX_AUXCTL_SHDWSEL_MISC_WIRESPEED_EN;
  234. ret = bcm54xx_auxctl_write(phydev,
  235. MII_BCM54XX_AUXCTL_SHDWSEL_MISC,
  236. val);
  237. if (ret < 0)
  238. return ret;
  239. }
  240. val = bcm_phy_read_shadow(phydev, BCM54XX_SHD_SCR2);
  241. val &= ~(BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_MASK <<
  242. BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_SHIFT |
  243. BCM54XX_SHD_SCR2_WSPD_RTRY_DIS);
  244. switch (count) {
  245. case 1:
  246. val |= BCM54XX_SHD_SCR2_WSPD_RTRY_DIS;
  247. break;
  248. case DOWNSHIFT_DEV_DEFAULT_COUNT:
  249. val |= 1 << BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_SHIFT;
  250. break;
  251. default:
  252. val |= (count - BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_OFFSET) <<
  253. BCM54XX_SHD_SCR2_WSPD_RTRY_LMT_SHIFT;
  254. break;
  255. }
  256. return bcm_phy_write_shadow(phydev, BCM54XX_SHD_SCR2, val);
  257. }
  258. EXPORT_SYMBOL_GPL(bcm_phy_downshift_set);
  259. struct bcm_phy_hw_stat {
  260. const char *string;
  261. u8 reg;
  262. u8 shift;
  263. u8 bits;
  264. };
  265. /* Counters freeze at either 0xffff or 0xff, better than nothing */
  266. static const struct bcm_phy_hw_stat bcm_phy_hw_stats[] = {
  267. { "phy_receive_errors", MII_BRCM_CORE_BASE12, 0, 16 },
  268. { "phy_serdes_ber_errors", MII_BRCM_CORE_BASE13, 8, 8 },
  269. { "phy_false_carrier_sense_errors", MII_BRCM_CORE_BASE13, 0, 8 },
  270. { "phy_local_rcvr_nok", MII_BRCM_CORE_BASE14, 8, 8 },
  271. { "phy_remote_rcv_nok", MII_BRCM_CORE_BASE14, 0, 8 },
  272. };
  273. int bcm_phy_get_sset_count(struct phy_device *phydev)
  274. {
  275. return ARRAY_SIZE(bcm_phy_hw_stats);
  276. }
  277. EXPORT_SYMBOL_GPL(bcm_phy_get_sset_count);
  278. void bcm_phy_get_strings(struct phy_device *phydev, u8 *data)
  279. {
  280. unsigned int i;
  281. for (i = 0; i < ARRAY_SIZE(bcm_phy_hw_stats); i++)
  282. memcpy(data + i * ETH_GSTRING_LEN,
  283. bcm_phy_hw_stats[i].string, ETH_GSTRING_LEN);
  284. }
  285. EXPORT_SYMBOL_GPL(bcm_phy_get_strings);
  286. #ifndef UINT64_MAX
  287. #define UINT64_MAX (u64)(~((u64)0))
  288. #endif
  289. /* Caller is supposed to provide appropriate storage for the library code to
  290. * access the shadow copy
  291. */
  292. static u64 bcm_phy_get_stat(struct phy_device *phydev, u64 *shadow,
  293. unsigned int i)
  294. {
  295. struct bcm_phy_hw_stat stat = bcm_phy_hw_stats[i];
  296. int val;
  297. u64 ret;
  298. val = phy_read(phydev, stat.reg);
  299. if (val < 0) {
  300. ret = UINT64_MAX;
  301. } else {
  302. val >>= stat.shift;
  303. val = val & ((1 << stat.bits) - 1);
  304. shadow[i] += val;
  305. ret = shadow[i];
  306. }
  307. return ret;
  308. }
  309. void bcm_phy_get_stats(struct phy_device *phydev, u64 *shadow,
  310. struct ethtool_stats *stats, u64 *data)
  311. {
  312. unsigned int i;
  313. for (i = 0; i < ARRAY_SIZE(bcm_phy_hw_stats); i++)
  314. data[i] = bcm_phy_get_stat(phydev, shadow, i);
  315. }
  316. EXPORT_SYMBOL_GPL(bcm_phy_get_stats);
  317. MODULE_DESCRIPTION("Broadcom PHY Library");
  318. MODULE_LICENSE("GPL v2");
  319. MODULE_AUTHOR("Broadcom Corporation");