sungem.c 76 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028
  1. /* $Id: sungem.c,v 1.44.2.22 2002/03/13 01:18:12 davem Exp $
  2. * sungem.c: Sun GEM ethernet driver.
  3. *
  4. * Copyright (C) 2000, 2001, 2002, 2003 David S. Miller (davem@redhat.com)
  5. *
  6. * Support for Apple GMAC and assorted PHYs, WOL, Power Management
  7. * (C) 2001,2002,2003 Benjamin Herrenscmidt (benh@kernel.crashing.org)
  8. * (C) 2004,2005 Benjamin Herrenscmidt, IBM Corp.
  9. *
  10. * NAPI and NETPOLL support
  11. * (C) 2004 by Eric Lemoine (eric.lemoine@gmail.com)
  12. *
  13. */
  14. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  15. #include <linux/module.h>
  16. #include <linux/kernel.h>
  17. #include <linux/types.h>
  18. #include <linux/fcntl.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/ioport.h>
  21. #include <linux/in.h>
  22. #include <linux/sched.h>
  23. #include <linux/string.h>
  24. #include <linux/delay.h>
  25. #include <linux/errno.h>
  26. #include <linux/pci.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/mii.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/crc32.h>
  34. #include <linux/random.h>
  35. #include <linux/workqueue.h>
  36. #include <linux/if_vlan.h>
  37. #include <linux/bitops.h>
  38. #include <linux/mm.h>
  39. #include <linux/gfp.h>
  40. #include <asm/io.h>
  41. #include <asm/byteorder.h>
  42. #include <linux/uaccess.h>
  43. #include <asm/irq.h>
  44. #ifdef CONFIG_SPARC
  45. #include <asm/idprom.h>
  46. #include <asm/prom.h>
  47. #endif
  48. #ifdef CONFIG_PPC_PMAC
  49. #include <asm/prom.h>
  50. #include <asm/machdep.h>
  51. #include <asm/pmac_feature.h>
  52. #endif
  53. #include <linux/sungem_phy.h>
  54. #include "sungem.h"
  55. /* Stripping FCS is causing problems, disabled for now */
  56. #undef STRIP_FCS
  57. #define DEFAULT_MSG (NETIF_MSG_DRV | \
  58. NETIF_MSG_PROBE | \
  59. NETIF_MSG_LINK)
  60. #define ADVERTISE_MASK (SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full | \
  61. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full | \
  62. SUPPORTED_1000baseT_Half | SUPPORTED_1000baseT_Full | \
  63. SUPPORTED_Pause | SUPPORTED_Autoneg)
  64. #define DRV_NAME "sungem"
  65. #define DRV_VERSION "1.0"
  66. #define DRV_AUTHOR "David S. Miller <davem@redhat.com>"
  67. static char version[] =
  68. DRV_NAME ".c:v" DRV_VERSION " " DRV_AUTHOR "\n";
  69. MODULE_AUTHOR(DRV_AUTHOR);
  70. MODULE_DESCRIPTION("Sun GEM Gbit ethernet driver");
  71. MODULE_LICENSE("GPL");
  72. #define GEM_MODULE_NAME "gem"
  73. static const struct pci_device_id gem_pci_tbl[] = {
  74. { PCI_VENDOR_ID_SUN, PCI_DEVICE_ID_SUN_GEM,
  75. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  76. /* These models only differ from the original GEM in
  77. * that their tx/rx fifos are of a different size and
  78. * they only support 10/100 speeds. -DaveM
  79. *
  80. * Apple's GMAC does support gigabit on machines with
  81. * the BCM54xx PHYs. -BenH
  82. */
  83. { PCI_VENDOR_ID_SUN, PCI_DEVICE_ID_SUN_RIO_GEM,
  84. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  85. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_GMAC,
  86. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  87. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_GMACP,
  88. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  89. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_GMAC2,
  90. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  91. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_K2_GMAC,
  92. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  93. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_SH_SUNGEM,
  94. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  95. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_IPID2_GMAC,
  96. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  97. {0, }
  98. };
  99. MODULE_DEVICE_TABLE(pci, gem_pci_tbl);
  100. static u16 __sungem_phy_read(struct gem *gp, int phy_addr, int reg)
  101. {
  102. u32 cmd;
  103. int limit = 10000;
  104. cmd = (1 << 30);
  105. cmd |= (2 << 28);
  106. cmd |= (phy_addr << 23) & MIF_FRAME_PHYAD;
  107. cmd |= (reg << 18) & MIF_FRAME_REGAD;
  108. cmd |= (MIF_FRAME_TAMSB);
  109. writel(cmd, gp->regs + MIF_FRAME);
  110. while (--limit) {
  111. cmd = readl(gp->regs + MIF_FRAME);
  112. if (cmd & MIF_FRAME_TALSB)
  113. break;
  114. udelay(10);
  115. }
  116. if (!limit)
  117. cmd = 0xffff;
  118. return cmd & MIF_FRAME_DATA;
  119. }
  120. static inline int _sungem_phy_read(struct net_device *dev, int mii_id, int reg)
  121. {
  122. struct gem *gp = netdev_priv(dev);
  123. return __sungem_phy_read(gp, mii_id, reg);
  124. }
  125. static inline u16 sungem_phy_read(struct gem *gp, int reg)
  126. {
  127. return __sungem_phy_read(gp, gp->mii_phy_addr, reg);
  128. }
  129. static void __sungem_phy_write(struct gem *gp, int phy_addr, int reg, u16 val)
  130. {
  131. u32 cmd;
  132. int limit = 10000;
  133. cmd = (1 << 30);
  134. cmd |= (1 << 28);
  135. cmd |= (phy_addr << 23) & MIF_FRAME_PHYAD;
  136. cmd |= (reg << 18) & MIF_FRAME_REGAD;
  137. cmd |= (MIF_FRAME_TAMSB);
  138. cmd |= (val & MIF_FRAME_DATA);
  139. writel(cmd, gp->regs + MIF_FRAME);
  140. while (limit--) {
  141. cmd = readl(gp->regs + MIF_FRAME);
  142. if (cmd & MIF_FRAME_TALSB)
  143. break;
  144. udelay(10);
  145. }
  146. }
  147. static inline void _sungem_phy_write(struct net_device *dev, int mii_id, int reg, int val)
  148. {
  149. struct gem *gp = netdev_priv(dev);
  150. __sungem_phy_write(gp, mii_id, reg, val & 0xffff);
  151. }
  152. static inline void sungem_phy_write(struct gem *gp, int reg, u16 val)
  153. {
  154. __sungem_phy_write(gp, gp->mii_phy_addr, reg, val);
  155. }
  156. static inline void gem_enable_ints(struct gem *gp)
  157. {
  158. /* Enable all interrupts but TXDONE */
  159. writel(GREG_STAT_TXDONE, gp->regs + GREG_IMASK);
  160. }
  161. static inline void gem_disable_ints(struct gem *gp)
  162. {
  163. /* Disable all interrupts, including TXDONE */
  164. writel(GREG_STAT_NAPI | GREG_STAT_TXDONE, gp->regs + GREG_IMASK);
  165. (void)readl(gp->regs + GREG_IMASK); /* write posting */
  166. }
  167. static void gem_get_cell(struct gem *gp)
  168. {
  169. BUG_ON(gp->cell_enabled < 0);
  170. gp->cell_enabled++;
  171. #ifdef CONFIG_PPC_PMAC
  172. if (gp->cell_enabled == 1) {
  173. mb();
  174. pmac_call_feature(PMAC_FTR_GMAC_ENABLE, gp->of_node, 0, 1);
  175. udelay(10);
  176. }
  177. #endif /* CONFIG_PPC_PMAC */
  178. }
  179. /* Turn off the chip's clock */
  180. static void gem_put_cell(struct gem *gp)
  181. {
  182. BUG_ON(gp->cell_enabled <= 0);
  183. gp->cell_enabled--;
  184. #ifdef CONFIG_PPC_PMAC
  185. if (gp->cell_enabled == 0) {
  186. mb();
  187. pmac_call_feature(PMAC_FTR_GMAC_ENABLE, gp->of_node, 0, 0);
  188. udelay(10);
  189. }
  190. #endif /* CONFIG_PPC_PMAC */
  191. }
  192. static inline void gem_netif_stop(struct gem *gp)
  193. {
  194. netif_trans_update(gp->dev); /* prevent tx timeout */
  195. napi_disable(&gp->napi);
  196. netif_tx_disable(gp->dev);
  197. }
  198. static inline void gem_netif_start(struct gem *gp)
  199. {
  200. /* NOTE: unconditional netif_wake_queue is only
  201. * appropriate so long as all callers are assured to
  202. * have free tx slots.
  203. */
  204. netif_wake_queue(gp->dev);
  205. napi_enable(&gp->napi);
  206. }
  207. static void gem_schedule_reset(struct gem *gp)
  208. {
  209. gp->reset_task_pending = 1;
  210. schedule_work(&gp->reset_task);
  211. }
  212. static void gem_handle_mif_event(struct gem *gp, u32 reg_val, u32 changed_bits)
  213. {
  214. if (netif_msg_intr(gp))
  215. printk(KERN_DEBUG "%s: mif interrupt\n", gp->dev->name);
  216. }
  217. static int gem_pcs_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  218. {
  219. u32 pcs_istat = readl(gp->regs + PCS_ISTAT);
  220. u32 pcs_miistat;
  221. if (netif_msg_intr(gp))
  222. printk(KERN_DEBUG "%s: pcs interrupt, pcs_istat: 0x%x\n",
  223. gp->dev->name, pcs_istat);
  224. if (!(pcs_istat & PCS_ISTAT_LSC)) {
  225. netdev_err(dev, "PCS irq but no link status change???\n");
  226. return 0;
  227. }
  228. /* The link status bit latches on zero, so you must
  229. * read it twice in such a case to see a transition
  230. * to the link being up.
  231. */
  232. pcs_miistat = readl(gp->regs + PCS_MIISTAT);
  233. if (!(pcs_miistat & PCS_MIISTAT_LS))
  234. pcs_miistat |=
  235. (readl(gp->regs + PCS_MIISTAT) &
  236. PCS_MIISTAT_LS);
  237. if (pcs_miistat & PCS_MIISTAT_ANC) {
  238. /* The remote-fault indication is only valid
  239. * when autoneg has completed.
  240. */
  241. if (pcs_miistat & PCS_MIISTAT_RF)
  242. netdev_info(dev, "PCS AutoNEG complete, RemoteFault\n");
  243. else
  244. netdev_info(dev, "PCS AutoNEG complete\n");
  245. }
  246. if (pcs_miistat & PCS_MIISTAT_LS) {
  247. netdev_info(dev, "PCS link is now up\n");
  248. netif_carrier_on(gp->dev);
  249. } else {
  250. netdev_info(dev, "PCS link is now down\n");
  251. netif_carrier_off(gp->dev);
  252. /* If this happens and the link timer is not running,
  253. * reset so we re-negotiate.
  254. */
  255. if (!timer_pending(&gp->link_timer))
  256. return 1;
  257. }
  258. return 0;
  259. }
  260. static int gem_txmac_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  261. {
  262. u32 txmac_stat = readl(gp->regs + MAC_TXSTAT);
  263. if (netif_msg_intr(gp))
  264. printk(KERN_DEBUG "%s: txmac interrupt, txmac_stat: 0x%x\n",
  265. gp->dev->name, txmac_stat);
  266. /* Defer timer expiration is quite normal,
  267. * don't even log the event.
  268. */
  269. if ((txmac_stat & MAC_TXSTAT_DTE) &&
  270. !(txmac_stat & ~MAC_TXSTAT_DTE))
  271. return 0;
  272. if (txmac_stat & MAC_TXSTAT_URUN) {
  273. netdev_err(dev, "TX MAC xmit underrun\n");
  274. dev->stats.tx_fifo_errors++;
  275. }
  276. if (txmac_stat & MAC_TXSTAT_MPE) {
  277. netdev_err(dev, "TX MAC max packet size error\n");
  278. dev->stats.tx_errors++;
  279. }
  280. /* The rest are all cases of one of the 16-bit TX
  281. * counters expiring.
  282. */
  283. if (txmac_stat & MAC_TXSTAT_NCE)
  284. dev->stats.collisions += 0x10000;
  285. if (txmac_stat & MAC_TXSTAT_ECE) {
  286. dev->stats.tx_aborted_errors += 0x10000;
  287. dev->stats.collisions += 0x10000;
  288. }
  289. if (txmac_stat & MAC_TXSTAT_LCE) {
  290. dev->stats.tx_aborted_errors += 0x10000;
  291. dev->stats.collisions += 0x10000;
  292. }
  293. /* We do not keep track of MAC_TXSTAT_FCE and
  294. * MAC_TXSTAT_PCE events.
  295. */
  296. return 0;
  297. }
  298. /* When we get a RX fifo overflow, the RX unit in GEM is probably hung
  299. * so we do the following.
  300. *
  301. * If any part of the reset goes wrong, we return 1 and that causes the
  302. * whole chip to be reset.
  303. */
  304. static int gem_rxmac_reset(struct gem *gp)
  305. {
  306. struct net_device *dev = gp->dev;
  307. int limit, i;
  308. u64 desc_dma;
  309. u32 val;
  310. /* First, reset & disable MAC RX. */
  311. writel(MAC_RXRST_CMD, gp->regs + MAC_RXRST);
  312. for (limit = 0; limit < 5000; limit++) {
  313. if (!(readl(gp->regs + MAC_RXRST) & MAC_RXRST_CMD))
  314. break;
  315. udelay(10);
  316. }
  317. if (limit == 5000) {
  318. netdev_err(dev, "RX MAC will not reset, resetting whole chip\n");
  319. return 1;
  320. }
  321. writel(gp->mac_rx_cfg & ~MAC_RXCFG_ENAB,
  322. gp->regs + MAC_RXCFG);
  323. for (limit = 0; limit < 5000; limit++) {
  324. if (!(readl(gp->regs + MAC_RXCFG) & MAC_RXCFG_ENAB))
  325. break;
  326. udelay(10);
  327. }
  328. if (limit == 5000) {
  329. netdev_err(dev, "RX MAC will not disable, resetting whole chip\n");
  330. return 1;
  331. }
  332. /* Second, disable RX DMA. */
  333. writel(0, gp->regs + RXDMA_CFG);
  334. for (limit = 0; limit < 5000; limit++) {
  335. if (!(readl(gp->regs + RXDMA_CFG) & RXDMA_CFG_ENABLE))
  336. break;
  337. udelay(10);
  338. }
  339. if (limit == 5000) {
  340. netdev_err(dev, "RX DMA will not disable, resetting whole chip\n");
  341. return 1;
  342. }
  343. mdelay(5);
  344. /* Execute RX reset command. */
  345. writel(gp->swrst_base | GREG_SWRST_RXRST,
  346. gp->regs + GREG_SWRST);
  347. for (limit = 0; limit < 5000; limit++) {
  348. if (!(readl(gp->regs + GREG_SWRST) & GREG_SWRST_RXRST))
  349. break;
  350. udelay(10);
  351. }
  352. if (limit == 5000) {
  353. netdev_err(dev, "RX reset command will not execute, resetting whole chip\n");
  354. return 1;
  355. }
  356. /* Refresh the RX ring. */
  357. for (i = 0; i < RX_RING_SIZE; i++) {
  358. struct gem_rxd *rxd = &gp->init_block->rxd[i];
  359. if (gp->rx_skbs[i] == NULL) {
  360. netdev_err(dev, "Parts of RX ring empty, resetting whole chip\n");
  361. return 1;
  362. }
  363. rxd->status_word = cpu_to_le64(RXDCTRL_FRESH(gp));
  364. }
  365. gp->rx_new = gp->rx_old = 0;
  366. /* Now we must reprogram the rest of RX unit. */
  367. desc_dma = (u64) gp->gblock_dvma;
  368. desc_dma += (INIT_BLOCK_TX_RING_SIZE * sizeof(struct gem_txd));
  369. writel(desc_dma >> 32, gp->regs + RXDMA_DBHI);
  370. writel(desc_dma & 0xffffffff, gp->regs + RXDMA_DBLOW);
  371. writel(RX_RING_SIZE - 4, gp->regs + RXDMA_KICK);
  372. val = (RXDMA_CFG_BASE | (RX_OFFSET << 10) |
  373. ((14 / 2) << 13) | RXDMA_CFG_FTHRESH_128);
  374. writel(val, gp->regs + RXDMA_CFG);
  375. if (readl(gp->regs + GREG_BIFCFG) & GREG_BIFCFG_M66EN)
  376. writel(((5 & RXDMA_BLANK_IPKTS) |
  377. ((8 << 12) & RXDMA_BLANK_ITIME)),
  378. gp->regs + RXDMA_BLANK);
  379. else
  380. writel(((5 & RXDMA_BLANK_IPKTS) |
  381. ((4 << 12) & RXDMA_BLANK_ITIME)),
  382. gp->regs + RXDMA_BLANK);
  383. val = (((gp->rx_pause_off / 64) << 0) & RXDMA_PTHRESH_OFF);
  384. val |= (((gp->rx_pause_on / 64) << 12) & RXDMA_PTHRESH_ON);
  385. writel(val, gp->regs + RXDMA_PTHRESH);
  386. val = readl(gp->regs + RXDMA_CFG);
  387. writel(val | RXDMA_CFG_ENABLE, gp->regs + RXDMA_CFG);
  388. writel(MAC_RXSTAT_RCV, gp->regs + MAC_RXMASK);
  389. val = readl(gp->regs + MAC_RXCFG);
  390. writel(val | MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  391. return 0;
  392. }
  393. static int gem_rxmac_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  394. {
  395. u32 rxmac_stat = readl(gp->regs + MAC_RXSTAT);
  396. int ret = 0;
  397. if (netif_msg_intr(gp))
  398. printk(KERN_DEBUG "%s: rxmac interrupt, rxmac_stat: 0x%x\n",
  399. gp->dev->name, rxmac_stat);
  400. if (rxmac_stat & MAC_RXSTAT_OFLW) {
  401. u32 smac = readl(gp->regs + MAC_SMACHINE);
  402. netdev_err(dev, "RX MAC fifo overflow smac[%08x]\n", smac);
  403. dev->stats.rx_over_errors++;
  404. dev->stats.rx_fifo_errors++;
  405. ret = gem_rxmac_reset(gp);
  406. }
  407. if (rxmac_stat & MAC_RXSTAT_ACE)
  408. dev->stats.rx_frame_errors += 0x10000;
  409. if (rxmac_stat & MAC_RXSTAT_CCE)
  410. dev->stats.rx_crc_errors += 0x10000;
  411. if (rxmac_stat & MAC_RXSTAT_LCE)
  412. dev->stats.rx_length_errors += 0x10000;
  413. /* We do not track MAC_RXSTAT_FCE and MAC_RXSTAT_VCE
  414. * events.
  415. */
  416. return ret;
  417. }
  418. static int gem_mac_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  419. {
  420. u32 mac_cstat = readl(gp->regs + MAC_CSTAT);
  421. if (netif_msg_intr(gp))
  422. printk(KERN_DEBUG "%s: mac interrupt, mac_cstat: 0x%x\n",
  423. gp->dev->name, mac_cstat);
  424. /* This interrupt is just for pause frame and pause
  425. * tracking. It is useful for diagnostics and debug
  426. * but probably by default we will mask these events.
  427. */
  428. if (mac_cstat & MAC_CSTAT_PS)
  429. gp->pause_entered++;
  430. if (mac_cstat & MAC_CSTAT_PRCV)
  431. gp->pause_last_time_recvd = (mac_cstat >> 16);
  432. return 0;
  433. }
  434. static int gem_mif_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  435. {
  436. u32 mif_status = readl(gp->regs + MIF_STATUS);
  437. u32 reg_val, changed_bits;
  438. reg_val = (mif_status & MIF_STATUS_DATA) >> 16;
  439. changed_bits = (mif_status & MIF_STATUS_STAT);
  440. gem_handle_mif_event(gp, reg_val, changed_bits);
  441. return 0;
  442. }
  443. static int gem_pci_interrupt(struct net_device *dev, struct gem *gp, u32 gem_status)
  444. {
  445. u32 pci_estat = readl(gp->regs + GREG_PCIESTAT);
  446. if (gp->pdev->vendor == PCI_VENDOR_ID_SUN &&
  447. gp->pdev->device == PCI_DEVICE_ID_SUN_GEM) {
  448. netdev_err(dev, "PCI error [%04x]", pci_estat);
  449. if (pci_estat & GREG_PCIESTAT_BADACK)
  450. pr_cont(" <No ACK64# during ABS64 cycle>");
  451. if (pci_estat & GREG_PCIESTAT_DTRTO)
  452. pr_cont(" <Delayed transaction timeout>");
  453. if (pci_estat & GREG_PCIESTAT_OTHER)
  454. pr_cont(" <other>");
  455. pr_cont("\n");
  456. } else {
  457. pci_estat |= GREG_PCIESTAT_OTHER;
  458. netdev_err(dev, "PCI error\n");
  459. }
  460. if (pci_estat & GREG_PCIESTAT_OTHER) {
  461. u16 pci_cfg_stat;
  462. /* Interrogate PCI config space for the
  463. * true cause.
  464. */
  465. pci_read_config_word(gp->pdev, PCI_STATUS,
  466. &pci_cfg_stat);
  467. netdev_err(dev, "Read PCI cfg space status [%04x]\n",
  468. pci_cfg_stat);
  469. if (pci_cfg_stat & PCI_STATUS_PARITY)
  470. netdev_err(dev, "PCI parity error detected\n");
  471. if (pci_cfg_stat & PCI_STATUS_SIG_TARGET_ABORT)
  472. netdev_err(dev, "PCI target abort\n");
  473. if (pci_cfg_stat & PCI_STATUS_REC_TARGET_ABORT)
  474. netdev_err(dev, "PCI master acks target abort\n");
  475. if (pci_cfg_stat & PCI_STATUS_REC_MASTER_ABORT)
  476. netdev_err(dev, "PCI master abort\n");
  477. if (pci_cfg_stat & PCI_STATUS_SIG_SYSTEM_ERROR)
  478. netdev_err(dev, "PCI system error SERR#\n");
  479. if (pci_cfg_stat & PCI_STATUS_DETECTED_PARITY)
  480. netdev_err(dev, "PCI parity error\n");
  481. /* Write the error bits back to clear them. */
  482. pci_cfg_stat &= (PCI_STATUS_PARITY |
  483. PCI_STATUS_SIG_TARGET_ABORT |
  484. PCI_STATUS_REC_TARGET_ABORT |
  485. PCI_STATUS_REC_MASTER_ABORT |
  486. PCI_STATUS_SIG_SYSTEM_ERROR |
  487. PCI_STATUS_DETECTED_PARITY);
  488. pci_write_config_word(gp->pdev,
  489. PCI_STATUS, pci_cfg_stat);
  490. }
  491. /* For all PCI errors, we should reset the chip. */
  492. return 1;
  493. }
  494. /* All non-normal interrupt conditions get serviced here.
  495. * Returns non-zero if we should just exit the interrupt
  496. * handler right now (ie. if we reset the card which invalidates
  497. * all of the other original irq status bits).
  498. */
  499. static int gem_abnormal_irq(struct net_device *dev, struct gem *gp, u32 gem_status)
  500. {
  501. if (gem_status & GREG_STAT_RXNOBUF) {
  502. /* Frame arrived, no free RX buffers available. */
  503. if (netif_msg_rx_err(gp))
  504. printk(KERN_DEBUG "%s: no buffer for rx frame\n",
  505. gp->dev->name);
  506. dev->stats.rx_dropped++;
  507. }
  508. if (gem_status & GREG_STAT_RXTAGERR) {
  509. /* corrupt RX tag framing */
  510. if (netif_msg_rx_err(gp))
  511. printk(KERN_DEBUG "%s: corrupt rx tag framing\n",
  512. gp->dev->name);
  513. dev->stats.rx_errors++;
  514. return 1;
  515. }
  516. if (gem_status & GREG_STAT_PCS) {
  517. if (gem_pcs_interrupt(dev, gp, gem_status))
  518. return 1;
  519. }
  520. if (gem_status & GREG_STAT_TXMAC) {
  521. if (gem_txmac_interrupt(dev, gp, gem_status))
  522. return 1;
  523. }
  524. if (gem_status & GREG_STAT_RXMAC) {
  525. if (gem_rxmac_interrupt(dev, gp, gem_status))
  526. return 1;
  527. }
  528. if (gem_status & GREG_STAT_MAC) {
  529. if (gem_mac_interrupt(dev, gp, gem_status))
  530. return 1;
  531. }
  532. if (gem_status & GREG_STAT_MIF) {
  533. if (gem_mif_interrupt(dev, gp, gem_status))
  534. return 1;
  535. }
  536. if (gem_status & GREG_STAT_PCIERR) {
  537. if (gem_pci_interrupt(dev, gp, gem_status))
  538. return 1;
  539. }
  540. return 0;
  541. }
  542. static __inline__ void gem_tx(struct net_device *dev, struct gem *gp, u32 gem_status)
  543. {
  544. int entry, limit;
  545. entry = gp->tx_old;
  546. limit = ((gem_status & GREG_STAT_TXNR) >> GREG_STAT_TXNR_SHIFT);
  547. while (entry != limit) {
  548. struct sk_buff *skb;
  549. struct gem_txd *txd;
  550. dma_addr_t dma_addr;
  551. u32 dma_len;
  552. int frag;
  553. if (netif_msg_tx_done(gp))
  554. printk(KERN_DEBUG "%s: tx done, slot %d\n",
  555. gp->dev->name, entry);
  556. skb = gp->tx_skbs[entry];
  557. if (skb_shinfo(skb)->nr_frags) {
  558. int last = entry + skb_shinfo(skb)->nr_frags;
  559. int walk = entry;
  560. int incomplete = 0;
  561. last &= (TX_RING_SIZE - 1);
  562. for (;;) {
  563. walk = NEXT_TX(walk);
  564. if (walk == limit)
  565. incomplete = 1;
  566. if (walk == last)
  567. break;
  568. }
  569. if (incomplete)
  570. break;
  571. }
  572. gp->tx_skbs[entry] = NULL;
  573. dev->stats.tx_bytes += skb->len;
  574. for (frag = 0; frag <= skb_shinfo(skb)->nr_frags; frag++) {
  575. txd = &gp->init_block->txd[entry];
  576. dma_addr = le64_to_cpu(txd->buffer);
  577. dma_len = le64_to_cpu(txd->control_word) & TXDCTRL_BUFSZ;
  578. pci_unmap_page(gp->pdev, dma_addr, dma_len, PCI_DMA_TODEVICE);
  579. entry = NEXT_TX(entry);
  580. }
  581. dev->stats.tx_packets++;
  582. dev_consume_skb_any(skb);
  583. }
  584. gp->tx_old = entry;
  585. /* Need to make the tx_old update visible to gem_start_xmit()
  586. * before checking for netif_queue_stopped(). Without the
  587. * memory barrier, there is a small possibility that gem_start_xmit()
  588. * will miss it and cause the queue to be stopped forever.
  589. */
  590. smp_mb();
  591. if (unlikely(netif_queue_stopped(dev) &&
  592. TX_BUFFS_AVAIL(gp) > (MAX_SKB_FRAGS + 1))) {
  593. struct netdev_queue *txq = netdev_get_tx_queue(dev, 0);
  594. __netif_tx_lock(txq, smp_processor_id());
  595. if (netif_queue_stopped(dev) &&
  596. TX_BUFFS_AVAIL(gp) > (MAX_SKB_FRAGS + 1))
  597. netif_wake_queue(dev);
  598. __netif_tx_unlock(txq);
  599. }
  600. }
  601. static __inline__ void gem_post_rxds(struct gem *gp, int limit)
  602. {
  603. int cluster_start, curr, count, kick;
  604. cluster_start = curr = (gp->rx_new & ~(4 - 1));
  605. count = 0;
  606. kick = -1;
  607. dma_wmb();
  608. while (curr != limit) {
  609. curr = NEXT_RX(curr);
  610. if (++count == 4) {
  611. struct gem_rxd *rxd =
  612. &gp->init_block->rxd[cluster_start];
  613. for (;;) {
  614. rxd->status_word = cpu_to_le64(RXDCTRL_FRESH(gp));
  615. rxd++;
  616. cluster_start = NEXT_RX(cluster_start);
  617. if (cluster_start == curr)
  618. break;
  619. }
  620. kick = curr;
  621. count = 0;
  622. }
  623. }
  624. if (kick >= 0) {
  625. mb();
  626. writel(kick, gp->regs + RXDMA_KICK);
  627. }
  628. }
  629. #define ALIGNED_RX_SKB_ADDR(addr) \
  630. ((((unsigned long)(addr) + (64UL - 1UL)) & ~(64UL - 1UL)) - (unsigned long)(addr))
  631. static __inline__ struct sk_buff *gem_alloc_skb(struct net_device *dev, int size,
  632. gfp_t gfp_flags)
  633. {
  634. struct sk_buff *skb = alloc_skb(size + 64, gfp_flags);
  635. if (likely(skb)) {
  636. unsigned long offset = ALIGNED_RX_SKB_ADDR(skb->data);
  637. skb_reserve(skb, offset);
  638. }
  639. return skb;
  640. }
  641. static int gem_rx(struct gem *gp, int work_to_do)
  642. {
  643. struct net_device *dev = gp->dev;
  644. int entry, drops, work_done = 0;
  645. u32 done;
  646. __sum16 csum;
  647. if (netif_msg_rx_status(gp))
  648. printk(KERN_DEBUG "%s: rx interrupt, done: %d, rx_new: %d\n",
  649. gp->dev->name, readl(gp->regs + RXDMA_DONE), gp->rx_new);
  650. entry = gp->rx_new;
  651. drops = 0;
  652. done = readl(gp->regs + RXDMA_DONE);
  653. for (;;) {
  654. struct gem_rxd *rxd = &gp->init_block->rxd[entry];
  655. struct sk_buff *skb;
  656. u64 status = le64_to_cpu(rxd->status_word);
  657. dma_addr_t dma_addr;
  658. int len;
  659. if ((status & RXDCTRL_OWN) != 0)
  660. break;
  661. if (work_done >= RX_RING_SIZE || work_done >= work_to_do)
  662. break;
  663. /* When writing back RX descriptor, GEM writes status
  664. * then buffer address, possibly in separate transactions.
  665. * If we don't wait for the chip to write both, we could
  666. * post a new buffer to this descriptor then have GEM spam
  667. * on the buffer address. We sync on the RX completion
  668. * register to prevent this from happening.
  669. */
  670. if (entry == done) {
  671. done = readl(gp->regs + RXDMA_DONE);
  672. if (entry == done)
  673. break;
  674. }
  675. /* We can now account for the work we're about to do */
  676. work_done++;
  677. skb = gp->rx_skbs[entry];
  678. len = (status & RXDCTRL_BUFSZ) >> 16;
  679. if ((len < ETH_ZLEN) || (status & RXDCTRL_BAD)) {
  680. dev->stats.rx_errors++;
  681. if (len < ETH_ZLEN)
  682. dev->stats.rx_length_errors++;
  683. if (len & RXDCTRL_BAD)
  684. dev->stats.rx_crc_errors++;
  685. /* We'll just return it to GEM. */
  686. drop_it:
  687. dev->stats.rx_dropped++;
  688. goto next;
  689. }
  690. dma_addr = le64_to_cpu(rxd->buffer);
  691. if (len > RX_COPY_THRESHOLD) {
  692. struct sk_buff *new_skb;
  693. new_skb = gem_alloc_skb(dev, RX_BUF_ALLOC_SIZE(gp), GFP_ATOMIC);
  694. if (new_skb == NULL) {
  695. drops++;
  696. goto drop_it;
  697. }
  698. pci_unmap_page(gp->pdev, dma_addr,
  699. RX_BUF_ALLOC_SIZE(gp),
  700. PCI_DMA_FROMDEVICE);
  701. gp->rx_skbs[entry] = new_skb;
  702. skb_put(new_skb, (gp->rx_buf_sz + RX_OFFSET));
  703. rxd->buffer = cpu_to_le64(pci_map_page(gp->pdev,
  704. virt_to_page(new_skb->data),
  705. offset_in_page(new_skb->data),
  706. RX_BUF_ALLOC_SIZE(gp),
  707. PCI_DMA_FROMDEVICE));
  708. skb_reserve(new_skb, RX_OFFSET);
  709. /* Trim the original skb for the netif. */
  710. skb_trim(skb, len);
  711. } else {
  712. struct sk_buff *copy_skb = netdev_alloc_skb(dev, len + 2);
  713. if (copy_skb == NULL) {
  714. drops++;
  715. goto drop_it;
  716. }
  717. skb_reserve(copy_skb, 2);
  718. skb_put(copy_skb, len);
  719. pci_dma_sync_single_for_cpu(gp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  720. skb_copy_from_linear_data(skb, copy_skb->data, len);
  721. pci_dma_sync_single_for_device(gp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  722. /* We'll reuse the original ring buffer. */
  723. skb = copy_skb;
  724. }
  725. csum = (__force __sum16)htons((status & RXDCTRL_TCPCSUM) ^ 0xffff);
  726. skb->csum = csum_unfold(csum);
  727. skb->ip_summed = CHECKSUM_COMPLETE;
  728. skb->protocol = eth_type_trans(skb, gp->dev);
  729. napi_gro_receive(&gp->napi, skb);
  730. dev->stats.rx_packets++;
  731. dev->stats.rx_bytes += len;
  732. next:
  733. entry = NEXT_RX(entry);
  734. }
  735. gem_post_rxds(gp, entry);
  736. gp->rx_new = entry;
  737. if (drops)
  738. netdev_info(gp->dev, "Memory squeeze, deferring packet\n");
  739. return work_done;
  740. }
  741. static int gem_poll(struct napi_struct *napi, int budget)
  742. {
  743. struct gem *gp = container_of(napi, struct gem, napi);
  744. struct net_device *dev = gp->dev;
  745. int work_done;
  746. work_done = 0;
  747. do {
  748. /* Handle anomalies */
  749. if (unlikely(gp->status & GREG_STAT_ABNORMAL)) {
  750. struct netdev_queue *txq = netdev_get_tx_queue(dev, 0);
  751. int reset;
  752. /* We run the abnormal interrupt handling code with
  753. * the Tx lock. It only resets the Rx portion of the
  754. * chip, but we need to guard it against DMA being
  755. * restarted by the link poll timer
  756. */
  757. __netif_tx_lock(txq, smp_processor_id());
  758. reset = gem_abnormal_irq(dev, gp, gp->status);
  759. __netif_tx_unlock(txq);
  760. if (reset) {
  761. gem_schedule_reset(gp);
  762. napi_complete(napi);
  763. return work_done;
  764. }
  765. }
  766. /* Run TX completion thread */
  767. gem_tx(dev, gp, gp->status);
  768. /* Run RX thread. We don't use any locking here,
  769. * code willing to do bad things - like cleaning the
  770. * rx ring - must call napi_disable(), which
  771. * schedule_timeout()'s if polling is already disabled.
  772. */
  773. work_done += gem_rx(gp, budget - work_done);
  774. if (work_done >= budget)
  775. return work_done;
  776. gp->status = readl(gp->regs + GREG_STAT);
  777. } while (gp->status & GREG_STAT_NAPI);
  778. napi_complete(napi);
  779. gem_enable_ints(gp);
  780. return work_done;
  781. }
  782. static irqreturn_t gem_interrupt(int irq, void *dev_id)
  783. {
  784. struct net_device *dev = dev_id;
  785. struct gem *gp = netdev_priv(dev);
  786. if (napi_schedule_prep(&gp->napi)) {
  787. u32 gem_status = readl(gp->regs + GREG_STAT);
  788. if (unlikely(gem_status == 0)) {
  789. napi_enable(&gp->napi);
  790. return IRQ_NONE;
  791. }
  792. if (netif_msg_intr(gp))
  793. printk(KERN_DEBUG "%s: gem_interrupt() gem_status: 0x%x\n",
  794. gp->dev->name, gem_status);
  795. gp->status = gem_status;
  796. gem_disable_ints(gp);
  797. __napi_schedule(&gp->napi);
  798. }
  799. /* If polling was disabled at the time we received that
  800. * interrupt, we may return IRQ_HANDLED here while we
  801. * should return IRQ_NONE. No big deal...
  802. */
  803. return IRQ_HANDLED;
  804. }
  805. #ifdef CONFIG_NET_POLL_CONTROLLER
  806. static void gem_poll_controller(struct net_device *dev)
  807. {
  808. struct gem *gp = netdev_priv(dev);
  809. disable_irq(gp->pdev->irq);
  810. gem_interrupt(gp->pdev->irq, dev);
  811. enable_irq(gp->pdev->irq);
  812. }
  813. #endif
  814. static void gem_tx_timeout(struct net_device *dev)
  815. {
  816. struct gem *gp = netdev_priv(dev);
  817. netdev_err(dev, "transmit timed out, resetting\n");
  818. netdev_err(dev, "TX_STATE[%08x:%08x:%08x]\n",
  819. readl(gp->regs + TXDMA_CFG),
  820. readl(gp->regs + MAC_TXSTAT),
  821. readl(gp->regs + MAC_TXCFG));
  822. netdev_err(dev, "RX_STATE[%08x:%08x:%08x]\n",
  823. readl(gp->regs + RXDMA_CFG),
  824. readl(gp->regs + MAC_RXSTAT),
  825. readl(gp->regs + MAC_RXCFG));
  826. gem_schedule_reset(gp);
  827. }
  828. static __inline__ int gem_intme(int entry)
  829. {
  830. /* Algorithm: IRQ every 1/2 of descriptors. */
  831. if (!(entry & ((TX_RING_SIZE>>1)-1)))
  832. return 1;
  833. return 0;
  834. }
  835. static netdev_tx_t gem_start_xmit(struct sk_buff *skb,
  836. struct net_device *dev)
  837. {
  838. struct gem *gp = netdev_priv(dev);
  839. int entry;
  840. u64 ctrl;
  841. ctrl = 0;
  842. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  843. const u64 csum_start_off = skb_checksum_start_offset(skb);
  844. const u64 csum_stuff_off = csum_start_off + skb->csum_offset;
  845. ctrl = (TXDCTRL_CENAB |
  846. (csum_start_off << 15) |
  847. (csum_stuff_off << 21));
  848. }
  849. if (unlikely(TX_BUFFS_AVAIL(gp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  850. /* This is a hard error, log it. */
  851. if (!netif_queue_stopped(dev)) {
  852. netif_stop_queue(dev);
  853. netdev_err(dev, "BUG! Tx Ring full when queue awake!\n");
  854. }
  855. return NETDEV_TX_BUSY;
  856. }
  857. entry = gp->tx_new;
  858. gp->tx_skbs[entry] = skb;
  859. if (skb_shinfo(skb)->nr_frags == 0) {
  860. struct gem_txd *txd = &gp->init_block->txd[entry];
  861. dma_addr_t mapping;
  862. u32 len;
  863. len = skb->len;
  864. mapping = pci_map_page(gp->pdev,
  865. virt_to_page(skb->data),
  866. offset_in_page(skb->data),
  867. len, PCI_DMA_TODEVICE);
  868. ctrl |= TXDCTRL_SOF | TXDCTRL_EOF | len;
  869. if (gem_intme(entry))
  870. ctrl |= TXDCTRL_INTME;
  871. txd->buffer = cpu_to_le64(mapping);
  872. dma_wmb();
  873. txd->control_word = cpu_to_le64(ctrl);
  874. entry = NEXT_TX(entry);
  875. } else {
  876. struct gem_txd *txd;
  877. u32 first_len;
  878. u64 intme;
  879. dma_addr_t first_mapping;
  880. int frag, first_entry = entry;
  881. intme = 0;
  882. if (gem_intme(entry))
  883. intme |= TXDCTRL_INTME;
  884. /* We must give this initial chunk to the device last.
  885. * Otherwise we could race with the device.
  886. */
  887. first_len = skb_headlen(skb);
  888. first_mapping = pci_map_page(gp->pdev, virt_to_page(skb->data),
  889. offset_in_page(skb->data),
  890. first_len, PCI_DMA_TODEVICE);
  891. entry = NEXT_TX(entry);
  892. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  893. const skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
  894. u32 len;
  895. dma_addr_t mapping;
  896. u64 this_ctrl;
  897. len = skb_frag_size(this_frag);
  898. mapping = skb_frag_dma_map(&gp->pdev->dev, this_frag,
  899. 0, len, DMA_TO_DEVICE);
  900. this_ctrl = ctrl;
  901. if (frag == skb_shinfo(skb)->nr_frags - 1)
  902. this_ctrl |= TXDCTRL_EOF;
  903. txd = &gp->init_block->txd[entry];
  904. txd->buffer = cpu_to_le64(mapping);
  905. dma_wmb();
  906. txd->control_word = cpu_to_le64(this_ctrl | len);
  907. if (gem_intme(entry))
  908. intme |= TXDCTRL_INTME;
  909. entry = NEXT_TX(entry);
  910. }
  911. txd = &gp->init_block->txd[first_entry];
  912. txd->buffer = cpu_to_le64(first_mapping);
  913. dma_wmb();
  914. txd->control_word =
  915. cpu_to_le64(ctrl | TXDCTRL_SOF | intme | first_len);
  916. }
  917. gp->tx_new = entry;
  918. if (unlikely(TX_BUFFS_AVAIL(gp) <= (MAX_SKB_FRAGS + 1))) {
  919. netif_stop_queue(dev);
  920. /* netif_stop_queue() must be done before checking
  921. * checking tx index in TX_BUFFS_AVAIL() below, because
  922. * in gem_tx(), we update tx_old before checking for
  923. * netif_queue_stopped().
  924. */
  925. smp_mb();
  926. if (TX_BUFFS_AVAIL(gp) > (MAX_SKB_FRAGS + 1))
  927. netif_wake_queue(dev);
  928. }
  929. if (netif_msg_tx_queued(gp))
  930. printk(KERN_DEBUG "%s: tx queued, slot %d, skblen %d\n",
  931. dev->name, entry, skb->len);
  932. mb();
  933. writel(gp->tx_new, gp->regs + TXDMA_KICK);
  934. return NETDEV_TX_OK;
  935. }
  936. static void gem_pcs_reset(struct gem *gp)
  937. {
  938. int limit;
  939. u32 val;
  940. /* Reset PCS unit. */
  941. val = readl(gp->regs + PCS_MIICTRL);
  942. val |= PCS_MIICTRL_RST;
  943. writel(val, gp->regs + PCS_MIICTRL);
  944. limit = 32;
  945. while (readl(gp->regs + PCS_MIICTRL) & PCS_MIICTRL_RST) {
  946. udelay(100);
  947. if (limit-- <= 0)
  948. break;
  949. }
  950. if (limit < 0)
  951. netdev_warn(gp->dev, "PCS reset bit would not clear\n");
  952. }
  953. static void gem_pcs_reinit_adv(struct gem *gp)
  954. {
  955. u32 val;
  956. /* Make sure PCS is disabled while changing advertisement
  957. * configuration.
  958. */
  959. val = readl(gp->regs + PCS_CFG);
  960. val &= ~(PCS_CFG_ENABLE | PCS_CFG_TO);
  961. writel(val, gp->regs + PCS_CFG);
  962. /* Advertise all capabilities except asymmetric
  963. * pause.
  964. */
  965. val = readl(gp->regs + PCS_MIIADV);
  966. val |= (PCS_MIIADV_FD | PCS_MIIADV_HD |
  967. PCS_MIIADV_SP | PCS_MIIADV_AP);
  968. writel(val, gp->regs + PCS_MIIADV);
  969. /* Enable and restart auto-negotiation, disable wrapback/loopback,
  970. * and re-enable PCS.
  971. */
  972. val = readl(gp->regs + PCS_MIICTRL);
  973. val |= (PCS_MIICTRL_RAN | PCS_MIICTRL_ANE);
  974. val &= ~PCS_MIICTRL_WB;
  975. writel(val, gp->regs + PCS_MIICTRL);
  976. val = readl(gp->regs + PCS_CFG);
  977. val |= PCS_CFG_ENABLE;
  978. writel(val, gp->regs + PCS_CFG);
  979. /* Make sure serialink loopback is off. The meaning
  980. * of this bit is logically inverted based upon whether
  981. * you are in Serialink or SERDES mode.
  982. */
  983. val = readl(gp->regs + PCS_SCTRL);
  984. if (gp->phy_type == phy_serialink)
  985. val &= ~PCS_SCTRL_LOOP;
  986. else
  987. val |= PCS_SCTRL_LOOP;
  988. writel(val, gp->regs + PCS_SCTRL);
  989. }
  990. #define STOP_TRIES 32
  991. static void gem_reset(struct gem *gp)
  992. {
  993. int limit;
  994. u32 val;
  995. /* Make sure we won't get any more interrupts */
  996. writel(0xffffffff, gp->regs + GREG_IMASK);
  997. /* Reset the chip */
  998. writel(gp->swrst_base | GREG_SWRST_TXRST | GREG_SWRST_RXRST,
  999. gp->regs + GREG_SWRST);
  1000. limit = STOP_TRIES;
  1001. do {
  1002. udelay(20);
  1003. val = readl(gp->regs + GREG_SWRST);
  1004. if (limit-- <= 0)
  1005. break;
  1006. } while (val & (GREG_SWRST_TXRST | GREG_SWRST_RXRST));
  1007. if (limit < 0)
  1008. netdev_err(gp->dev, "SW reset is ghetto\n");
  1009. if (gp->phy_type == phy_serialink || gp->phy_type == phy_serdes)
  1010. gem_pcs_reinit_adv(gp);
  1011. }
  1012. static void gem_start_dma(struct gem *gp)
  1013. {
  1014. u32 val;
  1015. /* We are ready to rock, turn everything on. */
  1016. val = readl(gp->regs + TXDMA_CFG);
  1017. writel(val | TXDMA_CFG_ENABLE, gp->regs + TXDMA_CFG);
  1018. val = readl(gp->regs + RXDMA_CFG);
  1019. writel(val | RXDMA_CFG_ENABLE, gp->regs + RXDMA_CFG);
  1020. val = readl(gp->regs + MAC_TXCFG);
  1021. writel(val | MAC_TXCFG_ENAB, gp->regs + MAC_TXCFG);
  1022. val = readl(gp->regs + MAC_RXCFG);
  1023. writel(val | MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  1024. (void) readl(gp->regs + MAC_RXCFG);
  1025. udelay(100);
  1026. gem_enable_ints(gp);
  1027. writel(RX_RING_SIZE - 4, gp->regs + RXDMA_KICK);
  1028. }
  1029. /* DMA won't be actually stopped before about 4ms tho ...
  1030. */
  1031. static void gem_stop_dma(struct gem *gp)
  1032. {
  1033. u32 val;
  1034. /* We are done rocking, turn everything off. */
  1035. val = readl(gp->regs + TXDMA_CFG);
  1036. writel(val & ~TXDMA_CFG_ENABLE, gp->regs + TXDMA_CFG);
  1037. val = readl(gp->regs + RXDMA_CFG);
  1038. writel(val & ~RXDMA_CFG_ENABLE, gp->regs + RXDMA_CFG);
  1039. val = readl(gp->regs + MAC_TXCFG);
  1040. writel(val & ~MAC_TXCFG_ENAB, gp->regs + MAC_TXCFG);
  1041. val = readl(gp->regs + MAC_RXCFG);
  1042. writel(val & ~MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  1043. (void) readl(gp->regs + MAC_RXCFG);
  1044. /* Need to wait a bit ... done by the caller */
  1045. }
  1046. // XXX dbl check what that function should do when called on PCS PHY
  1047. static void gem_begin_auto_negotiation(struct gem *gp, struct ethtool_cmd *ep)
  1048. {
  1049. u32 advertise, features;
  1050. int autoneg;
  1051. int speed;
  1052. int duplex;
  1053. if (gp->phy_type != phy_mii_mdio0 &&
  1054. gp->phy_type != phy_mii_mdio1)
  1055. goto non_mii;
  1056. /* Setup advertise */
  1057. if (found_mii_phy(gp))
  1058. features = gp->phy_mii.def->features;
  1059. else
  1060. features = 0;
  1061. advertise = features & ADVERTISE_MASK;
  1062. if (gp->phy_mii.advertising != 0)
  1063. advertise &= gp->phy_mii.advertising;
  1064. autoneg = gp->want_autoneg;
  1065. speed = gp->phy_mii.speed;
  1066. duplex = gp->phy_mii.duplex;
  1067. /* Setup link parameters */
  1068. if (!ep)
  1069. goto start_aneg;
  1070. if (ep->autoneg == AUTONEG_ENABLE) {
  1071. advertise = ep->advertising;
  1072. autoneg = 1;
  1073. } else {
  1074. autoneg = 0;
  1075. speed = ethtool_cmd_speed(ep);
  1076. duplex = ep->duplex;
  1077. }
  1078. start_aneg:
  1079. /* Sanitize settings based on PHY capabilities */
  1080. if ((features & SUPPORTED_Autoneg) == 0)
  1081. autoneg = 0;
  1082. if (speed == SPEED_1000 &&
  1083. !(features & (SUPPORTED_1000baseT_Half | SUPPORTED_1000baseT_Full)))
  1084. speed = SPEED_100;
  1085. if (speed == SPEED_100 &&
  1086. !(features & (SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full)))
  1087. speed = SPEED_10;
  1088. if (duplex == DUPLEX_FULL &&
  1089. !(features & (SUPPORTED_1000baseT_Full |
  1090. SUPPORTED_100baseT_Full |
  1091. SUPPORTED_10baseT_Full)))
  1092. duplex = DUPLEX_HALF;
  1093. if (speed == 0)
  1094. speed = SPEED_10;
  1095. /* If we are asleep, we don't try to actually setup the PHY, we
  1096. * just store the settings
  1097. */
  1098. if (!netif_device_present(gp->dev)) {
  1099. gp->phy_mii.autoneg = gp->want_autoneg = autoneg;
  1100. gp->phy_mii.speed = speed;
  1101. gp->phy_mii.duplex = duplex;
  1102. return;
  1103. }
  1104. /* Configure PHY & start aneg */
  1105. gp->want_autoneg = autoneg;
  1106. if (autoneg) {
  1107. if (found_mii_phy(gp))
  1108. gp->phy_mii.def->ops->setup_aneg(&gp->phy_mii, advertise);
  1109. gp->lstate = link_aneg;
  1110. } else {
  1111. if (found_mii_phy(gp))
  1112. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii, speed, duplex);
  1113. gp->lstate = link_force_ok;
  1114. }
  1115. non_mii:
  1116. gp->timer_ticks = 0;
  1117. mod_timer(&gp->link_timer, jiffies + ((12 * HZ) / 10));
  1118. }
  1119. /* A link-up condition has occurred, initialize and enable the
  1120. * rest of the chip.
  1121. */
  1122. static int gem_set_link_modes(struct gem *gp)
  1123. {
  1124. struct netdev_queue *txq = netdev_get_tx_queue(gp->dev, 0);
  1125. int full_duplex, speed, pause;
  1126. u32 val;
  1127. full_duplex = 0;
  1128. speed = SPEED_10;
  1129. pause = 0;
  1130. if (found_mii_phy(gp)) {
  1131. if (gp->phy_mii.def->ops->read_link(&gp->phy_mii))
  1132. return 1;
  1133. full_duplex = (gp->phy_mii.duplex == DUPLEX_FULL);
  1134. speed = gp->phy_mii.speed;
  1135. pause = gp->phy_mii.pause;
  1136. } else if (gp->phy_type == phy_serialink ||
  1137. gp->phy_type == phy_serdes) {
  1138. u32 pcs_lpa = readl(gp->regs + PCS_MIILP);
  1139. if ((pcs_lpa & PCS_MIIADV_FD) || gp->phy_type == phy_serdes)
  1140. full_duplex = 1;
  1141. speed = SPEED_1000;
  1142. }
  1143. netif_info(gp, link, gp->dev, "Link is up at %d Mbps, %s-duplex\n",
  1144. speed, (full_duplex ? "full" : "half"));
  1145. /* We take the tx queue lock to avoid collisions between
  1146. * this code, the tx path and the NAPI-driven error path
  1147. */
  1148. __netif_tx_lock(txq, smp_processor_id());
  1149. val = (MAC_TXCFG_EIPG0 | MAC_TXCFG_NGU);
  1150. if (full_duplex) {
  1151. val |= (MAC_TXCFG_ICS | MAC_TXCFG_ICOLL);
  1152. } else {
  1153. /* MAC_TXCFG_NBO must be zero. */
  1154. }
  1155. writel(val, gp->regs + MAC_TXCFG);
  1156. val = (MAC_XIFCFG_OE | MAC_XIFCFG_LLED);
  1157. if (!full_duplex &&
  1158. (gp->phy_type == phy_mii_mdio0 ||
  1159. gp->phy_type == phy_mii_mdio1)) {
  1160. val |= MAC_XIFCFG_DISE;
  1161. } else if (full_duplex) {
  1162. val |= MAC_XIFCFG_FLED;
  1163. }
  1164. if (speed == SPEED_1000)
  1165. val |= (MAC_XIFCFG_GMII);
  1166. writel(val, gp->regs + MAC_XIFCFG);
  1167. /* If gigabit and half-duplex, enable carrier extension
  1168. * mode. Else, disable it.
  1169. */
  1170. if (speed == SPEED_1000 && !full_duplex) {
  1171. val = readl(gp->regs + MAC_TXCFG);
  1172. writel(val | MAC_TXCFG_TCE, gp->regs + MAC_TXCFG);
  1173. val = readl(gp->regs + MAC_RXCFG);
  1174. writel(val | MAC_RXCFG_RCE, gp->regs + MAC_RXCFG);
  1175. } else {
  1176. val = readl(gp->regs + MAC_TXCFG);
  1177. writel(val & ~MAC_TXCFG_TCE, gp->regs + MAC_TXCFG);
  1178. val = readl(gp->regs + MAC_RXCFG);
  1179. writel(val & ~MAC_RXCFG_RCE, gp->regs + MAC_RXCFG);
  1180. }
  1181. if (gp->phy_type == phy_serialink ||
  1182. gp->phy_type == phy_serdes) {
  1183. u32 pcs_lpa = readl(gp->regs + PCS_MIILP);
  1184. if (pcs_lpa & (PCS_MIIADV_SP | PCS_MIIADV_AP))
  1185. pause = 1;
  1186. }
  1187. if (!full_duplex)
  1188. writel(512, gp->regs + MAC_STIME);
  1189. else
  1190. writel(64, gp->regs + MAC_STIME);
  1191. val = readl(gp->regs + MAC_MCCFG);
  1192. if (pause)
  1193. val |= (MAC_MCCFG_SPE | MAC_MCCFG_RPE);
  1194. else
  1195. val &= ~(MAC_MCCFG_SPE | MAC_MCCFG_RPE);
  1196. writel(val, gp->regs + MAC_MCCFG);
  1197. gem_start_dma(gp);
  1198. __netif_tx_unlock(txq);
  1199. if (netif_msg_link(gp)) {
  1200. if (pause) {
  1201. netdev_info(gp->dev,
  1202. "Pause is enabled (rxfifo: %d off: %d on: %d)\n",
  1203. gp->rx_fifo_sz,
  1204. gp->rx_pause_off,
  1205. gp->rx_pause_on);
  1206. } else {
  1207. netdev_info(gp->dev, "Pause is disabled\n");
  1208. }
  1209. }
  1210. return 0;
  1211. }
  1212. static int gem_mdio_link_not_up(struct gem *gp)
  1213. {
  1214. switch (gp->lstate) {
  1215. case link_force_ret:
  1216. netif_info(gp, link, gp->dev,
  1217. "Autoneg failed again, keeping forced mode\n");
  1218. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii,
  1219. gp->last_forced_speed, DUPLEX_HALF);
  1220. gp->timer_ticks = 5;
  1221. gp->lstate = link_force_ok;
  1222. return 0;
  1223. case link_aneg:
  1224. /* We try forced modes after a failed aneg only on PHYs that don't
  1225. * have "magic_aneg" bit set, which means they internally do the
  1226. * while forced-mode thingy. On these, we just restart aneg
  1227. */
  1228. if (gp->phy_mii.def->magic_aneg)
  1229. return 1;
  1230. netif_info(gp, link, gp->dev, "switching to forced 100bt\n");
  1231. /* Try forced modes. */
  1232. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii, SPEED_100,
  1233. DUPLEX_HALF);
  1234. gp->timer_ticks = 5;
  1235. gp->lstate = link_force_try;
  1236. return 0;
  1237. case link_force_try:
  1238. /* Downgrade from 100 to 10 Mbps if necessary.
  1239. * If already at 10Mbps, warn user about the
  1240. * situation every 10 ticks.
  1241. */
  1242. if (gp->phy_mii.speed == SPEED_100) {
  1243. gp->phy_mii.def->ops->setup_forced(&gp->phy_mii, SPEED_10,
  1244. DUPLEX_HALF);
  1245. gp->timer_ticks = 5;
  1246. netif_info(gp, link, gp->dev,
  1247. "switching to forced 10bt\n");
  1248. return 0;
  1249. } else
  1250. return 1;
  1251. default:
  1252. return 0;
  1253. }
  1254. }
  1255. static void gem_link_timer(unsigned long data)
  1256. {
  1257. struct gem *gp = (struct gem *) data;
  1258. struct net_device *dev = gp->dev;
  1259. int restart_aneg = 0;
  1260. /* There's no point doing anything if we're going to be reset */
  1261. if (gp->reset_task_pending)
  1262. return;
  1263. if (gp->phy_type == phy_serialink ||
  1264. gp->phy_type == phy_serdes) {
  1265. u32 val = readl(gp->regs + PCS_MIISTAT);
  1266. if (!(val & PCS_MIISTAT_LS))
  1267. val = readl(gp->regs + PCS_MIISTAT);
  1268. if ((val & PCS_MIISTAT_LS) != 0) {
  1269. if (gp->lstate == link_up)
  1270. goto restart;
  1271. gp->lstate = link_up;
  1272. netif_carrier_on(dev);
  1273. (void)gem_set_link_modes(gp);
  1274. }
  1275. goto restart;
  1276. }
  1277. if (found_mii_phy(gp) && gp->phy_mii.def->ops->poll_link(&gp->phy_mii)) {
  1278. /* Ok, here we got a link. If we had it due to a forced
  1279. * fallback, and we were configured for autoneg, we do
  1280. * retry a short autoneg pass. If you know your hub is
  1281. * broken, use ethtool ;)
  1282. */
  1283. if (gp->lstate == link_force_try && gp->want_autoneg) {
  1284. gp->lstate = link_force_ret;
  1285. gp->last_forced_speed = gp->phy_mii.speed;
  1286. gp->timer_ticks = 5;
  1287. if (netif_msg_link(gp))
  1288. netdev_info(dev,
  1289. "Got link after fallback, retrying autoneg once...\n");
  1290. gp->phy_mii.def->ops->setup_aneg(&gp->phy_mii, gp->phy_mii.advertising);
  1291. } else if (gp->lstate != link_up) {
  1292. gp->lstate = link_up;
  1293. netif_carrier_on(dev);
  1294. if (gem_set_link_modes(gp))
  1295. restart_aneg = 1;
  1296. }
  1297. } else {
  1298. /* If the link was previously up, we restart the
  1299. * whole process
  1300. */
  1301. if (gp->lstate == link_up) {
  1302. gp->lstate = link_down;
  1303. netif_info(gp, link, dev, "Link down\n");
  1304. netif_carrier_off(dev);
  1305. gem_schedule_reset(gp);
  1306. /* The reset task will restart the timer */
  1307. return;
  1308. } else if (++gp->timer_ticks > 10) {
  1309. if (found_mii_phy(gp))
  1310. restart_aneg = gem_mdio_link_not_up(gp);
  1311. else
  1312. restart_aneg = 1;
  1313. }
  1314. }
  1315. if (restart_aneg) {
  1316. gem_begin_auto_negotiation(gp, NULL);
  1317. return;
  1318. }
  1319. restart:
  1320. mod_timer(&gp->link_timer, jiffies + ((12 * HZ) / 10));
  1321. }
  1322. static void gem_clean_rings(struct gem *gp)
  1323. {
  1324. struct gem_init_block *gb = gp->init_block;
  1325. struct sk_buff *skb;
  1326. int i;
  1327. dma_addr_t dma_addr;
  1328. for (i = 0; i < RX_RING_SIZE; i++) {
  1329. struct gem_rxd *rxd;
  1330. rxd = &gb->rxd[i];
  1331. if (gp->rx_skbs[i] != NULL) {
  1332. skb = gp->rx_skbs[i];
  1333. dma_addr = le64_to_cpu(rxd->buffer);
  1334. pci_unmap_page(gp->pdev, dma_addr,
  1335. RX_BUF_ALLOC_SIZE(gp),
  1336. PCI_DMA_FROMDEVICE);
  1337. dev_kfree_skb_any(skb);
  1338. gp->rx_skbs[i] = NULL;
  1339. }
  1340. rxd->status_word = 0;
  1341. dma_wmb();
  1342. rxd->buffer = 0;
  1343. }
  1344. for (i = 0; i < TX_RING_SIZE; i++) {
  1345. if (gp->tx_skbs[i] != NULL) {
  1346. struct gem_txd *txd;
  1347. int frag;
  1348. skb = gp->tx_skbs[i];
  1349. gp->tx_skbs[i] = NULL;
  1350. for (frag = 0; frag <= skb_shinfo(skb)->nr_frags; frag++) {
  1351. int ent = i & (TX_RING_SIZE - 1);
  1352. txd = &gb->txd[ent];
  1353. dma_addr = le64_to_cpu(txd->buffer);
  1354. pci_unmap_page(gp->pdev, dma_addr,
  1355. le64_to_cpu(txd->control_word) &
  1356. TXDCTRL_BUFSZ, PCI_DMA_TODEVICE);
  1357. if (frag != skb_shinfo(skb)->nr_frags)
  1358. i++;
  1359. }
  1360. dev_kfree_skb_any(skb);
  1361. }
  1362. }
  1363. }
  1364. static void gem_init_rings(struct gem *gp)
  1365. {
  1366. struct gem_init_block *gb = gp->init_block;
  1367. struct net_device *dev = gp->dev;
  1368. int i;
  1369. dma_addr_t dma_addr;
  1370. gp->rx_new = gp->rx_old = gp->tx_new = gp->tx_old = 0;
  1371. gem_clean_rings(gp);
  1372. gp->rx_buf_sz = max(dev->mtu + ETH_HLEN + VLAN_HLEN,
  1373. (unsigned)VLAN_ETH_FRAME_LEN);
  1374. for (i = 0; i < RX_RING_SIZE; i++) {
  1375. struct sk_buff *skb;
  1376. struct gem_rxd *rxd = &gb->rxd[i];
  1377. skb = gem_alloc_skb(dev, RX_BUF_ALLOC_SIZE(gp), GFP_KERNEL);
  1378. if (!skb) {
  1379. rxd->buffer = 0;
  1380. rxd->status_word = 0;
  1381. continue;
  1382. }
  1383. gp->rx_skbs[i] = skb;
  1384. skb_put(skb, (gp->rx_buf_sz + RX_OFFSET));
  1385. dma_addr = pci_map_page(gp->pdev,
  1386. virt_to_page(skb->data),
  1387. offset_in_page(skb->data),
  1388. RX_BUF_ALLOC_SIZE(gp),
  1389. PCI_DMA_FROMDEVICE);
  1390. rxd->buffer = cpu_to_le64(dma_addr);
  1391. dma_wmb();
  1392. rxd->status_word = cpu_to_le64(RXDCTRL_FRESH(gp));
  1393. skb_reserve(skb, RX_OFFSET);
  1394. }
  1395. for (i = 0; i < TX_RING_SIZE; i++) {
  1396. struct gem_txd *txd = &gb->txd[i];
  1397. txd->control_word = 0;
  1398. dma_wmb();
  1399. txd->buffer = 0;
  1400. }
  1401. wmb();
  1402. }
  1403. /* Init PHY interface and start link poll state machine */
  1404. static void gem_init_phy(struct gem *gp)
  1405. {
  1406. u32 mifcfg;
  1407. /* Revert MIF CFG setting done on stop_phy */
  1408. mifcfg = readl(gp->regs + MIF_CFG);
  1409. mifcfg &= ~MIF_CFG_BBMODE;
  1410. writel(mifcfg, gp->regs + MIF_CFG);
  1411. if (gp->pdev->vendor == PCI_VENDOR_ID_APPLE) {
  1412. int i;
  1413. /* Those delay sucks, the HW seem to love them though, I'll
  1414. * serisouly consider breaking some locks here to be able
  1415. * to schedule instead
  1416. */
  1417. for (i = 0; i < 3; i++) {
  1418. #ifdef CONFIG_PPC_PMAC
  1419. pmac_call_feature(PMAC_FTR_GMAC_PHY_RESET, gp->of_node, 0, 0);
  1420. msleep(20);
  1421. #endif
  1422. /* Some PHYs used by apple have problem getting back to us,
  1423. * we do an additional reset here
  1424. */
  1425. sungem_phy_write(gp, MII_BMCR, BMCR_RESET);
  1426. msleep(20);
  1427. if (sungem_phy_read(gp, MII_BMCR) != 0xffff)
  1428. break;
  1429. if (i == 2)
  1430. netdev_warn(gp->dev, "GMAC PHY not responding !\n");
  1431. }
  1432. }
  1433. if (gp->pdev->vendor == PCI_VENDOR_ID_SUN &&
  1434. gp->pdev->device == PCI_DEVICE_ID_SUN_GEM) {
  1435. u32 val;
  1436. /* Init datapath mode register. */
  1437. if (gp->phy_type == phy_mii_mdio0 ||
  1438. gp->phy_type == phy_mii_mdio1) {
  1439. val = PCS_DMODE_MGM;
  1440. } else if (gp->phy_type == phy_serialink) {
  1441. val = PCS_DMODE_SM | PCS_DMODE_GMOE;
  1442. } else {
  1443. val = PCS_DMODE_ESM;
  1444. }
  1445. writel(val, gp->regs + PCS_DMODE);
  1446. }
  1447. if (gp->phy_type == phy_mii_mdio0 ||
  1448. gp->phy_type == phy_mii_mdio1) {
  1449. /* Reset and detect MII PHY */
  1450. sungem_phy_probe(&gp->phy_mii, gp->mii_phy_addr);
  1451. /* Init PHY */
  1452. if (gp->phy_mii.def && gp->phy_mii.def->ops->init)
  1453. gp->phy_mii.def->ops->init(&gp->phy_mii);
  1454. } else {
  1455. gem_pcs_reset(gp);
  1456. gem_pcs_reinit_adv(gp);
  1457. }
  1458. /* Default aneg parameters */
  1459. gp->timer_ticks = 0;
  1460. gp->lstate = link_down;
  1461. netif_carrier_off(gp->dev);
  1462. /* Print things out */
  1463. if (gp->phy_type == phy_mii_mdio0 ||
  1464. gp->phy_type == phy_mii_mdio1)
  1465. netdev_info(gp->dev, "Found %s PHY\n",
  1466. gp->phy_mii.def ? gp->phy_mii.def->name : "no");
  1467. gem_begin_auto_negotiation(gp, NULL);
  1468. }
  1469. static void gem_init_dma(struct gem *gp)
  1470. {
  1471. u64 desc_dma = (u64) gp->gblock_dvma;
  1472. u32 val;
  1473. val = (TXDMA_CFG_BASE | (0x7ff << 10) | TXDMA_CFG_PMODE);
  1474. writel(val, gp->regs + TXDMA_CFG);
  1475. writel(desc_dma >> 32, gp->regs + TXDMA_DBHI);
  1476. writel(desc_dma & 0xffffffff, gp->regs + TXDMA_DBLOW);
  1477. desc_dma += (INIT_BLOCK_TX_RING_SIZE * sizeof(struct gem_txd));
  1478. writel(0, gp->regs + TXDMA_KICK);
  1479. val = (RXDMA_CFG_BASE | (RX_OFFSET << 10) |
  1480. ((14 / 2) << 13) | RXDMA_CFG_FTHRESH_128);
  1481. writel(val, gp->regs + RXDMA_CFG);
  1482. writel(desc_dma >> 32, gp->regs + RXDMA_DBHI);
  1483. writel(desc_dma & 0xffffffff, gp->regs + RXDMA_DBLOW);
  1484. writel(RX_RING_SIZE - 4, gp->regs + RXDMA_KICK);
  1485. val = (((gp->rx_pause_off / 64) << 0) & RXDMA_PTHRESH_OFF);
  1486. val |= (((gp->rx_pause_on / 64) << 12) & RXDMA_PTHRESH_ON);
  1487. writel(val, gp->regs + RXDMA_PTHRESH);
  1488. if (readl(gp->regs + GREG_BIFCFG) & GREG_BIFCFG_M66EN)
  1489. writel(((5 & RXDMA_BLANK_IPKTS) |
  1490. ((8 << 12) & RXDMA_BLANK_ITIME)),
  1491. gp->regs + RXDMA_BLANK);
  1492. else
  1493. writel(((5 & RXDMA_BLANK_IPKTS) |
  1494. ((4 << 12) & RXDMA_BLANK_ITIME)),
  1495. gp->regs + RXDMA_BLANK);
  1496. }
  1497. static u32 gem_setup_multicast(struct gem *gp)
  1498. {
  1499. u32 rxcfg = 0;
  1500. int i;
  1501. if ((gp->dev->flags & IFF_ALLMULTI) ||
  1502. (netdev_mc_count(gp->dev) > 256)) {
  1503. for (i=0; i<16; i++)
  1504. writel(0xffff, gp->regs + MAC_HASH0 + (i << 2));
  1505. rxcfg |= MAC_RXCFG_HFE;
  1506. } else if (gp->dev->flags & IFF_PROMISC) {
  1507. rxcfg |= MAC_RXCFG_PROM;
  1508. } else {
  1509. u16 hash_table[16];
  1510. u32 crc;
  1511. struct netdev_hw_addr *ha;
  1512. int i;
  1513. memset(hash_table, 0, sizeof(hash_table));
  1514. netdev_for_each_mc_addr(ha, gp->dev) {
  1515. crc = ether_crc_le(6, ha->addr);
  1516. crc >>= 24;
  1517. hash_table[crc >> 4] |= 1 << (15 - (crc & 0xf));
  1518. }
  1519. for (i=0; i<16; i++)
  1520. writel(hash_table[i], gp->regs + MAC_HASH0 + (i << 2));
  1521. rxcfg |= MAC_RXCFG_HFE;
  1522. }
  1523. return rxcfg;
  1524. }
  1525. static void gem_init_mac(struct gem *gp)
  1526. {
  1527. unsigned char *e = &gp->dev->dev_addr[0];
  1528. writel(0x1bf0, gp->regs + MAC_SNDPAUSE);
  1529. writel(0x00, gp->regs + MAC_IPG0);
  1530. writel(0x08, gp->regs + MAC_IPG1);
  1531. writel(0x04, gp->regs + MAC_IPG2);
  1532. writel(0x40, gp->regs + MAC_STIME);
  1533. writel(0x40, gp->regs + MAC_MINFSZ);
  1534. /* Ethernet payload + header + FCS + optional VLAN tag. */
  1535. writel(0x20000000 | (gp->rx_buf_sz + 4), gp->regs + MAC_MAXFSZ);
  1536. writel(0x07, gp->regs + MAC_PASIZE);
  1537. writel(0x04, gp->regs + MAC_JAMSIZE);
  1538. writel(0x10, gp->regs + MAC_ATTLIM);
  1539. writel(0x8808, gp->regs + MAC_MCTYPE);
  1540. writel((e[5] | (e[4] << 8)) & 0x3ff, gp->regs + MAC_RANDSEED);
  1541. writel((e[4] << 8) | e[5], gp->regs + MAC_ADDR0);
  1542. writel((e[2] << 8) | e[3], gp->regs + MAC_ADDR1);
  1543. writel((e[0] << 8) | e[1], gp->regs + MAC_ADDR2);
  1544. writel(0, gp->regs + MAC_ADDR3);
  1545. writel(0, gp->regs + MAC_ADDR4);
  1546. writel(0, gp->regs + MAC_ADDR5);
  1547. writel(0x0001, gp->regs + MAC_ADDR6);
  1548. writel(0xc200, gp->regs + MAC_ADDR7);
  1549. writel(0x0180, gp->regs + MAC_ADDR8);
  1550. writel(0, gp->regs + MAC_AFILT0);
  1551. writel(0, gp->regs + MAC_AFILT1);
  1552. writel(0, gp->regs + MAC_AFILT2);
  1553. writel(0, gp->regs + MAC_AF21MSK);
  1554. writel(0, gp->regs + MAC_AF0MSK);
  1555. gp->mac_rx_cfg = gem_setup_multicast(gp);
  1556. #ifdef STRIP_FCS
  1557. gp->mac_rx_cfg |= MAC_RXCFG_SFCS;
  1558. #endif
  1559. writel(0, gp->regs + MAC_NCOLL);
  1560. writel(0, gp->regs + MAC_FASUCC);
  1561. writel(0, gp->regs + MAC_ECOLL);
  1562. writel(0, gp->regs + MAC_LCOLL);
  1563. writel(0, gp->regs + MAC_DTIMER);
  1564. writel(0, gp->regs + MAC_PATMPS);
  1565. writel(0, gp->regs + MAC_RFCTR);
  1566. writel(0, gp->regs + MAC_LERR);
  1567. writel(0, gp->regs + MAC_AERR);
  1568. writel(0, gp->regs + MAC_FCSERR);
  1569. writel(0, gp->regs + MAC_RXCVERR);
  1570. /* Clear RX/TX/MAC/XIF config, we will set these up and enable
  1571. * them once a link is established.
  1572. */
  1573. writel(0, gp->regs + MAC_TXCFG);
  1574. writel(gp->mac_rx_cfg, gp->regs + MAC_RXCFG);
  1575. writel(0, gp->regs + MAC_MCCFG);
  1576. writel(0, gp->regs + MAC_XIFCFG);
  1577. /* Setup MAC interrupts. We want to get all of the interesting
  1578. * counter expiration events, but we do not want to hear about
  1579. * normal rx/tx as the DMA engine tells us that.
  1580. */
  1581. writel(MAC_TXSTAT_XMIT, gp->regs + MAC_TXMASK);
  1582. writel(MAC_RXSTAT_RCV, gp->regs + MAC_RXMASK);
  1583. /* Don't enable even the PAUSE interrupts for now, we
  1584. * make no use of those events other than to record them.
  1585. */
  1586. writel(0xffffffff, gp->regs + MAC_MCMASK);
  1587. /* Don't enable GEM's WOL in normal operations
  1588. */
  1589. if (gp->has_wol)
  1590. writel(0, gp->regs + WOL_WAKECSR);
  1591. }
  1592. static void gem_init_pause_thresholds(struct gem *gp)
  1593. {
  1594. u32 cfg;
  1595. /* Calculate pause thresholds. Setting the OFF threshold to the
  1596. * full RX fifo size effectively disables PAUSE generation which
  1597. * is what we do for 10/100 only GEMs which have FIFOs too small
  1598. * to make real gains from PAUSE.
  1599. */
  1600. if (gp->rx_fifo_sz <= (2 * 1024)) {
  1601. gp->rx_pause_off = gp->rx_pause_on = gp->rx_fifo_sz;
  1602. } else {
  1603. int max_frame = (gp->rx_buf_sz + 4 + 64) & ~63;
  1604. int off = (gp->rx_fifo_sz - (max_frame * 2));
  1605. int on = off - max_frame;
  1606. gp->rx_pause_off = off;
  1607. gp->rx_pause_on = on;
  1608. }
  1609. /* Configure the chip "burst" DMA mode & enable some
  1610. * HW bug fixes on Apple version
  1611. */
  1612. cfg = 0;
  1613. if (gp->pdev->vendor == PCI_VENDOR_ID_APPLE)
  1614. cfg |= GREG_CFG_RONPAULBIT | GREG_CFG_ENBUG2FIX;
  1615. #if !defined(CONFIG_SPARC64) && !defined(CONFIG_ALPHA)
  1616. cfg |= GREG_CFG_IBURST;
  1617. #endif
  1618. cfg |= ((31 << 1) & GREG_CFG_TXDMALIM);
  1619. cfg |= ((31 << 6) & GREG_CFG_RXDMALIM);
  1620. writel(cfg, gp->regs + GREG_CFG);
  1621. /* If Infinite Burst didn't stick, then use different
  1622. * thresholds (and Apple bug fixes don't exist)
  1623. */
  1624. if (!(readl(gp->regs + GREG_CFG) & GREG_CFG_IBURST)) {
  1625. cfg = ((2 << 1) & GREG_CFG_TXDMALIM);
  1626. cfg |= ((8 << 6) & GREG_CFG_RXDMALIM);
  1627. writel(cfg, gp->regs + GREG_CFG);
  1628. }
  1629. }
  1630. static int gem_check_invariants(struct gem *gp)
  1631. {
  1632. struct pci_dev *pdev = gp->pdev;
  1633. u32 mif_cfg;
  1634. /* On Apple's sungem, we can't rely on registers as the chip
  1635. * was been powered down by the firmware. The PHY is looked
  1636. * up later on.
  1637. */
  1638. if (pdev->vendor == PCI_VENDOR_ID_APPLE) {
  1639. gp->phy_type = phy_mii_mdio0;
  1640. gp->tx_fifo_sz = readl(gp->regs + TXDMA_FSZ) * 64;
  1641. gp->rx_fifo_sz = readl(gp->regs + RXDMA_FSZ) * 64;
  1642. gp->swrst_base = 0;
  1643. mif_cfg = readl(gp->regs + MIF_CFG);
  1644. mif_cfg &= ~(MIF_CFG_PSELECT|MIF_CFG_POLL|MIF_CFG_BBMODE|MIF_CFG_MDI1);
  1645. mif_cfg |= MIF_CFG_MDI0;
  1646. writel(mif_cfg, gp->regs + MIF_CFG);
  1647. writel(PCS_DMODE_MGM, gp->regs + PCS_DMODE);
  1648. writel(MAC_XIFCFG_OE, gp->regs + MAC_XIFCFG);
  1649. /* We hard-code the PHY address so we can properly bring it out of
  1650. * reset later on, we can't really probe it at this point, though
  1651. * that isn't an issue.
  1652. */
  1653. if (gp->pdev->device == PCI_DEVICE_ID_APPLE_K2_GMAC)
  1654. gp->mii_phy_addr = 1;
  1655. else
  1656. gp->mii_phy_addr = 0;
  1657. return 0;
  1658. }
  1659. mif_cfg = readl(gp->regs + MIF_CFG);
  1660. if (pdev->vendor == PCI_VENDOR_ID_SUN &&
  1661. pdev->device == PCI_DEVICE_ID_SUN_RIO_GEM) {
  1662. /* One of the MII PHYs _must_ be present
  1663. * as this chip has no gigabit PHY.
  1664. */
  1665. if ((mif_cfg & (MIF_CFG_MDI0 | MIF_CFG_MDI1)) == 0) {
  1666. pr_err("RIO GEM lacks MII phy, mif_cfg[%08x]\n",
  1667. mif_cfg);
  1668. return -1;
  1669. }
  1670. }
  1671. /* Determine initial PHY interface type guess. MDIO1 is the
  1672. * external PHY and thus takes precedence over MDIO0.
  1673. */
  1674. if (mif_cfg & MIF_CFG_MDI1) {
  1675. gp->phy_type = phy_mii_mdio1;
  1676. mif_cfg |= MIF_CFG_PSELECT;
  1677. writel(mif_cfg, gp->regs + MIF_CFG);
  1678. } else if (mif_cfg & MIF_CFG_MDI0) {
  1679. gp->phy_type = phy_mii_mdio0;
  1680. mif_cfg &= ~MIF_CFG_PSELECT;
  1681. writel(mif_cfg, gp->regs + MIF_CFG);
  1682. } else {
  1683. #ifdef CONFIG_SPARC
  1684. const char *p;
  1685. p = of_get_property(gp->of_node, "shared-pins", NULL);
  1686. if (p && !strcmp(p, "serdes"))
  1687. gp->phy_type = phy_serdes;
  1688. else
  1689. #endif
  1690. gp->phy_type = phy_serialink;
  1691. }
  1692. if (gp->phy_type == phy_mii_mdio1 ||
  1693. gp->phy_type == phy_mii_mdio0) {
  1694. int i;
  1695. for (i = 0; i < 32; i++) {
  1696. gp->mii_phy_addr = i;
  1697. if (sungem_phy_read(gp, MII_BMCR) != 0xffff)
  1698. break;
  1699. }
  1700. if (i == 32) {
  1701. if (pdev->device != PCI_DEVICE_ID_SUN_GEM) {
  1702. pr_err("RIO MII phy will not respond\n");
  1703. return -1;
  1704. }
  1705. gp->phy_type = phy_serdes;
  1706. }
  1707. }
  1708. /* Fetch the FIFO configurations now too. */
  1709. gp->tx_fifo_sz = readl(gp->regs + TXDMA_FSZ) * 64;
  1710. gp->rx_fifo_sz = readl(gp->regs + RXDMA_FSZ) * 64;
  1711. if (pdev->vendor == PCI_VENDOR_ID_SUN) {
  1712. if (pdev->device == PCI_DEVICE_ID_SUN_GEM) {
  1713. if (gp->tx_fifo_sz != (9 * 1024) ||
  1714. gp->rx_fifo_sz != (20 * 1024)) {
  1715. pr_err("GEM has bogus fifo sizes tx(%d) rx(%d)\n",
  1716. gp->tx_fifo_sz, gp->rx_fifo_sz);
  1717. return -1;
  1718. }
  1719. gp->swrst_base = 0;
  1720. } else {
  1721. if (gp->tx_fifo_sz != (2 * 1024) ||
  1722. gp->rx_fifo_sz != (2 * 1024)) {
  1723. pr_err("RIO GEM has bogus fifo sizes tx(%d) rx(%d)\n",
  1724. gp->tx_fifo_sz, gp->rx_fifo_sz);
  1725. return -1;
  1726. }
  1727. gp->swrst_base = (64 / 4) << GREG_SWRST_CACHE_SHIFT;
  1728. }
  1729. }
  1730. return 0;
  1731. }
  1732. static void gem_reinit_chip(struct gem *gp)
  1733. {
  1734. /* Reset the chip */
  1735. gem_reset(gp);
  1736. /* Make sure ints are disabled */
  1737. gem_disable_ints(gp);
  1738. /* Allocate & setup ring buffers */
  1739. gem_init_rings(gp);
  1740. /* Configure pause thresholds */
  1741. gem_init_pause_thresholds(gp);
  1742. /* Init DMA & MAC engines */
  1743. gem_init_dma(gp);
  1744. gem_init_mac(gp);
  1745. }
  1746. static void gem_stop_phy(struct gem *gp, int wol)
  1747. {
  1748. u32 mifcfg;
  1749. /* Let the chip settle down a bit, it seems that helps
  1750. * for sleep mode on some models
  1751. */
  1752. msleep(10);
  1753. /* Make sure we aren't polling PHY status change. We
  1754. * don't currently use that feature though
  1755. */
  1756. mifcfg = readl(gp->regs + MIF_CFG);
  1757. mifcfg &= ~MIF_CFG_POLL;
  1758. writel(mifcfg, gp->regs + MIF_CFG);
  1759. if (wol && gp->has_wol) {
  1760. unsigned char *e = &gp->dev->dev_addr[0];
  1761. u32 csr;
  1762. /* Setup wake-on-lan for MAGIC packet */
  1763. writel(MAC_RXCFG_HFE | MAC_RXCFG_SFCS | MAC_RXCFG_ENAB,
  1764. gp->regs + MAC_RXCFG);
  1765. writel((e[4] << 8) | e[5], gp->regs + WOL_MATCH0);
  1766. writel((e[2] << 8) | e[3], gp->regs + WOL_MATCH1);
  1767. writel((e[0] << 8) | e[1], gp->regs + WOL_MATCH2);
  1768. writel(WOL_MCOUNT_N | WOL_MCOUNT_M, gp->regs + WOL_MCOUNT);
  1769. csr = WOL_WAKECSR_ENABLE;
  1770. if ((readl(gp->regs + MAC_XIFCFG) & MAC_XIFCFG_GMII) == 0)
  1771. csr |= WOL_WAKECSR_MII;
  1772. writel(csr, gp->regs + WOL_WAKECSR);
  1773. } else {
  1774. writel(0, gp->regs + MAC_RXCFG);
  1775. (void)readl(gp->regs + MAC_RXCFG);
  1776. /* Machine sleep will die in strange ways if we
  1777. * dont wait a bit here, looks like the chip takes
  1778. * some time to really shut down
  1779. */
  1780. msleep(10);
  1781. }
  1782. writel(0, gp->regs + MAC_TXCFG);
  1783. writel(0, gp->regs + MAC_XIFCFG);
  1784. writel(0, gp->regs + TXDMA_CFG);
  1785. writel(0, gp->regs + RXDMA_CFG);
  1786. if (!wol) {
  1787. gem_reset(gp);
  1788. writel(MAC_TXRST_CMD, gp->regs + MAC_TXRST);
  1789. writel(MAC_RXRST_CMD, gp->regs + MAC_RXRST);
  1790. if (found_mii_phy(gp) && gp->phy_mii.def->ops->suspend)
  1791. gp->phy_mii.def->ops->suspend(&gp->phy_mii);
  1792. /* According to Apple, we must set the MDIO pins to this begnign
  1793. * state or we may 1) eat more current, 2) damage some PHYs
  1794. */
  1795. writel(mifcfg | MIF_CFG_BBMODE, gp->regs + MIF_CFG);
  1796. writel(0, gp->regs + MIF_BBCLK);
  1797. writel(0, gp->regs + MIF_BBDATA);
  1798. writel(0, gp->regs + MIF_BBOENAB);
  1799. writel(MAC_XIFCFG_GMII | MAC_XIFCFG_LBCK, gp->regs + MAC_XIFCFG);
  1800. (void) readl(gp->regs + MAC_XIFCFG);
  1801. }
  1802. }
  1803. static int gem_do_start(struct net_device *dev)
  1804. {
  1805. struct gem *gp = netdev_priv(dev);
  1806. int rc;
  1807. /* Enable the cell */
  1808. gem_get_cell(gp);
  1809. /* Make sure PCI access and bus master are enabled */
  1810. rc = pci_enable_device(gp->pdev);
  1811. if (rc) {
  1812. netdev_err(dev, "Failed to enable chip on PCI bus !\n");
  1813. /* Put cell and forget it for now, it will be considered as
  1814. * still asleep, a new sleep cycle may bring it back
  1815. */
  1816. gem_put_cell(gp);
  1817. return -ENXIO;
  1818. }
  1819. pci_set_master(gp->pdev);
  1820. /* Init & setup chip hardware */
  1821. gem_reinit_chip(gp);
  1822. /* An interrupt might come in handy */
  1823. rc = request_irq(gp->pdev->irq, gem_interrupt,
  1824. IRQF_SHARED, dev->name, (void *)dev);
  1825. if (rc) {
  1826. netdev_err(dev, "failed to request irq !\n");
  1827. gem_reset(gp);
  1828. gem_clean_rings(gp);
  1829. gem_put_cell(gp);
  1830. return rc;
  1831. }
  1832. /* Mark us as attached again if we come from resume(), this has
  1833. * no effect if we weren't detached and needs to be done now.
  1834. */
  1835. netif_device_attach(dev);
  1836. /* Restart NAPI & queues */
  1837. gem_netif_start(gp);
  1838. /* Detect & init PHY, start autoneg etc... this will
  1839. * eventually result in starting DMA operations when
  1840. * the link is up
  1841. */
  1842. gem_init_phy(gp);
  1843. return 0;
  1844. }
  1845. static void gem_do_stop(struct net_device *dev, int wol)
  1846. {
  1847. struct gem *gp = netdev_priv(dev);
  1848. /* Stop NAPI and stop tx queue */
  1849. gem_netif_stop(gp);
  1850. /* Make sure ints are disabled. We don't care about
  1851. * synchronizing as NAPI is disabled, thus a stray
  1852. * interrupt will do nothing bad (our irq handler
  1853. * just schedules NAPI)
  1854. */
  1855. gem_disable_ints(gp);
  1856. /* Stop the link timer */
  1857. del_timer_sync(&gp->link_timer);
  1858. /* We cannot cancel the reset task while holding the
  1859. * rtnl lock, we'd get an A->B / B->A deadlock stituation
  1860. * if we did. This is not an issue however as the reset
  1861. * task is synchronized vs. us (rtnl_lock) and will do
  1862. * nothing if the device is down or suspended. We do
  1863. * still clear reset_task_pending to avoid a spurrious
  1864. * reset later on in case we do resume before it gets
  1865. * scheduled.
  1866. */
  1867. gp->reset_task_pending = 0;
  1868. /* If we are going to sleep with WOL */
  1869. gem_stop_dma(gp);
  1870. msleep(10);
  1871. if (!wol)
  1872. gem_reset(gp);
  1873. msleep(10);
  1874. /* Get rid of rings */
  1875. gem_clean_rings(gp);
  1876. /* No irq needed anymore */
  1877. free_irq(gp->pdev->irq, (void *) dev);
  1878. /* Shut the PHY down eventually and setup WOL */
  1879. gem_stop_phy(gp, wol);
  1880. /* Make sure bus master is disabled */
  1881. pci_disable_device(gp->pdev);
  1882. /* Cell not needed neither if no WOL */
  1883. if (!wol)
  1884. gem_put_cell(gp);
  1885. }
  1886. static void gem_reset_task(struct work_struct *work)
  1887. {
  1888. struct gem *gp = container_of(work, struct gem, reset_task);
  1889. /* Lock out the network stack (essentially shield ourselves
  1890. * against a racing open, close, control call, or suspend
  1891. */
  1892. rtnl_lock();
  1893. /* Skip the reset task if suspended or closed, or if it's
  1894. * been cancelled by gem_do_stop (see comment there)
  1895. */
  1896. if (!netif_device_present(gp->dev) ||
  1897. !netif_running(gp->dev) ||
  1898. !gp->reset_task_pending) {
  1899. rtnl_unlock();
  1900. return;
  1901. }
  1902. /* Stop the link timer */
  1903. del_timer_sync(&gp->link_timer);
  1904. /* Stop NAPI and tx */
  1905. gem_netif_stop(gp);
  1906. /* Reset the chip & rings */
  1907. gem_reinit_chip(gp);
  1908. if (gp->lstate == link_up)
  1909. gem_set_link_modes(gp);
  1910. /* Restart NAPI and Tx */
  1911. gem_netif_start(gp);
  1912. /* We are back ! */
  1913. gp->reset_task_pending = 0;
  1914. /* If the link is not up, restart autoneg, else restart the
  1915. * polling timer
  1916. */
  1917. if (gp->lstate != link_up)
  1918. gem_begin_auto_negotiation(gp, NULL);
  1919. else
  1920. mod_timer(&gp->link_timer, jiffies + ((12 * HZ) / 10));
  1921. rtnl_unlock();
  1922. }
  1923. static int gem_open(struct net_device *dev)
  1924. {
  1925. /* We allow open while suspended, we just do nothing,
  1926. * the chip will be initialized in resume()
  1927. */
  1928. if (netif_device_present(dev))
  1929. return gem_do_start(dev);
  1930. return 0;
  1931. }
  1932. static int gem_close(struct net_device *dev)
  1933. {
  1934. if (netif_device_present(dev))
  1935. gem_do_stop(dev, 0);
  1936. return 0;
  1937. }
  1938. #ifdef CONFIG_PM
  1939. static int gem_suspend(struct pci_dev *pdev, pm_message_t state)
  1940. {
  1941. struct net_device *dev = pci_get_drvdata(pdev);
  1942. struct gem *gp = netdev_priv(dev);
  1943. /* Lock the network stack first to avoid racing with open/close,
  1944. * reset task and setting calls
  1945. */
  1946. rtnl_lock();
  1947. /* Not running, mark ourselves non-present, no need for
  1948. * a lock here
  1949. */
  1950. if (!netif_running(dev)) {
  1951. netif_device_detach(dev);
  1952. rtnl_unlock();
  1953. return 0;
  1954. }
  1955. netdev_info(dev, "suspending, WakeOnLan %s\n",
  1956. (gp->wake_on_lan && netif_running(dev)) ?
  1957. "enabled" : "disabled");
  1958. /* Tell the network stack we're gone. gem_do_stop() below will
  1959. * synchronize with TX, stop NAPI etc...
  1960. */
  1961. netif_device_detach(dev);
  1962. /* Switch off chip, remember WOL setting */
  1963. gp->asleep_wol = !!gp->wake_on_lan;
  1964. gem_do_stop(dev, gp->asleep_wol);
  1965. /* Unlock the network stack */
  1966. rtnl_unlock();
  1967. return 0;
  1968. }
  1969. static int gem_resume(struct pci_dev *pdev)
  1970. {
  1971. struct net_device *dev = pci_get_drvdata(pdev);
  1972. struct gem *gp = netdev_priv(dev);
  1973. /* See locking comment in gem_suspend */
  1974. rtnl_lock();
  1975. /* Not running, mark ourselves present, no need for
  1976. * a lock here
  1977. */
  1978. if (!netif_running(dev)) {
  1979. netif_device_attach(dev);
  1980. rtnl_unlock();
  1981. return 0;
  1982. }
  1983. /* Restart chip. If that fails there isn't much we can do, we
  1984. * leave things stopped.
  1985. */
  1986. gem_do_start(dev);
  1987. /* If we had WOL enabled, the cell clock was never turned off during
  1988. * sleep, so we end up beeing unbalanced. Fix that here
  1989. */
  1990. if (gp->asleep_wol)
  1991. gem_put_cell(gp);
  1992. /* Unlock the network stack */
  1993. rtnl_unlock();
  1994. return 0;
  1995. }
  1996. #endif /* CONFIG_PM */
  1997. static struct net_device_stats *gem_get_stats(struct net_device *dev)
  1998. {
  1999. struct gem *gp = netdev_priv(dev);
  2000. /* I have seen this being called while the PM was in progress,
  2001. * so we shield against this. Let's also not poke at registers
  2002. * while the reset task is going on.
  2003. *
  2004. * TODO: Move stats collection elsewhere (link timer ?) and
  2005. * make this a nop to avoid all those synchro issues
  2006. */
  2007. if (!netif_device_present(dev) || !netif_running(dev))
  2008. goto bail;
  2009. /* Better safe than sorry... */
  2010. if (WARN_ON(!gp->cell_enabled))
  2011. goto bail;
  2012. dev->stats.rx_crc_errors += readl(gp->regs + MAC_FCSERR);
  2013. writel(0, gp->regs + MAC_FCSERR);
  2014. dev->stats.rx_frame_errors += readl(gp->regs + MAC_AERR);
  2015. writel(0, gp->regs + MAC_AERR);
  2016. dev->stats.rx_length_errors += readl(gp->regs + MAC_LERR);
  2017. writel(0, gp->regs + MAC_LERR);
  2018. dev->stats.tx_aborted_errors += readl(gp->regs + MAC_ECOLL);
  2019. dev->stats.collisions +=
  2020. (readl(gp->regs + MAC_ECOLL) + readl(gp->regs + MAC_LCOLL));
  2021. writel(0, gp->regs + MAC_ECOLL);
  2022. writel(0, gp->regs + MAC_LCOLL);
  2023. bail:
  2024. return &dev->stats;
  2025. }
  2026. static int gem_set_mac_address(struct net_device *dev, void *addr)
  2027. {
  2028. struct sockaddr *macaddr = (struct sockaddr *) addr;
  2029. struct gem *gp = netdev_priv(dev);
  2030. unsigned char *e = &dev->dev_addr[0];
  2031. if (!is_valid_ether_addr(macaddr->sa_data))
  2032. return -EADDRNOTAVAIL;
  2033. memcpy(dev->dev_addr, macaddr->sa_data, dev->addr_len);
  2034. /* We'll just catch it later when the device is up'd or resumed */
  2035. if (!netif_running(dev) || !netif_device_present(dev))
  2036. return 0;
  2037. /* Better safe than sorry... */
  2038. if (WARN_ON(!gp->cell_enabled))
  2039. return 0;
  2040. writel((e[4] << 8) | e[5], gp->regs + MAC_ADDR0);
  2041. writel((e[2] << 8) | e[3], gp->regs + MAC_ADDR1);
  2042. writel((e[0] << 8) | e[1], gp->regs + MAC_ADDR2);
  2043. return 0;
  2044. }
  2045. static void gem_set_multicast(struct net_device *dev)
  2046. {
  2047. struct gem *gp = netdev_priv(dev);
  2048. u32 rxcfg, rxcfg_new;
  2049. int limit = 10000;
  2050. if (!netif_running(dev) || !netif_device_present(dev))
  2051. return;
  2052. /* Better safe than sorry... */
  2053. if (gp->reset_task_pending || WARN_ON(!gp->cell_enabled))
  2054. return;
  2055. rxcfg = readl(gp->regs + MAC_RXCFG);
  2056. rxcfg_new = gem_setup_multicast(gp);
  2057. #ifdef STRIP_FCS
  2058. rxcfg_new |= MAC_RXCFG_SFCS;
  2059. #endif
  2060. gp->mac_rx_cfg = rxcfg_new;
  2061. writel(rxcfg & ~MAC_RXCFG_ENAB, gp->regs + MAC_RXCFG);
  2062. while (readl(gp->regs + MAC_RXCFG) & MAC_RXCFG_ENAB) {
  2063. if (!limit--)
  2064. break;
  2065. udelay(10);
  2066. }
  2067. rxcfg &= ~(MAC_RXCFG_PROM | MAC_RXCFG_HFE);
  2068. rxcfg |= rxcfg_new;
  2069. writel(rxcfg, gp->regs + MAC_RXCFG);
  2070. }
  2071. /* Jumbo-grams don't seem to work :-( */
  2072. #define GEM_MIN_MTU ETH_MIN_MTU
  2073. #if 1
  2074. #define GEM_MAX_MTU ETH_DATA_LEN
  2075. #else
  2076. #define GEM_MAX_MTU 9000
  2077. #endif
  2078. static int gem_change_mtu(struct net_device *dev, int new_mtu)
  2079. {
  2080. struct gem *gp = netdev_priv(dev);
  2081. dev->mtu = new_mtu;
  2082. /* We'll just catch it later when the device is up'd or resumed */
  2083. if (!netif_running(dev) || !netif_device_present(dev))
  2084. return 0;
  2085. /* Better safe than sorry... */
  2086. if (WARN_ON(!gp->cell_enabled))
  2087. return 0;
  2088. gem_netif_stop(gp);
  2089. gem_reinit_chip(gp);
  2090. if (gp->lstate == link_up)
  2091. gem_set_link_modes(gp);
  2092. gem_netif_start(gp);
  2093. return 0;
  2094. }
  2095. static void gem_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  2096. {
  2097. struct gem *gp = netdev_priv(dev);
  2098. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  2099. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  2100. strlcpy(info->bus_info, pci_name(gp->pdev), sizeof(info->bus_info));
  2101. }
  2102. static int gem_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2103. {
  2104. struct gem *gp = netdev_priv(dev);
  2105. if (gp->phy_type == phy_mii_mdio0 ||
  2106. gp->phy_type == phy_mii_mdio1) {
  2107. if (gp->phy_mii.def)
  2108. cmd->supported = gp->phy_mii.def->features;
  2109. else
  2110. cmd->supported = (SUPPORTED_10baseT_Half |
  2111. SUPPORTED_10baseT_Full);
  2112. /* XXX hardcoded stuff for now */
  2113. cmd->port = PORT_MII;
  2114. cmd->transceiver = XCVR_EXTERNAL;
  2115. cmd->phy_address = 0; /* XXX fixed PHYAD */
  2116. /* Return current PHY settings */
  2117. cmd->autoneg = gp->want_autoneg;
  2118. ethtool_cmd_speed_set(cmd, gp->phy_mii.speed);
  2119. cmd->duplex = gp->phy_mii.duplex;
  2120. cmd->advertising = gp->phy_mii.advertising;
  2121. /* If we started with a forced mode, we don't have a default
  2122. * advertise set, we need to return something sensible so
  2123. * userland can re-enable autoneg properly.
  2124. */
  2125. if (cmd->advertising == 0)
  2126. cmd->advertising = cmd->supported;
  2127. } else { // XXX PCS ?
  2128. cmd->supported =
  2129. (SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  2130. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  2131. SUPPORTED_Autoneg);
  2132. cmd->advertising = cmd->supported;
  2133. ethtool_cmd_speed_set(cmd, 0);
  2134. cmd->duplex = cmd->port = cmd->phy_address =
  2135. cmd->transceiver = cmd->autoneg = 0;
  2136. /* serdes means usually a Fibre connector, with most fixed */
  2137. if (gp->phy_type == phy_serdes) {
  2138. cmd->port = PORT_FIBRE;
  2139. cmd->supported = (SUPPORTED_1000baseT_Half |
  2140. SUPPORTED_1000baseT_Full |
  2141. SUPPORTED_FIBRE | SUPPORTED_Autoneg |
  2142. SUPPORTED_Pause | SUPPORTED_Asym_Pause);
  2143. cmd->advertising = cmd->supported;
  2144. cmd->transceiver = XCVR_INTERNAL;
  2145. if (gp->lstate == link_up)
  2146. ethtool_cmd_speed_set(cmd, SPEED_1000);
  2147. cmd->duplex = DUPLEX_FULL;
  2148. cmd->autoneg = 1;
  2149. }
  2150. }
  2151. cmd->maxtxpkt = cmd->maxrxpkt = 0;
  2152. return 0;
  2153. }
  2154. static int gem_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2155. {
  2156. struct gem *gp = netdev_priv(dev);
  2157. u32 speed = ethtool_cmd_speed(cmd);
  2158. /* Verify the settings we care about. */
  2159. if (cmd->autoneg != AUTONEG_ENABLE &&
  2160. cmd->autoneg != AUTONEG_DISABLE)
  2161. return -EINVAL;
  2162. if (cmd->autoneg == AUTONEG_ENABLE &&
  2163. cmd->advertising == 0)
  2164. return -EINVAL;
  2165. if (cmd->autoneg == AUTONEG_DISABLE &&
  2166. ((speed != SPEED_1000 &&
  2167. speed != SPEED_100 &&
  2168. speed != SPEED_10) ||
  2169. (cmd->duplex != DUPLEX_HALF &&
  2170. cmd->duplex != DUPLEX_FULL)))
  2171. return -EINVAL;
  2172. /* Apply settings and restart link process. */
  2173. if (netif_device_present(gp->dev)) {
  2174. del_timer_sync(&gp->link_timer);
  2175. gem_begin_auto_negotiation(gp, cmd);
  2176. }
  2177. return 0;
  2178. }
  2179. static int gem_nway_reset(struct net_device *dev)
  2180. {
  2181. struct gem *gp = netdev_priv(dev);
  2182. if (!gp->want_autoneg)
  2183. return -EINVAL;
  2184. /* Restart link process */
  2185. if (netif_device_present(gp->dev)) {
  2186. del_timer_sync(&gp->link_timer);
  2187. gem_begin_auto_negotiation(gp, NULL);
  2188. }
  2189. return 0;
  2190. }
  2191. static u32 gem_get_msglevel(struct net_device *dev)
  2192. {
  2193. struct gem *gp = netdev_priv(dev);
  2194. return gp->msg_enable;
  2195. }
  2196. static void gem_set_msglevel(struct net_device *dev, u32 value)
  2197. {
  2198. struct gem *gp = netdev_priv(dev);
  2199. gp->msg_enable = value;
  2200. }
  2201. /* Add more when I understand how to program the chip */
  2202. /* like WAKE_UCAST | WAKE_MCAST | WAKE_BCAST */
  2203. #define WOL_SUPPORTED_MASK (WAKE_MAGIC)
  2204. static void gem_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2205. {
  2206. struct gem *gp = netdev_priv(dev);
  2207. /* Add more when I understand how to program the chip */
  2208. if (gp->has_wol) {
  2209. wol->supported = WOL_SUPPORTED_MASK;
  2210. wol->wolopts = gp->wake_on_lan;
  2211. } else {
  2212. wol->supported = 0;
  2213. wol->wolopts = 0;
  2214. }
  2215. }
  2216. static int gem_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2217. {
  2218. struct gem *gp = netdev_priv(dev);
  2219. if (!gp->has_wol)
  2220. return -EOPNOTSUPP;
  2221. gp->wake_on_lan = wol->wolopts & WOL_SUPPORTED_MASK;
  2222. return 0;
  2223. }
  2224. static const struct ethtool_ops gem_ethtool_ops = {
  2225. .get_drvinfo = gem_get_drvinfo,
  2226. .get_link = ethtool_op_get_link,
  2227. .get_settings = gem_get_settings,
  2228. .set_settings = gem_set_settings,
  2229. .nway_reset = gem_nway_reset,
  2230. .get_msglevel = gem_get_msglevel,
  2231. .set_msglevel = gem_set_msglevel,
  2232. .get_wol = gem_get_wol,
  2233. .set_wol = gem_set_wol,
  2234. };
  2235. static int gem_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  2236. {
  2237. struct gem *gp = netdev_priv(dev);
  2238. struct mii_ioctl_data *data = if_mii(ifr);
  2239. int rc = -EOPNOTSUPP;
  2240. /* For SIOCGMIIREG and SIOCSMIIREG the core checks for us that
  2241. * netif_device_present() is true and holds rtnl_lock for us
  2242. * so we have nothing to worry about
  2243. */
  2244. switch (cmd) {
  2245. case SIOCGMIIPHY: /* Get address of MII PHY in use. */
  2246. data->phy_id = gp->mii_phy_addr;
  2247. /* Fallthrough... */
  2248. case SIOCGMIIREG: /* Read MII PHY register. */
  2249. data->val_out = __sungem_phy_read(gp, data->phy_id & 0x1f,
  2250. data->reg_num & 0x1f);
  2251. rc = 0;
  2252. break;
  2253. case SIOCSMIIREG: /* Write MII PHY register. */
  2254. __sungem_phy_write(gp, data->phy_id & 0x1f, data->reg_num & 0x1f,
  2255. data->val_in);
  2256. rc = 0;
  2257. break;
  2258. }
  2259. return rc;
  2260. }
  2261. #if (!defined(CONFIG_SPARC) && !defined(CONFIG_PPC_PMAC))
  2262. /* Fetch MAC address from vital product data of PCI ROM. */
  2263. static int find_eth_addr_in_vpd(void __iomem *rom_base, int len, unsigned char *dev_addr)
  2264. {
  2265. int this_offset;
  2266. for (this_offset = 0x20; this_offset < len; this_offset++) {
  2267. void __iomem *p = rom_base + this_offset;
  2268. int i;
  2269. if (readb(p + 0) != 0x90 ||
  2270. readb(p + 1) != 0x00 ||
  2271. readb(p + 2) != 0x09 ||
  2272. readb(p + 3) != 0x4e ||
  2273. readb(p + 4) != 0x41 ||
  2274. readb(p + 5) != 0x06)
  2275. continue;
  2276. this_offset += 6;
  2277. p += 6;
  2278. for (i = 0; i < 6; i++)
  2279. dev_addr[i] = readb(p + i);
  2280. return 1;
  2281. }
  2282. return 0;
  2283. }
  2284. static void get_gem_mac_nonobp(struct pci_dev *pdev, unsigned char *dev_addr)
  2285. {
  2286. size_t size;
  2287. void __iomem *p = pci_map_rom(pdev, &size);
  2288. if (p) {
  2289. int found;
  2290. found = readb(p) == 0x55 &&
  2291. readb(p + 1) == 0xaa &&
  2292. find_eth_addr_in_vpd(p, (64 * 1024), dev_addr);
  2293. pci_unmap_rom(pdev, p);
  2294. if (found)
  2295. return;
  2296. }
  2297. /* Sun MAC prefix then 3 random bytes. */
  2298. dev_addr[0] = 0x08;
  2299. dev_addr[1] = 0x00;
  2300. dev_addr[2] = 0x20;
  2301. get_random_bytes(dev_addr + 3, 3);
  2302. }
  2303. #endif /* not Sparc and not PPC */
  2304. static int gem_get_device_address(struct gem *gp)
  2305. {
  2306. #if defined(CONFIG_SPARC) || defined(CONFIG_PPC_PMAC)
  2307. struct net_device *dev = gp->dev;
  2308. const unsigned char *addr;
  2309. addr = of_get_property(gp->of_node, "local-mac-address", NULL);
  2310. if (addr == NULL) {
  2311. #ifdef CONFIG_SPARC
  2312. addr = idprom->id_ethaddr;
  2313. #else
  2314. printk("\n");
  2315. pr_err("%s: can't get mac-address\n", dev->name);
  2316. return -1;
  2317. #endif
  2318. }
  2319. memcpy(dev->dev_addr, addr, ETH_ALEN);
  2320. #else
  2321. get_gem_mac_nonobp(gp->pdev, gp->dev->dev_addr);
  2322. #endif
  2323. return 0;
  2324. }
  2325. static void gem_remove_one(struct pci_dev *pdev)
  2326. {
  2327. struct net_device *dev = pci_get_drvdata(pdev);
  2328. if (dev) {
  2329. struct gem *gp = netdev_priv(dev);
  2330. unregister_netdev(dev);
  2331. /* Ensure reset task is truly gone */
  2332. cancel_work_sync(&gp->reset_task);
  2333. /* Free resources */
  2334. pci_free_consistent(pdev,
  2335. sizeof(struct gem_init_block),
  2336. gp->init_block,
  2337. gp->gblock_dvma);
  2338. iounmap(gp->regs);
  2339. pci_release_regions(pdev);
  2340. free_netdev(dev);
  2341. }
  2342. }
  2343. static const struct net_device_ops gem_netdev_ops = {
  2344. .ndo_open = gem_open,
  2345. .ndo_stop = gem_close,
  2346. .ndo_start_xmit = gem_start_xmit,
  2347. .ndo_get_stats = gem_get_stats,
  2348. .ndo_set_rx_mode = gem_set_multicast,
  2349. .ndo_do_ioctl = gem_ioctl,
  2350. .ndo_tx_timeout = gem_tx_timeout,
  2351. .ndo_change_mtu = gem_change_mtu,
  2352. .ndo_validate_addr = eth_validate_addr,
  2353. .ndo_set_mac_address = gem_set_mac_address,
  2354. #ifdef CONFIG_NET_POLL_CONTROLLER
  2355. .ndo_poll_controller = gem_poll_controller,
  2356. #endif
  2357. };
  2358. static int gem_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  2359. {
  2360. unsigned long gemreg_base, gemreg_len;
  2361. struct net_device *dev;
  2362. struct gem *gp;
  2363. int err, pci_using_dac;
  2364. printk_once(KERN_INFO "%s", version);
  2365. /* Apple gmac note: during probe, the chip is powered up by
  2366. * the arch code to allow the code below to work (and to let
  2367. * the chip be probed on the config space. It won't stay powered
  2368. * up until the interface is brought up however, so we can't rely
  2369. * on register configuration done at this point.
  2370. */
  2371. err = pci_enable_device(pdev);
  2372. if (err) {
  2373. pr_err("Cannot enable MMIO operation, aborting\n");
  2374. return err;
  2375. }
  2376. pci_set_master(pdev);
  2377. /* Configure DMA attributes. */
  2378. /* All of the GEM documentation states that 64-bit DMA addressing
  2379. * is fully supported and should work just fine. However the
  2380. * front end for RIO based GEMs is different and only supports
  2381. * 32-bit addressing.
  2382. *
  2383. * For now we assume the various PPC GEMs are 32-bit only as well.
  2384. */
  2385. if (pdev->vendor == PCI_VENDOR_ID_SUN &&
  2386. pdev->device == PCI_DEVICE_ID_SUN_GEM &&
  2387. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2388. pci_using_dac = 1;
  2389. } else {
  2390. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2391. if (err) {
  2392. pr_err("No usable DMA configuration, aborting\n");
  2393. goto err_disable_device;
  2394. }
  2395. pci_using_dac = 0;
  2396. }
  2397. gemreg_base = pci_resource_start(pdev, 0);
  2398. gemreg_len = pci_resource_len(pdev, 0);
  2399. if ((pci_resource_flags(pdev, 0) & IORESOURCE_IO) != 0) {
  2400. pr_err("Cannot find proper PCI device base address, aborting\n");
  2401. err = -ENODEV;
  2402. goto err_disable_device;
  2403. }
  2404. dev = alloc_etherdev(sizeof(*gp));
  2405. if (!dev) {
  2406. err = -ENOMEM;
  2407. goto err_disable_device;
  2408. }
  2409. SET_NETDEV_DEV(dev, &pdev->dev);
  2410. gp = netdev_priv(dev);
  2411. err = pci_request_regions(pdev, DRV_NAME);
  2412. if (err) {
  2413. pr_err("Cannot obtain PCI resources, aborting\n");
  2414. goto err_out_free_netdev;
  2415. }
  2416. gp->pdev = pdev;
  2417. gp->dev = dev;
  2418. gp->msg_enable = DEFAULT_MSG;
  2419. init_timer(&gp->link_timer);
  2420. gp->link_timer.function = gem_link_timer;
  2421. gp->link_timer.data = (unsigned long) gp;
  2422. INIT_WORK(&gp->reset_task, gem_reset_task);
  2423. gp->lstate = link_down;
  2424. gp->timer_ticks = 0;
  2425. netif_carrier_off(dev);
  2426. gp->regs = ioremap(gemreg_base, gemreg_len);
  2427. if (!gp->regs) {
  2428. pr_err("Cannot map device registers, aborting\n");
  2429. err = -EIO;
  2430. goto err_out_free_res;
  2431. }
  2432. /* On Apple, we want a reference to the Open Firmware device-tree
  2433. * node. We use it for clock control.
  2434. */
  2435. #if defined(CONFIG_PPC_PMAC) || defined(CONFIG_SPARC)
  2436. gp->of_node = pci_device_to_OF_node(pdev);
  2437. #endif
  2438. /* Only Apple version supports WOL afaik */
  2439. if (pdev->vendor == PCI_VENDOR_ID_APPLE)
  2440. gp->has_wol = 1;
  2441. /* Make sure cell is enabled */
  2442. gem_get_cell(gp);
  2443. /* Make sure everything is stopped and in init state */
  2444. gem_reset(gp);
  2445. /* Fill up the mii_phy structure (even if we won't use it) */
  2446. gp->phy_mii.dev = dev;
  2447. gp->phy_mii.mdio_read = _sungem_phy_read;
  2448. gp->phy_mii.mdio_write = _sungem_phy_write;
  2449. #ifdef CONFIG_PPC_PMAC
  2450. gp->phy_mii.platform_data = gp->of_node;
  2451. #endif
  2452. /* By default, we start with autoneg */
  2453. gp->want_autoneg = 1;
  2454. /* Check fifo sizes, PHY type, etc... */
  2455. if (gem_check_invariants(gp)) {
  2456. err = -ENODEV;
  2457. goto err_out_iounmap;
  2458. }
  2459. /* It is guaranteed that the returned buffer will be at least
  2460. * PAGE_SIZE aligned.
  2461. */
  2462. gp->init_block = (struct gem_init_block *)
  2463. pci_alloc_consistent(pdev, sizeof(struct gem_init_block),
  2464. &gp->gblock_dvma);
  2465. if (!gp->init_block) {
  2466. pr_err("Cannot allocate init block, aborting\n");
  2467. err = -ENOMEM;
  2468. goto err_out_iounmap;
  2469. }
  2470. err = gem_get_device_address(gp);
  2471. if (err)
  2472. goto err_out_free_consistent;
  2473. dev->netdev_ops = &gem_netdev_ops;
  2474. netif_napi_add(dev, &gp->napi, gem_poll, 64);
  2475. dev->ethtool_ops = &gem_ethtool_ops;
  2476. dev->watchdog_timeo = 5 * HZ;
  2477. dev->dma = 0;
  2478. /* Set that now, in case PM kicks in now */
  2479. pci_set_drvdata(pdev, dev);
  2480. /* We can do scatter/gather and HW checksum */
  2481. dev->hw_features = NETIF_F_SG | NETIF_F_HW_CSUM;
  2482. dev->features |= dev->hw_features | NETIF_F_RXCSUM;
  2483. if (pci_using_dac)
  2484. dev->features |= NETIF_F_HIGHDMA;
  2485. /* MTU range: 68 - 1500 (Jumbo mode is broken) */
  2486. dev->min_mtu = GEM_MIN_MTU;
  2487. dev->max_mtu = GEM_MAX_MTU;
  2488. /* Register with kernel */
  2489. if (register_netdev(dev)) {
  2490. pr_err("Cannot register net device, aborting\n");
  2491. err = -ENOMEM;
  2492. goto err_out_free_consistent;
  2493. }
  2494. /* Undo the get_cell with appropriate locking (we could use
  2495. * ndo_init/uninit but that would be even more clumsy imho)
  2496. */
  2497. rtnl_lock();
  2498. gem_put_cell(gp);
  2499. rtnl_unlock();
  2500. netdev_info(dev, "Sun GEM (PCI) 10/100/1000BaseT Ethernet %pM\n",
  2501. dev->dev_addr);
  2502. return 0;
  2503. err_out_free_consistent:
  2504. gem_remove_one(pdev);
  2505. err_out_iounmap:
  2506. gem_put_cell(gp);
  2507. iounmap(gp->regs);
  2508. err_out_free_res:
  2509. pci_release_regions(pdev);
  2510. err_out_free_netdev:
  2511. free_netdev(dev);
  2512. err_disable_device:
  2513. pci_disable_device(pdev);
  2514. return err;
  2515. }
  2516. static struct pci_driver gem_driver = {
  2517. .name = GEM_MODULE_NAME,
  2518. .id_table = gem_pci_tbl,
  2519. .probe = gem_init_one,
  2520. .remove = gem_remove_one,
  2521. #ifdef CONFIG_PM
  2522. .suspend = gem_suspend,
  2523. .resume = gem_resume,
  2524. #endif /* CONFIG_PM */
  2525. };
  2526. module_pci_driver(gem_driver);