smc91x.h 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156
  1. /*------------------------------------------------------------------------
  2. . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device.
  3. .
  4. . Copyright (C) 1996 by Erik Stahlman
  5. . Copyright (C) 2001 Standard Microsystems Corporation
  6. . Developed by Simple Network Magic Corporation
  7. . Copyright (C) 2003 Monta Vista Software, Inc.
  8. . Unified SMC91x driver by Nicolas Pitre
  9. .
  10. . This program is free software; you can redistribute it and/or modify
  11. . it under the terms of the GNU General Public License as published by
  12. . the Free Software Foundation; either version 2 of the License, or
  13. . (at your option) any later version.
  14. .
  15. . This program is distributed in the hope that it will be useful,
  16. . but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. . GNU General Public License for more details.
  19. .
  20. . You should have received a copy of the GNU General Public License
  21. . along with this program; if not, see <http://www.gnu.org/licenses/>.
  22. .
  23. . Information contained in this file was obtained from the LAN91C111
  24. . manual from SMC. To get a copy, if you really want one, you can find
  25. . information under www.smsc.com.
  26. .
  27. . Authors
  28. . Erik Stahlman <erik@vt.edu>
  29. . Daris A Nevil <dnevil@snmc.com>
  30. . Nicolas Pitre <nico@fluxnic.net>
  31. .
  32. ---------------------------------------------------------------------------*/
  33. #ifndef _SMC91X_H_
  34. #define _SMC91X_H_
  35. #include <linux/dmaengine.h>
  36. #include <linux/smc91x.h>
  37. /*
  38. * Any 16-bit access is performed with two 8-bit accesses if the hardware
  39. * can't do it directly. Most registers are 16-bit so those are mandatory.
  40. */
  41. #define SMC_outw_b(x, a, r) \
  42. do { \
  43. unsigned int __val16 = (x); \
  44. unsigned int __reg = (r); \
  45. SMC_outb(__val16, a, __reg); \
  46. SMC_outb(__val16 >> 8, a, __reg + (1 << SMC_IO_SHIFT)); \
  47. } while (0)
  48. #define SMC_inw_b(a, r) \
  49. ({ \
  50. unsigned int __val16; \
  51. unsigned int __reg = r; \
  52. __val16 = SMC_inb(a, __reg); \
  53. __val16 |= SMC_inb(a, __reg + (1 << SMC_IO_SHIFT)) << 8; \
  54. __val16; \
  55. })
  56. /*
  57. * Define your architecture specific bus configuration parameters here.
  58. */
  59. #if defined(CONFIG_ARM)
  60. #include <asm/mach-types.h>
  61. /* Now the bus width is specified in the platform data
  62. * pretend here to support all I/O access types
  63. */
  64. #define SMC_CAN_USE_8BIT 1
  65. #define SMC_CAN_USE_16BIT 1
  66. #define SMC_CAN_USE_32BIT 1
  67. #define SMC_NOWAIT 1
  68. #define SMC_IO_SHIFT (lp->io_shift)
  69. #define SMC_inb(a, r) readb((a) + (r))
  70. #define SMC_inw(a, r) \
  71. ({ \
  72. unsigned int __smc_r = r; \
  73. SMC_16BIT(lp) ? readw((a) + __smc_r) : \
  74. SMC_8BIT(lp) ? SMC_inw_b(a, __smc_r) : \
  75. ({ BUG(); 0; }); \
  76. })
  77. #define SMC_inl(a, r) readl((a) + (r))
  78. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  79. #define SMC_outw(lp, v, a, r) \
  80. do { \
  81. unsigned int __v = v, __smc_r = r; \
  82. if (SMC_16BIT(lp)) \
  83. __SMC_outw(lp, __v, a, __smc_r); \
  84. else if (SMC_8BIT(lp)) \
  85. SMC_outw_b(__v, a, __smc_r); \
  86. else \
  87. BUG(); \
  88. } while (0)
  89. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  90. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, l)
  91. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, l)
  92. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  93. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  94. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  95. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  96. #define SMC_IRQ_FLAGS (-1) /* from resource */
  97. /* We actually can't write halfwords properly if not word aligned */
  98. static inline void _SMC_outw_align4(u16 val, void __iomem *ioaddr, int reg,
  99. bool use_align4_workaround)
  100. {
  101. if (use_align4_workaround) {
  102. unsigned int v = val << 16;
  103. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  104. writel(v, ioaddr + (reg & ~2));
  105. } else {
  106. writew(val, ioaddr + reg);
  107. }
  108. }
  109. #define __SMC_outw(lp, v, a, r) \
  110. _SMC_outw_align4((v), (a), (r), \
  111. IS_BUILTIN(CONFIG_ARCH_PXA) && ((r) & 2) && \
  112. (lp)->cfg.pxa_u16_align4)
  113. #elif defined(CONFIG_SH_SH4202_MICRODEV)
  114. #define SMC_CAN_USE_8BIT 0
  115. #define SMC_CAN_USE_16BIT 1
  116. #define SMC_CAN_USE_32BIT 0
  117. #define SMC_inb(a, r) inb((a) + (r) - 0xa0000000)
  118. #define SMC_inw(a, r) inw((a) + (r) - 0xa0000000)
  119. #define SMC_inl(a, r) inl((a) + (r) - 0xa0000000)
  120. #define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000)
  121. #define SMC_outw(lp, v, a, r) outw(v, (a) + (r) - 0xa0000000)
  122. #define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000)
  123. #define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l)
  124. #define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l)
  125. #define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l)
  126. #define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l)
  127. #define SMC_IRQ_FLAGS (0)
  128. #elif defined(CONFIG_M32R)
  129. #define SMC_CAN_USE_8BIT 0
  130. #define SMC_CAN_USE_16BIT 1
  131. #define SMC_CAN_USE_32BIT 0
  132. #define SMC_inb(a, r) inb(((u32)a) + (r))
  133. #define SMC_inw(a, r) inw(((u32)a) + (r))
  134. #define SMC_outb(v, a, r) outb(v, ((u32)a) + (r))
  135. #define SMC_outw(lp, v, a, r) outw(v, ((u32)a) + (r))
  136. #define SMC_insw(a, r, p, l) insw(((u32)a) + (r), p, l)
  137. #define SMC_outsw(a, r, p, l) outsw(((u32)a) + (r), p, l)
  138. #define SMC_IRQ_FLAGS (0)
  139. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  140. #define RPC_LSB_DEFAULT RPC_LED_100_10
  141. #elif defined(CONFIG_MN10300)
  142. /*
  143. * MN10300/AM33 configuration
  144. */
  145. #include <unit/smc91111.h>
  146. #elif defined(CONFIG_ATARI)
  147. #define SMC_CAN_USE_8BIT 1
  148. #define SMC_CAN_USE_16BIT 1
  149. #define SMC_CAN_USE_32BIT 1
  150. #define SMC_NOWAIT 1
  151. #define SMC_inb(a, r) readb((a) + (r))
  152. #define SMC_inw(a, r) readw((a) + (r))
  153. #define SMC_inl(a, r) readl((a) + (r))
  154. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  155. #define SMC_outw(lp, v, a, r) writew(v, (a) + (r))
  156. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  157. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  158. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  159. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  160. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  161. #define RPC_LSA_DEFAULT RPC_LED_100_10
  162. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  163. #elif defined(CONFIG_COLDFIRE)
  164. #define SMC_CAN_USE_8BIT 0
  165. #define SMC_CAN_USE_16BIT 1
  166. #define SMC_CAN_USE_32BIT 0
  167. #define SMC_NOWAIT 1
  168. static inline void mcf_insw(void *a, unsigned char *p, int l)
  169. {
  170. u16 *wp = (u16 *) p;
  171. while (l-- > 0)
  172. *wp++ = readw(a);
  173. }
  174. static inline void mcf_outsw(void *a, unsigned char *p, int l)
  175. {
  176. u16 *wp = (u16 *) p;
  177. while (l-- > 0)
  178. writew(*wp++, a);
  179. }
  180. #define SMC_inw(a, r) _swapw(readw((a) + (r)))
  181. #define SMC_outw(lp, v, a, r) writew(_swapw(v), (a) + (r))
  182. #define SMC_insw(a, r, p, l) mcf_insw(a + r, p, l)
  183. #define SMC_outsw(a, r, p, l) mcf_outsw(a + r, p, l)
  184. #define SMC_IRQ_FLAGS 0
  185. #elif defined(CONFIG_H8300)
  186. #define SMC_CAN_USE_8BIT 1
  187. #define SMC_CAN_USE_16BIT 0
  188. #define SMC_CAN_USE_32BIT 0
  189. #define SMC_NOWAIT 0
  190. #define SMC_inb(a, r) ioread8((a) + (r))
  191. #define SMC_outb(v, a, r) iowrite8(v, (a) + (r))
  192. #define SMC_insb(a, r, p, l) ioread8_rep((a) + (r), p, l)
  193. #define SMC_outsb(a, r, p, l) iowrite8_rep((a) + (r), p, l)
  194. #else
  195. /*
  196. * Default configuration
  197. */
  198. #define SMC_CAN_USE_8BIT 1
  199. #define SMC_CAN_USE_16BIT 1
  200. #define SMC_CAN_USE_32BIT 1
  201. #define SMC_NOWAIT 1
  202. #define SMC_IO_SHIFT (lp->io_shift)
  203. #define SMC_inb(a, r) ioread8((a) + (r))
  204. #define SMC_inw(a, r) ioread16((a) + (r))
  205. #define SMC_inl(a, r) ioread32((a) + (r))
  206. #define SMC_outb(v, a, r) iowrite8(v, (a) + (r))
  207. #define SMC_outw(lp, v, a, r) iowrite16(v, (a) + (r))
  208. #define SMC_outl(v, a, r) iowrite32(v, (a) + (r))
  209. #define SMC_insw(a, r, p, l) ioread16_rep((a) + (r), p, l)
  210. #define SMC_outsw(a, r, p, l) iowrite16_rep((a) + (r), p, l)
  211. #define SMC_insl(a, r, p, l) ioread32_rep((a) + (r), p, l)
  212. #define SMC_outsl(a, r, p, l) iowrite32_rep((a) + (r), p, l)
  213. #define RPC_LSA_DEFAULT RPC_LED_100_10
  214. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  215. #endif
  216. /* store this information for the driver.. */
  217. struct smc_local {
  218. /*
  219. * If I have to wait until memory is available to send a
  220. * packet, I will store the skbuff here, until I get the
  221. * desired memory. Then, I'll send it out and free it.
  222. */
  223. struct sk_buff *pending_tx_skb;
  224. struct tasklet_struct tx_task;
  225. struct gpio_desc *power_gpio;
  226. struct gpio_desc *reset_gpio;
  227. /* version/revision of the SMC91x chip */
  228. int version;
  229. /* Contains the current active transmission mode */
  230. int tcr_cur_mode;
  231. /* Contains the current active receive mode */
  232. int rcr_cur_mode;
  233. /* Contains the current active receive/phy mode */
  234. int rpc_cur_mode;
  235. int ctl_rfduplx;
  236. int ctl_rspeed;
  237. u32 msg_enable;
  238. u32 phy_type;
  239. struct mii_if_info mii;
  240. /* work queue */
  241. struct work_struct phy_configure;
  242. struct net_device *dev;
  243. int work_pending;
  244. spinlock_t lock;
  245. #ifdef CONFIG_ARCH_PXA
  246. /* DMA needs the physical address of the chip */
  247. u_long physaddr;
  248. struct device *device;
  249. #endif
  250. struct dma_chan *dma_chan;
  251. void __iomem *base;
  252. void __iomem *datacs;
  253. /* the low address lines on some platforms aren't connected... */
  254. int io_shift;
  255. /* on some platforms a u16 write must be 4-bytes aligned */
  256. bool half_word_align4;
  257. struct smc91x_platdata cfg;
  258. };
  259. #define SMC_8BIT(p) ((p)->cfg.flags & SMC91X_USE_8BIT)
  260. #define SMC_16BIT(p) ((p)->cfg.flags & SMC91X_USE_16BIT)
  261. #define SMC_32BIT(p) ((p)->cfg.flags & SMC91X_USE_32BIT)
  262. #ifdef CONFIG_ARCH_PXA
  263. /*
  264. * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is
  265. * always happening in irq context so no need to worry about races. TX is
  266. * different and probably not worth it for that reason, and not as critical
  267. * as RX which can overrun memory and lose packets.
  268. */
  269. #include <linux/dma-mapping.h>
  270. #include <linux/dma/pxa-dma.h>
  271. #ifdef SMC_insl
  272. #undef SMC_insl
  273. #define SMC_insl(a, r, p, l) \
  274. smc_pxa_dma_insl(a, lp, r, dev->dma, p, l)
  275. static inline void
  276. smc_pxa_dma_inpump(struct smc_local *lp, u_char *buf, int len)
  277. {
  278. dma_addr_t dmabuf;
  279. struct dma_async_tx_descriptor *tx;
  280. dma_cookie_t cookie;
  281. enum dma_status status;
  282. struct dma_tx_state state;
  283. dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
  284. tx = dmaengine_prep_slave_single(lp->dma_chan, dmabuf, len,
  285. DMA_DEV_TO_MEM, 0);
  286. if (tx) {
  287. cookie = dmaengine_submit(tx);
  288. dma_async_issue_pending(lp->dma_chan);
  289. do {
  290. status = dmaengine_tx_status(lp->dma_chan, cookie,
  291. &state);
  292. cpu_relax();
  293. } while (status != DMA_COMPLETE && status != DMA_ERROR &&
  294. state.residue);
  295. dmaengine_terminate_all(lp->dma_chan);
  296. }
  297. dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
  298. }
  299. static inline void
  300. smc_pxa_dma_insl(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  301. u_char *buf, int len)
  302. {
  303. struct dma_slave_config config;
  304. int ret;
  305. /* fallback if no DMA available */
  306. if (!lp->dma_chan) {
  307. readsl(ioaddr + reg, buf, len);
  308. return;
  309. }
  310. /* 64 bit alignment is required for memory to memory DMA */
  311. if ((long)buf & 4) {
  312. *((u32 *)buf) = SMC_inl(ioaddr, reg);
  313. buf += 4;
  314. len--;
  315. }
  316. memset(&config, 0, sizeof(config));
  317. config.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  318. config.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  319. config.src_addr = lp->physaddr + reg;
  320. config.dst_addr = lp->physaddr + reg;
  321. config.src_maxburst = 32;
  322. config.dst_maxburst = 32;
  323. ret = dmaengine_slave_config(lp->dma_chan, &config);
  324. if (ret) {
  325. dev_err(lp->device, "dma channel configuration failed: %d\n",
  326. ret);
  327. return;
  328. }
  329. len *= 4;
  330. smc_pxa_dma_inpump(lp, buf, len);
  331. }
  332. #endif
  333. #ifdef SMC_insw
  334. #undef SMC_insw
  335. #define SMC_insw(a, r, p, l) \
  336. smc_pxa_dma_insw(a, lp, r, dev->dma, p, l)
  337. static inline void
  338. smc_pxa_dma_insw(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  339. u_char *buf, int len)
  340. {
  341. struct dma_slave_config config;
  342. int ret;
  343. /* fallback if no DMA available */
  344. if (!lp->dma_chan) {
  345. readsw(ioaddr + reg, buf, len);
  346. return;
  347. }
  348. /* 64 bit alignment is required for memory to memory DMA */
  349. while ((long)buf & 6) {
  350. *((u16 *)buf) = SMC_inw(ioaddr, reg);
  351. buf += 2;
  352. len--;
  353. }
  354. memset(&config, 0, sizeof(config));
  355. config.src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
  356. config.dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
  357. config.src_addr = lp->physaddr + reg;
  358. config.dst_addr = lp->physaddr + reg;
  359. config.src_maxburst = 32;
  360. config.dst_maxburst = 32;
  361. ret = dmaengine_slave_config(lp->dma_chan, &config);
  362. if (ret) {
  363. dev_err(lp->device, "dma channel configuration failed: %d\n",
  364. ret);
  365. return;
  366. }
  367. len *= 2;
  368. smc_pxa_dma_inpump(lp, buf, len);
  369. }
  370. #endif
  371. #endif /* CONFIG_ARCH_PXA */
  372. /*
  373. * Everything a particular hardware setup needs should have been defined
  374. * at this point. Add stubs for the undefined cases, mainly to avoid
  375. * compilation warnings since they'll be optimized away, or to prevent buggy
  376. * use of them.
  377. */
  378. #if ! SMC_CAN_USE_32BIT
  379. #define SMC_inl(ioaddr, reg) ({ BUG(); 0; })
  380. #define SMC_outl(x, ioaddr, reg) BUG()
  381. #define SMC_insl(a, r, p, l) BUG()
  382. #define SMC_outsl(a, r, p, l) BUG()
  383. #endif
  384. #if !defined(SMC_insl) || !defined(SMC_outsl)
  385. #define SMC_insl(a, r, p, l) BUG()
  386. #define SMC_outsl(a, r, p, l) BUG()
  387. #endif
  388. #if ! SMC_CAN_USE_16BIT
  389. #define SMC_outw(lp, x, ioaddr, reg) SMC_outw_b(x, ioaddr, reg)
  390. #define SMC_inw(ioaddr, reg) SMC_inw_b(ioaddr, reg)
  391. #define SMC_insw(a, r, p, l) BUG()
  392. #define SMC_outsw(a, r, p, l) BUG()
  393. #endif
  394. #if !defined(SMC_insw) || !defined(SMC_outsw)
  395. #define SMC_insw(a, r, p, l) BUG()
  396. #define SMC_outsw(a, r, p, l) BUG()
  397. #endif
  398. #if ! SMC_CAN_USE_8BIT
  399. #undef SMC_inb
  400. #define SMC_inb(ioaddr, reg) ({ BUG(); 0; })
  401. #undef SMC_outb
  402. #define SMC_outb(x, ioaddr, reg) BUG()
  403. #define SMC_insb(a, r, p, l) BUG()
  404. #define SMC_outsb(a, r, p, l) BUG()
  405. #endif
  406. #if !defined(SMC_insb) || !defined(SMC_outsb)
  407. #define SMC_insb(a, r, p, l) BUG()
  408. #define SMC_outsb(a, r, p, l) BUG()
  409. #endif
  410. #ifndef SMC_CAN_USE_DATACS
  411. #define SMC_CAN_USE_DATACS 0
  412. #endif
  413. #ifndef SMC_IO_SHIFT
  414. #define SMC_IO_SHIFT 0
  415. #endif
  416. #ifndef SMC_IRQ_FLAGS
  417. #define SMC_IRQ_FLAGS IRQF_TRIGGER_RISING
  418. #endif
  419. #ifndef SMC_INTERRUPT_PREAMBLE
  420. #define SMC_INTERRUPT_PREAMBLE
  421. #endif
  422. /* Because of bank switching, the LAN91x uses only 16 I/O ports */
  423. #define SMC_IO_EXTENT (16 << SMC_IO_SHIFT)
  424. #define SMC_DATA_EXTENT (4)
  425. /*
  426. . Bank Select Register:
  427. .
  428. . yyyy yyyy 0000 00xx
  429. . xx = bank number
  430. . yyyy yyyy = 0x33, for identification purposes.
  431. */
  432. #define BANK_SELECT (14 << SMC_IO_SHIFT)
  433. // Transmit Control Register
  434. /* BANK 0 */
  435. #define TCR_REG(lp) SMC_REG(lp, 0x0000, 0)
  436. #define TCR_ENABLE 0x0001 // When 1 we can transmit
  437. #define TCR_LOOP 0x0002 // Controls output pin LBK
  438. #define TCR_FORCOL 0x0004 // When 1 will force a collision
  439. #define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0
  440. #define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames
  441. #define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier
  442. #define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation
  443. #define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error
  444. #define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback
  445. #define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode
  446. #define TCR_CLEAR 0 /* do NOTHING */
  447. /* the default settings for the TCR register : */
  448. #define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN)
  449. // EPH Status Register
  450. /* BANK 0 */
  451. #define EPH_STATUS_REG(lp) SMC_REG(lp, 0x0002, 0)
  452. #define ES_TX_SUC 0x0001 // Last TX was successful
  453. #define ES_SNGL_COL 0x0002 // Single collision detected for last tx
  454. #define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx
  455. #define ES_LTX_MULT 0x0008 // Last tx was a multicast
  456. #define ES_16COL 0x0010 // 16 Collisions Reached
  457. #define ES_SQET 0x0020 // Signal Quality Error Test
  458. #define ES_LTXBRD 0x0040 // Last tx was a broadcast
  459. #define ES_TXDEFR 0x0080 // Transmit Deferred
  460. #define ES_LATCOL 0x0200 // Late collision detected on last tx
  461. #define ES_LOSTCARR 0x0400 // Lost Carrier Sense
  462. #define ES_EXC_DEF 0x0800 // Excessive Deferral
  463. #define ES_CTR_ROL 0x1000 // Counter Roll Over indication
  464. #define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin
  465. #define ES_TXUNRN 0x8000 // Tx Underrun
  466. // Receive Control Register
  467. /* BANK 0 */
  468. #define RCR_REG(lp) SMC_REG(lp, 0x0004, 0)
  469. #define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted
  470. #define RCR_PRMS 0x0002 // Enable promiscuous mode
  471. #define RCR_ALMUL 0x0004 // When set accepts all multicast frames
  472. #define RCR_RXEN 0x0100 // IFF this is set, we can receive packets
  473. #define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets
  474. #define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision
  475. #define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier
  476. #define RCR_SOFTRST 0x8000 // resets the chip
  477. /* the normal settings for the RCR register : */
  478. #define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
  479. #define RCR_CLEAR 0x0 // set it to a base state
  480. // Counter Register
  481. /* BANK 0 */
  482. #define COUNTER_REG(lp) SMC_REG(lp, 0x0006, 0)
  483. // Memory Information Register
  484. /* BANK 0 */
  485. #define MIR_REG(lp) SMC_REG(lp, 0x0008, 0)
  486. // Receive/Phy Control Register
  487. /* BANK 0 */
  488. #define RPC_REG(lp) SMC_REG(lp, 0x000A, 0)
  489. #define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode.
  490. #define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode
  491. #define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode
  492. #define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb
  493. #define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb
  494. #ifndef RPC_LSA_DEFAULT
  495. #define RPC_LSA_DEFAULT RPC_LED_100
  496. #endif
  497. #ifndef RPC_LSB_DEFAULT
  498. #define RPC_LSB_DEFAULT RPC_LED_FD
  499. #endif
  500. #define RPC_DEFAULT (RPC_ANEG | RPC_SPEED | RPC_DPLX)
  501. /* Bank 0 0x0C is reserved */
  502. // Bank Select Register
  503. /* All Banks */
  504. #define BSR_REG 0x000E
  505. // Configuration Reg
  506. /* BANK 1 */
  507. #define CONFIG_REG(lp) SMC_REG(lp, 0x0000, 1)
  508. #define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy
  509. #define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL
  510. #define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus
  511. #define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode.
  512. // Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low
  513. #define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
  514. // Base Address Register
  515. /* BANK 1 */
  516. #define BASE_REG(lp) SMC_REG(lp, 0x0002, 1)
  517. // Individual Address Registers
  518. /* BANK 1 */
  519. #define ADDR0_REG(lp) SMC_REG(lp, 0x0004, 1)
  520. #define ADDR1_REG(lp) SMC_REG(lp, 0x0006, 1)
  521. #define ADDR2_REG(lp) SMC_REG(lp, 0x0008, 1)
  522. // General Purpose Register
  523. /* BANK 1 */
  524. #define GP_REG(lp) SMC_REG(lp, 0x000A, 1)
  525. // Control Register
  526. /* BANK 1 */
  527. #define CTL_REG(lp) SMC_REG(lp, 0x000C, 1)
  528. #define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received
  529. #define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically
  530. #define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt
  531. #define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt
  532. #define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt
  533. #define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store
  534. #define CTL_RELOAD 0x0002 // When set reads EEPROM into registers
  535. #define CTL_STORE 0x0001 // When set stores registers into EEPROM
  536. // MMU Command Register
  537. /* BANK 2 */
  538. #define MMU_CMD_REG(lp) SMC_REG(lp, 0x0000, 2)
  539. #define MC_BUSY 1 // When 1 the last release has not completed
  540. #define MC_NOP (0<<5) // No Op
  541. #define MC_ALLOC (1<<5) // OR with number of 256 byte packets
  542. #define MC_RESET (2<<5) // Reset MMU to initial state
  543. #define MC_REMOVE (3<<5) // Remove the current rx packet
  544. #define MC_RELEASE (4<<5) // Remove and release the current rx packet
  545. #define MC_FREEPKT (5<<5) // Release packet in PNR register
  546. #define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit
  547. #define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs
  548. // Packet Number Register
  549. /* BANK 2 */
  550. #define PN_REG(lp) SMC_REG(lp, 0x0002, 2)
  551. // Allocation Result Register
  552. /* BANK 2 */
  553. #define AR_REG(lp) SMC_REG(lp, 0x0003, 2)
  554. #define AR_FAILED 0x80 // Alocation Failed
  555. // TX FIFO Ports Register
  556. /* BANK 2 */
  557. #define TXFIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
  558. #define TXFIFO_TEMPTY 0x80 // TX FIFO Empty
  559. // RX FIFO Ports Register
  560. /* BANK 2 */
  561. #define RXFIFO_REG(lp) SMC_REG(lp, 0x0005, 2)
  562. #define RXFIFO_REMPTY 0x80 // RX FIFO Empty
  563. #define FIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
  564. // Pointer Register
  565. /* BANK 2 */
  566. #define PTR_REG(lp) SMC_REG(lp, 0x0006, 2)
  567. #define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area
  568. #define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access
  569. #define PTR_READ 0x2000 // When 1 the operation is a read
  570. // Data Register
  571. /* BANK 2 */
  572. #define DATA_REG(lp) SMC_REG(lp, 0x0008, 2)
  573. // Interrupt Status/Acknowledge Register
  574. /* BANK 2 */
  575. #define INT_REG(lp) SMC_REG(lp, 0x000C, 2)
  576. // Interrupt Mask Register
  577. /* BANK 2 */
  578. #define IM_REG(lp) SMC_REG(lp, 0x000D, 2)
  579. #define IM_MDINT 0x80 // PHY MI Register 18 Interrupt
  580. #define IM_ERCV_INT 0x40 // Early Receive Interrupt
  581. #define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section
  582. #define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns
  583. #define IM_ALLOC_INT 0x08 // Set when allocation request is completed
  584. #define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty
  585. #define IM_TX_INT 0x02 // Transmit Interrupt
  586. #define IM_RCV_INT 0x01 // Receive Interrupt
  587. // Multicast Table Registers
  588. /* BANK 3 */
  589. #define MCAST_REG1(lp) SMC_REG(lp, 0x0000, 3)
  590. #define MCAST_REG2(lp) SMC_REG(lp, 0x0002, 3)
  591. #define MCAST_REG3(lp) SMC_REG(lp, 0x0004, 3)
  592. #define MCAST_REG4(lp) SMC_REG(lp, 0x0006, 3)
  593. // Management Interface Register (MII)
  594. /* BANK 3 */
  595. #define MII_REG(lp) SMC_REG(lp, 0x0008, 3)
  596. #define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup
  597. #define MII_MDOE 0x0008 // MII Output Enable
  598. #define MII_MCLK 0x0004 // MII Clock, pin MDCLK
  599. #define MII_MDI 0x0002 // MII Input, pin MDI
  600. #define MII_MDO 0x0001 // MII Output, pin MDO
  601. // Revision Register
  602. /* BANK 3 */
  603. /* ( hi: chip id low: rev # ) */
  604. #define REV_REG(lp) SMC_REG(lp, 0x000A, 3)
  605. // Early RCV Register
  606. /* BANK 3 */
  607. /* this is NOT on SMC9192 */
  608. #define ERCV_REG(lp) SMC_REG(lp, 0x000C, 3)
  609. #define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received
  610. #define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask
  611. // External Register
  612. /* BANK 7 */
  613. #define EXT_REG(lp) SMC_REG(lp, 0x0000, 7)
  614. #define CHIP_9192 3
  615. #define CHIP_9194 4
  616. #define CHIP_9195 5
  617. #define CHIP_9196 6
  618. #define CHIP_91100 7
  619. #define CHIP_91100FD 8
  620. #define CHIP_91111FD 9
  621. static const char * chip_ids[ 16 ] = {
  622. NULL, NULL, NULL,
  623. /* 3 */ "SMC91C90/91C92",
  624. /* 4 */ "SMC91C94",
  625. /* 5 */ "SMC91C95",
  626. /* 6 */ "SMC91C96",
  627. /* 7 */ "SMC91C100",
  628. /* 8 */ "SMC91C100FD",
  629. /* 9 */ "SMC91C11xFD",
  630. NULL, NULL, NULL,
  631. NULL, NULL, NULL};
  632. /*
  633. . Receive status bits
  634. */
  635. #define RS_ALGNERR 0x8000
  636. #define RS_BRODCAST 0x4000
  637. #define RS_BADCRC 0x2000
  638. #define RS_ODDFRAME 0x1000
  639. #define RS_TOOLONG 0x0800
  640. #define RS_TOOSHORT 0x0400
  641. #define RS_MULTICAST 0x0001
  642. #define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
  643. /*
  644. * PHY IDs
  645. * LAN83C183 == LAN91C111 Internal PHY
  646. */
  647. #define PHY_LAN83C183 0x0016f840
  648. #define PHY_LAN83C180 0x02821c50
  649. /*
  650. * PHY Register Addresses (LAN91C111 Internal PHY)
  651. *
  652. * Generic PHY registers can be found in <linux/mii.h>
  653. *
  654. * These phy registers are specific to our on-board phy.
  655. */
  656. // PHY Configuration Register 1
  657. #define PHY_CFG1_REG 0x10
  658. #define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled
  659. #define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled
  660. #define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down
  661. #define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler
  662. #define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable
  663. #define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled
  664. #define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm)
  665. #define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db
  666. #define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust
  667. #define PHY_CFG1_TLVL_MASK 0x003C
  668. #define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time
  669. // PHY Configuration Register 2
  670. #define PHY_CFG2_REG 0x11
  671. #define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled
  672. #define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled
  673. #define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt)
  674. #define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo
  675. // PHY Status Output (and Interrupt status) Register
  676. #define PHY_INT_REG 0x12 // Status Output (Interrupt Status)
  677. #define PHY_INT_INT 0x8000 // 1=bits have changed since last read
  678. #define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected
  679. #define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync
  680. #define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx
  681. #define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx
  682. #define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx
  683. #define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected
  684. #define PHY_INT_JAB 0x0100 // 1=Jabber detected
  685. #define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode
  686. #define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex
  687. // PHY Interrupt/Status Mask Register
  688. #define PHY_MASK_REG 0x13 // Interrupt Mask
  689. // Uses the same bit definitions as PHY_INT_REG
  690. /*
  691. * SMC91C96 ethernet config and status registers.
  692. * These are in the "attribute" space.
  693. */
  694. #define ECOR 0x8000
  695. #define ECOR_RESET 0x80
  696. #define ECOR_LEVEL_IRQ 0x40
  697. #define ECOR_WR_ATTRIB 0x04
  698. #define ECOR_ENABLE 0x01
  699. #define ECSR 0x8002
  700. #define ECSR_IOIS8 0x20
  701. #define ECSR_PWRDWN 0x04
  702. #define ECSR_INT 0x02
  703. #define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT)
  704. /*
  705. * Macros to abstract register access according to the data bus
  706. * capabilities. Please use those and not the in/out primitives.
  707. * Note: the following macros do *not* select the bank -- this must
  708. * be done separately as needed in the main code. The SMC_REG() macro
  709. * only uses the bank argument for debugging purposes (when enabled).
  710. *
  711. * Note: despite inline functions being safer, everything leading to this
  712. * should preferably be macros to let BUG() display the line number in
  713. * the core source code since we're interested in the top call site
  714. * not in any inline function location.
  715. */
  716. #if SMC_DEBUG > 0
  717. #define SMC_REG(lp, reg, bank) \
  718. ({ \
  719. int __b = SMC_CURRENT_BANK(lp); \
  720. if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \
  721. pr_err("%s: bank reg screwed (0x%04x)\n", \
  722. CARDNAME, __b); \
  723. BUG(); \
  724. } \
  725. reg<<SMC_IO_SHIFT; \
  726. })
  727. #else
  728. #define SMC_REG(lp, reg, bank) (reg<<SMC_IO_SHIFT)
  729. #endif
  730. /*
  731. * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not
  732. * aligned to a 32 bit boundary. I tell you that does exist!
  733. * Fortunately the affected register accesses can be easily worked around
  734. * since we can write zeroes to the preceding 16 bits without adverse
  735. * effects and use a 32-bit access.
  736. *
  737. * Enforce it on any 32-bit capable setup for now.
  738. */
  739. #define SMC_MUST_ALIGN_WRITE(lp) SMC_32BIT(lp)
  740. #define SMC_GET_PN(lp) \
  741. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, PN_REG(lp))) \
  742. : (SMC_inw(ioaddr, PN_REG(lp)) & 0xFF))
  743. #define SMC_SET_PN(lp, x) \
  744. do { \
  745. if (SMC_MUST_ALIGN_WRITE(lp)) \
  746. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 0, 2)); \
  747. else if (SMC_8BIT(lp)) \
  748. SMC_outb(x, ioaddr, PN_REG(lp)); \
  749. else \
  750. SMC_outw(lp, x, ioaddr, PN_REG(lp)); \
  751. } while (0)
  752. #define SMC_GET_AR(lp) \
  753. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, AR_REG(lp))) \
  754. : (SMC_inw(ioaddr, PN_REG(lp)) >> 8))
  755. #define SMC_GET_TXFIFO(lp) \
  756. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, TXFIFO_REG(lp))) \
  757. : (SMC_inw(ioaddr, TXFIFO_REG(lp)) & 0xFF))
  758. #define SMC_GET_RXFIFO(lp) \
  759. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, RXFIFO_REG(lp))) \
  760. : (SMC_inw(ioaddr, TXFIFO_REG(lp)) >> 8))
  761. #define SMC_GET_INT(lp) \
  762. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, INT_REG(lp))) \
  763. : (SMC_inw(ioaddr, INT_REG(lp)) & 0xFF))
  764. #define SMC_ACK_INT(lp, x) \
  765. do { \
  766. if (SMC_8BIT(lp)) \
  767. SMC_outb(x, ioaddr, INT_REG(lp)); \
  768. else { \
  769. unsigned long __flags; \
  770. int __mask; \
  771. local_irq_save(__flags); \
  772. __mask = SMC_inw(ioaddr, INT_REG(lp)) & ~0xff; \
  773. SMC_outw(lp, __mask | (x), ioaddr, INT_REG(lp)); \
  774. local_irq_restore(__flags); \
  775. } \
  776. } while (0)
  777. #define SMC_GET_INT_MASK(lp) \
  778. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, IM_REG(lp))) \
  779. : (SMC_inw(ioaddr, INT_REG(lp)) >> 8))
  780. #define SMC_SET_INT_MASK(lp, x) \
  781. do { \
  782. if (SMC_8BIT(lp)) \
  783. SMC_outb(x, ioaddr, IM_REG(lp)); \
  784. else \
  785. SMC_outw(lp, (x) << 8, ioaddr, INT_REG(lp)); \
  786. } while (0)
  787. #define SMC_CURRENT_BANK(lp) SMC_inw(ioaddr, BANK_SELECT)
  788. #define SMC_SELECT_BANK(lp, x) \
  789. do { \
  790. if (SMC_MUST_ALIGN_WRITE(lp)) \
  791. SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT); \
  792. else \
  793. SMC_outw(lp, x, ioaddr, BANK_SELECT); \
  794. } while (0)
  795. #define SMC_GET_BASE(lp) SMC_inw(ioaddr, BASE_REG(lp))
  796. #define SMC_SET_BASE(lp, x) SMC_outw(lp, x, ioaddr, BASE_REG(lp))
  797. #define SMC_GET_CONFIG(lp) SMC_inw(ioaddr, CONFIG_REG(lp))
  798. #define SMC_SET_CONFIG(lp, x) SMC_outw(lp, x, ioaddr, CONFIG_REG(lp))
  799. #define SMC_GET_COUNTER(lp) SMC_inw(ioaddr, COUNTER_REG(lp))
  800. #define SMC_GET_CTL(lp) SMC_inw(ioaddr, CTL_REG(lp))
  801. #define SMC_SET_CTL(lp, x) SMC_outw(lp, x, ioaddr, CTL_REG(lp))
  802. #define SMC_GET_MII(lp) SMC_inw(ioaddr, MII_REG(lp))
  803. #define SMC_GET_GP(lp) SMC_inw(ioaddr, GP_REG(lp))
  804. #define SMC_SET_GP(lp, x) \
  805. do { \
  806. if (SMC_MUST_ALIGN_WRITE(lp)) \
  807. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 1)); \
  808. else \
  809. SMC_outw(lp, x, ioaddr, GP_REG(lp)); \
  810. } while (0)
  811. #define SMC_SET_MII(lp, x) SMC_outw(lp, x, ioaddr, MII_REG(lp))
  812. #define SMC_GET_MIR(lp) SMC_inw(ioaddr, MIR_REG(lp))
  813. #define SMC_SET_MIR(lp, x) SMC_outw(lp, x, ioaddr, MIR_REG(lp))
  814. #define SMC_GET_MMU_CMD(lp) SMC_inw(ioaddr, MMU_CMD_REG(lp))
  815. #define SMC_SET_MMU_CMD(lp, x) SMC_outw(lp, x, ioaddr, MMU_CMD_REG(lp))
  816. #define SMC_GET_FIFO(lp) SMC_inw(ioaddr, FIFO_REG(lp))
  817. #define SMC_GET_PTR(lp) SMC_inw(ioaddr, PTR_REG(lp))
  818. #define SMC_SET_PTR(lp, x) \
  819. do { \
  820. if (SMC_MUST_ALIGN_WRITE(lp)) \
  821. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 4, 2)); \
  822. else \
  823. SMC_outw(lp, x, ioaddr, PTR_REG(lp)); \
  824. } while (0)
  825. #define SMC_GET_EPH_STATUS(lp) SMC_inw(ioaddr, EPH_STATUS_REG(lp))
  826. #define SMC_GET_RCR(lp) SMC_inw(ioaddr, RCR_REG(lp))
  827. #define SMC_SET_RCR(lp, x) SMC_outw(lp, x, ioaddr, RCR_REG(lp))
  828. #define SMC_GET_REV(lp) SMC_inw(ioaddr, REV_REG(lp))
  829. #define SMC_GET_RPC(lp) SMC_inw(ioaddr, RPC_REG(lp))
  830. #define SMC_SET_RPC(lp, x) \
  831. do { \
  832. if (SMC_MUST_ALIGN_WRITE(lp)) \
  833. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 0)); \
  834. else \
  835. SMC_outw(lp, x, ioaddr, RPC_REG(lp)); \
  836. } while (0)
  837. #define SMC_GET_TCR(lp) SMC_inw(ioaddr, TCR_REG(lp))
  838. #define SMC_SET_TCR(lp, x) SMC_outw(lp, x, ioaddr, TCR_REG(lp))
  839. #ifndef SMC_GET_MAC_ADDR
  840. #define SMC_GET_MAC_ADDR(lp, addr) \
  841. do { \
  842. unsigned int __v; \
  843. __v = SMC_inw(ioaddr, ADDR0_REG(lp)); \
  844. addr[0] = __v; addr[1] = __v >> 8; \
  845. __v = SMC_inw(ioaddr, ADDR1_REG(lp)); \
  846. addr[2] = __v; addr[3] = __v >> 8; \
  847. __v = SMC_inw(ioaddr, ADDR2_REG(lp)); \
  848. addr[4] = __v; addr[5] = __v >> 8; \
  849. } while (0)
  850. #endif
  851. #define SMC_SET_MAC_ADDR(lp, addr) \
  852. do { \
  853. SMC_outw(lp, addr[0] | (addr[1] << 8), ioaddr, ADDR0_REG(lp)); \
  854. SMC_outw(lp, addr[2] | (addr[3] << 8), ioaddr, ADDR1_REG(lp)); \
  855. SMC_outw(lp, addr[4] | (addr[5] << 8), ioaddr, ADDR2_REG(lp)); \
  856. } while (0)
  857. #define SMC_SET_MCAST(lp, x) \
  858. do { \
  859. const unsigned char *mt = (x); \
  860. SMC_outw(lp, mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1(lp)); \
  861. SMC_outw(lp, mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2(lp)); \
  862. SMC_outw(lp, mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3(lp)); \
  863. SMC_outw(lp, mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4(lp)); \
  864. } while (0)
  865. #define SMC_PUT_PKT_HDR(lp, status, length) \
  866. do { \
  867. if (SMC_32BIT(lp)) \
  868. SMC_outl((status) | (length)<<16, ioaddr, \
  869. DATA_REG(lp)); \
  870. else { \
  871. SMC_outw(lp, status, ioaddr, DATA_REG(lp)); \
  872. SMC_outw(lp, length, ioaddr, DATA_REG(lp)); \
  873. } \
  874. } while (0)
  875. #define SMC_GET_PKT_HDR(lp, status, length) \
  876. do { \
  877. if (SMC_32BIT(lp)) { \
  878. unsigned int __val = SMC_inl(ioaddr, DATA_REG(lp)); \
  879. (status) = __val & 0xffff; \
  880. (length) = __val >> 16; \
  881. } else { \
  882. (status) = SMC_inw(ioaddr, DATA_REG(lp)); \
  883. (length) = SMC_inw(ioaddr, DATA_REG(lp)); \
  884. } \
  885. } while (0)
  886. #define SMC_PUSH_DATA(lp, p, l) \
  887. do { \
  888. if (SMC_32BIT(lp)) { \
  889. void *__ptr = (p); \
  890. int __len = (l); \
  891. void __iomem *__ioaddr = ioaddr; \
  892. if (__len >= 2 && (unsigned long)__ptr & 2) { \
  893. __len -= 2; \
  894. SMC_outsw(ioaddr, DATA_REG(lp), __ptr, 1); \
  895. __ptr += 2; \
  896. } \
  897. if (SMC_CAN_USE_DATACS && lp->datacs) \
  898. __ioaddr = lp->datacs; \
  899. SMC_outsl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
  900. if (__len & 2) { \
  901. __ptr += (__len & ~3); \
  902. SMC_outsw(ioaddr, DATA_REG(lp), __ptr, 1); \
  903. } \
  904. } else if (SMC_16BIT(lp)) \
  905. SMC_outsw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
  906. else if (SMC_8BIT(lp)) \
  907. SMC_outsb(ioaddr, DATA_REG(lp), p, l); \
  908. } while (0)
  909. #define SMC_PULL_DATA(lp, p, l) \
  910. do { \
  911. if (SMC_32BIT(lp)) { \
  912. void *__ptr = (p); \
  913. int __len = (l); \
  914. void __iomem *__ioaddr = ioaddr; \
  915. if ((unsigned long)__ptr & 2) { \
  916. /* \
  917. * We want 32bit alignment here. \
  918. * Since some buses perform a full \
  919. * 32bit fetch even for 16bit data \
  920. * we can't use SMC_inw() here. \
  921. * Back both source (on-chip) and \
  922. * destination pointers of 2 bytes. \
  923. * This is possible since the call to \
  924. * SMC_GET_PKT_HDR() already advanced \
  925. * the source pointer of 4 bytes, and \
  926. * the skb_reserve(skb, 2) advanced \
  927. * the destination pointer of 2 bytes. \
  928. */ \
  929. __ptr -= 2; \
  930. __len += 2; \
  931. SMC_SET_PTR(lp, \
  932. 2|PTR_READ|PTR_RCV|PTR_AUTOINC); \
  933. } \
  934. if (SMC_CAN_USE_DATACS && lp->datacs) \
  935. __ioaddr = lp->datacs; \
  936. __len += 2; \
  937. SMC_insl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
  938. } else if (SMC_16BIT(lp)) \
  939. SMC_insw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
  940. else if (SMC_8BIT(lp)) \
  941. SMC_insb(ioaddr, DATA_REG(lp), p, l); \
  942. } while (0)
  943. #endif /* _SMC91X_H_ */