net_driver.h 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590
  1. /****************************************************************************
  2. * Driver for Solarflare network controllers and boards
  3. * Copyright 2005-2006 Fen Systems Ltd.
  4. * Copyright 2005-2013 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. /* Common definitions for all Efx net driver code */
  11. #ifndef EFX_NET_DRIVER_H
  12. #define EFX_NET_DRIVER_H
  13. #include <linux/netdevice.h>
  14. #include <linux/etherdevice.h>
  15. #include <linux/ethtool.h>
  16. #include <linux/if_vlan.h>
  17. #include <linux/timer.h>
  18. #include <linux/mdio.h>
  19. #include <linux/list.h>
  20. #include <linux/pci.h>
  21. #include <linux/device.h>
  22. #include <linux/highmem.h>
  23. #include <linux/workqueue.h>
  24. #include <linux/mutex.h>
  25. #include <linux/rwsem.h>
  26. #include <linux/vmalloc.h>
  27. #include <linux/i2c.h>
  28. #include <linux/mtd/mtd.h>
  29. #include <net/busy_poll.h>
  30. #include "enum.h"
  31. #include "bitfield.h"
  32. #include "filter.h"
  33. /**************************************************************************
  34. *
  35. * Build definitions
  36. *
  37. **************************************************************************/
  38. #define EFX_DRIVER_VERSION "4.1"
  39. #ifdef DEBUG
  40. #define EFX_WARN_ON_ONCE_PARANOID(x) WARN_ON_ONCE(x)
  41. #define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
  42. #else
  43. #define EFX_WARN_ON_ONCE_PARANOID(x) do {} while (0)
  44. #define EFX_WARN_ON_PARANOID(x) do {} while (0)
  45. #endif
  46. /**************************************************************************
  47. *
  48. * Efx data structures
  49. *
  50. **************************************************************************/
  51. #define EFX_MAX_CHANNELS 32U
  52. #define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
  53. #define EFX_EXTRA_CHANNEL_IOV 0
  54. #define EFX_EXTRA_CHANNEL_PTP 1
  55. #define EFX_MAX_EXTRA_CHANNELS 2U
  56. /* Checksum generation is a per-queue option in hardware, so each
  57. * queue visible to the networking core is backed by two hardware TX
  58. * queues. */
  59. #define EFX_MAX_TX_TC 2
  60. #define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
  61. #define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
  62. #define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
  63. #define EFX_TXQ_TYPES 4
  64. #define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
  65. /* Maximum possible MTU the driver supports */
  66. #define EFX_MAX_MTU (9 * 1024)
  67. /* Minimum MTU, from RFC791 (IP) */
  68. #define EFX_MIN_MTU 68
  69. /* Size of an RX scatter buffer. Small enough to pack 2 into a 4K page,
  70. * and should be a multiple of the cache line size.
  71. */
  72. #define EFX_RX_USR_BUF_SIZE (2048 - 256)
  73. /* If possible, we should ensure cache line alignment at start and end
  74. * of every buffer. Otherwise, we just need to ensure 4-byte
  75. * alignment of the network header.
  76. */
  77. #if NET_IP_ALIGN == 0
  78. #define EFX_RX_BUF_ALIGNMENT L1_CACHE_BYTES
  79. #else
  80. #define EFX_RX_BUF_ALIGNMENT 4
  81. #endif
  82. /* Forward declare Precision Time Protocol (PTP) support structure. */
  83. struct efx_ptp_data;
  84. struct hwtstamp_config;
  85. struct efx_self_tests;
  86. /**
  87. * struct efx_buffer - A general-purpose DMA buffer
  88. * @addr: host base address of the buffer
  89. * @dma_addr: DMA base address of the buffer
  90. * @len: Buffer length, in bytes
  91. *
  92. * The NIC uses these buffers for its interrupt status registers and
  93. * MAC stats dumps.
  94. */
  95. struct efx_buffer {
  96. void *addr;
  97. dma_addr_t dma_addr;
  98. unsigned int len;
  99. };
  100. /**
  101. * struct efx_special_buffer - DMA buffer entered into buffer table
  102. * @buf: Standard &struct efx_buffer
  103. * @index: Buffer index within controller;s buffer table
  104. * @entries: Number of buffer table entries
  105. *
  106. * The NIC has a buffer table that maps buffers of size %EFX_BUF_SIZE.
  107. * Event and descriptor rings are addressed via one or more buffer
  108. * table entries (and so can be physically non-contiguous, although we
  109. * currently do not take advantage of that). On Falcon and Siena we
  110. * have to take care of allocating and initialising the entries
  111. * ourselves. On later hardware this is managed by the firmware and
  112. * @index and @entries are left as 0.
  113. */
  114. struct efx_special_buffer {
  115. struct efx_buffer buf;
  116. unsigned int index;
  117. unsigned int entries;
  118. };
  119. /**
  120. * struct efx_tx_buffer - buffer state for a TX descriptor
  121. * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
  122. * freed when descriptor completes
  123. * @option: When @flags & %EFX_TX_BUF_OPTION, a NIC-specific option descriptor.
  124. * @dma_addr: DMA address of the fragment.
  125. * @flags: Flags for allocation and DMA mapping type
  126. * @len: Length of this fragment.
  127. * This field is zero when the queue slot is empty.
  128. * @unmap_len: Length of this fragment to unmap
  129. * @dma_offset: Offset of @dma_addr from the address of the backing DMA mapping.
  130. * Only valid if @unmap_len != 0.
  131. */
  132. struct efx_tx_buffer {
  133. const struct sk_buff *skb;
  134. union {
  135. efx_qword_t option;
  136. dma_addr_t dma_addr;
  137. };
  138. unsigned short flags;
  139. unsigned short len;
  140. unsigned short unmap_len;
  141. unsigned short dma_offset;
  142. };
  143. #define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
  144. #define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
  145. #define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
  146. #define EFX_TX_BUF_OPTION 0x10 /* empty buffer for option descriptor */
  147. /**
  148. * struct efx_tx_queue - An Efx TX queue
  149. *
  150. * This is a ring buffer of TX fragments.
  151. * Since the TX completion path always executes on the same
  152. * CPU and the xmit path can operate on different CPUs,
  153. * performance is increased by ensuring that the completion
  154. * path and the xmit path operate on different cache lines.
  155. * This is particularly important if the xmit path is always
  156. * executing on one CPU which is different from the completion
  157. * path. There is also a cache line for members which are
  158. * read but not written on the fast path.
  159. *
  160. * @efx: The associated Efx NIC
  161. * @queue: DMA queue number
  162. * @tso_version: Version of TSO in use for this queue.
  163. * @channel: The associated channel
  164. * @core_txq: The networking core TX queue structure
  165. * @buffer: The software buffer ring
  166. * @cb_page: Array of pages of copy buffers. Carved up according to
  167. * %EFX_TX_CB_ORDER into %EFX_TX_CB_SIZE-sized chunks.
  168. * @txd: The hardware descriptor ring
  169. * @ptr_mask: The size of the ring minus 1.
  170. * @piobuf: PIO buffer region for this TX queue (shared with its partner).
  171. * Size of the region is efx_piobuf_size.
  172. * @piobuf_offset: Buffer offset to be specified in PIO descriptors
  173. * @initialised: Has hardware queue been initialised?
  174. * @handle_tso: TSO xmit preparation handler. Sets up the TSO metadata and
  175. * may also map tx data, depending on the nature of the TSO implementation.
  176. * @read_count: Current read pointer.
  177. * This is the number of buffers that have been removed from both rings.
  178. * @old_write_count: The value of @write_count when last checked.
  179. * This is here for performance reasons. The xmit path will
  180. * only get the up-to-date value of @write_count if this
  181. * variable indicates that the queue is empty. This is to
  182. * avoid cache-line ping-pong between the xmit path and the
  183. * completion path.
  184. * @merge_events: Number of TX merged completion events
  185. * @insert_count: Current insert pointer
  186. * This is the number of buffers that have been added to the
  187. * software ring.
  188. * @write_count: Current write pointer
  189. * This is the number of buffers that have been added to the
  190. * hardware ring.
  191. * @old_read_count: The value of read_count when last checked.
  192. * This is here for performance reasons. The xmit path will
  193. * only get the up-to-date value of read_count if this
  194. * variable indicates that the queue is full. This is to
  195. * avoid cache-line ping-pong between the xmit path and the
  196. * completion path.
  197. * @tso_bursts: Number of times TSO xmit invoked by kernel
  198. * @tso_long_headers: Number of packets with headers too long for standard
  199. * blocks
  200. * @tso_packets: Number of packets via the TSO xmit path
  201. * @tso_fallbacks: Number of times TSO fallback used
  202. * @pushes: Number of times the TX push feature has been used
  203. * @pio_packets: Number of times the TX PIO feature has been used
  204. * @xmit_more_available: Are any packets waiting to be pushed to the NIC
  205. * @cb_packets: Number of times the TX copybreak feature has been used
  206. * @empty_read_count: If the completion path has seen the queue as empty
  207. * and the transmission path has not yet checked this, the value of
  208. * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
  209. */
  210. struct efx_tx_queue {
  211. /* Members which don't change on the fast path */
  212. struct efx_nic *efx ____cacheline_aligned_in_smp;
  213. unsigned queue;
  214. unsigned int tso_version;
  215. struct efx_channel *channel;
  216. struct netdev_queue *core_txq;
  217. struct efx_tx_buffer *buffer;
  218. struct efx_buffer *cb_page;
  219. struct efx_special_buffer txd;
  220. unsigned int ptr_mask;
  221. void __iomem *piobuf;
  222. unsigned int piobuf_offset;
  223. bool initialised;
  224. /* Function pointers used in the fast path. */
  225. int (*handle_tso)(struct efx_tx_queue*, struct sk_buff*, bool *);
  226. /* Members used mainly on the completion path */
  227. unsigned int read_count ____cacheline_aligned_in_smp;
  228. unsigned int old_write_count;
  229. unsigned int merge_events;
  230. unsigned int bytes_compl;
  231. unsigned int pkts_compl;
  232. /* Members used only on the xmit path */
  233. unsigned int insert_count ____cacheline_aligned_in_smp;
  234. unsigned int write_count;
  235. unsigned int old_read_count;
  236. unsigned int tso_bursts;
  237. unsigned int tso_long_headers;
  238. unsigned int tso_packets;
  239. unsigned int tso_fallbacks;
  240. unsigned int pushes;
  241. unsigned int pio_packets;
  242. bool xmit_more_available;
  243. unsigned int cb_packets;
  244. /* Statistics to supplement MAC stats */
  245. unsigned long tx_packets;
  246. /* Members shared between paths and sometimes updated */
  247. unsigned int empty_read_count ____cacheline_aligned_in_smp;
  248. #define EFX_EMPTY_COUNT_VALID 0x80000000
  249. atomic_t flush_outstanding;
  250. };
  251. #define EFX_TX_CB_ORDER 7
  252. #define EFX_TX_CB_SIZE (1 << EFX_TX_CB_ORDER) - NET_IP_ALIGN
  253. /**
  254. * struct efx_rx_buffer - An Efx RX data buffer
  255. * @dma_addr: DMA base address of the buffer
  256. * @page: The associated page buffer.
  257. * Will be %NULL if the buffer slot is currently free.
  258. * @page_offset: If pending: offset in @page of DMA base address.
  259. * If completed: offset in @page of Ethernet header.
  260. * @len: If pending: length for DMA descriptor.
  261. * If completed: received length, excluding hash prefix.
  262. * @flags: Flags for buffer and packet state. These are only set on the
  263. * first buffer of a scattered packet.
  264. */
  265. struct efx_rx_buffer {
  266. dma_addr_t dma_addr;
  267. struct page *page;
  268. u16 page_offset;
  269. u16 len;
  270. u16 flags;
  271. };
  272. #define EFX_RX_BUF_LAST_IN_PAGE 0x0001
  273. #define EFX_RX_PKT_CSUMMED 0x0002
  274. #define EFX_RX_PKT_DISCARD 0x0004
  275. #define EFX_RX_PKT_TCP 0x0040
  276. #define EFX_RX_PKT_PREFIX_LEN 0x0080 /* length is in prefix only */
  277. /**
  278. * struct efx_rx_page_state - Page-based rx buffer state
  279. *
  280. * Inserted at the start of every page allocated for receive buffers.
  281. * Used to facilitate sharing dma mappings between recycled rx buffers
  282. * and those passed up to the kernel.
  283. *
  284. * @dma_addr: The dma address of this page.
  285. */
  286. struct efx_rx_page_state {
  287. dma_addr_t dma_addr;
  288. unsigned int __pad[0] ____cacheline_aligned;
  289. };
  290. /**
  291. * struct efx_rx_queue - An Efx RX queue
  292. * @efx: The associated Efx NIC
  293. * @core_index: Index of network core RX queue. Will be >= 0 iff this
  294. * is associated with a real RX queue.
  295. * @buffer: The software buffer ring
  296. * @rxd: The hardware descriptor ring
  297. * @ptr_mask: The size of the ring minus 1.
  298. * @refill_enabled: Enable refill whenever fill level is low
  299. * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
  300. * @rxq_flush_pending.
  301. * @added_count: Number of buffers added to the receive queue.
  302. * @notified_count: Number of buffers given to NIC (<= @added_count).
  303. * @removed_count: Number of buffers removed from the receive queue.
  304. * @scatter_n: Used by NIC specific receive code.
  305. * @scatter_len: Used by NIC specific receive code.
  306. * @page_ring: The ring to store DMA mapped pages for reuse.
  307. * @page_add: Counter to calculate the write pointer for the recycle ring.
  308. * @page_remove: Counter to calculate the read pointer for the recycle ring.
  309. * @page_recycle_count: The number of pages that have been recycled.
  310. * @page_recycle_failed: The number of pages that couldn't be recycled because
  311. * the kernel still held a reference to them.
  312. * @page_recycle_full: The number of pages that were released because the
  313. * recycle ring was full.
  314. * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
  315. * @max_fill: RX descriptor maximum fill level (<= ring size)
  316. * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
  317. * (<= @max_fill)
  318. * @min_fill: RX descriptor minimum non-zero fill level.
  319. * This records the minimum fill level observed when a ring
  320. * refill was triggered.
  321. * @recycle_count: RX buffer recycle counter.
  322. * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
  323. */
  324. struct efx_rx_queue {
  325. struct efx_nic *efx;
  326. int core_index;
  327. struct efx_rx_buffer *buffer;
  328. struct efx_special_buffer rxd;
  329. unsigned int ptr_mask;
  330. bool refill_enabled;
  331. bool flush_pending;
  332. unsigned int added_count;
  333. unsigned int notified_count;
  334. unsigned int removed_count;
  335. unsigned int scatter_n;
  336. unsigned int scatter_len;
  337. struct page **page_ring;
  338. unsigned int page_add;
  339. unsigned int page_remove;
  340. unsigned int page_recycle_count;
  341. unsigned int page_recycle_failed;
  342. unsigned int page_recycle_full;
  343. unsigned int page_ptr_mask;
  344. unsigned int max_fill;
  345. unsigned int fast_fill_trigger;
  346. unsigned int min_fill;
  347. unsigned int min_overfill;
  348. unsigned int recycle_count;
  349. struct timer_list slow_fill;
  350. unsigned int slow_fill_count;
  351. /* Statistics to supplement MAC stats */
  352. unsigned long rx_packets;
  353. };
  354. enum efx_sync_events_state {
  355. SYNC_EVENTS_DISABLED = 0,
  356. SYNC_EVENTS_QUIESCENT,
  357. SYNC_EVENTS_REQUESTED,
  358. SYNC_EVENTS_VALID,
  359. };
  360. /**
  361. * struct efx_channel - An Efx channel
  362. *
  363. * A channel comprises an event queue, at least one TX queue, at least
  364. * one RX queue, and an associated tasklet for processing the event
  365. * queue.
  366. *
  367. * @efx: Associated Efx NIC
  368. * @channel: Channel instance number
  369. * @type: Channel type definition
  370. * @eventq_init: Event queue initialised flag
  371. * @enabled: Channel enabled indicator
  372. * @irq: IRQ number (MSI and MSI-X only)
  373. * @irq_moderation_us: IRQ moderation value (in microseconds)
  374. * @napi_dev: Net device used with NAPI
  375. * @napi_str: NAPI control structure
  376. * @state: state for NAPI vs busy polling
  377. * @state_lock: lock protecting @state
  378. * @eventq: Event queue buffer
  379. * @eventq_mask: Event queue pointer mask
  380. * @eventq_read_ptr: Event queue read pointer
  381. * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
  382. * @irq_count: Number of IRQs since last adaptive moderation decision
  383. * @irq_mod_score: IRQ moderation score
  384. * @rps_flow_id: Flow IDs of filters allocated for accelerated RFS,
  385. * indexed by filter ID
  386. * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
  387. * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
  388. * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
  389. * @n_rx_mcast_mismatch: Count of unmatched multicast frames
  390. * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
  391. * @n_rx_overlength: Count of RX_OVERLENGTH errors
  392. * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
  393. * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
  394. * lack of descriptors
  395. * @n_rx_merge_events: Number of RX merged completion events
  396. * @n_rx_merge_packets: Number of RX packets completed by merged events
  397. * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
  398. * __efx_rx_packet(), or zero if there is none
  399. * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
  400. * by __efx_rx_packet(), if @rx_pkt_n_frags != 0
  401. * @rx_queue: RX queue for this channel
  402. * @tx_queue: TX queues for this channel
  403. * @sync_events_state: Current state of sync events on this channel
  404. * @sync_timestamp_major: Major part of the last ptp sync event
  405. * @sync_timestamp_minor: Minor part of the last ptp sync event
  406. */
  407. struct efx_channel {
  408. struct efx_nic *efx;
  409. int channel;
  410. const struct efx_channel_type *type;
  411. bool eventq_init;
  412. bool enabled;
  413. int irq;
  414. unsigned int irq_moderation_us;
  415. struct net_device *napi_dev;
  416. struct napi_struct napi_str;
  417. #ifdef CONFIG_NET_RX_BUSY_POLL
  418. unsigned long busy_poll_state;
  419. #endif
  420. struct efx_special_buffer eventq;
  421. unsigned int eventq_mask;
  422. unsigned int eventq_read_ptr;
  423. int event_test_cpu;
  424. unsigned int irq_count;
  425. unsigned int irq_mod_score;
  426. #ifdef CONFIG_RFS_ACCEL
  427. unsigned int rfs_filters_added;
  428. #define RPS_FLOW_ID_INVALID 0xFFFFFFFF
  429. u32 *rps_flow_id;
  430. #endif
  431. unsigned n_rx_tobe_disc;
  432. unsigned n_rx_ip_hdr_chksum_err;
  433. unsigned n_rx_tcp_udp_chksum_err;
  434. unsigned n_rx_mcast_mismatch;
  435. unsigned n_rx_frm_trunc;
  436. unsigned n_rx_overlength;
  437. unsigned n_skbuff_leaks;
  438. unsigned int n_rx_nodesc_trunc;
  439. unsigned int n_rx_merge_events;
  440. unsigned int n_rx_merge_packets;
  441. unsigned int rx_pkt_n_frags;
  442. unsigned int rx_pkt_index;
  443. struct efx_rx_queue rx_queue;
  444. struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
  445. enum efx_sync_events_state sync_events_state;
  446. u32 sync_timestamp_major;
  447. u32 sync_timestamp_minor;
  448. };
  449. #ifdef CONFIG_NET_RX_BUSY_POLL
  450. enum efx_channel_busy_poll_state {
  451. EFX_CHANNEL_STATE_IDLE = 0,
  452. EFX_CHANNEL_STATE_NAPI = BIT(0),
  453. EFX_CHANNEL_STATE_NAPI_REQ_BIT = 1,
  454. EFX_CHANNEL_STATE_NAPI_REQ = BIT(1),
  455. EFX_CHANNEL_STATE_POLL_BIT = 2,
  456. EFX_CHANNEL_STATE_POLL = BIT(2),
  457. EFX_CHANNEL_STATE_DISABLE_BIT = 3,
  458. };
  459. static inline void efx_channel_busy_poll_init(struct efx_channel *channel)
  460. {
  461. WRITE_ONCE(channel->busy_poll_state, EFX_CHANNEL_STATE_IDLE);
  462. }
  463. /* Called from the device poll routine to get ownership of a channel. */
  464. static inline bool efx_channel_lock_napi(struct efx_channel *channel)
  465. {
  466. unsigned long prev, old = READ_ONCE(channel->busy_poll_state);
  467. while (1) {
  468. switch (old) {
  469. case EFX_CHANNEL_STATE_POLL:
  470. /* Ensure efx_channel_try_lock_poll() wont starve us */
  471. set_bit(EFX_CHANNEL_STATE_NAPI_REQ_BIT,
  472. &channel->busy_poll_state);
  473. /* fallthrough */
  474. case EFX_CHANNEL_STATE_POLL | EFX_CHANNEL_STATE_NAPI_REQ:
  475. return false;
  476. default:
  477. break;
  478. }
  479. prev = cmpxchg(&channel->busy_poll_state, old,
  480. EFX_CHANNEL_STATE_NAPI);
  481. if (unlikely(prev != old)) {
  482. /* This is likely to mean we've just entered polling
  483. * state. Go back round to set the REQ bit.
  484. */
  485. old = prev;
  486. continue;
  487. }
  488. return true;
  489. }
  490. }
  491. static inline void efx_channel_unlock_napi(struct efx_channel *channel)
  492. {
  493. /* Make sure write has completed from efx_channel_lock_napi() */
  494. smp_wmb();
  495. WRITE_ONCE(channel->busy_poll_state, EFX_CHANNEL_STATE_IDLE);
  496. }
  497. /* Called from efx_busy_poll(). */
  498. static inline bool efx_channel_try_lock_poll(struct efx_channel *channel)
  499. {
  500. return cmpxchg(&channel->busy_poll_state, EFX_CHANNEL_STATE_IDLE,
  501. EFX_CHANNEL_STATE_POLL) == EFX_CHANNEL_STATE_IDLE;
  502. }
  503. static inline void efx_channel_unlock_poll(struct efx_channel *channel)
  504. {
  505. clear_bit_unlock(EFX_CHANNEL_STATE_POLL_BIT, &channel->busy_poll_state);
  506. }
  507. static inline bool efx_channel_busy_polling(struct efx_channel *channel)
  508. {
  509. return test_bit(EFX_CHANNEL_STATE_POLL_BIT, &channel->busy_poll_state);
  510. }
  511. static inline void efx_channel_enable(struct efx_channel *channel)
  512. {
  513. clear_bit_unlock(EFX_CHANNEL_STATE_DISABLE_BIT,
  514. &channel->busy_poll_state);
  515. }
  516. /* Stop further polling or napi access.
  517. * Returns false if the channel is currently busy polling.
  518. */
  519. static inline bool efx_channel_disable(struct efx_channel *channel)
  520. {
  521. set_bit(EFX_CHANNEL_STATE_DISABLE_BIT, &channel->busy_poll_state);
  522. /* Implicit barrier in efx_channel_busy_polling() */
  523. return !efx_channel_busy_polling(channel);
  524. }
  525. #else /* CONFIG_NET_RX_BUSY_POLL */
  526. static inline void efx_channel_busy_poll_init(struct efx_channel *channel)
  527. {
  528. }
  529. static inline bool efx_channel_lock_napi(struct efx_channel *channel)
  530. {
  531. return true;
  532. }
  533. static inline void efx_channel_unlock_napi(struct efx_channel *channel)
  534. {
  535. }
  536. static inline bool efx_channel_try_lock_poll(struct efx_channel *channel)
  537. {
  538. return false;
  539. }
  540. static inline void efx_channel_unlock_poll(struct efx_channel *channel)
  541. {
  542. }
  543. static inline bool efx_channel_busy_polling(struct efx_channel *channel)
  544. {
  545. return false;
  546. }
  547. static inline void efx_channel_enable(struct efx_channel *channel)
  548. {
  549. }
  550. static inline bool efx_channel_disable(struct efx_channel *channel)
  551. {
  552. return true;
  553. }
  554. #endif /* CONFIG_NET_RX_BUSY_POLL */
  555. /**
  556. * struct efx_msi_context - Context for each MSI
  557. * @efx: The associated NIC
  558. * @index: Index of the channel/IRQ
  559. * @name: Name of the channel/IRQ
  560. *
  561. * Unlike &struct efx_channel, this is never reallocated and is always
  562. * safe for the IRQ handler to access.
  563. */
  564. struct efx_msi_context {
  565. struct efx_nic *efx;
  566. unsigned int index;
  567. char name[IFNAMSIZ + 6];
  568. };
  569. /**
  570. * struct efx_channel_type - distinguishes traffic and extra channels
  571. * @handle_no_channel: Handle failure to allocate an extra channel
  572. * @pre_probe: Set up extra state prior to initialisation
  573. * @post_remove: Tear down extra state after finalisation, if allocated.
  574. * May be called on channels that have not been probed.
  575. * @get_name: Generate the channel's name (used for its IRQ handler)
  576. * @copy: Copy the channel state prior to reallocation. May be %NULL if
  577. * reallocation is not supported.
  578. * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
  579. * @keep_eventq: Flag for whether event queue should be kept initialised
  580. * while the device is stopped
  581. */
  582. struct efx_channel_type {
  583. void (*handle_no_channel)(struct efx_nic *);
  584. int (*pre_probe)(struct efx_channel *);
  585. void (*post_remove)(struct efx_channel *);
  586. void (*get_name)(struct efx_channel *, char *buf, size_t len);
  587. struct efx_channel *(*copy)(const struct efx_channel *);
  588. bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
  589. bool keep_eventq;
  590. };
  591. enum efx_led_mode {
  592. EFX_LED_OFF = 0,
  593. EFX_LED_ON = 1,
  594. EFX_LED_DEFAULT = 2
  595. };
  596. #define STRING_TABLE_LOOKUP(val, member) \
  597. ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
  598. extern const char *const efx_loopback_mode_names[];
  599. extern const unsigned int efx_loopback_mode_max;
  600. #define LOOPBACK_MODE(efx) \
  601. STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
  602. extern const char *const efx_reset_type_names[];
  603. extern const unsigned int efx_reset_type_max;
  604. #define RESET_TYPE(type) \
  605. STRING_TABLE_LOOKUP(type, efx_reset_type)
  606. enum efx_int_mode {
  607. /* Be careful if altering to correct macro below */
  608. EFX_INT_MODE_MSIX = 0,
  609. EFX_INT_MODE_MSI = 1,
  610. EFX_INT_MODE_LEGACY = 2,
  611. EFX_INT_MODE_MAX /* Insert any new items before this */
  612. };
  613. #define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
  614. enum nic_state {
  615. STATE_UNINIT = 0, /* device being probed/removed or is frozen */
  616. STATE_READY = 1, /* hardware ready and netdev registered */
  617. STATE_DISABLED = 2, /* device disabled due to hardware errors */
  618. STATE_RECOVERY = 3, /* device recovering from PCI error */
  619. };
  620. /* Forward declaration */
  621. struct efx_nic;
  622. /* Pseudo bit-mask flow control field */
  623. #define EFX_FC_RX FLOW_CTRL_RX
  624. #define EFX_FC_TX FLOW_CTRL_TX
  625. #define EFX_FC_AUTO 4
  626. /**
  627. * struct efx_link_state - Current state of the link
  628. * @up: Link is up
  629. * @fd: Link is full-duplex
  630. * @fc: Actual flow control flags
  631. * @speed: Link speed (Mbps)
  632. */
  633. struct efx_link_state {
  634. bool up;
  635. bool fd;
  636. u8 fc;
  637. unsigned int speed;
  638. };
  639. static inline bool efx_link_state_equal(const struct efx_link_state *left,
  640. const struct efx_link_state *right)
  641. {
  642. return left->up == right->up && left->fd == right->fd &&
  643. left->fc == right->fc && left->speed == right->speed;
  644. }
  645. /**
  646. * struct efx_phy_operations - Efx PHY operations table
  647. * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
  648. * efx->loopback_modes.
  649. * @init: Initialise PHY
  650. * @fini: Shut down PHY
  651. * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
  652. * @poll: Update @link_state and report whether it changed.
  653. * Serialised by the mac_lock.
  654. * @get_link_ksettings: Get ethtool settings. Serialised by the mac_lock.
  655. * @set_link_ksettings: Set ethtool settings. Serialised by the mac_lock.
  656. * @set_npage_adv: Set abilities advertised in (Extended) Next Page
  657. * (only needed where AN bit is set in mmds)
  658. * @test_alive: Test that PHY is 'alive' (online)
  659. * @test_name: Get the name of a PHY-specific test/result
  660. * @run_tests: Run tests and record results as appropriate (offline).
  661. * Flags are the ethtool tests flags.
  662. */
  663. struct efx_phy_operations {
  664. int (*probe) (struct efx_nic *efx);
  665. int (*init) (struct efx_nic *efx);
  666. void (*fini) (struct efx_nic *efx);
  667. void (*remove) (struct efx_nic *efx);
  668. int (*reconfigure) (struct efx_nic *efx);
  669. bool (*poll) (struct efx_nic *efx);
  670. void (*get_link_ksettings)(struct efx_nic *efx,
  671. struct ethtool_link_ksettings *cmd);
  672. int (*set_link_ksettings)(struct efx_nic *efx,
  673. const struct ethtool_link_ksettings *cmd);
  674. void (*set_npage_adv) (struct efx_nic *efx, u32);
  675. int (*test_alive) (struct efx_nic *efx);
  676. const char *(*test_name) (struct efx_nic *efx, unsigned int index);
  677. int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
  678. int (*get_module_eeprom) (struct efx_nic *efx,
  679. struct ethtool_eeprom *ee,
  680. u8 *data);
  681. int (*get_module_info) (struct efx_nic *efx,
  682. struct ethtool_modinfo *modinfo);
  683. };
  684. /**
  685. * enum efx_phy_mode - PHY operating mode flags
  686. * @PHY_MODE_NORMAL: on and should pass traffic
  687. * @PHY_MODE_TX_DISABLED: on with TX disabled
  688. * @PHY_MODE_LOW_POWER: set to low power through MDIO
  689. * @PHY_MODE_OFF: switched off through external control
  690. * @PHY_MODE_SPECIAL: on but will not pass traffic
  691. */
  692. enum efx_phy_mode {
  693. PHY_MODE_NORMAL = 0,
  694. PHY_MODE_TX_DISABLED = 1,
  695. PHY_MODE_LOW_POWER = 2,
  696. PHY_MODE_OFF = 4,
  697. PHY_MODE_SPECIAL = 8,
  698. };
  699. static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
  700. {
  701. return !!(mode & ~PHY_MODE_TX_DISABLED);
  702. }
  703. /**
  704. * struct efx_hw_stat_desc - Description of a hardware statistic
  705. * @name: Name of the statistic as visible through ethtool, or %NULL if
  706. * it should not be exposed
  707. * @dma_width: Width in bits (0 for non-DMA statistics)
  708. * @offset: Offset within stats (ignored for non-DMA statistics)
  709. */
  710. struct efx_hw_stat_desc {
  711. const char *name;
  712. u16 dma_width;
  713. u16 offset;
  714. };
  715. /* Number of bits used in a multicast filter hash address */
  716. #define EFX_MCAST_HASH_BITS 8
  717. /* Number of (single-bit) entries in a multicast filter hash */
  718. #define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
  719. /* An Efx multicast filter hash */
  720. union efx_multicast_hash {
  721. u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
  722. efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
  723. };
  724. struct vfdi_status;
  725. /**
  726. * struct efx_nic - an Efx NIC
  727. * @name: Device name (net device name or bus id before net device registered)
  728. * @pci_dev: The PCI device
  729. * @node: List node for maintaning primary/secondary function lists
  730. * @primary: &struct efx_nic instance for the primary function of this
  731. * controller. May be the same structure, and may be %NULL if no
  732. * primary function is bound. Serialised by rtnl_lock.
  733. * @secondary_list: List of &struct efx_nic instances for the secondary PCI
  734. * functions of the controller, if this is for the primary function.
  735. * Serialised by rtnl_lock.
  736. * @type: Controller type attributes
  737. * @legacy_irq: IRQ number
  738. * @workqueue: Workqueue for port reconfigures and the HW monitor.
  739. * Work items do not hold and must not acquire RTNL.
  740. * @workqueue_name: Name of workqueue
  741. * @reset_work: Scheduled reset workitem
  742. * @membase_phys: Memory BAR value as physical address
  743. * @membase: Memory BAR value
  744. * @interrupt_mode: Interrupt mode
  745. * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
  746. * @timer_max_ns: Interrupt timer maximum value, in nanoseconds
  747. * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
  748. * @irq_rx_mod_step_us: Step size for IRQ moderation for RX event queues
  749. * @irq_rx_moderation_us: IRQ moderation time for RX event queues
  750. * @msg_enable: Log message enable flags
  751. * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
  752. * @reset_pending: Bitmask for pending resets
  753. * @tx_queue: TX DMA queues
  754. * @rx_queue: RX DMA queues
  755. * @channel: Channels
  756. * @msi_context: Context for each MSI
  757. * @extra_channel_types: Types of extra (non-traffic) channels that
  758. * should be allocated for this NIC
  759. * @rxq_entries: Size of receive queues requested by user.
  760. * @txq_entries: Size of transmit queues requested by user.
  761. * @txq_stop_thresh: TX queue fill level at or above which we stop it.
  762. * @txq_wake_thresh: TX queue fill level at or below which we wake it.
  763. * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
  764. * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
  765. * @sram_lim_qw: Qword address limit of SRAM
  766. * @next_buffer_table: First available buffer table id
  767. * @n_channels: Number of channels in use
  768. * @n_rx_channels: Number of channels used for RX (= number of RX queues)
  769. * @n_tx_channels: Number of channels used for TX
  770. * @rx_ip_align: RX DMA address offset to have IP header aligned in
  771. * in accordance with NET_IP_ALIGN
  772. * @rx_dma_len: Current maximum RX DMA length
  773. * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
  774. * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
  775. * for use in sk_buff::truesize
  776. * @rx_prefix_size: Size of RX prefix before packet data
  777. * @rx_packet_hash_offset: Offset of RX flow hash from start of packet data
  778. * (valid only if @rx_prefix_size != 0; always negative)
  779. * @rx_packet_len_offset: Offset of RX packet length from start of packet data
  780. * (valid only for NICs that set %EFX_RX_PKT_PREFIX_LEN; always negative)
  781. * @rx_packet_ts_offset: Offset of timestamp from start of packet data
  782. * (valid only if channel->sync_timestamps_enabled; always negative)
  783. * @rx_hash_key: Toeplitz hash key for RSS
  784. * @rx_indir_table: Indirection table for RSS
  785. * @rx_scatter: Scatter mode enabled for receives
  786. * @rss_active: RSS enabled on hardware
  787. * @rx_hash_udp_4tuple: UDP 4-tuple hashing enabled
  788. * @int_error_count: Number of internal errors seen recently
  789. * @int_error_expire: Time at which error count will be expired
  790. * @irq_soft_enabled: Are IRQs soft-enabled? If not, IRQ handler will
  791. * acknowledge but do nothing else.
  792. * @irq_status: Interrupt status buffer
  793. * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
  794. * @irq_level: IRQ level/index for IRQs not triggered by an event queue
  795. * @selftest_work: Work item for asynchronous self-test
  796. * @mtd_list: List of MTDs attached to the NIC
  797. * @nic_data: Hardware dependent state
  798. * @mcdi: Management-Controller-to-Driver Interface state
  799. * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
  800. * efx_monitor() and efx_reconfigure_port()
  801. * @port_enabled: Port enabled indicator.
  802. * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
  803. * efx_mac_work() with kernel interfaces. Safe to read under any
  804. * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
  805. * be held to modify it.
  806. * @port_initialized: Port initialized?
  807. * @net_dev: Operating system network device. Consider holding the rtnl lock
  808. * @fixed_features: Features which cannot be turned off
  809. * @stats_buffer: DMA buffer for statistics
  810. * @phy_type: PHY type
  811. * @phy_op: PHY interface
  812. * @phy_data: PHY private data (including PHY-specific stats)
  813. * @mdio: PHY MDIO interface
  814. * @mdio_bus: PHY MDIO bus ID (only used by Siena)
  815. * @phy_mode: PHY operating mode. Serialised by @mac_lock.
  816. * @link_advertising: Autonegotiation advertising flags
  817. * @link_state: Current state of the link
  818. * @n_link_state_changes: Number of times the link has changed state
  819. * @unicast_filter: Flag for Falcon-arch simple unicast filter.
  820. * Protected by @mac_lock.
  821. * @multicast_hash: Multicast hash table for Falcon-arch.
  822. * Protected by @mac_lock.
  823. * @wanted_fc: Wanted flow control flags
  824. * @fc_disable: When non-zero flow control is disabled. Typically used to
  825. * ensure that network back pressure doesn't delay dma queue flushes.
  826. * Serialised by the rtnl lock.
  827. * @mac_work: Work item for changing MAC promiscuity and multicast hash
  828. * @loopback_mode: Loopback status
  829. * @loopback_modes: Supported loopback mode bitmask
  830. * @loopback_selftest: Offline self-test private state
  831. * @filter_sem: Filter table rw_semaphore, for freeing the table
  832. * @filter_lock: Filter table lock, for mere content changes
  833. * @filter_state: Architecture-dependent filter table state
  834. * @rps_expire_channel: Next channel to check for expiry
  835. * @rps_expire_index: Next index to check for expiry in
  836. * @rps_expire_channel's @rps_flow_id
  837. * @active_queues: Count of RX and TX queues that haven't been flushed and drained.
  838. * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
  839. * Decremented when the efx_flush_rx_queue() is called.
  840. * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
  841. * completed (either success or failure). Not used when MCDI is used to
  842. * flush receive queues.
  843. * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
  844. * @vf_count: Number of VFs intended to be enabled.
  845. * @vf_init_count: Number of VFs that have been fully initialised.
  846. * @vi_scale: log2 number of vnics per VF.
  847. * @ptp_data: PTP state data
  848. * @vpd_sn: Serial number read from VPD
  849. * @monitor_work: Hardware monitor workitem
  850. * @biu_lock: BIU (bus interface unit) lock
  851. * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
  852. * field is used by efx_test_interrupts() to verify that an
  853. * interrupt has occurred.
  854. * @stats_lock: Statistics update lock. Must be held when calling
  855. * efx_nic_type::{update,start,stop}_stats.
  856. * @n_rx_noskb_drops: Count of RX packets dropped due to failure to allocate an skb
  857. *
  858. * This is stored in the private area of the &struct net_device.
  859. */
  860. struct efx_nic {
  861. /* The following fields should be written very rarely */
  862. char name[IFNAMSIZ];
  863. struct list_head node;
  864. struct efx_nic *primary;
  865. struct list_head secondary_list;
  866. struct pci_dev *pci_dev;
  867. unsigned int port_num;
  868. const struct efx_nic_type *type;
  869. int legacy_irq;
  870. bool eeh_disabled_legacy_irq;
  871. struct workqueue_struct *workqueue;
  872. char workqueue_name[16];
  873. struct work_struct reset_work;
  874. resource_size_t membase_phys;
  875. void __iomem *membase;
  876. enum efx_int_mode interrupt_mode;
  877. unsigned int timer_quantum_ns;
  878. unsigned int timer_max_ns;
  879. bool irq_rx_adaptive;
  880. unsigned int irq_mod_step_us;
  881. unsigned int irq_rx_moderation_us;
  882. u32 msg_enable;
  883. enum nic_state state;
  884. unsigned long reset_pending;
  885. struct efx_channel *channel[EFX_MAX_CHANNELS];
  886. struct efx_msi_context msi_context[EFX_MAX_CHANNELS];
  887. const struct efx_channel_type *
  888. extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
  889. unsigned rxq_entries;
  890. unsigned txq_entries;
  891. unsigned int txq_stop_thresh;
  892. unsigned int txq_wake_thresh;
  893. unsigned tx_dc_base;
  894. unsigned rx_dc_base;
  895. unsigned sram_lim_qw;
  896. unsigned next_buffer_table;
  897. unsigned int max_channels;
  898. unsigned int max_tx_channels;
  899. unsigned n_channels;
  900. unsigned n_rx_channels;
  901. unsigned rss_spread;
  902. unsigned tx_channel_offset;
  903. unsigned n_tx_channels;
  904. unsigned int rx_ip_align;
  905. unsigned int rx_dma_len;
  906. unsigned int rx_buffer_order;
  907. unsigned int rx_buffer_truesize;
  908. unsigned int rx_page_buf_step;
  909. unsigned int rx_bufs_per_page;
  910. unsigned int rx_pages_per_batch;
  911. unsigned int rx_prefix_size;
  912. int rx_packet_hash_offset;
  913. int rx_packet_len_offset;
  914. int rx_packet_ts_offset;
  915. u8 rx_hash_key[40];
  916. u32 rx_indir_table[128];
  917. bool rx_scatter;
  918. bool rss_active;
  919. bool rx_hash_udp_4tuple;
  920. unsigned int_error_count;
  921. unsigned long int_error_expire;
  922. bool irq_soft_enabled;
  923. struct efx_buffer irq_status;
  924. unsigned irq_zero_count;
  925. unsigned irq_level;
  926. struct delayed_work selftest_work;
  927. #ifdef CONFIG_SFC_MTD
  928. struct list_head mtd_list;
  929. #endif
  930. void *nic_data;
  931. struct efx_mcdi_data *mcdi;
  932. struct mutex mac_lock;
  933. struct work_struct mac_work;
  934. bool port_enabled;
  935. bool mc_bist_for_other_fn;
  936. bool port_initialized;
  937. struct net_device *net_dev;
  938. netdev_features_t fixed_features;
  939. struct efx_buffer stats_buffer;
  940. u64 rx_nodesc_drops_total;
  941. u64 rx_nodesc_drops_while_down;
  942. bool rx_nodesc_drops_prev_state;
  943. unsigned int phy_type;
  944. const struct efx_phy_operations *phy_op;
  945. void *phy_data;
  946. struct mdio_if_info mdio;
  947. unsigned int mdio_bus;
  948. enum efx_phy_mode phy_mode;
  949. u32 link_advertising;
  950. struct efx_link_state link_state;
  951. unsigned int n_link_state_changes;
  952. bool unicast_filter;
  953. union efx_multicast_hash multicast_hash;
  954. u8 wanted_fc;
  955. unsigned fc_disable;
  956. atomic_t rx_reset;
  957. enum efx_loopback_mode loopback_mode;
  958. u64 loopback_modes;
  959. void *loopback_selftest;
  960. struct rw_semaphore filter_sem;
  961. spinlock_t filter_lock;
  962. void *filter_state;
  963. #ifdef CONFIG_RFS_ACCEL
  964. unsigned int rps_expire_channel;
  965. unsigned int rps_expire_index;
  966. #endif
  967. atomic_t active_queues;
  968. atomic_t rxq_flush_pending;
  969. atomic_t rxq_flush_outstanding;
  970. wait_queue_head_t flush_wq;
  971. #ifdef CONFIG_SFC_SRIOV
  972. unsigned vf_count;
  973. unsigned vf_init_count;
  974. unsigned vi_scale;
  975. #endif
  976. struct efx_ptp_data *ptp_data;
  977. char *vpd_sn;
  978. /* The following fields may be written more often */
  979. struct delayed_work monitor_work ____cacheline_aligned_in_smp;
  980. spinlock_t biu_lock;
  981. int last_irq_cpu;
  982. spinlock_t stats_lock;
  983. atomic_t n_rx_noskb_drops;
  984. };
  985. static inline int efx_dev_registered(struct efx_nic *efx)
  986. {
  987. return efx->net_dev->reg_state == NETREG_REGISTERED;
  988. }
  989. static inline unsigned int efx_port_num(struct efx_nic *efx)
  990. {
  991. return efx->port_num;
  992. }
  993. struct efx_mtd_partition {
  994. struct list_head node;
  995. struct mtd_info mtd;
  996. const char *dev_type_name;
  997. const char *type_name;
  998. char name[IFNAMSIZ + 20];
  999. };
  1000. /**
  1001. * struct efx_nic_type - Efx device type definition
  1002. * @mem_bar: Get the memory BAR
  1003. * @mem_map_size: Get memory BAR mapped size
  1004. * @probe: Probe the controller
  1005. * @remove: Free resources allocated by probe()
  1006. * @init: Initialise the controller
  1007. * @dimension_resources: Dimension controller resources (buffer table,
  1008. * and VIs once the available interrupt resources are clear)
  1009. * @fini: Shut down the controller
  1010. * @monitor: Periodic function for polling link state and hardware monitor
  1011. * @map_reset_reason: Map ethtool reset reason to a reset method
  1012. * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
  1013. * @reset: Reset the controller hardware and possibly the PHY. This will
  1014. * be called while the controller is uninitialised.
  1015. * @probe_port: Probe the MAC and PHY
  1016. * @remove_port: Free resources allocated by probe_port()
  1017. * @handle_global_event: Handle a "global" event (may be %NULL)
  1018. * @fini_dmaq: Flush and finalise DMA queues (RX and TX queues)
  1019. * @prepare_flush: Prepare the hardware for flushing the DMA queues
  1020. * (for Falcon architecture)
  1021. * @finish_flush: Clean up after flushing the DMA queues (for Falcon
  1022. * architecture)
  1023. * @prepare_flr: Prepare for an FLR
  1024. * @finish_flr: Clean up after an FLR
  1025. * @describe_stats: Describe statistics for ethtool
  1026. * @update_stats: Update statistics not provided by event handling.
  1027. * Either argument may be %NULL.
  1028. * @start_stats: Start the regular fetching of statistics
  1029. * @pull_stats: Pull stats from the NIC and wait until they arrive.
  1030. * @stop_stats: Stop the regular fetching of statistics
  1031. * @set_id_led: Set state of identifying LED or revert to automatic function
  1032. * @push_irq_moderation: Apply interrupt moderation value
  1033. * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
  1034. * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL)
  1035. * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
  1036. * to the hardware. Serialised by the mac_lock.
  1037. * @check_mac_fault: Check MAC fault state. True if fault present.
  1038. * @get_wol: Get WoL configuration from driver state
  1039. * @set_wol: Push WoL configuration to the NIC
  1040. * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
  1041. * @test_chip: Test registers. May use efx_farch_test_registers(), and is
  1042. * expected to reset the NIC.
  1043. * @test_nvram: Test validity of NVRAM contents
  1044. * @mcdi_request: Send an MCDI request with the given header and SDU.
  1045. * The SDU length may be any value from 0 up to the protocol-
  1046. * defined maximum, but its buffer will be padded to a multiple
  1047. * of 4 bytes.
  1048. * @mcdi_poll_response: Test whether an MCDI response is available.
  1049. * @mcdi_read_response: Read the MCDI response PDU. The offset will
  1050. * be a multiple of 4. The length may not be, but the buffer
  1051. * will be padded so it is safe to round up.
  1052. * @mcdi_poll_reboot: Test whether the MCDI has rebooted. If so,
  1053. * return an appropriate error code for aborting any current
  1054. * request; otherwise return 0.
  1055. * @irq_enable_master: Enable IRQs on the NIC. Each event queue must
  1056. * be separately enabled after this.
  1057. * @irq_test_generate: Generate a test IRQ
  1058. * @irq_disable_non_ev: Disable non-event IRQs on the NIC. Each event
  1059. * queue must be separately disabled before this.
  1060. * @irq_handle_msi: Handle MSI for a channel. The @dev_id argument is
  1061. * a pointer to the &struct efx_msi_context for the channel.
  1062. * @irq_handle_legacy: Handle legacy interrupt. The @dev_id argument
  1063. * is a pointer to the &struct efx_nic.
  1064. * @tx_probe: Allocate resources for TX queue
  1065. * @tx_init: Initialise TX queue on the NIC
  1066. * @tx_remove: Free resources for TX queue
  1067. * @tx_write: Write TX descriptors and doorbell
  1068. * @rx_push_rss_config: Write RSS hash key and indirection table to the NIC
  1069. * @rx_probe: Allocate resources for RX queue
  1070. * @rx_init: Initialise RX queue on the NIC
  1071. * @rx_remove: Free resources for RX queue
  1072. * @rx_write: Write RX descriptors and doorbell
  1073. * @rx_defer_refill: Generate a refill reminder event
  1074. * @ev_probe: Allocate resources for event queue
  1075. * @ev_init: Initialise event queue on the NIC
  1076. * @ev_fini: Deinitialise event queue on the NIC
  1077. * @ev_remove: Free resources for event queue
  1078. * @ev_process: Process events for a queue, up to the given NAPI quota
  1079. * @ev_read_ack: Acknowledge read events on a queue, rearming its IRQ
  1080. * @ev_test_generate: Generate a test event
  1081. * @filter_table_probe: Probe filter capabilities and set up filter software state
  1082. * @filter_table_restore: Restore filters removed from hardware
  1083. * @filter_table_remove: Remove filters from hardware and tear down software state
  1084. * @filter_update_rx_scatter: Update filters after change to rx scatter setting
  1085. * @filter_insert: add or replace a filter
  1086. * @filter_remove_safe: remove a filter by ID, carefully
  1087. * @filter_get_safe: retrieve a filter by ID, carefully
  1088. * @filter_clear_rx: Remove all RX filters whose priority is less than or
  1089. * equal to the given priority and is not %EFX_FILTER_PRI_AUTO
  1090. * @filter_count_rx_used: Get the number of filters in use at a given priority
  1091. * @filter_get_rx_id_limit: Get maximum value of a filter id, plus 1
  1092. * @filter_get_rx_ids: Get list of RX filters at a given priority
  1093. * @filter_rfs_insert: Add or replace a filter for RFS. This must be
  1094. * atomic. The hardware change may be asynchronous but should
  1095. * not be delayed for long. It may fail if this can't be done
  1096. * atomically.
  1097. * @filter_rfs_expire_one: Consider expiring a filter inserted for RFS.
  1098. * This must check whether the specified table entry is used by RFS
  1099. * and that rps_may_expire_flow() returns true for it.
  1100. * @mtd_probe: Probe and add MTD partitions associated with this net device,
  1101. * using efx_mtd_add()
  1102. * @mtd_rename: Set an MTD partition name using the net device name
  1103. * @mtd_read: Read from an MTD partition
  1104. * @mtd_erase: Erase part of an MTD partition
  1105. * @mtd_write: Write to an MTD partition
  1106. * @mtd_sync: Wait for write-back to complete on MTD partition. This
  1107. * also notifies the driver that a writer has finished using this
  1108. * partition.
  1109. * @ptp_write_host_time: Send host time to MC as part of sync protocol
  1110. * @ptp_set_ts_sync_events: Enable or disable sync events for inline RX
  1111. * timestamping, possibly only temporarily for the purposes of a reset.
  1112. * @ptp_set_ts_config: Set hardware timestamp configuration. The flags
  1113. * and tx_type will already have been validated but this operation
  1114. * must validate and update rx_filter.
  1115. * @set_mac_address: Set the MAC address of the device
  1116. * @tso_versions: Returns mask of firmware-assisted TSO versions supported.
  1117. * If %NULL, then device does not support any TSO version.
  1118. * @revision: Hardware architecture revision
  1119. * @txd_ptr_tbl_base: TX descriptor ring base address
  1120. * @rxd_ptr_tbl_base: RX descriptor ring base address
  1121. * @buf_tbl_base: Buffer table base address
  1122. * @evq_ptr_tbl_base: Event queue pointer table base address
  1123. * @evq_rptr_tbl_base: Event queue read-pointer table base address
  1124. * @max_dma_mask: Maximum possible DMA mask
  1125. * @rx_prefix_size: Size of RX prefix before packet data
  1126. * @rx_hash_offset: Offset of RX flow hash within prefix
  1127. * @rx_ts_offset: Offset of timestamp within prefix
  1128. * @rx_buffer_padding: Size of padding at end of RX packet
  1129. * @can_rx_scatter: NIC is able to scatter packets to multiple buffers
  1130. * @always_rx_scatter: NIC will always scatter packets to multiple buffers
  1131. * @max_interrupt_mode: Highest capability interrupt mode supported
  1132. * from &enum efx_init_mode.
  1133. * @timer_period_max: Maximum period of interrupt timer (in ticks)
  1134. * @offload_features: net_device feature flags for protocol offload
  1135. * features implemented in hardware
  1136. * @mcdi_max_ver: Maximum MCDI version supported
  1137. * @hwtstamp_filters: Mask of hardware timestamp filter types supported
  1138. */
  1139. struct efx_nic_type {
  1140. bool is_vf;
  1141. unsigned int mem_bar;
  1142. unsigned int (*mem_map_size)(struct efx_nic *efx);
  1143. int (*probe)(struct efx_nic *efx);
  1144. void (*remove)(struct efx_nic *efx);
  1145. int (*init)(struct efx_nic *efx);
  1146. int (*dimension_resources)(struct efx_nic *efx);
  1147. void (*fini)(struct efx_nic *efx);
  1148. void (*monitor)(struct efx_nic *efx);
  1149. enum reset_type (*map_reset_reason)(enum reset_type reason);
  1150. int (*map_reset_flags)(u32 *flags);
  1151. int (*reset)(struct efx_nic *efx, enum reset_type method);
  1152. int (*probe_port)(struct efx_nic *efx);
  1153. void (*remove_port)(struct efx_nic *efx);
  1154. bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
  1155. int (*fini_dmaq)(struct efx_nic *efx);
  1156. void (*prepare_flush)(struct efx_nic *efx);
  1157. void (*finish_flush)(struct efx_nic *efx);
  1158. void (*prepare_flr)(struct efx_nic *efx);
  1159. void (*finish_flr)(struct efx_nic *efx);
  1160. size_t (*describe_stats)(struct efx_nic *efx, u8 *names);
  1161. size_t (*update_stats)(struct efx_nic *efx, u64 *full_stats,
  1162. struct rtnl_link_stats64 *core_stats);
  1163. void (*start_stats)(struct efx_nic *efx);
  1164. void (*pull_stats)(struct efx_nic *efx);
  1165. void (*stop_stats)(struct efx_nic *efx);
  1166. void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
  1167. void (*push_irq_moderation)(struct efx_channel *channel);
  1168. int (*reconfigure_port)(struct efx_nic *efx);
  1169. void (*prepare_enable_fc_tx)(struct efx_nic *efx);
  1170. int (*reconfigure_mac)(struct efx_nic *efx);
  1171. bool (*check_mac_fault)(struct efx_nic *efx);
  1172. void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
  1173. int (*set_wol)(struct efx_nic *efx, u32 type);
  1174. void (*resume_wol)(struct efx_nic *efx);
  1175. int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
  1176. int (*test_nvram)(struct efx_nic *efx);
  1177. void (*mcdi_request)(struct efx_nic *efx,
  1178. const efx_dword_t *hdr, size_t hdr_len,
  1179. const efx_dword_t *sdu, size_t sdu_len);
  1180. bool (*mcdi_poll_response)(struct efx_nic *efx);
  1181. void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu,
  1182. size_t pdu_offset, size_t pdu_len);
  1183. int (*mcdi_poll_reboot)(struct efx_nic *efx);
  1184. void (*mcdi_reboot_detected)(struct efx_nic *efx);
  1185. void (*irq_enable_master)(struct efx_nic *efx);
  1186. int (*irq_test_generate)(struct efx_nic *efx);
  1187. void (*irq_disable_non_ev)(struct efx_nic *efx);
  1188. irqreturn_t (*irq_handle_msi)(int irq, void *dev_id);
  1189. irqreturn_t (*irq_handle_legacy)(int irq, void *dev_id);
  1190. int (*tx_probe)(struct efx_tx_queue *tx_queue);
  1191. void (*tx_init)(struct efx_tx_queue *tx_queue);
  1192. void (*tx_remove)(struct efx_tx_queue *tx_queue);
  1193. void (*tx_write)(struct efx_tx_queue *tx_queue);
  1194. unsigned int (*tx_limit_len)(struct efx_tx_queue *tx_queue,
  1195. dma_addr_t dma_addr, unsigned int len);
  1196. int (*rx_push_rss_config)(struct efx_nic *efx, bool user,
  1197. const u32 *rx_indir_table);
  1198. int (*rx_probe)(struct efx_rx_queue *rx_queue);
  1199. void (*rx_init)(struct efx_rx_queue *rx_queue);
  1200. void (*rx_remove)(struct efx_rx_queue *rx_queue);
  1201. void (*rx_write)(struct efx_rx_queue *rx_queue);
  1202. void (*rx_defer_refill)(struct efx_rx_queue *rx_queue);
  1203. int (*ev_probe)(struct efx_channel *channel);
  1204. int (*ev_init)(struct efx_channel *channel);
  1205. void (*ev_fini)(struct efx_channel *channel);
  1206. void (*ev_remove)(struct efx_channel *channel);
  1207. int (*ev_process)(struct efx_channel *channel, int quota);
  1208. void (*ev_read_ack)(struct efx_channel *channel);
  1209. void (*ev_test_generate)(struct efx_channel *channel);
  1210. int (*filter_table_probe)(struct efx_nic *efx);
  1211. void (*filter_table_restore)(struct efx_nic *efx);
  1212. void (*filter_table_remove)(struct efx_nic *efx);
  1213. void (*filter_update_rx_scatter)(struct efx_nic *efx);
  1214. s32 (*filter_insert)(struct efx_nic *efx,
  1215. struct efx_filter_spec *spec, bool replace);
  1216. int (*filter_remove_safe)(struct efx_nic *efx,
  1217. enum efx_filter_priority priority,
  1218. u32 filter_id);
  1219. int (*filter_get_safe)(struct efx_nic *efx,
  1220. enum efx_filter_priority priority,
  1221. u32 filter_id, struct efx_filter_spec *);
  1222. int (*filter_clear_rx)(struct efx_nic *efx,
  1223. enum efx_filter_priority priority);
  1224. u32 (*filter_count_rx_used)(struct efx_nic *efx,
  1225. enum efx_filter_priority priority);
  1226. u32 (*filter_get_rx_id_limit)(struct efx_nic *efx);
  1227. s32 (*filter_get_rx_ids)(struct efx_nic *efx,
  1228. enum efx_filter_priority priority,
  1229. u32 *buf, u32 size);
  1230. #ifdef CONFIG_RFS_ACCEL
  1231. s32 (*filter_rfs_insert)(struct efx_nic *efx,
  1232. struct efx_filter_spec *spec);
  1233. bool (*filter_rfs_expire_one)(struct efx_nic *efx, u32 flow_id,
  1234. unsigned int index);
  1235. #endif
  1236. #ifdef CONFIG_SFC_MTD
  1237. int (*mtd_probe)(struct efx_nic *efx);
  1238. void (*mtd_rename)(struct efx_mtd_partition *part);
  1239. int (*mtd_read)(struct mtd_info *mtd, loff_t start, size_t len,
  1240. size_t *retlen, u8 *buffer);
  1241. int (*mtd_erase)(struct mtd_info *mtd, loff_t start, size_t len);
  1242. int (*mtd_write)(struct mtd_info *mtd, loff_t start, size_t len,
  1243. size_t *retlen, const u8 *buffer);
  1244. int (*mtd_sync)(struct mtd_info *mtd);
  1245. #endif
  1246. void (*ptp_write_host_time)(struct efx_nic *efx, u32 host_time);
  1247. int (*ptp_set_ts_sync_events)(struct efx_nic *efx, bool en, bool temp);
  1248. int (*ptp_set_ts_config)(struct efx_nic *efx,
  1249. struct hwtstamp_config *init);
  1250. int (*sriov_configure)(struct efx_nic *efx, int num_vfs);
  1251. int (*vlan_rx_add_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
  1252. int (*vlan_rx_kill_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
  1253. int (*sriov_init)(struct efx_nic *efx);
  1254. void (*sriov_fini)(struct efx_nic *efx);
  1255. bool (*sriov_wanted)(struct efx_nic *efx);
  1256. void (*sriov_reset)(struct efx_nic *efx);
  1257. void (*sriov_flr)(struct efx_nic *efx, unsigned vf_i);
  1258. int (*sriov_set_vf_mac)(struct efx_nic *efx, int vf_i, u8 *mac);
  1259. int (*sriov_set_vf_vlan)(struct efx_nic *efx, int vf_i, u16 vlan,
  1260. u8 qos);
  1261. int (*sriov_set_vf_spoofchk)(struct efx_nic *efx, int vf_i,
  1262. bool spoofchk);
  1263. int (*sriov_get_vf_config)(struct efx_nic *efx, int vf_i,
  1264. struct ifla_vf_info *ivi);
  1265. int (*sriov_set_vf_link_state)(struct efx_nic *efx, int vf_i,
  1266. int link_state);
  1267. int (*sriov_get_phys_port_id)(struct efx_nic *efx,
  1268. struct netdev_phys_item_id *ppid);
  1269. int (*vswitching_probe)(struct efx_nic *efx);
  1270. int (*vswitching_restore)(struct efx_nic *efx);
  1271. void (*vswitching_remove)(struct efx_nic *efx);
  1272. int (*get_mac_address)(struct efx_nic *efx, unsigned char *perm_addr);
  1273. int (*set_mac_address)(struct efx_nic *efx);
  1274. u32 (*tso_versions)(struct efx_nic *efx);
  1275. int revision;
  1276. unsigned int txd_ptr_tbl_base;
  1277. unsigned int rxd_ptr_tbl_base;
  1278. unsigned int buf_tbl_base;
  1279. unsigned int evq_ptr_tbl_base;
  1280. unsigned int evq_rptr_tbl_base;
  1281. u64 max_dma_mask;
  1282. unsigned int rx_prefix_size;
  1283. unsigned int rx_hash_offset;
  1284. unsigned int rx_ts_offset;
  1285. unsigned int rx_buffer_padding;
  1286. bool can_rx_scatter;
  1287. bool always_rx_scatter;
  1288. unsigned int max_interrupt_mode;
  1289. unsigned int timer_period_max;
  1290. netdev_features_t offload_features;
  1291. int mcdi_max_ver;
  1292. unsigned int max_rx_ip_filters;
  1293. u32 hwtstamp_filters;
  1294. };
  1295. /**************************************************************************
  1296. *
  1297. * Prototypes and inline functions
  1298. *
  1299. *************************************************************************/
  1300. static inline struct efx_channel *
  1301. efx_get_channel(struct efx_nic *efx, unsigned index)
  1302. {
  1303. EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_channels);
  1304. return efx->channel[index];
  1305. }
  1306. /* Iterate over all used channels */
  1307. #define efx_for_each_channel(_channel, _efx) \
  1308. for (_channel = (_efx)->channel[0]; \
  1309. _channel; \
  1310. _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
  1311. (_efx)->channel[_channel->channel + 1] : NULL)
  1312. /* Iterate over all used channels in reverse */
  1313. #define efx_for_each_channel_rev(_channel, _efx) \
  1314. for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
  1315. _channel; \
  1316. _channel = _channel->channel ? \
  1317. (_efx)->channel[_channel->channel - 1] : NULL)
  1318. static inline struct efx_tx_queue *
  1319. efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
  1320. {
  1321. EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_tx_channels ||
  1322. type >= EFX_TXQ_TYPES);
  1323. return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
  1324. }
  1325. static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
  1326. {
  1327. return channel->channel - channel->efx->tx_channel_offset <
  1328. channel->efx->n_tx_channels;
  1329. }
  1330. static inline struct efx_tx_queue *
  1331. efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
  1332. {
  1333. EFX_WARN_ON_ONCE_PARANOID(!efx_channel_has_tx_queues(channel) ||
  1334. type >= EFX_TXQ_TYPES);
  1335. return &channel->tx_queue[type];
  1336. }
  1337. static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
  1338. {
  1339. return !(tx_queue->efx->net_dev->num_tc < 2 &&
  1340. tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
  1341. }
  1342. /* Iterate over all TX queues belonging to a channel */
  1343. #define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
  1344. if (!efx_channel_has_tx_queues(_channel)) \
  1345. ; \
  1346. else \
  1347. for (_tx_queue = (_channel)->tx_queue; \
  1348. _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
  1349. efx_tx_queue_used(_tx_queue); \
  1350. _tx_queue++)
  1351. /* Iterate over all possible TX queues belonging to a channel */
  1352. #define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
  1353. if (!efx_channel_has_tx_queues(_channel)) \
  1354. ; \
  1355. else \
  1356. for (_tx_queue = (_channel)->tx_queue; \
  1357. _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
  1358. _tx_queue++)
  1359. static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
  1360. {
  1361. return channel->rx_queue.core_index >= 0;
  1362. }
  1363. static inline struct efx_rx_queue *
  1364. efx_channel_get_rx_queue(struct efx_channel *channel)
  1365. {
  1366. EFX_WARN_ON_ONCE_PARANOID(!efx_channel_has_rx_queue(channel));
  1367. return &channel->rx_queue;
  1368. }
  1369. /* Iterate over all RX queues belonging to a channel */
  1370. #define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
  1371. if (!efx_channel_has_rx_queue(_channel)) \
  1372. ; \
  1373. else \
  1374. for (_rx_queue = &(_channel)->rx_queue; \
  1375. _rx_queue; \
  1376. _rx_queue = NULL)
  1377. static inline struct efx_channel *
  1378. efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
  1379. {
  1380. return container_of(rx_queue, struct efx_channel, rx_queue);
  1381. }
  1382. static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
  1383. {
  1384. return efx_rx_queue_channel(rx_queue)->channel;
  1385. }
  1386. /* Returns a pointer to the specified receive buffer in the RX
  1387. * descriptor queue.
  1388. */
  1389. static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
  1390. unsigned int index)
  1391. {
  1392. return &rx_queue->buffer[index];
  1393. }
  1394. /**
  1395. * EFX_MAX_FRAME_LEN - calculate maximum frame length
  1396. *
  1397. * This calculates the maximum frame length that will be used for a
  1398. * given MTU. The frame length will be equal to the MTU plus a
  1399. * constant amount of header space and padding. This is the quantity
  1400. * that the net driver will program into the MAC as the maximum frame
  1401. * length.
  1402. *
  1403. * The 10G MAC requires 8-byte alignment on the frame
  1404. * length, so we round up to the nearest 8.
  1405. *
  1406. * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
  1407. * XGMII cycle). If the frame length reaches the maximum value in the
  1408. * same cycle, the XMAC can miss the IPG altogether. We work around
  1409. * this by adding a further 16 bytes.
  1410. */
  1411. #define EFX_FRAME_PAD 16
  1412. #define EFX_MAX_FRAME_LEN(mtu) \
  1413. (ALIGN(((mtu) + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN + EFX_FRAME_PAD), 8))
  1414. static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
  1415. {
  1416. return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
  1417. }
  1418. static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
  1419. {
  1420. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  1421. }
  1422. /* Get all supported features.
  1423. * If a feature is not fixed, it is present in hw_features.
  1424. * If a feature is fixed, it does not present in hw_features, but
  1425. * always in features.
  1426. */
  1427. static inline netdev_features_t efx_supported_features(const struct efx_nic *efx)
  1428. {
  1429. const struct net_device *net_dev = efx->net_dev;
  1430. return net_dev->features | net_dev->hw_features;
  1431. }
  1432. /* Get the current TX queue insert index. */
  1433. static inline unsigned int
  1434. efx_tx_queue_get_insert_index(const struct efx_tx_queue *tx_queue)
  1435. {
  1436. return tx_queue->insert_count & tx_queue->ptr_mask;
  1437. }
  1438. /* Get a TX buffer. */
  1439. static inline struct efx_tx_buffer *
  1440. __efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
  1441. {
  1442. return &tx_queue->buffer[efx_tx_queue_get_insert_index(tx_queue)];
  1443. }
  1444. /* Get a TX buffer, checking it's not currently in use. */
  1445. static inline struct efx_tx_buffer *
  1446. efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
  1447. {
  1448. struct efx_tx_buffer *buffer =
  1449. __efx_tx_queue_get_insert_buffer(tx_queue);
  1450. EFX_WARN_ON_ONCE_PARANOID(buffer->len);
  1451. EFX_WARN_ON_ONCE_PARANOID(buffer->flags);
  1452. EFX_WARN_ON_ONCE_PARANOID(buffer->unmap_len);
  1453. return buffer;
  1454. }
  1455. #endif /* EFX_NET_DRIVER_H */