qlcnic_sriov_common.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include <linux/types.h>
  8. #include "qlcnic_sriov.h"
  9. #include "qlcnic.h"
  10. #include "qlcnic_83xx_hw.h"
  11. #define QLC_BC_COMMAND 0
  12. #define QLC_BC_RESPONSE 1
  13. #define QLC_MBOX_RESP_TIMEOUT (10 * HZ)
  14. #define QLC_MBOX_CH_FREE_TIMEOUT (10 * HZ)
  15. #define QLC_BC_MSG 0
  16. #define QLC_BC_CFREE 1
  17. #define QLC_BC_FLR 2
  18. #define QLC_BC_HDR_SZ 16
  19. #define QLC_BC_PAYLOAD_SZ (1024 - QLC_BC_HDR_SZ)
  20. #define QLC_DEFAULT_RCV_DESCRIPTORS_SRIOV_VF 2048
  21. #define QLC_DEFAULT_JUMBO_RCV_DESCRIPTORS_SRIOV_VF 512
  22. #define QLC_83XX_VF_RESET_FAIL_THRESH 8
  23. #define QLC_BC_CMD_MAX_RETRY_CNT 5
  24. static void qlcnic_sriov_handle_async_issue_cmd(struct work_struct *work);
  25. static void qlcnic_sriov_vf_free_mac_list(struct qlcnic_adapter *);
  26. static int qlcnic_sriov_alloc_bc_mbx_args(struct qlcnic_cmd_args *, u32);
  27. static void qlcnic_sriov_vf_poll_dev_state(struct work_struct *);
  28. static void qlcnic_sriov_vf_cancel_fw_work(struct qlcnic_adapter *);
  29. static void qlcnic_sriov_cleanup_transaction(struct qlcnic_bc_trans *);
  30. static int qlcnic_sriov_issue_cmd(struct qlcnic_adapter *,
  31. struct qlcnic_cmd_args *);
  32. static int qlcnic_sriov_channel_cfg_cmd(struct qlcnic_adapter *, u8);
  33. static void qlcnic_sriov_process_bc_cmd(struct work_struct *);
  34. static int qlcnic_sriov_vf_shutdown(struct pci_dev *);
  35. static int qlcnic_sriov_vf_resume(struct qlcnic_adapter *);
  36. static int qlcnic_sriov_async_issue_cmd(struct qlcnic_adapter *,
  37. struct qlcnic_cmd_args *);
  38. static struct qlcnic_hardware_ops qlcnic_sriov_vf_hw_ops = {
  39. .read_crb = qlcnic_83xx_read_crb,
  40. .write_crb = qlcnic_83xx_write_crb,
  41. .read_reg = qlcnic_83xx_rd_reg_indirect,
  42. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  43. .get_mac_address = qlcnic_83xx_get_mac_address,
  44. .setup_intr = qlcnic_83xx_setup_intr,
  45. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  46. .mbx_cmd = qlcnic_sriov_issue_cmd,
  47. .get_func_no = qlcnic_83xx_get_func_no,
  48. .api_lock = qlcnic_83xx_cam_lock,
  49. .api_unlock = qlcnic_83xx_cam_unlock,
  50. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  51. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  52. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  53. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  54. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  55. .setup_link_event = qlcnic_83xx_setup_link_event,
  56. .get_nic_info = qlcnic_83xx_get_nic_info,
  57. .get_pci_info = qlcnic_83xx_get_pci_info,
  58. .set_nic_info = qlcnic_83xx_set_nic_info,
  59. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  60. .napi_enable = qlcnic_83xx_napi_enable,
  61. .napi_disable = qlcnic_83xx_napi_disable,
  62. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  63. .config_rss = qlcnic_83xx_config_rss,
  64. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  65. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  66. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  67. .get_board_info = qlcnic_83xx_get_port_info,
  68. .free_mac_list = qlcnic_sriov_vf_free_mac_list,
  69. .enable_sds_intr = qlcnic_83xx_enable_sds_intr,
  70. .disable_sds_intr = qlcnic_83xx_disable_sds_intr,
  71. };
  72. static struct qlcnic_nic_template qlcnic_sriov_vf_ops = {
  73. .config_bridged_mode = qlcnic_config_bridged_mode,
  74. .config_led = qlcnic_config_led,
  75. .cancel_idc_work = qlcnic_sriov_vf_cancel_fw_work,
  76. .napi_add = qlcnic_83xx_napi_add,
  77. .napi_del = qlcnic_83xx_napi_del,
  78. .shutdown = qlcnic_sriov_vf_shutdown,
  79. .resume = qlcnic_sriov_vf_resume,
  80. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  81. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  82. };
  83. static const struct qlcnic_mailbox_metadata qlcnic_sriov_bc_mbx_tbl[] = {
  84. {QLCNIC_BC_CMD_CHANNEL_INIT, 2, 2},
  85. {QLCNIC_BC_CMD_CHANNEL_TERM, 2, 2},
  86. {QLCNIC_BC_CMD_GET_ACL, 3, 14},
  87. {QLCNIC_BC_CMD_CFG_GUEST_VLAN, 2, 2},
  88. };
  89. static inline bool qlcnic_sriov_bc_msg_check(u32 val)
  90. {
  91. return (val & (1 << QLC_BC_MSG)) ? true : false;
  92. }
  93. static inline bool qlcnic_sriov_channel_free_check(u32 val)
  94. {
  95. return (val & (1 << QLC_BC_CFREE)) ? true : false;
  96. }
  97. static inline bool qlcnic_sriov_flr_check(u32 val)
  98. {
  99. return (val & (1 << QLC_BC_FLR)) ? true : false;
  100. }
  101. static inline u8 qlcnic_sriov_target_func_id(u32 val)
  102. {
  103. return (val >> 4) & 0xff;
  104. }
  105. static int qlcnic_sriov_virtid_fn(struct qlcnic_adapter *adapter, int vf_id)
  106. {
  107. struct pci_dev *dev = adapter->pdev;
  108. int pos;
  109. u16 stride, offset;
  110. if (qlcnic_sriov_vf_check(adapter))
  111. return 0;
  112. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_SRIOV);
  113. pci_read_config_word(dev, pos + PCI_SRIOV_VF_OFFSET, &offset);
  114. pci_read_config_word(dev, pos + PCI_SRIOV_VF_STRIDE, &stride);
  115. return (dev->devfn + offset + stride * vf_id) & 0xff;
  116. }
  117. int qlcnic_sriov_init(struct qlcnic_adapter *adapter, int num_vfs)
  118. {
  119. struct qlcnic_sriov *sriov;
  120. struct qlcnic_back_channel *bc;
  121. struct workqueue_struct *wq;
  122. struct qlcnic_vport *vp;
  123. struct qlcnic_vf_info *vf;
  124. int err, i;
  125. if (!qlcnic_sriov_enable_check(adapter))
  126. return -EIO;
  127. sriov = kzalloc(sizeof(struct qlcnic_sriov), GFP_KERNEL);
  128. if (!sriov)
  129. return -ENOMEM;
  130. adapter->ahw->sriov = sriov;
  131. sriov->num_vfs = num_vfs;
  132. bc = &sriov->bc;
  133. sriov->vf_info = kzalloc(sizeof(struct qlcnic_vf_info) *
  134. num_vfs, GFP_KERNEL);
  135. if (!sriov->vf_info) {
  136. err = -ENOMEM;
  137. goto qlcnic_free_sriov;
  138. }
  139. wq = create_singlethread_workqueue("bc-trans");
  140. if (wq == NULL) {
  141. err = -ENOMEM;
  142. dev_err(&adapter->pdev->dev,
  143. "Cannot create bc-trans workqueue\n");
  144. goto qlcnic_free_vf_info;
  145. }
  146. bc->bc_trans_wq = wq;
  147. wq = create_singlethread_workqueue("async");
  148. if (wq == NULL) {
  149. err = -ENOMEM;
  150. dev_err(&adapter->pdev->dev, "Cannot create async workqueue\n");
  151. goto qlcnic_destroy_trans_wq;
  152. }
  153. bc->bc_async_wq = wq;
  154. INIT_LIST_HEAD(&bc->async_cmd_list);
  155. INIT_WORK(&bc->vf_async_work, qlcnic_sriov_handle_async_issue_cmd);
  156. spin_lock_init(&bc->queue_lock);
  157. bc->adapter = adapter;
  158. for (i = 0; i < num_vfs; i++) {
  159. vf = &sriov->vf_info[i];
  160. vf->adapter = adapter;
  161. vf->pci_func = qlcnic_sriov_virtid_fn(adapter, i);
  162. mutex_init(&vf->send_cmd_lock);
  163. spin_lock_init(&vf->vlan_list_lock);
  164. INIT_LIST_HEAD(&vf->rcv_act.wait_list);
  165. INIT_LIST_HEAD(&vf->rcv_pend.wait_list);
  166. spin_lock_init(&vf->rcv_act.lock);
  167. spin_lock_init(&vf->rcv_pend.lock);
  168. init_completion(&vf->ch_free_cmpl);
  169. INIT_WORK(&vf->trans_work, qlcnic_sriov_process_bc_cmd);
  170. if (qlcnic_sriov_pf_check(adapter)) {
  171. vp = kzalloc(sizeof(struct qlcnic_vport), GFP_KERNEL);
  172. if (!vp) {
  173. err = -ENOMEM;
  174. goto qlcnic_destroy_async_wq;
  175. }
  176. sriov->vf_info[i].vp = vp;
  177. vp->vlan_mode = QLC_GUEST_VLAN_MODE;
  178. vp->max_tx_bw = MAX_BW;
  179. vp->min_tx_bw = MIN_BW;
  180. vp->spoofchk = false;
  181. random_ether_addr(vp->mac);
  182. dev_info(&adapter->pdev->dev,
  183. "MAC Address %pM is configured for VF %d\n",
  184. vp->mac, i);
  185. }
  186. }
  187. return 0;
  188. qlcnic_destroy_async_wq:
  189. destroy_workqueue(bc->bc_async_wq);
  190. qlcnic_destroy_trans_wq:
  191. destroy_workqueue(bc->bc_trans_wq);
  192. qlcnic_free_vf_info:
  193. kfree(sriov->vf_info);
  194. qlcnic_free_sriov:
  195. kfree(adapter->ahw->sriov);
  196. return err;
  197. }
  198. void qlcnic_sriov_cleanup_list(struct qlcnic_trans_list *t_list)
  199. {
  200. struct qlcnic_bc_trans *trans;
  201. struct qlcnic_cmd_args cmd;
  202. unsigned long flags;
  203. spin_lock_irqsave(&t_list->lock, flags);
  204. while (!list_empty(&t_list->wait_list)) {
  205. trans = list_first_entry(&t_list->wait_list,
  206. struct qlcnic_bc_trans, list);
  207. list_del(&trans->list);
  208. t_list->count--;
  209. cmd.req.arg = (u32 *)trans->req_pay;
  210. cmd.rsp.arg = (u32 *)trans->rsp_pay;
  211. qlcnic_free_mbx_args(&cmd);
  212. qlcnic_sriov_cleanup_transaction(trans);
  213. }
  214. spin_unlock_irqrestore(&t_list->lock, flags);
  215. }
  216. void __qlcnic_sriov_cleanup(struct qlcnic_adapter *adapter)
  217. {
  218. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  219. struct qlcnic_back_channel *bc = &sriov->bc;
  220. struct qlcnic_vf_info *vf;
  221. int i;
  222. if (!qlcnic_sriov_enable_check(adapter))
  223. return;
  224. qlcnic_sriov_cleanup_async_list(bc);
  225. destroy_workqueue(bc->bc_async_wq);
  226. for (i = 0; i < sriov->num_vfs; i++) {
  227. vf = &sriov->vf_info[i];
  228. qlcnic_sriov_cleanup_list(&vf->rcv_pend);
  229. cancel_work_sync(&vf->trans_work);
  230. qlcnic_sriov_cleanup_list(&vf->rcv_act);
  231. }
  232. destroy_workqueue(bc->bc_trans_wq);
  233. for (i = 0; i < sriov->num_vfs; i++)
  234. kfree(sriov->vf_info[i].vp);
  235. kfree(sriov->vf_info);
  236. kfree(adapter->ahw->sriov);
  237. }
  238. static void qlcnic_sriov_vf_cleanup(struct qlcnic_adapter *adapter)
  239. {
  240. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  241. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  242. __qlcnic_sriov_cleanup(adapter);
  243. }
  244. void qlcnic_sriov_cleanup(struct qlcnic_adapter *adapter)
  245. {
  246. if (!test_bit(__QLCNIC_SRIOV_ENABLE, &adapter->state))
  247. return;
  248. qlcnic_sriov_free_vlans(adapter);
  249. if (qlcnic_sriov_pf_check(adapter))
  250. qlcnic_sriov_pf_cleanup(adapter);
  251. if (qlcnic_sriov_vf_check(adapter))
  252. qlcnic_sriov_vf_cleanup(adapter);
  253. }
  254. static int qlcnic_sriov_post_bc_msg(struct qlcnic_adapter *adapter, u32 *hdr,
  255. u32 *pay, u8 pci_func, u8 size)
  256. {
  257. struct qlcnic_hardware_context *ahw = adapter->ahw;
  258. struct qlcnic_mailbox *mbx = ahw->mailbox;
  259. struct qlcnic_cmd_args cmd;
  260. unsigned long timeout;
  261. int err;
  262. memset(&cmd, 0, sizeof(struct qlcnic_cmd_args));
  263. cmd.hdr = hdr;
  264. cmd.pay = pay;
  265. cmd.pay_size = size;
  266. cmd.func_num = pci_func;
  267. cmd.op_type = QLC_83XX_MBX_POST_BC_OP;
  268. cmd.cmd_op = ((struct qlcnic_bc_hdr *)hdr)->cmd_op;
  269. err = mbx->ops->enqueue_cmd(adapter, &cmd, &timeout);
  270. if (err) {
  271. dev_err(&adapter->pdev->dev,
  272. "%s: Mailbox not available, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  273. __func__, cmd.cmd_op, cmd.type, ahw->pci_func,
  274. ahw->op_mode);
  275. return err;
  276. }
  277. if (!wait_for_completion_timeout(&cmd.completion, timeout)) {
  278. dev_err(&adapter->pdev->dev,
  279. "%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  280. __func__, cmd.cmd_op, cmd.type, ahw->pci_func,
  281. ahw->op_mode);
  282. flush_workqueue(mbx->work_q);
  283. }
  284. return cmd.rsp_opcode;
  285. }
  286. static void qlcnic_sriov_vf_cfg_buff_desc(struct qlcnic_adapter *adapter)
  287. {
  288. adapter->num_rxd = QLC_DEFAULT_RCV_DESCRIPTORS_SRIOV_VF;
  289. adapter->max_rxd = MAX_RCV_DESCRIPTORS_10G;
  290. adapter->num_jumbo_rxd = QLC_DEFAULT_JUMBO_RCV_DESCRIPTORS_SRIOV_VF;
  291. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  292. adapter->num_txd = MAX_CMD_DESCRIPTORS;
  293. adapter->max_rds_rings = MAX_RDS_RINGS;
  294. }
  295. int qlcnic_sriov_get_vf_vport_info(struct qlcnic_adapter *adapter,
  296. struct qlcnic_info *npar_info, u16 vport_id)
  297. {
  298. struct device *dev = &adapter->pdev->dev;
  299. struct qlcnic_cmd_args cmd;
  300. int err;
  301. u32 status;
  302. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  303. if (err)
  304. return err;
  305. cmd.req.arg[1] = vport_id << 16 | 0x1;
  306. err = qlcnic_issue_cmd(adapter, &cmd);
  307. if (err) {
  308. dev_err(&adapter->pdev->dev,
  309. "Failed to get vport info, err=%d\n", err);
  310. qlcnic_free_mbx_args(&cmd);
  311. return err;
  312. }
  313. status = cmd.rsp.arg[2] & 0xffff;
  314. if (status & BIT_0)
  315. npar_info->min_tx_bw = MSW(cmd.rsp.arg[2]);
  316. if (status & BIT_1)
  317. npar_info->max_tx_bw = LSW(cmd.rsp.arg[3]);
  318. if (status & BIT_2)
  319. npar_info->max_tx_ques = MSW(cmd.rsp.arg[3]);
  320. if (status & BIT_3)
  321. npar_info->max_tx_mac_filters = LSW(cmd.rsp.arg[4]);
  322. if (status & BIT_4)
  323. npar_info->max_rx_mcast_mac_filters = MSW(cmd.rsp.arg[4]);
  324. if (status & BIT_5)
  325. npar_info->max_rx_ucast_mac_filters = LSW(cmd.rsp.arg[5]);
  326. if (status & BIT_6)
  327. npar_info->max_rx_ip_addr = MSW(cmd.rsp.arg[5]);
  328. if (status & BIT_7)
  329. npar_info->max_rx_lro_flow = LSW(cmd.rsp.arg[6]);
  330. if (status & BIT_8)
  331. npar_info->max_rx_status_rings = MSW(cmd.rsp.arg[6]);
  332. if (status & BIT_9)
  333. npar_info->max_rx_buf_rings = LSW(cmd.rsp.arg[7]);
  334. npar_info->max_rx_ques = MSW(cmd.rsp.arg[7]);
  335. npar_info->max_tx_vlan_keys = LSW(cmd.rsp.arg[8]);
  336. npar_info->max_local_ipv6_addrs = MSW(cmd.rsp.arg[8]);
  337. npar_info->max_remote_ipv6_addrs = LSW(cmd.rsp.arg[9]);
  338. dev_info(dev, "\n\tmin_tx_bw: %d, max_tx_bw: %d max_tx_ques: %d,\n"
  339. "\tmax_tx_mac_filters: %d max_rx_mcast_mac_filters: %d,\n"
  340. "\tmax_rx_ucast_mac_filters: 0x%x, max_rx_ip_addr: %d,\n"
  341. "\tmax_rx_lro_flow: %d max_rx_status_rings: %d,\n"
  342. "\tmax_rx_buf_rings: %d, max_rx_ques: %d, max_tx_vlan_keys %d\n"
  343. "\tlocal_ipv6_addr: %d, remote_ipv6_addr: %d\n",
  344. npar_info->min_tx_bw, npar_info->max_tx_bw,
  345. npar_info->max_tx_ques, npar_info->max_tx_mac_filters,
  346. npar_info->max_rx_mcast_mac_filters,
  347. npar_info->max_rx_ucast_mac_filters, npar_info->max_rx_ip_addr,
  348. npar_info->max_rx_lro_flow, npar_info->max_rx_status_rings,
  349. npar_info->max_rx_buf_rings, npar_info->max_rx_ques,
  350. npar_info->max_tx_vlan_keys, npar_info->max_local_ipv6_addrs,
  351. npar_info->max_remote_ipv6_addrs);
  352. qlcnic_free_mbx_args(&cmd);
  353. return err;
  354. }
  355. static int qlcnic_sriov_set_pvid_mode(struct qlcnic_adapter *adapter,
  356. struct qlcnic_cmd_args *cmd)
  357. {
  358. adapter->rx_pvid = MSW(cmd->rsp.arg[1]) & 0xffff;
  359. adapter->flags &= ~QLCNIC_TAGGING_ENABLED;
  360. return 0;
  361. }
  362. static int qlcnic_sriov_set_guest_vlan_mode(struct qlcnic_adapter *adapter,
  363. struct qlcnic_cmd_args *cmd)
  364. {
  365. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  366. int i, num_vlans;
  367. u16 *vlans;
  368. if (sriov->allowed_vlans)
  369. return 0;
  370. sriov->any_vlan = cmd->rsp.arg[2] & 0xf;
  371. sriov->num_allowed_vlans = cmd->rsp.arg[2] >> 16;
  372. dev_info(&adapter->pdev->dev, "Number of allowed Guest VLANs = %d\n",
  373. sriov->num_allowed_vlans);
  374. qlcnic_sriov_alloc_vlans(adapter);
  375. if (!sriov->any_vlan)
  376. return 0;
  377. num_vlans = sriov->num_allowed_vlans;
  378. sriov->allowed_vlans = kzalloc(sizeof(u16) * num_vlans, GFP_KERNEL);
  379. if (!sriov->allowed_vlans)
  380. return -ENOMEM;
  381. vlans = (u16 *)&cmd->rsp.arg[3];
  382. for (i = 0; i < num_vlans; i++)
  383. sriov->allowed_vlans[i] = vlans[i];
  384. return 0;
  385. }
  386. static int qlcnic_sriov_get_vf_acl(struct qlcnic_adapter *adapter)
  387. {
  388. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  389. struct qlcnic_cmd_args cmd;
  390. int ret = 0;
  391. memset(&cmd, 0, sizeof(cmd));
  392. ret = qlcnic_sriov_alloc_bc_mbx_args(&cmd, QLCNIC_BC_CMD_GET_ACL);
  393. if (ret)
  394. return ret;
  395. ret = qlcnic_issue_cmd(adapter, &cmd);
  396. if (ret) {
  397. dev_err(&adapter->pdev->dev, "Failed to get ACL, err=%d\n",
  398. ret);
  399. } else {
  400. sriov->vlan_mode = cmd.rsp.arg[1] & 0x3;
  401. switch (sriov->vlan_mode) {
  402. case QLC_GUEST_VLAN_MODE:
  403. ret = qlcnic_sriov_set_guest_vlan_mode(adapter, &cmd);
  404. break;
  405. case QLC_PVID_MODE:
  406. ret = qlcnic_sriov_set_pvid_mode(adapter, &cmd);
  407. break;
  408. }
  409. }
  410. qlcnic_free_mbx_args(&cmd);
  411. return ret;
  412. }
  413. static int qlcnic_sriov_vf_init_driver(struct qlcnic_adapter *adapter)
  414. {
  415. struct qlcnic_hardware_context *ahw = adapter->ahw;
  416. struct qlcnic_info nic_info;
  417. int err;
  418. err = qlcnic_sriov_get_vf_vport_info(adapter, &nic_info, 0);
  419. if (err)
  420. return err;
  421. ahw->max_mc_count = nic_info.max_rx_mcast_mac_filters;
  422. err = qlcnic_get_nic_info(adapter, &nic_info, ahw->pci_func);
  423. if (err)
  424. return -EIO;
  425. if (qlcnic_83xx_get_port_info(adapter))
  426. return -EIO;
  427. qlcnic_sriov_vf_cfg_buff_desc(adapter);
  428. adapter->flags |= QLCNIC_ADAPTER_INITIALIZED;
  429. dev_info(&adapter->pdev->dev, "HAL Version: %d\n",
  430. adapter->ahw->fw_hal_version);
  431. ahw->physical_port = (u8) nic_info.phys_port;
  432. ahw->switch_mode = nic_info.switch_mode;
  433. ahw->max_mtu = nic_info.max_mtu;
  434. ahw->op_mode = nic_info.op_mode;
  435. ahw->capabilities = nic_info.capabilities;
  436. return 0;
  437. }
  438. static int qlcnic_sriov_setup_vf(struct qlcnic_adapter *adapter,
  439. int pci_using_dac)
  440. {
  441. int err;
  442. adapter->flags |= QLCNIC_VLAN_FILTERING;
  443. adapter->ahw->total_nic_func = 1;
  444. INIT_LIST_HEAD(&adapter->vf_mc_list);
  445. if (!qlcnic_use_msi_x && !!qlcnic_use_msi)
  446. dev_warn(&adapter->pdev->dev,
  447. "Device does not support MSI interrupts\n");
  448. /* compute and set default and max tx/sds rings */
  449. qlcnic_set_tx_ring_count(adapter, QLCNIC_SINGLE_RING);
  450. qlcnic_set_sds_ring_count(adapter, QLCNIC_SINGLE_RING);
  451. err = qlcnic_setup_intr(adapter);
  452. if (err) {
  453. dev_err(&adapter->pdev->dev, "Failed to setup interrupt\n");
  454. goto err_out_disable_msi;
  455. }
  456. err = qlcnic_83xx_setup_mbx_intr(adapter);
  457. if (err)
  458. goto err_out_disable_msi;
  459. err = qlcnic_sriov_init(adapter, 1);
  460. if (err)
  461. goto err_out_disable_mbx_intr;
  462. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  463. if (err)
  464. goto err_out_cleanup_sriov;
  465. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  466. if (err)
  467. goto err_out_disable_bc_intr;
  468. err = qlcnic_sriov_vf_init_driver(adapter);
  469. if (err)
  470. goto err_out_send_channel_term;
  471. err = qlcnic_sriov_get_vf_acl(adapter);
  472. if (err)
  473. goto err_out_send_channel_term;
  474. err = qlcnic_setup_netdev(adapter, adapter->netdev, pci_using_dac);
  475. if (err)
  476. goto err_out_send_channel_term;
  477. pci_set_drvdata(adapter->pdev, adapter);
  478. dev_info(&adapter->pdev->dev, "%s: XGbE port initialized\n",
  479. adapter->netdev->name);
  480. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  481. adapter->ahw->idc.delay);
  482. return 0;
  483. err_out_send_channel_term:
  484. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  485. err_out_disable_bc_intr:
  486. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  487. err_out_cleanup_sriov:
  488. __qlcnic_sriov_cleanup(adapter);
  489. err_out_disable_mbx_intr:
  490. qlcnic_83xx_free_mbx_intr(adapter);
  491. err_out_disable_msi:
  492. qlcnic_teardown_intr(adapter);
  493. return err;
  494. }
  495. static int qlcnic_sriov_check_dev_ready(struct qlcnic_adapter *adapter)
  496. {
  497. u32 state;
  498. do {
  499. msleep(20);
  500. if (++adapter->fw_fail_cnt > QLC_BC_CMD_MAX_RETRY_CNT)
  501. return -EIO;
  502. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  503. } while (state != QLC_83XX_IDC_DEV_READY);
  504. return 0;
  505. }
  506. int qlcnic_sriov_vf_init(struct qlcnic_adapter *adapter, int pci_using_dac)
  507. {
  508. struct qlcnic_hardware_context *ahw = adapter->ahw;
  509. int err;
  510. set_bit(QLC_83XX_MODULE_LOADED, &ahw->idc.status);
  511. ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  512. ahw->reset_context = 0;
  513. adapter->fw_fail_cnt = 0;
  514. ahw->msix_supported = 1;
  515. adapter->need_fw_reset = 0;
  516. adapter->flags |= QLCNIC_TX_INTR_SHARED;
  517. err = qlcnic_sriov_check_dev_ready(adapter);
  518. if (err)
  519. return err;
  520. err = qlcnic_sriov_setup_vf(adapter, pci_using_dac);
  521. if (err)
  522. return err;
  523. if (qlcnic_read_mac_addr(adapter))
  524. dev_warn(&adapter->pdev->dev, "failed to read mac addr\n");
  525. INIT_DELAYED_WORK(&adapter->idc_aen_work, qlcnic_83xx_idc_aen_work);
  526. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  527. return 0;
  528. }
  529. void qlcnic_sriov_vf_set_ops(struct qlcnic_adapter *adapter)
  530. {
  531. struct qlcnic_hardware_context *ahw = adapter->ahw;
  532. ahw->op_mode = QLCNIC_SRIOV_VF_FUNC;
  533. dev_info(&adapter->pdev->dev,
  534. "HAL Version: %d Non Privileged SRIOV function\n",
  535. ahw->fw_hal_version);
  536. adapter->nic_ops = &qlcnic_sriov_vf_ops;
  537. set_bit(__QLCNIC_SRIOV_ENABLE, &adapter->state);
  538. return;
  539. }
  540. void qlcnic_sriov_vf_register_map(struct qlcnic_hardware_context *ahw)
  541. {
  542. ahw->hw_ops = &qlcnic_sriov_vf_hw_ops;
  543. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  544. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  545. }
  546. static u32 qlcnic_sriov_get_bc_paysize(u32 real_pay_size, u8 curr_frag)
  547. {
  548. u32 pay_size;
  549. pay_size = real_pay_size / ((curr_frag + 1) * QLC_BC_PAYLOAD_SZ);
  550. if (pay_size)
  551. pay_size = QLC_BC_PAYLOAD_SZ;
  552. else
  553. pay_size = real_pay_size % QLC_BC_PAYLOAD_SZ;
  554. return pay_size;
  555. }
  556. int qlcnic_sriov_func_to_index(struct qlcnic_adapter *adapter, u8 pci_func)
  557. {
  558. struct qlcnic_vf_info *vf_info = adapter->ahw->sriov->vf_info;
  559. u8 i;
  560. if (qlcnic_sriov_vf_check(adapter))
  561. return 0;
  562. for (i = 0; i < adapter->ahw->sriov->num_vfs; i++) {
  563. if (vf_info[i].pci_func == pci_func)
  564. return i;
  565. }
  566. return -EINVAL;
  567. }
  568. static inline int qlcnic_sriov_alloc_bc_trans(struct qlcnic_bc_trans **trans)
  569. {
  570. *trans = kzalloc(sizeof(struct qlcnic_bc_trans), GFP_ATOMIC);
  571. if (!*trans)
  572. return -ENOMEM;
  573. init_completion(&(*trans)->resp_cmpl);
  574. return 0;
  575. }
  576. static inline int qlcnic_sriov_alloc_bc_msg(struct qlcnic_bc_hdr **hdr,
  577. u32 size)
  578. {
  579. *hdr = kzalloc(sizeof(struct qlcnic_bc_hdr) * size, GFP_ATOMIC);
  580. if (!*hdr)
  581. return -ENOMEM;
  582. return 0;
  583. }
  584. static int qlcnic_sriov_alloc_bc_mbx_args(struct qlcnic_cmd_args *mbx, u32 type)
  585. {
  586. const struct qlcnic_mailbox_metadata *mbx_tbl;
  587. int i, size;
  588. mbx_tbl = qlcnic_sriov_bc_mbx_tbl;
  589. size = ARRAY_SIZE(qlcnic_sriov_bc_mbx_tbl);
  590. for (i = 0; i < size; i++) {
  591. if (type == mbx_tbl[i].cmd) {
  592. mbx->op_type = QLC_BC_CMD;
  593. mbx->req.num = mbx_tbl[i].in_args;
  594. mbx->rsp.num = mbx_tbl[i].out_args;
  595. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  596. GFP_ATOMIC);
  597. if (!mbx->req.arg)
  598. return -ENOMEM;
  599. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  600. GFP_ATOMIC);
  601. if (!mbx->rsp.arg) {
  602. kfree(mbx->req.arg);
  603. mbx->req.arg = NULL;
  604. return -ENOMEM;
  605. }
  606. mbx->req.arg[0] = (type | (mbx->req.num << 16) |
  607. (3 << 29));
  608. mbx->rsp.arg[0] = (type & 0xffff) | mbx->rsp.num << 16;
  609. return 0;
  610. }
  611. }
  612. return -EINVAL;
  613. }
  614. static int qlcnic_sriov_prepare_bc_hdr(struct qlcnic_bc_trans *trans,
  615. struct qlcnic_cmd_args *cmd,
  616. u16 seq, u8 msg_type)
  617. {
  618. struct qlcnic_bc_hdr *hdr;
  619. int i;
  620. u32 num_regs, bc_pay_sz;
  621. u16 remainder;
  622. u8 cmd_op, num_frags, t_num_frags;
  623. bc_pay_sz = QLC_BC_PAYLOAD_SZ;
  624. if (msg_type == QLC_BC_COMMAND) {
  625. trans->req_pay = (struct qlcnic_bc_payload *)cmd->req.arg;
  626. trans->rsp_pay = (struct qlcnic_bc_payload *)cmd->rsp.arg;
  627. num_regs = cmd->req.num;
  628. trans->req_pay_size = (num_regs * 4);
  629. num_regs = cmd->rsp.num;
  630. trans->rsp_pay_size = (num_regs * 4);
  631. cmd_op = cmd->req.arg[0] & 0xff;
  632. remainder = (trans->req_pay_size) % (bc_pay_sz);
  633. num_frags = (trans->req_pay_size) / (bc_pay_sz);
  634. if (remainder)
  635. num_frags++;
  636. t_num_frags = num_frags;
  637. if (qlcnic_sriov_alloc_bc_msg(&trans->req_hdr, num_frags))
  638. return -ENOMEM;
  639. remainder = (trans->rsp_pay_size) % (bc_pay_sz);
  640. num_frags = (trans->rsp_pay_size) / (bc_pay_sz);
  641. if (remainder)
  642. num_frags++;
  643. if (qlcnic_sriov_alloc_bc_msg(&trans->rsp_hdr, num_frags))
  644. return -ENOMEM;
  645. num_frags = t_num_frags;
  646. hdr = trans->req_hdr;
  647. } else {
  648. cmd->req.arg = (u32 *)trans->req_pay;
  649. cmd->rsp.arg = (u32 *)trans->rsp_pay;
  650. cmd_op = cmd->req.arg[0] & 0xff;
  651. cmd->cmd_op = cmd_op;
  652. remainder = (trans->rsp_pay_size) % (bc_pay_sz);
  653. num_frags = (trans->rsp_pay_size) / (bc_pay_sz);
  654. if (remainder)
  655. num_frags++;
  656. cmd->req.num = trans->req_pay_size / 4;
  657. cmd->rsp.num = trans->rsp_pay_size / 4;
  658. hdr = trans->rsp_hdr;
  659. cmd->op_type = trans->req_hdr->op_type;
  660. }
  661. trans->trans_id = seq;
  662. trans->cmd_id = cmd_op;
  663. for (i = 0; i < num_frags; i++) {
  664. hdr[i].version = 2;
  665. hdr[i].msg_type = msg_type;
  666. hdr[i].op_type = cmd->op_type;
  667. hdr[i].num_cmds = 1;
  668. hdr[i].num_frags = num_frags;
  669. hdr[i].frag_num = i + 1;
  670. hdr[i].cmd_op = cmd_op;
  671. hdr[i].seq_id = seq;
  672. }
  673. return 0;
  674. }
  675. static void qlcnic_sriov_cleanup_transaction(struct qlcnic_bc_trans *trans)
  676. {
  677. if (!trans)
  678. return;
  679. kfree(trans->req_hdr);
  680. kfree(trans->rsp_hdr);
  681. kfree(trans);
  682. }
  683. static int qlcnic_sriov_clear_trans(struct qlcnic_vf_info *vf,
  684. struct qlcnic_bc_trans *trans, u8 type)
  685. {
  686. struct qlcnic_trans_list *t_list;
  687. unsigned long flags;
  688. int ret = 0;
  689. if (type == QLC_BC_RESPONSE) {
  690. t_list = &vf->rcv_act;
  691. spin_lock_irqsave(&t_list->lock, flags);
  692. t_list->count--;
  693. list_del(&trans->list);
  694. if (t_list->count > 0)
  695. ret = 1;
  696. spin_unlock_irqrestore(&t_list->lock, flags);
  697. }
  698. if (type == QLC_BC_COMMAND) {
  699. while (test_and_set_bit(QLC_BC_VF_SEND, &vf->state))
  700. msleep(100);
  701. vf->send_cmd = NULL;
  702. clear_bit(QLC_BC_VF_SEND, &vf->state);
  703. }
  704. return ret;
  705. }
  706. static void qlcnic_sriov_schedule_bc_cmd(struct qlcnic_sriov *sriov,
  707. struct qlcnic_vf_info *vf,
  708. work_func_t func)
  709. {
  710. if (test_bit(QLC_BC_VF_FLR, &vf->state) ||
  711. vf->adapter->need_fw_reset)
  712. return;
  713. queue_work(sriov->bc.bc_trans_wq, &vf->trans_work);
  714. }
  715. static inline void qlcnic_sriov_wait_for_resp(struct qlcnic_bc_trans *trans)
  716. {
  717. struct completion *cmpl = &trans->resp_cmpl;
  718. if (wait_for_completion_timeout(cmpl, QLC_MBOX_RESP_TIMEOUT))
  719. trans->trans_state = QLC_END;
  720. else
  721. trans->trans_state = QLC_ABORT;
  722. return;
  723. }
  724. static void qlcnic_sriov_handle_multi_frags(struct qlcnic_bc_trans *trans,
  725. u8 type)
  726. {
  727. if (type == QLC_BC_RESPONSE) {
  728. trans->curr_rsp_frag++;
  729. if (trans->curr_rsp_frag < trans->rsp_hdr->num_frags)
  730. trans->trans_state = QLC_INIT;
  731. else
  732. trans->trans_state = QLC_END;
  733. } else {
  734. trans->curr_req_frag++;
  735. if (trans->curr_req_frag < trans->req_hdr->num_frags)
  736. trans->trans_state = QLC_INIT;
  737. else
  738. trans->trans_state = QLC_WAIT_FOR_RESP;
  739. }
  740. }
  741. static void qlcnic_sriov_wait_for_channel_free(struct qlcnic_bc_trans *trans,
  742. u8 type)
  743. {
  744. struct qlcnic_vf_info *vf = trans->vf;
  745. struct completion *cmpl = &vf->ch_free_cmpl;
  746. if (!wait_for_completion_timeout(cmpl, QLC_MBOX_CH_FREE_TIMEOUT)) {
  747. trans->trans_state = QLC_ABORT;
  748. return;
  749. }
  750. clear_bit(QLC_BC_VF_CHANNEL, &vf->state);
  751. qlcnic_sriov_handle_multi_frags(trans, type);
  752. }
  753. static void qlcnic_sriov_pull_bc_msg(struct qlcnic_adapter *adapter,
  754. u32 *hdr, u32 *pay, u32 size)
  755. {
  756. struct qlcnic_hardware_context *ahw = adapter->ahw;
  757. u32 fw_mbx;
  758. u8 i, max = 2, hdr_size, j;
  759. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  760. max = (size / sizeof(u32)) + hdr_size;
  761. fw_mbx = readl(QLCNIC_MBX_FW(ahw, 0));
  762. for (i = 2, j = 0; j < hdr_size; i++, j++)
  763. *(hdr++) = readl(QLCNIC_MBX_FW(ahw, i));
  764. for (; j < max; i++, j++)
  765. *(pay++) = readl(QLCNIC_MBX_FW(ahw, i));
  766. }
  767. static int __qlcnic_sriov_issue_bc_post(struct qlcnic_vf_info *vf)
  768. {
  769. int ret = -EBUSY;
  770. u32 timeout = 10000;
  771. do {
  772. if (!test_and_set_bit(QLC_BC_VF_CHANNEL, &vf->state)) {
  773. ret = 0;
  774. break;
  775. }
  776. mdelay(1);
  777. } while (--timeout);
  778. return ret;
  779. }
  780. static int qlcnic_sriov_issue_bc_post(struct qlcnic_bc_trans *trans, u8 type)
  781. {
  782. struct qlcnic_vf_info *vf = trans->vf;
  783. u32 pay_size, hdr_size;
  784. u32 *hdr, *pay;
  785. int ret;
  786. u8 pci_func = trans->func_id;
  787. if (__qlcnic_sriov_issue_bc_post(vf))
  788. return -EBUSY;
  789. if (type == QLC_BC_COMMAND) {
  790. hdr = (u32 *)(trans->req_hdr + trans->curr_req_frag);
  791. pay = (u32 *)(trans->req_pay + trans->curr_req_frag);
  792. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  793. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  794. trans->curr_req_frag);
  795. pay_size = (pay_size / sizeof(u32));
  796. } else {
  797. hdr = (u32 *)(trans->rsp_hdr + trans->curr_rsp_frag);
  798. pay = (u32 *)(trans->rsp_pay + trans->curr_rsp_frag);
  799. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  800. pay_size = qlcnic_sriov_get_bc_paysize(trans->rsp_pay_size,
  801. trans->curr_rsp_frag);
  802. pay_size = (pay_size / sizeof(u32));
  803. }
  804. ret = qlcnic_sriov_post_bc_msg(vf->adapter, hdr, pay,
  805. pci_func, pay_size);
  806. return ret;
  807. }
  808. static int __qlcnic_sriov_send_bc_msg(struct qlcnic_bc_trans *trans,
  809. struct qlcnic_vf_info *vf, u8 type)
  810. {
  811. bool flag = true;
  812. int err = -EIO;
  813. while (flag) {
  814. if (test_bit(QLC_BC_VF_FLR, &vf->state) ||
  815. vf->adapter->need_fw_reset)
  816. trans->trans_state = QLC_ABORT;
  817. switch (trans->trans_state) {
  818. case QLC_INIT:
  819. trans->trans_state = QLC_WAIT_FOR_CHANNEL_FREE;
  820. if (qlcnic_sriov_issue_bc_post(trans, type))
  821. trans->trans_state = QLC_ABORT;
  822. break;
  823. case QLC_WAIT_FOR_CHANNEL_FREE:
  824. qlcnic_sriov_wait_for_channel_free(trans, type);
  825. break;
  826. case QLC_WAIT_FOR_RESP:
  827. qlcnic_sriov_wait_for_resp(trans);
  828. break;
  829. case QLC_END:
  830. err = 0;
  831. flag = false;
  832. break;
  833. case QLC_ABORT:
  834. err = -EIO;
  835. flag = false;
  836. clear_bit(QLC_BC_VF_CHANNEL, &vf->state);
  837. break;
  838. default:
  839. err = -EIO;
  840. flag = false;
  841. }
  842. }
  843. return err;
  844. }
  845. static int qlcnic_sriov_send_bc_cmd(struct qlcnic_adapter *adapter,
  846. struct qlcnic_bc_trans *trans, int pci_func)
  847. {
  848. struct qlcnic_vf_info *vf;
  849. int err, index = qlcnic_sriov_func_to_index(adapter, pci_func);
  850. if (index < 0)
  851. return -EIO;
  852. vf = &adapter->ahw->sriov->vf_info[index];
  853. trans->vf = vf;
  854. trans->func_id = pci_func;
  855. if (!test_bit(QLC_BC_VF_STATE, &vf->state)) {
  856. if (qlcnic_sriov_pf_check(adapter))
  857. return -EIO;
  858. if (qlcnic_sriov_vf_check(adapter) &&
  859. trans->cmd_id != QLCNIC_BC_CMD_CHANNEL_INIT)
  860. return -EIO;
  861. }
  862. mutex_lock(&vf->send_cmd_lock);
  863. vf->send_cmd = trans;
  864. err = __qlcnic_sriov_send_bc_msg(trans, vf, QLC_BC_COMMAND);
  865. qlcnic_sriov_clear_trans(vf, trans, QLC_BC_COMMAND);
  866. mutex_unlock(&vf->send_cmd_lock);
  867. return err;
  868. }
  869. static void __qlcnic_sriov_process_bc_cmd(struct qlcnic_adapter *adapter,
  870. struct qlcnic_bc_trans *trans,
  871. struct qlcnic_cmd_args *cmd)
  872. {
  873. #ifdef CONFIG_QLCNIC_SRIOV
  874. if (qlcnic_sriov_pf_check(adapter)) {
  875. qlcnic_sriov_pf_process_bc_cmd(adapter, trans, cmd);
  876. return;
  877. }
  878. #endif
  879. cmd->rsp.arg[0] |= (0x9 << 25);
  880. return;
  881. }
  882. static void qlcnic_sriov_process_bc_cmd(struct work_struct *work)
  883. {
  884. struct qlcnic_vf_info *vf = container_of(work, struct qlcnic_vf_info,
  885. trans_work);
  886. struct qlcnic_bc_trans *trans = NULL;
  887. struct qlcnic_adapter *adapter = vf->adapter;
  888. struct qlcnic_cmd_args cmd;
  889. u8 req;
  890. if (adapter->need_fw_reset)
  891. return;
  892. if (test_bit(QLC_BC_VF_FLR, &vf->state))
  893. return;
  894. memset(&cmd, 0, sizeof(struct qlcnic_cmd_args));
  895. trans = list_first_entry(&vf->rcv_act.wait_list,
  896. struct qlcnic_bc_trans, list);
  897. adapter = vf->adapter;
  898. if (qlcnic_sriov_prepare_bc_hdr(trans, &cmd, trans->req_hdr->seq_id,
  899. QLC_BC_RESPONSE))
  900. goto cleanup_trans;
  901. __qlcnic_sriov_process_bc_cmd(adapter, trans, &cmd);
  902. trans->trans_state = QLC_INIT;
  903. __qlcnic_sriov_send_bc_msg(trans, vf, QLC_BC_RESPONSE);
  904. cleanup_trans:
  905. qlcnic_free_mbx_args(&cmd);
  906. req = qlcnic_sriov_clear_trans(vf, trans, QLC_BC_RESPONSE);
  907. qlcnic_sriov_cleanup_transaction(trans);
  908. if (req)
  909. qlcnic_sriov_schedule_bc_cmd(adapter->ahw->sriov, vf,
  910. qlcnic_sriov_process_bc_cmd);
  911. }
  912. static void qlcnic_sriov_handle_bc_resp(struct qlcnic_bc_hdr *hdr,
  913. struct qlcnic_vf_info *vf)
  914. {
  915. struct qlcnic_bc_trans *trans;
  916. u32 pay_size;
  917. if (test_and_set_bit(QLC_BC_VF_SEND, &vf->state))
  918. return;
  919. trans = vf->send_cmd;
  920. if (trans == NULL)
  921. goto clear_send;
  922. if (trans->trans_id != hdr->seq_id)
  923. goto clear_send;
  924. pay_size = qlcnic_sriov_get_bc_paysize(trans->rsp_pay_size,
  925. trans->curr_rsp_frag);
  926. qlcnic_sriov_pull_bc_msg(vf->adapter,
  927. (u32 *)(trans->rsp_hdr + trans->curr_rsp_frag),
  928. (u32 *)(trans->rsp_pay + trans->curr_rsp_frag),
  929. pay_size);
  930. if (++trans->curr_rsp_frag < trans->rsp_hdr->num_frags)
  931. goto clear_send;
  932. complete(&trans->resp_cmpl);
  933. clear_send:
  934. clear_bit(QLC_BC_VF_SEND, &vf->state);
  935. }
  936. int __qlcnic_sriov_add_act_list(struct qlcnic_sriov *sriov,
  937. struct qlcnic_vf_info *vf,
  938. struct qlcnic_bc_trans *trans)
  939. {
  940. struct qlcnic_trans_list *t_list = &vf->rcv_act;
  941. t_list->count++;
  942. list_add_tail(&trans->list, &t_list->wait_list);
  943. if (t_list->count == 1)
  944. qlcnic_sriov_schedule_bc_cmd(sriov, vf,
  945. qlcnic_sriov_process_bc_cmd);
  946. return 0;
  947. }
  948. static int qlcnic_sriov_add_act_list(struct qlcnic_sriov *sriov,
  949. struct qlcnic_vf_info *vf,
  950. struct qlcnic_bc_trans *trans)
  951. {
  952. struct qlcnic_trans_list *t_list = &vf->rcv_act;
  953. spin_lock(&t_list->lock);
  954. __qlcnic_sriov_add_act_list(sriov, vf, trans);
  955. spin_unlock(&t_list->lock);
  956. return 0;
  957. }
  958. static void qlcnic_sriov_handle_pending_trans(struct qlcnic_sriov *sriov,
  959. struct qlcnic_vf_info *vf,
  960. struct qlcnic_bc_hdr *hdr)
  961. {
  962. struct qlcnic_bc_trans *trans = NULL;
  963. struct list_head *node;
  964. u32 pay_size, curr_frag;
  965. u8 found = 0, active = 0;
  966. spin_lock(&vf->rcv_pend.lock);
  967. if (vf->rcv_pend.count > 0) {
  968. list_for_each(node, &vf->rcv_pend.wait_list) {
  969. trans = list_entry(node, struct qlcnic_bc_trans, list);
  970. if (trans->trans_id == hdr->seq_id) {
  971. found = 1;
  972. break;
  973. }
  974. }
  975. }
  976. if (found) {
  977. curr_frag = trans->curr_req_frag;
  978. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  979. curr_frag);
  980. qlcnic_sriov_pull_bc_msg(vf->adapter,
  981. (u32 *)(trans->req_hdr + curr_frag),
  982. (u32 *)(trans->req_pay + curr_frag),
  983. pay_size);
  984. trans->curr_req_frag++;
  985. if (trans->curr_req_frag >= hdr->num_frags) {
  986. vf->rcv_pend.count--;
  987. list_del(&trans->list);
  988. active = 1;
  989. }
  990. }
  991. spin_unlock(&vf->rcv_pend.lock);
  992. if (active)
  993. if (qlcnic_sriov_add_act_list(sriov, vf, trans))
  994. qlcnic_sriov_cleanup_transaction(trans);
  995. return;
  996. }
  997. static void qlcnic_sriov_handle_bc_cmd(struct qlcnic_sriov *sriov,
  998. struct qlcnic_bc_hdr *hdr,
  999. struct qlcnic_vf_info *vf)
  1000. {
  1001. struct qlcnic_bc_trans *trans;
  1002. struct qlcnic_adapter *adapter = vf->adapter;
  1003. struct qlcnic_cmd_args cmd;
  1004. u32 pay_size;
  1005. int err;
  1006. u8 cmd_op;
  1007. if (adapter->need_fw_reset)
  1008. return;
  1009. if (!test_bit(QLC_BC_VF_STATE, &vf->state) &&
  1010. hdr->op_type != QLC_BC_CMD &&
  1011. hdr->cmd_op != QLCNIC_BC_CMD_CHANNEL_INIT)
  1012. return;
  1013. if (hdr->frag_num > 1) {
  1014. qlcnic_sriov_handle_pending_trans(sriov, vf, hdr);
  1015. return;
  1016. }
  1017. memset(&cmd, 0, sizeof(struct qlcnic_cmd_args));
  1018. cmd_op = hdr->cmd_op;
  1019. if (qlcnic_sriov_alloc_bc_trans(&trans))
  1020. return;
  1021. if (hdr->op_type == QLC_BC_CMD)
  1022. err = qlcnic_sriov_alloc_bc_mbx_args(&cmd, cmd_op);
  1023. else
  1024. err = qlcnic_alloc_mbx_args(&cmd, adapter, cmd_op);
  1025. if (err) {
  1026. qlcnic_sriov_cleanup_transaction(trans);
  1027. return;
  1028. }
  1029. cmd.op_type = hdr->op_type;
  1030. if (qlcnic_sriov_prepare_bc_hdr(trans, &cmd, hdr->seq_id,
  1031. QLC_BC_COMMAND)) {
  1032. qlcnic_free_mbx_args(&cmd);
  1033. qlcnic_sriov_cleanup_transaction(trans);
  1034. return;
  1035. }
  1036. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  1037. trans->curr_req_frag);
  1038. qlcnic_sriov_pull_bc_msg(vf->adapter,
  1039. (u32 *)(trans->req_hdr + trans->curr_req_frag),
  1040. (u32 *)(trans->req_pay + trans->curr_req_frag),
  1041. pay_size);
  1042. trans->func_id = vf->pci_func;
  1043. trans->vf = vf;
  1044. trans->trans_id = hdr->seq_id;
  1045. trans->curr_req_frag++;
  1046. if (qlcnic_sriov_soft_flr_check(adapter, trans, vf))
  1047. return;
  1048. if (trans->curr_req_frag == trans->req_hdr->num_frags) {
  1049. if (qlcnic_sriov_add_act_list(sriov, vf, trans)) {
  1050. qlcnic_free_mbx_args(&cmd);
  1051. qlcnic_sriov_cleanup_transaction(trans);
  1052. }
  1053. } else {
  1054. spin_lock(&vf->rcv_pend.lock);
  1055. list_add_tail(&trans->list, &vf->rcv_pend.wait_list);
  1056. vf->rcv_pend.count++;
  1057. spin_unlock(&vf->rcv_pend.lock);
  1058. }
  1059. }
  1060. static void qlcnic_sriov_handle_msg_event(struct qlcnic_sriov *sriov,
  1061. struct qlcnic_vf_info *vf)
  1062. {
  1063. struct qlcnic_bc_hdr hdr;
  1064. u32 *ptr = (u32 *)&hdr;
  1065. u8 msg_type, i;
  1066. for (i = 2; i < 6; i++)
  1067. ptr[i - 2] = readl(QLCNIC_MBX_FW(vf->adapter->ahw, i));
  1068. msg_type = hdr.msg_type;
  1069. switch (msg_type) {
  1070. case QLC_BC_COMMAND:
  1071. qlcnic_sriov_handle_bc_cmd(sriov, &hdr, vf);
  1072. break;
  1073. case QLC_BC_RESPONSE:
  1074. qlcnic_sriov_handle_bc_resp(&hdr, vf);
  1075. break;
  1076. }
  1077. }
  1078. static void qlcnic_sriov_handle_flr_event(struct qlcnic_sriov *sriov,
  1079. struct qlcnic_vf_info *vf)
  1080. {
  1081. struct qlcnic_adapter *adapter = vf->adapter;
  1082. if (qlcnic_sriov_pf_check(adapter))
  1083. qlcnic_sriov_pf_handle_flr(sriov, vf);
  1084. else
  1085. dev_err(&adapter->pdev->dev,
  1086. "Invalid event to VF. VF should not get FLR event\n");
  1087. }
  1088. void qlcnic_sriov_handle_bc_event(struct qlcnic_adapter *adapter, u32 event)
  1089. {
  1090. struct qlcnic_vf_info *vf;
  1091. struct qlcnic_sriov *sriov;
  1092. int index;
  1093. u8 pci_func;
  1094. sriov = adapter->ahw->sriov;
  1095. pci_func = qlcnic_sriov_target_func_id(event);
  1096. index = qlcnic_sriov_func_to_index(adapter, pci_func);
  1097. if (index < 0)
  1098. return;
  1099. vf = &sriov->vf_info[index];
  1100. vf->pci_func = pci_func;
  1101. if (qlcnic_sriov_channel_free_check(event))
  1102. complete(&vf->ch_free_cmpl);
  1103. if (qlcnic_sriov_flr_check(event)) {
  1104. qlcnic_sriov_handle_flr_event(sriov, vf);
  1105. return;
  1106. }
  1107. if (qlcnic_sriov_bc_msg_check(event))
  1108. qlcnic_sriov_handle_msg_event(sriov, vf);
  1109. }
  1110. int qlcnic_sriov_cfg_bc_intr(struct qlcnic_adapter *adapter, u8 enable)
  1111. {
  1112. struct qlcnic_cmd_args cmd;
  1113. int err;
  1114. if (!test_bit(__QLCNIC_SRIOV_ENABLE, &adapter->state))
  1115. return 0;
  1116. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_BC_EVENT_SETUP))
  1117. return -ENOMEM;
  1118. if (enable)
  1119. cmd.req.arg[1] = (1 << 4) | (1 << 5) | (1 << 6) | (1 << 7);
  1120. err = qlcnic_83xx_issue_cmd(adapter, &cmd);
  1121. if (err != QLCNIC_RCODE_SUCCESS) {
  1122. dev_err(&adapter->pdev->dev,
  1123. "Failed to %s bc events, err=%d\n",
  1124. (enable ? "enable" : "disable"), err);
  1125. }
  1126. qlcnic_free_mbx_args(&cmd);
  1127. return err;
  1128. }
  1129. static int qlcnic_sriov_retry_bc_cmd(struct qlcnic_adapter *adapter,
  1130. struct qlcnic_bc_trans *trans)
  1131. {
  1132. u8 max = QLC_BC_CMD_MAX_RETRY_CNT;
  1133. u32 state;
  1134. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  1135. if (state == QLC_83XX_IDC_DEV_READY) {
  1136. msleep(20);
  1137. clear_bit(QLC_BC_VF_CHANNEL, &trans->vf->state);
  1138. trans->trans_state = QLC_INIT;
  1139. if (++adapter->fw_fail_cnt > max)
  1140. return -EIO;
  1141. else
  1142. return 0;
  1143. }
  1144. return -EIO;
  1145. }
  1146. static int __qlcnic_sriov_issue_cmd(struct qlcnic_adapter *adapter,
  1147. struct qlcnic_cmd_args *cmd)
  1148. {
  1149. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1150. struct qlcnic_mailbox *mbx = ahw->mailbox;
  1151. struct device *dev = &adapter->pdev->dev;
  1152. struct qlcnic_bc_trans *trans;
  1153. int err;
  1154. u32 rsp_data, opcode, mbx_err_code, rsp;
  1155. u16 seq = ++adapter->ahw->sriov->bc.trans_counter;
  1156. u8 func = ahw->pci_func;
  1157. rsp = qlcnic_sriov_alloc_bc_trans(&trans);
  1158. if (rsp)
  1159. goto free_cmd;
  1160. rsp = qlcnic_sriov_prepare_bc_hdr(trans, cmd, seq, QLC_BC_COMMAND);
  1161. if (rsp)
  1162. goto cleanup_transaction;
  1163. retry:
  1164. if (!test_bit(QLC_83XX_MBX_READY, &mbx->status)) {
  1165. rsp = -EIO;
  1166. QLCDB(adapter, DRV, "MBX not Ready!(cmd 0x%x) for VF 0x%x\n",
  1167. QLCNIC_MBX_RSP(cmd->req.arg[0]), func);
  1168. goto err_out;
  1169. }
  1170. err = qlcnic_sriov_send_bc_cmd(adapter, trans, func);
  1171. if (err) {
  1172. dev_err(dev, "MBX command 0x%x timed out for VF %d\n",
  1173. (cmd->req.arg[0] & 0xffff), func);
  1174. rsp = QLCNIC_RCODE_TIMEOUT;
  1175. /* After adapter reset PF driver may take some time to
  1176. * respond to VF's request. Retry request till maximum retries.
  1177. */
  1178. if ((trans->req_hdr->cmd_op == QLCNIC_BC_CMD_CHANNEL_INIT) &&
  1179. !qlcnic_sriov_retry_bc_cmd(adapter, trans))
  1180. goto retry;
  1181. goto err_out;
  1182. }
  1183. rsp_data = cmd->rsp.arg[0];
  1184. mbx_err_code = QLCNIC_MBX_STATUS(rsp_data);
  1185. opcode = QLCNIC_MBX_RSP(cmd->req.arg[0]);
  1186. if ((mbx_err_code == QLCNIC_MBX_RSP_OK) ||
  1187. (mbx_err_code == QLCNIC_MBX_PORT_RSP_OK)) {
  1188. rsp = QLCNIC_RCODE_SUCCESS;
  1189. } else {
  1190. if (cmd->type == QLC_83XX_MBX_CMD_NO_WAIT) {
  1191. rsp = QLCNIC_RCODE_SUCCESS;
  1192. } else {
  1193. rsp = mbx_err_code;
  1194. if (!rsp)
  1195. rsp = 1;
  1196. dev_err(dev,
  1197. "MBX command 0x%x failed with err:0x%x for VF %d\n",
  1198. opcode, mbx_err_code, func);
  1199. }
  1200. }
  1201. err_out:
  1202. if (rsp == QLCNIC_RCODE_TIMEOUT) {
  1203. ahw->reset_context = 1;
  1204. adapter->need_fw_reset = 1;
  1205. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1206. }
  1207. cleanup_transaction:
  1208. qlcnic_sriov_cleanup_transaction(trans);
  1209. free_cmd:
  1210. if (cmd->type == QLC_83XX_MBX_CMD_NO_WAIT) {
  1211. qlcnic_free_mbx_args(cmd);
  1212. kfree(cmd);
  1213. }
  1214. return rsp;
  1215. }
  1216. static int qlcnic_sriov_issue_cmd(struct qlcnic_adapter *adapter,
  1217. struct qlcnic_cmd_args *cmd)
  1218. {
  1219. if (cmd->type == QLC_83XX_MBX_CMD_NO_WAIT)
  1220. return qlcnic_sriov_async_issue_cmd(adapter, cmd);
  1221. else
  1222. return __qlcnic_sriov_issue_cmd(adapter, cmd);
  1223. }
  1224. static int qlcnic_sriov_channel_cfg_cmd(struct qlcnic_adapter *adapter, u8 cmd_op)
  1225. {
  1226. struct qlcnic_cmd_args cmd;
  1227. struct qlcnic_vf_info *vf = &adapter->ahw->sriov->vf_info[0];
  1228. int ret;
  1229. memset(&cmd, 0, sizeof(cmd));
  1230. if (qlcnic_sriov_alloc_bc_mbx_args(&cmd, cmd_op))
  1231. return -ENOMEM;
  1232. ret = qlcnic_issue_cmd(adapter, &cmd);
  1233. if (ret) {
  1234. dev_err(&adapter->pdev->dev,
  1235. "Failed bc channel %s %d\n", cmd_op ? "term" : "init",
  1236. ret);
  1237. goto out;
  1238. }
  1239. cmd_op = (cmd.rsp.arg[0] & 0xff);
  1240. if (cmd.rsp.arg[0] >> 25 == 2)
  1241. return 2;
  1242. if (cmd_op == QLCNIC_BC_CMD_CHANNEL_INIT)
  1243. set_bit(QLC_BC_VF_STATE, &vf->state);
  1244. else
  1245. clear_bit(QLC_BC_VF_STATE, &vf->state);
  1246. out:
  1247. qlcnic_free_mbx_args(&cmd);
  1248. return ret;
  1249. }
  1250. static void qlcnic_vf_add_mc_list(struct net_device *netdev, const u8 *mac,
  1251. enum qlcnic_mac_type mac_type)
  1252. {
  1253. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1254. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1255. struct qlcnic_vf_info *vf;
  1256. u16 vlan_id;
  1257. int i;
  1258. vf = &adapter->ahw->sriov->vf_info[0];
  1259. if (!qlcnic_sriov_check_any_vlan(vf)) {
  1260. qlcnic_nic_add_mac(adapter, mac, 0, mac_type);
  1261. } else {
  1262. spin_lock(&vf->vlan_list_lock);
  1263. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1264. vlan_id = vf->sriov_vlans[i];
  1265. if (vlan_id)
  1266. qlcnic_nic_add_mac(adapter, mac, vlan_id,
  1267. mac_type);
  1268. }
  1269. spin_unlock(&vf->vlan_list_lock);
  1270. if (qlcnic_84xx_check(adapter))
  1271. qlcnic_nic_add_mac(adapter, mac, 0, mac_type);
  1272. }
  1273. }
  1274. void qlcnic_sriov_cleanup_async_list(struct qlcnic_back_channel *bc)
  1275. {
  1276. struct list_head *head = &bc->async_cmd_list;
  1277. struct qlcnic_async_cmd *entry;
  1278. flush_workqueue(bc->bc_async_wq);
  1279. cancel_work_sync(&bc->vf_async_work);
  1280. spin_lock(&bc->queue_lock);
  1281. while (!list_empty(head)) {
  1282. entry = list_entry(head->next, struct qlcnic_async_cmd,
  1283. list);
  1284. list_del(&entry->list);
  1285. kfree(entry->cmd);
  1286. kfree(entry);
  1287. }
  1288. spin_unlock(&bc->queue_lock);
  1289. }
  1290. void qlcnic_sriov_vf_set_multi(struct net_device *netdev)
  1291. {
  1292. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1293. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1294. static const u8 bcast_addr[ETH_ALEN] = {
  1295. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  1296. };
  1297. struct netdev_hw_addr *ha;
  1298. u32 mode = VPORT_MISS_MODE_DROP;
  1299. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  1300. return;
  1301. if (netdev->flags & IFF_PROMISC) {
  1302. if (!(adapter->flags & QLCNIC_PROMISC_DISABLED))
  1303. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  1304. } else if ((netdev->flags & IFF_ALLMULTI) ||
  1305. (netdev_mc_count(netdev) > ahw->max_mc_count)) {
  1306. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  1307. } else {
  1308. qlcnic_vf_add_mc_list(netdev, bcast_addr, QLCNIC_BROADCAST_MAC);
  1309. if (!netdev_mc_empty(netdev)) {
  1310. qlcnic_flush_mcast_mac(adapter);
  1311. netdev_for_each_mc_addr(ha, netdev)
  1312. qlcnic_vf_add_mc_list(netdev, ha->addr,
  1313. QLCNIC_MULTICAST_MAC);
  1314. }
  1315. }
  1316. /* configure unicast MAC address, if there is not sufficient space
  1317. * to store all the unicast addresses then enable promiscuous mode
  1318. */
  1319. if (netdev_uc_count(netdev) > ahw->max_uc_count) {
  1320. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  1321. } else if (!netdev_uc_empty(netdev)) {
  1322. netdev_for_each_uc_addr(ha, netdev)
  1323. qlcnic_vf_add_mc_list(netdev, ha->addr,
  1324. QLCNIC_UNICAST_MAC);
  1325. }
  1326. if (adapter->pdev->is_virtfn) {
  1327. if (mode == VPORT_MISS_MODE_ACCEPT_ALL &&
  1328. !adapter->fdb_mac_learn) {
  1329. qlcnic_alloc_lb_filters_mem(adapter);
  1330. adapter->drv_mac_learn = 1;
  1331. adapter->rx_mac_learn = true;
  1332. } else {
  1333. adapter->drv_mac_learn = 0;
  1334. adapter->rx_mac_learn = false;
  1335. }
  1336. }
  1337. qlcnic_nic_set_promisc(adapter, mode);
  1338. }
  1339. static void qlcnic_sriov_handle_async_issue_cmd(struct work_struct *work)
  1340. {
  1341. struct qlcnic_async_cmd *entry, *tmp;
  1342. struct qlcnic_back_channel *bc;
  1343. struct qlcnic_cmd_args *cmd;
  1344. struct list_head *head;
  1345. LIST_HEAD(del_list);
  1346. bc = container_of(work, struct qlcnic_back_channel, vf_async_work);
  1347. head = &bc->async_cmd_list;
  1348. spin_lock(&bc->queue_lock);
  1349. list_splice_init(head, &del_list);
  1350. spin_unlock(&bc->queue_lock);
  1351. list_for_each_entry_safe(entry, tmp, &del_list, list) {
  1352. list_del(&entry->list);
  1353. cmd = entry->cmd;
  1354. __qlcnic_sriov_issue_cmd(bc->adapter, cmd);
  1355. kfree(entry);
  1356. }
  1357. if (!list_empty(head))
  1358. queue_work(bc->bc_async_wq, &bc->vf_async_work);
  1359. return;
  1360. }
  1361. static struct qlcnic_async_cmd *
  1362. qlcnic_sriov_alloc_async_cmd(struct qlcnic_back_channel *bc,
  1363. struct qlcnic_cmd_args *cmd)
  1364. {
  1365. struct qlcnic_async_cmd *entry = NULL;
  1366. entry = kzalloc(sizeof(*entry), GFP_ATOMIC);
  1367. if (!entry)
  1368. return NULL;
  1369. entry->cmd = cmd;
  1370. spin_lock(&bc->queue_lock);
  1371. list_add_tail(&entry->list, &bc->async_cmd_list);
  1372. spin_unlock(&bc->queue_lock);
  1373. return entry;
  1374. }
  1375. static void qlcnic_sriov_schedule_async_cmd(struct qlcnic_back_channel *bc,
  1376. struct qlcnic_cmd_args *cmd)
  1377. {
  1378. struct qlcnic_async_cmd *entry = NULL;
  1379. entry = qlcnic_sriov_alloc_async_cmd(bc, cmd);
  1380. if (!entry) {
  1381. qlcnic_free_mbx_args(cmd);
  1382. kfree(cmd);
  1383. return;
  1384. }
  1385. queue_work(bc->bc_async_wq, &bc->vf_async_work);
  1386. }
  1387. static int qlcnic_sriov_async_issue_cmd(struct qlcnic_adapter *adapter,
  1388. struct qlcnic_cmd_args *cmd)
  1389. {
  1390. struct qlcnic_back_channel *bc = &adapter->ahw->sriov->bc;
  1391. if (adapter->need_fw_reset)
  1392. return -EIO;
  1393. qlcnic_sriov_schedule_async_cmd(bc, cmd);
  1394. return 0;
  1395. }
  1396. static int qlcnic_sriov_vf_reinit_driver(struct qlcnic_adapter *adapter)
  1397. {
  1398. int err;
  1399. adapter->need_fw_reset = 0;
  1400. qlcnic_83xx_reinit_mbx_work(adapter->ahw->mailbox);
  1401. qlcnic_83xx_enable_mbx_interrupt(adapter);
  1402. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  1403. if (err)
  1404. return err;
  1405. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  1406. if (err)
  1407. goto err_out_cleanup_bc_intr;
  1408. err = qlcnic_sriov_vf_init_driver(adapter);
  1409. if (err)
  1410. goto err_out_term_channel;
  1411. return 0;
  1412. err_out_term_channel:
  1413. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  1414. err_out_cleanup_bc_intr:
  1415. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  1416. return err;
  1417. }
  1418. static void qlcnic_sriov_vf_attach(struct qlcnic_adapter *adapter)
  1419. {
  1420. struct net_device *netdev = adapter->netdev;
  1421. if (netif_running(netdev)) {
  1422. if (!qlcnic_up(adapter, netdev))
  1423. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  1424. }
  1425. netif_device_attach(netdev);
  1426. }
  1427. static void qlcnic_sriov_vf_detach(struct qlcnic_adapter *adapter)
  1428. {
  1429. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1430. struct qlcnic_intrpt_config *intr_tbl = ahw->intr_tbl;
  1431. struct net_device *netdev = adapter->netdev;
  1432. u8 i, max_ints = ahw->num_msix - 1;
  1433. netif_device_detach(netdev);
  1434. qlcnic_83xx_detach_mailbox_work(adapter);
  1435. qlcnic_83xx_disable_mbx_intr(adapter);
  1436. if (netif_running(netdev))
  1437. qlcnic_down(adapter, netdev);
  1438. for (i = 0; i < max_ints; i++) {
  1439. intr_tbl[i].id = i;
  1440. intr_tbl[i].enabled = 0;
  1441. intr_tbl[i].src = 0;
  1442. }
  1443. ahw->reset_context = 0;
  1444. }
  1445. static int qlcnic_sriov_vf_handle_dev_ready(struct qlcnic_adapter *adapter)
  1446. {
  1447. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1448. struct device *dev = &adapter->pdev->dev;
  1449. struct qlc_83xx_idc *idc = &ahw->idc;
  1450. u8 func = ahw->pci_func;
  1451. u32 state;
  1452. if ((idc->prev_state == QLC_83XX_IDC_DEV_NEED_RESET) ||
  1453. (idc->prev_state == QLC_83XX_IDC_DEV_INIT)) {
  1454. if (!qlcnic_sriov_vf_reinit_driver(adapter)) {
  1455. qlcnic_sriov_vf_attach(adapter);
  1456. adapter->fw_fail_cnt = 0;
  1457. dev_info(dev,
  1458. "%s: Reinitialization of VF 0x%x done after FW reset\n",
  1459. __func__, func);
  1460. } else {
  1461. dev_err(dev,
  1462. "%s: Reinitialization of VF 0x%x failed after FW reset\n",
  1463. __func__, func);
  1464. state = QLCRDX(ahw, QLC_83XX_IDC_DEV_STATE);
  1465. dev_info(dev, "Current state 0x%x after FW reset\n",
  1466. state);
  1467. }
  1468. }
  1469. return 0;
  1470. }
  1471. static int qlcnic_sriov_vf_handle_context_reset(struct qlcnic_adapter *adapter)
  1472. {
  1473. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1474. struct qlcnic_mailbox *mbx = ahw->mailbox;
  1475. struct device *dev = &adapter->pdev->dev;
  1476. struct qlc_83xx_idc *idc = &ahw->idc;
  1477. u8 func = ahw->pci_func;
  1478. u32 state;
  1479. adapter->reset_ctx_cnt++;
  1480. /* Skip the context reset and check if FW is hung */
  1481. if (adapter->reset_ctx_cnt < 3) {
  1482. adapter->need_fw_reset = 1;
  1483. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1484. dev_info(dev,
  1485. "Resetting context, wait here to check if FW is in failed state\n");
  1486. return 0;
  1487. }
  1488. /* Check if number of resets exceed the threshold.
  1489. * If it exceeds the threshold just fail the VF.
  1490. */
  1491. if (adapter->reset_ctx_cnt > QLC_83XX_VF_RESET_FAIL_THRESH) {
  1492. clear_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1493. adapter->tx_timeo_cnt = 0;
  1494. adapter->fw_fail_cnt = 0;
  1495. adapter->reset_ctx_cnt = 0;
  1496. qlcnic_sriov_vf_detach(adapter);
  1497. dev_err(dev,
  1498. "Device context resets have exceeded the threshold, device interface will be shutdown\n");
  1499. return -EIO;
  1500. }
  1501. dev_info(dev, "Resetting context of VF 0x%x\n", func);
  1502. dev_info(dev, "%s: Context reset count %d for VF 0x%x\n",
  1503. __func__, adapter->reset_ctx_cnt, func);
  1504. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1505. adapter->need_fw_reset = 1;
  1506. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1507. qlcnic_sriov_vf_detach(adapter);
  1508. adapter->need_fw_reset = 0;
  1509. if (!qlcnic_sriov_vf_reinit_driver(adapter)) {
  1510. qlcnic_sriov_vf_attach(adapter);
  1511. adapter->tx_timeo_cnt = 0;
  1512. adapter->reset_ctx_cnt = 0;
  1513. adapter->fw_fail_cnt = 0;
  1514. dev_info(dev, "Done resetting context for VF 0x%x\n", func);
  1515. } else {
  1516. dev_err(dev, "%s: Reinitialization of VF 0x%x failed\n",
  1517. __func__, func);
  1518. state = QLCRDX(ahw, QLC_83XX_IDC_DEV_STATE);
  1519. dev_info(dev, "%s: Current state 0x%x\n", __func__, state);
  1520. }
  1521. return 0;
  1522. }
  1523. static int qlcnic_sriov_vf_idc_ready_state(struct qlcnic_adapter *adapter)
  1524. {
  1525. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1526. int ret = 0;
  1527. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_READY)
  1528. ret = qlcnic_sriov_vf_handle_dev_ready(adapter);
  1529. else if (ahw->reset_context)
  1530. ret = qlcnic_sriov_vf_handle_context_reset(adapter);
  1531. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1532. return ret;
  1533. }
  1534. static int qlcnic_sriov_vf_idc_failed_state(struct qlcnic_adapter *adapter)
  1535. {
  1536. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1537. dev_err(&adapter->pdev->dev, "Device is in failed state\n");
  1538. if (idc->prev_state == QLC_83XX_IDC_DEV_READY)
  1539. qlcnic_sriov_vf_detach(adapter);
  1540. clear_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1541. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1542. return -EIO;
  1543. }
  1544. static int
  1545. qlcnic_sriov_vf_idc_need_quiescent_state(struct qlcnic_adapter *adapter)
  1546. {
  1547. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  1548. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1549. dev_info(&adapter->pdev->dev, "Device is in quiescent state\n");
  1550. if (idc->prev_state == QLC_83XX_IDC_DEV_READY) {
  1551. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1552. adapter->tx_timeo_cnt = 0;
  1553. adapter->reset_ctx_cnt = 0;
  1554. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1555. qlcnic_sriov_vf_detach(adapter);
  1556. }
  1557. return 0;
  1558. }
  1559. static int qlcnic_sriov_vf_idc_init_reset_state(struct qlcnic_adapter *adapter)
  1560. {
  1561. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  1562. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1563. u8 func = adapter->ahw->pci_func;
  1564. if (idc->prev_state == QLC_83XX_IDC_DEV_READY) {
  1565. dev_err(&adapter->pdev->dev,
  1566. "Firmware hang detected by VF 0x%x\n", func);
  1567. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1568. adapter->tx_timeo_cnt = 0;
  1569. adapter->reset_ctx_cnt = 0;
  1570. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1571. qlcnic_sriov_vf_detach(adapter);
  1572. }
  1573. return 0;
  1574. }
  1575. static int qlcnic_sriov_vf_idc_unknown_state(struct qlcnic_adapter *adapter)
  1576. {
  1577. dev_err(&adapter->pdev->dev, "%s: Device in unknown state\n", __func__);
  1578. return 0;
  1579. }
  1580. static void qlcnic_sriov_vf_periodic_tasks(struct qlcnic_adapter *adapter)
  1581. {
  1582. if (adapter->fhash.fnum)
  1583. qlcnic_prune_lb_filters(adapter);
  1584. }
  1585. static void qlcnic_sriov_vf_poll_dev_state(struct work_struct *work)
  1586. {
  1587. struct qlcnic_adapter *adapter;
  1588. struct qlc_83xx_idc *idc;
  1589. int ret = 0;
  1590. adapter = container_of(work, struct qlcnic_adapter, fw_work.work);
  1591. idc = &adapter->ahw->idc;
  1592. idc->curr_state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  1593. switch (idc->curr_state) {
  1594. case QLC_83XX_IDC_DEV_READY:
  1595. ret = qlcnic_sriov_vf_idc_ready_state(adapter);
  1596. break;
  1597. case QLC_83XX_IDC_DEV_NEED_RESET:
  1598. case QLC_83XX_IDC_DEV_INIT:
  1599. ret = qlcnic_sriov_vf_idc_init_reset_state(adapter);
  1600. break;
  1601. case QLC_83XX_IDC_DEV_NEED_QUISCENT:
  1602. ret = qlcnic_sriov_vf_idc_need_quiescent_state(adapter);
  1603. break;
  1604. case QLC_83XX_IDC_DEV_FAILED:
  1605. ret = qlcnic_sriov_vf_idc_failed_state(adapter);
  1606. break;
  1607. case QLC_83XX_IDC_DEV_QUISCENT:
  1608. break;
  1609. default:
  1610. ret = qlcnic_sriov_vf_idc_unknown_state(adapter);
  1611. }
  1612. idc->prev_state = idc->curr_state;
  1613. qlcnic_sriov_vf_periodic_tasks(adapter);
  1614. if (!ret && test_bit(QLC_83XX_MODULE_LOADED, &idc->status))
  1615. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  1616. idc->delay);
  1617. }
  1618. static void qlcnic_sriov_vf_cancel_fw_work(struct qlcnic_adapter *adapter)
  1619. {
  1620. while (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  1621. msleep(20);
  1622. clear_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  1623. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1624. cancel_delayed_work_sync(&adapter->fw_work);
  1625. }
  1626. static int qlcnic_sriov_check_vlan_id(struct qlcnic_sriov *sriov,
  1627. struct qlcnic_vf_info *vf, u16 vlan_id)
  1628. {
  1629. int i, err = -EINVAL;
  1630. if (!vf->sriov_vlans)
  1631. return err;
  1632. spin_lock_bh(&vf->vlan_list_lock);
  1633. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1634. if (vf->sriov_vlans[i] == vlan_id) {
  1635. err = 0;
  1636. break;
  1637. }
  1638. }
  1639. spin_unlock_bh(&vf->vlan_list_lock);
  1640. return err;
  1641. }
  1642. static int qlcnic_sriov_validate_num_vlans(struct qlcnic_sriov *sriov,
  1643. struct qlcnic_vf_info *vf)
  1644. {
  1645. int err = 0;
  1646. spin_lock_bh(&vf->vlan_list_lock);
  1647. if (vf->num_vlan >= sriov->num_allowed_vlans)
  1648. err = -EINVAL;
  1649. spin_unlock_bh(&vf->vlan_list_lock);
  1650. return err;
  1651. }
  1652. static int qlcnic_sriov_validate_vlan_cfg(struct qlcnic_adapter *adapter,
  1653. u16 vid, u8 enable)
  1654. {
  1655. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1656. struct qlcnic_vf_info *vf;
  1657. bool vlan_exist;
  1658. u8 allowed = 0;
  1659. int i;
  1660. vf = &adapter->ahw->sriov->vf_info[0];
  1661. vlan_exist = qlcnic_sriov_check_any_vlan(vf);
  1662. if (sriov->vlan_mode != QLC_GUEST_VLAN_MODE)
  1663. return -EINVAL;
  1664. if (enable) {
  1665. if (qlcnic_83xx_vf_check(adapter) && vlan_exist)
  1666. return -EINVAL;
  1667. if (qlcnic_sriov_validate_num_vlans(sriov, vf))
  1668. return -EINVAL;
  1669. if (sriov->any_vlan) {
  1670. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1671. if (sriov->allowed_vlans[i] == vid)
  1672. allowed = 1;
  1673. }
  1674. if (!allowed)
  1675. return -EINVAL;
  1676. }
  1677. } else {
  1678. if (!vlan_exist || qlcnic_sriov_check_vlan_id(sriov, vf, vid))
  1679. return -EINVAL;
  1680. }
  1681. return 0;
  1682. }
  1683. static void qlcnic_sriov_vlan_operation(struct qlcnic_vf_info *vf, u16 vlan_id,
  1684. enum qlcnic_vlan_operations opcode)
  1685. {
  1686. struct qlcnic_adapter *adapter = vf->adapter;
  1687. struct qlcnic_sriov *sriov;
  1688. sriov = adapter->ahw->sriov;
  1689. if (!vf->sriov_vlans)
  1690. return;
  1691. spin_lock_bh(&vf->vlan_list_lock);
  1692. switch (opcode) {
  1693. case QLC_VLAN_ADD:
  1694. qlcnic_sriov_add_vlan_id(sriov, vf, vlan_id);
  1695. break;
  1696. case QLC_VLAN_DELETE:
  1697. qlcnic_sriov_del_vlan_id(sriov, vf, vlan_id);
  1698. break;
  1699. default:
  1700. netdev_err(adapter->netdev, "Invalid VLAN operation\n");
  1701. }
  1702. spin_unlock_bh(&vf->vlan_list_lock);
  1703. return;
  1704. }
  1705. int qlcnic_sriov_cfg_vf_guest_vlan(struct qlcnic_adapter *adapter,
  1706. u16 vid, u8 enable)
  1707. {
  1708. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1709. struct net_device *netdev = adapter->netdev;
  1710. struct qlcnic_vf_info *vf;
  1711. struct qlcnic_cmd_args cmd;
  1712. int ret;
  1713. memset(&cmd, 0, sizeof(cmd));
  1714. if (vid == 0)
  1715. return 0;
  1716. vf = &adapter->ahw->sriov->vf_info[0];
  1717. ret = qlcnic_sriov_validate_vlan_cfg(adapter, vid, enable);
  1718. if (ret)
  1719. return ret;
  1720. ret = qlcnic_sriov_alloc_bc_mbx_args(&cmd,
  1721. QLCNIC_BC_CMD_CFG_GUEST_VLAN);
  1722. if (ret)
  1723. return ret;
  1724. cmd.req.arg[1] = (enable & 1) | vid << 16;
  1725. qlcnic_sriov_cleanup_async_list(&sriov->bc);
  1726. ret = qlcnic_issue_cmd(adapter, &cmd);
  1727. if (ret) {
  1728. dev_err(&adapter->pdev->dev,
  1729. "Failed to configure guest VLAN, err=%d\n", ret);
  1730. } else {
  1731. netif_addr_lock_bh(netdev);
  1732. qlcnic_free_mac_list(adapter);
  1733. netif_addr_unlock_bh(netdev);
  1734. if (enable)
  1735. qlcnic_sriov_vlan_operation(vf, vid, QLC_VLAN_ADD);
  1736. else
  1737. qlcnic_sriov_vlan_operation(vf, vid, QLC_VLAN_DELETE);
  1738. netif_addr_lock_bh(netdev);
  1739. qlcnic_set_multi(netdev);
  1740. netif_addr_unlock_bh(netdev);
  1741. }
  1742. qlcnic_free_mbx_args(&cmd);
  1743. return ret;
  1744. }
  1745. static void qlcnic_sriov_vf_free_mac_list(struct qlcnic_adapter *adapter)
  1746. {
  1747. struct list_head *head = &adapter->mac_list;
  1748. struct qlcnic_mac_vlan_list *cur;
  1749. while (!list_empty(head)) {
  1750. cur = list_entry(head->next, struct qlcnic_mac_vlan_list, list);
  1751. qlcnic_sre_macaddr_change(adapter, cur->mac_addr, cur->vlan_id,
  1752. QLCNIC_MAC_DEL);
  1753. list_del(&cur->list);
  1754. kfree(cur);
  1755. }
  1756. }
  1757. static int qlcnic_sriov_vf_shutdown(struct pci_dev *pdev)
  1758. {
  1759. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  1760. struct net_device *netdev = adapter->netdev;
  1761. int retval;
  1762. netif_device_detach(netdev);
  1763. qlcnic_cancel_idc_work(adapter);
  1764. if (netif_running(netdev))
  1765. qlcnic_down(adapter, netdev);
  1766. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  1767. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  1768. qlcnic_83xx_disable_mbx_intr(adapter);
  1769. cancel_delayed_work_sync(&adapter->idc_aen_work);
  1770. retval = pci_save_state(pdev);
  1771. if (retval)
  1772. return retval;
  1773. return 0;
  1774. }
  1775. static int qlcnic_sriov_vf_resume(struct qlcnic_adapter *adapter)
  1776. {
  1777. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1778. struct net_device *netdev = adapter->netdev;
  1779. int err;
  1780. set_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1781. qlcnic_83xx_enable_mbx_interrupt(adapter);
  1782. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  1783. if (err)
  1784. return err;
  1785. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  1786. if (!err) {
  1787. if (netif_running(netdev)) {
  1788. err = qlcnic_up(adapter, netdev);
  1789. if (!err)
  1790. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  1791. }
  1792. }
  1793. netif_device_attach(netdev);
  1794. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  1795. idc->delay);
  1796. return err;
  1797. }
  1798. void qlcnic_sriov_alloc_vlans(struct qlcnic_adapter *adapter)
  1799. {
  1800. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1801. struct qlcnic_vf_info *vf;
  1802. int i;
  1803. for (i = 0; i < sriov->num_vfs; i++) {
  1804. vf = &sriov->vf_info[i];
  1805. vf->sriov_vlans = kcalloc(sriov->num_allowed_vlans,
  1806. sizeof(*vf->sriov_vlans), GFP_KERNEL);
  1807. }
  1808. }
  1809. void qlcnic_sriov_free_vlans(struct qlcnic_adapter *adapter)
  1810. {
  1811. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1812. struct qlcnic_vf_info *vf;
  1813. int i;
  1814. for (i = 0; i < sriov->num_vfs; i++) {
  1815. vf = &sriov->vf_info[i];
  1816. kfree(vf->sriov_vlans);
  1817. vf->sriov_vlans = NULL;
  1818. }
  1819. }
  1820. void qlcnic_sriov_add_vlan_id(struct qlcnic_sriov *sriov,
  1821. struct qlcnic_vf_info *vf, u16 vlan_id)
  1822. {
  1823. int i;
  1824. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1825. if (!vf->sriov_vlans[i]) {
  1826. vf->sriov_vlans[i] = vlan_id;
  1827. vf->num_vlan++;
  1828. return;
  1829. }
  1830. }
  1831. }
  1832. void qlcnic_sriov_del_vlan_id(struct qlcnic_sriov *sriov,
  1833. struct qlcnic_vf_info *vf, u16 vlan_id)
  1834. {
  1835. int i;
  1836. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1837. if (vf->sriov_vlans[i] == vlan_id) {
  1838. vf->sriov_vlans[i] = 0;
  1839. vf->num_vlan--;
  1840. return;
  1841. }
  1842. }
  1843. }
  1844. bool qlcnic_sriov_check_any_vlan(struct qlcnic_vf_info *vf)
  1845. {
  1846. bool err = false;
  1847. spin_lock_bh(&vf->vlan_list_lock);
  1848. if (vf->num_vlan)
  1849. err = true;
  1850. spin_unlock_bh(&vf->vlan_list_lock);
  1851. return err;
  1852. }