qed_roce.c 81 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860
  1. /* QLogic qed NIC Driver
  2. * Copyright (c) 2015-2016 QLogic Corporation
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and /or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/types.h>
  33. #include <asm/byteorder.h>
  34. #include <linux/bitops.h>
  35. #include <linux/delay.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/errno.h>
  38. #include <linux/etherdevice.h>
  39. #include <linux/if_ether.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/io.h>
  42. #include <linux/ip.h>
  43. #include <linux/ipv6.h>
  44. #include <linux/kernel.h>
  45. #include <linux/list.h>
  46. #include <linux/module.h>
  47. #include <linux/mutex.h>
  48. #include <linux/pci.h>
  49. #include <linux/slab.h>
  50. #include <linux/spinlock.h>
  51. #include <linux/string.h>
  52. #include <linux/tcp.h>
  53. #include <linux/bitops.h>
  54. #include <linux/qed/qed_roce_if.h>
  55. #include <linux/qed/qed_roce_if.h>
  56. #include "qed.h"
  57. #include "qed_cxt.h"
  58. #include "qed_hsi.h"
  59. #include "qed_hw.h"
  60. #include "qed_init_ops.h"
  61. #include "qed_int.h"
  62. #include "qed_ll2.h"
  63. #include "qed_mcp.h"
  64. #include "qed_reg_addr.h"
  65. #include "qed_sp.h"
  66. #include "qed_roce.h"
  67. #include "qed_ll2.h"
  68. void qed_async_roce_event(struct qed_hwfn *p_hwfn,
  69. struct event_ring_entry *p_eqe)
  70. {
  71. struct qed_rdma_info *p_rdma_info = p_hwfn->p_rdma_info;
  72. p_rdma_info->events.affiliated_event(p_rdma_info->events.context,
  73. p_eqe->opcode, &p_eqe->data);
  74. }
  75. static int qed_rdma_bmap_alloc(struct qed_hwfn *p_hwfn,
  76. struct qed_bmap *bmap, u32 max_count)
  77. {
  78. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "max_count = %08x\n", max_count);
  79. bmap->max_count = max_count;
  80. bmap->bitmap = kzalloc(BITS_TO_LONGS(max_count) * sizeof(long),
  81. GFP_KERNEL);
  82. if (!bmap->bitmap) {
  83. DP_NOTICE(p_hwfn,
  84. "qed bmap alloc failed: cannot allocate memory (bitmap)\n");
  85. return -ENOMEM;
  86. }
  87. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Allocated bitmap %p\n",
  88. bmap->bitmap);
  89. return 0;
  90. }
  91. static int qed_rdma_bmap_alloc_id(struct qed_hwfn *p_hwfn,
  92. struct qed_bmap *bmap, u32 *id_num)
  93. {
  94. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "bmap = %p\n", bmap);
  95. *id_num = find_first_zero_bit(bmap->bitmap, bmap->max_count);
  96. if (*id_num >= bmap->max_count) {
  97. DP_NOTICE(p_hwfn, "no id available max_count=%d\n",
  98. bmap->max_count);
  99. return -EINVAL;
  100. }
  101. __set_bit(*id_num, bmap->bitmap);
  102. return 0;
  103. }
  104. static void qed_bmap_release_id(struct qed_hwfn *p_hwfn,
  105. struct qed_bmap *bmap, u32 id_num)
  106. {
  107. bool b_acquired;
  108. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "id_num = %08x", id_num);
  109. if (id_num >= bmap->max_count)
  110. return;
  111. b_acquired = test_and_clear_bit(id_num, bmap->bitmap);
  112. if (!b_acquired) {
  113. DP_NOTICE(p_hwfn, "ID %d already released\n", id_num);
  114. return;
  115. }
  116. }
  117. static u32 qed_rdma_get_sb_id(void *p_hwfn, u32 rel_sb_id)
  118. {
  119. /* First sb id for RoCE is after all the l2 sb */
  120. return FEAT_NUM((struct qed_hwfn *)p_hwfn, QED_PF_L2_QUE) + rel_sb_id;
  121. }
  122. static int qed_rdma_alloc(struct qed_hwfn *p_hwfn,
  123. struct qed_ptt *p_ptt,
  124. struct qed_rdma_start_in_params *params)
  125. {
  126. struct qed_rdma_info *p_rdma_info;
  127. u32 num_cons, num_tasks;
  128. int rc = -ENOMEM;
  129. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Allocating RDMA\n");
  130. /* Allocate a struct with current pf rdma info */
  131. p_rdma_info = kzalloc(sizeof(*p_rdma_info), GFP_KERNEL);
  132. if (!p_rdma_info) {
  133. DP_NOTICE(p_hwfn,
  134. "qed rdma alloc failed: cannot allocate memory (rdma info). rc = %d\n",
  135. rc);
  136. return rc;
  137. }
  138. p_hwfn->p_rdma_info = p_rdma_info;
  139. p_rdma_info->proto = PROTOCOLID_ROCE;
  140. num_cons = qed_cxt_get_proto_cid_count(p_hwfn, p_rdma_info->proto,
  141. NULL);
  142. p_rdma_info->num_qps = num_cons / 2;
  143. num_tasks = qed_cxt_get_proto_tid_count(p_hwfn, PROTOCOLID_ROCE);
  144. /* Each MR uses a single task */
  145. p_rdma_info->num_mrs = num_tasks;
  146. /* Queue zone lines are shared between RoCE and L2 in such a way that
  147. * they can be used by each without obstructing the other.
  148. */
  149. p_rdma_info->queue_zone_base = (u16)FEAT_NUM(p_hwfn, QED_L2_QUEUE);
  150. /* Allocate a struct with device params and fill it */
  151. p_rdma_info->dev = kzalloc(sizeof(*p_rdma_info->dev), GFP_KERNEL);
  152. if (!p_rdma_info->dev) {
  153. DP_NOTICE(p_hwfn,
  154. "qed rdma alloc failed: cannot allocate memory (rdma info dev). rc = %d\n",
  155. rc);
  156. goto free_rdma_info;
  157. }
  158. /* Allocate a struct with port params and fill it */
  159. p_rdma_info->port = kzalloc(sizeof(*p_rdma_info->port), GFP_KERNEL);
  160. if (!p_rdma_info->port) {
  161. DP_NOTICE(p_hwfn,
  162. "qed rdma alloc failed: cannot allocate memory (rdma info port). rc = %d\n",
  163. rc);
  164. goto free_rdma_dev;
  165. }
  166. /* Allocate bit map for pd's */
  167. rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->pd_map, RDMA_MAX_PDS);
  168. if (rc) {
  169. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  170. "Failed to allocate pd_map, rc = %d\n",
  171. rc);
  172. goto free_rdma_port;
  173. }
  174. /* Allocate DPI bitmap */
  175. rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->dpi_map,
  176. p_hwfn->dpi_count);
  177. if (rc) {
  178. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  179. "Failed to allocate DPI bitmap, rc = %d\n", rc);
  180. goto free_pd_map;
  181. }
  182. /* Allocate bitmap for cq's. The maximum number of CQs is bounded to
  183. * twice the number of QPs.
  184. */
  185. rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->cq_map,
  186. p_rdma_info->num_qps * 2);
  187. if (rc) {
  188. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  189. "Failed to allocate cq bitmap, rc = %d\n", rc);
  190. goto free_dpi_map;
  191. }
  192. /* Allocate bitmap for toggle bit for cq icids
  193. * We toggle the bit every time we create or resize cq for a given icid.
  194. * The maximum number of CQs is bounded to twice the number of QPs.
  195. */
  196. rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->toggle_bits,
  197. p_rdma_info->num_qps * 2);
  198. if (rc) {
  199. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  200. "Failed to allocate toogle bits, rc = %d\n", rc);
  201. goto free_cq_map;
  202. }
  203. /* Allocate bitmap for itids */
  204. rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->tid_map,
  205. p_rdma_info->num_mrs);
  206. if (rc) {
  207. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  208. "Failed to allocate itids bitmaps, rc = %d\n", rc);
  209. goto free_toggle_map;
  210. }
  211. /* Allocate bitmap for cids used for qps. */
  212. rc = qed_rdma_bmap_alloc(p_hwfn, &p_rdma_info->cid_map, num_cons);
  213. if (rc) {
  214. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  215. "Failed to allocate cid bitmap, rc = %d\n", rc);
  216. goto free_tid_map;
  217. }
  218. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Allocation successful\n");
  219. return 0;
  220. free_tid_map:
  221. kfree(p_rdma_info->tid_map.bitmap);
  222. free_toggle_map:
  223. kfree(p_rdma_info->toggle_bits.bitmap);
  224. free_cq_map:
  225. kfree(p_rdma_info->cq_map.bitmap);
  226. free_dpi_map:
  227. kfree(p_rdma_info->dpi_map.bitmap);
  228. free_pd_map:
  229. kfree(p_rdma_info->pd_map.bitmap);
  230. free_rdma_port:
  231. kfree(p_rdma_info->port);
  232. free_rdma_dev:
  233. kfree(p_rdma_info->dev);
  234. free_rdma_info:
  235. kfree(p_rdma_info);
  236. return rc;
  237. }
  238. static void qed_rdma_resc_free(struct qed_hwfn *p_hwfn)
  239. {
  240. struct qed_rdma_info *p_rdma_info = p_hwfn->p_rdma_info;
  241. kfree(p_rdma_info->cid_map.bitmap);
  242. kfree(p_rdma_info->tid_map.bitmap);
  243. kfree(p_rdma_info->toggle_bits.bitmap);
  244. kfree(p_rdma_info->cq_map.bitmap);
  245. kfree(p_rdma_info->dpi_map.bitmap);
  246. kfree(p_rdma_info->pd_map.bitmap);
  247. kfree(p_rdma_info->port);
  248. kfree(p_rdma_info->dev);
  249. kfree(p_rdma_info);
  250. }
  251. static void qed_rdma_free(struct qed_hwfn *p_hwfn)
  252. {
  253. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Freeing RDMA\n");
  254. qed_rdma_resc_free(p_hwfn);
  255. }
  256. static void qed_rdma_get_guid(struct qed_hwfn *p_hwfn, u8 *guid)
  257. {
  258. guid[0] = p_hwfn->hw_info.hw_mac_addr[0] ^ 2;
  259. guid[1] = p_hwfn->hw_info.hw_mac_addr[1];
  260. guid[2] = p_hwfn->hw_info.hw_mac_addr[2];
  261. guid[3] = 0xff;
  262. guid[4] = 0xfe;
  263. guid[5] = p_hwfn->hw_info.hw_mac_addr[3];
  264. guid[6] = p_hwfn->hw_info.hw_mac_addr[4];
  265. guid[7] = p_hwfn->hw_info.hw_mac_addr[5];
  266. }
  267. static void qed_rdma_init_events(struct qed_hwfn *p_hwfn,
  268. struct qed_rdma_start_in_params *params)
  269. {
  270. struct qed_rdma_events *events;
  271. events = &p_hwfn->p_rdma_info->events;
  272. events->unaffiliated_event = params->events->unaffiliated_event;
  273. events->affiliated_event = params->events->affiliated_event;
  274. events->context = params->events->context;
  275. }
  276. static void qed_rdma_init_devinfo(struct qed_hwfn *p_hwfn,
  277. struct qed_rdma_start_in_params *params)
  278. {
  279. struct qed_rdma_device *dev = p_hwfn->p_rdma_info->dev;
  280. struct qed_dev *cdev = p_hwfn->cdev;
  281. u32 pci_status_control;
  282. u32 num_qps;
  283. /* Vendor specific information */
  284. dev->vendor_id = cdev->vendor_id;
  285. dev->vendor_part_id = cdev->device_id;
  286. dev->hw_ver = 0;
  287. dev->fw_ver = (FW_MAJOR_VERSION << 24) | (FW_MINOR_VERSION << 16) |
  288. (FW_REVISION_VERSION << 8) | (FW_ENGINEERING_VERSION);
  289. qed_rdma_get_guid(p_hwfn, (u8 *)&dev->sys_image_guid);
  290. dev->node_guid = dev->sys_image_guid;
  291. dev->max_sge = min_t(u32, RDMA_MAX_SGE_PER_SQ_WQE,
  292. RDMA_MAX_SGE_PER_RQ_WQE);
  293. if (cdev->rdma_max_sge)
  294. dev->max_sge = min_t(u32, cdev->rdma_max_sge, dev->max_sge);
  295. dev->max_inline = ROCE_REQ_MAX_INLINE_DATA_SIZE;
  296. dev->max_inline = (cdev->rdma_max_inline) ?
  297. min_t(u32, cdev->rdma_max_inline, dev->max_inline) :
  298. dev->max_inline;
  299. dev->max_wqe = QED_RDMA_MAX_WQE;
  300. dev->max_cnq = (u8)FEAT_NUM(p_hwfn, QED_RDMA_CNQ);
  301. /* The number of QPs may be higher than QED_ROCE_MAX_QPS, because
  302. * it is up-aligned to 16 and then to ILT page size within qed cxt.
  303. * This is OK in terms of ILT but we don't want to configure the FW
  304. * above its abilities
  305. */
  306. num_qps = ROCE_MAX_QPS;
  307. num_qps = min_t(u64, num_qps, p_hwfn->p_rdma_info->num_qps);
  308. dev->max_qp = num_qps;
  309. /* CQs uses the same icids that QPs use hence they are limited by the
  310. * number of icids. There are two icids per QP.
  311. */
  312. dev->max_cq = num_qps * 2;
  313. /* The number of mrs is smaller by 1 since the first is reserved */
  314. dev->max_mr = p_hwfn->p_rdma_info->num_mrs - 1;
  315. dev->max_mr_size = QED_RDMA_MAX_MR_SIZE;
  316. /* The maximum CQE capacity per CQ supported.
  317. * max number of cqes will be in two layer pbl,
  318. * 8 is the pointer size in bytes
  319. * 32 is the size of cq element in bytes
  320. */
  321. if (params->cq_mode == QED_RDMA_CQ_MODE_32_BITS)
  322. dev->max_cqe = QED_RDMA_MAX_CQE_32_BIT;
  323. else
  324. dev->max_cqe = QED_RDMA_MAX_CQE_16_BIT;
  325. dev->max_mw = 0;
  326. dev->max_fmr = QED_RDMA_MAX_FMR;
  327. dev->max_mr_mw_fmr_pbl = (PAGE_SIZE / 8) * (PAGE_SIZE / 8);
  328. dev->max_mr_mw_fmr_size = dev->max_mr_mw_fmr_pbl * PAGE_SIZE;
  329. dev->max_pkey = QED_RDMA_MAX_P_KEY;
  330. dev->max_qp_resp_rd_atomic_resc = RDMA_RING_PAGE_SIZE /
  331. (RDMA_RESP_RD_ATOMIC_ELM_SIZE * 2);
  332. dev->max_qp_req_rd_atomic_resc = RDMA_RING_PAGE_SIZE /
  333. RDMA_REQ_RD_ATOMIC_ELM_SIZE;
  334. dev->max_dev_resp_rd_atomic_resc = dev->max_qp_resp_rd_atomic_resc *
  335. p_hwfn->p_rdma_info->num_qps;
  336. dev->page_size_caps = QED_RDMA_PAGE_SIZE_CAPS;
  337. dev->dev_ack_delay = QED_RDMA_ACK_DELAY;
  338. dev->max_pd = RDMA_MAX_PDS;
  339. dev->max_ah = p_hwfn->p_rdma_info->num_qps;
  340. dev->max_stats_queues = (u8)RESC_NUM(p_hwfn, QED_RDMA_STATS_QUEUE);
  341. /* Set capablities */
  342. dev->dev_caps = 0;
  343. SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_RNR_NAK, 1);
  344. SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_PORT_ACTIVE_EVENT, 1);
  345. SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_PORT_CHANGE_EVENT, 1);
  346. SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_RESIZE_CQ, 1);
  347. SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_BASE_MEMORY_EXT, 1);
  348. SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_BASE_QUEUE_EXT, 1);
  349. SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_ZBVA, 1);
  350. SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_LOCAL_INV_FENCE, 1);
  351. /* Check atomic operations support in PCI configuration space. */
  352. pci_read_config_dword(cdev->pdev,
  353. cdev->pdev->pcie_cap + PCI_EXP_DEVCTL2,
  354. &pci_status_control);
  355. if (pci_status_control & PCI_EXP_DEVCTL2_LTR_EN)
  356. SET_FIELD(dev->dev_caps, QED_RDMA_DEV_CAP_ATOMIC_OP, 1);
  357. }
  358. static void qed_rdma_init_port(struct qed_hwfn *p_hwfn)
  359. {
  360. struct qed_rdma_port *port = p_hwfn->p_rdma_info->port;
  361. struct qed_rdma_device *dev = p_hwfn->p_rdma_info->dev;
  362. port->port_state = p_hwfn->mcp_info->link_output.link_up ?
  363. QED_RDMA_PORT_UP : QED_RDMA_PORT_DOWN;
  364. port->max_msg_size = min_t(u64,
  365. (dev->max_mr_mw_fmr_size *
  366. p_hwfn->cdev->rdma_max_sge),
  367. BIT(31));
  368. port->pkey_bad_counter = 0;
  369. }
  370. static int qed_rdma_init_hw(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  371. {
  372. u32 ll2_ethertype_en;
  373. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Initializing HW\n");
  374. p_hwfn->b_rdma_enabled_in_prs = false;
  375. qed_wr(p_hwfn, p_ptt, PRS_REG_ROCE_DEST_QP_MAX_PF, 0);
  376. p_hwfn->rdma_prs_search_reg = PRS_REG_SEARCH_ROCE;
  377. /* We delay writing to this reg until first cid is allocated. See
  378. * qed_cxt_dynamic_ilt_alloc function for more details
  379. */
  380. ll2_ethertype_en = qed_rd(p_hwfn, p_ptt, PRS_REG_LIGHT_L2_ETHERTYPE_EN);
  381. qed_wr(p_hwfn, p_ptt, PRS_REG_LIGHT_L2_ETHERTYPE_EN,
  382. (ll2_ethertype_en | 0x01));
  383. if (qed_cxt_get_proto_cid_start(p_hwfn, PROTOCOLID_ROCE) % 2) {
  384. DP_NOTICE(p_hwfn, "The first RoCE's cid should be even\n");
  385. return -EINVAL;
  386. }
  387. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Initializing HW - Done\n");
  388. return 0;
  389. }
  390. static int qed_rdma_start_fw(struct qed_hwfn *p_hwfn,
  391. struct qed_rdma_start_in_params *params,
  392. struct qed_ptt *p_ptt)
  393. {
  394. struct rdma_init_func_ramrod_data *p_ramrod;
  395. struct qed_rdma_cnq_params *p_cnq_pbl_list;
  396. struct rdma_init_func_hdr *p_params_header;
  397. struct rdma_cnq_params *p_cnq_params;
  398. struct qed_sp_init_data init_data;
  399. struct qed_spq_entry *p_ent;
  400. u32 cnq_id, sb_id;
  401. int rc;
  402. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Starting FW\n");
  403. /* Save the number of cnqs for the function close ramrod */
  404. p_hwfn->p_rdma_info->num_cnqs = params->desired_cnq;
  405. /* Get SPQ entry */
  406. memset(&init_data, 0, sizeof(init_data));
  407. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  408. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  409. rc = qed_sp_init_request(p_hwfn, &p_ent, RDMA_RAMROD_FUNC_INIT,
  410. p_hwfn->p_rdma_info->proto, &init_data);
  411. if (rc)
  412. return rc;
  413. p_ramrod = &p_ent->ramrod.roce_init_func.rdma;
  414. p_params_header = &p_ramrod->params_header;
  415. p_params_header->cnq_start_offset = (u8)RESC_START(p_hwfn,
  416. QED_RDMA_CNQ_RAM);
  417. p_params_header->num_cnqs = params->desired_cnq;
  418. if (params->cq_mode == QED_RDMA_CQ_MODE_16_BITS)
  419. p_params_header->cq_ring_mode = 1;
  420. else
  421. p_params_header->cq_ring_mode = 0;
  422. for (cnq_id = 0; cnq_id < params->desired_cnq; cnq_id++) {
  423. sb_id = qed_rdma_get_sb_id(p_hwfn, cnq_id);
  424. p_cnq_params = &p_ramrod->cnq_params[cnq_id];
  425. p_cnq_pbl_list = &params->cnq_pbl_list[cnq_id];
  426. p_cnq_params->sb_num =
  427. cpu_to_le16(p_hwfn->sbs_info[sb_id]->igu_sb_id);
  428. p_cnq_params->sb_index = p_hwfn->pf_params.rdma_pf_params.gl_pi;
  429. p_cnq_params->num_pbl_pages = p_cnq_pbl_list->num_pbl_pages;
  430. DMA_REGPAIR_LE(p_cnq_params->pbl_base_addr,
  431. p_cnq_pbl_list->pbl_ptr);
  432. /* we assume here that cnq_id and qz_offset are the same */
  433. p_cnq_params->queue_zone_num =
  434. cpu_to_le16(p_hwfn->p_rdma_info->queue_zone_base +
  435. cnq_id);
  436. }
  437. return qed_spq_post(p_hwfn, p_ent, NULL);
  438. }
  439. static int qed_rdma_alloc_tid(void *rdma_cxt, u32 *itid)
  440. {
  441. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  442. int rc;
  443. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Allocate TID\n");
  444. spin_lock_bh(&p_hwfn->p_rdma_info->lock);
  445. rc = qed_rdma_bmap_alloc_id(p_hwfn,
  446. &p_hwfn->p_rdma_info->tid_map, itid);
  447. spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
  448. if (rc)
  449. goto out;
  450. rc = qed_cxt_dynamic_ilt_alloc(p_hwfn, QED_ELEM_TASK, *itid);
  451. out:
  452. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Allocate TID - done, rc = %d\n", rc);
  453. return rc;
  454. }
  455. static int qed_rdma_reserve_lkey(struct qed_hwfn *p_hwfn)
  456. {
  457. struct qed_rdma_device *dev = p_hwfn->p_rdma_info->dev;
  458. /* The first DPI is reserved for the Kernel */
  459. __set_bit(0, p_hwfn->p_rdma_info->dpi_map.bitmap);
  460. /* Tid 0 will be used as the key for "reserved MR".
  461. * The driver should allocate memory for it so it can be loaded but no
  462. * ramrod should be passed on it.
  463. */
  464. qed_rdma_alloc_tid(p_hwfn, &dev->reserved_lkey);
  465. if (dev->reserved_lkey != RDMA_RESERVED_LKEY) {
  466. DP_NOTICE(p_hwfn,
  467. "Reserved lkey should be equal to RDMA_RESERVED_LKEY\n");
  468. return -EINVAL;
  469. }
  470. return 0;
  471. }
  472. static int qed_rdma_setup(struct qed_hwfn *p_hwfn,
  473. struct qed_ptt *p_ptt,
  474. struct qed_rdma_start_in_params *params)
  475. {
  476. int rc;
  477. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "RDMA setup\n");
  478. spin_lock_init(&p_hwfn->p_rdma_info->lock);
  479. qed_rdma_init_devinfo(p_hwfn, params);
  480. qed_rdma_init_port(p_hwfn);
  481. qed_rdma_init_events(p_hwfn, params);
  482. rc = qed_rdma_reserve_lkey(p_hwfn);
  483. if (rc)
  484. return rc;
  485. rc = qed_rdma_init_hw(p_hwfn, p_ptt);
  486. if (rc)
  487. return rc;
  488. return qed_rdma_start_fw(p_hwfn, params, p_ptt);
  489. }
  490. static int qed_rdma_stop(void *rdma_cxt)
  491. {
  492. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  493. struct rdma_close_func_ramrod_data *p_ramrod;
  494. struct qed_sp_init_data init_data;
  495. struct qed_spq_entry *p_ent;
  496. struct qed_ptt *p_ptt;
  497. u32 ll2_ethertype_en;
  498. int rc = -EBUSY;
  499. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "RDMA stop\n");
  500. p_ptt = qed_ptt_acquire(p_hwfn);
  501. if (!p_ptt) {
  502. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Failed to acquire PTT\n");
  503. return rc;
  504. }
  505. /* Disable RoCE search */
  506. qed_wr(p_hwfn, p_ptt, p_hwfn->rdma_prs_search_reg, 0);
  507. p_hwfn->b_rdma_enabled_in_prs = false;
  508. qed_wr(p_hwfn, p_ptt, PRS_REG_ROCE_DEST_QP_MAX_PF, 0);
  509. ll2_ethertype_en = qed_rd(p_hwfn, p_ptt, PRS_REG_LIGHT_L2_ETHERTYPE_EN);
  510. qed_wr(p_hwfn, p_ptt, PRS_REG_LIGHT_L2_ETHERTYPE_EN,
  511. (ll2_ethertype_en & 0xFFFE));
  512. qed_ptt_release(p_hwfn, p_ptt);
  513. /* Get SPQ entry */
  514. memset(&init_data, 0, sizeof(init_data));
  515. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  516. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  517. /* Stop RoCE */
  518. rc = qed_sp_init_request(p_hwfn, &p_ent, RDMA_RAMROD_FUNC_CLOSE,
  519. p_hwfn->p_rdma_info->proto, &init_data);
  520. if (rc)
  521. goto out;
  522. p_ramrod = &p_ent->ramrod.rdma_close_func;
  523. p_ramrod->num_cnqs = p_hwfn->p_rdma_info->num_cnqs;
  524. p_ramrod->cnq_start_offset = (u8)RESC_START(p_hwfn, QED_RDMA_CNQ_RAM);
  525. rc = qed_spq_post(p_hwfn, p_ent, NULL);
  526. out:
  527. qed_rdma_free(p_hwfn);
  528. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "RDMA stop done, rc = %d\n", rc);
  529. return rc;
  530. }
  531. static int qed_rdma_add_user(void *rdma_cxt,
  532. struct qed_rdma_add_user_out_params *out_params)
  533. {
  534. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  535. u32 dpi_start_offset;
  536. u32 returned_id = 0;
  537. int rc;
  538. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Adding User\n");
  539. /* Allocate DPI */
  540. spin_lock_bh(&p_hwfn->p_rdma_info->lock);
  541. rc = qed_rdma_bmap_alloc_id(p_hwfn, &p_hwfn->p_rdma_info->dpi_map,
  542. &returned_id);
  543. spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
  544. out_params->dpi = (u16)returned_id;
  545. /* Calculate the corresponding DPI address */
  546. dpi_start_offset = p_hwfn->dpi_start_offset;
  547. out_params->dpi_addr = (u64)((u8 __iomem *)p_hwfn->doorbells +
  548. dpi_start_offset +
  549. ((out_params->dpi) * p_hwfn->dpi_size));
  550. out_params->dpi_phys_addr = p_hwfn->cdev->db_phys_addr +
  551. dpi_start_offset +
  552. ((out_params->dpi) * p_hwfn->dpi_size);
  553. out_params->dpi_size = p_hwfn->dpi_size;
  554. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Adding user - done, rc = %d\n", rc);
  555. return rc;
  556. }
  557. static struct qed_rdma_port *qed_rdma_query_port(void *rdma_cxt)
  558. {
  559. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  560. struct qed_rdma_port *p_port = p_hwfn->p_rdma_info->port;
  561. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "RDMA Query port\n");
  562. /* Link may have changed */
  563. p_port->port_state = p_hwfn->mcp_info->link_output.link_up ?
  564. QED_RDMA_PORT_UP : QED_RDMA_PORT_DOWN;
  565. p_port->link_speed = p_hwfn->mcp_info->link_output.speed;
  566. return p_port;
  567. }
  568. static struct qed_rdma_device *qed_rdma_query_device(void *rdma_cxt)
  569. {
  570. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  571. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Query device\n");
  572. /* Return struct with device parameters */
  573. return p_hwfn->p_rdma_info->dev;
  574. }
  575. static void qed_rdma_free_tid(void *rdma_cxt, u32 itid)
  576. {
  577. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  578. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "itid = %08x\n", itid);
  579. spin_lock_bh(&p_hwfn->p_rdma_info->lock);
  580. qed_bmap_release_id(p_hwfn, &p_hwfn->p_rdma_info->tid_map, itid);
  581. spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
  582. }
  583. static void qed_rdma_cnq_prod_update(void *rdma_cxt, u8 qz_offset, u16 prod)
  584. {
  585. struct qed_hwfn *p_hwfn;
  586. u16 qz_num;
  587. u32 addr;
  588. p_hwfn = (struct qed_hwfn *)rdma_cxt;
  589. qz_num = p_hwfn->p_rdma_info->queue_zone_base + qz_offset;
  590. addr = GTT_BAR0_MAP_REG_USDM_RAM +
  591. USTORM_COMMON_QUEUE_CONS_OFFSET(qz_num);
  592. REG_WR16(p_hwfn, addr, prod);
  593. /* keep prod updates ordered */
  594. wmb();
  595. }
  596. static int qed_fill_rdma_dev_info(struct qed_dev *cdev,
  597. struct qed_dev_rdma_info *info)
  598. {
  599. memset(info, 0, sizeof(*info));
  600. info->rdma_type = QED_RDMA_TYPE_ROCE;
  601. qed_fill_dev_info(cdev, &info->common);
  602. return 0;
  603. }
  604. static int qed_rdma_get_sb_start(struct qed_dev *cdev)
  605. {
  606. int feat_num;
  607. if (cdev->num_hwfns > 1)
  608. feat_num = FEAT_NUM(QED_LEADING_HWFN(cdev), QED_PF_L2_QUE);
  609. else
  610. feat_num = FEAT_NUM(QED_LEADING_HWFN(cdev), QED_PF_L2_QUE) *
  611. cdev->num_hwfns;
  612. return feat_num;
  613. }
  614. static int qed_rdma_get_min_cnq_msix(struct qed_dev *cdev)
  615. {
  616. int n_cnq = FEAT_NUM(QED_LEADING_HWFN(cdev), QED_RDMA_CNQ);
  617. int n_msix = cdev->int_params.rdma_msix_cnt;
  618. return min_t(int, n_cnq, n_msix);
  619. }
  620. static int qed_rdma_set_int(struct qed_dev *cdev, u16 cnt)
  621. {
  622. int limit = 0;
  623. /* Mark the fastpath as free/used */
  624. cdev->int_params.fp_initialized = cnt ? true : false;
  625. if (cdev->int_params.out.int_mode != QED_INT_MODE_MSIX) {
  626. DP_ERR(cdev,
  627. "qed roce supports only MSI-X interrupts (detected %d).\n",
  628. cdev->int_params.out.int_mode);
  629. return -EINVAL;
  630. } else if (cdev->int_params.fp_msix_cnt) {
  631. limit = cdev->int_params.rdma_msix_cnt;
  632. }
  633. if (!limit)
  634. return -ENOMEM;
  635. return min_t(int, cnt, limit);
  636. }
  637. static int qed_rdma_get_int(struct qed_dev *cdev, struct qed_int_info *info)
  638. {
  639. memset(info, 0, sizeof(*info));
  640. if (!cdev->int_params.fp_initialized) {
  641. DP_INFO(cdev,
  642. "Protocol driver requested interrupt information, but its support is not yet configured\n");
  643. return -EINVAL;
  644. }
  645. if (cdev->int_params.out.int_mode == QED_INT_MODE_MSIX) {
  646. int msix_base = cdev->int_params.rdma_msix_base;
  647. info->msix_cnt = cdev->int_params.rdma_msix_cnt;
  648. info->msix = &cdev->int_params.msix_table[msix_base];
  649. DP_VERBOSE(cdev, QED_MSG_RDMA, "msix_cnt = %d msix_base=%d\n",
  650. info->msix_cnt, msix_base);
  651. }
  652. return 0;
  653. }
  654. static int qed_rdma_alloc_pd(void *rdma_cxt, u16 *pd)
  655. {
  656. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  657. u32 returned_id;
  658. int rc;
  659. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Alloc PD\n");
  660. /* Allocates an unused protection domain */
  661. spin_lock_bh(&p_hwfn->p_rdma_info->lock);
  662. rc = qed_rdma_bmap_alloc_id(p_hwfn,
  663. &p_hwfn->p_rdma_info->pd_map, &returned_id);
  664. spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
  665. *pd = (u16)returned_id;
  666. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Alloc PD - done, rc = %d\n", rc);
  667. return rc;
  668. }
  669. static void qed_rdma_free_pd(void *rdma_cxt, u16 pd)
  670. {
  671. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  672. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "pd = %08x\n", pd);
  673. /* Returns a previously allocated protection domain for reuse */
  674. spin_lock_bh(&p_hwfn->p_rdma_info->lock);
  675. qed_bmap_release_id(p_hwfn, &p_hwfn->p_rdma_info->pd_map, pd);
  676. spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
  677. }
  678. static enum qed_rdma_toggle_bit
  679. qed_rdma_toggle_bit_create_resize_cq(struct qed_hwfn *p_hwfn, u16 icid)
  680. {
  681. struct qed_rdma_info *p_info = p_hwfn->p_rdma_info;
  682. enum qed_rdma_toggle_bit toggle_bit;
  683. u32 bmap_id;
  684. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", icid);
  685. /* the function toggle the bit that is related to a given icid
  686. * and returns the new toggle bit's value
  687. */
  688. bmap_id = icid - qed_cxt_get_proto_cid_start(p_hwfn, p_info->proto);
  689. spin_lock_bh(&p_info->lock);
  690. toggle_bit = !test_and_change_bit(bmap_id,
  691. p_info->toggle_bits.bitmap);
  692. spin_unlock_bh(&p_info->lock);
  693. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "QED_RDMA_TOGGLE_BIT_= %d\n",
  694. toggle_bit);
  695. return toggle_bit;
  696. }
  697. static int qed_rdma_create_cq(void *rdma_cxt,
  698. struct qed_rdma_create_cq_in_params *params,
  699. u16 *icid)
  700. {
  701. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  702. struct qed_rdma_info *p_info = p_hwfn->p_rdma_info;
  703. struct rdma_create_cq_ramrod_data *p_ramrod;
  704. enum qed_rdma_toggle_bit toggle_bit;
  705. struct qed_sp_init_data init_data;
  706. struct qed_spq_entry *p_ent;
  707. u32 returned_id, start_cid;
  708. int rc;
  709. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "cq_handle = %08x%08x\n",
  710. params->cq_handle_hi, params->cq_handle_lo);
  711. /* Allocate icid */
  712. spin_lock_bh(&p_info->lock);
  713. rc = qed_rdma_bmap_alloc_id(p_hwfn,
  714. &p_info->cq_map, &returned_id);
  715. spin_unlock_bh(&p_info->lock);
  716. if (rc) {
  717. DP_NOTICE(p_hwfn, "Can't create CQ, rc = %d\n", rc);
  718. return rc;
  719. }
  720. start_cid = qed_cxt_get_proto_cid_start(p_hwfn,
  721. p_info->proto);
  722. *icid = returned_id + start_cid;
  723. /* Check if icid requires a page allocation */
  724. rc = qed_cxt_dynamic_ilt_alloc(p_hwfn, QED_ELEM_CXT, *icid);
  725. if (rc)
  726. goto err;
  727. /* Get SPQ entry */
  728. memset(&init_data, 0, sizeof(init_data));
  729. init_data.cid = *icid;
  730. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  731. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  732. /* Send create CQ ramrod */
  733. rc = qed_sp_init_request(p_hwfn, &p_ent,
  734. RDMA_RAMROD_CREATE_CQ,
  735. p_info->proto, &init_data);
  736. if (rc)
  737. goto err;
  738. p_ramrod = &p_ent->ramrod.rdma_create_cq;
  739. p_ramrod->cq_handle.hi = cpu_to_le32(params->cq_handle_hi);
  740. p_ramrod->cq_handle.lo = cpu_to_le32(params->cq_handle_lo);
  741. p_ramrod->dpi = cpu_to_le16(params->dpi);
  742. p_ramrod->is_two_level_pbl = params->pbl_two_level;
  743. p_ramrod->max_cqes = cpu_to_le32(params->cq_size);
  744. DMA_REGPAIR_LE(p_ramrod->pbl_addr, params->pbl_ptr);
  745. p_ramrod->pbl_num_pages = cpu_to_le16(params->pbl_num_pages);
  746. p_ramrod->cnq_id = (u8)RESC_START(p_hwfn, QED_RDMA_CNQ_RAM) +
  747. params->cnq_id;
  748. p_ramrod->int_timeout = params->int_timeout;
  749. /* toggle the bit for every resize or create cq for a given icid */
  750. toggle_bit = qed_rdma_toggle_bit_create_resize_cq(p_hwfn, *icid);
  751. p_ramrod->toggle_bit = toggle_bit;
  752. rc = qed_spq_post(p_hwfn, p_ent, NULL);
  753. if (rc) {
  754. /* restore toggle bit */
  755. qed_rdma_toggle_bit_create_resize_cq(p_hwfn, *icid);
  756. goto err;
  757. }
  758. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Created CQ, rc = %d\n", rc);
  759. return rc;
  760. err:
  761. /* release allocated icid */
  762. qed_bmap_release_id(p_hwfn, &p_info->cq_map, returned_id);
  763. DP_NOTICE(p_hwfn, "Create CQ failed, rc = %d\n", rc);
  764. return rc;
  765. }
  766. static int
  767. qed_rdma_destroy_cq(void *rdma_cxt,
  768. struct qed_rdma_destroy_cq_in_params *in_params,
  769. struct qed_rdma_destroy_cq_out_params *out_params)
  770. {
  771. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  772. struct rdma_destroy_cq_output_params *p_ramrod_res;
  773. struct rdma_destroy_cq_ramrod_data *p_ramrod;
  774. struct qed_sp_init_data init_data;
  775. struct qed_spq_entry *p_ent;
  776. dma_addr_t ramrod_res_phys;
  777. int rc = -ENOMEM;
  778. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", in_params->icid);
  779. p_ramrod_res =
  780. (struct rdma_destroy_cq_output_params *)
  781. dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
  782. sizeof(struct rdma_destroy_cq_output_params),
  783. &ramrod_res_phys, GFP_KERNEL);
  784. if (!p_ramrod_res) {
  785. DP_NOTICE(p_hwfn,
  786. "qed destroy cq failed: cannot allocate memory (ramrod)\n");
  787. return rc;
  788. }
  789. /* Get SPQ entry */
  790. memset(&init_data, 0, sizeof(init_data));
  791. init_data.cid = in_params->icid;
  792. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  793. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  794. /* Send destroy CQ ramrod */
  795. rc = qed_sp_init_request(p_hwfn, &p_ent,
  796. RDMA_RAMROD_DESTROY_CQ,
  797. p_hwfn->p_rdma_info->proto, &init_data);
  798. if (rc)
  799. goto err;
  800. p_ramrod = &p_ent->ramrod.rdma_destroy_cq;
  801. DMA_REGPAIR_LE(p_ramrod->output_params_addr, ramrod_res_phys);
  802. rc = qed_spq_post(p_hwfn, p_ent, NULL);
  803. if (rc)
  804. goto err;
  805. out_params->num_cq_notif = le16_to_cpu(p_ramrod_res->cnq_num);
  806. dma_free_coherent(&p_hwfn->cdev->pdev->dev,
  807. sizeof(struct rdma_destroy_cq_output_params),
  808. p_ramrod_res, ramrod_res_phys);
  809. /* Free icid */
  810. spin_lock_bh(&p_hwfn->p_rdma_info->lock);
  811. qed_bmap_release_id(p_hwfn,
  812. &p_hwfn->p_rdma_info->cq_map,
  813. (in_params->icid -
  814. qed_cxt_get_proto_cid_start(p_hwfn,
  815. p_hwfn->
  816. p_rdma_info->proto)));
  817. spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
  818. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Destroyed CQ, rc = %d\n", rc);
  819. return rc;
  820. err: dma_free_coherent(&p_hwfn->cdev->pdev->dev,
  821. sizeof(struct rdma_destroy_cq_output_params),
  822. p_ramrod_res, ramrod_res_phys);
  823. return rc;
  824. }
  825. static void qed_rdma_set_fw_mac(u16 *p_fw_mac, u8 *p_qed_mac)
  826. {
  827. p_fw_mac[0] = cpu_to_le16((p_qed_mac[0] << 8) + p_qed_mac[1]);
  828. p_fw_mac[1] = cpu_to_le16((p_qed_mac[2] << 8) + p_qed_mac[3]);
  829. p_fw_mac[2] = cpu_to_le16((p_qed_mac[4] << 8) + p_qed_mac[5]);
  830. }
  831. static void qed_rdma_copy_gids(struct qed_rdma_qp *qp, __le32 *src_gid,
  832. __le32 *dst_gid)
  833. {
  834. u32 i;
  835. if (qp->roce_mode == ROCE_V2_IPV4) {
  836. /* The IPv4 addresses shall be aligned to the highest word.
  837. * The lower words must be zero.
  838. */
  839. memset(src_gid, 0, sizeof(union qed_gid));
  840. memset(dst_gid, 0, sizeof(union qed_gid));
  841. src_gid[3] = cpu_to_le32(qp->sgid.ipv4_addr);
  842. dst_gid[3] = cpu_to_le32(qp->dgid.ipv4_addr);
  843. } else {
  844. /* GIDs and IPv6 addresses coincide in location and size */
  845. for (i = 0; i < ARRAY_SIZE(qp->sgid.dwords); i++) {
  846. src_gid[i] = cpu_to_le32(qp->sgid.dwords[i]);
  847. dst_gid[i] = cpu_to_le32(qp->dgid.dwords[i]);
  848. }
  849. }
  850. }
  851. static enum roce_flavor qed_roce_mode_to_flavor(enum roce_mode roce_mode)
  852. {
  853. enum roce_flavor flavor;
  854. switch (roce_mode) {
  855. case ROCE_V1:
  856. flavor = PLAIN_ROCE;
  857. break;
  858. case ROCE_V2_IPV4:
  859. flavor = RROCE_IPV4;
  860. break;
  861. case ROCE_V2_IPV6:
  862. flavor = ROCE_V2_IPV6;
  863. break;
  864. default:
  865. flavor = MAX_ROCE_MODE;
  866. break;
  867. }
  868. return flavor;
  869. }
  870. static int qed_roce_alloc_cid(struct qed_hwfn *p_hwfn, u16 *cid)
  871. {
  872. struct qed_rdma_info *p_rdma_info = p_hwfn->p_rdma_info;
  873. u32 responder_icid;
  874. u32 requester_icid;
  875. int rc;
  876. spin_lock_bh(&p_hwfn->p_rdma_info->lock);
  877. rc = qed_rdma_bmap_alloc_id(p_hwfn, &p_rdma_info->cid_map,
  878. &responder_icid);
  879. if (rc) {
  880. spin_unlock_bh(&p_rdma_info->lock);
  881. return rc;
  882. }
  883. rc = qed_rdma_bmap_alloc_id(p_hwfn, &p_rdma_info->cid_map,
  884. &requester_icid);
  885. spin_unlock_bh(&p_rdma_info->lock);
  886. if (rc)
  887. goto err;
  888. /* the two icid's should be adjacent */
  889. if ((requester_icid - responder_icid) != 1) {
  890. DP_NOTICE(p_hwfn, "Failed to allocate two adjacent qp's'\n");
  891. rc = -EINVAL;
  892. goto err;
  893. }
  894. responder_icid += qed_cxt_get_proto_cid_start(p_hwfn,
  895. p_rdma_info->proto);
  896. requester_icid += qed_cxt_get_proto_cid_start(p_hwfn,
  897. p_rdma_info->proto);
  898. /* If these icids require a new ILT line allocate DMA-able context for
  899. * an ILT page
  900. */
  901. rc = qed_cxt_dynamic_ilt_alloc(p_hwfn, QED_ELEM_CXT, responder_icid);
  902. if (rc)
  903. goto err;
  904. rc = qed_cxt_dynamic_ilt_alloc(p_hwfn, QED_ELEM_CXT, requester_icid);
  905. if (rc)
  906. goto err;
  907. *cid = (u16)responder_icid;
  908. return rc;
  909. err:
  910. spin_lock_bh(&p_rdma_info->lock);
  911. qed_bmap_release_id(p_hwfn, &p_rdma_info->cid_map, responder_icid);
  912. qed_bmap_release_id(p_hwfn, &p_rdma_info->cid_map, requester_icid);
  913. spin_unlock_bh(&p_rdma_info->lock);
  914. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  915. "Allocate CID - failed, rc = %d\n", rc);
  916. return rc;
  917. }
  918. static int qed_roce_sp_create_responder(struct qed_hwfn *p_hwfn,
  919. struct qed_rdma_qp *qp)
  920. {
  921. struct roce_create_qp_resp_ramrod_data *p_ramrod;
  922. struct qed_sp_init_data init_data;
  923. union qed_qm_pq_params qm_params;
  924. enum roce_flavor roce_flavor;
  925. struct qed_spq_entry *p_ent;
  926. u16 physical_queue0 = 0;
  927. int rc;
  928. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
  929. /* Allocate DMA-able memory for IRQ */
  930. qp->irq_num_pages = 1;
  931. qp->irq = dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
  932. RDMA_RING_PAGE_SIZE,
  933. &qp->irq_phys_addr, GFP_KERNEL);
  934. if (!qp->irq) {
  935. rc = -ENOMEM;
  936. DP_NOTICE(p_hwfn,
  937. "qed create responder failed: cannot allocate memory (irq). rc = %d\n",
  938. rc);
  939. return rc;
  940. }
  941. /* Get SPQ entry */
  942. memset(&init_data, 0, sizeof(init_data));
  943. init_data.cid = qp->icid;
  944. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  945. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  946. rc = qed_sp_init_request(p_hwfn, &p_ent, ROCE_RAMROD_CREATE_QP,
  947. PROTOCOLID_ROCE, &init_data);
  948. if (rc)
  949. goto err;
  950. p_ramrod = &p_ent->ramrod.roce_create_qp_resp;
  951. p_ramrod->flags = 0;
  952. roce_flavor = qed_roce_mode_to_flavor(qp->roce_mode);
  953. SET_FIELD(p_ramrod->flags,
  954. ROCE_CREATE_QP_RESP_RAMROD_DATA_ROCE_FLAVOR, roce_flavor);
  955. SET_FIELD(p_ramrod->flags,
  956. ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_RD_EN,
  957. qp->incoming_rdma_read_en);
  958. SET_FIELD(p_ramrod->flags,
  959. ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_WR_EN,
  960. qp->incoming_rdma_write_en);
  961. SET_FIELD(p_ramrod->flags,
  962. ROCE_CREATE_QP_RESP_RAMROD_DATA_ATOMIC_EN,
  963. qp->incoming_atomic_en);
  964. SET_FIELD(p_ramrod->flags,
  965. ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN,
  966. qp->e2e_flow_control_en);
  967. SET_FIELD(p_ramrod->flags,
  968. ROCE_CREATE_QP_RESP_RAMROD_DATA_SRQ_FLG, qp->use_srq);
  969. SET_FIELD(p_ramrod->flags,
  970. ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN,
  971. qp->fmr_and_reserved_lkey);
  972. SET_FIELD(p_ramrod->flags,
  973. ROCE_CREATE_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER,
  974. qp->min_rnr_nak_timer);
  975. p_ramrod->max_ird = qp->max_rd_atomic_resp;
  976. p_ramrod->traffic_class = qp->traffic_class_tos;
  977. p_ramrod->hop_limit = qp->hop_limit_ttl;
  978. p_ramrod->irq_num_pages = qp->irq_num_pages;
  979. p_ramrod->p_key = cpu_to_le16(qp->pkey);
  980. p_ramrod->flow_label = cpu_to_le32(qp->flow_label);
  981. p_ramrod->dst_qp_id = cpu_to_le32(qp->dest_qp);
  982. p_ramrod->mtu = cpu_to_le16(qp->mtu);
  983. p_ramrod->initial_psn = cpu_to_le32(qp->rq_psn);
  984. p_ramrod->pd = cpu_to_le16(qp->pd);
  985. p_ramrod->rq_num_pages = cpu_to_le16(qp->rq_num_pages);
  986. DMA_REGPAIR_LE(p_ramrod->rq_pbl_addr, qp->rq_pbl_ptr);
  987. DMA_REGPAIR_LE(p_ramrod->irq_pbl_addr, qp->irq_phys_addr);
  988. qed_rdma_copy_gids(qp, p_ramrod->src_gid, p_ramrod->dst_gid);
  989. p_ramrod->qp_handle_for_async.hi = cpu_to_le32(qp->qp_handle_async.hi);
  990. p_ramrod->qp_handle_for_async.lo = cpu_to_le32(qp->qp_handle_async.lo);
  991. p_ramrod->qp_handle_for_cqe.hi = cpu_to_le32(qp->qp_handle.hi);
  992. p_ramrod->qp_handle_for_cqe.lo = cpu_to_le32(qp->qp_handle.lo);
  993. p_ramrod->stats_counter_id = p_hwfn->rel_pf_id;
  994. p_ramrod->cq_cid = cpu_to_le32((p_hwfn->hw_info.opaque_fid << 16) |
  995. qp->rq_cq_id);
  996. memset(&qm_params, 0, sizeof(qm_params));
  997. qm_params.roce.qpid = qp->icid >> 1;
  998. physical_queue0 = qed_get_qm_pq(p_hwfn, PROTOCOLID_ROCE, &qm_params);
  999. p_ramrod->physical_queue0 = cpu_to_le16(physical_queue0);
  1000. p_ramrod->dpi = cpu_to_le16(qp->dpi);
  1001. qed_rdma_set_fw_mac(p_ramrod->remote_mac_addr, qp->remote_mac_addr);
  1002. qed_rdma_set_fw_mac(p_ramrod->local_mac_addr, qp->local_mac_addr);
  1003. p_ramrod->udp_src_port = qp->udp_src_port;
  1004. p_ramrod->vlan_id = cpu_to_le16(qp->vlan_id);
  1005. p_ramrod->srq_id.srq_idx = cpu_to_le16(qp->srq_id);
  1006. p_ramrod->srq_id.opaque_fid = cpu_to_le16(p_hwfn->hw_info.opaque_fid);
  1007. p_ramrod->stats_counter_id = RESC_START(p_hwfn, QED_RDMA_STATS_QUEUE) +
  1008. qp->stats_queue;
  1009. rc = qed_spq_post(p_hwfn, p_ent, NULL);
  1010. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "rc = %d physical_queue0 = 0x%x\n",
  1011. rc, physical_queue0);
  1012. if (rc)
  1013. goto err;
  1014. qp->resp_offloaded = true;
  1015. return rc;
  1016. err:
  1017. DP_NOTICE(p_hwfn, "create responder - failed, rc = %d\n", rc);
  1018. dma_free_coherent(&p_hwfn->cdev->pdev->dev,
  1019. qp->irq_num_pages * RDMA_RING_PAGE_SIZE,
  1020. qp->irq, qp->irq_phys_addr);
  1021. return rc;
  1022. }
  1023. static int qed_roce_sp_create_requester(struct qed_hwfn *p_hwfn,
  1024. struct qed_rdma_qp *qp)
  1025. {
  1026. struct roce_create_qp_req_ramrod_data *p_ramrod;
  1027. struct qed_sp_init_data init_data;
  1028. union qed_qm_pq_params qm_params;
  1029. enum roce_flavor roce_flavor;
  1030. struct qed_spq_entry *p_ent;
  1031. u16 physical_queue0 = 0;
  1032. int rc;
  1033. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
  1034. /* Allocate DMA-able memory for ORQ */
  1035. qp->orq_num_pages = 1;
  1036. qp->orq = dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
  1037. RDMA_RING_PAGE_SIZE,
  1038. &qp->orq_phys_addr, GFP_KERNEL);
  1039. if (!qp->orq) {
  1040. rc = -ENOMEM;
  1041. DP_NOTICE(p_hwfn,
  1042. "qed create requester failed: cannot allocate memory (orq). rc = %d\n",
  1043. rc);
  1044. return rc;
  1045. }
  1046. /* Get SPQ entry */
  1047. memset(&init_data, 0, sizeof(init_data));
  1048. init_data.cid = qp->icid + 1;
  1049. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  1050. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  1051. rc = qed_sp_init_request(p_hwfn, &p_ent,
  1052. ROCE_RAMROD_CREATE_QP,
  1053. PROTOCOLID_ROCE, &init_data);
  1054. if (rc)
  1055. goto err;
  1056. p_ramrod = &p_ent->ramrod.roce_create_qp_req;
  1057. p_ramrod->flags = 0;
  1058. roce_flavor = qed_roce_mode_to_flavor(qp->roce_mode);
  1059. SET_FIELD(p_ramrod->flags,
  1060. ROCE_CREATE_QP_REQ_RAMROD_DATA_ROCE_FLAVOR, roce_flavor);
  1061. SET_FIELD(p_ramrod->flags,
  1062. ROCE_CREATE_QP_REQ_RAMROD_DATA_FMR_AND_RESERVED_EN,
  1063. qp->fmr_and_reserved_lkey);
  1064. SET_FIELD(p_ramrod->flags,
  1065. ROCE_CREATE_QP_REQ_RAMROD_DATA_SIGNALED_COMP, qp->signal_all);
  1066. SET_FIELD(p_ramrod->flags,
  1067. ROCE_CREATE_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT, qp->retry_cnt);
  1068. SET_FIELD(p_ramrod->flags,
  1069. ROCE_CREATE_QP_REQ_RAMROD_DATA_RNR_NAK_CNT,
  1070. qp->rnr_retry_cnt);
  1071. p_ramrod->max_ord = qp->max_rd_atomic_req;
  1072. p_ramrod->traffic_class = qp->traffic_class_tos;
  1073. p_ramrod->hop_limit = qp->hop_limit_ttl;
  1074. p_ramrod->orq_num_pages = qp->orq_num_pages;
  1075. p_ramrod->p_key = cpu_to_le16(qp->pkey);
  1076. p_ramrod->flow_label = cpu_to_le32(qp->flow_label);
  1077. p_ramrod->dst_qp_id = cpu_to_le32(qp->dest_qp);
  1078. p_ramrod->ack_timeout_val = cpu_to_le32(qp->ack_timeout);
  1079. p_ramrod->mtu = cpu_to_le16(qp->mtu);
  1080. p_ramrod->initial_psn = cpu_to_le32(qp->sq_psn);
  1081. p_ramrod->pd = cpu_to_le16(qp->pd);
  1082. p_ramrod->sq_num_pages = cpu_to_le16(qp->sq_num_pages);
  1083. DMA_REGPAIR_LE(p_ramrod->sq_pbl_addr, qp->sq_pbl_ptr);
  1084. DMA_REGPAIR_LE(p_ramrod->orq_pbl_addr, qp->orq_phys_addr);
  1085. qed_rdma_copy_gids(qp, p_ramrod->src_gid, p_ramrod->dst_gid);
  1086. p_ramrod->qp_handle_for_async.hi = cpu_to_le32(qp->qp_handle_async.hi);
  1087. p_ramrod->qp_handle_for_async.lo = cpu_to_le32(qp->qp_handle_async.lo);
  1088. p_ramrod->qp_handle_for_cqe.hi = cpu_to_le32(qp->qp_handle.hi);
  1089. p_ramrod->qp_handle_for_cqe.lo = cpu_to_le32(qp->qp_handle.lo);
  1090. p_ramrod->stats_counter_id = p_hwfn->rel_pf_id;
  1091. p_ramrod->cq_cid = cpu_to_le32((p_hwfn->hw_info.opaque_fid << 16) |
  1092. qp->sq_cq_id);
  1093. memset(&qm_params, 0, sizeof(qm_params));
  1094. qm_params.roce.qpid = qp->icid >> 1;
  1095. physical_queue0 = qed_get_qm_pq(p_hwfn, PROTOCOLID_ROCE, &qm_params);
  1096. p_ramrod->physical_queue0 = cpu_to_le16(physical_queue0);
  1097. p_ramrod->dpi = cpu_to_le16(qp->dpi);
  1098. qed_rdma_set_fw_mac(p_ramrod->remote_mac_addr, qp->remote_mac_addr);
  1099. qed_rdma_set_fw_mac(p_ramrod->local_mac_addr, qp->local_mac_addr);
  1100. p_ramrod->udp_src_port = qp->udp_src_port;
  1101. p_ramrod->vlan_id = cpu_to_le16(qp->vlan_id);
  1102. p_ramrod->stats_counter_id = RESC_START(p_hwfn, QED_RDMA_STATS_QUEUE) +
  1103. qp->stats_queue;
  1104. rc = qed_spq_post(p_hwfn, p_ent, NULL);
  1105. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "rc = %d\n", rc);
  1106. if (rc)
  1107. goto err;
  1108. qp->req_offloaded = true;
  1109. return rc;
  1110. err:
  1111. DP_NOTICE(p_hwfn, "Create requested - failed, rc = %d\n", rc);
  1112. dma_free_coherent(&p_hwfn->cdev->pdev->dev,
  1113. qp->orq_num_pages * RDMA_RING_PAGE_SIZE,
  1114. qp->orq, qp->orq_phys_addr);
  1115. return rc;
  1116. }
  1117. static int qed_roce_sp_modify_responder(struct qed_hwfn *p_hwfn,
  1118. struct qed_rdma_qp *qp,
  1119. bool move_to_err, u32 modify_flags)
  1120. {
  1121. struct roce_modify_qp_resp_ramrod_data *p_ramrod;
  1122. struct qed_sp_init_data init_data;
  1123. struct qed_spq_entry *p_ent;
  1124. int rc;
  1125. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
  1126. if (move_to_err && !qp->resp_offloaded)
  1127. return 0;
  1128. /* Get SPQ entry */
  1129. memset(&init_data, 0, sizeof(init_data));
  1130. init_data.cid = qp->icid;
  1131. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  1132. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  1133. rc = qed_sp_init_request(p_hwfn, &p_ent,
  1134. ROCE_EVENT_MODIFY_QP,
  1135. PROTOCOLID_ROCE, &init_data);
  1136. if (rc) {
  1137. DP_NOTICE(p_hwfn, "rc = %d\n", rc);
  1138. return rc;
  1139. }
  1140. p_ramrod = &p_ent->ramrod.roce_modify_qp_resp;
  1141. p_ramrod->flags = 0;
  1142. SET_FIELD(p_ramrod->flags,
  1143. ROCE_MODIFY_QP_RESP_RAMROD_DATA_MOVE_TO_ERR_FLG, move_to_err);
  1144. SET_FIELD(p_ramrod->flags,
  1145. ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_RD_EN,
  1146. qp->incoming_rdma_read_en);
  1147. SET_FIELD(p_ramrod->flags,
  1148. ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_WR_EN,
  1149. qp->incoming_rdma_write_en);
  1150. SET_FIELD(p_ramrod->flags,
  1151. ROCE_MODIFY_QP_RESP_RAMROD_DATA_ATOMIC_EN,
  1152. qp->incoming_atomic_en);
  1153. SET_FIELD(p_ramrod->flags,
  1154. ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN,
  1155. qp->e2e_flow_control_en);
  1156. SET_FIELD(p_ramrod->flags,
  1157. ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_OPS_EN_FLG,
  1158. GET_FIELD(modify_flags,
  1159. QED_RDMA_MODIFY_QP_VALID_RDMA_OPS_EN));
  1160. SET_FIELD(p_ramrod->flags,
  1161. ROCE_MODIFY_QP_RESP_RAMROD_DATA_P_KEY_FLG,
  1162. GET_FIELD(modify_flags, QED_ROCE_MODIFY_QP_VALID_PKEY));
  1163. SET_FIELD(p_ramrod->flags,
  1164. ROCE_MODIFY_QP_RESP_RAMROD_DATA_ADDRESS_VECTOR_FLG,
  1165. GET_FIELD(modify_flags,
  1166. QED_ROCE_MODIFY_QP_VALID_ADDRESS_VECTOR));
  1167. SET_FIELD(p_ramrod->flags,
  1168. ROCE_MODIFY_QP_RESP_RAMROD_DATA_MAX_IRD_FLG,
  1169. GET_FIELD(modify_flags,
  1170. QED_RDMA_MODIFY_QP_VALID_MAX_RD_ATOMIC_RESP));
  1171. SET_FIELD(p_ramrod->flags,
  1172. ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_FLG,
  1173. GET_FIELD(modify_flags,
  1174. QED_ROCE_MODIFY_QP_VALID_MIN_RNR_NAK_TIMER));
  1175. p_ramrod->fields = 0;
  1176. SET_FIELD(p_ramrod->fields,
  1177. ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER,
  1178. qp->min_rnr_nak_timer);
  1179. p_ramrod->max_ird = qp->max_rd_atomic_resp;
  1180. p_ramrod->traffic_class = qp->traffic_class_tos;
  1181. p_ramrod->hop_limit = qp->hop_limit_ttl;
  1182. p_ramrod->p_key = cpu_to_le16(qp->pkey);
  1183. p_ramrod->flow_label = cpu_to_le32(qp->flow_label);
  1184. p_ramrod->mtu = cpu_to_le16(qp->mtu);
  1185. qed_rdma_copy_gids(qp, p_ramrod->src_gid, p_ramrod->dst_gid);
  1186. rc = qed_spq_post(p_hwfn, p_ent, NULL);
  1187. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Modify responder, rc = %d\n", rc);
  1188. return rc;
  1189. }
  1190. static int qed_roce_sp_modify_requester(struct qed_hwfn *p_hwfn,
  1191. struct qed_rdma_qp *qp,
  1192. bool move_to_sqd,
  1193. bool move_to_err, u32 modify_flags)
  1194. {
  1195. struct roce_modify_qp_req_ramrod_data *p_ramrod;
  1196. struct qed_sp_init_data init_data;
  1197. struct qed_spq_entry *p_ent;
  1198. int rc;
  1199. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
  1200. if (move_to_err && !(qp->req_offloaded))
  1201. return 0;
  1202. /* Get SPQ entry */
  1203. memset(&init_data, 0, sizeof(init_data));
  1204. init_data.cid = qp->icid + 1;
  1205. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  1206. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  1207. rc = qed_sp_init_request(p_hwfn, &p_ent,
  1208. ROCE_EVENT_MODIFY_QP,
  1209. PROTOCOLID_ROCE, &init_data);
  1210. if (rc) {
  1211. DP_NOTICE(p_hwfn, "rc = %d\n", rc);
  1212. return rc;
  1213. }
  1214. p_ramrod = &p_ent->ramrod.roce_modify_qp_req;
  1215. p_ramrod->flags = 0;
  1216. SET_FIELD(p_ramrod->flags,
  1217. ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_ERR_FLG, move_to_err);
  1218. SET_FIELD(p_ramrod->flags,
  1219. ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_SQD_FLG, move_to_sqd);
  1220. SET_FIELD(p_ramrod->flags,
  1221. ROCE_MODIFY_QP_REQ_RAMROD_DATA_EN_SQD_ASYNC_NOTIFY,
  1222. qp->sqd_async);
  1223. SET_FIELD(p_ramrod->flags,
  1224. ROCE_MODIFY_QP_REQ_RAMROD_DATA_P_KEY_FLG,
  1225. GET_FIELD(modify_flags, QED_ROCE_MODIFY_QP_VALID_PKEY));
  1226. SET_FIELD(p_ramrod->flags,
  1227. ROCE_MODIFY_QP_REQ_RAMROD_DATA_ADDRESS_VECTOR_FLG,
  1228. GET_FIELD(modify_flags,
  1229. QED_ROCE_MODIFY_QP_VALID_ADDRESS_VECTOR));
  1230. SET_FIELD(p_ramrod->flags,
  1231. ROCE_MODIFY_QP_REQ_RAMROD_DATA_MAX_ORD_FLG,
  1232. GET_FIELD(modify_flags,
  1233. QED_RDMA_MODIFY_QP_VALID_MAX_RD_ATOMIC_REQ));
  1234. SET_FIELD(p_ramrod->flags,
  1235. ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_FLG,
  1236. GET_FIELD(modify_flags,
  1237. QED_ROCE_MODIFY_QP_VALID_RNR_RETRY_CNT));
  1238. SET_FIELD(p_ramrod->flags,
  1239. ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_FLG,
  1240. GET_FIELD(modify_flags, QED_ROCE_MODIFY_QP_VALID_RETRY_CNT));
  1241. SET_FIELD(p_ramrod->flags,
  1242. ROCE_MODIFY_QP_REQ_RAMROD_DATA_ACK_TIMEOUT_FLG,
  1243. GET_FIELD(modify_flags,
  1244. QED_ROCE_MODIFY_QP_VALID_ACK_TIMEOUT));
  1245. p_ramrod->fields = 0;
  1246. SET_FIELD(p_ramrod->fields,
  1247. ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT, qp->retry_cnt);
  1248. SET_FIELD(p_ramrod->fields,
  1249. ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT,
  1250. qp->rnr_retry_cnt);
  1251. p_ramrod->max_ord = qp->max_rd_atomic_req;
  1252. p_ramrod->traffic_class = qp->traffic_class_tos;
  1253. p_ramrod->hop_limit = qp->hop_limit_ttl;
  1254. p_ramrod->p_key = cpu_to_le16(qp->pkey);
  1255. p_ramrod->flow_label = cpu_to_le32(qp->flow_label);
  1256. p_ramrod->ack_timeout_val = cpu_to_le32(qp->ack_timeout);
  1257. p_ramrod->mtu = cpu_to_le16(qp->mtu);
  1258. qed_rdma_copy_gids(qp, p_ramrod->src_gid, p_ramrod->dst_gid);
  1259. rc = qed_spq_post(p_hwfn, p_ent, NULL);
  1260. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Modify requester, rc = %d\n", rc);
  1261. return rc;
  1262. }
  1263. static int qed_roce_sp_destroy_qp_responder(struct qed_hwfn *p_hwfn,
  1264. struct qed_rdma_qp *qp,
  1265. u32 *num_invalidated_mw)
  1266. {
  1267. struct roce_destroy_qp_resp_output_params *p_ramrod_res;
  1268. struct roce_destroy_qp_resp_ramrod_data *p_ramrod;
  1269. struct qed_sp_init_data init_data;
  1270. struct qed_spq_entry *p_ent;
  1271. dma_addr_t ramrod_res_phys;
  1272. int rc;
  1273. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
  1274. if (!qp->resp_offloaded)
  1275. return 0;
  1276. /* Get SPQ entry */
  1277. memset(&init_data, 0, sizeof(init_data));
  1278. init_data.cid = qp->icid;
  1279. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  1280. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  1281. rc = qed_sp_init_request(p_hwfn, &p_ent,
  1282. ROCE_RAMROD_DESTROY_QP,
  1283. PROTOCOLID_ROCE, &init_data);
  1284. if (rc)
  1285. return rc;
  1286. p_ramrod = &p_ent->ramrod.roce_destroy_qp_resp;
  1287. p_ramrod_res = (struct roce_destroy_qp_resp_output_params *)
  1288. dma_alloc_coherent(&p_hwfn->cdev->pdev->dev, sizeof(*p_ramrod_res),
  1289. &ramrod_res_phys, GFP_KERNEL);
  1290. if (!p_ramrod_res) {
  1291. rc = -ENOMEM;
  1292. DP_NOTICE(p_hwfn,
  1293. "qed destroy responder failed: cannot allocate memory (ramrod). rc = %d\n",
  1294. rc);
  1295. return rc;
  1296. }
  1297. DMA_REGPAIR_LE(p_ramrod->output_params_addr, ramrod_res_phys);
  1298. rc = qed_spq_post(p_hwfn, p_ent, NULL);
  1299. if (rc)
  1300. goto err;
  1301. *num_invalidated_mw = le32_to_cpu(p_ramrod_res->num_invalidated_mw);
  1302. /* Free IRQ - only if ramrod succeeded, in case FW is still using it */
  1303. dma_free_coherent(&p_hwfn->cdev->pdev->dev,
  1304. qp->irq_num_pages * RDMA_RING_PAGE_SIZE,
  1305. qp->irq, qp->irq_phys_addr);
  1306. qp->resp_offloaded = false;
  1307. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Destroy responder, rc = %d\n", rc);
  1308. err:
  1309. dma_free_coherent(&p_hwfn->cdev->pdev->dev,
  1310. sizeof(struct roce_destroy_qp_resp_output_params),
  1311. p_ramrod_res, ramrod_res_phys);
  1312. return rc;
  1313. }
  1314. static int qed_roce_sp_destroy_qp_requester(struct qed_hwfn *p_hwfn,
  1315. struct qed_rdma_qp *qp,
  1316. u32 *num_bound_mw)
  1317. {
  1318. struct roce_destroy_qp_req_output_params *p_ramrod_res;
  1319. struct roce_destroy_qp_req_ramrod_data *p_ramrod;
  1320. struct qed_sp_init_data init_data;
  1321. struct qed_spq_entry *p_ent;
  1322. dma_addr_t ramrod_res_phys;
  1323. int rc = -ENOMEM;
  1324. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
  1325. if (!qp->req_offloaded)
  1326. return 0;
  1327. p_ramrod_res = (struct roce_destroy_qp_req_output_params *)
  1328. dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
  1329. sizeof(*p_ramrod_res),
  1330. &ramrod_res_phys, GFP_KERNEL);
  1331. if (!p_ramrod_res) {
  1332. DP_NOTICE(p_hwfn,
  1333. "qed destroy requester failed: cannot allocate memory (ramrod)\n");
  1334. return rc;
  1335. }
  1336. /* Get SPQ entry */
  1337. memset(&init_data, 0, sizeof(init_data));
  1338. init_data.cid = qp->icid + 1;
  1339. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  1340. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  1341. rc = qed_sp_init_request(p_hwfn, &p_ent, ROCE_RAMROD_DESTROY_QP,
  1342. PROTOCOLID_ROCE, &init_data);
  1343. if (rc)
  1344. goto err;
  1345. p_ramrod = &p_ent->ramrod.roce_destroy_qp_req;
  1346. DMA_REGPAIR_LE(p_ramrod->output_params_addr, ramrod_res_phys);
  1347. rc = qed_spq_post(p_hwfn, p_ent, NULL);
  1348. if (rc)
  1349. goto err;
  1350. *num_bound_mw = le32_to_cpu(p_ramrod_res->num_bound_mw);
  1351. /* Free ORQ - only if ramrod succeeded, in case FW is still using it */
  1352. dma_free_coherent(&p_hwfn->cdev->pdev->dev,
  1353. qp->orq_num_pages * RDMA_RING_PAGE_SIZE,
  1354. qp->orq, qp->orq_phys_addr);
  1355. qp->req_offloaded = false;
  1356. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Destroy requester, rc = %d\n", rc);
  1357. err:
  1358. dma_free_coherent(&p_hwfn->cdev->pdev->dev, sizeof(*p_ramrod_res),
  1359. p_ramrod_res, ramrod_res_phys);
  1360. return rc;
  1361. }
  1362. static int qed_roce_query_qp(struct qed_hwfn *p_hwfn,
  1363. struct qed_rdma_qp *qp,
  1364. struct qed_rdma_query_qp_out_params *out_params)
  1365. {
  1366. struct roce_query_qp_resp_output_params *p_resp_ramrod_res;
  1367. struct roce_query_qp_req_output_params *p_req_ramrod_res;
  1368. struct roce_query_qp_resp_ramrod_data *p_resp_ramrod;
  1369. struct roce_query_qp_req_ramrod_data *p_req_ramrod;
  1370. struct qed_sp_init_data init_data;
  1371. dma_addr_t resp_ramrod_res_phys;
  1372. dma_addr_t req_ramrod_res_phys;
  1373. struct qed_spq_entry *p_ent;
  1374. bool rq_err_state;
  1375. bool sq_err_state;
  1376. bool sq_draining;
  1377. int rc = -ENOMEM;
  1378. if ((!(qp->resp_offloaded)) && (!(qp->req_offloaded))) {
  1379. /* We can't send ramrod to the fw since this qp wasn't offloaded
  1380. * to the fw yet
  1381. */
  1382. out_params->draining = false;
  1383. out_params->rq_psn = qp->rq_psn;
  1384. out_params->sq_psn = qp->sq_psn;
  1385. out_params->state = qp->cur_state;
  1386. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "No QPs as no offload\n");
  1387. return 0;
  1388. }
  1389. if (!(qp->resp_offloaded)) {
  1390. DP_NOTICE(p_hwfn,
  1391. "The responder's qp should be offloded before requester's\n");
  1392. return -EINVAL;
  1393. }
  1394. /* Send a query responder ramrod to FW to get RQ-PSN and state */
  1395. p_resp_ramrod_res = (struct roce_query_qp_resp_output_params *)
  1396. dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
  1397. sizeof(*p_resp_ramrod_res),
  1398. &resp_ramrod_res_phys, GFP_KERNEL);
  1399. if (!p_resp_ramrod_res) {
  1400. DP_NOTICE(p_hwfn,
  1401. "qed query qp failed: cannot allocate memory (ramrod)\n");
  1402. return rc;
  1403. }
  1404. /* Get SPQ entry */
  1405. memset(&init_data, 0, sizeof(init_data));
  1406. init_data.cid = qp->icid;
  1407. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  1408. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  1409. rc = qed_sp_init_request(p_hwfn, &p_ent, ROCE_RAMROD_QUERY_QP,
  1410. PROTOCOLID_ROCE, &init_data);
  1411. if (rc)
  1412. goto err_resp;
  1413. p_resp_ramrod = &p_ent->ramrod.roce_query_qp_resp;
  1414. DMA_REGPAIR_LE(p_resp_ramrod->output_params_addr, resp_ramrod_res_phys);
  1415. rc = qed_spq_post(p_hwfn, p_ent, NULL);
  1416. if (rc)
  1417. goto err_resp;
  1418. dma_free_coherent(&p_hwfn->cdev->pdev->dev, sizeof(*p_resp_ramrod_res),
  1419. p_resp_ramrod_res, resp_ramrod_res_phys);
  1420. out_params->rq_psn = le32_to_cpu(p_resp_ramrod_res->psn);
  1421. rq_err_state = GET_FIELD(le32_to_cpu(p_resp_ramrod_res->err_flag),
  1422. ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_ERROR_FLG);
  1423. if (!(qp->req_offloaded)) {
  1424. /* Don't send query qp for the requester */
  1425. out_params->sq_psn = qp->sq_psn;
  1426. out_params->draining = false;
  1427. if (rq_err_state)
  1428. qp->cur_state = QED_ROCE_QP_STATE_ERR;
  1429. out_params->state = qp->cur_state;
  1430. return 0;
  1431. }
  1432. /* Send a query requester ramrod to FW to get SQ-PSN and state */
  1433. p_req_ramrod_res = (struct roce_query_qp_req_output_params *)
  1434. dma_alloc_coherent(&p_hwfn->cdev->pdev->dev,
  1435. sizeof(*p_req_ramrod_res),
  1436. &req_ramrod_res_phys,
  1437. GFP_KERNEL);
  1438. if (!p_req_ramrod_res) {
  1439. rc = -ENOMEM;
  1440. DP_NOTICE(p_hwfn,
  1441. "qed query qp failed: cannot allocate memory (ramrod)\n");
  1442. return rc;
  1443. }
  1444. /* Get SPQ entry */
  1445. init_data.cid = qp->icid + 1;
  1446. rc = qed_sp_init_request(p_hwfn, &p_ent, ROCE_RAMROD_QUERY_QP,
  1447. PROTOCOLID_ROCE, &init_data);
  1448. if (rc)
  1449. goto err_req;
  1450. p_req_ramrod = &p_ent->ramrod.roce_query_qp_req;
  1451. DMA_REGPAIR_LE(p_req_ramrod->output_params_addr, req_ramrod_res_phys);
  1452. rc = qed_spq_post(p_hwfn, p_ent, NULL);
  1453. if (rc)
  1454. goto err_req;
  1455. dma_free_coherent(&p_hwfn->cdev->pdev->dev, sizeof(*p_req_ramrod_res),
  1456. p_req_ramrod_res, req_ramrod_res_phys);
  1457. out_params->sq_psn = le32_to_cpu(p_req_ramrod_res->psn);
  1458. sq_err_state = GET_FIELD(le32_to_cpu(p_req_ramrod_res->flags),
  1459. ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_ERR_FLG);
  1460. sq_draining =
  1461. GET_FIELD(le32_to_cpu(p_req_ramrod_res->flags),
  1462. ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_SQ_DRAINING_FLG);
  1463. out_params->draining = false;
  1464. if (rq_err_state)
  1465. qp->cur_state = QED_ROCE_QP_STATE_ERR;
  1466. else if (sq_err_state)
  1467. qp->cur_state = QED_ROCE_QP_STATE_SQE;
  1468. else if (sq_draining)
  1469. out_params->draining = true;
  1470. out_params->state = qp->cur_state;
  1471. return 0;
  1472. err_req:
  1473. dma_free_coherent(&p_hwfn->cdev->pdev->dev, sizeof(*p_req_ramrod_res),
  1474. p_req_ramrod_res, req_ramrod_res_phys);
  1475. return rc;
  1476. err_resp:
  1477. dma_free_coherent(&p_hwfn->cdev->pdev->dev, sizeof(*p_resp_ramrod_res),
  1478. p_resp_ramrod_res, resp_ramrod_res_phys);
  1479. return rc;
  1480. }
  1481. static int qed_roce_destroy_qp(struct qed_hwfn *p_hwfn, struct qed_rdma_qp *qp)
  1482. {
  1483. u32 num_invalidated_mw = 0;
  1484. u32 num_bound_mw = 0;
  1485. u32 start_cid;
  1486. int rc;
  1487. /* Destroys the specified QP */
  1488. if ((qp->cur_state != QED_ROCE_QP_STATE_RESET) &&
  1489. (qp->cur_state != QED_ROCE_QP_STATE_ERR) &&
  1490. (qp->cur_state != QED_ROCE_QP_STATE_INIT)) {
  1491. DP_NOTICE(p_hwfn,
  1492. "QP must be in error, reset or init state before destroying it\n");
  1493. return -EINVAL;
  1494. }
  1495. rc = qed_roce_sp_destroy_qp_responder(p_hwfn, qp, &num_invalidated_mw);
  1496. if (rc)
  1497. return rc;
  1498. /* Send destroy requester ramrod */
  1499. rc = qed_roce_sp_destroy_qp_requester(p_hwfn, qp, &num_bound_mw);
  1500. if (rc)
  1501. return rc;
  1502. if (num_invalidated_mw != num_bound_mw) {
  1503. DP_NOTICE(p_hwfn,
  1504. "number of invalidate memory windows is different from bounded ones\n");
  1505. return -EINVAL;
  1506. }
  1507. spin_lock_bh(&p_hwfn->p_rdma_info->lock);
  1508. start_cid = qed_cxt_get_proto_cid_start(p_hwfn,
  1509. p_hwfn->p_rdma_info->proto);
  1510. /* Release responder's icid */
  1511. qed_bmap_release_id(p_hwfn, &p_hwfn->p_rdma_info->cid_map,
  1512. qp->icid - start_cid);
  1513. /* Release requester's icid */
  1514. qed_bmap_release_id(p_hwfn, &p_hwfn->p_rdma_info->cid_map,
  1515. qp->icid + 1 - start_cid);
  1516. spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
  1517. return 0;
  1518. }
  1519. static int qed_rdma_query_qp(void *rdma_cxt,
  1520. struct qed_rdma_qp *qp,
  1521. struct qed_rdma_query_qp_out_params *out_params)
  1522. {
  1523. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  1524. int rc;
  1525. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
  1526. /* The following fields are filled in from qp and not FW as they can't
  1527. * be modified by FW
  1528. */
  1529. out_params->mtu = qp->mtu;
  1530. out_params->dest_qp = qp->dest_qp;
  1531. out_params->incoming_atomic_en = qp->incoming_atomic_en;
  1532. out_params->e2e_flow_control_en = qp->e2e_flow_control_en;
  1533. out_params->incoming_rdma_read_en = qp->incoming_rdma_read_en;
  1534. out_params->incoming_rdma_write_en = qp->incoming_rdma_write_en;
  1535. out_params->dgid = qp->dgid;
  1536. out_params->flow_label = qp->flow_label;
  1537. out_params->hop_limit_ttl = qp->hop_limit_ttl;
  1538. out_params->traffic_class_tos = qp->traffic_class_tos;
  1539. out_params->timeout = qp->ack_timeout;
  1540. out_params->rnr_retry = qp->rnr_retry_cnt;
  1541. out_params->retry_cnt = qp->retry_cnt;
  1542. out_params->min_rnr_nak_timer = qp->min_rnr_nak_timer;
  1543. out_params->pkey_index = 0;
  1544. out_params->max_rd_atomic = qp->max_rd_atomic_req;
  1545. out_params->max_dest_rd_atomic = qp->max_rd_atomic_resp;
  1546. out_params->sqd_async = qp->sqd_async;
  1547. rc = qed_roce_query_qp(p_hwfn, qp, out_params);
  1548. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Query QP, rc = %d\n", rc);
  1549. return rc;
  1550. }
  1551. static int qed_rdma_destroy_qp(void *rdma_cxt, struct qed_rdma_qp *qp)
  1552. {
  1553. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  1554. int rc = 0;
  1555. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x\n", qp->icid);
  1556. rc = qed_roce_destroy_qp(p_hwfn, qp);
  1557. /* free qp params struct */
  1558. kfree(qp);
  1559. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "QP destroyed\n");
  1560. return rc;
  1561. }
  1562. static struct qed_rdma_qp *
  1563. qed_rdma_create_qp(void *rdma_cxt,
  1564. struct qed_rdma_create_qp_in_params *in_params,
  1565. struct qed_rdma_create_qp_out_params *out_params)
  1566. {
  1567. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  1568. struct qed_rdma_qp *qp;
  1569. u8 max_stats_queues;
  1570. int rc;
  1571. if (!rdma_cxt || !in_params || !out_params || !p_hwfn->p_rdma_info) {
  1572. DP_ERR(p_hwfn->cdev,
  1573. "qed roce create qp failed due to NULL entry (rdma_cxt=%p, in=%p, out=%p, roce_info=?\n",
  1574. rdma_cxt, in_params, out_params);
  1575. return NULL;
  1576. }
  1577. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  1578. "qed rdma create qp called with qp_handle = %08x%08x\n",
  1579. in_params->qp_handle_hi, in_params->qp_handle_lo);
  1580. /* Some sanity checks... */
  1581. max_stats_queues = p_hwfn->p_rdma_info->dev->max_stats_queues;
  1582. if (in_params->stats_queue >= max_stats_queues) {
  1583. DP_ERR(p_hwfn->cdev,
  1584. "qed rdma create qp failed due to invalid statistics queue %d. maximum is %d\n",
  1585. in_params->stats_queue, max_stats_queues);
  1586. return NULL;
  1587. }
  1588. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1589. if (!qp) {
  1590. DP_NOTICE(p_hwfn, "Failed to allocate qed_rdma_qp\n");
  1591. return NULL;
  1592. }
  1593. rc = qed_roce_alloc_cid(p_hwfn, &qp->icid);
  1594. qp->qpid = ((0xFF << 16) | qp->icid);
  1595. DP_INFO(p_hwfn, "ROCE qpid=%x\n", qp->qpid);
  1596. if (rc) {
  1597. kfree(qp);
  1598. return NULL;
  1599. }
  1600. qp->cur_state = QED_ROCE_QP_STATE_RESET;
  1601. qp->qp_handle.hi = cpu_to_le32(in_params->qp_handle_hi);
  1602. qp->qp_handle.lo = cpu_to_le32(in_params->qp_handle_lo);
  1603. qp->qp_handle_async.hi = cpu_to_le32(in_params->qp_handle_async_hi);
  1604. qp->qp_handle_async.lo = cpu_to_le32(in_params->qp_handle_async_lo);
  1605. qp->use_srq = in_params->use_srq;
  1606. qp->signal_all = in_params->signal_all;
  1607. qp->fmr_and_reserved_lkey = in_params->fmr_and_reserved_lkey;
  1608. qp->pd = in_params->pd;
  1609. qp->dpi = in_params->dpi;
  1610. qp->sq_cq_id = in_params->sq_cq_id;
  1611. qp->sq_num_pages = in_params->sq_num_pages;
  1612. qp->sq_pbl_ptr = in_params->sq_pbl_ptr;
  1613. qp->rq_cq_id = in_params->rq_cq_id;
  1614. qp->rq_num_pages = in_params->rq_num_pages;
  1615. qp->rq_pbl_ptr = in_params->rq_pbl_ptr;
  1616. qp->srq_id = in_params->srq_id;
  1617. qp->req_offloaded = false;
  1618. qp->resp_offloaded = false;
  1619. qp->e2e_flow_control_en = qp->use_srq ? false : true;
  1620. qp->stats_queue = in_params->stats_queue;
  1621. out_params->icid = qp->icid;
  1622. out_params->qp_id = qp->qpid;
  1623. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Create QP, rc = %d\n", rc);
  1624. return qp;
  1625. }
  1626. static int qed_roce_modify_qp(struct qed_hwfn *p_hwfn,
  1627. struct qed_rdma_qp *qp,
  1628. enum qed_roce_qp_state prev_state,
  1629. struct qed_rdma_modify_qp_in_params *params)
  1630. {
  1631. u32 num_invalidated_mw = 0, num_bound_mw = 0;
  1632. int rc = 0;
  1633. /* Perform additional operations according to the current state and the
  1634. * next state
  1635. */
  1636. if (((prev_state == QED_ROCE_QP_STATE_INIT) ||
  1637. (prev_state == QED_ROCE_QP_STATE_RESET)) &&
  1638. (qp->cur_state == QED_ROCE_QP_STATE_RTR)) {
  1639. /* Init->RTR or Reset->RTR */
  1640. rc = qed_roce_sp_create_responder(p_hwfn, qp);
  1641. return rc;
  1642. } else if ((prev_state == QED_ROCE_QP_STATE_RTR) &&
  1643. (qp->cur_state == QED_ROCE_QP_STATE_RTS)) {
  1644. /* RTR-> RTS */
  1645. rc = qed_roce_sp_create_requester(p_hwfn, qp);
  1646. if (rc)
  1647. return rc;
  1648. /* Send modify responder ramrod */
  1649. rc = qed_roce_sp_modify_responder(p_hwfn, qp, false,
  1650. params->modify_flags);
  1651. return rc;
  1652. } else if ((prev_state == QED_ROCE_QP_STATE_RTS) &&
  1653. (qp->cur_state == QED_ROCE_QP_STATE_RTS)) {
  1654. /* RTS->RTS */
  1655. rc = qed_roce_sp_modify_responder(p_hwfn, qp, false,
  1656. params->modify_flags);
  1657. if (rc)
  1658. return rc;
  1659. rc = qed_roce_sp_modify_requester(p_hwfn, qp, false, false,
  1660. params->modify_flags);
  1661. return rc;
  1662. } else if ((prev_state == QED_ROCE_QP_STATE_RTS) &&
  1663. (qp->cur_state == QED_ROCE_QP_STATE_SQD)) {
  1664. /* RTS->SQD */
  1665. rc = qed_roce_sp_modify_requester(p_hwfn, qp, true, false,
  1666. params->modify_flags);
  1667. return rc;
  1668. } else if ((prev_state == QED_ROCE_QP_STATE_SQD) &&
  1669. (qp->cur_state == QED_ROCE_QP_STATE_SQD)) {
  1670. /* SQD->SQD */
  1671. rc = qed_roce_sp_modify_responder(p_hwfn, qp, false,
  1672. params->modify_flags);
  1673. if (rc)
  1674. return rc;
  1675. rc = qed_roce_sp_modify_requester(p_hwfn, qp, false, false,
  1676. params->modify_flags);
  1677. return rc;
  1678. } else if ((prev_state == QED_ROCE_QP_STATE_SQD) &&
  1679. (qp->cur_state == QED_ROCE_QP_STATE_RTS)) {
  1680. /* SQD->RTS */
  1681. rc = qed_roce_sp_modify_responder(p_hwfn, qp, false,
  1682. params->modify_flags);
  1683. if (rc)
  1684. return rc;
  1685. rc = qed_roce_sp_modify_requester(p_hwfn, qp, false, false,
  1686. params->modify_flags);
  1687. return rc;
  1688. } else if (qp->cur_state == QED_ROCE_QP_STATE_ERR ||
  1689. qp->cur_state == QED_ROCE_QP_STATE_SQE) {
  1690. /* ->ERR */
  1691. rc = qed_roce_sp_modify_responder(p_hwfn, qp, true,
  1692. params->modify_flags);
  1693. if (rc)
  1694. return rc;
  1695. rc = qed_roce_sp_modify_requester(p_hwfn, qp, false, true,
  1696. params->modify_flags);
  1697. return rc;
  1698. } else if (qp->cur_state == QED_ROCE_QP_STATE_RESET) {
  1699. /* Any state -> RESET */
  1700. rc = qed_roce_sp_destroy_qp_responder(p_hwfn, qp,
  1701. &num_invalidated_mw);
  1702. if (rc)
  1703. return rc;
  1704. rc = qed_roce_sp_destroy_qp_requester(p_hwfn, qp,
  1705. &num_bound_mw);
  1706. if (num_invalidated_mw != num_bound_mw) {
  1707. DP_NOTICE(p_hwfn,
  1708. "number of invalidate memory windows is different from bounded ones\n");
  1709. return -EINVAL;
  1710. }
  1711. } else {
  1712. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "0\n");
  1713. }
  1714. return rc;
  1715. }
  1716. static int qed_rdma_modify_qp(void *rdma_cxt,
  1717. struct qed_rdma_qp *qp,
  1718. struct qed_rdma_modify_qp_in_params *params)
  1719. {
  1720. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  1721. enum qed_roce_qp_state prev_state;
  1722. int rc = 0;
  1723. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "icid = %08x params->new_state=%d\n",
  1724. qp->icid, params->new_state);
  1725. if (rc) {
  1726. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "rc = %d\n", rc);
  1727. return rc;
  1728. }
  1729. if (GET_FIELD(params->modify_flags,
  1730. QED_RDMA_MODIFY_QP_VALID_RDMA_OPS_EN)) {
  1731. qp->incoming_rdma_read_en = params->incoming_rdma_read_en;
  1732. qp->incoming_rdma_write_en = params->incoming_rdma_write_en;
  1733. qp->incoming_atomic_en = params->incoming_atomic_en;
  1734. }
  1735. /* Update QP structure with the updated values */
  1736. if (GET_FIELD(params->modify_flags, QED_ROCE_MODIFY_QP_VALID_ROCE_MODE))
  1737. qp->roce_mode = params->roce_mode;
  1738. if (GET_FIELD(params->modify_flags, QED_ROCE_MODIFY_QP_VALID_PKEY))
  1739. qp->pkey = params->pkey;
  1740. if (GET_FIELD(params->modify_flags,
  1741. QED_ROCE_MODIFY_QP_VALID_E2E_FLOW_CONTROL_EN))
  1742. qp->e2e_flow_control_en = params->e2e_flow_control_en;
  1743. if (GET_FIELD(params->modify_flags, QED_ROCE_MODIFY_QP_VALID_DEST_QP))
  1744. qp->dest_qp = params->dest_qp;
  1745. if (GET_FIELD(params->modify_flags,
  1746. QED_ROCE_MODIFY_QP_VALID_ADDRESS_VECTOR)) {
  1747. /* Indicates that the following parameters have changed:
  1748. * Traffic class, flow label, hop limit, source GID,
  1749. * destination GID, loopback indicator
  1750. */
  1751. qp->traffic_class_tos = params->traffic_class_tos;
  1752. qp->flow_label = params->flow_label;
  1753. qp->hop_limit_ttl = params->hop_limit_ttl;
  1754. qp->sgid = params->sgid;
  1755. qp->dgid = params->dgid;
  1756. qp->udp_src_port = 0;
  1757. qp->vlan_id = params->vlan_id;
  1758. qp->mtu = params->mtu;
  1759. qp->lb_indication = params->lb_indication;
  1760. memcpy((u8 *)&qp->remote_mac_addr[0],
  1761. (u8 *)&params->remote_mac_addr[0], ETH_ALEN);
  1762. if (params->use_local_mac) {
  1763. memcpy((u8 *)&qp->local_mac_addr[0],
  1764. (u8 *)&params->local_mac_addr[0], ETH_ALEN);
  1765. } else {
  1766. memcpy((u8 *)&qp->local_mac_addr[0],
  1767. (u8 *)&p_hwfn->hw_info.hw_mac_addr, ETH_ALEN);
  1768. }
  1769. }
  1770. if (GET_FIELD(params->modify_flags, QED_ROCE_MODIFY_QP_VALID_RQ_PSN))
  1771. qp->rq_psn = params->rq_psn;
  1772. if (GET_FIELD(params->modify_flags, QED_ROCE_MODIFY_QP_VALID_SQ_PSN))
  1773. qp->sq_psn = params->sq_psn;
  1774. if (GET_FIELD(params->modify_flags,
  1775. QED_RDMA_MODIFY_QP_VALID_MAX_RD_ATOMIC_REQ))
  1776. qp->max_rd_atomic_req = params->max_rd_atomic_req;
  1777. if (GET_FIELD(params->modify_flags,
  1778. QED_RDMA_MODIFY_QP_VALID_MAX_RD_ATOMIC_RESP))
  1779. qp->max_rd_atomic_resp = params->max_rd_atomic_resp;
  1780. if (GET_FIELD(params->modify_flags,
  1781. QED_ROCE_MODIFY_QP_VALID_ACK_TIMEOUT))
  1782. qp->ack_timeout = params->ack_timeout;
  1783. if (GET_FIELD(params->modify_flags, QED_ROCE_MODIFY_QP_VALID_RETRY_CNT))
  1784. qp->retry_cnt = params->retry_cnt;
  1785. if (GET_FIELD(params->modify_flags,
  1786. QED_ROCE_MODIFY_QP_VALID_RNR_RETRY_CNT))
  1787. qp->rnr_retry_cnt = params->rnr_retry_cnt;
  1788. if (GET_FIELD(params->modify_flags,
  1789. QED_ROCE_MODIFY_QP_VALID_MIN_RNR_NAK_TIMER))
  1790. qp->min_rnr_nak_timer = params->min_rnr_nak_timer;
  1791. qp->sqd_async = params->sqd_async;
  1792. prev_state = qp->cur_state;
  1793. if (GET_FIELD(params->modify_flags,
  1794. QED_RDMA_MODIFY_QP_VALID_NEW_STATE)) {
  1795. qp->cur_state = params->new_state;
  1796. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "qp->cur_state=%d\n",
  1797. qp->cur_state);
  1798. }
  1799. rc = qed_roce_modify_qp(p_hwfn, qp, prev_state, params);
  1800. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Modify QP, rc = %d\n", rc);
  1801. return rc;
  1802. }
  1803. static int
  1804. qed_rdma_register_tid(void *rdma_cxt,
  1805. struct qed_rdma_register_tid_in_params *params)
  1806. {
  1807. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  1808. struct rdma_register_tid_ramrod_data *p_ramrod;
  1809. struct qed_sp_init_data init_data;
  1810. struct qed_spq_entry *p_ent;
  1811. enum rdma_tid_type tid_type;
  1812. u8 fw_return_code;
  1813. int rc;
  1814. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "itid = %08x\n", params->itid);
  1815. /* Get SPQ entry */
  1816. memset(&init_data, 0, sizeof(init_data));
  1817. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  1818. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  1819. rc = qed_sp_init_request(p_hwfn, &p_ent, RDMA_RAMROD_REGISTER_MR,
  1820. p_hwfn->p_rdma_info->proto, &init_data);
  1821. if (rc) {
  1822. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "rc = %d\n", rc);
  1823. return rc;
  1824. }
  1825. if (p_hwfn->p_rdma_info->last_tid < params->itid)
  1826. p_hwfn->p_rdma_info->last_tid = params->itid;
  1827. p_ramrod = &p_ent->ramrod.rdma_register_tid;
  1828. p_ramrod->flags = 0;
  1829. SET_FIELD(p_ramrod->flags,
  1830. RDMA_REGISTER_TID_RAMROD_DATA_TWO_LEVEL_PBL,
  1831. params->pbl_two_level);
  1832. SET_FIELD(p_ramrod->flags,
  1833. RDMA_REGISTER_TID_RAMROD_DATA_ZERO_BASED, params->zbva);
  1834. SET_FIELD(p_ramrod->flags,
  1835. RDMA_REGISTER_TID_RAMROD_DATA_PHY_MR, params->phy_mr);
  1836. /* Don't initialize D/C field, as it may override other bits. */
  1837. if (!(params->tid_type == QED_RDMA_TID_FMR) && !(params->dma_mr))
  1838. SET_FIELD(p_ramrod->flags,
  1839. RDMA_REGISTER_TID_RAMROD_DATA_PAGE_SIZE_LOG,
  1840. params->page_size_log - 12);
  1841. SET_FIELD(p_ramrod->flags,
  1842. RDMA_REGISTER_TID_RAMROD_DATA_MAX_ID,
  1843. p_hwfn->p_rdma_info->last_tid);
  1844. SET_FIELD(p_ramrod->flags,
  1845. RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_READ,
  1846. params->remote_read);
  1847. SET_FIELD(p_ramrod->flags,
  1848. RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_WRITE,
  1849. params->remote_write);
  1850. SET_FIELD(p_ramrod->flags,
  1851. RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_ATOMIC,
  1852. params->remote_atomic);
  1853. SET_FIELD(p_ramrod->flags,
  1854. RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_WRITE,
  1855. params->local_write);
  1856. SET_FIELD(p_ramrod->flags,
  1857. RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_READ, params->local_read);
  1858. SET_FIELD(p_ramrod->flags,
  1859. RDMA_REGISTER_TID_RAMROD_DATA_ENABLE_MW_BIND,
  1860. params->mw_bind);
  1861. SET_FIELD(p_ramrod->flags1,
  1862. RDMA_REGISTER_TID_RAMROD_DATA_PBL_PAGE_SIZE_LOG,
  1863. params->pbl_page_size_log - 12);
  1864. SET_FIELD(p_ramrod->flags2,
  1865. RDMA_REGISTER_TID_RAMROD_DATA_DMA_MR, params->dma_mr);
  1866. switch (params->tid_type) {
  1867. case QED_RDMA_TID_REGISTERED_MR:
  1868. tid_type = RDMA_TID_REGISTERED_MR;
  1869. break;
  1870. case QED_RDMA_TID_FMR:
  1871. tid_type = RDMA_TID_FMR;
  1872. break;
  1873. case QED_RDMA_TID_MW_TYPE1:
  1874. tid_type = RDMA_TID_MW_TYPE1;
  1875. break;
  1876. case QED_RDMA_TID_MW_TYPE2A:
  1877. tid_type = RDMA_TID_MW_TYPE2A;
  1878. break;
  1879. default:
  1880. rc = -EINVAL;
  1881. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "rc = %d\n", rc);
  1882. return rc;
  1883. }
  1884. SET_FIELD(p_ramrod->flags1,
  1885. RDMA_REGISTER_TID_RAMROD_DATA_TID_TYPE, tid_type);
  1886. p_ramrod->itid = cpu_to_le32(params->itid);
  1887. p_ramrod->key = params->key;
  1888. p_ramrod->pd = cpu_to_le16(params->pd);
  1889. p_ramrod->length_hi = (u8)(params->length >> 32);
  1890. p_ramrod->length_lo = DMA_LO_LE(params->length);
  1891. if (params->zbva) {
  1892. /* Lower 32 bits of the registered MR address.
  1893. * In case of zero based MR, will hold FBO
  1894. */
  1895. p_ramrod->va.hi = 0;
  1896. p_ramrod->va.lo = cpu_to_le32(params->fbo);
  1897. } else {
  1898. DMA_REGPAIR_LE(p_ramrod->va, params->vaddr);
  1899. }
  1900. DMA_REGPAIR_LE(p_ramrod->pbl_base, params->pbl_ptr);
  1901. /* DIF */
  1902. if (params->dif_enabled) {
  1903. SET_FIELD(p_ramrod->flags2,
  1904. RDMA_REGISTER_TID_RAMROD_DATA_DIF_ON_HOST_FLG, 1);
  1905. DMA_REGPAIR_LE(p_ramrod->dif_error_addr,
  1906. params->dif_error_addr);
  1907. DMA_REGPAIR_LE(p_ramrod->dif_runt_addr, params->dif_runt_addr);
  1908. }
  1909. rc = qed_spq_post(p_hwfn, p_ent, &fw_return_code);
  1910. if (fw_return_code != RDMA_RETURN_OK) {
  1911. DP_NOTICE(p_hwfn, "fw_return_code = %d\n", fw_return_code);
  1912. return -EINVAL;
  1913. }
  1914. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "Register TID, rc = %d\n", rc);
  1915. return rc;
  1916. }
  1917. static int qed_rdma_deregister_tid(void *rdma_cxt, u32 itid)
  1918. {
  1919. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  1920. struct rdma_deregister_tid_ramrod_data *p_ramrod;
  1921. struct qed_sp_init_data init_data;
  1922. struct qed_spq_entry *p_ent;
  1923. struct qed_ptt *p_ptt;
  1924. u8 fw_return_code;
  1925. int rc;
  1926. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "itid = %08x\n", itid);
  1927. /* Get SPQ entry */
  1928. memset(&init_data, 0, sizeof(init_data));
  1929. init_data.opaque_fid = p_hwfn->hw_info.opaque_fid;
  1930. init_data.comp_mode = QED_SPQ_MODE_EBLOCK;
  1931. rc = qed_sp_init_request(p_hwfn, &p_ent, RDMA_RAMROD_DEREGISTER_MR,
  1932. p_hwfn->p_rdma_info->proto, &init_data);
  1933. if (rc) {
  1934. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "rc = %d\n", rc);
  1935. return rc;
  1936. }
  1937. p_ramrod = &p_ent->ramrod.rdma_deregister_tid;
  1938. p_ramrod->itid = cpu_to_le32(itid);
  1939. rc = qed_spq_post(p_hwfn, p_ent, &fw_return_code);
  1940. if (rc) {
  1941. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "rc = %d\n", rc);
  1942. return rc;
  1943. }
  1944. if (fw_return_code == RDMA_RETURN_DEREGISTER_MR_BAD_STATE_ERR) {
  1945. DP_NOTICE(p_hwfn, "fw_return_code = %d\n", fw_return_code);
  1946. return -EINVAL;
  1947. } else if (fw_return_code == RDMA_RETURN_NIG_DRAIN_REQ) {
  1948. /* Bit indicating that the TID is in use and a nig drain is
  1949. * required before sending the ramrod again
  1950. */
  1951. p_ptt = qed_ptt_acquire(p_hwfn);
  1952. if (!p_ptt) {
  1953. rc = -EBUSY;
  1954. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  1955. "Failed to acquire PTT\n");
  1956. return rc;
  1957. }
  1958. rc = qed_mcp_drain(p_hwfn, p_ptt);
  1959. if (rc) {
  1960. qed_ptt_release(p_hwfn, p_ptt);
  1961. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  1962. "Drain failed\n");
  1963. return rc;
  1964. }
  1965. qed_ptt_release(p_hwfn, p_ptt);
  1966. /* Resend the ramrod */
  1967. rc = qed_sp_init_request(p_hwfn, &p_ent,
  1968. RDMA_RAMROD_DEREGISTER_MR,
  1969. p_hwfn->p_rdma_info->proto,
  1970. &init_data);
  1971. if (rc) {
  1972. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  1973. "Failed to init sp-element\n");
  1974. return rc;
  1975. }
  1976. rc = qed_spq_post(p_hwfn, p_ent, &fw_return_code);
  1977. if (rc) {
  1978. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  1979. "Ramrod failed\n");
  1980. return rc;
  1981. }
  1982. if (fw_return_code != RDMA_RETURN_OK) {
  1983. DP_NOTICE(p_hwfn, "fw_return_code = %d\n",
  1984. fw_return_code);
  1985. return rc;
  1986. }
  1987. }
  1988. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "De-registered TID, rc = %d\n", rc);
  1989. return rc;
  1990. }
  1991. static void *qed_rdma_get_rdma_ctx(struct qed_dev *cdev)
  1992. {
  1993. return QED_LEADING_HWFN(cdev);
  1994. }
  1995. static void qed_rdma_dpm_conf(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  1996. {
  1997. u32 val;
  1998. val = (p_hwfn->dcbx_no_edpm || p_hwfn->db_bar_no_edpm) ? 0 : 1;
  1999. qed_wr(p_hwfn, p_ptt, DORQ_REG_PF_DPM_ENABLE, val);
  2000. DP_VERBOSE(p_hwfn, (QED_MSG_DCB | QED_MSG_RDMA),
  2001. "Changing DPM_EN state to %d (DCBX=%d, DB_BAR=%d)\n",
  2002. val, p_hwfn->dcbx_no_edpm, p_hwfn->db_bar_no_edpm);
  2003. }
  2004. void qed_rdma_dpm_bar(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt)
  2005. {
  2006. p_hwfn->db_bar_no_edpm = true;
  2007. qed_rdma_dpm_conf(p_hwfn, p_ptt);
  2008. }
  2009. static int qed_rdma_start(void *rdma_cxt,
  2010. struct qed_rdma_start_in_params *params)
  2011. {
  2012. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  2013. struct qed_ptt *p_ptt;
  2014. int rc = -EBUSY;
  2015. DP_VERBOSE(p_hwfn, QED_MSG_RDMA,
  2016. "desired_cnq = %08x\n", params->desired_cnq);
  2017. p_ptt = qed_ptt_acquire(p_hwfn);
  2018. if (!p_ptt)
  2019. goto err;
  2020. rc = qed_rdma_alloc(p_hwfn, p_ptt, params);
  2021. if (rc)
  2022. goto err1;
  2023. rc = qed_rdma_setup(p_hwfn, p_ptt, params);
  2024. if (rc)
  2025. goto err2;
  2026. qed_ptt_release(p_hwfn, p_ptt);
  2027. return rc;
  2028. err2:
  2029. qed_rdma_free(p_hwfn);
  2030. err1:
  2031. qed_ptt_release(p_hwfn, p_ptt);
  2032. err:
  2033. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "RDMA start - error, rc = %d\n", rc);
  2034. return rc;
  2035. }
  2036. static int qed_rdma_init(struct qed_dev *cdev,
  2037. struct qed_rdma_start_in_params *params)
  2038. {
  2039. return qed_rdma_start(QED_LEADING_HWFN(cdev), params);
  2040. }
  2041. static void qed_rdma_remove_user(void *rdma_cxt, u16 dpi)
  2042. {
  2043. struct qed_hwfn *p_hwfn = (struct qed_hwfn *)rdma_cxt;
  2044. DP_VERBOSE(p_hwfn, QED_MSG_RDMA, "dpi = %08x\n", dpi);
  2045. spin_lock_bh(&p_hwfn->p_rdma_info->lock);
  2046. qed_bmap_release_id(p_hwfn, &p_hwfn->p_rdma_info->dpi_map, dpi);
  2047. spin_unlock_bh(&p_hwfn->p_rdma_info->lock);
  2048. }
  2049. void qed_ll2b_complete_tx_gsi_packet(struct qed_hwfn *p_hwfn,
  2050. u8 connection_handle,
  2051. void *cookie,
  2052. dma_addr_t first_frag_addr,
  2053. bool b_last_fragment, bool b_last_packet)
  2054. {
  2055. struct qed_roce_ll2_packet *packet = cookie;
  2056. struct qed_roce_ll2_info *roce_ll2 = p_hwfn->ll2;
  2057. roce_ll2->cbs.tx_cb(roce_ll2->cb_cookie, packet);
  2058. }
  2059. void qed_ll2b_release_tx_gsi_packet(struct qed_hwfn *p_hwfn,
  2060. u8 connection_handle,
  2061. void *cookie,
  2062. dma_addr_t first_frag_addr,
  2063. bool b_last_fragment, bool b_last_packet)
  2064. {
  2065. qed_ll2b_complete_tx_gsi_packet(p_hwfn, connection_handle,
  2066. cookie, first_frag_addr,
  2067. b_last_fragment, b_last_packet);
  2068. }
  2069. void qed_ll2b_complete_rx_gsi_packet(struct qed_hwfn *p_hwfn,
  2070. u8 connection_handle,
  2071. void *cookie,
  2072. dma_addr_t rx_buf_addr,
  2073. u16 data_length,
  2074. u8 data_length_error,
  2075. u16 parse_flags,
  2076. u16 vlan,
  2077. u32 src_mac_addr_hi,
  2078. u16 src_mac_addr_lo, bool b_last_packet)
  2079. {
  2080. struct qed_roce_ll2_info *roce_ll2 = p_hwfn->ll2;
  2081. struct qed_roce_ll2_rx_params params;
  2082. struct qed_dev *cdev = p_hwfn->cdev;
  2083. struct qed_roce_ll2_packet pkt;
  2084. DP_VERBOSE(cdev,
  2085. QED_MSG_LL2,
  2086. "roce ll2 rx complete: bus_addr=%p, len=%d, data_len_err=%d\n",
  2087. (void *)(uintptr_t)rx_buf_addr,
  2088. data_length, data_length_error);
  2089. memset(&pkt, 0, sizeof(pkt));
  2090. pkt.n_seg = 1;
  2091. pkt.payload[0].baddr = rx_buf_addr;
  2092. pkt.payload[0].len = data_length;
  2093. memset(&params, 0, sizeof(params));
  2094. params.vlan_id = vlan;
  2095. *((u32 *)&params.smac[0]) = ntohl(src_mac_addr_hi);
  2096. *((u16 *)&params.smac[4]) = ntohs(src_mac_addr_lo);
  2097. if (data_length_error) {
  2098. DP_ERR(cdev,
  2099. "roce ll2 rx complete: data length error %d, length=%d\n",
  2100. data_length_error, data_length);
  2101. params.rc = -EINVAL;
  2102. }
  2103. roce_ll2->cbs.rx_cb(roce_ll2->cb_cookie, &pkt, &params);
  2104. }
  2105. static int qed_roce_ll2_set_mac_filter(struct qed_dev *cdev,
  2106. u8 *old_mac_address,
  2107. u8 *new_mac_address)
  2108. {
  2109. struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
  2110. struct qed_ptt *p_ptt;
  2111. int rc = 0;
  2112. if (!hwfn->ll2 || hwfn->ll2->handle == QED_LL2_UNUSED_HANDLE) {
  2113. DP_ERR(cdev,
  2114. "qed roce mac filter failed - roce_info/ll2 NULL\n");
  2115. return -EINVAL;
  2116. }
  2117. p_ptt = qed_ptt_acquire(QED_LEADING_HWFN(cdev));
  2118. if (!p_ptt) {
  2119. DP_ERR(cdev,
  2120. "qed roce ll2 mac filter set: failed to acquire PTT\n");
  2121. return -EINVAL;
  2122. }
  2123. mutex_lock(&hwfn->ll2->lock);
  2124. if (old_mac_address)
  2125. qed_llh_remove_mac_filter(QED_LEADING_HWFN(cdev), p_ptt,
  2126. old_mac_address);
  2127. if (new_mac_address)
  2128. rc = qed_llh_add_mac_filter(QED_LEADING_HWFN(cdev), p_ptt,
  2129. new_mac_address);
  2130. mutex_unlock(&hwfn->ll2->lock);
  2131. qed_ptt_release(QED_LEADING_HWFN(cdev), p_ptt);
  2132. if (rc)
  2133. DP_ERR(cdev,
  2134. "qed roce ll2 mac filter set: failed to add mac filter\n");
  2135. return rc;
  2136. }
  2137. static int qed_roce_ll2_start(struct qed_dev *cdev,
  2138. struct qed_roce_ll2_params *params)
  2139. {
  2140. struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
  2141. struct qed_roce_ll2_info *roce_ll2;
  2142. struct qed_ll2_info ll2_params;
  2143. int rc;
  2144. if (!params) {
  2145. DP_ERR(cdev, "qed roce ll2 start: failed due to NULL params\n");
  2146. return -EINVAL;
  2147. }
  2148. if (!params->cbs.tx_cb || !params->cbs.rx_cb) {
  2149. DP_ERR(cdev,
  2150. "qed roce ll2 start: failed due to NULL tx/rx. tx_cb=%p, rx_cb=%p\n",
  2151. params->cbs.tx_cb, params->cbs.rx_cb);
  2152. return -EINVAL;
  2153. }
  2154. if (!is_valid_ether_addr(params->mac_address)) {
  2155. DP_ERR(cdev,
  2156. "qed roce ll2 start: failed due to invalid Ethernet address %pM\n",
  2157. params->mac_address);
  2158. return -EINVAL;
  2159. }
  2160. /* Initialize */
  2161. roce_ll2 = kzalloc(sizeof(*roce_ll2), GFP_ATOMIC);
  2162. if (!roce_ll2) {
  2163. DP_ERR(cdev, "qed roce ll2 start: failed memory allocation\n");
  2164. return -ENOMEM;
  2165. }
  2166. roce_ll2->handle = QED_LL2_UNUSED_HANDLE;
  2167. roce_ll2->cbs = params->cbs;
  2168. roce_ll2->cb_cookie = params->cb_cookie;
  2169. mutex_init(&roce_ll2->lock);
  2170. memset(&ll2_params, 0, sizeof(ll2_params));
  2171. ll2_params.conn_type = QED_LL2_TYPE_ROCE;
  2172. ll2_params.mtu = params->mtu;
  2173. ll2_params.rx_drop_ttl0_flg = true;
  2174. ll2_params.rx_vlan_removal_en = false;
  2175. ll2_params.tx_dest = CORE_TX_DEST_NW;
  2176. ll2_params.ai_err_packet_too_big = LL2_DROP_PACKET;
  2177. ll2_params.ai_err_no_buf = LL2_DROP_PACKET;
  2178. ll2_params.gsi_enable = true;
  2179. rc = qed_ll2_acquire_connection(QED_LEADING_HWFN(cdev), &ll2_params,
  2180. params->max_rx_buffers,
  2181. params->max_tx_buffers,
  2182. &roce_ll2->handle);
  2183. if (rc) {
  2184. DP_ERR(cdev,
  2185. "qed roce ll2 start: failed to acquire LL2 connection (rc=%d)\n",
  2186. rc);
  2187. goto err;
  2188. }
  2189. rc = qed_ll2_establish_connection(QED_LEADING_HWFN(cdev),
  2190. roce_ll2->handle);
  2191. if (rc) {
  2192. DP_ERR(cdev,
  2193. "qed roce ll2 start: failed to establish LL2 connection (rc=%d)\n",
  2194. rc);
  2195. goto err1;
  2196. }
  2197. hwfn->ll2 = roce_ll2;
  2198. rc = qed_roce_ll2_set_mac_filter(cdev, NULL, params->mac_address);
  2199. if (rc) {
  2200. hwfn->ll2 = NULL;
  2201. goto err2;
  2202. }
  2203. ether_addr_copy(roce_ll2->mac_address, params->mac_address);
  2204. return 0;
  2205. err2:
  2206. qed_ll2_terminate_connection(QED_LEADING_HWFN(cdev), roce_ll2->handle);
  2207. err1:
  2208. qed_ll2_release_connection(QED_LEADING_HWFN(cdev), roce_ll2->handle);
  2209. err:
  2210. kfree(roce_ll2);
  2211. return rc;
  2212. }
  2213. static int qed_roce_ll2_stop(struct qed_dev *cdev)
  2214. {
  2215. struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
  2216. struct qed_roce_ll2_info *roce_ll2 = hwfn->ll2;
  2217. int rc;
  2218. if (roce_ll2->handle == QED_LL2_UNUSED_HANDLE) {
  2219. DP_ERR(cdev, "qed roce ll2 stop: cannot stop an unused LL2\n");
  2220. return -EINVAL;
  2221. }
  2222. /* remove LL2 MAC address filter */
  2223. rc = qed_roce_ll2_set_mac_filter(cdev, roce_ll2->mac_address, NULL);
  2224. eth_zero_addr(roce_ll2->mac_address);
  2225. rc = qed_ll2_terminate_connection(QED_LEADING_HWFN(cdev),
  2226. roce_ll2->handle);
  2227. if (rc)
  2228. DP_ERR(cdev,
  2229. "qed roce ll2 stop: failed to terminate LL2 connection (rc=%d)\n",
  2230. rc);
  2231. qed_ll2_release_connection(QED_LEADING_HWFN(cdev), roce_ll2->handle);
  2232. roce_ll2->handle = QED_LL2_UNUSED_HANDLE;
  2233. kfree(roce_ll2);
  2234. return rc;
  2235. }
  2236. static int qed_roce_ll2_tx(struct qed_dev *cdev,
  2237. struct qed_roce_ll2_packet *pkt,
  2238. struct qed_roce_ll2_tx_params *params)
  2239. {
  2240. struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
  2241. struct qed_roce_ll2_info *roce_ll2 = hwfn->ll2;
  2242. enum qed_ll2_roce_flavor_type qed_roce_flavor;
  2243. u8 flags = 0;
  2244. int rc;
  2245. int i;
  2246. if (!pkt || !params) {
  2247. DP_ERR(cdev,
  2248. "roce ll2 tx: failed tx because one of the following is NULL - drv=%p, pkt=%p, params=%p\n",
  2249. cdev, pkt, params);
  2250. return -EINVAL;
  2251. }
  2252. qed_roce_flavor = (pkt->roce_mode == ROCE_V1) ? QED_LL2_ROCE
  2253. : QED_LL2_RROCE;
  2254. if (pkt->roce_mode == ROCE_V2_IPV4)
  2255. flags |= BIT(CORE_TX_BD_FLAGS_IP_CSUM_SHIFT);
  2256. /* Tx header */
  2257. rc = qed_ll2_prepare_tx_packet(QED_LEADING_HWFN(cdev), roce_ll2->handle,
  2258. 1 + pkt->n_seg, 0, flags, 0,
  2259. QED_LL2_TX_DEST_NW,
  2260. qed_roce_flavor, pkt->header.baddr,
  2261. pkt->header.len, pkt, 1);
  2262. if (rc) {
  2263. DP_ERR(cdev, "roce ll2 tx: header failed (rc=%d)\n", rc);
  2264. return QED_ROCE_TX_HEAD_FAILURE;
  2265. }
  2266. /* Tx payload */
  2267. for (i = 0; i < pkt->n_seg; i++) {
  2268. rc = qed_ll2_set_fragment_of_tx_packet(QED_LEADING_HWFN(cdev),
  2269. roce_ll2->handle,
  2270. pkt->payload[i].baddr,
  2271. pkt->payload[i].len);
  2272. if (rc) {
  2273. /* If failed not much to do here, partial packet has
  2274. * been posted * we can't free memory, will need to wait
  2275. * for completion
  2276. */
  2277. DP_ERR(cdev,
  2278. "roce ll2 tx: payload failed (rc=%d)\n", rc);
  2279. return QED_ROCE_TX_FRAG_FAILURE;
  2280. }
  2281. }
  2282. return 0;
  2283. }
  2284. static int qed_roce_ll2_post_rx_buffer(struct qed_dev *cdev,
  2285. struct qed_roce_ll2_buffer *buf,
  2286. u64 cookie, u8 notify_fw)
  2287. {
  2288. return qed_ll2_post_rx_buffer(QED_LEADING_HWFN(cdev),
  2289. QED_LEADING_HWFN(cdev)->ll2->handle,
  2290. buf->baddr, buf->len,
  2291. (void *)(uintptr_t)cookie, notify_fw);
  2292. }
  2293. static int qed_roce_ll2_stats(struct qed_dev *cdev, struct qed_ll2_stats *stats)
  2294. {
  2295. struct qed_hwfn *hwfn = QED_LEADING_HWFN(cdev);
  2296. struct qed_roce_ll2_info *roce_ll2 = hwfn->ll2;
  2297. return qed_ll2_get_stats(QED_LEADING_HWFN(cdev),
  2298. roce_ll2->handle, stats);
  2299. }
  2300. static const struct qed_rdma_ops qed_rdma_ops_pass = {
  2301. .common = &qed_common_ops_pass,
  2302. .fill_dev_info = &qed_fill_rdma_dev_info,
  2303. .rdma_get_rdma_ctx = &qed_rdma_get_rdma_ctx,
  2304. .rdma_init = &qed_rdma_init,
  2305. .rdma_add_user = &qed_rdma_add_user,
  2306. .rdma_remove_user = &qed_rdma_remove_user,
  2307. .rdma_stop = &qed_rdma_stop,
  2308. .rdma_query_port = &qed_rdma_query_port,
  2309. .rdma_query_device = &qed_rdma_query_device,
  2310. .rdma_get_start_sb = &qed_rdma_get_sb_start,
  2311. .rdma_get_rdma_int = &qed_rdma_get_int,
  2312. .rdma_set_rdma_int = &qed_rdma_set_int,
  2313. .rdma_get_min_cnq_msix = &qed_rdma_get_min_cnq_msix,
  2314. .rdma_cnq_prod_update = &qed_rdma_cnq_prod_update,
  2315. .rdma_alloc_pd = &qed_rdma_alloc_pd,
  2316. .rdma_dealloc_pd = &qed_rdma_free_pd,
  2317. .rdma_create_cq = &qed_rdma_create_cq,
  2318. .rdma_destroy_cq = &qed_rdma_destroy_cq,
  2319. .rdma_create_qp = &qed_rdma_create_qp,
  2320. .rdma_modify_qp = &qed_rdma_modify_qp,
  2321. .rdma_query_qp = &qed_rdma_query_qp,
  2322. .rdma_destroy_qp = &qed_rdma_destroy_qp,
  2323. .rdma_alloc_tid = &qed_rdma_alloc_tid,
  2324. .rdma_free_tid = &qed_rdma_free_tid,
  2325. .rdma_register_tid = &qed_rdma_register_tid,
  2326. .rdma_deregister_tid = &qed_rdma_deregister_tid,
  2327. .roce_ll2_start = &qed_roce_ll2_start,
  2328. .roce_ll2_stop = &qed_roce_ll2_stop,
  2329. .roce_ll2_tx = &qed_roce_ll2_tx,
  2330. .roce_ll2_post_rx_buffer = &qed_roce_ll2_post_rx_buffer,
  2331. .roce_ll2_set_mac_filter = &qed_roce_ll2_set_mac_filter,
  2332. .roce_ll2_stats = &qed_roce_ll2_stats,
  2333. };
  2334. const struct qed_rdma_ops *qed_get_rdma_ops(void)
  2335. {
  2336. return &qed_rdma_ops_pass;
  2337. }
  2338. EXPORT_SYMBOL(qed_get_rdma_ops);