qed_reg_addr.h 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460
  1. /* QLogic qed NIC Driver
  2. * Copyright (c) 2015 QLogic Corporation
  3. *
  4. * This software is available under the terms of the GNU General Public License
  5. * (GPL) Version 2, available from the file COPYING in the main directory of
  6. * this source tree.
  7. */
  8. #ifndef REG_ADDR_H
  9. #define REG_ADDR_H
  10. #define CDU_REG_CID_ADDR_PARAMS_CONTEXT_SIZE_SHIFT \
  11. 0
  12. #define CDU_REG_CID_ADDR_PARAMS_CONTEXT_SIZE ( \
  13. 0xfff << 0)
  14. #define CDU_REG_CID_ADDR_PARAMS_BLOCK_WASTE_SHIFT \
  15. 12
  16. #define CDU_REG_CID_ADDR_PARAMS_BLOCK_WASTE ( \
  17. 0xfff << 12)
  18. #define CDU_REG_CID_ADDR_PARAMS_NCIB_SHIFT \
  19. 24
  20. #define CDU_REG_CID_ADDR_PARAMS_NCIB ( \
  21. 0xff << 24)
  22. #define CDU_REG_SEGMENT0_PARAMS \
  23. 0x580904UL
  24. #define CDU_REG_SEGMENT0_PARAMS_T0_NUM_TIDS_IN_BLOCK \
  25. (0xfff << 0)
  26. #define CDU_REG_SEGMENT0_PARAMS_T0_NUM_TIDS_IN_BLOCK_SHIFT \
  27. 0
  28. #define CDU_REG_SEGMENT0_PARAMS_T0_TID_BLOCK_WASTE \
  29. (0xff << 16)
  30. #define CDU_REG_SEGMENT0_PARAMS_T0_TID_BLOCK_WASTE_SHIFT \
  31. 16
  32. #define CDU_REG_SEGMENT0_PARAMS_T0_TID_SIZE \
  33. (0xff << 24)
  34. #define CDU_REG_SEGMENT0_PARAMS_T0_TID_SIZE_SHIFT \
  35. 24
  36. #define CDU_REG_SEGMENT1_PARAMS \
  37. 0x580908UL
  38. #define CDU_REG_SEGMENT1_PARAMS_T1_NUM_TIDS_IN_BLOCK \
  39. (0xfff << 0)
  40. #define CDU_REG_SEGMENT1_PARAMS_T1_NUM_TIDS_IN_BLOCK_SHIFT \
  41. 0
  42. #define CDU_REG_SEGMENT1_PARAMS_T1_TID_BLOCK_WASTE \
  43. (0xff << 16)
  44. #define CDU_REG_SEGMENT1_PARAMS_T1_TID_BLOCK_WASTE_SHIFT \
  45. 16
  46. #define CDU_REG_SEGMENT1_PARAMS_T1_TID_SIZE \
  47. (0xff << 24)
  48. #define CDU_REG_SEGMENT1_PARAMS_T1_TID_SIZE_SHIFT \
  49. 24
  50. #define XSDM_REG_OPERATION_GEN \
  51. 0xf80408UL
  52. #define NIG_REG_RX_BRB_OUT_EN \
  53. 0x500e18UL
  54. #define NIG_REG_STORM_OUT_EN \
  55. 0x500e08UL
  56. #define PSWRQ2_REG_L2P_VALIDATE_VFID \
  57. 0x240c50UL
  58. #define PGLUE_B_REG_USE_CLIENTID_IN_TAG \
  59. 0x2aae04UL
  60. #define PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER \
  61. 0x2aa16cUL
  62. #define PGLUE_B_REG_WAS_ERROR_VF_31_0_CLR \
  63. 0x2aa118UL
  64. #define PSWHST_REG_ZONE_PERMISSION_TABLE \
  65. 0x2a0800UL
  66. #define BAR0_MAP_REG_MSDM_RAM \
  67. 0x1d00000UL
  68. #define BAR0_MAP_REG_USDM_RAM \
  69. 0x1d80000UL
  70. #define BAR0_MAP_REG_PSDM_RAM \
  71. 0x1f00000UL
  72. #define BAR0_MAP_REG_TSDM_RAM \
  73. 0x1c80000UL
  74. #define BAR0_MAP_REG_XSDM_RAM \
  75. 0x1e00000UL
  76. #define BAR0_MAP_REG_YSDM_RAM \
  77. 0x1e80000UL
  78. #define NIG_REG_RX_LLH_BRB_GATE_DNTFWD_PERPF \
  79. 0x5011f4UL
  80. #define PRS_REG_SEARCH_TCP \
  81. 0x1f0400UL
  82. #define PRS_REG_SEARCH_UDP \
  83. 0x1f0404UL
  84. #define PRS_REG_SEARCH_FCOE \
  85. 0x1f0408UL
  86. #define PRS_REG_SEARCH_ROCE \
  87. 0x1f040cUL
  88. #define PRS_REG_SEARCH_OPENFLOW \
  89. 0x1f0434UL
  90. #define TM_REG_PF_ENABLE_CONN \
  91. 0x2c043cUL
  92. #define TM_REG_PF_ENABLE_TASK \
  93. 0x2c0444UL
  94. #define TM_REG_PF_SCAN_ACTIVE_CONN \
  95. 0x2c04fcUL
  96. #define TM_REG_PF_SCAN_ACTIVE_TASK \
  97. 0x2c0500UL
  98. #define IGU_REG_LEADING_EDGE_LATCH \
  99. 0x18082cUL
  100. #define IGU_REG_TRAILING_EDGE_LATCH \
  101. 0x180830UL
  102. #define QM_REG_USG_CNT_PF_TX \
  103. 0x2f2eacUL
  104. #define QM_REG_USG_CNT_PF_OTHER \
  105. 0x2f2eb0UL
  106. #define DORQ_REG_PF_DB_ENABLE \
  107. 0x100508UL
  108. #define DORQ_REG_VF_USAGE_CNT \
  109. 0x1009c4UL
  110. #define QM_REG_PF_EN \
  111. 0x2f2ea4UL
  112. #define TCFC_REG_WEAK_ENABLE_VF \
  113. 0x2d0704UL
  114. #define TCFC_REG_STRONG_ENABLE_PF \
  115. 0x2d0708UL
  116. #define TCFC_REG_STRONG_ENABLE_VF \
  117. 0x2d070cUL
  118. #define CCFC_REG_WEAK_ENABLE_VF \
  119. 0x2e0704UL
  120. #define CCFC_REG_STRONG_ENABLE_PF \
  121. 0x2e0708UL
  122. #define PGLUE_B_REG_PGL_ADDR_88_F0 \
  123. 0x2aa404UL
  124. #define PGLUE_B_REG_PGL_ADDR_8C_F0 \
  125. 0x2aa408UL
  126. #define PGLUE_B_REG_PGL_ADDR_90_F0 \
  127. 0x2aa40cUL
  128. #define PGLUE_B_REG_PGL_ADDR_94_F0 \
  129. 0x2aa410UL
  130. #define PGLUE_B_REG_WAS_ERROR_PF_31_0_CLR \
  131. 0x2aa138UL
  132. #define PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ \
  133. 0x2aa174UL
  134. #define MISC_REG_GEN_PURP_CR0 \
  135. 0x008c80UL
  136. #define MCP_REG_SCRATCH \
  137. 0xe20000UL
  138. #define CNIG_REG_NW_PORT_MODE_BB_B0 \
  139. 0x218200UL
  140. #define MISCS_REG_CHIP_NUM \
  141. 0x00976cUL
  142. #define MISCS_REG_CHIP_REV \
  143. 0x009770UL
  144. #define MISCS_REG_CMT_ENABLED_FOR_PAIR \
  145. 0x00971cUL
  146. #define MISCS_REG_CHIP_TEST_REG \
  147. 0x009778UL
  148. #define MISCS_REG_CHIP_METAL \
  149. 0x009774UL
  150. #define MISCS_REG_FUNCTION_HIDE \
  151. 0x0096f0UL
  152. #define BRB_REG_HEADER_SIZE \
  153. 0x340804UL
  154. #define BTB_REG_HEADER_SIZE \
  155. 0xdb0804UL
  156. #define CAU_REG_LONG_TIMEOUT_THRESHOLD \
  157. 0x1c0708UL
  158. #define CCFC_REG_ACTIVITY_COUNTER \
  159. 0x2e8800UL
  160. #define CCFC_REG_STRONG_ENABLE_VF \
  161. 0x2e070cUL
  162. #define CDU_REG_CID_ADDR_PARAMS \
  163. 0x580900UL
  164. #define DBG_REG_CLIENT_ENABLE \
  165. 0x010004UL
  166. #define DMAE_REG_INIT \
  167. 0x00c000UL
  168. #define DORQ_REG_IFEN \
  169. 0x100040UL
  170. #define DORQ_REG_DB_DROP_REASON \
  171. 0x100a2cUL
  172. #define DORQ_REG_DB_DROP_DETAILS \
  173. 0x100a24UL
  174. #define DORQ_REG_DB_DROP_DETAILS_ADDRESS \
  175. 0x100a1cUL
  176. #define GRC_REG_TIMEOUT_EN \
  177. 0x050404UL
  178. #define GRC_REG_TIMEOUT_ATTN_ACCESS_VALID \
  179. 0x050054UL
  180. #define GRC_REG_TIMEOUT_ATTN_ACCESS_DATA_0 \
  181. 0x05004cUL
  182. #define GRC_REG_TIMEOUT_ATTN_ACCESS_DATA_1 \
  183. 0x050050UL
  184. #define IGU_REG_BLOCK_CONFIGURATION \
  185. 0x180040UL
  186. #define MCM_REG_INIT \
  187. 0x1200000UL
  188. #define MCP2_REG_DBG_DWORD_ENABLE \
  189. 0x052404UL
  190. #define MISC_REG_PORT_MODE \
  191. 0x008c00UL
  192. #define MISCS_REG_CLK_100G_MODE \
  193. 0x009070UL
  194. #define MSDM_REG_ENABLE_IN1 \
  195. 0xfc0004UL
  196. #define MSEM_REG_ENABLE_IN \
  197. 0x1800004UL
  198. #define NIG_REG_CM_HDR \
  199. 0x500840UL
  200. #define NIG_REG_LLH_TAGMAC_DEF_PF_VECTOR \
  201. 0x50196cUL
  202. #define NIG_REG_LLH_CLS_TYPE_DUALMODE \
  203. 0x501964UL
  204. #define NIG_REG_LLH_FUNC_FILTER_VALUE \
  205. 0x501a00UL
  206. #define NIG_REG_LLH_FUNC_FILTER_VALUE_SIZE \
  207. 32
  208. #define NIG_REG_LLH_FUNC_FILTER_EN \
  209. 0x501a80UL
  210. #define NIG_REG_LLH_FUNC_FILTER_EN_SIZE \
  211. 16
  212. #define NIG_REG_LLH_FUNC_FILTER_MODE \
  213. 0x501ac0UL
  214. #define NIG_REG_LLH_FUNC_FILTER_MODE_SIZE \
  215. 16
  216. #define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE \
  217. 0x501b00UL
  218. #define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_SIZE \
  219. 16
  220. #define NIG_REG_LLH_FUNC_FILTER_HDR_SEL \
  221. 0x501b40UL
  222. #define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_SIZE \
  223. 16
  224. #define NCSI_REG_CONFIG \
  225. 0x040200UL
  226. #define PBF_REG_INIT \
  227. 0xd80000UL
  228. #define PBF_REG_NUM_BLOCKS_ALLOCATED_PROD_VOQ0 \
  229. 0xd806c8UL
  230. #define PBF_REG_NUM_BLOCKS_ALLOCATED_CONS_VOQ0 \
  231. 0xd806ccUL
  232. #define PTU_REG_ATC_INIT_ARRAY \
  233. 0x560000UL
  234. #define PCM_REG_INIT \
  235. 0x1100000UL
  236. #define PGLUE_B_REG_ADMIN_PER_PF_REGION \
  237. 0x2a9000UL
  238. #define PGLUE_B_REG_TX_ERR_WR_DETAILS2 \
  239. 0x2aa150UL
  240. #define PGLUE_B_REG_TX_ERR_WR_ADD_31_0 \
  241. 0x2aa144UL
  242. #define PGLUE_B_REG_TX_ERR_WR_ADD_63_32 \
  243. 0x2aa148UL
  244. #define PGLUE_B_REG_TX_ERR_WR_DETAILS \
  245. 0x2aa14cUL
  246. #define PGLUE_B_REG_TX_ERR_RD_ADD_31_0 \
  247. 0x2aa154UL
  248. #define PGLUE_B_REG_TX_ERR_RD_ADD_63_32 \
  249. 0x2aa158UL
  250. #define PGLUE_B_REG_TX_ERR_RD_DETAILS \
  251. 0x2aa15cUL
  252. #define PGLUE_B_REG_TX_ERR_RD_DETAILS2 \
  253. 0x2aa160UL
  254. #define PGLUE_B_REG_TX_ERR_WR_DETAILS_ICPL \
  255. 0x2aa164UL
  256. #define PGLUE_B_REG_MASTER_ZLR_ERR_DETAILS \
  257. 0x2aa54cUL
  258. #define PGLUE_B_REG_MASTER_ZLR_ERR_ADD_31_0 \
  259. 0x2aa544UL
  260. #define PGLUE_B_REG_MASTER_ZLR_ERR_ADD_63_32 \
  261. 0x2aa548UL
  262. #define PGLUE_B_REG_VF_ILT_ERR_ADD_31_0 \
  263. 0x2aae74UL
  264. #define PGLUE_B_REG_VF_ILT_ERR_ADD_63_32 \
  265. 0x2aae78UL
  266. #define PGLUE_B_REG_VF_ILT_ERR_DETAILS \
  267. 0x2aae7cUL
  268. #define PGLUE_B_REG_VF_ILT_ERR_DETAILS2 \
  269. 0x2aae80UL
  270. #define PGLUE_B_REG_LATCHED_ERRORS_CLR \
  271. 0x2aa3bcUL
  272. #define PRM_REG_DISABLE_PRM \
  273. 0x230000UL
  274. #define PRS_REG_SOFT_RST \
  275. 0x1f0000UL
  276. #define PRS_REG_MSG_INFO \
  277. 0x1f0a1cUL
  278. #define PRS_REG_ROCE_DEST_QP_MAX_PF \
  279. 0x1f0430UL
  280. #define PRS_REG_USE_LIGHT_L2 \
  281. 0x1f096cUL
  282. #define PSDM_REG_ENABLE_IN1 \
  283. 0xfa0004UL
  284. #define PSEM_REG_ENABLE_IN \
  285. 0x1600004UL
  286. #define PSWRQ_REG_DBG_SELECT \
  287. 0x280020UL
  288. #define PSWRQ2_REG_CDUT_P_SIZE \
  289. 0x24000cUL
  290. #define PSWRQ2_REG_ILT_MEMORY \
  291. 0x260000UL
  292. #define PSWHST_REG_DISCARD_INTERNAL_WRITES \
  293. 0x2a0040UL
  294. #define PSWHST2_REG_DBGSYN_ALMOST_FULL_THR \
  295. 0x29e050UL
  296. #define PSWHST_REG_INCORRECT_ACCESS_VALID \
  297. 0x2a0070UL
  298. #define PSWHST_REG_INCORRECT_ACCESS_ADDRESS \
  299. 0x2a0074UL
  300. #define PSWHST_REG_INCORRECT_ACCESS_DATA \
  301. 0x2a0068UL
  302. #define PSWHST_REG_INCORRECT_ACCESS_LENGTH \
  303. 0x2a006cUL
  304. #define PSWRD_REG_DBG_SELECT \
  305. 0x29c040UL
  306. #define PSWRD2_REG_CONF11 \
  307. 0x29d064UL
  308. #define PSWWR_REG_USDM_FULL_TH \
  309. 0x29a040UL
  310. #define PSWWR2_REG_CDU_FULL_TH2 \
  311. 0x29b040UL
  312. #define QM_REG_MAXPQSIZE_0 \
  313. 0x2f0434UL
  314. #define RSS_REG_RSS_INIT_EN \
  315. 0x238804UL
  316. #define RDIF_REG_STOP_ON_ERROR \
  317. 0x300040UL
  318. #define SRC_REG_SOFT_RST \
  319. 0x23874cUL
  320. #define TCFC_REG_ACTIVITY_COUNTER \
  321. 0x2d8800UL
  322. #define TCM_REG_INIT \
  323. 0x1180000UL
  324. #define TM_REG_PXP_READ_DATA_FIFO_INIT \
  325. 0x2c0014UL
  326. #define TSDM_REG_ENABLE_IN1 \
  327. 0xfb0004UL
  328. #define TSEM_REG_ENABLE_IN \
  329. 0x1700004UL
  330. #define TDIF_REG_STOP_ON_ERROR \
  331. 0x310040UL
  332. #define UCM_REG_INIT \
  333. 0x1280000UL
  334. #define UMAC_REG_IPG_HD_BKP_CNTL_BB_B0 \
  335. 0x051004UL
  336. #define USDM_REG_ENABLE_IN1 \
  337. 0xfd0004UL
  338. #define USEM_REG_ENABLE_IN \
  339. 0x1900004UL
  340. #define XCM_REG_INIT \
  341. 0x1000000UL
  342. #define XSDM_REG_ENABLE_IN1 \
  343. 0xf80004UL
  344. #define XSEM_REG_ENABLE_IN \
  345. 0x1400004UL
  346. #define YCM_REG_INIT \
  347. 0x1080000UL
  348. #define YSDM_REG_ENABLE_IN1 \
  349. 0xf90004UL
  350. #define YSEM_REG_ENABLE_IN \
  351. 0x1500004UL
  352. #define XYLD_REG_SCBD_STRICT_PRIO \
  353. 0x4c0000UL
  354. #define TMLD_REG_SCBD_STRICT_PRIO \
  355. 0x4d0000UL
  356. #define MULD_REG_SCBD_STRICT_PRIO \
  357. 0x4e0000UL
  358. #define YULD_REG_SCBD_STRICT_PRIO \
  359. 0x4c8000UL
  360. #define MISC_REG_SHARED_MEM_ADDR \
  361. 0x008c20UL
  362. #define DMAE_REG_GO_C0 \
  363. 0x00c048UL
  364. #define DMAE_REG_GO_C1 \
  365. 0x00c04cUL
  366. #define DMAE_REG_GO_C2 \
  367. 0x00c050UL
  368. #define DMAE_REG_GO_C3 \
  369. 0x00c054UL
  370. #define DMAE_REG_GO_C4 \
  371. 0x00c058UL
  372. #define DMAE_REG_GO_C5 \
  373. 0x00c05cUL
  374. #define DMAE_REG_GO_C6 \
  375. 0x00c060UL
  376. #define DMAE_REG_GO_C7 \
  377. 0x00c064UL
  378. #define DMAE_REG_GO_C8 \
  379. 0x00c068UL
  380. #define DMAE_REG_GO_C9 \
  381. 0x00c06cUL
  382. #define DMAE_REG_GO_C10 \
  383. 0x00c070UL
  384. #define DMAE_REG_GO_C11 \
  385. 0x00c074UL
  386. #define DMAE_REG_GO_C12 \
  387. 0x00c078UL
  388. #define DMAE_REG_GO_C13 \
  389. 0x00c07cUL
  390. #define DMAE_REG_GO_C14 \
  391. 0x00c080UL
  392. #define DMAE_REG_GO_C15 \
  393. 0x00c084UL
  394. #define DMAE_REG_GO_C16 \
  395. 0x00c088UL
  396. #define DMAE_REG_GO_C17 \
  397. 0x00c08cUL
  398. #define DMAE_REG_GO_C18 \
  399. 0x00c090UL
  400. #define DMAE_REG_GO_C19 \
  401. 0x00c094UL
  402. #define DMAE_REG_GO_C20 \
  403. 0x00c098UL
  404. #define DMAE_REG_GO_C21 \
  405. 0x00c09cUL
  406. #define DMAE_REG_GO_C22 \
  407. 0x00c0a0UL
  408. #define DMAE_REG_GO_C23 \
  409. 0x00c0a4UL
  410. #define DMAE_REG_GO_C24 \
  411. 0x00c0a8UL
  412. #define DMAE_REG_GO_C25 \
  413. 0x00c0acUL
  414. #define DMAE_REG_GO_C26 \
  415. 0x00c0b0UL
  416. #define DMAE_REG_GO_C27 \
  417. 0x00c0b4UL
  418. #define DMAE_REG_GO_C28 \
  419. 0x00c0b8UL
  420. #define DMAE_REG_GO_C29 \
  421. 0x00c0bcUL
  422. #define DMAE_REG_GO_C30 \
  423. 0x00c0c0UL
  424. #define DMAE_REG_GO_C31 \
  425. 0x00c0c4UL
  426. #define DMAE_REG_CMD_MEM \
  427. 0x00c800UL
  428. #define QM_REG_MAXPQSIZETXSEL_0 \
  429. 0x2f0440UL
  430. #define QM_REG_SDMCMDREADY \
  431. 0x2f1e10UL
  432. #define QM_REG_SDMCMDADDR \
  433. 0x2f1e04UL
  434. #define QM_REG_SDMCMDDATALSB \
  435. 0x2f1e08UL
  436. #define QM_REG_SDMCMDDATAMSB \
  437. 0x2f1e0cUL
  438. #define QM_REG_SDMCMDGO \
  439. 0x2f1e14UL
  440. #define QM_REG_RLPFCRD \
  441. 0x2f4d80UL
  442. #define QM_REG_RLPFINCVAL \
  443. 0x2f4c80UL
  444. #define QM_REG_RLGLBLCRD \
  445. 0x2f4400UL
  446. #define QM_REG_RLGLBLINCVAL \
  447. 0x2f3400UL
  448. #define IGU_REG_ATTENTION_ENABLE \
  449. 0x18083cUL
  450. #define IGU_REG_ATTN_MSG_ADDR_L \
  451. 0x180820UL
  452. #define IGU_REG_ATTN_MSG_ADDR_H \
  453. 0x180824UL
  454. #define MISC_REG_AEU_GENERAL_ATTN_0 \
  455. 0x008400UL
  456. #define CAU_REG_SB_ADDR_MEMORY \
  457. 0x1c8000UL
  458. #define CAU_REG_SB_VAR_MEMORY \
  459. 0x1c6000UL
  460. #define CAU_REG_PI_MEMORY \
  461. 0x1d0000UL
  462. #define IGU_REG_PF_CONFIGURATION \
  463. 0x180800UL
  464. #define IGU_REG_VF_CONFIGURATION \
  465. 0x180804UL
  466. #define MISC_REG_AEU_ENABLE1_IGU_OUT_0 \
  467. 0x00849cUL
  468. #define MISC_REG_AEU_AFTER_INVERT_1_IGU \
  469. 0x0087b4UL
  470. #define MISC_REG_AEU_MASK_ATTN_IGU \
  471. 0x008494UL
  472. #define IGU_REG_CLEANUP_STATUS_0 \
  473. 0x180980UL
  474. #define IGU_REG_CLEANUP_STATUS_1 \
  475. 0x180a00UL
  476. #define IGU_REG_CLEANUP_STATUS_2 \
  477. 0x180a80UL
  478. #define IGU_REG_CLEANUP_STATUS_3 \
  479. 0x180b00UL
  480. #define IGU_REG_CLEANUP_STATUS_4 \
  481. 0x180b80UL
  482. #define IGU_REG_COMMAND_REG_32LSB_DATA \
  483. 0x180840UL
  484. #define IGU_REG_COMMAND_REG_CTRL \
  485. 0x180848UL
  486. #define IGU_REG_BLOCK_CONFIGURATION_VF_CLEANUP_EN ( \
  487. 0x1 << 1)
  488. #define IGU_REG_BLOCK_CONFIGURATION_PXP_TPH_INTERFACE_EN ( \
  489. 0x1 << 0)
  490. #define IGU_REG_MAPPING_MEMORY \
  491. 0x184000UL
  492. #define IGU_REG_STATISTIC_NUM_VF_MSG_SENT \
  493. 0x180408UL
  494. #define IGU_REG_WRITE_DONE_PENDING \
  495. 0x180900UL
  496. #define MISCS_REG_GENERIC_POR_0 \
  497. 0x0096d4UL
  498. #define MCP_REG_NVM_CFG4 \
  499. 0xe0642cUL
  500. #define MCP_REG_NVM_CFG4_FLASH_SIZE ( \
  501. 0x7 << 0)
  502. #define MCP_REG_NVM_CFG4_FLASH_SIZE_SHIFT \
  503. 0
  504. #define MCP_REG_CPU_STATE \
  505. 0xe05004UL
  506. #define MCP_REG_CPU_EVENT_MASK \
  507. 0xe05008UL
  508. #define PGLUE_B_REG_PF_BAR0_SIZE \
  509. 0x2aae60UL
  510. #define PGLUE_B_REG_PF_BAR1_SIZE \
  511. 0x2aae64UL
  512. #define PRS_REG_ENCAPSULATION_TYPE_EN 0x1f0730UL
  513. #define PRS_REG_GRE_PROTOCOL 0x1f0734UL
  514. #define PRS_REG_VXLAN_PORT 0x1f0738UL
  515. #define PRS_REG_OUTPUT_FORMAT_4_0 0x1f099cUL
  516. #define NIG_REG_ENC_TYPE_ENABLE 0x501058UL
  517. #define NIG_REG_ENC_TYPE_ENABLE_ETH_OVER_GRE_ENABLE (0x1 << 0)
  518. #define NIG_REG_ENC_TYPE_ENABLE_ETH_OVER_GRE_ENABLE_SHIFT 0
  519. #define NIG_REG_ENC_TYPE_ENABLE_IP_OVER_GRE_ENABLE (0x1 << 1)
  520. #define NIG_REG_ENC_TYPE_ENABLE_IP_OVER_GRE_ENABLE_SHIFT 1
  521. #define NIG_REG_ENC_TYPE_ENABLE_VXLAN_ENABLE (0x1 << 2)
  522. #define NIG_REG_ENC_TYPE_ENABLE_VXLAN_ENABLE_SHIFT 2
  523. #define NIG_REG_VXLAN_CTRL 0x50105cUL
  524. #define PBF_REG_VXLAN_PORT 0xd80518UL
  525. #define PBF_REG_NGE_PORT 0xd8051cUL
  526. #define PRS_REG_NGE_PORT 0x1f086cUL
  527. #define NIG_REG_NGE_PORT 0x508b38UL
  528. #define DORQ_REG_L2_EDPM_TUNNEL_GRE_ETH_EN 0x10090cUL
  529. #define DORQ_REG_L2_EDPM_TUNNEL_GRE_IP_EN 0x100910UL
  530. #define DORQ_REG_L2_EDPM_TUNNEL_VXLAN_EN 0x100914UL
  531. #define DORQ_REG_L2_EDPM_TUNNEL_NGE_IP_EN 0x10092cUL
  532. #define DORQ_REG_L2_EDPM_TUNNEL_NGE_ETH_EN 0x100930UL
  533. #define NIG_REG_NGE_IP_ENABLE 0x508b28UL
  534. #define NIG_REG_NGE_ETH_ENABLE 0x508b2cUL
  535. #define NIG_REG_NGE_COMP_VER 0x508b30UL
  536. #define PBF_REG_NGE_COMP_VER 0xd80524UL
  537. #define PRS_REG_NGE_COMP_VER 0x1f0878UL
  538. #define QM_REG_WFQPFWEIGHT 0x2f4e80UL
  539. #define QM_REG_WFQVPWEIGHT 0x2fa000UL
  540. #define PGLCS_REG_DBG_SELECT \
  541. 0x001d14UL
  542. #define PGLCS_REG_DBG_DWORD_ENABLE \
  543. 0x001d18UL
  544. #define PGLCS_REG_DBG_SHIFT \
  545. 0x001d1cUL
  546. #define PGLCS_REG_DBG_FORCE_VALID \
  547. 0x001d20UL
  548. #define PGLCS_REG_DBG_FORCE_FRAME \
  549. 0x001d24UL
  550. #define MISC_REG_RESET_PL_PDA_VMAIN_1 \
  551. 0x008070UL
  552. #define MISC_REG_RESET_PL_PDA_VMAIN_2 \
  553. 0x008080UL
  554. #define MISC_REG_RESET_PL_PDA_VAUX \
  555. 0x008090UL
  556. #define MISCS_REG_RESET_PL_UA \
  557. 0x009050UL
  558. #define MISCS_REG_RESET_PL_HV \
  559. 0x009060UL
  560. #define MISCS_REG_RESET_PL_HV_2 \
  561. 0x009150UL
  562. #define DMAE_REG_DBG_SELECT \
  563. 0x00c510UL
  564. #define DMAE_REG_DBG_DWORD_ENABLE \
  565. 0x00c514UL
  566. #define DMAE_REG_DBG_SHIFT \
  567. 0x00c518UL
  568. #define DMAE_REG_DBG_FORCE_VALID \
  569. 0x00c51cUL
  570. #define DMAE_REG_DBG_FORCE_FRAME \
  571. 0x00c520UL
  572. #define NCSI_REG_DBG_SELECT \
  573. 0x040474UL
  574. #define NCSI_REG_DBG_DWORD_ENABLE \
  575. 0x040478UL
  576. #define NCSI_REG_DBG_SHIFT \
  577. 0x04047cUL
  578. #define NCSI_REG_DBG_FORCE_VALID \
  579. 0x040480UL
  580. #define NCSI_REG_DBG_FORCE_FRAME \
  581. 0x040484UL
  582. #define GRC_REG_DBG_SELECT \
  583. 0x0500a4UL
  584. #define GRC_REG_DBG_DWORD_ENABLE \
  585. 0x0500a8UL
  586. #define GRC_REG_DBG_SHIFT \
  587. 0x0500acUL
  588. #define GRC_REG_DBG_FORCE_VALID \
  589. 0x0500b0UL
  590. #define GRC_REG_DBG_FORCE_FRAME \
  591. 0x0500b4UL
  592. #define UMAC_REG_DBG_SELECT \
  593. 0x051094UL
  594. #define UMAC_REG_DBG_DWORD_ENABLE \
  595. 0x051098UL
  596. #define UMAC_REG_DBG_SHIFT \
  597. 0x05109cUL
  598. #define UMAC_REG_DBG_FORCE_VALID \
  599. 0x0510a0UL
  600. #define UMAC_REG_DBG_FORCE_FRAME \
  601. 0x0510a4UL
  602. #define MCP2_REG_DBG_SELECT \
  603. 0x052400UL
  604. #define MCP2_REG_DBG_DWORD_ENABLE \
  605. 0x052404UL
  606. #define MCP2_REG_DBG_SHIFT \
  607. 0x052408UL
  608. #define MCP2_REG_DBG_FORCE_VALID \
  609. 0x052440UL
  610. #define MCP2_REG_DBG_FORCE_FRAME \
  611. 0x052444UL
  612. #define PCIE_REG_DBG_SELECT \
  613. 0x0547e8UL
  614. #define PCIE_REG_DBG_DWORD_ENABLE \
  615. 0x0547ecUL
  616. #define PCIE_REG_DBG_SHIFT \
  617. 0x0547f0UL
  618. #define PCIE_REG_DBG_FORCE_VALID \
  619. 0x0547f4UL
  620. #define PCIE_REG_DBG_FORCE_FRAME \
  621. 0x0547f8UL
  622. #define DORQ_REG_DBG_SELECT \
  623. 0x100ad0UL
  624. #define DORQ_REG_DBG_DWORD_ENABLE \
  625. 0x100ad4UL
  626. #define DORQ_REG_DBG_SHIFT \
  627. 0x100ad8UL
  628. #define DORQ_REG_DBG_FORCE_VALID \
  629. 0x100adcUL
  630. #define DORQ_REG_DBG_FORCE_FRAME \
  631. 0x100ae0UL
  632. #define IGU_REG_DBG_SELECT \
  633. 0x181578UL
  634. #define IGU_REG_DBG_DWORD_ENABLE \
  635. 0x18157cUL
  636. #define IGU_REG_DBG_SHIFT \
  637. 0x181580UL
  638. #define IGU_REG_DBG_FORCE_VALID \
  639. 0x181584UL
  640. #define IGU_REG_DBG_FORCE_FRAME \
  641. 0x181588UL
  642. #define CAU_REG_DBG_SELECT \
  643. 0x1c0ea8UL
  644. #define CAU_REG_DBG_DWORD_ENABLE \
  645. 0x1c0eacUL
  646. #define CAU_REG_DBG_SHIFT \
  647. 0x1c0eb0UL
  648. #define CAU_REG_DBG_FORCE_VALID \
  649. 0x1c0eb4UL
  650. #define CAU_REG_DBG_FORCE_FRAME \
  651. 0x1c0eb8UL
  652. #define PRS_REG_DBG_SELECT \
  653. 0x1f0b6cUL
  654. #define PRS_REG_DBG_DWORD_ENABLE \
  655. 0x1f0b70UL
  656. #define PRS_REG_DBG_SHIFT \
  657. 0x1f0b74UL
  658. #define PRS_REG_DBG_FORCE_VALID \
  659. 0x1f0ba0UL
  660. #define PRS_REG_DBG_FORCE_FRAME \
  661. 0x1f0ba4UL
  662. #define CNIG_REG_DBG_SELECT_K2 \
  663. 0x218254UL
  664. #define CNIG_REG_DBG_DWORD_ENABLE_K2 \
  665. 0x218258UL
  666. #define CNIG_REG_DBG_SHIFT_K2 \
  667. 0x21825cUL
  668. #define CNIG_REG_DBG_FORCE_VALID_K2 \
  669. 0x218260UL
  670. #define CNIG_REG_DBG_FORCE_FRAME_K2 \
  671. 0x218264UL
  672. #define PRM_REG_DBG_SELECT \
  673. 0x2306a8UL
  674. #define PRM_REG_DBG_DWORD_ENABLE \
  675. 0x2306acUL
  676. #define PRM_REG_DBG_SHIFT \
  677. 0x2306b0UL
  678. #define PRM_REG_DBG_FORCE_VALID \
  679. 0x2306b4UL
  680. #define PRM_REG_DBG_FORCE_FRAME \
  681. 0x2306b8UL
  682. #define SRC_REG_DBG_SELECT \
  683. 0x238700UL
  684. #define SRC_REG_DBG_DWORD_ENABLE \
  685. 0x238704UL
  686. #define SRC_REG_DBG_SHIFT \
  687. 0x238708UL
  688. #define SRC_REG_DBG_FORCE_VALID \
  689. 0x23870cUL
  690. #define SRC_REG_DBG_FORCE_FRAME \
  691. 0x238710UL
  692. #define RSS_REG_DBG_SELECT \
  693. 0x238c4cUL
  694. #define RSS_REG_DBG_DWORD_ENABLE \
  695. 0x238c50UL
  696. #define RSS_REG_DBG_SHIFT \
  697. 0x238c54UL
  698. #define RSS_REG_DBG_FORCE_VALID \
  699. 0x238c58UL
  700. #define RSS_REG_DBG_FORCE_FRAME \
  701. 0x238c5cUL
  702. #define RPB_REG_DBG_SELECT \
  703. 0x23c728UL
  704. #define RPB_REG_DBG_DWORD_ENABLE \
  705. 0x23c72cUL
  706. #define RPB_REG_DBG_SHIFT \
  707. 0x23c730UL
  708. #define RPB_REG_DBG_FORCE_VALID \
  709. 0x23c734UL
  710. #define RPB_REG_DBG_FORCE_FRAME \
  711. 0x23c738UL
  712. #define PSWRQ2_REG_DBG_SELECT \
  713. 0x240100UL
  714. #define PSWRQ2_REG_DBG_DWORD_ENABLE \
  715. 0x240104UL
  716. #define PSWRQ2_REG_DBG_SHIFT \
  717. 0x240108UL
  718. #define PSWRQ2_REG_DBG_FORCE_VALID \
  719. 0x24010cUL
  720. #define PSWRQ2_REG_DBG_FORCE_FRAME \
  721. 0x240110UL
  722. #define PSWRQ_REG_DBG_SELECT \
  723. 0x280020UL
  724. #define PSWRQ_REG_DBG_DWORD_ENABLE \
  725. 0x280024UL
  726. #define PSWRQ_REG_DBG_SHIFT \
  727. 0x280028UL
  728. #define PSWRQ_REG_DBG_FORCE_VALID \
  729. 0x28002cUL
  730. #define PSWRQ_REG_DBG_FORCE_FRAME \
  731. 0x280030UL
  732. #define PSWWR_REG_DBG_SELECT \
  733. 0x29a084UL
  734. #define PSWWR_REG_DBG_DWORD_ENABLE \
  735. 0x29a088UL
  736. #define PSWWR_REG_DBG_SHIFT \
  737. 0x29a08cUL
  738. #define PSWWR_REG_DBG_FORCE_VALID \
  739. 0x29a090UL
  740. #define PSWWR_REG_DBG_FORCE_FRAME \
  741. 0x29a094UL
  742. #define PSWRD_REG_DBG_SELECT \
  743. 0x29c040UL
  744. #define PSWRD_REG_DBG_DWORD_ENABLE \
  745. 0x29c044UL
  746. #define PSWRD_REG_DBG_SHIFT \
  747. 0x29c048UL
  748. #define PSWRD_REG_DBG_FORCE_VALID \
  749. 0x29c04cUL
  750. #define PSWRD_REG_DBG_FORCE_FRAME \
  751. 0x29c050UL
  752. #define PSWRD2_REG_DBG_SELECT \
  753. 0x29d400UL
  754. #define PSWRD2_REG_DBG_DWORD_ENABLE \
  755. 0x29d404UL
  756. #define PSWRD2_REG_DBG_SHIFT \
  757. 0x29d408UL
  758. #define PSWRD2_REG_DBG_FORCE_VALID \
  759. 0x29d40cUL
  760. #define PSWRD2_REG_DBG_FORCE_FRAME \
  761. 0x29d410UL
  762. #define PSWHST2_REG_DBG_SELECT \
  763. 0x29e058UL
  764. #define PSWHST2_REG_DBG_DWORD_ENABLE \
  765. 0x29e05cUL
  766. #define PSWHST2_REG_DBG_SHIFT \
  767. 0x29e060UL
  768. #define PSWHST2_REG_DBG_FORCE_VALID \
  769. 0x29e064UL
  770. #define PSWHST2_REG_DBG_FORCE_FRAME \
  771. 0x29e068UL
  772. #define PSWHST_REG_DBG_SELECT \
  773. 0x2a0100UL
  774. #define PSWHST_REG_DBG_DWORD_ENABLE \
  775. 0x2a0104UL
  776. #define PSWHST_REG_DBG_SHIFT \
  777. 0x2a0108UL
  778. #define PSWHST_REG_DBG_FORCE_VALID \
  779. 0x2a010cUL
  780. #define PSWHST_REG_DBG_FORCE_FRAME \
  781. 0x2a0110UL
  782. #define PGLUE_B_REG_DBG_SELECT \
  783. 0x2a8400UL
  784. #define PGLUE_B_REG_DBG_DWORD_ENABLE \
  785. 0x2a8404UL
  786. #define PGLUE_B_REG_DBG_SHIFT \
  787. 0x2a8408UL
  788. #define PGLUE_B_REG_DBG_FORCE_VALID \
  789. 0x2a840cUL
  790. #define PGLUE_B_REG_DBG_FORCE_FRAME \
  791. 0x2a8410UL
  792. #define TM_REG_DBG_SELECT \
  793. 0x2c07a8UL
  794. #define TM_REG_DBG_DWORD_ENABLE \
  795. 0x2c07acUL
  796. #define TM_REG_DBG_SHIFT \
  797. 0x2c07b0UL
  798. #define TM_REG_DBG_FORCE_VALID \
  799. 0x2c07b4UL
  800. #define TM_REG_DBG_FORCE_FRAME \
  801. 0x2c07b8UL
  802. #define TCFC_REG_DBG_SELECT \
  803. 0x2d0500UL
  804. #define TCFC_REG_DBG_DWORD_ENABLE \
  805. 0x2d0504UL
  806. #define TCFC_REG_DBG_SHIFT \
  807. 0x2d0508UL
  808. #define TCFC_REG_DBG_FORCE_VALID \
  809. 0x2d050cUL
  810. #define TCFC_REG_DBG_FORCE_FRAME \
  811. 0x2d0510UL
  812. #define CCFC_REG_DBG_SELECT \
  813. 0x2e0500UL
  814. #define CCFC_REG_DBG_DWORD_ENABLE \
  815. 0x2e0504UL
  816. #define CCFC_REG_DBG_SHIFT \
  817. 0x2e0508UL
  818. #define CCFC_REG_DBG_FORCE_VALID \
  819. 0x2e050cUL
  820. #define CCFC_REG_DBG_FORCE_FRAME \
  821. 0x2e0510UL
  822. #define QM_REG_DBG_SELECT \
  823. 0x2f2e74UL
  824. #define QM_REG_DBG_DWORD_ENABLE \
  825. 0x2f2e78UL
  826. #define QM_REG_DBG_SHIFT \
  827. 0x2f2e7cUL
  828. #define QM_REG_DBG_FORCE_VALID \
  829. 0x2f2e80UL
  830. #define QM_REG_DBG_FORCE_FRAME \
  831. 0x2f2e84UL
  832. #define RDIF_REG_DBG_SELECT \
  833. 0x300500UL
  834. #define RDIF_REG_DBG_DWORD_ENABLE \
  835. 0x300504UL
  836. #define RDIF_REG_DBG_SHIFT \
  837. 0x300508UL
  838. #define RDIF_REG_DBG_FORCE_VALID \
  839. 0x30050cUL
  840. #define RDIF_REG_DBG_FORCE_FRAME \
  841. 0x300510UL
  842. #define TDIF_REG_DBG_SELECT \
  843. 0x310500UL
  844. #define TDIF_REG_DBG_DWORD_ENABLE \
  845. 0x310504UL
  846. #define TDIF_REG_DBG_SHIFT \
  847. 0x310508UL
  848. #define TDIF_REG_DBG_FORCE_VALID \
  849. 0x31050cUL
  850. #define TDIF_REG_DBG_FORCE_FRAME \
  851. 0x310510UL
  852. #define BRB_REG_DBG_SELECT \
  853. 0x340ed0UL
  854. #define BRB_REG_DBG_DWORD_ENABLE \
  855. 0x340ed4UL
  856. #define BRB_REG_DBG_SHIFT \
  857. 0x340ed8UL
  858. #define BRB_REG_DBG_FORCE_VALID \
  859. 0x340edcUL
  860. #define BRB_REG_DBG_FORCE_FRAME \
  861. 0x340ee0UL
  862. #define XYLD_REG_DBG_SELECT \
  863. 0x4c1600UL
  864. #define XYLD_REG_DBG_DWORD_ENABLE \
  865. 0x4c1604UL
  866. #define XYLD_REG_DBG_SHIFT \
  867. 0x4c1608UL
  868. #define XYLD_REG_DBG_FORCE_VALID \
  869. 0x4c160cUL
  870. #define XYLD_REG_DBG_FORCE_FRAME \
  871. 0x4c1610UL
  872. #define YULD_REG_DBG_SELECT \
  873. 0x4c9600UL
  874. #define YULD_REG_DBG_DWORD_ENABLE \
  875. 0x4c9604UL
  876. #define YULD_REG_DBG_SHIFT \
  877. 0x4c9608UL
  878. #define YULD_REG_DBG_FORCE_VALID \
  879. 0x4c960cUL
  880. #define YULD_REG_DBG_FORCE_FRAME \
  881. 0x4c9610UL
  882. #define TMLD_REG_DBG_SELECT \
  883. 0x4d1600UL
  884. #define TMLD_REG_DBG_DWORD_ENABLE \
  885. 0x4d1604UL
  886. #define TMLD_REG_DBG_SHIFT \
  887. 0x4d1608UL
  888. #define TMLD_REG_DBG_FORCE_VALID \
  889. 0x4d160cUL
  890. #define TMLD_REG_DBG_FORCE_FRAME \
  891. 0x4d1610UL
  892. #define MULD_REG_DBG_SELECT \
  893. 0x4e1600UL
  894. #define MULD_REG_DBG_DWORD_ENABLE \
  895. 0x4e1604UL
  896. #define MULD_REG_DBG_SHIFT \
  897. 0x4e1608UL
  898. #define MULD_REG_DBG_FORCE_VALID \
  899. 0x4e160cUL
  900. #define MULD_REG_DBG_FORCE_FRAME \
  901. 0x4e1610UL
  902. #define NIG_REG_DBG_SELECT \
  903. 0x502140UL
  904. #define NIG_REG_DBG_DWORD_ENABLE \
  905. 0x502144UL
  906. #define NIG_REG_DBG_SHIFT \
  907. 0x502148UL
  908. #define NIG_REG_DBG_FORCE_VALID \
  909. 0x50214cUL
  910. #define NIG_REG_DBG_FORCE_FRAME \
  911. 0x502150UL
  912. #define BMB_REG_DBG_SELECT \
  913. 0x540a7cUL
  914. #define BMB_REG_DBG_DWORD_ENABLE \
  915. 0x540a80UL
  916. #define BMB_REG_DBG_SHIFT \
  917. 0x540a84UL
  918. #define BMB_REG_DBG_FORCE_VALID \
  919. 0x540a88UL
  920. #define BMB_REG_DBG_FORCE_FRAME \
  921. 0x540a8cUL
  922. #define PTU_REG_DBG_SELECT \
  923. 0x560100UL
  924. #define PTU_REG_DBG_DWORD_ENABLE \
  925. 0x560104UL
  926. #define PTU_REG_DBG_SHIFT \
  927. 0x560108UL
  928. #define PTU_REG_DBG_FORCE_VALID \
  929. 0x56010cUL
  930. #define PTU_REG_DBG_FORCE_FRAME \
  931. 0x560110UL
  932. #define CDU_REG_DBG_SELECT \
  933. 0x580704UL
  934. #define CDU_REG_DBG_DWORD_ENABLE \
  935. 0x580708UL
  936. #define CDU_REG_DBG_SHIFT \
  937. 0x58070cUL
  938. #define CDU_REG_DBG_FORCE_VALID \
  939. 0x580710UL
  940. #define CDU_REG_DBG_FORCE_FRAME \
  941. 0x580714UL
  942. #define WOL_REG_DBG_SELECT \
  943. 0x600140UL
  944. #define WOL_REG_DBG_DWORD_ENABLE \
  945. 0x600144UL
  946. #define WOL_REG_DBG_SHIFT \
  947. 0x600148UL
  948. #define WOL_REG_DBG_FORCE_VALID \
  949. 0x60014cUL
  950. #define WOL_REG_DBG_FORCE_FRAME \
  951. 0x600150UL
  952. #define BMBN_REG_DBG_SELECT \
  953. 0x610140UL
  954. #define BMBN_REG_DBG_DWORD_ENABLE \
  955. 0x610144UL
  956. #define BMBN_REG_DBG_SHIFT \
  957. 0x610148UL
  958. #define BMBN_REG_DBG_FORCE_VALID \
  959. 0x61014cUL
  960. #define BMBN_REG_DBG_FORCE_FRAME \
  961. 0x610150UL
  962. #define NWM_REG_DBG_SELECT \
  963. 0x8000ecUL
  964. #define NWM_REG_DBG_DWORD_ENABLE \
  965. 0x8000f0UL
  966. #define NWM_REG_DBG_SHIFT \
  967. 0x8000f4UL
  968. #define NWM_REG_DBG_FORCE_VALID \
  969. 0x8000f8UL
  970. #define NWM_REG_DBG_FORCE_FRAME \
  971. 0x8000fcUL
  972. #define PBF_REG_DBG_SELECT \
  973. 0xd80060UL
  974. #define PBF_REG_DBG_DWORD_ENABLE \
  975. 0xd80064UL
  976. #define PBF_REG_DBG_SHIFT \
  977. 0xd80068UL
  978. #define PBF_REG_DBG_FORCE_VALID \
  979. 0xd8006cUL
  980. #define PBF_REG_DBG_FORCE_FRAME \
  981. 0xd80070UL
  982. #define PBF_PB1_REG_DBG_SELECT \
  983. 0xda0728UL
  984. #define PBF_PB1_REG_DBG_DWORD_ENABLE \
  985. 0xda072cUL
  986. #define PBF_PB1_REG_DBG_SHIFT \
  987. 0xda0730UL
  988. #define PBF_PB1_REG_DBG_FORCE_VALID \
  989. 0xda0734UL
  990. #define PBF_PB1_REG_DBG_FORCE_FRAME \
  991. 0xda0738UL
  992. #define PBF_PB2_REG_DBG_SELECT \
  993. 0xda4728UL
  994. #define PBF_PB2_REG_DBG_DWORD_ENABLE \
  995. 0xda472cUL
  996. #define PBF_PB2_REG_DBG_SHIFT \
  997. 0xda4730UL
  998. #define PBF_PB2_REG_DBG_FORCE_VALID \
  999. 0xda4734UL
  1000. #define PBF_PB2_REG_DBG_FORCE_FRAME \
  1001. 0xda4738UL
  1002. #define BTB_REG_DBG_SELECT \
  1003. 0xdb08c8UL
  1004. #define BTB_REG_DBG_DWORD_ENABLE \
  1005. 0xdb08ccUL
  1006. #define BTB_REG_DBG_SHIFT \
  1007. 0xdb08d0UL
  1008. #define BTB_REG_DBG_FORCE_VALID \
  1009. 0xdb08d4UL
  1010. #define BTB_REG_DBG_FORCE_FRAME \
  1011. 0xdb08d8UL
  1012. #define XSDM_REG_DBG_SELECT \
  1013. 0xf80e28UL
  1014. #define XSDM_REG_DBG_DWORD_ENABLE \
  1015. 0xf80e2cUL
  1016. #define XSDM_REG_DBG_SHIFT \
  1017. 0xf80e30UL
  1018. #define XSDM_REG_DBG_FORCE_VALID \
  1019. 0xf80e34UL
  1020. #define XSDM_REG_DBG_FORCE_FRAME \
  1021. 0xf80e38UL
  1022. #define YSDM_REG_DBG_SELECT \
  1023. 0xf90e28UL
  1024. #define YSDM_REG_DBG_DWORD_ENABLE \
  1025. 0xf90e2cUL
  1026. #define YSDM_REG_DBG_SHIFT \
  1027. 0xf90e30UL
  1028. #define YSDM_REG_DBG_FORCE_VALID \
  1029. 0xf90e34UL
  1030. #define YSDM_REG_DBG_FORCE_FRAME \
  1031. 0xf90e38UL
  1032. #define PSDM_REG_DBG_SELECT \
  1033. 0xfa0e28UL
  1034. #define PSDM_REG_DBG_DWORD_ENABLE \
  1035. 0xfa0e2cUL
  1036. #define PSDM_REG_DBG_SHIFT \
  1037. 0xfa0e30UL
  1038. #define PSDM_REG_DBG_FORCE_VALID \
  1039. 0xfa0e34UL
  1040. #define PSDM_REG_DBG_FORCE_FRAME \
  1041. 0xfa0e38UL
  1042. #define TSDM_REG_DBG_SELECT \
  1043. 0xfb0e28UL
  1044. #define TSDM_REG_DBG_DWORD_ENABLE \
  1045. 0xfb0e2cUL
  1046. #define TSDM_REG_DBG_SHIFT \
  1047. 0xfb0e30UL
  1048. #define TSDM_REG_DBG_FORCE_VALID \
  1049. 0xfb0e34UL
  1050. #define TSDM_REG_DBG_FORCE_FRAME \
  1051. 0xfb0e38UL
  1052. #define MSDM_REG_DBG_SELECT \
  1053. 0xfc0e28UL
  1054. #define MSDM_REG_DBG_DWORD_ENABLE \
  1055. 0xfc0e2cUL
  1056. #define MSDM_REG_DBG_SHIFT \
  1057. 0xfc0e30UL
  1058. #define MSDM_REG_DBG_FORCE_VALID \
  1059. 0xfc0e34UL
  1060. #define MSDM_REG_DBG_FORCE_FRAME \
  1061. 0xfc0e38UL
  1062. #define USDM_REG_DBG_SELECT \
  1063. 0xfd0e28UL
  1064. #define USDM_REG_DBG_DWORD_ENABLE \
  1065. 0xfd0e2cUL
  1066. #define USDM_REG_DBG_SHIFT \
  1067. 0xfd0e30UL
  1068. #define USDM_REG_DBG_FORCE_VALID \
  1069. 0xfd0e34UL
  1070. #define USDM_REG_DBG_FORCE_FRAME \
  1071. 0xfd0e38UL
  1072. #define XCM_REG_DBG_SELECT \
  1073. 0x1000040UL
  1074. #define XCM_REG_DBG_DWORD_ENABLE \
  1075. 0x1000044UL
  1076. #define XCM_REG_DBG_SHIFT \
  1077. 0x1000048UL
  1078. #define XCM_REG_DBG_FORCE_VALID \
  1079. 0x100004cUL
  1080. #define XCM_REG_DBG_FORCE_FRAME \
  1081. 0x1000050UL
  1082. #define YCM_REG_DBG_SELECT \
  1083. 0x1080040UL
  1084. #define YCM_REG_DBG_DWORD_ENABLE \
  1085. 0x1080044UL
  1086. #define YCM_REG_DBG_SHIFT \
  1087. 0x1080048UL
  1088. #define YCM_REG_DBG_FORCE_VALID \
  1089. 0x108004cUL
  1090. #define YCM_REG_DBG_FORCE_FRAME \
  1091. 0x1080050UL
  1092. #define PCM_REG_DBG_SELECT \
  1093. 0x1100040UL
  1094. #define PCM_REG_DBG_DWORD_ENABLE \
  1095. 0x1100044UL
  1096. #define PCM_REG_DBG_SHIFT \
  1097. 0x1100048UL
  1098. #define PCM_REG_DBG_FORCE_VALID \
  1099. 0x110004cUL
  1100. #define PCM_REG_DBG_FORCE_FRAME \
  1101. 0x1100050UL
  1102. #define TCM_REG_DBG_SELECT \
  1103. 0x1180040UL
  1104. #define TCM_REG_DBG_DWORD_ENABLE \
  1105. 0x1180044UL
  1106. #define TCM_REG_DBG_SHIFT \
  1107. 0x1180048UL
  1108. #define TCM_REG_DBG_FORCE_VALID \
  1109. 0x118004cUL
  1110. #define TCM_REG_DBG_FORCE_FRAME \
  1111. 0x1180050UL
  1112. #define MCM_REG_DBG_SELECT \
  1113. 0x1200040UL
  1114. #define MCM_REG_DBG_DWORD_ENABLE \
  1115. 0x1200044UL
  1116. #define MCM_REG_DBG_SHIFT \
  1117. 0x1200048UL
  1118. #define MCM_REG_DBG_FORCE_VALID \
  1119. 0x120004cUL
  1120. #define MCM_REG_DBG_FORCE_FRAME \
  1121. 0x1200050UL
  1122. #define UCM_REG_DBG_SELECT \
  1123. 0x1280050UL
  1124. #define UCM_REG_DBG_DWORD_ENABLE \
  1125. 0x1280054UL
  1126. #define UCM_REG_DBG_SHIFT \
  1127. 0x1280058UL
  1128. #define UCM_REG_DBG_FORCE_VALID \
  1129. 0x128005cUL
  1130. #define UCM_REG_DBG_FORCE_FRAME \
  1131. 0x1280060UL
  1132. #define XSEM_REG_DBG_SELECT \
  1133. 0x1401528UL
  1134. #define XSEM_REG_DBG_DWORD_ENABLE \
  1135. 0x140152cUL
  1136. #define XSEM_REG_DBG_SHIFT \
  1137. 0x1401530UL
  1138. #define XSEM_REG_DBG_FORCE_VALID \
  1139. 0x1401534UL
  1140. #define XSEM_REG_DBG_FORCE_FRAME \
  1141. 0x1401538UL
  1142. #define YSEM_REG_DBG_SELECT \
  1143. 0x1501528UL
  1144. #define YSEM_REG_DBG_DWORD_ENABLE \
  1145. 0x150152cUL
  1146. #define YSEM_REG_DBG_SHIFT \
  1147. 0x1501530UL
  1148. #define YSEM_REG_DBG_FORCE_VALID \
  1149. 0x1501534UL
  1150. #define YSEM_REG_DBG_FORCE_FRAME \
  1151. 0x1501538UL
  1152. #define PSEM_REG_DBG_SELECT \
  1153. 0x1601528UL
  1154. #define PSEM_REG_DBG_DWORD_ENABLE \
  1155. 0x160152cUL
  1156. #define PSEM_REG_DBG_SHIFT \
  1157. 0x1601530UL
  1158. #define PSEM_REG_DBG_FORCE_VALID \
  1159. 0x1601534UL
  1160. #define PSEM_REG_DBG_FORCE_FRAME \
  1161. 0x1601538UL
  1162. #define TSEM_REG_DBG_SELECT \
  1163. 0x1701528UL
  1164. #define TSEM_REG_DBG_DWORD_ENABLE \
  1165. 0x170152cUL
  1166. #define TSEM_REG_DBG_SHIFT \
  1167. 0x1701530UL
  1168. #define TSEM_REG_DBG_FORCE_VALID \
  1169. 0x1701534UL
  1170. #define TSEM_REG_DBG_FORCE_FRAME \
  1171. 0x1701538UL
  1172. #define MSEM_REG_DBG_SELECT \
  1173. 0x1801528UL
  1174. #define MSEM_REG_DBG_DWORD_ENABLE \
  1175. 0x180152cUL
  1176. #define MSEM_REG_DBG_SHIFT \
  1177. 0x1801530UL
  1178. #define MSEM_REG_DBG_FORCE_VALID \
  1179. 0x1801534UL
  1180. #define MSEM_REG_DBG_FORCE_FRAME \
  1181. 0x1801538UL
  1182. #define USEM_REG_DBG_SELECT \
  1183. 0x1901528UL
  1184. #define USEM_REG_DBG_DWORD_ENABLE \
  1185. 0x190152cUL
  1186. #define USEM_REG_DBG_SHIFT \
  1187. 0x1901530UL
  1188. #define USEM_REG_DBG_FORCE_VALID \
  1189. 0x1901534UL
  1190. #define USEM_REG_DBG_FORCE_FRAME \
  1191. 0x1901538UL
  1192. #define PCIE_REG_DBG_COMMON_SELECT \
  1193. 0x054398UL
  1194. #define PCIE_REG_DBG_COMMON_DWORD_ENABLE \
  1195. 0x05439cUL
  1196. #define PCIE_REG_DBG_COMMON_SHIFT \
  1197. 0x0543a0UL
  1198. #define PCIE_REG_DBG_COMMON_FORCE_VALID \
  1199. 0x0543a4UL
  1200. #define PCIE_REG_DBG_COMMON_FORCE_FRAME \
  1201. 0x0543a8UL
  1202. #define MISC_REG_RESET_PL_UA \
  1203. 0x008050UL
  1204. #define MISC_REG_RESET_PL_HV \
  1205. 0x008060UL
  1206. #define XCM_REG_CTX_RBC_ACCS \
  1207. 0x1001800UL
  1208. #define XCM_REG_AGG_CON_CTX \
  1209. 0x1001804UL
  1210. #define XCM_REG_SM_CON_CTX \
  1211. 0x1001808UL
  1212. #define YCM_REG_CTX_RBC_ACCS \
  1213. 0x1081800UL
  1214. #define YCM_REG_AGG_CON_CTX \
  1215. 0x1081804UL
  1216. #define YCM_REG_AGG_TASK_CTX \
  1217. 0x1081808UL
  1218. #define YCM_REG_SM_CON_CTX \
  1219. 0x108180cUL
  1220. #define YCM_REG_SM_TASK_CTX \
  1221. 0x1081810UL
  1222. #define PCM_REG_CTX_RBC_ACCS \
  1223. 0x1101440UL
  1224. #define PCM_REG_SM_CON_CTX \
  1225. 0x1101444UL
  1226. #define TCM_REG_CTX_RBC_ACCS \
  1227. 0x11814c0UL
  1228. #define TCM_REG_AGG_CON_CTX \
  1229. 0x11814c4UL
  1230. #define TCM_REG_AGG_TASK_CTX \
  1231. 0x11814c8UL
  1232. #define TCM_REG_SM_CON_CTX \
  1233. 0x11814ccUL
  1234. #define TCM_REG_SM_TASK_CTX \
  1235. 0x11814d0UL
  1236. #define MCM_REG_CTX_RBC_ACCS \
  1237. 0x1201800UL
  1238. #define MCM_REG_AGG_CON_CTX \
  1239. 0x1201804UL
  1240. #define MCM_REG_AGG_TASK_CTX \
  1241. 0x1201808UL
  1242. #define MCM_REG_SM_CON_CTX \
  1243. 0x120180cUL
  1244. #define MCM_REG_SM_TASK_CTX \
  1245. 0x1201810UL
  1246. #define UCM_REG_CTX_RBC_ACCS \
  1247. 0x1281700UL
  1248. #define UCM_REG_AGG_CON_CTX \
  1249. 0x1281704UL
  1250. #define UCM_REG_AGG_TASK_CTX \
  1251. 0x1281708UL
  1252. #define UCM_REG_SM_CON_CTX \
  1253. 0x128170cUL
  1254. #define UCM_REG_SM_TASK_CTX \
  1255. 0x1281710UL
  1256. #define XSEM_REG_SLOW_DBG_EMPTY \
  1257. 0x1401140UL
  1258. #define XSEM_REG_SYNC_DBG_EMPTY \
  1259. 0x1401160UL
  1260. #define XSEM_REG_SLOW_DBG_ACTIVE \
  1261. 0x1401400UL
  1262. #define XSEM_REG_SLOW_DBG_MODE \
  1263. 0x1401404UL
  1264. #define XSEM_REG_DBG_FRAME_MODE \
  1265. 0x1401408UL
  1266. #define XSEM_REG_DBG_MODE1_CFG \
  1267. 0x1401420UL
  1268. #define XSEM_REG_FAST_MEMORY \
  1269. 0x1440000UL
  1270. #define YSEM_REG_SYNC_DBG_EMPTY \
  1271. 0x1501160UL
  1272. #define YSEM_REG_SLOW_DBG_ACTIVE \
  1273. 0x1501400UL
  1274. #define YSEM_REG_SLOW_DBG_MODE \
  1275. 0x1501404UL
  1276. #define YSEM_REG_DBG_FRAME_MODE \
  1277. 0x1501408UL
  1278. #define YSEM_REG_DBG_MODE1_CFG \
  1279. 0x1501420UL
  1280. #define YSEM_REG_FAST_MEMORY \
  1281. 0x1540000UL
  1282. #define PSEM_REG_SLOW_DBG_EMPTY \
  1283. 0x1601140UL
  1284. #define PSEM_REG_SYNC_DBG_EMPTY \
  1285. 0x1601160UL
  1286. #define PSEM_REG_SLOW_DBG_ACTIVE \
  1287. 0x1601400UL
  1288. #define PSEM_REG_SLOW_DBG_MODE \
  1289. 0x1601404UL
  1290. #define PSEM_REG_DBG_FRAME_MODE \
  1291. 0x1601408UL
  1292. #define PSEM_REG_DBG_MODE1_CFG \
  1293. 0x1601420UL
  1294. #define PSEM_REG_FAST_MEMORY \
  1295. 0x1640000UL
  1296. #define TSEM_REG_SLOW_DBG_EMPTY \
  1297. 0x1701140UL
  1298. #define TSEM_REG_SYNC_DBG_EMPTY \
  1299. 0x1701160UL
  1300. #define TSEM_REG_SLOW_DBG_ACTIVE \
  1301. 0x1701400UL
  1302. #define TSEM_REG_SLOW_DBG_MODE \
  1303. 0x1701404UL
  1304. #define TSEM_REG_DBG_FRAME_MODE \
  1305. 0x1701408UL
  1306. #define TSEM_REG_DBG_MODE1_CFG \
  1307. 0x1701420UL
  1308. #define TSEM_REG_FAST_MEMORY \
  1309. 0x1740000UL
  1310. #define MSEM_REG_SLOW_DBG_EMPTY \
  1311. 0x1801140UL
  1312. #define MSEM_REG_SYNC_DBG_EMPTY \
  1313. 0x1801160UL
  1314. #define MSEM_REG_SLOW_DBG_ACTIVE \
  1315. 0x1801400UL
  1316. #define MSEM_REG_SLOW_DBG_MODE \
  1317. 0x1801404UL
  1318. #define MSEM_REG_DBG_FRAME_MODE \
  1319. 0x1801408UL
  1320. #define MSEM_REG_DBG_MODE1_CFG \
  1321. 0x1801420UL
  1322. #define MSEM_REG_FAST_MEMORY \
  1323. 0x1840000UL
  1324. #define USEM_REG_SLOW_DBG_EMPTY \
  1325. 0x1901140UL
  1326. #define USEM_REG_SYNC_DBG_EMPTY \
  1327. 0x1901160UL
  1328. #define USEM_REG_SLOW_DBG_ACTIVE \
  1329. 0x1901400UL
  1330. #define USEM_REG_SLOW_DBG_MODE \
  1331. 0x1901404UL
  1332. #define USEM_REG_DBG_FRAME_MODE \
  1333. 0x1901408UL
  1334. #define USEM_REG_DBG_MODE1_CFG \
  1335. 0x1901420UL
  1336. #define USEM_REG_FAST_MEMORY \
  1337. 0x1940000UL
  1338. #define SEM_FAST_REG_INT_RAM \
  1339. 0x020000UL
  1340. #define SEM_FAST_REG_INT_RAM_SIZE \
  1341. 20480
  1342. #define GRC_REG_TRACE_FIFO_VALID_DATA \
  1343. 0x050064UL
  1344. #define GRC_REG_NUMBER_VALID_OVERRIDE_WINDOW \
  1345. 0x05040cUL
  1346. #define GRC_REG_PROTECTION_OVERRIDE_WINDOW \
  1347. 0x050500UL
  1348. #define IGU_REG_ERROR_HANDLING_MEMORY \
  1349. 0x181520UL
  1350. #define MCP_REG_CPU_MODE \
  1351. 0xe05000UL
  1352. #define MCP_REG_CPU_MODE_SOFT_HALT \
  1353. (0x1 << 10)
  1354. #define BRB_REG_BIG_RAM_ADDRESS \
  1355. 0x340800UL
  1356. #define BRB_REG_BIG_RAM_DATA \
  1357. 0x341500UL
  1358. #define SEM_FAST_REG_STALL_0 \
  1359. 0x000488UL
  1360. #define SEM_FAST_REG_STALLED \
  1361. 0x000494UL
  1362. #define BTB_REG_BIG_RAM_ADDRESS \
  1363. 0xdb0800UL
  1364. #define BTB_REG_BIG_RAM_DATA \
  1365. 0xdb0c00UL
  1366. #define BMB_REG_BIG_RAM_ADDRESS \
  1367. 0x540800UL
  1368. #define BMB_REG_BIG_RAM_DATA \
  1369. 0x540f00UL
  1370. #define SEM_FAST_REG_STORM_REG_FILE \
  1371. 0x008000UL
  1372. #define RSS_REG_RSS_RAM_ADDR \
  1373. 0x238c30UL
  1374. #define MISCS_REG_BLOCK_256B_EN \
  1375. 0x009074UL
  1376. #define MCP_REG_SCRATCH_SIZE \
  1377. 57344
  1378. #define MCP_REG_CPU_REG_FILE \
  1379. 0xe05200UL
  1380. #define MCP_REG_CPU_REG_FILE_SIZE \
  1381. 32
  1382. #define DBG_REG_DEBUG_TARGET \
  1383. 0x01005cUL
  1384. #define DBG_REG_FULL_MODE \
  1385. 0x010060UL
  1386. #define DBG_REG_CALENDAR_OUT_DATA \
  1387. 0x010480UL
  1388. #define GRC_REG_TRACE_FIFO \
  1389. 0x050068UL
  1390. #define IGU_REG_ERROR_HANDLING_DATA_VALID \
  1391. 0x181530UL
  1392. #define DBG_REG_DBG_BLOCK_ON \
  1393. 0x010454UL
  1394. #define DBG_REG_FRAMING_MODE \
  1395. 0x010058UL
  1396. #define SEM_FAST_REG_VFC_DATA_WR \
  1397. 0x000b40UL
  1398. #define SEM_FAST_REG_VFC_ADDR \
  1399. 0x000b44UL
  1400. #define SEM_FAST_REG_VFC_DATA_RD \
  1401. 0x000b48UL
  1402. #define RSS_REG_RSS_RAM_DATA \
  1403. 0x238c20UL
  1404. #define MISC_REG_BLOCK_256B_EN \
  1405. 0x008c14UL
  1406. #define NWS_REG_NWS_CMU \
  1407. 0x720000UL
  1408. #define PHY_NW_IP_REG_PHY0_TOP_TBUS_ADDR_7_0 \
  1409. 0x000680UL
  1410. #define PHY_NW_IP_REG_PHY0_TOP_TBUS_ADDR_15_8 \
  1411. 0x000684UL
  1412. #define PHY_NW_IP_REG_PHY0_TOP_TBUS_DATA_7_0 \
  1413. 0x0006c0UL
  1414. #define PHY_NW_IP_REG_PHY0_TOP_TBUS_DATA_11_8 \
  1415. 0x0006c4UL
  1416. #define MS_REG_MS_CMU \
  1417. 0x6a4000UL
  1418. #define PHY_SGMII_IP_REG_AHB_CMU_CSR_0_X130 \
  1419. 0x000208UL
  1420. #define PHY_SGMII_IP_REG_AHB_CMU_CSR_0_X132 \
  1421. 0x000210UL
  1422. #define PHY_SGMII_IP_REG_AHB_CMU_CSR_0_X131 \
  1423. 0x00020cUL
  1424. #define PHY_SGMII_IP_REG_AHB_CMU_CSR_0_X133 \
  1425. 0x000214UL
  1426. #define PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X130 \
  1427. 0x000208UL
  1428. #define PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X131 \
  1429. 0x00020cUL
  1430. #define PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X132 \
  1431. 0x000210UL
  1432. #define PHY_PCIE_IP_REG_AHB_CMU_CSR_0_X133 \
  1433. 0x000214UL
  1434. #define PHY_PCIE_REG_PHY0 \
  1435. 0x620000UL
  1436. #define PHY_PCIE_REG_PHY1 \
  1437. 0x624000UL
  1438. #define NIG_REG_ROCE_DUPLICATE_TO_HOST 0x5088f0UL
  1439. #define PRS_REG_LIGHT_L2_ETHERTYPE_EN 0x1f0968UL
  1440. #define NIG_REG_LLH_ENG_CLS_ENG_ID_TBL 0x501b90UL
  1441. #define DORQ_REG_PF_DPM_ENABLE 0x100510UL
  1442. #define DORQ_REG_PF_ICID_BIT_SHIFT_NORM 0x100448UL
  1443. #define DORQ_REG_PF_MIN_ADDR_REG1 0x100400UL
  1444. #define DORQ_REG_PF_DPI_BIT_SHIFT 0x100450UL
  1445. #endif