123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084 |
- /* QLogic qed NIC Driver
- * Copyright (c) 2015 QLogic Corporation
- *
- * This software is available under the terms of the GNU General Public License
- * (GPL) Version 2, available from the file COPYING in the main directory of
- * this source tree.
- */
- #ifndef _QED_HSI_H
- #define _QED_HSI_H
- #include <linux/types.h>
- #include <linux/io.h>
- #include <linux/bitops.h>
- #include <linux/delay.h>
- #include <linux/kernel.h>
- #include <linux/list.h>
- #include <linux/slab.h>
- #include <linux/qed/common_hsi.h>
- #include <linux/qed/storage_common.h>
- #include <linux/qed/tcp_common.h>
- #include <linux/qed/eth_common.h>
- #include <linux/qed/iscsi_common.h>
- #include <linux/qed/rdma_common.h>
- #include <linux/qed/roce_common.h>
- struct qed_hwfn;
- struct qed_ptt;
- /* opcodes for the event ring */
- enum common_event_opcode {
- COMMON_EVENT_PF_START,
- COMMON_EVENT_PF_STOP,
- COMMON_EVENT_VF_START,
- COMMON_EVENT_VF_STOP,
- COMMON_EVENT_VF_PF_CHANNEL,
- COMMON_EVENT_VF_FLR,
- COMMON_EVENT_PF_UPDATE,
- COMMON_EVENT_MALICIOUS_VF,
- COMMON_EVENT_RL_UPDATE,
- COMMON_EVENT_EMPTY,
- MAX_COMMON_EVENT_OPCODE
- };
- /* Common Ramrod Command IDs */
- enum common_ramrod_cmd_id {
- COMMON_RAMROD_UNUSED,
- COMMON_RAMROD_PF_START,
- COMMON_RAMROD_PF_STOP,
- COMMON_RAMROD_VF_START,
- COMMON_RAMROD_VF_STOP,
- COMMON_RAMROD_PF_UPDATE,
- COMMON_RAMROD_RL_UPDATE,
- COMMON_RAMROD_EMPTY,
- MAX_COMMON_RAMROD_CMD_ID
- };
- /* The core storm context for the Ystorm */
- struct ystorm_core_conn_st_ctx {
- __le32 reserved[4];
- };
- /* The core storm context for the Pstorm */
- struct pstorm_core_conn_st_ctx {
- __le32 reserved[4];
- };
- /* Core Slowpath Connection storm context of Xstorm */
- struct xstorm_core_conn_st_ctx {
- __le32 spq_base_lo;
- __le32 spq_base_hi;
- struct regpair consolid_base_addr;
- __le16 spq_cons;
- __le16 consolid_cons;
- __le32 reserved0[55];
- };
- struct xstorm_core_conn_ag_ctx {
- u8 reserved0;
- u8 core_state;
- u8 flags0;
- #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED1_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED1_SHIFT 1
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED2_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED2_SHIFT 2
- #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED3_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED3_SHIFT 4
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED4_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED4_SHIFT 5
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED5_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED5_SHIFT 6
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED6_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED6_SHIFT 7
- u8 flags1;
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED7_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED7_SHIFT 0
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED8_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED8_SHIFT 1
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED9_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED9_SHIFT 2
- #define XSTORM_CORE_CONN_AG_CTX_BIT11_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_BIT11_SHIFT 3
- #define XSTORM_CORE_CONN_AG_CTX_BIT12_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_BIT12_SHIFT 4
- #define XSTORM_CORE_CONN_AG_CTX_BIT13_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_BIT13_SHIFT 5
- #define XSTORM_CORE_CONN_AG_CTX_TX_RULE_ACTIVE_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT 6
- #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_ACTIVE_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT 7
- u8 flags2;
- #define XSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
- #define XSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 0
- #define XSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
- #define XSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 2
- #define XSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
- #define XSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 4
- #define XSTORM_CORE_CONN_AG_CTX_CF3_MASK 0x3
- #define XSTORM_CORE_CONN_AG_CTX_CF3_SHIFT 6
- u8 flags3;
- #define XSTORM_CORE_CONN_AG_CTX_CF4_MASK 0x3
- #define XSTORM_CORE_CONN_AG_CTX_CF4_SHIFT 0
- #define XSTORM_CORE_CONN_AG_CTX_CF5_MASK 0x3
- #define XSTORM_CORE_CONN_AG_CTX_CF5_SHIFT 2
- #define XSTORM_CORE_CONN_AG_CTX_CF6_MASK 0x3
- #define XSTORM_CORE_CONN_AG_CTX_CF6_SHIFT 4
- #define XSTORM_CORE_CONN_AG_CTX_CF7_MASK 0x3
- #define XSTORM_CORE_CONN_AG_CTX_CF7_SHIFT 6
- u8 flags4;
- #define XSTORM_CORE_CONN_AG_CTX_CF8_MASK 0x3
- #define XSTORM_CORE_CONN_AG_CTX_CF8_SHIFT 0
- #define XSTORM_CORE_CONN_AG_CTX_CF9_MASK 0x3
- #define XSTORM_CORE_CONN_AG_CTX_CF9_SHIFT 2
- #define XSTORM_CORE_CONN_AG_CTX_CF10_MASK 0x3
- #define XSTORM_CORE_CONN_AG_CTX_CF10_SHIFT 4
- #define XSTORM_CORE_CONN_AG_CTX_CF11_MASK 0x3
- #define XSTORM_CORE_CONN_AG_CTX_CF11_SHIFT 6
- u8 flags5;
- #define XSTORM_CORE_CONN_AG_CTX_CF12_MASK 0x3
- #define XSTORM_CORE_CONN_AG_CTX_CF12_SHIFT 0
- #define XSTORM_CORE_CONN_AG_CTX_CF13_MASK 0x3
- #define XSTORM_CORE_CONN_AG_CTX_CF13_SHIFT 2
- #define XSTORM_CORE_CONN_AG_CTX_CF14_MASK 0x3
- #define XSTORM_CORE_CONN_AG_CTX_CF14_SHIFT 4
- #define XSTORM_CORE_CONN_AG_CTX_CF15_MASK 0x3
- #define XSTORM_CORE_CONN_AG_CTX_CF15_SHIFT 6
- u8 flags6;
- #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_MASK 0x3
- #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_SHIFT 0
- #define XSTORM_CORE_CONN_AG_CTX_CF17_MASK 0x3
- #define XSTORM_CORE_CONN_AG_CTX_CF17_SHIFT 2
- #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_MASK 0x3
- #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_SHIFT 4
- #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_MASK 0x3
- #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_SHIFT 6
- u8 flags7;
- #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
- #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED10_MASK 0x3
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED10_SHIFT 2
- #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_MASK 0x3
- #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_SHIFT 4
- #define XSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 6
- #define XSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 7
- u8 flags8;
- #define XSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 0
- #define XSTORM_CORE_CONN_AG_CTX_CF3EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT 1
- #define XSTORM_CORE_CONN_AG_CTX_CF4EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT 2
- #define XSTORM_CORE_CONN_AG_CTX_CF5EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT 3
- #define XSTORM_CORE_CONN_AG_CTX_CF6EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT 4
- #define XSTORM_CORE_CONN_AG_CTX_CF7EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_CF7EN_SHIFT 5
- #define XSTORM_CORE_CONN_AG_CTX_CF8EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_CF8EN_SHIFT 6
- #define XSTORM_CORE_CONN_AG_CTX_CF9EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_CF9EN_SHIFT 7
- u8 flags9;
- #define XSTORM_CORE_CONN_AG_CTX_CF10EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_CF10EN_SHIFT 0
- #define XSTORM_CORE_CONN_AG_CTX_CF11EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_CF11EN_SHIFT 1
- #define XSTORM_CORE_CONN_AG_CTX_CF12EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_CF12EN_SHIFT 2
- #define XSTORM_CORE_CONN_AG_CTX_CF13EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_CF13EN_SHIFT 3
- #define XSTORM_CORE_CONN_AG_CTX_CF14EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_CF14EN_SHIFT 4
- #define XSTORM_CORE_CONN_AG_CTX_CF15EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_CF15EN_SHIFT 5
- #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_EN_SHIFT 6
- #define XSTORM_CORE_CONN_AG_CTX_CF17EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_CF17EN_SHIFT 7
- u8 flags10;
- #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_EN_SHIFT 0
- #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT 1
- #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED11_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED11_SHIFT 3
- #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
- #define XSTORM_CORE_CONN_AG_CTX_CF23EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_CF23EN_SHIFT 5
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED12_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED12_SHIFT 6
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED13_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED13_SHIFT 7
- u8 flags11;
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED14_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED14_SHIFT 0
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED15_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RESERVED15_SHIFT 1
- #define XSTORM_CORE_CONN_AG_CTX_TX_DEC_RULE_EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT 2
- #define XSTORM_CORE_CONN_AG_CTX_RULE5EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT 3
- #define XSTORM_CORE_CONN_AG_CTX_RULE6EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT 4
- #define XSTORM_CORE_CONN_AG_CTX_RULE7EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT 5
- #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
- #define XSTORM_CORE_CONN_AG_CTX_RULE9EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RULE9EN_SHIFT 7
- u8 flags12;
- #define XSTORM_CORE_CONN_AG_CTX_RULE10EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RULE10EN_SHIFT 0
- #define XSTORM_CORE_CONN_AG_CTX_RULE11EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RULE11EN_SHIFT 1
- #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
- #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
- #define XSTORM_CORE_CONN_AG_CTX_RULE14EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RULE14EN_SHIFT 4
- #define XSTORM_CORE_CONN_AG_CTX_RULE15EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RULE15EN_SHIFT 5
- #define XSTORM_CORE_CONN_AG_CTX_RULE16EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RULE16EN_SHIFT 6
- #define XSTORM_CORE_CONN_AG_CTX_RULE17EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RULE17EN_SHIFT 7
- u8 flags13;
- #define XSTORM_CORE_CONN_AG_CTX_RULE18EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RULE18EN_SHIFT 0
- #define XSTORM_CORE_CONN_AG_CTX_RULE19EN_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_RULE19EN_SHIFT 1
- #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
- #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
- #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
- #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
- #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
- #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
- u8 flags14;
- #define XSTORM_CORE_CONN_AG_CTX_BIT16_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_BIT16_SHIFT 0
- #define XSTORM_CORE_CONN_AG_CTX_BIT17_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_BIT17_SHIFT 1
- #define XSTORM_CORE_CONN_AG_CTX_BIT18_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_BIT18_SHIFT 2
- #define XSTORM_CORE_CONN_AG_CTX_BIT19_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_BIT19_SHIFT 3
- #define XSTORM_CORE_CONN_AG_CTX_BIT20_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_BIT20_SHIFT 4
- #define XSTORM_CORE_CONN_AG_CTX_BIT21_MASK 0x1
- #define XSTORM_CORE_CONN_AG_CTX_BIT21_SHIFT 5
- #define XSTORM_CORE_CONN_AG_CTX_CF23_MASK 0x3
- #define XSTORM_CORE_CONN_AG_CTX_CF23_SHIFT 6
- u8 byte2;
- __le16 physical_q0;
- __le16 consolid_prod;
- __le16 reserved16;
- __le16 tx_bd_cons;
- __le16 tx_bd_or_spq_prod;
- __le16 word5;
- __le16 conn_dpi;
- u8 byte3;
- u8 byte4;
- u8 byte5;
- u8 byte6;
- __le32 reg0;
- __le32 reg1;
- __le32 reg2;
- __le32 reg3;
- __le32 reg4;
- __le32 reg5;
- __le32 reg6;
- __le16 word7;
- __le16 word8;
- __le16 word9;
- __le16 word10;
- __le32 reg7;
- __le32 reg8;
- __le32 reg9;
- u8 byte7;
- u8 byte8;
- u8 byte9;
- u8 byte10;
- u8 byte11;
- u8 byte12;
- u8 byte13;
- u8 byte14;
- u8 byte15;
- u8 byte16;
- __le16 word11;
- __le32 reg10;
- __le32 reg11;
- __le32 reg12;
- __le32 reg13;
- __le32 reg14;
- __le32 reg15;
- __le32 reg16;
- __le32 reg17;
- __le32 reg18;
- __le32 reg19;
- __le16 word12;
- __le16 word13;
- __le16 word14;
- __le16 word15;
- };
- struct tstorm_core_conn_ag_ctx {
- u8 byte0;
- u8 byte1;
- u8 flags0;
- #define TSTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
- #define TSTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
- #define TSTORM_CORE_CONN_AG_CTX_BIT2_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_BIT2_SHIFT 2
- #define TSTORM_CORE_CONN_AG_CTX_BIT3_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_BIT3_SHIFT 3
- #define TSTORM_CORE_CONN_AG_CTX_BIT4_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_BIT4_SHIFT 4
- #define TSTORM_CORE_CONN_AG_CTX_BIT5_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_BIT5_SHIFT 5
- #define TSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
- #define TSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 6
- u8 flags1;
- #define TSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
- #define TSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 0
- #define TSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
- #define TSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 2
- #define TSTORM_CORE_CONN_AG_CTX_CF3_MASK 0x3
- #define TSTORM_CORE_CONN_AG_CTX_CF3_SHIFT 4
- #define TSTORM_CORE_CONN_AG_CTX_CF4_MASK 0x3
- #define TSTORM_CORE_CONN_AG_CTX_CF4_SHIFT 6
- u8 flags2;
- #define TSTORM_CORE_CONN_AG_CTX_CF5_MASK 0x3
- #define TSTORM_CORE_CONN_AG_CTX_CF5_SHIFT 0
- #define TSTORM_CORE_CONN_AG_CTX_CF6_MASK 0x3
- #define TSTORM_CORE_CONN_AG_CTX_CF6_SHIFT 2
- #define TSTORM_CORE_CONN_AG_CTX_CF7_MASK 0x3
- #define TSTORM_CORE_CONN_AG_CTX_CF7_SHIFT 4
- #define TSTORM_CORE_CONN_AG_CTX_CF8_MASK 0x3
- #define TSTORM_CORE_CONN_AG_CTX_CF8_SHIFT 6
- u8 flags3;
- #define TSTORM_CORE_CONN_AG_CTX_CF9_MASK 0x3
- #define TSTORM_CORE_CONN_AG_CTX_CF9_SHIFT 0
- #define TSTORM_CORE_CONN_AG_CTX_CF10_MASK 0x3
- #define TSTORM_CORE_CONN_AG_CTX_CF10_SHIFT 2
- #define TSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 4
- #define TSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 5
- #define TSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 6
- #define TSTORM_CORE_CONN_AG_CTX_CF3EN_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT 7
- u8 flags4;
- #define TSTORM_CORE_CONN_AG_CTX_CF4EN_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT 0
- #define TSTORM_CORE_CONN_AG_CTX_CF5EN_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT 1
- #define TSTORM_CORE_CONN_AG_CTX_CF6EN_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT 2
- #define TSTORM_CORE_CONN_AG_CTX_CF7EN_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_CF7EN_SHIFT 3
- #define TSTORM_CORE_CONN_AG_CTX_CF8EN_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_CF8EN_SHIFT 4
- #define TSTORM_CORE_CONN_AG_CTX_CF9EN_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_CF9EN_SHIFT 5
- #define TSTORM_CORE_CONN_AG_CTX_CF10EN_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_CF10EN_SHIFT 6
- #define TSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 7
- u8 flags5;
- #define TSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 0
- #define TSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 1
- #define TSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 2
- #define TSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 3
- #define TSTORM_CORE_CONN_AG_CTX_RULE5EN_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT 4
- #define TSTORM_CORE_CONN_AG_CTX_RULE6EN_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT 5
- #define TSTORM_CORE_CONN_AG_CTX_RULE7EN_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT 6
- #define TSTORM_CORE_CONN_AG_CTX_RULE8EN_MASK 0x1
- #define TSTORM_CORE_CONN_AG_CTX_RULE8EN_SHIFT 7
- __le32 reg0;
- __le32 reg1;
- __le32 reg2;
- __le32 reg3;
- __le32 reg4;
- __le32 reg5;
- __le32 reg6;
- __le32 reg7;
- __le32 reg8;
- u8 byte2;
- u8 byte3;
- __le16 word0;
- u8 byte4;
- u8 byte5;
- __le16 word1;
- __le16 word2;
- __le16 word3;
- __le32 reg9;
- __le32 reg10;
- };
- struct ustorm_core_conn_ag_ctx {
- u8 reserved;
- u8 byte1;
- u8 flags0;
- #define USTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
- #define USTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
- #define USTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
- #define USTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
- #define USTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
- #define USTORM_CORE_CONN_AG_CTX_CF0_SHIFT 2
- #define USTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
- #define USTORM_CORE_CONN_AG_CTX_CF1_SHIFT 4
- #define USTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
- #define USTORM_CORE_CONN_AG_CTX_CF2_SHIFT 6
- u8 flags1;
- #define USTORM_CORE_CONN_AG_CTX_CF3_MASK 0x3
- #define USTORM_CORE_CONN_AG_CTX_CF3_SHIFT 0
- #define USTORM_CORE_CONN_AG_CTX_CF4_MASK 0x3
- #define USTORM_CORE_CONN_AG_CTX_CF4_SHIFT 2
- #define USTORM_CORE_CONN_AG_CTX_CF5_MASK 0x3
- #define USTORM_CORE_CONN_AG_CTX_CF5_SHIFT 4
- #define USTORM_CORE_CONN_AG_CTX_CF6_MASK 0x3
- #define USTORM_CORE_CONN_AG_CTX_CF6_SHIFT 6
- u8 flags2;
- #define USTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
- #define USTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 0
- #define USTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
- #define USTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 1
- #define USTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
- #define USTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 2
- #define USTORM_CORE_CONN_AG_CTX_CF3EN_MASK 0x1
- #define USTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT 3
- #define USTORM_CORE_CONN_AG_CTX_CF4EN_MASK 0x1
- #define USTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT 4
- #define USTORM_CORE_CONN_AG_CTX_CF5EN_MASK 0x1
- #define USTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT 5
- #define USTORM_CORE_CONN_AG_CTX_CF6EN_MASK 0x1
- #define USTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT 6
- #define USTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define USTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 7
- u8 flags3;
- #define USTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define USTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 0
- #define USTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define USTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 1
- #define USTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define USTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 2
- #define USTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define USTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 3
- #define USTORM_CORE_CONN_AG_CTX_RULE5EN_MASK 0x1
- #define USTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT 4
- #define USTORM_CORE_CONN_AG_CTX_RULE6EN_MASK 0x1
- #define USTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT 5
- #define USTORM_CORE_CONN_AG_CTX_RULE7EN_MASK 0x1
- #define USTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT 6
- #define USTORM_CORE_CONN_AG_CTX_RULE8EN_MASK 0x1
- #define USTORM_CORE_CONN_AG_CTX_RULE8EN_SHIFT 7
- u8 byte2;
- u8 byte3;
- __le16 word0;
- __le16 word1;
- __le32 rx_producers;
- __le32 reg1;
- __le32 reg2;
- __le32 reg3;
- __le16 word2;
- __le16 word3;
- };
- /* The core storm context for the Mstorm */
- struct mstorm_core_conn_st_ctx {
- __le32 reserved[24];
- };
- /* The core storm context for the Ustorm */
- struct ustorm_core_conn_st_ctx {
- __le32 reserved[4];
- };
- /* core connection context */
- struct core_conn_context {
- struct ystorm_core_conn_st_ctx ystorm_st_context;
- struct regpair ystorm_st_padding[2];
- struct pstorm_core_conn_st_ctx pstorm_st_context;
- struct regpair pstorm_st_padding[2];
- struct xstorm_core_conn_st_ctx xstorm_st_context;
- struct xstorm_core_conn_ag_ctx xstorm_ag_context;
- struct tstorm_core_conn_ag_ctx tstorm_ag_context;
- struct ustorm_core_conn_ag_ctx ustorm_ag_context;
- struct mstorm_core_conn_st_ctx mstorm_st_context;
- struct ustorm_core_conn_st_ctx ustorm_st_context;
- struct regpair ustorm_st_padding[2];
- };
- enum core_error_handle {
- LL2_DROP_PACKET,
- LL2_DO_NOTHING,
- LL2_ASSERT,
- MAX_CORE_ERROR_HANDLE
- };
- enum core_event_opcode {
- CORE_EVENT_TX_QUEUE_START,
- CORE_EVENT_TX_QUEUE_STOP,
- CORE_EVENT_RX_QUEUE_START,
- CORE_EVENT_RX_QUEUE_STOP,
- MAX_CORE_EVENT_OPCODE
- };
- enum core_l4_pseudo_checksum_mode {
- CORE_L4_PSEUDO_CSUM_CORRECT_LENGTH,
- CORE_L4_PSEUDO_CSUM_ZERO_LENGTH,
- MAX_CORE_L4_PSEUDO_CHECKSUM_MODE
- };
- struct core_ll2_port_stats {
- struct regpair gsi_invalid_hdr;
- struct regpair gsi_invalid_pkt_length;
- struct regpair gsi_unsupported_pkt_typ;
- struct regpair gsi_crcchksm_error;
- };
- struct core_ll2_pstorm_per_queue_stat {
- struct regpair sent_ucast_bytes;
- struct regpair sent_mcast_bytes;
- struct regpair sent_bcast_bytes;
- struct regpair sent_ucast_pkts;
- struct regpair sent_mcast_pkts;
- struct regpair sent_bcast_pkts;
- };
- struct core_ll2_rx_prod {
- __le16 bd_prod;
- __le16 cqe_prod;
- __le32 reserved;
- };
- struct core_ll2_tstorm_per_queue_stat {
- struct regpair packet_too_big_discard;
- struct regpair no_buff_discard;
- };
- struct core_ll2_ustorm_per_queue_stat {
- struct regpair rcv_ucast_bytes;
- struct regpair rcv_mcast_bytes;
- struct regpair rcv_bcast_bytes;
- struct regpair rcv_ucast_pkts;
- struct regpair rcv_mcast_pkts;
- struct regpair rcv_bcast_pkts;
- };
- enum core_ramrod_cmd_id {
- CORE_RAMROD_UNUSED,
- CORE_RAMROD_RX_QUEUE_START,
- CORE_RAMROD_TX_QUEUE_START,
- CORE_RAMROD_RX_QUEUE_STOP,
- CORE_RAMROD_TX_QUEUE_STOP,
- MAX_CORE_RAMROD_CMD_ID
- };
- enum core_roce_flavor_type {
- CORE_ROCE,
- CORE_RROCE,
- MAX_CORE_ROCE_FLAVOR_TYPE
- };
- struct core_rx_action_on_error {
- u8 error_type;
- #define CORE_RX_ACTION_ON_ERROR_PACKET_TOO_BIG_MASK 0x3
- #define CORE_RX_ACTION_ON_ERROR_PACKET_TOO_BIG_SHIFT 0
- #define CORE_RX_ACTION_ON_ERROR_NO_BUFF_MASK 0x3
- #define CORE_RX_ACTION_ON_ERROR_NO_BUFF_SHIFT 2
- #define CORE_RX_ACTION_ON_ERROR_RESERVED_MASK 0xF
- #define CORE_RX_ACTION_ON_ERROR_RESERVED_SHIFT 4
- };
- struct core_rx_bd {
- struct regpair addr;
- __le16 reserved[4];
- };
- struct core_rx_bd_with_buff_len {
- struct regpair addr;
- __le16 buff_length;
- __le16 reserved[3];
- };
- union core_rx_bd_union {
- struct core_rx_bd rx_bd;
- struct core_rx_bd_with_buff_len rx_bd_with_len;
- };
- struct core_rx_cqe_opaque_data {
- __le32 data[2];
- };
- enum core_rx_cqe_type {
- CORE_RX_CQE_ILLIGAL_TYPE,
- CORE_RX_CQE_TYPE_REGULAR,
- CORE_RX_CQE_TYPE_GSI_OFFLOAD,
- CORE_RX_CQE_TYPE_SLOW_PATH,
- MAX_CORE_RX_CQE_TYPE
- };
- struct core_rx_fast_path_cqe {
- u8 type;
- u8 placement_offset;
- struct parsing_and_err_flags parse_flags;
- __le16 packet_length;
- __le16 vlan;
- struct core_rx_cqe_opaque_data opaque_data;
- __le32 reserved[4];
- };
- struct core_rx_gsi_offload_cqe {
- u8 type;
- u8 data_length_error;
- struct parsing_and_err_flags parse_flags;
- __le16 data_length;
- __le16 vlan;
- __le32 src_mac_addrhi;
- __le16 src_mac_addrlo;
- u8 reserved1[2];
- __le32 gid_dst[4];
- };
- struct core_rx_slow_path_cqe {
- u8 type;
- u8 ramrod_cmd_id;
- __le16 echo;
- __le32 reserved1[7];
- };
- union core_rx_cqe_union {
- struct core_rx_fast_path_cqe rx_cqe_fp;
- struct core_rx_gsi_offload_cqe rx_cqe_gsi;
- struct core_rx_slow_path_cqe rx_cqe_sp;
- };
- struct core_rx_start_ramrod_data {
- struct regpair bd_base;
- struct regpair cqe_pbl_addr;
- __le16 mtu;
- __le16 sb_id;
- u8 sb_index;
- u8 complete_cqe_flg;
- u8 complete_event_flg;
- u8 drop_ttl0_flg;
- __le16 num_of_pbl_pages;
- u8 inner_vlan_removal_en;
- u8 queue_id;
- u8 main_func_queue;
- u8 mf_si_bcast_accept_all;
- u8 mf_si_mcast_accept_all;
- struct core_rx_action_on_error action_on_error;
- u8 gsi_offload_flag;
- u8 reserved[7];
- };
- struct core_rx_stop_ramrod_data {
- u8 complete_cqe_flg;
- u8 complete_event_flg;
- u8 queue_id;
- u8 reserved1;
- __le16 reserved2[2];
- };
- struct core_tx_bd_flags {
- u8 as_bitfield;
- #define CORE_TX_BD_FLAGS_FORCE_VLAN_MODE_MASK 0x1
- #define CORE_TX_BD_FLAGS_FORCE_VLAN_MODE_SHIFT 0
- #define CORE_TX_BD_FLAGS_VLAN_INSERTION_MASK 0x1
- #define CORE_TX_BD_FLAGS_VLAN_INSERTION_SHIFT 1
- #define CORE_TX_BD_FLAGS_START_BD_MASK 0x1
- #define CORE_TX_BD_FLAGS_START_BD_SHIFT 2
- #define CORE_TX_BD_FLAGS_IP_CSUM_MASK 0x1
- #define CORE_TX_BD_FLAGS_IP_CSUM_SHIFT 3
- #define CORE_TX_BD_FLAGS_L4_CSUM_MASK 0x1
- #define CORE_TX_BD_FLAGS_L4_CSUM_SHIFT 4
- #define CORE_TX_BD_FLAGS_IPV6_EXT_MASK 0x1
- #define CORE_TX_BD_FLAGS_IPV6_EXT_SHIFT 5
- #define CORE_TX_BD_FLAGS_L4_PROTOCOL_MASK 0x1
- #define CORE_TX_BD_FLAGS_L4_PROTOCOL_SHIFT 6
- #define CORE_TX_BD_FLAGS_L4_PSEUDO_CSUM_MODE_MASK 0x1
- #define CORE_TX_BD_FLAGS_L4_PSEUDO_CSUM_MODE_SHIFT 7
- };
- struct core_tx_bd {
- struct regpair addr;
- __le16 nbytes;
- __le16 nw_vlan_or_lb_echo;
- u8 bitfield0;
- #define CORE_TX_BD_NBDS_MASK 0xF
- #define CORE_TX_BD_NBDS_SHIFT 0
- #define CORE_TX_BD_ROCE_FLAV_MASK 0x1
- #define CORE_TX_BD_ROCE_FLAV_SHIFT 4
- #define CORE_TX_BD_RESERVED0_MASK 0x7
- #define CORE_TX_BD_RESERVED0_SHIFT 5
- struct core_tx_bd_flags bd_flags;
- __le16 bitfield1;
- #define CORE_TX_BD_L4_HDR_OFFSET_W_MASK 0x3FFF
- #define CORE_TX_BD_L4_HDR_OFFSET_W_SHIFT 0
- #define CORE_TX_BD_TX_DST_MASK 0x1
- #define CORE_TX_BD_TX_DST_SHIFT 14
- #define CORE_TX_BD_RESERVED1_MASK 0x1
- #define CORE_TX_BD_RESERVED1_SHIFT 15
- };
- enum core_tx_dest {
- CORE_TX_DEST_NW,
- CORE_TX_DEST_LB,
- MAX_CORE_TX_DEST
- };
- struct core_tx_start_ramrod_data {
- struct regpair pbl_base_addr;
- __le16 mtu;
- __le16 sb_id;
- u8 sb_index;
- u8 stats_en;
- u8 stats_id;
- u8 conn_type;
- __le16 pbl_size;
- __le16 qm_pq_id;
- u8 gsi_offload_flag;
- u8 resrved[3];
- };
- struct core_tx_stop_ramrod_data {
- __le32 reserved0[2];
- };
- struct eth_mstorm_per_pf_stat {
- struct regpair gre_discard_pkts;
- struct regpair vxlan_discard_pkts;
- struct regpair geneve_discard_pkts;
- struct regpair lb_discard_pkts;
- };
- struct eth_mstorm_per_queue_stat {
- struct regpair ttl0_discard;
- struct regpair packet_too_big_discard;
- struct regpair no_buff_discard;
- struct regpair not_active_discard;
- struct regpair tpa_coalesced_pkts;
- struct regpair tpa_coalesced_events;
- struct regpair tpa_aborts_num;
- struct regpair tpa_coalesced_bytes;
- };
- /* Ethernet TX Per PF */
- struct eth_pstorm_per_pf_stat {
- struct regpair sent_lb_ucast_bytes;
- struct regpair sent_lb_mcast_bytes;
- struct regpair sent_lb_bcast_bytes;
- struct regpair sent_lb_ucast_pkts;
- struct regpair sent_lb_mcast_pkts;
- struct regpair sent_lb_bcast_pkts;
- struct regpair sent_gre_bytes;
- struct regpair sent_vxlan_bytes;
- struct regpair sent_geneve_bytes;
- struct regpair sent_gre_pkts;
- struct regpair sent_vxlan_pkts;
- struct regpair sent_geneve_pkts;
- struct regpair gre_drop_pkts;
- struct regpair vxlan_drop_pkts;
- struct regpair geneve_drop_pkts;
- };
- /* Ethernet TX Per Queue Stats */
- struct eth_pstorm_per_queue_stat {
- struct regpair sent_ucast_bytes;
- struct regpair sent_mcast_bytes;
- struct regpair sent_bcast_bytes;
- struct regpair sent_ucast_pkts;
- struct regpair sent_mcast_pkts;
- struct regpair sent_bcast_pkts;
- struct regpair error_drop_pkts;
- };
- /* ETH Rx producers data */
- struct eth_rx_rate_limit {
- __le16 mult;
- __le16 cnst;
- u8 add_sub_cnst;
- u8 reserved0;
- __le16 reserved1;
- };
- struct eth_ustorm_per_pf_stat {
- struct regpair rcv_lb_ucast_bytes;
- struct regpair rcv_lb_mcast_bytes;
- struct regpair rcv_lb_bcast_bytes;
- struct regpair rcv_lb_ucast_pkts;
- struct regpair rcv_lb_mcast_pkts;
- struct regpair rcv_lb_bcast_pkts;
- struct regpair rcv_gre_bytes;
- struct regpair rcv_vxlan_bytes;
- struct regpair rcv_geneve_bytes;
- struct regpair rcv_gre_pkts;
- struct regpair rcv_vxlan_pkts;
- struct regpair rcv_geneve_pkts;
- };
- struct eth_ustorm_per_queue_stat {
- struct regpair rcv_ucast_bytes;
- struct regpair rcv_mcast_bytes;
- struct regpair rcv_bcast_bytes;
- struct regpair rcv_ucast_pkts;
- struct regpair rcv_mcast_pkts;
- struct regpair rcv_bcast_pkts;
- };
- /* Event Ring Next Page Address */
- struct event_ring_next_addr {
- struct regpair addr;
- __le32 reserved[2];
- };
- /* Event Ring Element */
- union event_ring_element {
- struct event_ring_entry entry;
- struct event_ring_next_addr next_addr;
- };
- /* Major and Minor hsi Versions */
- struct hsi_fp_ver_struct {
- u8 minor_ver_arr[2];
- u8 major_ver_arr[2];
- };
- /* Mstorm non-triggering VF zone */
- enum malicious_vf_error_id {
- MALICIOUS_VF_NO_ERROR,
- VF_PF_CHANNEL_NOT_READY,
- VF_ZONE_MSG_NOT_VALID,
- VF_ZONE_FUNC_NOT_ENABLED,
- ETH_PACKET_TOO_SMALL,
- ETH_ILLEGAL_VLAN_MODE,
- ETH_MTU_VIOLATION,
- ETH_ILLEGAL_INBAND_TAGS,
- ETH_VLAN_INSERT_AND_INBAND_VLAN,
- ETH_ILLEGAL_NBDS,
- ETH_FIRST_BD_WO_SOP,
- ETH_INSUFFICIENT_BDS,
- ETH_ILLEGAL_LSO_HDR_NBDS,
- ETH_ILLEGAL_LSO_MSS,
- ETH_ZERO_SIZE_BD,
- ETH_ILLEGAL_LSO_HDR_LEN,
- ETH_INSUFFICIENT_PAYLOAD,
- ETH_EDPM_OUT_OF_SYNC,
- ETH_TUNN_IPV6_EXT_NBD_ERR,
- ETH_CONTROL_PACKET_VIOLATION,
- MAX_MALICIOUS_VF_ERROR_ID
- };
- struct mstorm_non_trigger_vf_zone {
- struct eth_mstorm_per_queue_stat eth_queue_stat;
- struct eth_rx_prod_data eth_rx_queue_producers[ETH_MAX_NUM_RX_QUEUES_PER_VF_QUAD];
- };
- /* Mstorm VF zone */
- struct mstorm_vf_zone {
- struct mstorm_non_trigger_vf_zone non_trigger;
- };
- /* personality per PF */
- enum personality_type {
- BAD_PERSONALITY_TYP,
- PERSONALITY_ISCSI,
- PERSONALITY_RESERVED2,
- PERSONALITY_RDMA_AND_ETH,
- PERSONALITY_RESERVED3,
- PERSONALITY_CORE,
- PERSONALITY_ETH,
- PERSONALITY_RESERVED4,
- MAX_PERSONALITY_TYPE
- };
- /* tunnel configuration */
- struct pf_start_tunnel_config {
- u8 set_vxlan_udp_port_flg;
- u8 set_geneve_udp_port_flg;
- u8 tx_enable_vxlan;
- u8 tx_enable_l2geneve;
- u8 tx_enable_ipgeneve;
- u8 tx_enable_l2gre;
- u8 tx_enable_ipgre;
- u8 tunnel_clss_vxlan;
- u8 tunnel_clss_l2geneve;
- u8 tunnel_clss_ipgeneve;
- u8 tunnel_clss_l2gre;
- u8 tunnel_clss_ipgre;
- __le16 vxlan_udp_port;
- __le16 geneve_udp_port;
- };
- /* Ramrod data for PF start ramrod */
- struct pf_start_ramrod_data {
- struct regpair event_ring_pbl_addr;
- struct regpair consolid_q_pbl_addr;
- struct pf_start_tunnel_config tunnel_config;
- __le16 event_ring_sb_id;
- u8 base_vf_id;
- u8 num_vfs;
- u8 event_ring_num_pages;
- u8 event_ring_sb_index;
- u8 path_id;
- u8 warning_as_error;
- u8 dont_log_ramrods;
- u8 personality;
- __le16 log_type_mask;
- u8 mf_mode;
- u8 integ_phase;
- u8 allow_npar_tx_switching;
- u8 inner_to_outer_pri_map[8];
- u8 pri_map_valid;
- __le32 outer_tag;
- struct hsi_fp_ver_struct hsi_fp_ver;
- };
- struct protocol_dcb_data {
- u8 dcb_enable_flag;
- u8 reserved_a;
- u8 dcb_priority;
- u8 dcb_tc;
- u8 reserved_b;
- u8 reserved0;
- };
- struct pf_update_tunnel_config {
- u8 update_rx_pf_clss;
- u8 update_rx_def_ucast_clss;
- u8 update_rx_def_non_ucast_clss;
- u8 update_tx_pf_clss;
- u8 set_vxlan_udp_port_flg;
- u8 set_geneve_udp_port_flg;
- u8 tx_enable_vxlan;
- u8 tx_enable_l2geneve;
- u8 tx_enable_ipgeneve;
- u8 tx_enable_l2gre;
- u8 tx_enable_ipgre;
- u8 tunnel_clss_vxlan;
- u8 tunnel_clss_l2geneve;
- u8 tunnel_clss_ipgeneve;
- u8 tunnel_clss_l2gre;
- u8 tunnel_clss_ipgre;
- __le16 vxlan_udp_port;
- __le16 geneve_udp_port;
- __le16 reserved[2];
- };
- struct pf_update_ramrod_data {
- u8 pf_id;
- u8 update_eth_dcb_data_flag;
- u8 update_fcoe_dcb_data_flag;
- u8 update_iscsi_dcb_data_flag;
- u8 update_roce_dcb_data_flag;
- u8 update_rroce_dcb_data_flag;
- u8 update_iwarp_dcb_data_flag;
- u8 update_mf_vlan_flag;
- struct protocol_dcb_data eth_dcb_data;
- struct protocol_dcb_data fcoe_dcb_data;
- struct protocol_dcb_data iscsi_dcb_data;
- struct protocol_dcb_data roce_dcb_data;
- struct protocol_dcb_data rroce_dcb_data;
- struct protocol_dcb_data iwarp_dcb_data;
- __le16 mf_vlan;
- __le16 reserved;
- struct pf_update_tunnel_config tunnel_config;
- };
- /* Ports mode */
- enum ports_mode {
- ENGX2_PORTX1,
- ENGX2_PORTX2,
- ENGX1_PORTX1,
- ENGX1_PORTX2,
- ENGX1_PORTX4,
- MAX_PORTS_MODE
- };
- /* use to index in hsi_fp_[major|minor]_ver_arr per protocol */
- enum protocol_version_array_key {
- ETH_VER_KEY = 0,
- ROCE_VER_KEY,
- MAX_PROTOCOL_VERSION_ARRAY_KEY
- };
- struct rdma_sent_stats {
- struct regpair sent_bytes;
- struct regpair sent_pkts;
- };
- struct pstorm_non_trigger_vf_zone {
- struct eth_pstorm_per_queue_stat eth_queue_stat;
- struct rdma_sent_stats rdma_stats;
- };
- /* Pstorm VF zone */
- struct pstorm_vf_zone {
- struct pstorm_non_trigger_vf_zone non_trigger;
- struct regpair reserved[7];
- };
- /* Ramrod Header of SPQE */
- struct ramrod_header {
- __le32 cid;
- u8 cmd_id;
- u8 protocol_id;
- __le16 echo;
- };
- struct rdma_rcv_stats {
- struct regpair rcv_bytes;
- struct regpair rcv_pkts;
- };
- struct slow_path_element {
- struct ramrod_header hdr;
- struct regpair data_ptr;
- };
- /* Tstorm non-triggering VF zone */
- struct tstorm_non_trigger_vf_zone {
- struct rdma_rcv_stats rdma_stats;
- };
- struct tstorm_per_port_stat {
- struct regpair trunc_error_discard;
- struct regpair mac_error_discard;
- struct regpair mftag_filter_discard;
- struct regpair eth_mac_filter_discard;
- struct regpair ll2_mac_filter_discard;
- struct regpair ll2_conn_disabled_discard;
- struct regpair iscsi_irregular_pkt;
- struct regpair reserved;
- struct regpair roce_irregular_pkt;
- struct regpair eth_irregular_pkt;
- struct regpair reserved1;
- struct regpair preroce_irregular_pkt;
- struct regpair eth_gre_tunn_filter_discard;
- struct regpair eth_vxlan_tunn_filter_discard;
- struct regpair eth_geneve_tunn_filter_discard;
- };
- /* Tstorm VF zone */
- struct tstorm_vf_zone {
- struct tstorm_non_trigger_vf_zone non_trigger;
- };
- /* Tunnel classification scheme */
- enum tunnel_clss {
- TUNNEL_CLSS_MAC_VLAN = 0,
- TUNNEL_CLSS_MAC_VNI,
- TUNNEL_CLSS_INNER_MAC_VLAN,
- TUNNEL_CLSS_INNER_MAC_VNI,
- TUNNEL_CLSS_MAC_VLAN_DUAL_STAGE,
- MAX_TUNNEL_CLSS
- };
- /* Ustorm non-triggering VF zone */
- struct ustorm_non_trigger_vf_zone {
- struct eth_ustorm_per_queue_stat eth_queue_stat;
- struct regpair vf_pf_msg_addr;
- };
- /* Ustorm triggering VF zone */
- struct ustorm_trigger_vf_zone {
- u8 vf_pf_msg_valid;
- u8 reserved[7];
- };
- /* Ustorm VF zone */
- struct ustorm_vf_zone {
- struct ustorm_non_trigger_vf_zone non_trigger;
- struct ustorm_trigger_vf_zone trigger;
- };
- /* VF-PF channel data */
- struct vf_pf_channel_data {
- __le32 ready;
- u8 valid;
- u8 reserved0;
- __le16 reserved1;
- };
- /* Ramrod data for VF start ramrod */
- struct vf_start_ramrod_data {
- u8 vf_id;
- u8 enable_flr_ack;
- __le16 opaque_fid;
- u8 personality;
- u8 reserved[7];
- struct hsi_fp_ver_struct hsi_fp_ver;
- };
- /* Ramrod data for VF start ramrod */
- struct vf_stop_ramrod_data {
- u8 vf_id;
- u8 reserved0;
- __le16 reserved1;
- __le32 reserved2;
- };
- enum vf_zone_size_mode {
- VF_ZONE_SIZE_MODE_DEFAULT,
- VF_ZONE_SIZE_MODE_DOUBLE,
- VF_ZONE_SIZE_MODE_QUAD,
- MAX_VF_ZONE_SIZE_MODE
- };
- struct atten_status_block {
- __le32 atten_bits;
- __le32 atten_ack;
- __le16 reserved0;
- __le16 sb_index;
- __le32 reserved1;
- };
- enum command_type_bit {
- IGU_COMMAND_TYPE_NOP = 0,
- IGU_COMMAND_TYPE_SET = 1,
- MAX_COMMAND_TYPE_BIT
- };
- /* DMAE command */
- struct dmae_cmd {
- __le32 opcode;
- #define DMAE_CMD_SRC_MASK 0x1
- #define DMAE_CMD_SRC_SHIFT 0
- #define DMAE_CMD_DST_MASK 0x3
- #define DMAE_CMD_DST_SHIFT 1
- #define DMAE_CMD_C_DST_MASK 0x1
- #define DMAE_CMD_C_DST_SHIFT 3
- #define DMAE_CMD_CRC_RESET_MASK 0x1
- #define DMAE_CMD_CRC_RESET_SHIFT 4
- #define DMAE_CMD_SRC_ADDR_RESET_MASK 0x1
- #define DMAE_CMD_SRC_ADDR_RESET_SHIFT 5
- #define DMAE_CMD_DST_ADDR_RESET_MASK 0x1
- #define DMAE_CMD_DST_ADDR_RESET_SHIFT 6
- #define DMAE_CMD_COMP_FUNC_MASK 0x1
- #define DMAE_CMD_COMP_FUNC_SHIFT 7
- #define DMAE_CMD_COMP_WORD_EN_MASK 0x1
- #define DMAE_CMD_COMP_WORD_EN_SHIFT 8
- #define DMAE_CMD_COMP_CRC_EN_MASK 0x1
- #define DMAE_CMD_COMP_CRC_EN_SHIFT 9
- #define DMAE_CMD_COMP_CRC_OFFSET_MASK 0x7
- #define DMAE_CMD_COMP_CRC_OFFSET_SHIFT 10
- #define DMAE_CMD_RESERVED1_MASK 0x1
- #define DMAE_CMD_RESERVED1_SHIFT 13
- #define DMAE_CMD_ENDIANITY_MODE_MASK 0x3
- #define DMAE_CMD_ENDIANITY_MODE_SHIFT 14
- #define DMAE_CMD_ERR_HANDLING_MASK 0x3
- #define DMAE_CMD_ERR_HANDLING_SHIFT 16
- #define DMAE_CMD_PORT_ID_MASK 0x3
- #define DMAE_CMD_PORT_ID_SHIFT 18
- #define DMAE_CMD_SRC_PF_ID_MASK 0xF
- #define DMAE_CMD_SRC_PF_ID_SHIFT 20
- #define DMAE_CMD_DST_PF_ID_MASK 0xF
- #define DMAE_CMD_DST_PF_ID_SHIFT 24
- #define DMAE_CMD_SRC_VF_ID_VALID_MASK 0x1
- #define DMAE_CMD_SRC_VF_ID_VALID_SHIFT 28
- #define DMAE_CMD_DST_VF_ID_VALID_MASK 0x1
- #define DMAE_CMD_DST_VF_ID_VALID_SHIFT 29
- #define DMAE_CMD_RESERVED2_MASK 0x3
- #define DMAE_CMD_RESERVED2_SHIFT 30
- __le32 src_addr_lo;
- __le32 src_addr_hi;
- __le32 dst_addr_lo;
- __le32 dst_addr_hi;
- __le16 length_dw;
- __le16 opcode_b;
- #define DMAE_CMD_SRC_VF_ID_MASK 0xFF
- #define DMAE_CMD_SRC_VF_ID_SHIFT 0
- #define DMAE_CMD_DST_VF_ID_MASK 0xFF
- #define DMAE_CMD_DST_VF_ID_SHIFT 8
- __le32 comp_addr_lo;
- __le32 comp_addr_hi;
- __le32 comp_val;
- __le32 crc32;
- __le32 crc_32_c;
- __le16 crc16;
- __le16 crc16_c;
- __le16 crc10;
- __le16 reserved;
- __le16 xsum16;
- __le16 xsum8;
- };
- enum dmae_cmd_comp_crc_en_enum {
- dmae_cmd_comp_crc_disabled,
- dmae_cmd_comp_crc_enabled,
- MAX_DMAE_CMD_COMP_CRC_EN_ENUM
- };
- enum dmae_cmd_comp_func_enum {
- dmae_cmd_comp_func_to_src,
- dmae_cmd_comp_func_to_dst,
- MAX_DMAE_CMD_COMP_FUNC_ENUM
- };
- enum dmae_cmd_comp_word_en_enum {
- dmae_cmd_comp_word_disabled,
- dmae_cmd_comp_word_enabled,
- MAX_DMAE_CMD_COMP_WORD_EN_ENUM
- };
- enum dmae_cmd_c_dst_enum {
- dmae_cmd_c_dst_pcie,
- dmae_cmd_c_dst_grc,
- MAX_DMAE_CMD_C_DST_ENUM
- };
- enum dmae_cmd_dst_enum {
- dmae_cmd_dst_none_0,
- dmae_cmd_dst_pcie,
- dmae_cmd_dst_grc,
- dmae_cmd_dst_none_3,
- MAX_DMAE_CMD_DST_ENUM
- };
- enum dmae_cmd_error_handling_enum {
- dmae_cmd_error_handling_send_regular_comp,
- dmae_cmd_error_handling_send_comp_with_err,
- dmae_cmd_error_handling_dont_send_comp,
- MAX_DMAE_CMD_ERROR_HANDLING_ENUM
- };
- enum dmae_cmd_src_enum {
- dmae_cmd_src_pcie,
- dmae_cmd_src_grc,
- MAX_DMAE_CMD_SRC_ENUM
- };
- /* IGU cleanup command */
- struct igu_cleanup {
- __le32 sb_id_and_flags;
- #define IGU_CLEANUP_RESERVED0_MASK 0x7FFFFFF
- #define IGU_CLEANUP_RESERVED0_SHIFT 0
- #define IGU_CLEANUP_CLEANUP_SET_MASK 0x1
- #define IGU_CLEANUP_CLEANUP_SET_SHIFT 27
- #define IGU_CLEANUP_CLEANUP_TYPE_MASK 0x7
- #define IGU_CLEANUP_CLEANUP_TYPE_SHIFT 28
- #define IGU_CLEANUP_COMMAND_TYPE_MASK 0x1
- #define IGU_CLEANUP_COMMAND_TYPE_SHIFT 31
- __le32 reserved1;
- };
- /* IGU firmware driver command */
- union igu_command {
- struct igu_prod_cons_update prod_cons_update;
- struct igu_cleanup cleanup;
- };
- /* IGU firmware driver command */
- struct igu_command_reg_ctrl {
- __le16 opaque_fid;
- __le16 igu_command_reg_ctrl_fields;
- #define IGU_COMMAND_REG_CTRL_PXP_BAR_ADDR_MASK 0xFFF
- #define IGU_COMMAND_REG_CTRL_PXP_BAR_ADDR_SHIFT 0
- #define IGU_COMMAND_REG_CTRL_RESERVED_MASK 0x7
- #define IGU_COMMAND_REG_CTRL_RESERVED_SHIFT 12
- #define IGU_COMMAND_REG_CTRL_COMMAND_TYPE_MASK 0x1
- #define IGU_COMMAND_REG_CTRL_COMMAND_TYPE_SHIFT 15
- };
- /* IGU mapping line structure */
- struct igu_mapping_line {
- __le32 igu_mapping_line_fields;
- #define IGU_MAPPING_LINE_VALID_MASK 0x1
- #define IGU_MAPPING_LINE_VALID_SHIFT 0
- #define IGU_MAPPING_LINE_VECTOR_NUMBER_MASK 0xFF
- #define IGU_MAPPING_LINE_VECTOR_NUMBER_SHIFT 1
- #define IGU_MAPPING_LINE_FUNCTION_NUMBER_MASK 0xFF
- #define IGU_MAPPING_LINE_FUNCTION_NUMBER_SHIFT 9
- #define IGU_MAPPING_LINE_PF_VALID_MASK 0x1
- #define IGU_MAPPING_LINE_PF_VALID_SHIFT 17
- #define IGU_MAPPING_LINE_IPS_GROUP_MASK 0x3F
- #define IGU_MAPPING_LINE_IPS_GROUP_SHIFT 18
- #define IGU_MAPPING_LINE_RESERVED_MASK 0xFF
- #define IGU_MAPPING_LINE_RESERVED_SHIFT 24
- };
- /* IGU MSIX line structure */
- struct igu_msix_vector {
- struct regpair address;
- __le32 data;
- __le32 msix_vector_fields;
- #define IGU_MSIX_VECTOR_MASK_BIT_MASK 0x1
- #define IGU_MSIX_VECTOR_MASK_BIT_SHIFT 0
- #define IGU_MSIX_VECTOR_RESERVED0_MASK 0x7FFF
- #define IGU_MSIX_VECTOR_RESERVED0_SHIFT 1
- #define IGU_MSIX_VECTOR_STEERING_TAG_MASK 0xFF
- #define IGU_MSIX_VECTOR_STEERING_TAG_SHIFT 16
- #define IGU_MSIX_VECTOR_RESERVED1_MASK 0xFF
- #define IGU_MSIX_VECTOR_RESERVED1_SHIFT 24
- };
- struct mstorm_core_conn_ag_ctx {
- u8 byte0;
- u8 byte1;
- u8 flags0;
- #define MSTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
- #define MSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
- #define MSTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
- #define MSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
- #define MSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
- #define MSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 2
- #define MSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
- #define MSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 4
- #define MSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
- #define MSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 6
- u8 flags1;
- #define MSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
- #define MSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 0
- #define MSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
- #define MSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 1
- #define MSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
- #define MSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 2
- #define MSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define MSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 3
- #define MSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define MSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 4
- #define MSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define MSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 5
- #define MSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define MSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 6
- #define MSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define MSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 7
- __le16 word0;
- __le16 word1;
- __le32 reg0;
- __le32 reg1;
- };
- /* per encapsulation type enabling flags */
- struct prs_reg_encapsulation_type_en {
- u8 flags;
- #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GRE_ENABLE_MASK 0x1
- #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GRE_ENABLE_SHIFT 0
- #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GRE_ENABLE_MASK 0x1
- #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GRE_ENABLE_SHIFT 1
- #define PRS_REG_ENCAPSULATION_TYPE_EN_VXLAN_ENABLE_MASK 0x1
- #define PRS_REG_ENCAPSULATION_TYPE_EN_VXLAN_ENABLE_SHIFT 2
- #define PRS_REG_ENCAPSULATION_TYPE_EN_T_TAG_ENABLE_MASK 0x1
- #define PRS_REG_ENCAPSULATION_TYPE_EN_T_TAG_ENABLE_SHIFT 3
- #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GENEVE_ENABLE_MASK 0x1
- #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GENEVE_ENABLE_SHIFT 4
- #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GENEVE_ENABLE_MASK 0x1
- #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GENEVE_ENABLE_SHIFT 5
- #define PRS_REG_ENCAPSULATION_TYPE_EN_RESERVED_MASK 0x3
- #define PRS_REG_ENCAPSULATION_TYPE_EN_RESERVED_SHIFT 6
- };
- enum pxp_tph_st_hint {
- TPH_ST_HINT_BIDIR,
- TPH_ST_HINT_REQUESTER,
- TPH_ST_HINT_TARGET,
- TPH_ST_HINT_TARGET_PRIO,
- MAX_PXP_TPH_ST_HINT
- };
- /* QM hardware structure of enable bypass credit mask */
- struct qm_rf_bypass_mask {
- u8 flags;
- #define QM_RF_BYPASS_MASK_LINEVOQ_MASK 0x1
- #define QM_RF_BYPASS_MASK_LINEVOQ_SHIFT 0
- #define QM_RF_BYPASS_MASK_RESERVED0_MASK 0x1
- #define QM_RF_BYPASS_MASK_RESERVED0_SHIFT 1
- #define QM_RF_BYPASS_MASK_PFWFQ_MASK 0x1
- #define QM_RF_BYPASS_MASK_PFWFQ_SHIFT 2
- #define QM_RF_BYPASS_MASK_VPWFQ_MASK 0x1
- #define QM_RF_BYPASS_MASK_VPWFQ_SHIFT 3
- #define QM_RF_BYPASS_MASK_PFRL_MASK 0x1
- #define QM_RF_BYPASS_MASK_PFRL_SHIFT 4
- #define QM_RF_BYPASS_MASK_VPQCNRL_MASK 0x1
- #define QM_RF_BYPASS_MASK_VPQCNRL_SHIFT 5
- #define QM_RF_BYPASS_MASK_FWPAUSE_MASK 0x1
- #define QM_RF_BYPASS_MASK_FWPAUSE_SHIFT 6
- #define QM_RF_BYPASS_MASK_RESERVED1_MASK 0x1
- #define QM_RF_BYPASS_MASK_RESERVED1_SHIFT 7
- };
- /* QM hardware structure of opportunistic credit mask */
- struct qm_rf_opportunistic_mask {
- __le16 flags;
- #define QM_RF_OPPORTUNISTIC_MASK_LINEVOQ_MASK 0x1
- #define QM_RF_OPPORTUNISTIC_MASK_LINEVOQ_SHIFT 0
- #define QM_RF_OPPORTUNISTIC_MASK_BYTEVOQ_MASK 0x1
- #define QM_RF_OPPORTUNISTIC_MASK_BYTEVOQ_SHIFT 1
- #define QM_RF_OPPORTUNISTIC_MASK_PFWFQ_MASK 0x1
- #define QM_RF_OPPORTUNISTIC_MASK_PFWFQ_SHIFT 2
- #define QM_RF_OPPORTUNISTIC_MASK_VPWFQ_MASK 0x1
- #define QM_RF_OPPORTUNISTIC_MASK_VPWFQ_SHIFT 3
- #define QM_RF_OPPORTUNISTIC_MASK_PFRL_MASK 0x1
- #define QM_RF_OPPORTUNISTIC_MASK_PFRL_SHIFT 4
- #define QM_RF_OPPORTUNISTIC_MASK_VPQCNRL_MASK 0x1
- #define QM_RF_OPPORTUNISTIC_MASK_VPQCNRL_SHIFT 5
- #define QM_RF_OPPORTUNISTIC_MASK_FWPAUSE_MASK 0x1
- #define QM_RF_OPPORTUNISTIC_MASK_FWPAUSE_SHIFT 6
- #define QM_RF_OPPORTUNISTIC_MASK_RESERVED0_MASK 0x1
- #define QM_RF_OPPORTUNISTIC_MASK_RESERVED0_SHIFT 7
- #define QM_RF_OPPORTUNISTIC_MASK_QUEUEEMPTY_MASK 0x1
- #define QM_RF_OPPORTUNISTIC_MASK_QUEUEEMPTY_SHIFT 8
- #define QM_RF_OPPORTUNISTIC_MASK_RESERVED1_MASK 0x7F
- #define QM_RF_OPPORTUNISTIC_MASK_RESERVED1_SHIFT 9
- };
- /* QM hardware structure of QM map memory */
- struct qm_rf_pq_map {
- __le32 reg;
- #define QM_RF_PQ_MAP_PQ_VALID_MASK 0x1
- #define QM_RF_PQ_MAP_PQ_VALID_SHIFT 0
- #define QM_RF_PQ_MAP_RL_ID_MASK 0xFF
- #define QM_RF_PQ_MAP_RL_ID_SHIFT 1
- #define QM_RF_PQ_MAP_VP_PQ_ID_MASK 0x1FF
- #define QM_RF_PQ_MAP_VP_PQ_ID_SHIFT 9
- #define QM_RF_PQ_MAP_VOQ_MASK 0x1F
- #define QM_RF_PQ_MAP_VOQ_SHIFT 18
- #define QM_RF_PQ_MAP_WRR_WEIGHT_GROUP_MASK 0x3
- #define QM_RF_PQ_MAP_WRR_WEIGHT_GROUP_SHIFT 23
- #define QM_RF_PQ_MAP_RL_VALID_MASK 0x1
- #define QM_RF_PQ_MAP_RL_VALID_SHIFT 25
- #define QM_RF_PQ_MAP_RESERVED_MASK 0x3F
- #define QM_RF_PQ_MAP_RESERVED_SHIFT 26
- };
- /* Completion params for aggregated interrupt completion */
- struct sdm_agg_int_comp_params {
- __le16 params;
- #define SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_MASK 0x3F
- #define SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_SHIFT 0
- #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_MASK 0x1
- #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_SHIFT 6
- #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_MASK 0x1FF
- #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_SHIFT 7
- };
- /* SDM operation gen command (generate aggregative interrupt) */
- struct sdm_op_gen {
- __le32 command;
- #define SDM_OP_GEN_COMP_PARAM_MASK 0xFFFF
- #define SDM_OP_GEN_COMP_PARAM_SHIFT 0
- #define SDM_OP_GEN_COMP_TYPE_MASK 0xF
- #define SDM_OP_GEN_COMP_TYPE_SHIFT 16
- #define SDM_OP_GEN_RESERVED_MASK 0xFFF
- #define SDM_OP_GEN_RESERVED_SHIFT 20
- };
- struct ystorm_core_conn_ag_ctx {
- u8 byte0;
- u8 byte1;
- u8 flags0;
- #define YSTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
- #define YSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
- #define YSTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
- #define YSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
- #define YSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
- #define YSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 2
- #define YSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
- #define YSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 4
- #define YSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
- #define YSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 6
- u8 flags1;
- #define YSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
- #define YSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 0
- #define YSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
- #define YSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 1
- #define YSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
- #define YSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 2
- #define YSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define YSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 3
- #define YSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define YSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 4
- #define YSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define YSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 5
- #define YSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define YSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 6
- #define YSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define YSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 7
- u8 byte2;
- u8 byte3;
- __le16 word0;
- __le32 reg0;
- __le32 reg1;
- __le16 word1;
- __le16 word2;
- __le16 word3;
- __le16 word4;
- __le32 reg2;
- __le32 reg3;
- };
- /****************************************/
- /* Debug Tools HSI constants and macros */
- /****************************************/
- enum block_addr {
- GRCBASE_GRC = 0x50000,
- GRCBASE_MISCS = 0x9000,
- GRCBASE_MISC = 0x8000,
- GRCBASE_DBU = 0xa000,
- GRCBASE_PGLUE_B = 0x2a8000,
- GRCBASE_CNIG = 0x218000,
- GRCBASE_CPMU = 0x30000,
- GRCBASE_NCSI = 0x40000,
- GRCBASE_OPTE = 0x53000,
- GRCBASE_BMB = 0x540000,
- GRCBASE_PCIE = 0x54000,
- GRCBASE_MCP = 0xe00000,
- GRCBASE_MCP2 = 0x52000,
- GRCBASE_PSWHST = 0x2a0000,
- GRCBASE_PSWHST2 = 0x29e000,
- GRCBASE_PSWRD = 0x29c000,
- GRCBASE_PSWRD2 = 0x29d000,
- GRCBASE_PSWWR = 0x29a000,
- GRCBASE_PSWWR2 = 0x29b000,
- GRCBASE_PSWRQ = 0x280000,
- GRCBASE_PSWRQ2 = 0x240000,
- GRCBASE_PGLCS = 0x0,
- GRCBASE_DMAE = 0xc000,
- GRCBASE_PTU = 0x560000,
- GRCBASE_TCM = 0x1180000,
- GRCBASE_MCM = 0x1200000,
- GRCBASE_UCM = 0x1280000,
- GRCBASE_XCM = 0x1000000,
- GRCBASE_YCM = 0x1080000,
- GRCBASE_PCM = 0x1100000,
- GRCBASE_QM = 0x2f0000,
- GRCBASE_TM = 0x2c0000,
- GRCBASE_DORQ = 0x100000,
- GRCBASE_BRB = 0x340000,
- GRCBASE_SRC = 0x238000,
- GRCBASE_PRS = 0x1f0000,
- GRCBASE_TSDM = 0xfb0000,
- GRCBASE_MSDM = 0xfc0000,
- GRCBASE_USDM = 0xfd0000,
- GRCBASE_XSDM = 0xf80000,
- GRCBASE_YSDM = 0xf90000,
- GRCBASE_PSDM = 0xfa0000,
- GRCBASE_TSEM = 0x1700000,
- GRCBASE_MSEM = 0x1800000,
- GRCBASE_USEM = 0x1900000,
- GRCBASE_XSEM = 0x1400000,
- GRCBASE_YSEM = 0x1500000,
- GRCBASE_PSEM = 0x1600000,
- GRCBASE_RSS = 0x238800,
- GRCBASE_TMLD = 0x4d0000,
- GRCBASE_MULD = 0x4e0000,
- GRCBASE_YULD = 0x4c8000,
- GRCBASE_XYLD = 0x4c0000,
- GRCBASE_PRM = 0x230000,
- GRCBASE_PBF_PB1 = 0xda0000,
- GRCBASE_PBF_PB2 = 0xda4000,
- GRCBASE_RPB = 0x23c000,
- GRCBASE_BTB = 0xdb0000,
- GRCBASE_PBF = 0xd80000,
- GRCBASE_RDIF = 0x300000,
- GRCBASE_TDIF = 0x310000,
- GRCBASE_CDU = 0x580000,
- GRCBASE_CCFC = 0x2e0000,
- GRCBASE_TCFC = 0x2d0000,
- GRCBASE_IGU = 0x180000,
- GRCBASE_CAU = 0x1c0000,
- GRCBASE_UMAC = 0x51000,
- GRCBASE_XMAC = 0x210000,
- GRCBASE_DBG = 0x10000,
- GRCBASE_NIG = 0x500000,
- GRCBASE_WOL = 0x600000,
- GRCBASE_BMBN = 0x610000,
- GRCBASE_IPC = 0x20000,
- GRCBASE_NWM = 0x800000,
- GRCBASE_NWS = 0x700000,
- GRCBASE_MS = 0x6a0000,
- GRCBASE_PHY_PCIE = 0x620000,
- GRCBASE_LED = 0x6b8000,
- GRCBASE_MISC_AEU = 0x8000,
- GRCBASE_BAR0_MAP = 0x1c00000,
- MAX_BLOCK_ADDR
- };
- enum block_id {
- BLOCK_GRC,
- BLOCK_MISCS,
- BLOCK_MISC,
- BLOCK_DBU,
- BLOCK_PGLUE_B,
- BLOCK_CNIG,
- BLOCK_CPMU,
- BLOCK_NCSI,
- BLOCK_OPTE,
- BLOCK_BMB,
- BLOCK_PCIE,
- BLOCK_MCP,
- BLOCK_MCP2,
- BLOCK_PSWHST,
- BLOCK_PSWHST2,
- BLOCK_PSWRD,
- BLOCK_PSWRD2,
- BLOCK_PSWWR,
- BLOCK_PSWWR2,
- BLOCK_PSWRQ,
- BLOCK_PSWRQ2,
- BLOCK_PGLCS,
- BLOCK_DMAE,
- BLOCK_PTU,
- BLOCK_TCM,
- BLOCK_MCM,
- BLOCK_UCM,
- BLOCK_XCM,
- BLOCK_YCM,
- BLOCK_PCM,
- BLOCK_QM,
- BLOCK_TM,
- BLOCK_DORQ,
- BLOCK_BRB,
- BLOCK_SRC,
- BLOCK_PRS,
- BLOCK_TSDM,
- BLOCK_MSDM,
- BLOCK_USDM,
- BLOCK_XSDM,
- BLOCK_YSDM,
- BLOCK_PSDM,
- BLOCK_TSEM,
- BLOCK_MSEM,
- BLOCK_USEM,
- BLOCK_XSEM,
- BLOCK_YSEM,
- BLOCK_PSEM,
- BLOCK_RSS,
- BLOCK_TMLD,
- BLOCK_MULD,
- BLOCK_YULD,
- BLOCK_XYLD,
- BLOCK_PRM,
- BLOCK_PBF_PB1,
- BLOCK_PBF_PB2,
- BLOCK_RPB,
- BLOCK_BTB,
- BLOCK_PBF,
- BLOCK_RDIF,
- BLOCK_TDIF,
- BLOCK_CDU,
- BLOCK_CCFC,
- BLOCK_TCFC,
- BLOCK_IGU,
- BLOCK_CAU,
- BLOCK_UMAC,
- BLOCK_XMAC,
- BLOCK_DBG,
- BLOCK_NIG,
- BLOCK_WOL,
- BLOCK_BMBN,
- BLOCK_IPC,
- BLOCK_NWM,
- BLOCK_NWS,
- BLOCK_MS,
- BLOCK_PHY_PCIE,
- BLOCK_LED,
- BLOCK_MISC_AEU,
- BLOCK_BAR0_MAP,
- MAX_BLOCK_ID
- };
- /* binary debug buffer types */
- enum bin_dbg_buffer_type {
- BIN_BUF_DBG_MODE_TREE,
- BIN_BUF_DBG_DUMP_REG,
- BIN_BUF_DBG_DUMP_MEM,
- BIN_BUF_DBG_IDLE_CHK_REGS,
- BIN_BUF_DBG_IDLE_CHK_IMMS,
- BIN_BUF_DBG_IDLE_CHK_RULES,
- BIN_BUF_DBG_IDLE_CHK_PARSING_DATA,
- BIN_BUF_DBG_ATTN_BLOCKS,
- BIN_BUF_DBG_ATTN_REGS,
- BIN_BUF_DBG_ATTN_INDEXES,
- BIN_BUF_DBG_ATTN_NAME_OFFSETS,
- BIN_BUF_DBG_PARSING_STRINGS,
- MAX_BIN_DBG_BUFFER_TYPE
- };
- /* Attention bit mapping */
- struct dbg_attn_bit_mapping {
- __le16 data;
- #define DBG_ATTN_BIT_MAPPING_VAL_MASK 0x7FFF
- #define DBG_ATTN_BIT_MAPPING_VAL_SHIFT 0
- #define DBG_ATTN_BIT_MAPPING_IS_UNUSED_BIT_CNT_MASK 0x1
- #define DBG_ATTN_BIT_MAPPING_IS_UNUSED_BIT_CNT_SHIFT 15
- };
- /* Attention block per-type data */
- struct dbg_attn_block_type_data {
- __le16 names_offset;
- __le16 reserved1;
- u8 num_regs;
- u8 reserved2;
- __le16 regs_offset;
- };
- /* Block attentions */
- struct dbg_attn_block {
- struct dbg_attn_block_type_data per_type_data[2];
- };
- /* Attention register result */
- struct dbg_attn_reg_result {
- __le32 data;
- #define DBG_ATTN_REG_RESULT_STS_ADDRESS_MASK 0xFFFFFF
- #define DBG_ATTN_REG_RESULT_STS_ADDRESS_SHIFT 0
- #define DBG_ATTN_REG_RESULT_NUM_ATTN_IDX_MASK 0xFF
- #define DBG_ATTN_REG_RESULT_NUM_ATTN_IDX_SHIFT 24
- __le16 attn_idx_offset;
- __le16 reserved;
- __le32 sts_val;
- __le32 mask_val;
- };
- /* Attention block result */
- struct dbg_attn_block_result {
- u8 block_id;
- u8 data;
- #define DBG_ATTN_BLOCK_RESULT_ATTN_TYPE_MASK 0x3
- #define DBG_ATTN_BLOCK_RESULT_ATTN_TYPE_SHIFT 0
- #define DBG_ATTN_BLOCK_RESULT_NUM_REGS_MASK 0x3F
- #define DBG_ATTN_BLOCK_RESULT_NUM_REGS_SHIFT 2
- __le16 names_offset;
- struct dbg_attn_reg_result reg_results[15];
- };
- /* mode header */
- struct dbg_mode_hdr {
- __le16 data;
- #define DBG_MODE_HDR_EVAL_MODE_MASK 0x1
- #define DBG_MODE_HDR_EVAL_MODE_SHIFT 0
- #define DBG_MODE_HDR_MODES_BUF_OFFSET_MASK 0x7FFF
- #define DBG_MODE_HDR_MODES_BUF_OFFSET_SHIFT 1
- };
- /* Attention register */
- struct dbg_attn_reg {
- struct dbg_mode_hdr mode;
- __le16 attn_idx_offset;
- __le32 data;
- #define DBG_ATTN_REG_STS_ADDRESS_MASK 0xFFFFFF
- #define DBG_ATTN_REG_STS_ADDRESS_SHIFT 0
- #define DBG_ATTN_REG_NUM_ATTN_IDX_MASK 0xFF
- #define DBG_ATTN_REG_NUM_ATTN_IDX_SHIFT 24
- __le32 sts_clr_address;
- __le32 mask_address;
- };
- /* attention types */
- enum dbg_attn_type {
- ATTN_TYPE_INTERRUPT,
- ATTN_TYPE_PARITY,
- MAX_DBG_ATTN_TYPE
- };
- /* condition header for registers dump */
- struct dbg_dump_cond_hdr {
- struct dbg_mode_hdr mode; /* Mode header */
- u8 block_id; /* block ID */
- u8 data_size; /* size in dwords of the data following this header */
- };
- /* memory data for registers dump */
- struct dbg_dump_mem {
- __le32 dword0;
- #define DBG_DUMP_MEM_ADDRESS_MASK 0xFFFFFF
- #define DBG_DUMP_MEM_ADDRESS_SHIFT 0
- #define DBG_DUMP_MEM_MEM_GROUP_ID_MASK 0xFF
- #define DBG_DUMP_MEM_MEM_GROUP_ID_SHIFT 24
- __le32 dword1;
- #define DBG_DUMP_MEM_LENGTH_MASK 0xFFFFFF
- #define DBG_DUMP_MEM_LENGTH_SHIFT 0
- #define DBG_DUMP_MEM_RESERVED_MASK 0xFF
- #define DBG_DUMP_MEM_RESERVED_SHIFT 24
- };
- /* register data for registers dump */
- struct dbg_dump_reg {
- __le32 data;
- #define DBG_DUMP_REG_ADDRESS_MASK 0xFFFFFF /* register address (in dwords) */
- #define DBG_DUMP_REG_ADDRESS_SHIFT 0
- #define DBG_DUMP_REG_LENGTH_MASK 0xFF /* register size (in dwords) */
- #define DBG_DUMP_REG_LENGTH_SHIFT 24
- };
- /* split header for registers dump */
- struct dbg_dump_split_hdr {
- __le32 hdr;
- #define DBG_DUMP_SPLIT_HDR_DATA_SIZE_MASK 0xFFFFFF
- #define DBG_DUMP_SPLIT_HDR_DATA_SIZE_SHIFT 0
- #define DBG_DUMP_SPLIT_HDR_SPLIT_TYPE_ID_MASK 0xFF
- #define DBG_DUMP_SPLIT_HDR_SPLIT_TYPE_ID_SHIFT 24
- };
- /* condition header for idle check */
- struct dbg_idle_chk_cond_hdr {
- struct dbg_mode_hdr mode; /* Mode header */
- __le16 data_size; /* size in dwords of the data following this header */
- };
- /* Idle Check condition register */
- struct dbg_idle_chk_cond_reg {
- __le32 data;
- #define DBG_IDLE_CHK_COND_REG_ADDRESS_MASK 0xFFFFFF
- #define DBG_IDLE_CHK_COND_REG_ADDRESS_SHIFT 0
- #define DBG_IDLE_CHK_COND_REG_BLOCK_ID_MASK 0xFF
- #define DBG_IDLE_CHK_COND_REG_BLOCK_ID_SHIFT 24
- __le16 num_entries; /* number of registers entries to check */
- u8 entry_size; /* size of registers entry (in dwords) */
- u8 start_entry; /* index of the first entry to check */
- };
- /* Idle Check info register */
- struct dbg_idle_chk_info_reg {
- __le32 data;
- #define DBG_IDLE_CHK_INFO_REG_ADDRESS_MASK 0xFFFFFF
- #define DBG_IDLE_CHK_INFO_REG_ADDRESS_SHIFT 0
- #define DBG_IDLE_CHK_INFO_REG_BLOCK_ID_MASK 0xFF
- #define DBG_IDLE_CHK_INFO_REG_BLOCK_ID_SHIFT 24
- __le16 size; /* register size in dwords */
- struct dbg_mode_hdr mode; /* Mode header */
- };
- /* Idle Check register */
- union dbg_idle_chk_reg {
- struct dbg_idle_chk_cond_reg cond_reg; /* condition register */
- struct dbg_idle_chk_info_reg info_reg; /* info register */
- };
- /* Idle Check result header */
- struct dbg_idle_chk_result_hdr {
- __le16 rule_id; /* Failing rule index */
- __le16 mem_entry_id; /* Failing memory entry index */
- u8 num_dumped_cond_regs; /* number of dumped condition registers */
- u8 num_dumped_info_regs; /* number of dumped condition registers */
- u8 severity; /* from dbg_idle_chk_severity_types enum */
- u8 reserved;
- };
- /* Idle Check result register header */
- struct dbg_idle_chk_result_reg_hdr {
- u8 data;
- #define DBG_IDLE_CHK_RESULT_REG_HDR_IS_MEM_MASK 0x1
- #define DBG_IDLE_CHK_RESULT_REG_HDR_IS_MEM_SHIFT 0
- #define DBG_IDLE_CHK_RESULT_REG_HDR_REG_ID_MASK 0x7F
- #define DBG_IDLE_CHK_RESULT_REG_HDR_REG_ID_SHIFT 1
- u8 start_entry; /* index of the first checked entry */
- __le16 size; /* register size in dwords */
- };
- /* Idle Check rule */
- struct dbg_idle_chk_rule {
- __le16 rule_id; /* Idle Check rule ID */
- u8 severity; /* value from dbg_idle_chk_severity_types enum */
- u8 cond_id; /* Condition ID */
- u8 num_cond_regs; /* number of condition registers */
- u8 num_info_regs; /* number of info registers */
- u8 num_imms; /* number of immediates in the condition */
- u8 reserved1;
- __le16 reg_offset; /* offset of this rules registers in the idle check
- * register array (in dbg_idle_chk_reg units).
- */
- __le16 imm_offset; /* offset of this rules immediate values in the
- * immediate values array (in dwords).
- */
- };
- /* Idle Check rule parsing data */
- struct dbg_idle_chk_rule_parsing_data {
- __le32 data;
- #define DBG_IDLE_CHK_RULE_PARSING_DATA_HAS_FW_MSG_MASK 0x1
- #define DBG_IDLE_CHK_RULE_PARSING_DATA_HAS_FW_MSG_SHIFT 0
- #define DBG_IDLE_CHK_RULE_PARSING_DATA_STR_OFFSET_MASK 0x7FFFFFFF
- #define DBG_IDLE_CHK_RULE_PARSING_DATA_STR_OFFSET_SHIFT 1
- };
- /* idle check severity types */
- enum dbg_idle_chk_severity_types {
- /* idle check failure should cause an error */
- IDLE_CHK_SEVERITY_ERROR,
- /* idle check failure should cause an error only if theres no traffic */
- IDLE_CHK_SEVERITY_ERROR_NO_TRAFFIC,
- /* idle check failure should cause a warning */
- IDLE_CHK_SEVERITY_WARNING,
- MAX_DBG_IDLE_CHK_SEVERITY_TYPES
- };
- /* Debug Bus block data */
- struct dbg_bus_block_data {
- u8 enabled; /* Indicates if the block is enabled for recording (0/1) */
- u8 hw_id; /* HW ID associated with the block */
- u8 line_num; /* Debug line number to select */
- u8 right_shift; /* Number of units to right the debug data (0-3) */
- u8 cycle_en; /* 4-bit value: bit i set -> unit i is enabled. */
- u8 force_valid; /* 4-bit value: bit i set -> unit i is forced valid. */
- u8 force_frame; /* 4-bit value: bit i set -> unit i frame bit is forced.
- */
- u8 reserved;
- };
- /* Debug Bus Clients */
- enum dbg_bus_clients {
- DBG_BUS_CLIENT_RBCN,
- DBG_BUS_CLIENT_RBCP,
- DBG_BUS_CLIENT_RBCR,
- DBG_BUS_CLIENT_RBCT,
- DBG_BUS_CLIENT_RBCU,
- DBG_BUS_CLIENT_RBCF,
- DBG_BUS_CLIENT_RBCX,
- DBG_BUS_CLIENT_RBCS,
- DBG_BUS_CLIENT_RBCH,
- DBG_BUS_CLIENT_RBCZ,
- DBG_BUS_CLIENT_OTHER_ENGINE,
- DBG_BUS_CLIENT_TIMESTAMP,
- DBG_BUS_CLIENT_CPU,
- DBG_BUS_CLIENT_RBCY,
- DBG_BUS_CLIENT_RBCQ,
- DBG_BUS_CLIENT_RBCM,
- DBG_BUS_CLIENT_RBCB,
- DBG_BUS_CLIENT_RBCW,
- DBG_BUS_CLIENT_RBCV,
- MAX_DBG_BUS_CLIENTS
- };
- /* Debug Bus memory address */
- struct dbg_bus_mem_addr {
- __le32 lo;
- __le32 hi;
- };
- /* Debug Bus PCI buffer data */
- struct dbg_bus_pci_buf_data {
- struct dbg_bus_mem_addr phys_addr; /* PCI buffer physical address */
- struct dbg_bus_mem_addr virt_addr; /* PCI buffer virtual address */
- __le32 size; /* PCI buffer size in bytes */
- };
- /* Debug Bus Storm EID range filter params */
- struct dbg_bus_storm_eid_range_params {
- u8 min; /* Minimal event ID to filter on */
- u8 max; /* Maximal event ID to filter on */
- };
- /* Debug Bus Storm EID mask filter params */
- struct dbg_bus_storm_eid_mask_params {
- u8 val; /* Event ID value */
- u8 mask; /* Event ID mask. 1s in the mask = dont care bits. */
- };
- /* Debug Bus Storm EID filter params */
- union dbg_bus_storm_eid_params {
- struct dbg_bus_storm_eid_range_params range;
- struct dbg_bus_storm_eid_mask_params mask;
- };
- /* Debug Bus Storm data */
- struct dbg_bus_storm_data {
- u8 fast_enabled;
- u8 fast_mode;
- u8 slow_enabled;
- u8 slow_mode;
- u8 hw_id;
- u8 eid_filter_en;
- u8 eid_range_not_mask;
- u8 cid_filter_en;
- union dbg_bus_storm_eid_params eid_filter_params;
- __le16 reserved;
- __le32 cid;
- };
- /* Debug Bus data */
- struct dbg_bus_data {
- __le32 app_version; /* The tools version number of the application */
- u8 state; /* The current debug bus state */
- u8 hw_dwords; /* HW dwords per cycle */
- u8 next_hw_id; /* Next HW ID to be associated with an input */
- u8 num_enabled_blocks; /* Number of blocks enabled for recording */
- u8 num_enabled_storms; /* Number of Storms enabled for recording */
- u8 target; /* Output target */
- u8 next_trigger_state; /* ID of next trigger state to be added */
- u8 next_constraint_id; /* ID of next filter/trigger constraint to be
- * added.
- */
- u8 one_shot_en; /* Indicates if one-shot mode is enabled (0/1) */
- u8 grc_input_en; /* Indicates if GRC recording is enabled (0/1) */
- u8 timestamp_input_en; /* Indicates if timestamp recording is enabled
- * (0/1).
- */
- u8 filter_en; /* Indicates if the recording filter is enabled (0/1) */
- u8 trigger_en; /* Indicates if the recording trigger is enabled (0/1) */
- u8 adding_filter; /* If true, the next added constraint belong to the
- * filter. Otherwise, it belongs to the last added
- * trigger state. Valid only if either filter or
- * triggers are enabled.
- */
- u8 filter_pre_trigger; /* Indicates if the recording filter should be
- * applied before the trigger. Valid only if both
- * filter and trigger are enabled (0/1).
- */
- u8 filter_post_trigger; /* Indicates if the recording filter should be
- * applied after the trigger. Valid only if both
- * filter and trigger are enabled (0/1).
- */
- u8 unify_inputs; /* If true, all inputs are associated with HW ID 0.
- * Otherwise, each input is assigned a different HW ID
- * (0/1).
- */
- u8 rcv_from_other_engine; /* Indicates if the other engine sends it NW
- * recording to this engine (0/1).
- */
- struct dbg_bus_pci_buf_data pci_buf; /* Debug Bus PCI buffer data. Valid
- * only when the target is
- * DBG_BUS_TARGET_ID_PCI.
- */
- __le16 reserved;
- struct dbg_bus_block_data blocks[80];/* Debug Bus data for each block */
- struct dbg_bus_storm_data storms[6]; /* Debug Bus data for each block */
- };
- /* Debug bus frame modes */
- enum dbg_bus_frame_modes {
- DBG_BUS_FRAME_MODE_0HW_4ST = 0, /* 0 HW dwords, 4 Storm dwords */
- DBG_BUS_FRAME_MODE_4HW_0ST = 3, /* 4 HW dwords, 0 Storm dwords */
- DBG_BUS_FRAME_MODE_8HW_0ST = 4, /* 8 HW dwords, 0 Storm dwords */
- MAX_DBG_BUS_FRAME_MODES
- };
- /* Debug bus states */
- enum dbg_bus_states {
- DBG_BUS_STATE_IDLE, /* debug bus idle state (not recording) */
- DBG_BUS_STATE_READY, /* debug bus is ready for configuration and
- * recording.
- */
- DBG_BUS_STATE_RECORDING, /* debug bus is currently recording */
- DBG_BUS_STATE_STOPPED, /* debug bus recording has stopped */
- MAX_DBG_BUS_STATES
- };
- /* Debug bus target IDs */
- enum dbg_bus_targets {
- /* records debug bus to DBG block internal buffer */
- DBG_BUS_TARGET_ID_INT_BUF,
- /* records debug bus to the NW */
- DBG_BUS_TARGET_ID_NIG,
- /* records debug bus to a PCI buffer */
- DBG_BUS_TARGET_ID_PCI,
- MAX_DBG_BUS_TARGETS
- };
- /* GRC Dump data */
- struct dbg_grc_data {
- __le32 param_val[40]; /* Value of each GRC parameter. Array size must
- * match the enum dbg_grc_params.
- */
- u8 param_set_by_user[40]; /* Indicates for each GRC parameter if it was
- * set by the user (0/1). Array size must
- * match the enum dbg_grc_params.
- */
- };
- /* Debug GRC params */
- enum dbg_grc_params {
- DBG_GRC_PARAM_DUMP_TSTORM, /* dump Tstorm memories (0/1) */
- DBG_GRC_PARAM_DUMP_MSTORM, /* dump Mstorm memories (0/1) */
- DBG_GRC_PARAM_DUMP_USTORM, /* dump Ustorm memories (0/1) */
- DBG_GRC_PARAM_DUMP_XSTORM, /* dump Xstorm memories (0/1) */
- DBG_GRC_PARAM_DUMP_YSTORM, /* dump Ystorm memories (0/1) */
- DBG_GRC_PARAM_DUMP_PSTORM, /* dump Pstorm memories (0/1) */
- DBG_GRC_PARAM_DUMP_REGS, /* dump non-memory registers (0/1) */
- DBG_GRC_PARAM_DUMP_RAM, /* dump Storm internal RAMs (0/1) */
- DBG_GRC_PARAM_DUMP_PBUF, /* dump Storm passive buffer (0/1) */
- DBG_GRC_PARAM_DUMP_IOR, /* dump Storm IORs (0/1) */
- DBG_GRC_PARAM_DUMP_VFC, /* dump VFC memories (0/1) */
- DBG_GRC_PARAM_DUMP_CM_CTX, /* dump CM contexts (0/1) */
- DBG_GRC_PARAM_DUMP_PXP, /* dump PXP memories (0/1) */
- DBG_GRC_PARAM_DUMP_RSS, /* dump RSS memories (0/1) */
- DBG_GRC_PARAM_DUMP_CAU, /* dump CAU memories (0/1) */
- DBG_GRC_PARAM_DUMP_QM, /* dump QM memories (0/1) */
- DBG_GRC_PARAM_DUMP_MCP, /* dump MCP memories (0/1) */
- DBG_GRC_PARAM_RESERVED, /* reserved */
- DBG_GRC_PARAM_DUMP_CFC, /* dump CFC memories (0/1) */
- DBG_GRC_PARAM_DUMP_IGU, /* dump IGU memories (0/1) */
- DBG_GRC_PARAM_DUMP_BRB, /* dump BRB memories (0/1) */
- DBG_GRC_PARAM_DUMP_BTB, /* dump BTB memories (0/1) */
- DBG_GRC_PARAM_DUMP_BMB, /* dump BMB memories (0/1) */
- DBG_GRC_PARAM_DUMP_NIG, /* dump NIG memories (0/1) */
- DBG_GRC_PARAM_DUMP_MULD, /* dump MULD memories (0/1) */
- DBG_GRC_PARAM_DUMP_PRS, /* dump PRS memories (0/1) */
- DBG_GRC_PARAM_DUMP_DMAE, /* dump PRS memories (0/1) */
- DBG_GRC_PARAM_DUMP_TM, /* dump TM (timers) memories (0/1) */
- DBG_GRC_PARAM_DUMP_SDM, /* dump SDM memories (0/1) */
- DBG_GRC_PARAM_DUMP_DIF, /* dump DIF memories (0/1) */
- DBG_GRC_PARAM_DUMP_STATIC, /* dump static debug data (0/1) */
- DBG_GRC_PARAM_UNSTALL, /* un-stall Storms after dump (0/1) */
- DBG_GRC_PARAM_NUM_LCIDS, /* number of LCIDs (0..320) */
- DBG_GRC_PARAM_NUM_LTIDS, /* number of LTIDs (0..320) */
- /* preset: exclude all memories from dump (1 only) */
- DBG_GRC_PARAM_EXCLUDE_ALL,
- /* preset: include memories for crash dump (1 only) */
- DBG_GRC_PARAM_CRASH,
- /* perform dump only if MFW is responding (0/1) */
- DBG_GRC_PARAM_PARITY_SAFE,
- DBG_GRC_PARAM_DUMP_CM, /* dump CM memories (0/1) */
- DBG_GRC_PARAM_DUMP_PHY, /* dump PHY memories (0/1) */
- MAX_DBG_GRC_PARAMS
- };
- /* Debug reset registers */
- enum dbg_reset_regs {
- DBG_RESET_REG_MISCS_PL_UA,
- DBG_RESET_REG_MISCS_PL_HV,
- DBG_RESET_REG_MISCS_PL_HV_2,
- DBG_RESET_REG_MISC_PL_UA,
- DBG_RESET_REG_MISC_PL_HV,
- DBG_RESET_REG_MISC_PL_PDA_VMAIN_1,
- DBG_RESET_REG_MISC_PL_PDA_VMAIN_2,
- DBG_RESET_REG_MISC_PL_PDA_VAUX,
- MAX_DBG_RESET_REGS
- };
- /* Debug status codes */
- enum dbg_status {
- DBG_STATUS_OK,
- DBG_STATUS_APP_VERSION_NOT_SET,
- DBG_STATUS_UNSUPPORTED_APP_VERSION,
- DBG_STATUS_DBG_BLOCK_NOT_RESET,
- DBG_STATUS_INVALID_ARGS,
- DBG_STATUS_OUTPUT_ALREADY_SET,
- DBG_STATUS_INVALID_PCI_BUF_SIZE,
- DBG_STATUS_PCI_BUF_ALLOC_FAILED,
- DBG_STATUS_PCI_BUF_NOT_ALLOCATED,
- DBG_STATUS_TOO_MANY_INPUTS,
- DBG_STATUS_INPUT_OVERLAP,
- DBG_STATUS_HW_ONLY_RECORDING,
- DBG_STATUS_STORM_ALREADY_ENABLED,
- DBG_STATUS_STORM_NOT_ENABLED,
- DBG_STATUS_BLOCK_ALREADY_ENABLED,
- DBG_STATUS_BLOCK_NOT_ENABLED,
- DBG_STATUS_NO_INPUT_ENABLED,
- DBG_STATUS_NO_FILTER_TRIGGER_64B,
- DBG_STATUS_FILTER_ALREADY_ENABLED,
- DBG_STATUS_TRIGGER_ALREADY_ENABLED,
- DBG_STATUS_TRIGGER_NOT_ENABLED,
- DBG_STATUS_CANT_ADD_CONSTRAINT,
- DBG_STATUS_TOO_MANY_TRIGGER_STATES,
- DBG_STATUS_TOO_MANY_CONSTRAINTS,
- DBG_STATUS_RECORDING_NOT_STARTED,
- DBG_STATUS_DATA_DIDNT_TRIGGER,
- DBG_STATUS_NO_DATA_RECORDED,
- DBG_STATUS_DUMP_BUF_TOO_SMALL,
- DBG_STATUS_DUMP_NOT_CHUNK_ALIGNED,
- DBG_STATUS_UNKNOWN_CHIP,
- DBG_STATUS_VIRT_MEM_ALLOC_FAILED,
- DBG_STATUS_BLOCK_IN_RESET,
- DBG_STATUS_INVALID_TRACE_SIGNATURE,
- DBG_STATUS_INVALID_NVRAM_BUNDLE,
- DBG_STATUS_NVRAM_GET_IMAGE_FAILED,
- DBG_STATUS_NON_ALIGNED_NVRAM_IMAGE,
- DBG_STATUS_NVRAM_READ_FAILED,
- DBG_STATUS_IDLE_CHK_PARSE_FAILED,
- DBG_STATUS_MCP_TRACE_BAD_DATA,
- DBG_STATUS_MCP_TRACE_NO_META,
- DBG_STATUS_MCP_COULD_NOT_HALT,
- DBG_STATUS_MCP_COULD_NOT_RESUME,
- DBG_STATUS_DMAE_FAILED,
- DBG_STATUS_SEMI_FIFO_NOT_EMPTY,
- DBG_STATUS_IGU_FIFO_BAD_DATA,
- DBG_STATUS_MCP_COULD_NOT_MASK_PRTY,
- DBG_STATUS_FW_ASSERTS_PARSE_FAILED,
- DBG_STATUS_REG_FIFO_BAD_DATA,
- DBG_STATUS_PROTECTION_OVERRIDE_BAD_DATA,
- DBG_STATUS_DBG_ARRAY_NOT_SET,
- DBG_STATUS_MULTI_BLOCKS_WITH_FILTER,
- MAX_DBG_STATUS
- };
- /* Debug Storms IDs */
- enum dbg_storms {
- DBG_TSTORM_ID,
- DBG_MSTORM_ID,
- DBG_USTORM_ID,
- DBG_XSTORM_ID,
- DBG_YSTORM_ID,
- DBG_PSTORM_ID,
- MAX_DBG_STORMS
- };
- /* Idle Check data */
- struct idle_chk_data {
- __le32 buf_size; /* Idle check buffer size in dwords */
- u8 buf_size_set; /* Indicates if the idle check buffer size was set
- * (0/1).
- */
- u8 reserved1;
- __le16 reserved2;
- };
- /* Debug Tools data (per HW function) */
- struct dbg_tools_data {
- struct dbg_grc_data grc; /* GRC Dump data */
- struct dbg_bus_data bus; /* Debug Bus data */
- struct idle_chk_data idle_chk; /* Idle Check data */
- u8 mode_enable[40]; /* Indicates if a mode is enabled (0/1) */
- u8 block_in_reset[80]; /* Indicates if a block is in reset state (0/1).
- */
- u8 chip_id; /* Chip ID (from enum chip_ids) */
- u8 platform_id; /* Platform ID (from enum platform_ids) */
- u8 initialized; /* Indicates if the data was initialized */
- u8 reserved;
- };
- /********************************/
- /* HSI Init Functions constants */
- /********************************/
- /* Number of VLAN priorities */
- #define NUM_OF_VLAN_PRIORITIES 8
- struct init_brb_ram_req {
- __le32 guranteed_per_tc;
- __le32 headroom_per_tc;
- __le32 min_pkt_size;
- __le32 max_ports_per_engine;
- u8 num_active_tcs[MAX_NUM_PORTS];
- };
- struct init_ets_tc_req {
- u8 use_sp;
- u8 use_wfq;
- __le16 weight;
- };
- struct init_ets_req {
- __le32 mtu;
- struct init_ets_tc_req tc_req[NUM_OF_TCS];
- };
- struct init_nig_lb_rl_req {
- __le16 lb_mac_rate;
- __le16 lb_rate;
- __le32 mtu;
- __le16 tc_rate[NUM_OF_PHYS_TCS];
- };
- struct init_nig_pri_tc_map_entry {
- u8 tc_id;
- u8 valid;
- };
- struct init_nig_pri_tc_map_req {
- struct init_nig_pri_tc_map_entry pri[NUM_OF_VLAN_PRIORITIES];
- };
- struct init_qm_port_params {
- u8 active;
- u8 active_phys_tcs;
- __le16 num_pbf_cmd_lines;
- __le16 num_btb_blocks;
- __le16 reserved;
- };
- /* QM per-PQ init parameters */
- struct init_qm_pq_params {
- u8 vport_id;
- u8 tc_id;
- u8 wrr_group;
- u8 rl_valid;
- };
- /* QM per-vport init parameters */
- struct init_qm_vport_params {
- __le32 vport_rl;
- __le16 vport_wfq;
- __le16 first_tx_pq_id[NUM_OF_TCS];
- };
- /**************************************/
- /* Init Tool HSI constants and macros */
- /**************************************/
- /* Width of GRC address in bits (addresses are specified in dwords) */
- #define GRC_ADDR_BITS 23
- #define MAX_GRC_ADDR (BIT(GRC_ADDR_BITS) - 1)
- /* indicates an init that should be applied to any phase ID */
- #define ANY_PHASE_ID 0xffff
- /* Max size in dwords of a zipped array */
- #define MAX_ZIPPED_SIZE 8192
- struct fw_asserts_ram_section {
- __le16 section_ram_line_offset;
- __le16 section_ram_line_size;
- u8 list_dword_offset;
- u8 list_element_dword_size;
- u8 list_num_elements;
- u8 list_next_index_dword_offset;
- };
- struct fw_ver_num {
- u8 major; /* Firmware major version number */
- u8 minor; /* Firmware minor version number */
- u8 rev; /* Firmware revision version number */
- u8 eng; /* Firmware engineering version number (for bootleg versions) */
- };
- struct fw_ver_info {
- __le16 tools_ver; /* Tools version number */
- u8 image_id; /* FW image ID (e.g. main) */
- u8 reserved1;
- struct fw_ver_num num; /* FW version number */
- __le32 timestamp; /* FW Timestamp in unix time (sec. since 1970) */
- __le32 reserved2;
- };
- struct fw_info {
- struct fw_ver_info ver;
- struct fw_asserts_ram_section fw_asserts_section;
- };
- struct fw_info_location {
- __le32 grc_addr;
- __le32 size;
- };
- enum init_modes {
- MODE_RESERVED,
- MODE_BB_B0,
- MODE_K2,
- MODE_ASIC,
- MODE_RESERVED2,
- MODE_RESERVED3,
- MODE_RESERVED4,
- MODE_RESERVED5,
- MODE_SF,
- MODE_MF_SD,
- MODE_MF_SI,
- MODE_PORTS_PER_ENG_1,
- MODE_PORTS_PER_ENG_2,
- MODE_PORTS_PER_ENG_4,
- MODE_100G,
- MODE_40G,
- MODE_RESERVED6,
- MAX_INIT_MODES
- };
- enum init_phases {
- PHASE_ENGINE,
- PHASE_PORT,
- PHASE_PF,
- PHASE_VF,
- PHASE_QM_PF,
- MAX_INIT_PHASES
- };
- enum init_split_types {
- SPLIT_TYPE_NONE,
- SPLIT_TYPE_PORT,
- SPLIT_TYPE_PF,
- SPLIT_TYPE_PORT_PF,
- SPLIT_TYPE_VF,
- MAX_INIT_SPLIT_TYPES
- };
- /* Binary buffer header */
- struct bin_buffer_hdr {
- __le32 offset;
- __le32 length;
- };
- /* binary init buffer types */
- enum bin_init_buffer_type {
- BIN_BUF_INIT_FW_VER_INFO,
- BIN_BUF_INIT_CMD,
- BIN_BUF_INIT_VAL,
- BIN_BUF_INIT_MODE_TREE,
- BIN_BUF_INIT_IRO,
- MAX_BIN_INIT_BUFFER_TYPE
- };
- /* init array header: raw */
- struct init_array_raw_hdr {
- __le32 data;
- #define INIT_ARRAY_RAW_HDR_TYPE_MASK 0xF
- #define INIT_ARRAY_RAW_HDR_TYPE_SHIFT 0
- #define INIT_ARRAY_RAW_HDR_PARAMS_MASK 0xFFFFFFF
- #define INIT_ARRAY_RAW_HDR_PARAMS_SHIFT 4
- };
- /* init array header: standard */
- struct init_array_standard_hdr {
- __le32 data;
- #define INIT_ARRAY_STANDARD_HDR_TYPE_MASK 0xF
- #define INIT_ARRAY_STANDARD_HDR_TYPE_SHIFT 0
- #define INIT_ARRAY_STANDARD_HDR_SIZE_MASK 0xFFFFFFF
- #define INIT_ARRAY_STANDARD_HDR_SIZE_SHIFT 4
- };
- /* init array header: zipped */
- struct init_array_zipped_hdr {
- __le32 data;
- #define INIT_ARRAY_ZIPPED_HDR_TYPE_MASK 0xF
- #define INIT_ARRAY_ZIPPED_HDR_TYPE_SHIFT 0
- #define INIT_ARRAY_ZIPPED_HDR_ZIPPED_SIZE_MASK 0xFFFFFFF
- #define INIT_ARRAY_ZIPPED_HDR_ZIPPED_SIZE_SHIFT 4
- };
- /* init array header: pattern */
- struct init_array_pattern_hdr {
- __le32 data;
- #define INIT_ARRAY_PATTERN_HDR_TYPE_MASK 0xF
- #define INIT_ARRAY_PATTERN_HDR_TYPE_SHIFT 0
- #define INIT_ARRAY_PATTERN_HDR_PATTERN_SIZE_MASK 0xF
- #define INIT_ARRAY_PATTERN_HDR_PATTERN_SIZE_SHIFT 4
- #define INIT_ARRAY_PATTERN_HDR_REPETITIONS_MASK 0xFFFFFF
- #define INIT_ARRAY_PATTERN_HDR_REPETITIONS_SHIFT 8
- };
- /* init array header union */
- union init_array_hdr {
- struct init_array_raw_hdr raw;
- struct init_array_standard_hdr standard;
- struct init_array_zipped_hdr zipped;
- struct init_array_pattern_hdr pattern;
- };
- /* init array types */
- enum init_array_types {
- INIT_ARR_STANDARD,
- INIT_ARR_ZIPPED,
- INIT_ARR_PATTERN,
- MAX_INIT_ARRAY_TYPES
- };
- /* init operation: callback */
- struct init_callback_op {
- __le32 op_data;
- #define INIT_CALLBACK_OP_OP_MASK 0xF
- #define INIT_CALLBACK_OP_OP_SHIFT 0
- #define INIT_CALLBACK_OP_RESERVED_MASK 0xFFFFFFF
- #define INIT_CALLBACK_OP_RESERVED_SHIFT 4
- __le16 callback_id;
- __le16 block_id;
- };
- /* init operation: delay */
- struct init_delay_op {
- __le32 op_data;
- #define INIT_DELAY_OP_OP_MASK 0xF
- #define INIT_DELAY_OP_OP_SHIFT 0
- #define INIT_DELAY_OP_RESERVED_MASK 0xFFFFFFF
- #define INIT_DELAY_OP_RESERVED_SHIFT 4
- __le32 delay;
- };
- /* init operation: if_mode */
- struct init_if_mode_op {
- __le32 op_data;
- #define INIT_IF_MODE_OP_OP_MASK 0xF
- #define INIT_IF_MODE_OP_OP_SHIFT 0
- #define INIT_IF_MODE_OP_RESERVED1_MASK 0xFFF
- #define INIT_IF_MODE_OP_RESERVED1_SHIFT 4
- #define INIT_IF_MODE_OP_CMD_OFFSET_MASK 0xFFFF
- #define INIT_IF_MODE_OP_CMD_OFFSET_SHIFT 16
- __le16 reserved2;
- __le16 modes_buf_offset;
- };
- /* init operation: if_phase */
- struct init_if_phase_op {
- __le32 op_data;
- #define INIT_IF_PHASE_OP_OP_MASK 0xF
- #define INIT_IF_PHASE_OP_OP_SHIFT 0
- #define INIT_IF_PHASE_OP_DMAE_ENABLE_MASK 0x1
- #define INIT_IF_PHASE_OP_DMAE_ENABLE_SHIFT 4
- #define INIT_IF_PHASE_OP_RESERVED1_MASK 0x7FF
- #define INIT_IF_PHASE_OP_RESERVED1_SHIFT 5
- #define INIT_IF_PHASE_OP_CMD_OFFSET_MASK 0xFFFF
- #define INIT_IF_PHASE_OP_CMD_OFFSET_SHIFT 16
- __le32 phase_data;
- #define INIT_IF_PHASE_OP_PHASE_MASK 0xFF
- #define INIT_IF_PHASE_OP_PHASE_SHIFT 0
- #define INIT_IF_PHASE_OP_RESERVED2_MASK 0xFF
- #define INIT_IF_PHASE_OP_RESERVED2_SHIFT 8
- #define INIT_IF_PHASE_OP_PHASE_ID_MASK 0xFFFF
- #define INIT_IF_PHASE_OP_PHASE_ID_SHIFT 16
- };
- /* init mode operators */
- enum init_mode_ops {
- INIT_MODE_OP_NOT,
- INIT_MODE_OP_OR,
- INIT_MODE_OP_AND,
- MAX_INIT_MODE_OPS
- };
- /* init operation: raw */
- struct init_raw_op {
- __le32 op_data;
- #define INIT_RAW_OP_OP_MASK 0xF
- #define INIT_RAW_OP_OP_SHIFT 0
- #define INIT_RAW_OP_PARAM1_MASK 0xFFFFFFF
- #define INIT_RAW_OP_PARAM1_SHIFT 4
- __le32 param2;
- };
- /* init array params */
- struct init_op_array_params {
- __le16 size;
- __le16 offset;
- };
- /* Write init operation arguments */
- union init_write_args {
- __le32 inline_val;
- __le32 zeros_count;
- __le32 array_offset;
- struct init_op_array_params runtime;
- };
- /* init operation: write */
- struct init_write_op {
- __le32 data;
- #define INIT_WRITE_OP_OP_MASK 0xF
- #define INIT_WRITE_OP_OP_SHIFT 0
- #define INIT_WRITE_OP_SOURCE_MASK 0x7
- #define INIT_WRITE_OP_SOURCE_SHIFT 4
- #define INIT_WRITE_OP_RESERVED_MASK 0x1
- #define INIT_WRITE_OP_RESERVED_SHIFT 7
- #define INIT_WRITE_OP_WIDE_BUS_MASK 0x1
- #define INIT_WRITE_OP_WIDE_BUS_SHIFT 8
- #define INIT_WRITE_OP_ADDRESS_MASK 0x7FFFFF
- #define INIT_WRITE_OP_ADDRESS_SHIFT 9
- union init_write_args args;
- };
- /* init operation: read */
- struct init_read_op {
- __le32 op_data;
- #define INIT_READ_OP_OP_MASK 0xF
- #define INIT_READ_OP_OP_SHIFT 0
- #define INIT_READ_OP_POLL_TYPE_MASK 0xF
- #define INIT_READ_OP_POLL_TYPE_SHIFT 4
- #define INIT_READ_OP_RESERVED_MASK 0x1
- #define INIT_READ_OP_RESERVED_SHIFT 8
- #define INIT_READ_OP_ADDRESS_MASK 0x7FFFFF
- #define INIT_READ_OP_ADDRESS_SHIFT 9
- __le32 expected_val;
- };
- /* Init operations union */
- union init_op {
- struct init_raw_op raw;
- struct init_write_op write;
- struct init_read_op read;
- struct init_if_mode_op if_mode;
- struct init_if_phase_op if_phase;
- struct init_callback_op callback;
- struct init_delay_op delay;
- };
- /* Init command operation types */
- enum init_op_types {
- INIT_OP_READ,
- INIT_OP_WRITE,
- INIT_OP_IF_MODE,
- INIT_OP_IF_PHASE,
- INIT_OP_DELAY,
- INIT_OP_CALLBACK,
- MAX_INIT_OP_TYPES
- };
- /* init polling types */
- enum init_poll_types {
- INIT_POLL_NONE,
- INIT_POLL_EQ,
- INIT_POLL_OR,
- INIT_POLL_AND,
- MAX_INIT_POLL_TYPES
- };
- /* init source types */
- enum init_source_types {
- INIT_SRC_INLINE,
- INIT_SRC_ZEROS,
- INIT_SRC_ARRAY,
- INIT_SRC_RUNTIME,
- MAX_INIT_SOURCE_TYPES
- };
- /* Internal RAM Offsets macro data */
- struct iro {
- __le32 base;
- __le16 m1;
- __le16 m2;
- __le16 m3;
- __le16 size;
- };
- /***************************** Public Functions *******************************/
- /**
- * @brief qed_dbg_set_bin_ptr - Sets a pointer to the binary data with debug
- * arrays.
- *
- * @param bin_ptr - a pointer to the binary data with debug arrays.
- */
- enum dbg_status qed_dbg_set_bin_ptr(const u8 * const bin_ptr);
- /**
- * @brief qed_dbg_grc_get_dump_buf_size - Returns the required buffer size for
- * GRC Dump.
- *
- * @param p_hwfn - HW device data
- * @param p_ptt - Ptt window used for writing the registers.
- * @param buf_size - OUT: required buffer size (in dwords) for the GRC Dump
- * data.
- *
- * @return error if one of the following holds:
- * - the version wasn't set
- * Otherwise, returns ok.
- */
- enum dbg_status qed_dbg_grc_get_dump_buf_size(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt,
- u32 *buf_size);
- /**
- * @brief qed_dbg_grc_dump - Dumps GRC data into the specified buffer.
- *
- * @param p_hwfn - HW device data
- * @param p_ptt - Ptt window used for writing the registers.
- * @param dump_buf - Pointer to write the collected GRC data into.
- * @param buf_size_in_dwords - Size of the specified buffer in dwords.
- * @param num_dumped_dwords - OUT: number of dumped dwords.
- *
- * @return error if one of the following holds:
- * - the version wasn't set
- * - the specified dump buffer is too small
- * Otherwise, returns ok.
- */
- enum dbg_status qed_dbg_grc_dump(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt,
- u32 *dump_buf,
- u32 buf_size_in_dwords,
- u32 *num_dumped_dwords);
- /**
- * @brief qed_dbg_idle_chk_get_dump_buf_size - Returns the required buffer size
- * for idle check results.
- *
- * @param p_hwfn - HW device data
- * @param p_ptt - Ptt window used for writing the registers.
- * @param buf_size - OUT: required buffer size (in dwords) for the idle check
- * data.
- *
- * @return error if one of the following holds:
- * - the version wasn't set
- * Otherwise, returns ok.
- */
- enum dbg_status qed_dbg_idle_chk_get_dump_buf_size(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt,
- u32 *buf_size);
- /**
- * @brief qed_dbg_idle_chk_dump - Performs idle check and writes the results
- * into the specified buffer.
- *
- * @param p_hwfn - HW device data
- * @param p_ptt - Ptt window used for writing the registers.
- * @param dump_buf - Pointer to write the idle check data into.
- * @param buf_size_in_dwords - Size of the specified buffer in dwords.
- * @param num_dumped_dwords - OUT: number of dumped dwords.
- *
- * @return error if one of the following holds:
- * - the version wasn't set
- * - the specified buffer is too small
- * Otherwise, returns ok.
- */
- enum dbg_status qed_dbg_idle_chk_dump(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt,
- u32 *dump_buf,
- u32 buf_size_in_dwords,
- u32 *num_dumped_dwords);
- /**
- * @brief qed_dbg_mcp_trace_get_dump_buf_size - Returns the required buffer size
- * for mcp trace results.
- *
- * @param p_hwfn - HW device data
- * @param p_ptt - Ptt window used for writing the registers.
- * @param buf_size - OUT: required buffer size (in dwords) for mcp trace data.
- *
- * @return error if one of the following holds:
- * - the version wasn't set
- * - the trace data in MCP scratchpad contain an invalid signature
- * - the bundle ID in NVRAM is invalid
- * - the trace meta data cannot be found (in NVRAM or image file)
- * Otherwise, returns ok.
- */
- enum dbg_status qed_dbg_mcp_trace_get_dump_buf_size(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt,
- u32 *buf_size);
- /**
- * @brief qed_dbg_mcp_trace_dump - Performs mcp trace and writes the results
- * into the specified buffer.
- *
- * @param p_hwfn - HW device data
- * @param p_ptt - Ptt window used for writing the registers.
- * @param dump_buf - Pointer to write the mcp trace data into.
- * @param buf_size_in_dwords - Size of the specified buffer in dwords.
- * @param num_dumped_dwords - OUT: number of dumped dwords.
- *
- * @return error if one of the following holds:
- * - the version wasn't set
- * - the specified buffer is too small
- * - the trace data in MCP scratchpad contain an invalid signature
- * - the bundle ID in NVRAM is invalid
- * - the trace meta data cannot be found (in NVRAM or image file)
- * - the trace meta data cannot be read (from NVRAM or image file)
- * Otherwise, returns ok.
- */
- enum dbg_status qed_dbg_mcp_trace_dump(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt,
- u32 *dump_buf,
- u32 buf_size_in_dwords,
- u32 *num_dumped_dwords);
- /**
- * @brief qed_dbg_reg_fifo_get_dump_buf_size - Returns the required buffer size
- * for grc trace fifo results.
- *
- * @param p_hwfn - HW device data
- * @param p_ptt - Ptt window used for writing the registers.
- * @param buf_size - OUT: required buffer size (in dwords) for reg fifo data.
- *
- * @return error if one of the following holds:
- * - the version wasn't set
- * Otherwise, returns ok.
- */
- enum dbg_status qed_dbg_reg_fifo_get_dump_buf_size(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt,
- u32 *buf_size);
- /**
- * @brief qed_dbg_reg_fifo_dump - Reads the reg fifo and writes the results into
- * the specified buffer.
- *
- * @param p_hwfn - HW device data
- * @param p_ptt - Ptt window used for writing the registers.
- * @param dump_buf - Pointer to write the reg fifo data into.
- * @param buf_size_in_dwords - Size of the specified buffer in dwords.
- * @param num_dumped_dwords - OUT: number of dumped dwords.
- *
- * @return error if one of the following holds:
- * - the version wasn't set
- * - the specified buffer is too small
- * - DMAE transaction failed
- * Otherwise, returns ok.
- */
- enum dbg_status qed_dbg_reg_fifo_dump(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt,
- u32 *dump_buf,
- u32 buf_size_in_dwords,
- u32 *num_dumped_dwords);
- /**
- * @brief qed_dbg_igu_fifo_get_dump_buf_size - Returns the required buffer size
- * for the IGU fifo results.
- *
- * @param p_hwfn - HW device data
- * @param p_ptt - Ptt window used for writing the registers.
- * @param buf_size - OUT: required buffer size (in dwords) for the IGU fifo
- * data.
- *
- * @return error if one of the following holds:
- * - the version wasn't set
- * Otherwise, returns ok.
- */
- enum dbg_status qed_dbg_igu_fifo_get_dump_buf_size(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt,
- u32 *buf_size);
- /**
- * @brief qed_dbg_igu_fifo_dump - Reads the IGU fifo and writes the results into
- * the specified buffer.
- *
- * @param p_hwfn - HW device data
- * @param p_ptt - Ptt window used for writing the registers.
- * @param dump_buf - Pointer to write the IGU fifo data into.
- * @param buf_size_in_dwords - Size of the specified buffer in dwords.
- * @param num_dumped_dwords - OUT: number of dumped dwords.
- *
- * @return error if one of the following holds:
- * - the version wasn't set
- * - the specified buffer is too small
- * - DMAE transaction failed
- * Otherwise, returns ok.
- */
- enum dbg_status qed_dbg_igu_fifo_dump(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt,
- u32 *dump_buf,
- u32 buf_size_in_dwords,
- u32 *num_dumped_dwords);
- /**
- * @brief qed_dbg_protection_override_get_dump_buf_size - Returns the required
- * buffer size for protection override window results.
- *
- * @param p_hwfn - HW device data
- * @param p_ptt - Ptt window used for writing the registers.
- * @param buf_size - OUT: required buffer size (in dwords) for protection
- * override data.
- *
- * @return error if one of the following holds:
- * - the version wasn't set
- * Otherwise, returns ok.
- */
- enum dbg_status
- qed_dbg_protection_override_get_dump_buf_size(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt,
- u32 *buf_size);
- /**
- * @brief qed_dbg_protection_override_dump - Reads protection override window
- * entries and writes the results into the specified buffer.
- *
- * @param p_hwfn - HW device data
- * @param p_ptt - Ptt window used for writing the registers.
- * @param dump_buf - Pointer to write the protection override data into.
- * @param buf_size_in_dwords - Size of the specified buffer in dwords.
- * @param num_dumped_dwords - OUT: number of dumped dwords.
- *
- * @return error if one of the following holds:
- * - the version wasn't set
- * - the specified buffer is too small
- * - DMAE transaction failed
- * Otherwise, returns ok.
- */
- enum dbg_status qed_dbg_protection_override_dump(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt,
- u32 *dump_buf,
- u32 buf_size_in_dwords,
- u32 *num_dumped_dwords);
- /**
- * @brief qed_dbg_fw_asserts_get_dump_buf_size - Returns the required buffer
- * size for FW Asserts results.
- *
- * @param p_hwfn - HW device data
- * @param p_ptt - Ptt window used for writing the registers.
- * @param buf_size - OUT: required buffer size (in dwords) for FW Asserts data.
- *
- * @return error if one of the following holds:
- * - the version wasn't set
- * Otherwise, returns ok.
- */
- enum dbg_status qed_dbg_fw_asserts_get_dump_buf_size(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt,
- u32 *buf_size);
- /**
- * @brief qed_dbg_fw_asserts_dump - Reads the FW Asserts and writes the results
- * into the specified buffer.
- *
- * @param p_hwfn - HW device data
- * @param p_ptt - Ptt window used for writing the registers.
- * @param dump_buf - Pointer to write the FW Asserts data into.
- * @param buf_size_in_dwords - Size of the specified buffer in dwords.
- * @param num_dumped_dwords - OUT: number of dumped dwords.
- *
- * @return error if one of the following holds:
- * - the version wasn't set
- * - the specified buffer is too small
- * Otherwise, returns ok.
- */
- enum dbg_status qed_dbg_fw_asserts_dump(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt,
- u32 *dump_buf,
- u32 buf_size_in_dwords,
- u32 *num_dumped_dwords);
- /**
- * @brief qed_dbg_print_attn - Prints attention registers values in the
- * specified results struct.
- *
- * @param p_hwfn
- * @param results - Pointer to the attention read results
- *
- * @return error if one of the following holds:
- * - the version wasn't set
- * Otherwise, returns ok.
- */
- enum dbg_status qed_dbg_print_attn(struct qed_hwfn *p_hwfn,
- struct dbg_attn_block_result *results);
- /******************************** Constants **********************************/
- #define MAX_NAME_LEN 16
- /***************************** Public Functions *******************************/
- /**
- * @brief qed_dbg_user_set_bin_ptr - Sets a pointer to the binary data with
- * debug arrays.
- *
- * @param bin_ptr - a pointer to the binary data with debug arrays.
- */
- enum dbg_status qed_dbg_user_set_bin_ptr(const u8 * const bin_ptr);
- /**
- * @brief qed_dbg_get_status_str - Returns a string for the specified status.
- *
- * @param status - a debug status code.
- *
- * @return a string for the specified status
- */
- const char *qed_dbg_get_status_str(enum dbg_status status);
- /**
- * @brief qed_get_idle_chk_results_buf_size - Returns the required buffer size
- * for idle check results (in bytes).
- *
- * @param p_hwfn - HW device data
- * @param dump_buf - idle check dump buffer.
- * @param num_dumped_dwords - number of dwords that were dumped.
- * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
- * results.
- *
- * @return error if the parsing fails, ok otherwise.
- */
- enum dbg_status qed_get_idle_chk_results_buf_size(struct qed_hwfn *p_hwfn,
- u32 *dump_buf,
- u32 num_dumped_dwords,
- u32 *results_buf_size);
- /**
- * @brief qed_print_idle_chk_results - Prints idle check results
- *
- * @param p_hwfn - HW device data
- * @param dump_buf - idle check dump buffer.
- * @param num_dumped_dwords - number of dwords that were dumped.
- * @param results_buf - buffer for printing the idle check results.
- * @param num_errors - OUT: number of errors found in idle check.
- * @param num_warnings - OUT: number of warnings found in idle check.
- *
- * @return error if the parsing fails, ok otherwise.
- */
- enum dbg_status qed_print_idle_chk_results(struct qed_hwfn *p_hwfn,
- u32 *dump_buf,
- u32 num_dumped_dwords,
- char *results_buf,
- u32 *num_errors,
- u32 *num_warnings);
- /**
- * @brief qed_get_mcp_trace_results_buf_size - Returns the required buffer size
- * for MCP Trace results (in bytes).
- *
- * @param p_hwfn - HW device data
- * @param dump_buf - MCP Trace dump buffer.
- * @param num_dumped_dwords - number of dwords that were dumped.
- * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
- * results.
- *
- * @return error if the parsing fails, ok otherwise.
- */
- enum dbg_status qed_get_mcp_trace_results_buf_size(struct qed_hwfn *p_hwfn,
- u32 *dump_buf,
- u32 num_dumped_dwords,
- u32 *results_buf_size);
- /**
- * @brief qed_print_mcp_trace_results - Prints MCP Trace results
- *
- * @param p_hwfn - HW device data
- * @param dump_buf - mcp trace dump buffer, starting from the header.
- * @param num_dumped_dwords - number of dwords that were dumped.
- * @param results_buf - buffer for printing the mcp trace results.
- *
- * @return error if the parsing fails, ok otherwise.
- */
- enum dbg_status qed_print_mcp_trace_results(struct qed_hwfn *p_hwfn,
- u32 *dump_buf,
- u32 num_dumped_dwords,
- char *results_buf);
- /**
- * @brief qed_get_reg_fifo_results_buf_size - Returns the required buffer size
- * for reg_fifo results (in bytes).
- *
- * @param p_hwfn - HW device data
- * @param dump_buf - reg fifo dump buffer.
- * @param num_dumped_dwords - number of dwords that were dumped.
- * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
- * results.
- *
- * @return error if the parsing fails, ok otherwise.
- */
- enum dbg_status qed_get_reg_fifo_results_buf_size(struct qed_hwfn *p_hwfn,
- u32 *dump_buf,
- u32 num_dumped_dwords,
- u32 *results_buf_size);
- /**
- * @brief qed_print_reg_fifo_results - Prints reg fifo results
- *
- * @param p_hwfn - HW device data
- * @param dump_buf - reg fifo dump buffer, starting from the header.
- * @param num_dumped_dwords - number of dwords that were dumped.
- * @param results_buf - buffer for printing the reg fifo results.
- *
- * @return error if the parsing fails, ok otherwise.
- */
- enum dbg_status qed_print_reg_fifo_results(struct qed_hwfn *p_hwfn,
- u32 *dump_buf,
- u32 num_dumped_dwords,
- char *results_buf);
- /**
- * @brief qed_get_igu_fifo_results_buf_size - Returns the required buffer size
- * for igu_fifo results (in bytes).
- *
- * @param p_hwfn - HW device data
- * @param dump_buf - IGU fifo dump buffer.
- * @param num_dumped_dwords - number of dwords that were dumped.
- * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
- * results.
- *
- * @return error if the parsing fails, ok otherwise.
- */
- enum dbg_status qed_get_igu_fifo_results_buf_size(struct qed_hwfn *p_hwfn,
- u32 *dump_buf,
- u32 num_dumped_dwords,
- u32 *results_buf_size);
- /**
- * @brief qed_print_igu_fifo_results - Prints IGU fifo results
- *
- * @param p_hwfn - HW device data
- * @param dump_buf - IGU fifo dump buffer, starting from the header.
- * @param num_dumped_dwords - number of dwords that were dumped.
- * @param results_buf - buffer for printing the IGU fifo results.
- *
- * @return error if the parsing fails, ok otherwise.
- */
- enum dbg_status qed_print_igu_fifo_results(struct qed_hwfn *p_hwfn,
- u32 *dump_buf,
- u32 num_dumped_dwords,
- char *results_buf);
- /**
- * @brief qed_get_protection_override_results_buf_size - Returns the required
- * buffer size for protection override results (in bytes).
- *
- * @param p_hwfn - HW device data
- * @param dump_buf - protection override dump buffer.
- * @param num_dumped_dwords - number of dwords that were dumped.
- * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
- * results.
- *
- * @return error if the parsing fails, ok otherwise.
- */
- enum dbg_status
- qed_get_protection_override_results_buf_size(struct qed_hwfn *p_hwfn,
- u32 *dump_buf,
- u32 num_dumped_dwords,
- u32 *results_buf_size);
- /**
- * @brief qed_print_protection_override_results - Prints protection override
- * results.
- *
- * @param p_hwfn - HW device data
- * @param dump_buf - protection override dump buffer, starting from the header.
- * @param num_dumped_dwords - number of dwords that were dumped.
- * @param results_buf - buffer for printing the reg fifo results.
- *
- * @return error if the parsing fails, ok otherwise.
- */
- enum dbg_status qed_print_protection_override_results(struct qed_hwfn *p_hwfn,
- u32 *dump_buf,
- u32 num_dumped_dwords,
- char *results_buf);
- /**
- * @brief qed_get_fw_asserts_results_buf_size - Returns the required buffer size
- * for FW Asserts results (in bytes).
- *
- * @param p_hwfn - HW device data
- * @param dump_buf - FW Asserts dump buffer.
- * @param num_dumped_dwords - number of dwords that were dumped.
- * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
- * results.
- *
- * @return error if the parsing fails, ok otherwise.
- */
- enum dbg_status qed_get_fw_asserts_results_buf_size(struct qed_hwfn *p_hwfn,
- u32 *dump_buf,
- u32 num_dumped_dwords,
- u32 *results_buf_size);
- /**
- * @brief qed_print_fw_asserts_results - Prints FW Asserts results
- *
- * @param p_hwfn - HW device data
- * @param dump_buf - FW Asserts dump buffer, starting from the header.
- * @param num_dumped_dwords - number of dwords that were dumped.
- * @param results_buf - buffer for printing the FW Asserts results.
- *
- * @return error if the parsing fails, ok otherwise.
- */
- enum dbg_status qed_print_fw_asserts_results(struct qed_hwfn *p_hwfn,
- u32 *dump_buf,
- u32 num_dumped_dwords,
- char *results_buf);
- /* Win 2 */
- #define GTT_BAR0_MAP_REG_IGU_CMD 0x00f000UL
- /* Win 3 */
- #define GTT_BAR0_MAP_REG_TSDM_RAM 0x010000UL
- /* Win 4 */
- #define GTT_BAR0_MAP_REG_MSDM_RAM 0x011000UL
- /* Win 5 */
- #define GTT_BAR0_MAP_REG_MSDM_RAM_1024 0x012000UL
- /* Win 6 */
- #define GTT_BAR0_MAP_REG_USDM_RAM 0x013000UL
- /* Win 7 */
- #define GTT_BAR0_MAP_REG_USDM_RAM_1024 0x014000UL
- /* Win 8 */
- #define GTT_BAR0_MAP_REG_USDM_RAM_2048 0x015000UL
- /* Win 9 */
- #define GTT_BAR0_MAP_REG_XSDM_RAM 0x016000UL
- /* Win 10 */
- #define GTT_BAR0_MAP_REG_YSDM_RAM 0x017000UL
- /* Win 11 */
- #define GTT_BAR0_MAP_REG_PSDM_RAM 0x018000UL
- /**
- * @brief qed_qm_pf_mem_size - prepare QM ILT sizes
- *
- * Returns the required host memory size in 4KB units.
- * Must be called before all QM init HSI functions.
- *
- * @param pf_id - physical function ID
- * @param num_pf_cids - number of connections used by this PF
- * @param num_vf_cids - number of connections used by VFs of this PF
- * @param num_tids - number of tasks used by this PF
- * @param num_pf_pqs - number of PQs used by this PF
- * @param num_vf_pqs - number of PQs used by VFs of this PF
- *
- * @return The required host memory size in 4KB units.
- */
- u32 qed_qm_pf_mem_size(u8 pf_id,
- u32 num_pf_cids,
- u32 num_vf_cids,
- u32 num_tids, u16 num_pf_pqs, u16 num_vf_pqs);
- struct qed_qm_common_rt_init_params {
- u8 max_ports_per_engine;
- u8 max_phys_tcs_per_port;
- bool pf_rl_en;
- bool pf_wfq_en;
- bool vport_rl_en;
- bool vport_wfq_en;
- struct init_qm_port_params *port_params;
- };
- int qed_qm_common_rt_init(struct qed_hwfn *p_hwfn,
- struct qed_qm_common_rt_init_params *p_params);
- struct qed_qm_pf_rt_init_params {
- u8 port_id;
- u8 pf_id;
- u8 max_phys_tcs_per_port;
- bool is_first_pf;
- u32 num_pf_cids;
- u32 num_vf_cids;
- u32 num_tids;
- u16 start_pq;
- u16 num_pf_pqs;
- u16 num_vf_pqs;
- u8 start_vport;
- u8 num_vports;
- u16 pf_wfq;
- u32 pf_rl;
- struct init_qm_pq_params *pq_params;
- struct init_qm_vport_params *vport_params;
- };
- int qed_qm_pf_rt_init(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt,
- struct qed_qm_pf_rt_init_params *p_params);
- /**
- * @brief qed_init_pf_wfq - Initializes the WFQ weight of the specified PF
- *
- * @param p_hwfn
- * @param p_ptt - ptt window used for writing the registers
- * @param pf_id - PF ID
- * @param pf_wfq - WFQ weight. Must be non-zero.
- *
- * @return 0 on success, -1 on error.
- */
- int qed_init_pf_wfq(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt, u8 pf_id, u16 pf_wfq);
- /**
- * @brief qed_init_pf_rl - Initializes the rate limit of the specified PF
- *
- * @param p_hwfn
- * @param p_ptt - ptt window used for writing the registers
- * @param pf_id - PF ID
- * @param pf_rl - rate limit in Mb/sec units
- *
- * @return 0 on success, -1 on error.
- */
- int qed_init_pf_rl(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt, u8 pf_id, u32 pf_rl);
- /**
- * @brief qed_init_vport_wfq Initializes the WFQ weight of the specified VPORT
- *
- * @param p_hwfn
- * @param p_ptt - ptt window used for writing the registers
- * @param first_tx_pq_id- An array containing the first Tx PQ ID associated
- * with the VPORT for each TC. This array is filled by
- * qed_qm_pf_rt_init
- * @param vport_wfq - WFQ weight. Must be non-zero.
- *
- * @return 0 on success, -1 on error.
- */
- int qed_init_vport_wfq(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt,
- u16 first_tx_pq_id[NUM_OF_TCS], u16 vport_wfq);
- /**
- * @brief qed_init_vport_rl - Initializes the rate limit of the specified VPORT
- *
- * @param p_hwfn
- * @param p_ptt - ptt window used for writing the registers
- * @param vport_id - VPORT ID
- * @param vport_rl - rate limit in Mb/sec units
- *
- * @return 0 on success, -1 on error.
- */
- int qed_init_vport_rl(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt, u8 vport_id, u32 vport_rl);
- /**
- * @brief qed_send_qm_stop_cmd Sends a stop command to the QM
- *
- * @param p_hwfn
- * @param p_ptt
- * @param is_release_cmd - true for release, false for stop.
- * @param is_tx_pq - true for Tx PQs, false for Other PQs.
- * @param start_pq - first PQ ID to stop
- * @param num_pqs - Number of PQs to stop, starting from start_pq.
- *
- * @return bool, true if successful, false if timeout occured while waiting for QM command done.
- */
- bool qed_send_qm_stop_cmd(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt,
- bool is_release_cmd,
- bool is_tx_pq, u16 start_pq, u16 num_pqs);
- /**
- * @brief qed_set_vxlan_dest_port - initializes vxlan tunnel destination udp port
- *
- * @param p_ptt - ptt window used for writing the registers.
- * @param dest_port - vxlan destination udp port.
- */
- void qed_set_vxlan_dest_port(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt, u16 dest_port);
- /**
- * @brief qed_set_vxlan_enable - enable or disable VXLAN tunnel in HW
- *
- * @param p_ptt - ptt window used for writing the registers.
- * @param vxlan_enable - vxlan enable flag.
- */
- void qed_set_vxlan_enable(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt, bool vxlan_enable);
- /**
- * @brief qed_set_gre_enable - enable or disable GRE tunnel in HW
- *
- * @param p_ptt - ptt window used for writing the registers.
- * @param eth_gre_enable - eth GRE enable enable flag.
- * @param ip_gre_enable - IP GRE enable enable flag.
- */
- void qed_set_gre_enable(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt,
- bool eth_gre_enable, bool ip_gre_enable);
- /**
- * @brief qed_set_geneve_dest_port - initializes geneve tunnel destination udp port
- *
- * @param p_ptt - ptt window used for writing the registers.
- * @param dest_port - geneve destination udp port.
- */
- void qed_set_geneve_dest_port(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt, u16 dest_port);
- /**
- * @brief qed_set_gre_enable - enable or disable GRE tunnel in HW
- *
- * @param p_ptt - ptt window used for writing the registers.
- * @param eth_geneve_enable - eth GENEVE enable enable flag.
- * @param ip_geneve_enable - IP GENEVE enable enable flag.
- */
- void qed_set_geneve_enable(struct qed_hwfn *p_hwfn,
- struct qed_ptt *p_ptt,
- bool eth_geneve_enable, bool ip_geneve_enable);
- #define YSTORM_FLOW_CONTROL_MODE_OFFSET (IRO[0].base)
- #define YSTORM_FLOW_CONTROL_MODE_SIZE (IRO[0].size)
- #define TSTORM_PORT_STAT_OFFSET(port_id) \
- (IRO[1].base + ((port_id) * IRO[1].m1))
- #define TSTORM_PORT_STAT_SIZE (IRO[1].size)
- #define TSTORM_LL2_PORT_STAT_OFFSET(port_id) \
- (IRO[2].base + ((port_id) * IRO[2].m1))
- #define TSTORM_LL2_PORT_STAT_SIZE (IRO[2].size)
- #define USTORM_VF_PF_CHANNEL_READY_OFFSET(vf_id) \
- (IRO[3].base + ((vf_id) * IRO[3].m1))
- #define USTORM_VF_PF_CHANNEL_READY_SIZE (IRO[3].size)
- #define USTORM_FLR_FINAL_ACK_OFFSET(pf_id) \
- (IRO[4].base + (pf_id) * IRO[4].m1)
- #define USTORM_FLR_FINAL_ACK_SIZE (IRO[4].size)
- #define USTORM_EQE_CONS_OFFSET(pf_id) \
- (IRO[5].base + ((pf_id) * IRO[5].m1))
- #define USTORM_EQE_CONS_SIZE (IRO[5].size)
- #define USTORM_ETH_QUEUE_ZONE_OFFSET(queue_zone_id) \
- (IRO[6].base + ((queue_zone_id) * IRO[6].m1))
- #define USTORM_ETH_QUEUE_ZONE_SIZE (IRO[6].size)
- #define USTORM_COMMON_QUEUE_CONS_OFFSET(queue_zone_id) \
- (IRO[7].base + ((queue_zone_id) * IRO[7].m1))
- #define USTORM_COMMON_QUEUE_CONS_SIZE (IRO[7].size)
- #define TSTORM_LL2_RX_PRODS_OFFSET(core_rx_queue_id) \
- (IRO[14].base + ((core_rx_queue_id) * IRO[14].m1))
- #define TSTORM_LL2_RX_PRODS_SIZE (IRO[14].size)
- #define CORE_LL2_TSTORM_PER_QUEUE_STAT_OFFSET(core_rx_queue_id) \
- (IRO[15].base + ((core_rx_queue_id) * IRO[15].m1))
- #define CORE_LL2_TSTORM_PER_QUEUE_STAT_SIZE (IRO[15].size)
- #define CORE_LL2_USTORM_PER_QUEUE_STAT_OFFSET(core_rx_queue_id) \
- (IRO[16].base + ((core_rx_queue_id) * IRO[16].m1))
- #define CORE_LL2_USTORM_PER_QUEUE_STAT_SIZE (IRO[16].size)
- #define CORE_LL2_PSTORM_PER_QUEUE_STAT_OFFSET(core_tx_stats_id) \
- (IRO[17].base + ((core_tx_stats_id) * IRO[17].m1))
- #define CORE_LL2_PSTORM_PER_QUEUE_STAT_SIZE (IRO[17]. size)
- #define MSTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
- (IRO[18].base + ((stat_counter_id) * IRO[18].m1))
- #define MSTORM_QUEUE_STAT_SIZE (IRO[18].size)
- #define MSTORM_ETH_PF_PRODS_OFFSET(queue_id) \
- (IRO[19].base + ((queue_id) * IRO[19].m1))
- #define MSTORM_ETH_PF_PRODS_SIZE (IRO[19].size)
- #define MSTORM_ETH_VF_PRODS_OFFSET(vf_id, vf_queue_id) \
- (IRO[20].base + ((vf_id) * IRO[20].m1) + ((vf_queue_id) * IRO[20].m2))
- #define MSTORM_ETH_VF_PRODS_SIZE (IRO[20].size)
- #define MSTORM_TPA_TIMEOUT_US_OFFSET (IRO[21].base)
- #define MSTORM_TPA_TIMEOUT_US_SIZE (IRO[21].size)
- #define MSTORM_ETH_PF_STAT_OFFSET(pf_id) \
- (IRO[22].base + ((pf_id) * IRO[22].m1))
- #define MSTORM_ETH_PF_STAT_SIZE (IRO[21].size)
- #define USTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
- (IRO[23].base + ((stat_counter_id) * IRO[23].m1))
- #define USTORM_QUEUE_STAT_SIZE (IRO[23].size)
- #define USTORM_ETH_PF_STAT_OFFSET(pf_id) \
- (IRO[24].base + ((pf_id) * IRO[24].m1))
- #define USTORM_ETH_PF_STAT_SIZE (IRO[24].size)
- #define PSTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
- (IRO[25].base + ((stat_counter_id) * IRO[25].m1))
- #define PSTORM_QUEUE_STAT_SIZE (IRO[25].size)
- #define PSTORM_ETH_PF_STAT_OFFSET(pf_id) \
- (IRO[26].base + ((pf_id) * IRO[26].m1))
- #define PSTORM_ETH_PF_STAT_SIZE (IRO[26].size)
- #define PSTORM_CTL_FRAME_ETHTYPE_OFFSET(ethtype) \
- (IRO[27].base + ((ethtype) * IRO[27].m1))
- #define PSTORM_CTL_FRAME_ETHTYPE_SIZE (IRO[27].size)
- #define TSTORM_ETH_PRS_INPUT_OFFSET (IRO[28].base)
- #define TSTORM_ETH_PRS_INPUT_SIZE (IRO[28].size)
- #define ETH_RX_RATE_LIMIT_OFFSET(pf_id) \
- (IRO[29].base + ((pf_id) * IRO[29].m1))
- #define ETH_RX_RATE_LIMIT_SIZE (IRO[29].size)
- #define XSTORM_ETH_QUEUE_ZONE_OFFSET(queue_id) \
- (IRO[30].base + ((queue_id) * IRO[30].m1))
- #define XSTORM_ETH_QUEUE_ZONE_SIZE (IRO[30].size)
- #define TSTORM_SCSI_CMDQ_CONS_OFFSET(cmdq_queue_id) \
- (IRO[34].base + ((cmdq_queue_id) * IRO[34].m1))
- #define TSTORM_SCSI_CMDQ_CONS_SIZE (IRO[34].size)
- #define TSTORM_SCSI_BDQ_EXT_PROD_OFFSET(func_id, bdq_id) \
- (IRO[35].base + ((func_id) * IRO[35].m1) + ((bdq_id) * IRO[35].m2))
- #define TSTORM_SCSI_BDQ_EXT_PROD_SIZE (IRO[35].size)
- #define MSTORM_SCSI_BDQ_EXT_PROD_OFFSET(func_id, bdq_id) \
- (IRO[36].base + ((func_id) * IRO[36].m1) + ((bdq_id) * IRO[36].m2))
- #define MSTORM_SCSI_BDQ_EXT_PROD_SIZE (IRO[36].size)
- #define TSTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
- (IRO[37].base + ((pf_id) * IRO[37].m1))
- #define TSTORM_ISCSI_RX_STATS_SIZE (IRO[37].size)
- #define MSTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
- (IRO[38].base + ((pf_id) * IRO[38].m1))
- #define MSTORM_ISCSI_RX_STATS_SIZE (IRO[38].size)
- #define USTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
- (IRO[39].base + ((pf_id) * IRO[39].m1))
- #define USTORM_ISCSI_RX_STATS_SIZE (IRO[39].size)
- #define XSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
- (IRO[40].base + ((pf_id) * IRO[40].m1))
- #define XSTORM_ISCSI_TX_STATS_SIZE (IRO[40].size)
- #define YSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
- (IRO[41].base + ((pf_id) * IRO[41].m1))
- #define YSTORM_ISCSI_TX_STATS_SIZE (IRO[41].size)
- #define PSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
- (IRO[42].base + ((pf_id) * IRO[42].m1))
- #define PSTORM_ISCSI_TX_STATS_SIZE (IRO[42].size)
- #define PSTORM_RDMA_QUEUE_STAT_OFFSET(rdma_stat_counter_id) \
- (IRO[45].base + ((rdma_stat_counter_id) * IRO[45].m1))
- #define PSTORM_RDMA_QUEUE_STAT_SIZE (IRO[45].size)
- #define TSTORM_RDMA_QUEUE_STAT_OFFSET(rdma_stat_counter_id) \
- (IRO[46].base + ((rdma_stat_counter_id) * IRO[46].m1))
- #define TSTORM_RDMA_QUEUE_STAT_SIZE (IRO[46].size)
- static const struct iro iro_arr[47] = {
- {0x0, 0x0, 0x0, 0x0, 0x8},
- {0x4cb0, 0x78, 0x0, 0x0, 0x78},
- {0x6318, 0x20, 0x0, 0x0, 0x20},
- {0xb00, 0x8, 0x0, 0x0, 0x4},
- {0xa80, 0x8, 0x0, 0x0, 0x4},
- {0x0, 0x8, 0x0, 0x0, 0x2},
- {0x80, 0x8, 0x0, 0x0, 0x4},
- {0x84, 0x8, 0x0, 0x0, 0x2},
- {0x4bc0, 0x0, 0x0, 0x0, 0x78},
- {0x3df0, 0x0, 0x0, 0x0, 0x78},
- {0x29b0, 0x0, 0x0, 0x0, 0x78},
- {0x4c38, 0x0, 0x0, 0x0, 0x78},
- {0x4990, 0x0, 0x0, 0x0, 0x78},
- {0x7e48, 0x0, 0x0, 0x0, 0x78},
- {0xa28, 0x8, 0x0, 0x0, 0x8},
- {0x60f8, 0x10, 0x0, 0x0, 0x10},
- {0xb820, 0x30, 0x0, 0x0, 0x30},
- {0x95b8, 0x30, 0x0, 0x0, 0x30},
- {0x4b60, 0x80, 0x0, 0x0, 0x40},
- {0x1f8, 0x4, 0x0, 0x0, 0x4},
- {0x53a0, 0x80, 0x4, 0x0, 0x4},
- {0xc8f0, 0x0, 0x0, 0x0, 0x4},
- {0x4ba0, 0x80, 0x0, 0x0, 0x20},
- {0x8050, 0x40, 0x0, 0x0, 0x30},
- {0xe770, 0x60, 0x0, 0x0, 0x60},
- {0x2b48, 0x80, 0x0, 0x0, 0x38},
- {0xf188, 0x78, 0x0, 0x0, 0x78},
- {0x1f8, 0x4, 0x0, 0x0, 0x4},
- {0xacf0, 0x0, 0x0, 0x0, 0xf0},
- {0xade0, 0x8, 0x0, 0x0, 0x8},
- {0x1f8, 0x8, 0x0, 0x0, 0x8},
- {0xac0, 0x8, 0x0, 0x0, 0x8},
- {0x2578, 0x8, 0x0, 0x0, 0x8},
- {0x24f8, 0x8, 0x0, 0x0, 0x8},
- {0x0, 0x8, 0x0, 0x0, 0x8},
- {0x200, 0x10, 0x8, 0x0, 0x8},
- {0xb78, 0x10, 0x8, 0x0, 0x2},
- {0xd888, 0x38, 0x0, 0x0, 0x24},
- {0x12c38, 0x10, 0x0, 0x0, 0x8},
- {0x11aa0, 0x38, 0x0, 0x0, 0x18},
- {0xa8c0, 0x30, 0x0, 0x0, 0x10},
- {0x86f8, 0x28, 0x0, 0x0, 0x18},
- {0x101f8, 0x10, 0x0, 0x0, 0x10},
- {0xdd08, 0x48, 0x0, 0x0, 0x38},
- {0x10660, 0x20, 0x0, 0x0, 0x20},
- {0x2b80, 0x80, 0x0, 0x0, 0x10},
- {0x5000, 0x10, 0x0, 0x0, 0x10},
- };
- /* Runtime array offsets */
- #define DORQ_REG_PF_MAX_ICID_0_RT_OFFSET 0
- #define DORQ_REG_PF_MAX_ICID_1_RT_OFFSET 1
- #define DORQ_REG_PF_MAX_ICID_2_RT_OFFSET 2
- #define DORQ_REG_PF_MAX_ICID_3_RT_OFFSET 3
- #define DORQ_REG_PF_MAX_ICID_4_RT_OFFSET 4
- #define DORQ_REG_PF_MAX_ICID_5_RT_OFFSET 5
- #define DORQ_REG_PF_MAX_ICID_6_RT_OFFSET 6
- #define DORQ_REG_PF_MAX_ICID_7_RT_OFFSET 7
- #define DORQ_REG_VF_MAX_ICID_0_RT_OFFSET 8
- #define DORQ_REG_VF_MAX_ICID_1_RT_OFFSET 9
- #define DORQ_REG_VF_MAX_ICID_2_RT_OFFSET 10
- #define DORQ_REG_VF_MAX_ICID_3_RT_OFFSET 11
- #define DORQ_REG_VF_MAX_ICID_4_RT_OFFSET 12
- #define DORQ_REG_VF_MAX_ICID_5_RT_OFFSET 13
- #define DORQ_REG_VF_MAX_ICID_6_RT_OFFSET 14
- #define DORQ_REG_VF_MAX_ICID_7_RT_OFFSET 15
- #define DORQ_REG_PF_WAKE_ALL_RT_OFFSET 16
- #define DORQ_REG_TAG1_ETHERTYPE_RT_OFFSET 17
- #define IGU_REG_PF_CONFIGURATION_RT_OFFSET 18
- #define IGU_REG_VF_CONFIGURATION_RT_OFFSET 19
- #define IGU_REG_ATTN_MSG_ADDR_L_RT_OFFSET 20
- #define IGU_REG_ATTN_MSG_ADDR_H_RT_OFFSET 21
- #define IGU_REG_LEADING_EDGE_LATCH_RT_OFFSET 22
- #define IGU_REG_TRAILING_EDGE_LATCH_RT_OFFSET 23
- #define CAU_REG_CQE_AGG_UNIT_SIZE_RT_OFFSET 24
- #define CAU_REG_SB_VAR_MEMORY_RT_OFFSET 761
- #define CAU_REG_SB_VAR_MEMORY_RT_SIZE 736
- #define CAU_REG_SB_VAR_MEMORY_RT_OFFSET 761
- #define CAU_REG_SB_VAR_MEMORY_RT_SIZE 736
- #define CAU_REG_SB_ADDR_MEMORY_RT_OFFSET 1497
- #define CAU_REG_SB_ADDR_MEMORY_RT_SIZE 736
- #define CAU_REG_PI_MEMORY_RT_OFFSET 2233
- #define CAU_REG_PI_MEMORY_RT_SIZE 4416
- #define PRS_REG_SEARCH_RESP_INITIATOR_TYPE_RT_OFFSET 6649
- #define PRS_REG_TASK_ID_MAX_INITIATOR_PF_RT_OFFSET 6650
- #define PRS_REG_TASK_ID_MAX_INITIATOR_VF_RT_OFFSET 6651
- #define PRS_REG_TASK_ID_MAX_TARGET_PF_RT_OFFSET 6652
- #define PRS_REG_TASK_ID_MAX_TARGET_VF_RT_OFFSET 6653
- #define PRS_REG_SEARCH_TCP_RT_OFFSET 6654
- #define PRS_REG_SEARCH_FCOE_RT_OFFSET 6655
- #define PRS_REG_SEARCH_ROCE_RT_OFFSET 6656
- #define PRS_REG_ROCE_DEST_QP_MAX_VF_RT_OFFSET 6657
- #define PRS_REG_ROCE_DEST_QP_MAX_PF_RT_OFFSET 6658
- #define PRS_REG_SEARCH_OPENFLOW_RT_OFFSET 6659
- #define PRS_REG_SEARCH_NON_IP_AS_OPENFLOW_RT_OFFSET 6660
- #define PRS_REG_OPENFLOW_SUPPORT_ONLY_KNOWN_OVER_IP_RT_OFFSET 6661
- #define PRS_REG_OPENFLOW_SEARCH_KEY_MASK_RT_OFFSET 6662
- #define PRS_REG_TAG_ETHERTYPE_0_RT_OFFSET 6663
- #define PRS_REG_LIGHT_L2_ETHERTYPE_EN_RT_OFFSET 6664
- #define SRC_REG_FIRSTFREE_RT_OFFSET 6665
- #define SRC_REG_FIRSTFREE_RT_SIZE 2
- #define SRC_REG_LASTFREE_RT_OFFSET 6667
- #define SRC_REG_LASTFREE_RT_SIZE 2
- #define SRC_REG_COUNTFREE_RT_OFFSET 6669
- #define SRC_REG_NUMBER_HASH_BITS_RT_OFFSET 6670
- #define PSWRQ2_REG_CDUT_P_SIZE_RT_OFFSET 6671
- #define PSWRQ2_REG_CDUC_P_SIZE_RT_OFFSET 6672
- #define PSWRQ2_REG_TM_P_SIZE_RT_OFFSET 6673
- #define PSWRQ2_REG_QM_P_SIZE_RT_OFFSET 6674
- #define PSWRQ2_REG_SRC_P_SIZE_RT_OFFSET 6675
- #define PSWRQ2_REG_TSDM_P_SIZE_RT_OFFSET 6676
- #define PSWRQ2_REG_TM_FIRST_ILT_RT_OFFSET 6677
- #define PSWRQ2_REG_TM_LAST_ILT_RT_OFFSET 6678
- #define PSWRQ2_REG_QM_FIRST_ILT_RT_OFFSET 6679
- #define PSWRQ2_REG_QM_LAST_ILT_RT_OFFSET 6680
- #define PSWRQ2_REG_SRC_FIRST_ILT_RT_OFFSET 6681
- #define PSWRQ2_REG_SRC_LAST_ILT_RT_OFFSET 6682
- #define PSWRQ2_REG_CDUC_FIRST_ILT_RT_OFFSET 6683
- #define PSWRQ2_REG_CDUC_LAST_ILT_RT_OFFSET 6684
- #define PSWRQ2_REG_CDUT_FIRST_ILT_RT_OFFSET 6685
- #define PSWRQ2_REG_CDUT_LAST_ILT_RT_OFFSET 6686
- #define PSWRQ2_REG_TSDM_FIRST_ILT_RT_OFFSET 6687
- #define PSWRQ2_REG_TSDM_LAST_ILT_RT_OFFSET 6688
- #define PSWRQ2_REG_TM_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6689
- #define PSWRQ2_REG_CDUT_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6690
- #define PSWRQ2_REG_CDUC_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6691
- #define PSWRQ2_REG_TM_VF_BLOCKS_RT_OFFSET 6692
- #define PSWRQ2_REG_CDUT_VF_BLOCKS_RT_OFFSET 6693
- #define PSWRQ2_REG_CDUC_VF_BLOCKS_RT_OFFSET 6694
- #define PSWRQ2_REG_TM_BLOCKS_FACTOR_RT_OFFSET 6695
- #define PSWRQ2_REG_CDUT_BLOCKS_FACTOR_RT_OFFSET 6696
- #define PSWRQ2_REG_CDUC_BLOCKS_FACTOR_RT_OFFSET 6697
- #define PSWRQ2_REG_VF_BASE_RT_OFFSET 6698
- #define PSWRQ2_REG_VF_LAST_ILT_RT_OFFSET 6699
- #define PSWRQ2_REG_WR_MBS0_RT_OFFSET 6700
- #define PSWRQ2_REG_RD_MBS0_RT_OFFSET 6701
- #define PSWRQ2_REG_DRAM_ALIGN_WR_RT_OFFSET 6702
- #define PSWRQ2_REG_DRAM_ALIGN_RD_RT_OFFSET 6703
- #define PSWRQ2_REG_ILT_MEMORY_RT_OFFSET 6704
- #define PSWRQ2_REG_ILT_MEMORY_RT_SIZE 22000
- #define PGLUE_REG_B_VF_BASE_RT_OFFSET 28704
- #define PGLUE_REG_B_MSDM_OFFSET_MASK_B_RT_OFFSET 28705
- #define PGLUE_REG_B_MSDM_VF_SHIFT_B_RT_OFFSET 28706
- #define PGLUE_REG_B_CACHE_LINE_SIZE_RT_OFFSET 28707
- #define PGLUE_REG_B_PF_BAR0_SIZE_RT_OFFSET 28708
- #define PGLUE_REG_B_PF_BAR1_SIZE_RT_OFFSET 28709
- #define PGLUE_REG_B_VF_BAR1_SIZE_RT_OFFSET 28710
- #define TM_REG_VF_ENABLE_CONN_RT_OFFSET 28711
- #define TM_REG_PF_ENABLE_CONN_RT_OFFSET 28712
- #define TM_REG_PF_ENABLE_TASK_RT_OFFSET 28713
- #define TM_REG_GROUP_SIZE_RESOLUTION_CONN_RT_OFFSET 28714
- #define TM_REG_GROUP_SIZE_RESOLUTION_TASK_RT_OFFSET 28715
- #define TM_REG_CONFIG_CONN_MEM_RT_OFFSET 28716
- #define TM_REG_CONFIG_CONN_MEM_RT_SIZE 416
- #define TM_REG_CONFIG_TASK_MEM_RT_OFFSET 29132
- #define TM_REG_CONFIG_TASK_MEM_RT_SIZE 512
- #define QM_REG_MAXPQSIZE_0_RT_OFFSET 29644
- #define QM_REG_MAXPQSIZE_1_RT_OFFSET 29645
- #define QM_REG_MAXPQSIZE_2_RT_OFFSET 29646
- #define QM_REG_MAXPQSIZETXSEL_0_RT_OFFSET 29647
- #define QM_REG_MAXPQSIZETXSEL_1_RT_OFFSET 29648
- #define QM_REG_MAXPQSIZETXSEL_2_RT_OFFSET 29649
- #define QM_REG_MAXPQSIZETXSEL_3_RT_OFFSET 29650
- #define QM_REG_MAXPQSIZETXSEL_4_RT_OFFSET 29651
- #define QM_REG_MAXPQSIZETXSEL_5_RT_OFFSET 29652
- #define QM_REG_MAXPQSIZETXSEL_6_RT_OFFSET 29653
- #define QM_REG_MAXPQSIZETXSEL_7_RT_OFFSET 29654
- #define QM_REG_MAXPQSIZETXSEL_8_RT_OFFSET 29655
- #define QM_REG_MAXPQSIZETXSEL_9_RT_OFFSET 29656
- #define QM_REG_MAXPQSIZETXSEL_10_RT_OFFSET 29657
- #define QM_REG_MAXPQSIZETXSEL_11_RT_OFFSET 29658
- #define QM_REG_MAXPQSIZETXSEL_12_RT_OFFSET 29659
- #define QM_REG_MAXPQSIZETXSEL_13_RT_OFFSET 29660
- #define QM_REG_MAXPQSIZETXSEL_14_RT_OFFSET 29661
- #define QM_REG_MAXPQSIZETXSEL_15_RT_OFFSET 29662
- #define QM_REG_MAXPQSIZETXSEL_16_RT_OFFSET 29663
- #define QM_REG_MAXPQSIZETXSEL_17_RT_OFFSET 29664
- #define QM_REG_MAXPQSIZETXSEL_18_RT_OFFSET 29665
- #define QM_REG_MAXPQSIZETXSEL_19_RT_OFFSET 29666
- #define QM_REG_MAXPQSIZETXSEL_20_RT_OFFSET 29667
- #define QM_REG_MAXPQSIZETXSEL_21_RT_OFFSET 29668
- #define QM_REG_MAXPQSIZETXSEL_22_RT_OFFSET 29669
- #define QM_REG_MAXPQSIZETXSEL_23_RT_OFFSET 29670
- #define QM_REG_MAXPQSIZETXSEL_24_RT_OFFSET 29671
- #define QM_REG_MAXPQSIZETXSEL_25_RT_OFFSET 29672
- #define QM_REG_MAXPQSIZETXSEL_26_RT_OFFSET 29673
- #define QM_REG_MAXPQSIZETXSEL_27_RT_OFFSET 29674
- #define QM_REG_MAXPQSIZETXSEL_28_RT_OFFSET 29675
- #define QM_REG_MAXPQSIZETXSEL_29_RT_OFFSET 29676
- #define QM_REG_MAXPQSIZETXSEL_30_RT_OFFSET 29677
- #define QM_REG_MAXPQSIZETXSEL_31_RT_OFFSET 29678
- #define QM_REG_MAXPQSIZETXSEL_32_RT_OFFSET 29679
- #define QM_REG_MAXPQSIZETXSEL_33_RT_OFFSET 29680
- #define QM_REG_MAXPQSIZETXSEL_34_RT_OFFSET 29681
- #define QM_REG_MAXPQSIZETXSEL_35_RT_OFFSET 29682
- #define QM_REG_MAXPQSIZETXSEL_36_RT_OFFSET 29683
- #define QM_REG_MAXPQSIZETXSEL_37_RT_OFFSET 29684
- #define QM_REG_MAXPQSIZETXSEL_38_RT_OFFSET 29685
- #define QM_REG_MAXPQSIZETXSEL_39_RT_OFFSET 29686
- #define QM_REG_MAXPQSIZETXSEL_40_RT_OFFSET 29687
- #define QM_REG_MAXPQSIZETXSEL_41_RT_OFFSET 29688
- #define QM_REG_MAXPQSIZETXSEL_42_RT_OFFSET 29689
- #define QM_REG_MAXPQSIZETXSEL_43_RT_OFFSET 29690
- #define QM_REG_MAXPQSIZETXSEL_44_RT_OFFSET 29691
- #define QM_REG_MAXPQSIZETXSEL_45_RT_OFFSET 29692
- #define QM_REG_MAXPQSIZETXSEL_46_RT_OFFSET 29693
- #define QM_REG_MAXPQSIZETXSEL_47_RT_OFFSET 29694
- #define QM_REG_MAXPQSIZETXSEL_48_RT_OFFSET 29695
- #define QM_REG_MAXPQSIZETXSEL_49_RT_OFFSET 29696
- #define QM_REG_MAXPQSIZETXSEL_50_RT_OFFSET 29697
- #define QM_REG_MAXPQSIZETXSEL_51_RT_OFFSET 29698
- #define QM_REG_MAXPQSIZETXSEL_52_RT_OFFSET 29699
- #define QM_REG_MAXPQSIZETXSEL_53_RT_OFFSET 29700
- #define QM_REG_MAXPQSIZETXSEL_54_RT_OFFSET 29701
- #define QM_REG_MAXPQSIZETXSEL_55_RT_OFFSET 29702
- #define QM_REG_MAXPQSIZETXSEL_56_RT_OFFSET 29703
- #define QM_REG_MAXPQSIZETXSEL_57_RT_OFFSET 29704
- #define QM_REG_MAXPQSIZETXSEL_58_RT_OFFSET 29705
- #define QM_REG_MAXPQSIZETXSEL_59_RT_OFFSET 29706
- #define QM_REG_MAXPQSIZETXSEL_60_RT_OFFSET 29707
- #define QM_REG_MAXPQSIZETXSEL_61_RT_OFFSET 29708
- #define QM_REG_MAXPQSIZETXSEL_62_RT_OFFSET 29709
- #define QM_REG_MAXPQSIZETXSEL_63_RT_OFFSET 29710
- #define QM_REG_BASEADDROTHERPQ_RT_OFFSET 29711
- #define QM_REG_BASEADDROTHERPQ_RT_SIZE 128
- #define QM_REG_VOQCRDLINE_RT_OFFSET 29839
- #define QM_REG_VOQCRDLINE_RT_SIZE 20
- #define QM_REG_VOQINITCRDLINE_RT_OFFSET 29859
- #define QM_REG_VOQINITCRDLINE_RT_SIZE 20
- #define QM_REG_AFULLQMBYPTHRPFWFQ_RT_OFFSET 29879
- #define QM_REG_AFULLQMBYPTHRVPWFQ_RT_OFFSET 29880
- #define QM_REG_AFULLQMBYPTHRPFRL_RT_OFFSET 29881
- #define QM_REG_AFULLQMBYPTHRGLBLRL_RT_OFFSET 29882
- #define QM_REG_AFULLOPRTNSTCCRDMASK_RT_OFFSET 29883
- #define QM_REG_WRROTHERPQGRP_0_RT_OFFSET 29884
- #define QM_REG_WRROTHERPQGRP_1_RT_OFFSET 29885
- #define QM_REG_WRROTHERPQGRP_2_RT_OFFSET 29886
- #define QM_REG_WRROTHERPQGRP_3_RT_OFFSET 29887
- #define QM_REG_WRROTHERPQGRP_4_RT_OFFSET 29888
- #define QM_REG_WRROTHERPQGRP_5_RT_OFFSET 29889
- #define QM_REG_WRROTHERPQGRP_6_RT_OFFSET 29890
- #define QM_REG_WRROTHERPQGRP_7_RT_OFFSET 29891
- #define QM_REG_WRROTHERPQGRP_8_RT_OFFSET 29892
- #define QM_REG_WRROTHERPQGRP_9_RT_OFFSET 29893
- #define QM_REG_WRROTHERPQGRP_10_RT_OFFSET 29894
- #define QM_REG_WRROTHERPQGRP_11_RT_OFFSET 29895
- #define QM_REG_WRROTHERPQGRP_12_RT_OFFSET 29896
- #define QM_REG_WRROTHERPQGRP_13_RT_OFFSET 29897
- #define QM_REG_WRROTHERPQGRP_14_RT_OFFSET 29898
- #define QM_REG_WRROTHERPQGRP_15_RT_OFFSET 29899
- #define QM_REG_WRROTHERGRPWEIGHT_0_RT_OFFSET 29900
- #define QM_REG_WRROTHERGRPWEIGHT_1_RT_OFFSET 29901
- #define QM_REG_WRROTHERGRPWEIGHT_2_RT_OFFSET 29902
- #define QM_REG_WRROTHERGRPWEIGHT_3_RT_OFFSET 29903
- #define QM_REG_WRRTXGRPWEIGHT_0_RT_OFFSET 29904
- #define QM_REG_WRRTXGRPWEIGHT_1_RT_OFFSET 29905
- #define QM_REG_PQTX2PF_0_RT_OFFSET 29906
- #define QM_REG_PQTX2PF_1_RT_OFFSET 29907
- #define QM_REG_PQTX2PF_2_RT_OFFSET 29908
- #define QM_REG_PQTX2PF_3_RT_OFFSET 29909
- #define QM_REG_PQTX2PF_4_RT_OFFSET 29910
- #define QM_REG_PQTX2PF_5_RT_OFFSET 29911
- #define QM_REG_PQTX2PF_6_RT_OFFSET 29912
- #define QM_REG_PQTX2PF_7_RT_OFFSET 29913
- #define QM_REG_PQTX2PF_8_RT_OFFSET 29914
- #define QM_REG_PQTX2PF_9_RT_OFFSET 29915
- #define QM_REG_PQTX2PF_10_RT_OFFSET 29916
- #define QM_REG_PQTX2PF_11_RT_OFFSET 29917
- #define QM_REG_PQTX2PF_12_RT_OFFSET 29918
- #define QM_REG_PQTX2PF_13_RT_OFFSET 29919
- #define QM_REG_PQTX2PF_14_RT_OFFSET 29920
- #define QM_REG_PQTX2PF_15_RT_OFFSET 29921
- #define QM_REG_PQTX2PF_16_RT_OFFSET 29922
- #define QM_REG_PQTX2PF_17_RT_OFFSET 29923
- #define QM_REG_PQTX2PF_18_RT_OFFSET 29924
- #define QM_REG_PQTX2PF_19_RT_OFFSET 29925
- #define QM_REG_PQTX2PF_20_RT_OFFSET 29926
- #define QM_REG_PQTX2PF_21_RT_OFFSET 29927
- #define QM_REG_PQTX2PF_22_RT_OFFSET 29928
- #define QM_REG_PQTX2PF_23_RT_OFFSET 29929
- #define QM_REG_PQTX2PF_24_RT_OFFSET 29930
- #define QM_REG_PQTX2PF_25_RT_OFFSET 29931
- #define QM_REG_PQTX2PF_26_RT_OFFSET 29932
- #define QM_REG_PQTX2PF_27_RT_OFFSET 29933
- #define QM_REG_PQTX2PF_28_RT_OFFSET 29934
- #define QM_REG_PQTX2PF_29_RT_OFFSET 29935
- #define QM_REG_PQTX2PF_30_RT_OFFSET 29936
- #define QM_REG_PQTX2PF_31_RT_OFFSET 29937
- #define QM_REG_PQTX2PF_32_RT_OFFSET 29938
- #define QM_REG_PQTX2PF_33_RT_OFFSET 29939
- #define QM_REG_PQTX2PF_34_RT_OFFSET 29940
- #define QM_REG_PQTX2PF_35_RT_OFFSET 29941
- #define QM_REG_PQTX2PF_36_RT_OFFSET 29942
- #define QM_REG_PQTX2PF_37_RT_OFFSET 29943
- #define QM_REG_PQTX2PF_38_RT_OFFSET 29944
- #define QM_REG_PQTX2PF_39_RT_OFFSET 29945
- #define QM_REG_PQTX2PF_40_RT_OFFSET 29946
- #define QM_REG_PQTX2PF_41_RT_OFFSET 29947
- #define QM_REG_PQTX2PF_42_RT_OFFSET 29948
- #define QM_REG_PQTX2PF_43_RT_OFFSET 29949
- #define QM_REG_PQTX2PF_44_RT_OFFSET 29950
- #define QM_REG_PQTX2PF_45_RT_OFFSET 29951
- #define QM_REG_PQTX2PF_46_RT_OFFSET 29952
- #define QM_REG_PQTX2PF_47_RT_OFFSET 29953
- #define QM_REG_PQTX2PF_48_RT_OFFSET 29954
- #define QM_REG_PQTX2PF_49_RT_OFFSET 29955
- #define QM_REG_PQTX2PF_50_RT_OFFSET 29956
- #define QM_REG_PQTX2PF_51_RT_OFFSET 29957
- #define QM_REG_PQTX2PF_52_RT_OFFSET 29958
- #define QM_REG_PQTX2PF_53_RT_OFFSET 29959
- #define QM_REG_PQTX2PF_54_RT_OFFSET 29960
- #define QM_REG_PQTX2PF_55_RT_OFFSET 29961
- #define QM_REG_PQTX2PF_56_RT_OFFSET 29962
- #define QM_REG_PQTX2PF_57_RT_OFFSET 29963
- #define QM_REG_PQTX2PF_58_RT_OFFSET 29964
- #define QM_REG_PQTX2PF_59_RT_OFFSET 29965
- #define QM_REG_PQTX2PF_60_RT_OFFSET 29966
- #define QM_REG_PQTX2PF_61_RT_OFFSET 29967
- #define QM_REG_PQTX2PF_62_RT_OFFSET 29968
- #define QM_REG_PQTX2PF_63_RT_OFFSET 29969
- #define QM_REG_PQOTHER2PF_0_RT_OFFSET 29970
- #define QM_REG_PQOTHER2PF_1_RT_OFFSET 29971
- #define QM_REG_PQOTHER2PF_2_RT_OFFSET 29972
- #define QM_REG_PQOTHER2PF_3_RT_OFFSET 29973
- #define QM_REG_PQOTHER2PF_4_RT_OFFSET 29974
- #define QM_REG_PQOTHER2PF_5_RT_OFFSET 29975
- #define QM_REG_PQOTHER2PF_6_RT_OFFSET 29976
- #define QM_REG_PQOTHER2PF_7_RT_OFFSET 29977
- #define QM_REG_PQOTHER2PF_8_RT_OFFSET 29978
- #define QM_REG_PQOTHER2PF_9_RT_OFFSET 29979
- #define QM_REG_PQOTHER2PF_10_RT_OFFSET 29980
- #define QM_REG_PQOTHER2PF_11_RT_OFFSET 29981
- #define QM_REG_PQOTHER2PF_12_RT_OFFSET 29982
- #define QM_REG_PQOTHER2PF_13_RT_OFFSET 29983
- #define QM_REG_PQOTHER2PF_14_RT_OFFSET 29984
- #define QM_REG_PQOTHER2PF_15_RT_OFFSET 29985
- #define QM_REG_RLGLBLPERIOD_0_RT_OFFSET 29986
- #define QM_REG_RLGLBLPERIOD_1_RT_OFFSET 29987
- #define QM_REG_RLGLBLPERIODTIMER_0_RT_OFFSET 29988
- #define QM_REG_RLGLBLPERIODTIMER_1_RT_OFFSET 29989
- #define QM_REG_RLGLBLPERIODSEL_0_RT_OFFSET 29990
- #define QM_REG_RLGLBLPERIODSEL_1_RT_OFFSET 29991
- #define QM_REG_RLGLBLPERIODSEL_2_RT_OFFSET 29992
- #define QM_REG_RLGLBLPERIODSEL_3_RT_OFFSET 29993
- #define QM_REG_RLGLBLPERIODSEL_4_RT_OFFSET 29994
- #define QM_REG_RLGLBLPERIODSEL_5_RT_OFFSET 29995
- #define QM_REG_RLGLBLPERIODSEL_6_RT_OFFSET 29996
- #define QM_REG_RLGLBLPERIODSEL_7_RT_OFFSET 29997
- #define QM_REG_RLGLBLINCVAL_RT_OFFSET 29998
- #define QM_REG_RLGLBLINCVAL_RT_SIZE 256
- #define QM_REG_RLGLBLUPPERBOUND_RT_OFFSET 30254
- #define QM_REG_RLGLBLUPPERBOUND_RT_SIZE 256
- #define QM_REG_RLGLBLCRD_RT_OFFSET 30510
- #define QM_REG_RLGLBLCRD_RT_SIZE 256
- #define QM_REG_RLGLBLENABLE_RT_OFFSET 30766
- #define QM_REG_RLPFPERIOD_RT_OFFSET 30767
- #define QM_REG_RLPFPERIODTIMER_RT_OFFSET 30768
- #define QM_REG_RLPFINCVAL_RT_OFFSET 30769
- #define QM_REG_RLPFINCVAL_RT_SIZE 16
- #define QM_REG_RLPFUPPERBOUND_RT_OFFSET 30785
- #define QM_REG_RLPFUPPERBOUND_RT_SIZE 16
- #define QM_REG_RLPFCRD_RT_OFFSET 30801
- #define QM_REG_RLPFCRD_RT_SIZE 16
- #define QM_REG_RLPFENABLE_RT_OFFSET 30817
- #define QM_REG_RLPFVOQENABLE_RT_OFFSET 30818
- #define QM_REG_WFQPFWEIGHT_RT_OFFSET 30819
- #define QM_REG_WFQPFWEIGHT_RT_SIZE 16
- #define QM_REG_WFQPFUPPERBOUND_RT_OFFSET 30835
- #define QM_REG_WFQPFUPPERBOUND_RT_SIZE 16
- #define QM_REG_WFQPFCRD_RT_OFFSET 30851
- #define QM_REG_WFQPFCRD_RT_SIZE 160
- #define QM_REG_WFQPFENABLE_RT_OFFSET 31011
- #define QM_REG_WFQVPENABLE_RT_OFFSET 31012
- #define QM_REG_BASEADDRTXPQ_RT_OFFSET 31013
- #define QM_REG_BASEADDRTXPQ_RT_SIZE 512
- #define QM_REG_TXPQMAP_RT_OFFSET 31525
- #define QM_REG_TXPQMAP_RT_SIZE 512
- #define QM_REG_WFQVPWEIGHT_RT_OFFSET 32037
- #define QM_REG_WFQVPWEIGHT_RT_SIZE 512
- #define QM_REG_WFQVPCRD_RT_OFFSET 32549
- #define QM_REG_WFQVPCRD_RT_SIZE 512
- #define QM_REG_WFQVPMAP_RT_OFFSET 33061
- #define QM_REG_WFQVPMAP_RT_SIZE 512
- #define QM_REG_WFQPFCRD_MSB_RT_OFFSET 33573
- #define QM_REG_WFQPFCRD_MSB_RT_SIZE 160
- #define NIG_REG_TAG_ETHERTYPE_0_RT_OFFSET 33733
- #define NIG_REG_OUTER_TAG_VALUE_LIST0_RT_OFFSET 33734
- #define NIG_REG_OUTER_TAG_VALUE_LIST1_RT_OFFSET 33735
- #define NIG_REG_OUTER_TAG_VALUE_LIST2_RT_OFFSET 33736
- #define NIG_REG_OUTER_TAG_VALUE_LIST3_RT_OFFSET 33737
- #define NIG_REG_OUTER_TAG_VALUE_MASK_RT_OFFSET 33738
- #define NIG_REG_LLH_FUNC_TAGMAC_CLS_TYPE_RT_OFFSET 33739
- #define NIG_REG_LLH_FUNC_TAG_EN_RT_OFFSET 33740
- #define NIG_REG_LLH_FUNC_TAG_EN_RT_SIZE 4
- #define NIG_REG_LLH_FUNC_TAG_HDR_SEL_RT_OFFSET 33744
- #define NIG_REG_LLH_FUNC_TAG_HDR_SEL_RT_SIZE 4
- #define NIG_REG_LLH_FUNC_TAG_VALUE_RT_OFFSET 33748
- #define NIG_REG_LLH_FUNC_TAG_VALUE_RT_SIZE 4
- #define NIG_REG_LLH_FUNC_NO_TAG_RT_OFFSET 33752
- #define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_OFFSET 33753
- #define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_SIZE 32
- #define NIG_REG_LLH_FUNC_FILTER_EN_RT_OFFSET 33785
- #define NIG_REG_LLH_FUNC_FILTER_EN_RT_SIZE 16
- #define NIG_REG_LLH_FUNC_FILTER_MODE_RT_OFFSET 33801
- #define NIG_REG_LLH_FUNC_FILTER_MODE_RT_SIZE 16
- #define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_OFFSET 33817
- #define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_SIZE 16
- #define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_OFFSET 33833
- #define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_SIZE 16
- #define NIG_REG_TX_EDPM_CTRL_RT_OFFSET 33849
- #define NIG_REG_ROCE_DUPLICATE_TO_HOST_RT_OFFSET 33850
- #define CDU_REG_CID_ADDR_PARAMS_RT_OFFSET 33851
- #define CDU_REG_SEGMENT0_PARAMS_RT_OFFSET 33852
- #define CDU_REG_SEGMENT1_PARAMS_RT_OFFSET 33853
- #define CDU_REG_PF_SEG0_TYPE_OFFSET_RT_OFFSET 33854
- #define CDU_REG_PF_SEG1_TYPE_OFFSET_RT_OFFSET 33855
- #define CDU_REG_PF_SEG2_TYPE_OFFSET_RT_OFFSET 33856
- #define CDU_REG_PF_SEG3_TYPE_OFFSET_RT_OFFSET 33857
- #define CDU_REG_PF_FL_SEG0_TYPE_OFFSET_RT_OFFSET 33858
- #define CDU_REG_PF_FL_SEG1_TYPE_OFFSET_RT_OFFSET 33859
- #define CDU_REG_PF_FL_SEG2_TYPE_OFFSET_RT_OFFSET 33860
- #define CDU_REG_PF_FL_SEG3_TYPE_OFFSET_RT_OFFSET 33861
- #define CDU_REG_VF_SEG_TYPE_OFFSET_RT_OFFSET 33862
- #define CDU_REG_VF_FL_SEG_TYPE_OFFSET_RT_OFFSET 33863
- #define PBF_REG_TAG_ETHERTYPE_0_RT_OFFSET 33864
- #define PBF_REG_BTB_SHARED_AREA_SIZE_RT_OFFSET 33865
- #define PBF_REG_YCMD_QS_NUM_LINES_VOQ0_RT_OFFSET 33866
- #define PBF_REG_BTB_GUARANTEED_VOQ0_RT_OFFSET 33867
- #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ0_RT_OFFSET 33868
- #define PBF_REG_YCMD_QS_NUM_LINES_VOQ1_RT_OFFSET 33869
- #define PBF_REG_BTB_GUARANTEED_VOQ1_RT_OFFSET 33870
- #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ1_RT_OFFSET 33871
- #define PBF_REG_YCMD_QS_NUM_LINES_VOQ2_RT_OFFSET 33872
- #define PBF_REG_BTB_GUARANTEED_VOQ2_RT_OFFSET 33873
- #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ2_RT_OFFSET 33874
- #define PBF_REG_YCMD_QS_NUM_LINES_VOQ3_RT_OFFSET 33875
- #define PBF_REG_BTB_GUARANTEED_VOQ3_RT_OFFSET 33876
- #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ3_RT_OFFSET 33877
- #define PBF_REG_YCMD_QS_NUM_LINES_VOQ4_RT_OFFSET 33878
- #define PBF_REG_BTB_GUARANTEED_VOQ4_RT_OFFSET 33879
- #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ4_RT_OFFSET 33880
- #define PBF_REG_YCMD_QS_NUM_LINES_VOQ5_RT_OFFSET 33881
- #define PBF_REG_BTB_GUARANTEED_VOQ5_RT_OFFSET 33882
- #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ5_RT_OFFSET 33883
- #define PBF_REG_YCMD_QS_NUM_LINES_VOQ6_RT_OFFSET 33884
- #define PBF_REG_BTB_GUARANTEED_VOQ6_RT_OFFSET 33885
- #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ6_RT_OFFSET 33886
- #define PBF_REG_YCMD_QS_NUM_LINES_VOQ7_RT_OFFSET 33887
- #define PBF_REG_BTB_GUARANTEED_VOQ7_RT_OFFSET 33888
- #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ7_RT_OFFSET 33889
- #define PBF_REG_YCMD_QS_NUM_LINES_VOQ8_RT_OFFSET 33890
- #define PBF_REG_BTB_GUARANTEED_VOQ8_RT_OFFSET 33891
- #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ8_RT_OFFSET 33892
- #define PBF_REG_YCMD_QS_NUM_LINES_VOQ9_RT_OFFSET 33893
- #define PBF_REG_BTB_GUARANTEED_VOQ9_RT_OFFSET 33894
- #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ9_RT_OFFSET 33895
- #define PBF_REG_YCMD_QS_NUM_LINES_VOQ10_RT_OFFSET 33896
- #define PBF_REG_BTB_GUARANTEED_VOQ10_RT_OFFSET 33897
- #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ10_RT_OFFSET 33898
- #define PBF_REG_YCMD_QS_NUM_LINES_VOQ11_RT_OFFSET 33899
- #define PBF_REG_BTB_GUARANTEED_VOQ11_RT_OFFSET 33900
- #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ11_RT_OFFSET 33901
- #define PBF_REG_YCMD_QS_NUM_LINES_VOQ12_RT_OFFSET 33902
- #define PBF_REG_BTB_GUARANTEED_VOQ12_RT_OFFSET 33903
- #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ12_RT_OFFSET 33904
- #define PBF_REG_YCMD_QS_NUM_LINES_VOQ13_RT_OFFSET 33905
- #define PBF_REG_BTB_GUARANTEED_VOQ13_RT_OFFSET 33906
- #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ13_RT_OFFSET 33907
- #define PBF_REG_YCMD_QS_NUM_LINES_VOQ14_RT_OFFSET 33908
- #define PBF_REG_BTB_GUARANTEED_VOQ14_RT_OFFSET 33909
- #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ14_RT_OFFSET 33910
- #define PBF_REG_YCMD_QS_NUM_LINES_VOQ15_RT_OFFSET 33911
- #define PBF_REG_BTB_GUARANTEED_VOQ15_RT_OFFSET 33912
- #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ15_RT_OFFSET 33913
- #define PBF_REG_YCMD_QS_NUM_LINES_VOQ16_RT_OFFSET 33914
- #define PBF_REG_BTB_GUARANTEED_VOQ16_RT_OFFSET 33915
- #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ16_RT_OFFSET 33916
- #define PBF_REG_YCMD_QS_NUM_LINES_VOQ17_RT_OFFSET 33917
- #define PBF_REG_BTB_GUARANTEED_VOQ17_RT_OFFSET 33918
- #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ17_RT_OFFSET 33919
- #define PBF_REG_YCMD_QS_NUM_LINES_VOQ18_RT_OFFSET 33920
- #define PBF_REG_BTB_GUARANTEED_VOQ18_RT_OFFSET 33921
- #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ18_RT_OFFSET 33922
- #define PBF_REG_YCMD_QS_NUM_LINES_VOQ19_RT_OFFSET 33923
- #define PBF_REG_BTB_GUARANTEED_VOQ19_RT_OFFSET 33924
- #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ19_RT_OFFSET 33925
- #define XCM_REG_CON_PHY_Q3_RT_OFFSET 33926
- #define RUNTIME_ARRAY_SIZE 33927
- /* The eth storm context for the Tstorm */
- struct tstorm_eth_conn_st_ctx {
- __le32 reserved[4];
- };
- /* The eth storm context for the Pstorm */
- struct pstorm_eth_conn_st_ctx {
- __le32 reserved[8];
- };
- /* The eth storm context for the Xstorm */
- struct xstorm_eth_conn_st_ctx {
- __le32 reserved[60];
- };
- struct xstorm_eth_conn_ag_ctx {
- u8 reserved0;
- u8 eth_state;
- u8 flags0;
- #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED1_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED1_SHIFT 1
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED2_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED2_SHIFT 2
- #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED3_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED3_SHIFT 4
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED4_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED4_SHIFT 5
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED5_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED5_SHIFT 6
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED6_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED6_SHIFT 7
- u8 flags1;
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED7_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED7_SHIFT 0
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED8_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED8_SHIFT 1
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED9_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED9_SHIFT 2
- #define XSTORM_ETH_CONN_AG_CTX_BIT11_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_BIT11_SHIFT 3
- #define XSTORM_ETH_CONN_AG_CTX_BIT12_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_BIT12_SHIFT 4
- #define XSTORM_ETH_CONN_AG_CTX_BIT13_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_BIT13_SHIFT 5
- #define XSTORM_ETH_CONN_AG_CTX_TX_RULE_ACTIVE_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT 6
- #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_ACTIVE_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT 7
- u8 flags2;
- #define XSTORM_ETH_CONN_AG_CTX_CF0_MASK 0x3
- #define XSTORM_ETH_CONN_AG_CTX_CF0_SHIFT 0
- #define XSTORM_ETH_CONN_AG_CTX_CF1_MASK 0x3
- #define XSTORM_ETH_CONN_AG_CTX_CF1_SHIFT 2
- #define XSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
- #define XSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 4
- #define XSTORM_ETH_CONN_AG_CTX_CF3_MASK 0x3
- #define XSTORM_ETH_CONN_AG_CTX_CF3_SHIFT 6
- u8 flags3;
- #define XSTORM_ETH_CONN_AG_CTX_CF4_MASK 0x3
- #define XSTORM_ETH_CONN_AG_CTX_CF4_SHIFT 0
- #define XSTORM_ETH_CONN_AG_CTX_CF5_MASK 0x3
- #define XSTORM_ETH_CONN_AG_CTX_CF5_SHIFT 2
- #define XSTORM_ETH_CONN_AG_CTX_CF6_MASK 0x3
- #define XSTORM_ETH_CONN_AG_CTX_CF6_SHIFT 4
- #define XSTORM_ETH_CONN_AG_CTX_CF7_MASK 0x3
- #define XSTORM_ETH_CONN_AG_CTX_CF7_SHIFT 6
- u8 flags4;
- #define XSTORM_ETH_CONN_AG_CTX_CF8_MASK 0x3
- #define XSTORM_ETH_CONN_AG_CTX_CF8_SHIFT 0
- #define XSTORM_ETH_CONN_AG_CTX_CF9_MASK 0x3
- #define XSTORM_ETH_CONN_AG_CTX_CF9_SHIFT 2
- #define XSTORM_ETH_CONN_AG_CTX_CF10_MASK 0x3
- #define XSTORM_ETH_CONN_AG_CTX_CF10_SHIFT 4
- #define XSTORM_ETH_CONN_AG_CTX_CF11_MASK 0x3
- #define XSTORM_ETH_CONN_AG_CTX_CF11_SHIFT 6
- u8 flags5;
- #define XSTORM_ETH_CONN_AG_CTX_CF12_MASK 0x3
- #define XSTORM_ETH_CONN_AG_CTX_CF12_SHIFT 0
- #define XSTORM_ETH_CONN_AG_CTX_CF13_MASK 0x3
- #define XSTORM_ETH_CONN_AG_CTX_CF13_SHIFT 2
- #define XSTORM_ETH_CONN_AG_CTX_CF14_MASK 0x3
- #define XSTORM_ETH_CONN_AG_CTX_CF14_SHIFT 4
- #define XSTORM_ETH_CONN_AG_CTX_CF15_MASK 0x3
- #define XSTORM_ETH_CONN_AG_CTX_CF15_SHIFT 6
- u8 flags6;
- #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_MASK 0x3
- #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_SHIFT 0
- #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_MASK 0x3
- #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_SHIFT 2
- #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_MASK 0x3
- #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_SHIFT 4
- #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_MASK 0x3
- #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_SHIFT 6
- u8 flags7;
- #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
- #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED10_MASK 0x3
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED10_SHIFT 2
- #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_MASK 0x3
- #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_SHIFT 4
- #define XSTORM_ETH_CONN_AG_CTX_CF0EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT 6
- #define XSTORM_ETH_CONN_AG_CTX_CF1EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT 7
- u8 flags8;
- #define XSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 0
- #define XSTORM_ETH_CONN_AG_CTX_CF3EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT 1
- #define XSTORM_ETH_CONN_AG_CTX_CF4EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_CF4EN_SHIFT 2
- #define XSTORM_ETH_CONN_AG_CTX_CF5EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_CF5EN_SHIFT 3
- #define XSTORM_ETH_CONN_AG_CTX_CF6EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_CF6EN_SHIFT 4
- #define XSTORM_ETH_CONN_AG_CTX_CF7EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_CF7EN_SHIFT 5
- #define XSTORM_ETH_CONN_AG_CTX_CF8EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_CF8EN_SHIFT 6
- #define XSTORM_ETH_CONN_AG_CTX_CF9EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_CF9EN_SHIFT 7
- u8 flags9;
- #define XSTORM_ETH_CONN_AG_CTX_CF10EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_CF10EN_SHIFT 0
- #define XSTORM_ETH_CONN_AG_CTX_CF11EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_CF11EN_SHIFT 1
- #define XSTORM_ETH_CONN_AG_CTX_CF12EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_CF12EN_SHIFT 2
- #define XSTORM_ETH_CONN_AG_CTX_CF13EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_CF13EN_SHIFT 3
- #define XSTORM_ETH_CONN_AG_CTX_CF14EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_CF14EN_SHIFT 4
- #define XSTORM_ETH_CONN_AG_CTX_CF15EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_CF15EN_SHIFT 5
- #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_SHIFT 6
- #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_EN_SHIFT 7
- u8 flags10;
- #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_EN_SHIFT 0
- #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT 1
- #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED11_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED11_SHIFT 3
- #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
- #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_SHIFT 5
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED12_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED12_SHIFT 6
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED13_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED13_SHIFT 7
- u8 flags11;
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED14_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED14_SHIFT 0
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED15_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RESERVED15_SHIFT 1
- #define XSTORM_ETH_CONN_AG_CTX_TX_DEC_RULE_EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT 2
- #define XSTORM_ETH_CONN_AG_CTX_RULE5EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT 3
- #define XSTORM_ETH_CONN_AG_CTX_RULE6EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RULE6EN_SHIFT 4
- #define XSTORM_ETH_CONN_AG_CTX_RULE7EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT 5
- #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
- #define XSTORM_ETH_CONN_AG_CTX_RULE9EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RULE9EN_SHIFT 7
- u8 flags12;
- #define XSTORM_ETH_CONN_AG_CTX_RULE10EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RULE10EN_SHIFT 0
- #define XSTORM_ETH_CONN_AG_CTX_RULE11EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RULE11EN_SHIFT 1
- #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
- #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
- #define XSTORM_ETH_CONN_AG_CTX_RULE14EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RULE14EN_SHIFT 4
- #define XSTORM_ETH_CONN_AG_CTX_RULE15EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RULE15EN_SHIFT 5
- #define XSTORM_ETH_CONN_AG_CTX_RULE16EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RULE16EN_SHIFT 6
- #define XSTORM_ETH_CONN_AG_CTX_RULE17EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RULE17EN_SHIFT 7
- u8 flags13;
- #define XSTORM_ETH_CONN_AG_CTX_RULE18EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RULE18EN_SHIFT 0
- #define XSTORM_ETH_CONN_AG_CTX_RULE19EN_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_RULE19EN_SHIFT 1
- #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
- #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
- #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
- #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
- #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
- #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
- u8 flags14;
- #define XSTORM_ETH_CONN_AG_CTX_EDPM_USE_EXT_HDR_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_EDPM_USE_EXT_HDR_SHIFT 0
- #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_SHIFT 1
- #define XSTORM_ETH_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_SHIFT 2
- #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_SHIFT 3
- #define XSTORM_ETH_CONN_AG_CTX_L2_EDPM_ENABLE_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_L2_EDPM_ENABLE_SHIFT 4
- #define XSTORM_ETH_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
- #define XSTORM_ETH_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
- #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_MASK 0x3
- #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_SHIFT 6
- u8 edpm_event_id;
- __le16 physical_q0;
- __le16 quota;
- __le16 edpm_num_bds;
- __le16 tx_bd_cons;
- __le16 tx_bd_prod;
- __le16 tx_class;
- __le16 conn_dpi;
- u8 byte3;
- u8 byte4;
- u8 byte5;
- u8 byte6;
- __le32 reg0;
- __le32 reg1;
- __le32 reg2;
- __le32 reg3;
- __le32 reg4;
- __le32 reg5;
- __le32 reg6;
- __le16 word7;
- __le16 word8;
- __le16 word9;
- __le16 word10;
- __le32 reg7;
- __le32 reg8;
- __le32 reg9;
- u8 byte7;
- u8 byte8;
- u8 byte9;
- u8 byte10;
- u8 byte11;
- u8 byte12;
- u8 byte13;
- u8 byte14;
- u8 byte15;
- u8 byte16;
- __le16 word11;
- __le32 reg10;
- __le32 reg11;
- __le32 reg12;
- __le32 reg13;
- __le32 reg14;
- __le32 reg15;
- __le32 reg16;
- __le32 reg17;
- __le32 reg18;
- __le32 reg19;
- __le16 word12;
- __le16 word13;
- __le16 word14;
- __le16 word15;
- };
- /* The eth storm context for the Ystorm */
- struct ystorm_eth_conn_st_ctx {
- __le32 reserved[8];
- };
- struct ystorm_eth_conn_ag_ctx {
- u8 byte0;
- u8 state;
- u8 flags0;
- #define YSTORM_ETH_CONN_AG_CTX_BIT0_MASK 0x1
- #define YSTORM_ETH_CONN_AG_CTX_BIT0_SHIFT 0
- #define YSTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
- #define YSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
- #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_MASK 0x3
- #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_SHIFT 2
- #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_MASK 0x3
- #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_SHIFT 4
- #define YSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
- #define YSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 6
- u8 flags1;
- #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_MASK 0x1
- #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_SHIFT 0
- #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_EN_MASK 0x1
- #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_EN_SHIFT 1
- #define YSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
- #define YSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 2
- #define YSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define YSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 3
- #define YSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define YSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 4
- #define YSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define YSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 5
- #define YSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define YSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 6
- #define YSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define YSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 7
- u8 tx_q0_int_coallecing_timeset;
- u8 byte3;
- __le16 word0;
- __le32 terminate_spqe;
- __le32 reg1;
- __le16 tx_bd_cons_upd;
- __le16 word2;
- __le16 word3;
- __le16 word4;
- __le32 reg2;
- __le32 reg3;
- };
- struct tstorm_eth_conn_ag_ctx {
- u8 byte0;
- u8 byte1;
- u8 flags0;
- #define TSTORM_ETH_CONN_AG_CTX_BIT0_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_BIT0_SHIFT 0
- #define TSTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
- #define TSTORM_ETH_CONN_AG_CTX_BIT2_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_BIT2_SHIFT 2
- #define TSTORM_ETH_CONN_AG_CTX_BIT3_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_BIT3_SHIFT 3
- #define TSTORM_ETH_CONN_AG_CTX_BIT4_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_BIT4_SHIFT 4
- #define TSTORM_ETH_CONN_AG_CTX_BIT5_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_BIT5_SHIFT 5
- #define TSTORM_ETH_CONN_AG_CTX_CF0_MASK 0x3
- #define TSTORM_ETH_CONN_AG_CTX_CF0_SHIFT 6
- u8 flags1;
- #define TSTORM_ETH_CONN_AG_CTX_CF1_MASK 0x3
- #define TSTORM_ETH_CONN_AG_CTX_CF1_SHIFT 0
- #define TSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
- #define TSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 2
- #define TSTORM_ETH_CONN_AG_CTX_CF3_MASK 0x3
- #define TSTORM_ETH_CONN_AG_CTX_CF3_SHIFT 4
- #define TSTORM_ETH_CONN_AG_CTX_CF4_MASK 0x3
- #define TSTORM_ETH_CONN_AG_CTX_CF4_SHIFT 6
- u8 flags2;
- #define TSTORM_ETH_CONN_AG_CTX_CF5_MASK 0x3
- #define TSTORM_ETH_CONN_AG_CTX_CF5_SHIFT 0
- #define TSTORM_ETH_CONN_AG_CTX_CF6_MASK 0x3
- #define TSTORM_ETH_CONN_AG_CTX_CF6_SHIFT 2
- #define TSTORM_ETH_CONN_AG_CTX_CF7_MASK 0x3
- #define TSTORM_ETH_CONN_AG_CTX_CF7_SHIFT 4
- #define TSTORM_ETH_CONN_AG_CTX_CF8_MASK 0x3
- #define TSTORM_ETH_CONN_AG_CTX_CF8_SHIFT 6
- u8 flags3;
- #define TSTORM_ETH_CONN_AG_CTX_CF9_MASK 0x3
- #define TSTORM_ETH_CONN_AG_CTX_CF9_SHIFT 0
- #define TSTORM_ETH_CONN_AG_CTX_CF10_MASK 0x3
- #define TSTORM_ETH_CONN_AG_CTX_CF10_SHIFT 2
- #define TSTORM_ETH_CONN_AG_CTX_CF0EN_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT 4
- #define TSTORM_ETH_CONN_AG_CTX_CF1EN_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT 5
- #define TSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 6
- #define TSTORM_ETH_CONN_AG_CTX_CF3EN_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT 7
- u8 flags4;
- #define TSTORM_ETH_CONN_AG_CTX_CF4EN_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_CF4EN_SHIFT 0
- #define TSTORM_ETH_CONN_AG_CTX_CF5EN_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_CF5EN_SHIFT 1
- #define TSTORM_ETH_CONN_AG_CTX_CF6EN_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_CF6EN_SHIFT 2
- #define TSTORM_ETH_CONN_AG_CTX_CF7EN_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_CF7EN_SHIFT 3
- #define TSTORM_ETH_CONN_AG_CTX_CF8EN_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_CF8EN_SHIFT 4
- #define TSTORM_ETH_CONN_AG_CTX_CF9EN_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_CF9EN_SHIFT 5
- #define TSTORM_ETH_CONN_AG_CTX_CF10EN_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_CF10EN_SHIFT 6
- #define TSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 7
- u8 flags5;
- #define TSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 0
- #define TSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 1
- #define TSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 2
- #define TSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 3
- #define TSTORM_ETH_CONN_AG_CTX_RULE5EN_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT 4
- #define TSTORM_ETH_CONN_AG_CTX_RX_BD_EN_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_RX_BD_EN_SHIFT 5
- #define TSTORM_ETH_CONN_AG_CTX_RULE7EN_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT 6
- #define TSTORM_ETH_CONN_AG_CTX_RULE8EN_MASK 0x1
- #define TSTORM_ETH_CONN_AG_CTX_RULE8EN_SHIFT 7
- __le32 reg0;
- __le32 reg1;
- __le32 reg2;
- __le32 reg3;
- __le32 reg4;
- __le32 reg5;
- __le32 reg6;
- __le32 reg7;
- __le32 reg8;
- u8 byte2;
- u8 byte3;
- __le16 rx_bd_cons;
- u8 byte4;
- u8 byte5;
- __le16 rx_bd_prod;
- __le16 word2;
- __le16 word3;
- __le32 reg9;
- __le32 reg10;
- };
- struct ustorm_eth_conn_ag_ctx {
- u8 byte0;
- u8 byte1;
- u8 flags0;
- #define USTORM_ETH_CONN_AG_CTX_BIT0_MASK 0x1
- #define USTORM_ETH_CONN_AG_CTX_BIT0_SHIFT 0
- #define USTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
- #define USTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
- #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_MASK 0x3
- #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_SHIFT 2
- #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_MASK 0x3
- #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_SHIFT 4
- #define USTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
- #define USTORM_ETH_CONN_AG_CTX_CF2_SHIFT 6
- u8 flags1;
- #define USTORM_ETH_CONN_AG_CTX_CF3_MASK 0x3
- #define USTORM_ETH_CONN_AG_CTX_CF3_SHIFT 0
- #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_MASK 0x3
- #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_SHIFT 2
- #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_MASK 0x3
- #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_SHIFT 4
- #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_MASK 0x3
- #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_SHIFT 6
- u8 flags2;
- #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_EN_MASK 0x1
- #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_EN_SHIFT 0
- #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_EN_MASK 0x1
- #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_EN_SHIFT 1
- #define USTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
- #define USTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 2
- #define USTORM_ETH_CONN_AG_CTX_CF3EN_MASK 0x1
- #define USTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT 3
- #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_EN_MASK 0x1
- #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_EN_SHIFT 4
- #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_EN_MASK 0x1
- #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_EN_SHIFT 5
- #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_MASK 0x1
- #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_SHIFT 6
- #define USTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define USTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 7
- u8 flags3;
- #define USTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define USTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 0
- #define USTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define USTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 1
- #define USTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define USTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 2
- #define USTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define USTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 3
- #define USTORM_ETH_CONN_AG_CTX_RULE5EN_MASK 0x1
- #define USTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT 4
- #define USTORM_ETH_CONN_AG_CTX_RULE6EN_MASK 0x1
- #define USTORM_ETH_CONN_AG_CTX_RULE6EN_SHIFT 5
- #define USTORM_ETH_CONN_AG_CTX_RULE7EN_MASK 0x1
- #define USTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT 6
- #define USTORM_ETH_CONN_AG_CTX_RULE8EN_MASK 0x1
- #define USTORM_ETH_CONN_AG_CTX_RULE8EN_SHIFT 7
- u8 byte2;
- u8 byte3;
- __le16 word0;
- __le16 tx_bd_cons;
- __le32 reg0;
- __le32 reg1;
- __le32 reg2;
- __le32 tx_int_coallecing_timeset;
- __le16 tx_drv_bd_cons;
- __le16 rx_drv_cqe_cons;
- };
- /* The eth storm context for the Ustorm */
- struct ustorm_eth_conn_st_ctx {
- __le32 reserved[40];
- };
- /* The eth storm context for the Mstorm */
- struct mstorm_eth_conn_st_ctx {
- __le32 reserved[8];
- };
- /* eth connection context */
- struct eth_conn_context {
- struct tstorm_eth_conn_st_ctx tstorm_st_context;
- struct regpair tstorm_st_padding[2];
- struct pstorm_eth_conn_st_ctx pstorm_st_context;
- struct xstorm_eth_conn_st_ctx xstorm_st_context;
- struct xstorm_eth_conn_ag_ctx xstorm_ag_context;
- struct ystorm_eth_conn_st_ctx ystorm_st_context;
- struct ystorm_eth_conn_ag_ctx ystorm_ag_context;
- struct tstorm_eth_conn_ag_ctx tstorm_ag_context;
- struct ustorm_eth_conn_ag_ctx ustorm_ag_context;
- struct ustorm_eth_conn_st_ctx ustorm_st_context;
- struct mstorm_eth_conn_st_ctx mstorm_st_context;
- };
- enum eth_error_code {
- ETH_OK = 0x00,
- ETH_FILTERS_MAC_ADD_FAIL_FULL,
- ETH_FILTERS_MAC_ADD_FAIL_FULL_MTT2,
- ETH_FILTERS_MAC_ADD_FAIL_DUP_MTT2,
- ETH_FILTERS_MAC_ADD_FAIL_DUP_STT2,
- ETH_FILTERS_MAC_DEL_FAIL_NOF,
- ETH_FILTERS_MAC_DEL_FAIL_NOF_MTT2,
- ETH_FILTERS_MAC_DEL_FAIL_NOF_STT2,
- ETH_FILTERS_MAC_ADD_FAIL_ZERO_MAC,
- ETH_FILTERS_VLAN_ADD_FAIL_FULL,
- ETH_FILTERS_VLAN_ADD_FAIL_DUP,
- ETH_FILTERS_VLAN_DEL_FAIL_NOF,
- ETH_FILTERS_VLAN_DEL_FAIL_NOF_TT1,
- ETH_FILTERS_PAIR_ADD_FAIL_DUP,
- ETH_FILTERS_PAIR_ADD_FAIL_FULL,
- ETH_FILTERS_PAIR_ADD_FAIL_FULL_MAC,
- ETH_FILTERS_PAIR_DEL_FAIL_NOF,
- ETH_FILTERS_PAIR_DEL_FAIL_NOF_TT1,
- ETH_FILTERS_PAIR_ADD_FAIL_ZERO_MAC,
- ETH_FILTERS_VNI_ADD_FAIL_FULL,
- ETH_FILTERS_VNI_ADD_FAIL_DUP,
- MAX_ETH_ERROR_CODE
- };
- enum eth_event_opcode {
- ETH_EVENT_UNUSED,
- ETH_EVENT_VPORT_START,
- ETH_EVENT_VPORT_UPDATE,
- ETH_EVENT_VPORT_STOP,
- ETH_EVENT_TX_QUEUE_START,
- ETH_EVENT_TX_QUEUE_STOP,
- ETH_EVENT_RX_QUEUE_START,
- ETH_EVENT_RX_QUEUE_UPDATE,
- ETH_EVENT_RX_QUEUE_STOP,
- ETH_EVENT_FILTERS_UPDATE,
- ETH_EVENT_RESERVED,
- ETH_EVENT_RESERVED2,
- ETH_EVENT_RESERVED3,
- ETH_EVENT_RX_ADD_UDP_FILTER,
- ETH_EVENT_RX_DELETE_UDP_FILTER,
- ETH_EVENT_RESERVED4,
- ETH_EVENT_RESERVED5,
- MAX_ETH_EVENT_OPCODE
- };
- /* Classify rule types in E2/E3 */
- enum eth_filter_action {
- ETH_FILTER_ACTION_UNUSED,
- ETH_FILTER_ACTION_REMOVE,
- ETH_FILTER_ACTION_ADD,
- ETH_FILTER_ACTION_REMOVE_ALL,
- MAX_ETH_FILTER_ACTION
- };
- /* Command for adding/removing a classification rule $$KEEP_ENDIANNESS$$ */
- struct eth_filter_cmd {
- u8 type;
- u8 vport_id;
- u8 action;
- u8 reserved0;
- __le32 vni;
- __le16 mac_lsb;
- __le16 mac_mid;
- __le16 mac_msb;
- __le16 vlan_id;
- };
- /* $$KEEP_ENDIANNESS$$ */
- struct eth_filter_cmd_header {
- u8 rx;
- u8 tx;
- u8 cmd_cnt;
- u8 assert_on_error;
- u8 reserved1[4];
- };
- /* Ethernet filter types: mac/vlan/pair */
- enum eth_filter_type {
- ETH_FILTER_TYPE_UNUSED,
- ETH_FILTER_TYPE_MAC,
- ETH_FILTER_TYPE_VLAN,
- ETH_FILTER_TYPE_PAIR,
- ETH_FILTER_TYPE_INNER_MAC,
- ETH_FILTER_TYPE_INNER_VLAN,
- ETH_FILTER_TYPE_INNER_PAIR,
- ETH_FILTER_TYPE_INNER_MAC_VNI_PAIR,
- ETH_FILTER_TYPE_MAC_VNI_PAIR,
- ETH_FILTER_TYPE_VNI,
- MAX_ETH_FILTER_TYPE
- };
- enum eth_ipv4_frag_type {
- ETH_IPV4_NOT_FRAG,
- ETH_IPV4_FIRST_FRAG,
- ETH_IPV4_NON_FIRST_FRAG,
- MAX_ETH_IPV4_FRAG_TYPE
- };
- enum eth_ramrod_cmd_id {
- ETH_RAMROD_UNUSED,
- ETH_RAMROD_VPORT_START,
- ETH_RAMROD_VPORT_UPDATE,
- ETH_RAMROD_VPORT_STOP,
- ETH_RAMROD_RX_QUEUE_START,
- ETH_RAMROD_RX_QUEUE_STOP,
- ETH_RAMROD_TX_QUEUE_START,
- ETH_RAMROD_TX_QUEUE_STOP,
- ETH_RAMROD_FILTERS_UPDATE,
- ETH_RAMROD_RX_QUEUE_UPDATE,
- ETH_RAMROD_RX_CREATE_OPENFLOW_ACTION,
- ETH_RAMROD_RX_ADD_OPENFLOW_FILTER,
- ETH_RAMROD_RX_DELETE_OPENFLOW_FILTER,
- ETH_RAMROD_RX_ADD_UDP_FILTER,
- ETH_RAMROD_RX_DELETE_UDP_FILTER,
- ETH_RAMROD_RX_CREATE_GFT_ACTION,
- ETH_RAMROD_GFT_UPDATE_FILTER,
- MAX_ETH_RAMROD_CMD_ID
- };
- /* return code from eth sp ramrods */
- struct eth_return_code {
- u8 value;
- #define ETH_RETURN_CODE_ERR_CODE_MASK 0x1F
- #define ETH_RETURN_CODE_ERR_CODE_SHIFT 0
- #define ETH_RETURN_CODE_RESERVED_MASK 0x3
- #define ETH_RETURN_CODE_RESERVED_SHIFT 5
- #define ETH_RETURN_CODE_RX_TX_MASK 0x1
- #define ETH_RETURN_CODE_RX_TX_SHIFT 7
- };
- /* What to do in case an error occurs */
- enum eth_tx_err {
- ETH_TX_ERR_DROP,
- ETH_TX_ERR_ASSERT_MALICIOUS,
- MAX_ETH_TX_ERR
- };
- /* Array of the different error type behaviors */
- struct eth_tx_err_vals {
- __le16 values;
- #define ETH_TX_ERR_VALS_ILLEGAL_VLAN_MODE_MASK 0x1
- #define ETH_TX_ERR_VALS_ILLEGAL_VLAN_MODE_SHIFT 0
- #define ETH_TX_ERR_VALS_PACKET_TOO_SMALL_MASK 0x1
- #define ETH_TX_ERR_VALS_PACKET_TOO_SMALL_SHIFT 1
- #define ETH_TX_ERR_VALS_ANTI_SPOOFING_ERR_MASK 0x1
- #define ETH_TX_ERR_VALS_ANTI_SPOOFING_ERR_SHIFT 2
- #define ETH_TX_ERR_VALS_ILLEGAL_INBAND_TAGS_MASK 0x1
- #define ETH_TX_ERR_VALS_ILLEGAL_INBAND_TAGS_SHIFT 3
- #define ETH_TX_ERR_VALS_VLAN_INSERTION_W_INBAND_TAG_MASK 0x1
- #define ETH_TX_ERR_VALS_VLAN_INSERTION_W_INBAND_TAG_SHIFT 4
- #define ETH_TX_ERR_VALS_MTU_VIOLATION_MASK 0x1
- #define ETH_TX_ERR_VALS_MTU_VIOLATION_SHIFT 5
- #define ETH_TX_ERR_VALS_ILLEGAL_CONTROL_FRAME_MASK 0x1
- #define ETH_TX_ERR_VALS_ILLEGAL_CONTROL_FRAME_SHIFT 6
- #define ETH_TX_ERR_VALS_RESERVED_MASK 0x1FF
- #define ETH_TX_ERR_VALS_RESERVED_SHIFT 7
- };
- /* vport rss configuration data */
- struct eth_vport_rss_config {
- __le16 capabilities;
- #define ETH_VPORT_RSS_CONFIG_IPV4_CAPABILITY_MASK 0x1
- #define ETH_VPORT_RSS_CONFIG_IPV4_CAPABILITY_SHIFT 0
- #define ETH_VPORT_RSS_CONFIG_IPV6_CAPABILITY_MASK 0x1
- #define ETH_VPORT_RSS_CONFIG_IPV6_CAPABILITY_SHIFT 1
- #define ETH_VPORT_RSS_CONFIG_IPV4_TCP_CAPABILITY_MASK 0x1
- #define ETH_VPORT_RSS_CONFIG_IPV4_TCP_CAPABILITY_SHIFT 2
- #define ETH_VPORT_RSS_CONFIG_IPV6_TCP_CAPABILITY_MASK 0x1
- #define ETH_VPORT_RSS_CONFIG_IPV6_TCP_CAPABILITY_SHIFT 3
- #define ETH_VPORT_RSS_CONFIG_IPV4_UDP_CAPABILITY_MASK 0x1
- #define ETH_VPORT_RSS_CONFIG_IPV4_UDP_CAPABILITY_SHIFT 4
- #define ETH_VPORT_RSS_CONFIG_IPV6_UDP_CAPABILITY_MASK 0x1
- #define ETH_VPORT_RSS_CONFIG_IPV6_UDP_CAPABILITY_SHIFT 5
- #define ETH_VPORT_RSS_CONFIG_EN_5_TUPLE_CAPABILITY_MASK 0x1
- #define ETH_VPORT_RSS_CONFIG_EN_5_TUPLE_CAPABILITY_SHIFT 6
- #define ETH_VPORT_RSS_CONFIG_RESERVED0_MASK 0x1FF
- #define ETH_VPORT_RSS_CONFIG_RESERVED0_SHIFT 7
- u8 rss_id;
- u8 rss_mode;
- u8 update_rss_key;
- u8 update_rss_ind_table;
- u8 update_rss_capabilities;
- u8 tbl_size;
- __le32 reserved2[2];
- __le16 indirection_table[ETH_RSS_IND_TABLE_ENTRIES_NUM];
- __le32 rss_key[ETH_RSS_KEY_SIZE_REGS];
- __le32 reserved3[2];
- };
- /* eth vport RSS mode */
- enum eth_vport_rss_mode {
- ETH_VPORT_RSS_MODE_DISABLED,
- ETH_VPORT_RSS_MODE_REGULAR,
- MAX_ETH_VPORT_RSS_MODE
- };
- /* Command for setting classification flags for a vport $$KEEP_ENDIANNESS$$ */
- struct eth_vport_rx_mode {
- __le16 state;
- #define ETH_VPORT_RX_MODE_UCAST_DROP_ALL_MASK 0x1
- #define ETH_VPORT_RX_MODE_UCAST_DROP_ALL_SHIFT 0
- #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_ALL_MASK 0x1
- #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_ALL_SHIFT 1
- #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_UNMATCHED_MASK 0x1
- #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_UNMATCHED_SHIFT 2
- #define ETH_VPORT_RX_MODE_MCAST_DROP_ALL_MASK 0x1
- #define ETH_VPORT_RX_MODE_MCAST_DROP_ALL_SHIFT 3
- #define ETH_VPORT_RX_MODE_MCAST_ACCEPT_ALL_MASK 0x1
- #define ETH_VPORT_RX_MODE_MCAST_ACCEPT_ALL_SHIFT 4
- #define ETH_VPORT_RX_MODE_BCAST_ACCEPT_ALL_MASK 0x1
- #define ETH_VPORT_RX_MODE_BCAST_ACCEPT_ALL_SHIFT 5
- #define ETH_VPORT_RX_MODE_RESERVED1_MASK 0x3FF
- #define ETH_VPORT_RX_MODE_RESERVED1_SHIFT 6
- __le16 reserved2[3];
- };
- /* Command for setting tpa parameters */
- struct eth_vport_tpa_param {
- u8 tpa_ipv4_en_flg;
- u8 tpa_ipv6_en_flg;
- u8 tpa_ipv4_tunn_en_flg;
- u8 tpa_ipv6_tunn_en_flg;
- u8 tpa_pkt_split_flg;
- u8 tpa_hdr_data_split_flg;
- u8 tpa_gro_consistent_flg;
- u8 tpa_max_aggs_num;
- __le16 tpa_max_size;
- __le16 tpa_min_size_to_start;
- __le16 tpa_min_size_to_cont;
- u8 max_buff_num;
- u8 reserved;
- };
- /* Command for setting classification flags for a vport $$KEEP_ENDIANNESS$$ */
- struct eth_vport_tx_mode {
- __le16 state;
- #define ETH_VPORT_TX_MODE_UCAST_DROP_ALL_MASK 0x1
- #define ETH_VPORT_TX_MODE_UCAST_DROP_ALL_SHIFT 0
- #define ETH_VPORT_TX_MODE_UCAST_ACCEPT_ALL_MASK 0x1
- #define ETH_VPORT_TX_MODE_UCAST_ACCEPT_ALL_SHIFT 1
- #define ETH_VPORT_TX_MODE_MCAST_DROP_ALL_MASK 0x1
- #define ETH_VPORT_TX_MODE_MCAST_DROP_ALL_SHIFT 2
- #define ETH_VPORT_TX_MODE_MCAST_ACCEPT_ALL_MASK 0x1
- #define ETH_VPORT_TX_MODE_MCAST_ACCEPT_ALL_SHIFT 3
- #define ETH_VPORT_TX_MODE_BCAST_ACCEPT_ALL_MASK 0x1
- #define ETH_VPORT_TX_MODE_BCAST_ACCEPT_ALL_SHIFT 4
- #define ETH_VPORT_TX_MODE_RESERVED1_MASK 0x7FF
- #define ETH_VPORT_TX_MODE_RESERVED1_SHIFT 5
- __le16 reserved2[3];
- };
- /* Ramrod data for rx queue start ramrod */
- struct rx_queue_start_ramrod_data {
- __le16 rx_queue_id;
- __le16 num_of_pbl_pages;
- __le16 bd_max_bytes;
- __le16 sb_id;
- u8 sb_index;
- u8 vport_id;
- u8 default_rss_queue_flg;
- u8 complete_cqe_flg;
- u8 complete_event_flg;
- u8 stats_counter_id;
- u8 pin_context;
- u8 pxp_tph_valid_bd;
- u8 pxp_tph_valid_pkt;
- u8 pxp_st_hint;
- __le16 pxp_st_index;
- u8 pmd_mode;
- u8 notify_en;
- u8 toggle_val;
- u8 vf_rx_prod_index;
- u8 vf_rx_prod_use_zone_a;
- u8 reserved[5];
- __le16 reserved1;
- struct regpair cqe_pbl_addr;
- struct regpair bd_base;
- struct regpair reserved2;
- };
- /* Ramrod data for rx queue start ramrod */
- struct rx_queue_stop_ramrod_data {
- __le16 rx_queue_id;
- u8 complete_cqe_flg;
- u8 complete_event_flg;
- u8 vport_id;
- u8 reserved[3];
- };
- /* Ramrod data for rx queue update ramrod */
- struct rx_queue_update_ramrod_data {
- __le16 rx_queue_id;
- u8 complete_cqe_flg;
- u8 complete_event_flg;
- u8 vport_id;
- u8 reserved[4];
- u8 reserved1;
- u8 reserved2;
- u8 reserved3;
- __le16 reserved4;
- __le16 reserved5;
- struct regpair reserved6;
- };
- /* Ramrod data for rx Add UDP Filter */
- struct rx_udp_filter_data {
- __le16 action_icid;
- __le16 vlan_id;
- u8 ip_type;
- u8 tenant_id_exists;
- __le16 reserved1;
- __le32 ip_dst_addr[4];
- __le32 ip_src_addr[4];
- __le16 udp_dst_port;
- __le16 udp_src_port;
- __le32 tenant_id;
- };
- /* Ramrod data for rx queue start ramrod */
- struct tx_queue_start_ramrod_data {
- __le16 sb_id;
- u8 sb_index;
- u8 vport_id;
- u8 reserved0;
- u8 stats_counter_id;
- __le16 qm_pq_id;
- u8 flags;
- #define TX_QUEUE_START_RAMROD_DATA_DISABLE_OPPORTUNISTIC_MASK 0x1
- #define TX_QUEUE_START_RAMROD_DATA_DISABLE_OPPORTUNISTIC_SHIFT 0
- #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_PKT_DUP_MASK 0x1
- #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_PKT_DUP_SHIFT 1
- #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_TX_DEST_MASK 0x1
- #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_TX_DEST_SHIFT 2
- #define TX_QUEUE_START_RAMROD_DATA_PMD_MODE_MASK 0x1
- #define TX_QUEUE_START_RAMROD_DATA_PMD_MODE_SHIFT 3
- #define TX_QUEUE_START_RAMROD_DATA_NOTIFY_EN_MASK 0x1
- #define TX_QUEUE_START_RAMROD_DATA_NOTIFY_EN_SHIFT 4
- #define TX_QUEUE_START_RAMROD_DATA_PIN_CONTEXT_MASK 0x1
- #define TX_QUEUE_START_RAMROD_DATA_PIN_CONTEXT_SHIFT 5
- #define TX_QUEUE_START_RAMROD_DATA_RESERVED1_MASK 0x3
- #define TX_QUEUE_START_RAMROD_DATA_RESERVED1_SHIFT 6
- u8 pxp_st_hint;
- u8 pxp_tph_valid_bd;
- u8 pxp_tph_valid_pkt;
- __le16 pxp_st_index;
- __le16 comp_agg_size;
- __le16 queue_zone_id;
- __le16 reserved2;
- __le16 pbl_size;
- __le16 tx_queue_id;
- __le16 same_as_last_id;
- __le16 reserved[3];
- struct regpair pbl_base_addr;
- struct regpair bd_cons_address;
- };
- /* Ramrod data for tx queue stop ramrod */
- struct tx_queue_stop_ramrod_data {
- __le16 reserved[4];
- };
- /* Ramrod data for vport update ramrod */
- struct vport_filter_update_ramrod_data {
- struct eth_filter_cmd_header filter_cmd_hdr;
- struct eth_filter_cmd filter_cmds[ETH_FILTER_RULES_COUNT];
- };
- /* Ramrod data for vport start ramrod */
- struct vport_start_ramrod_data {
- u8 vport_id;
- u8 sw_fid;
- __le16 mtu;
- u8 drop_ttl0_en;
- u8 inner_vlan_removal_en;
- struct eth_vport_rx_mode rx_mode;
- struct eth_vport_tx_mode tx_mode;
- struct eth_vport_tpa_param tpa_param;
- __le16 default_vlan;
- u8 tx_switching_en;
- u8 anti_spoofing_en;
- u8 default_vlan_en;
- u8 handle_ptp_pkts;
- u8 silent_vlan_removal_en;
- u8 untagged;
- struct eth_tx_err_vals tx_err_behav;
- u8 zero_placement_offset;
- u8 ctl_frame_mac_check_en;
- u8 ctl_frame_ethtype_check_en;
- u8 reserved[5];
- };
- /* Ramrod data for vport stop ramrod */
- struct vport_stop_ramrod_data {
- u8 vport_id;
- u8 reserved[7];
- };
- /* Ramrod data for vport update ramrod */
- struct vport_update_ramrod_data_cmn {
- u8 vport_id;
- u8 update_rx_active_flg;
- u8 rx_active_flg;
- u8 update_tx_active_flg;
- u8 tx_active_flg;
- u8 update_rx_mode_flg;
- u8 update_tx_mode_flg;
- u8 update_approx_mcast_flg;
- u8 update_rss_flg;
- u8 update_inner_vlan_removal_en_flg;
- u8 inner_vlan_removal_en;
- u8 update_tpa_param_flg;
- u8 update_tpa_en_flg;
- u8 update_tx_switching_en_flg;
- u8 tx_switching_en;
- u8 update_anti_spoofing_en_flg;
- u8 anti_spoofing_en;
- u8 update_handle_ptp_pkts;
- u8 handle_ptp_pkts;
- u8 update_default_vlan_en_flg;
- u8 default_vlan_en;
- u8 update_default_vlan_flg;
- __le16 default_vlan;
- u8 update_accept_any_vlan_flg;
- u8 accept_any_vlan;
- u8 silent_vlan_removal_en;
- u8 update_mtu_flg;
- __le16 mtu;
- u8 reserved[2];
- };
- struct vport_update_ramrod_mcast {
- __le32 bins[ETH_MULTICAST_MAC_BINS_IN_REGS];
- };
- /* Ramrod data for vport update ramrod */
- struct vport_update_ramrod_data {
- struct vport_update_ramrod_data_cmn common;
- struct eth_vport_rx_mode rx_mode;
- struct eth_vport_tx_mode tx_mode;
- struct eth_vport_tpa_param tpa_param;
- struct vport_update_ramrod_mcast approx_mcast;
- struct eth_vport_rss_config rss_config;
- };
- struct mstorm_rdma_task_st_ctx {
- struct regpair temp[4];
- };
- struct rdma_close_func_ramrod_data {
- u8 cnq_start_offset;
- u8 num_cnqs;
- u8 vf_id;
- u8 vf_valid;
- u8 reserved[4];
- };
- struct rdma_cnq_params {
- __le16 sb_num;
- u8 sb_index;
- u8 num_pbl_pages;
- __le32 reserved;
- struct regpair pbl_base_addr;
- __le16 queue_zone_num;
- u8 reserved1[6];
- };
- struct rdma_create_cq_ramrod_data {
- struct regpair cq_handle;
- struct regpair pbl_addr;
- __le32 max_cqes;
- __le16 pbl_num_pages;
- __le16 dpi;
- u8 is_two_level_pbl;
- u8 cnq_id;
- u8 pbl_log_page_size;
- u8 toggle_bit;
- __le16 int_timeout;
- __le16 reserved1;
- };
- struct rdma_deregister_tid_ramrod_data {
- __le32 itid;
- __le32 reserved;
- };
- struct rdma_destroy_cq_output_params {
- __le16 cnq_num;
- __le16 reserved0;
- __le32 reserved1;
- };
- struct rdma_destroy_cq_ramrod_data {
- struct regpair output_params_addr;
- };
- enum rdma_event_opcode {
- RDMA_EVENT_UNUSED,
- RDMA_EVENT_FUNC_INIT,
- RDMA_EVENT_FUNC_CLOSE,
- RDMA_EVENT_REGISTER_MR,
- RDMA_EVENT_DEREGISTER_MR,
- RDMA_EVENT_CREATE_CQ,
- RDMA_EVENT_RESIZE_CQ,
- RDMA_EVENT_DESTROY_CQ,
- RDMA_EVENT_CREATE_SRQ,
- RDMA_EVENT_MODIFY_SRQ,
- RDMA_EVENT_DESTROY_SRQ,
- MAX_RDMA_EVENT_OPCODE
- };
- enum rdma_fw_return_code {
- RDMA_RETURN_OK = 0,
- RDMA_RETURN_REGISTER_MR_BAD_STATE_ERR,
- RDMA_RETURN_DEREGISTER_MR_BAD_STATE_ERR,
- RDMA_RETURN_RESIZE_CQ_ERR,
- RDMA_RETURN_NIG_DRAIN_REQ,
- MAX_RDMA_FW_RETURN_CODE
- };
- struct rdma_init_func_hdr {
- u8 cnq_start_offset;
- u8 num_cnqs;
- u8 cq_ring_mode;
- u8 cnp_vlan_priority;
- __le32 cnp_send_timeout;
- u8 cnp_dscp;
- u8 vf_id;
- u8 vf_valid;
- u8 reserved[5];
- };
- struct rdma_init_func_ramrod_data {
- struct rdma_init_func_hdr params_header;
- struct rdma_cnq_params cnq_params[NUM_OF_GLOBAL_QUEUES];
- };
- enum rdma_ramrod_cmd_id {
- RDMA_RAMROD_UNUSED,
- RDMA_RAMROD_FUNC_INIT,
- RDMA_RAMROD_FUNC_CLOSE,
- RDMA_RAMROD_REGISTER_MR,
- RDMA_RAMROD_DEREGISTER_MR,
- RDMA_RAMROD_CREATE_CQ,
- RDMA_RAMROD_RESIZE_CQ,
- RDMA_RAMROD_DESTROY_CQ,
- RDMA_RAMROD_CREATE_SRQ,
- RDMA_RAMROD_MODIFY_SRQ,
- RDMA_RAMROD_DESTROY_SRQ,
- MAX_RDMA_RAMROD_CMD_ID
- };
- struct rdma_register_tid_ramrod_data {
- __le32 flags;
- #define RDMA_REGISTER_TID_RAMROD_DATA_MAX_ID_MASK 0x3FFFF
- #define RDMA_REGISTER_TID_RAMROD_DATA_MAX_ID_SHIFT 0
- #define RDMA_REGISTER_TID_RAMROD_DATA_PAGE_SIZE_LOG_MASK 0x1F
- #define RDMA_REGISTER_TID_RAMROD_DATA_PAGE_SIZE_LOG_SHIFT 18
- #define RDMA_REGISTER_TID_RAMROD_DATA_TWO_LEVEL_PBL_MASK 0x1
- #define RDMA_REGISTER_TID_RAMROD_DATA_TWO_LEVEL_PBL_SHIFT 23
- #define RDMA_REGISTER_TID_RAMROD_DATA_ZERO_BASED_MASK 0x1
- #define RDMA_REGISTER_TID_RAMROD_DATA_ZERO_BASED_SHIFT 24
- #define RDMA_REGISTER_TID_RAMROD_DATA_PHY_MR_MASK 0x1
- #define RDMA_REGISTER_TID_RAMROD_DATA_PHY_MR_SHIFT 25
- #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_READ_MASK 0x1
- #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_READ_SHIFT 26
- #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_WRITE_MASK 0x1
- #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_WRITE_SHIFT 27
- #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_ATOMIC_MASK 0x1
- #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_ATOMIC_SHIFT 28
- #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_WRITE_MASK 0x1
- #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_WRITE_SHIFT 29
- #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_READ_MASK 0x1
- #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_READ_SHIFT 30
- #define RDMA_REGISTER_TID_RAMROD_DATA_ENABLE_MW_BIND_MASK 0x1
- #define RDMA_REGISTER_TID_RAMROD_DATA_ENABLE_MW_BIND_SHIFT 31
- u8 flags1;
- #define RDMA_REGISTER_TID_RAMROD_DATA_PBL_PAGE_SIZE_LOG_MASK 0x1F
- #define RDMA_REGISTER_TID_RAMROD_DATA_PBL_PAGE_SIZE_LOG_SHIFT 0
- #define RDMA_REGISTER_TID_RAMROD_DATA_TID_TYPE_MASK 0x7
- #define RDMA_REGISTER_TID_RAMROD_DATA_TID_TYPE_SHIFT 5
- u8 flags2;
- #define RDMA_REGISTER_TID_RAMROD_DATA_DMA_MR_MASK 0x1
- #define RDMA_REGISTER_TID_RAMROD_DATA_DMA_MR_SHIFT 0
- #define RDMA_REGISTER_TID_RAMROD_DATA_DIF_ON_HOST_FLG_MASK 0x1
- #define RDMA_REGISTER_TID_RAMROD_DATA_DIF_ON_HOST_FLG_SHIFT 1
- #define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED1_MASK 0x3F
- #define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED1_SHIFT 2
- u8 key;
- u8 length_hi;
- u8 vf_id;
- u8 vf_valid;
- __le16 pd;
- __le32 length_lo;
- __le32 itid;
- __le32 reserved2;
- struct regpair va;
- struct regpair pbl_base;
- struct regpair dif_error_addr;
- struct regpair dif_runt_addr;
- __le32 reserved3[2];
- };
- struct rdma_resize_cq_output_params {
- __le32 old_cq_cons;
- __le32 old_cq_prod;
- };
- struct rdma_resize_cq_ramrod_data {
- u8 flags;
- #define RDMA_RESIZE_CQ_RAMROD_DATA_TOGGLE_BIT_MASK 0x1
- #define RDMA_RESIZE_CQ_RAMROD_DATA_TOGGLE_BIT_SHIFT 0
- #define RDMA_RESIZE_CQ_RAMROD_DATA_IS_TWO_LEVEL_PBL_MASK 0x1
- #define RDMA_RESIZE_CQ_RAMROD_DATA_IS_TWO_LEVEL_PBL_SHIFT 1
- #define RDMA_RESIZE_CQ_RAMROD_DATA_RESERVED_MASK 0x3F
- #define RDMA_RESIZE_CQ_RAMROD_DATA_RESERVED_SHIFT 2
- u8 pbl_log_page_size;
- __le16 pbl_num_pages;
- __le32 max_cqes;
- struct regpair pbl_addr;
- struct regpair output_params_addr;
- };
- struct rdma_srq_context {
- struct regpair temp[8];
- };
- struct rdma_srq_create_ramrod_data {
- struct regpair pbl_base_addr;
- __le16 pages_in_srq_pbl;
- __le16 pd_id;
- struct rdma_srq_id srq_id;
- __le16 page_size;
- __le16 reserved1;
- __le32 reserved2;
- struct regpair producers_addr;
- };
- struct rdma_srq_destroy_ramrod_data {
- struct rdma_srq_id srq_id;
- __le32 reserved;
- };
- struct rdma_srq_modify_ramrod_data {
- struct rdma_srq_id srq_id;
- __le32 wqe_limit;
- };
- struct ystorm_rdma_task_st_ctx {
- struct regpair temp[4];
- };
- struct ystorm_rdma_task_ag_ctx {
- u8 reserved;
- u8 byte1;
- __le16 msem_ctx_upd_seq;
- u8 flags0;
- #define YSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF
- #define YSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
- #define YSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1
- #define YSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4
- #define YSTORM_RDMA_TASK_AG_CTX_BIT1_MASK 0x1
- #define YSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT 5
- #define YSTORM_RDMA_TASK_AG_CTX_VALID_MASK 0x1
- #define YSTORM_RDMA_TASK_AG_CTX_VALID_SHIFT 6
- #define YSTORM_RDMA_TASK_AG_CTX_BIT3_MASK 0x1
- #define YSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT 7
- u8 flags1;
- #define YSTORM_RDMA_TASK_AG_CTX_CF0_MASK 0x3
- #define YSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT 0
- #define YSTORM_RDMA_TASK_AG_CTX_CF1_MASK 0x3
- #define YSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT 2
- #define YSTORM_RDMA_TASK_AG_CTX_CF2SPECIAL_MASK 0x3
- #define YSTORM_RDMA_TASK_AG_CTX_CF2SPECIAL_SHIFT 4
- #define YSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK 0x1
- #define YSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT 6
- #define YSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK 0x1
- #define YSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT 7
- u8 flags2;
- #define YSTORM_RDMA_TASK_AG_CTX_BIT4_MASK 0x1
- #define YSTORM_RDMA_TASK_AG_CTX_BIT4_SHIFT 0
- #define YSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
- #define YSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 1
- #define YSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
- #define YSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 2
- #define YSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
- #define YSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 3
- #define YSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
- #define YSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 4
- #define YSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
- #define YSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 5
- #define YSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
- #define YSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 6
- #define YSTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK 0x1
- #define YSTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT 7
- u8 key;
- __le32 mw_cnt;
- u8 ref_cnt_seq;
- u8 ctx_upd_seq;
- __le16 dif_flags;
- __le16 tx_ref_count;
- __le16 last_used_ltid;
- __le16 parent_mr_lo;
- __le16 parent_mr_hi;
- __le32 fbo_lo;
- __le32 fbo_hi;
- };
- struct mstorm_rdma_task_ag_ctx {
- u8 reserved;
- u8 byte1;
- __le16 icid;
- u8 flags0;
- #define MSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF
- #define MSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
- #define MSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1
- #define MSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4
- #define MSTORM_RDMA_TASK_AG_CTX_BIT1_MASK 0x1
- #define MSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT 5
- #define MSTORM_RDMA_TASK_AG_CTX_BIT2_MASK 0x1
- #define MSTORM_RDMA_TASK_AG_CTX_BIT2_SHIFT 6
- #define MSTORM_RDMA_TASK_AG_CTX_BIT3_MASK 0x1
- #define MSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT 7
- u8 flags1;
- #define MSTORM_RDMA_TASK_AG_CTX_CF0_MASK 0x3
- #define MSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT 0
- #define MSTORM_RDMA_TASK_AG_CTX_CF1_MASK 0x3
- #define MSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT 2
- #define MSTORM_RDMA_TASK_AG_CTX_CF2_MASK 0x3
- #define MSTORM_RDMA_TASK_AG_CTX_CF2_SHIFT 4
- #define MSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK 0x1
- #define MSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT 6
- #define MSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK 0x1
- #define MSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT 7
- u8 flags2;
- #define MSTORM_RDMA_TASK_AG_CTX_CF2EN_MASK 0x1
- #define MSTORM_RDMA_TASK_AG_CTX_CF2EN_SHIFT 0
- #define MSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
- #define MSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 1
- #define MSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
- #define MSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 2
- #define MSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
- #define MSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 3
- #define MSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
- #define MSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 4
- #define MSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
- #define MSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 5
- #define MSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
- #define MSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 6
- #define MSTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK 0x1
- #define MSTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT 7
- u8 key;
- __le32 mw_cnt;
- u8 ref_cnt_seq;
- u8 ctx_upd_seq;
- __le16 dif_flags;
- __le16 tx_ref_count;
- __le16 last_used_ltid;
- __le16 parent_mr_lo;
- __le16 parent_mr_hi;
- __le32 fbo_lo;
- __le32 fbo_hi;
- };
- struct ustorm_rdma_task_st_ctx {
- struct regpair temp[2];
- };
- struct ustorm_rdma_task_ag_ctx {
- u8 reserved;
- u8 byte1;
- __le16 icid;
- u8 flags0;
- #define USTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF
- #define USTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
- #define USTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1
- #define USTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4
- #define USTORM_RDMA_TASK_AG_CTX_DIF_RUNT_VALID_MASK 0x1
- #define USTORM_RDMA_TASK_AG_CTX_DIF_RUNT_VALID_SHIFT 5
- #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_MASK 0x3
- #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_SHIFT 6
- u8 flags1;
- #define USTORM_RDMA_TASK_AG_CTX_DIF_RESULT_TOGGLE_BIT_MASK 0x3
- #define USTORM_RDMA_TASK_AG_CTX_DIF_RESULT_TOGGLE_BIT_SHIFT 0
- #define USTORM_RDMA_TASK_AG_CTX_DIF_TX_IO_FLG_MASK 0x3
- #define USTORM_RDMA_TASK_AG_CTX_DIF_TX_IO_FLG_SHIFT 2
- #define USTORM_RDMA_TASK_AG_CTX_CF3_MASK 0x3
- #define USTORM_RDMA_TASK_AG_CTX_CF3_SHIFT 4
- #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_MASK 0x3
- #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_SHIFT 6
- u8 flags2;
- #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_EN_MASK 0x1
- #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_EN_SHIFT 0
- #define USTORM_RDMA_TASK_AG_CTX_RESERVED2_MASK 0x1
- #define USTORM_RDMA_TASK_AG_CTX_RESERVED2_SHIFT 1
- #define USTORM_RDMA_TASK_AG_CTX_RESERVED3_MASK 0x1
- #define USTORM_RDMA_TASK_AG_CTX_RESERVED3_SHIFT 2
- #define USTORM_RDMA_TASK_AG_CTX_CF3EN_MASK 0x1
- #define USTORM_RDMA_TASK_AG_CTX_CF3EN_SHIFT 3
- #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_EN_MASK 0x1
- #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_EN_SHIFT 4
- #define USTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
- #define USTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 5
- #define USTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
- #define USTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 6
- #define USTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
- #define USTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 7
- u8 flags3;
- #define USTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
- #define USTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 0
- #define USTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
- #define USTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 1
- #define USTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
- #define USTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 2
- #define USTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK 0x1
- #define USTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT 3
- #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_TYPE_MASK 0xF
- #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_TYPE_SHIFT 4
- __le32 dif_err_intervals;
- __le32 dif_error_1st_interval;
- __le32 reg2;
- __le32 dif_runt_value;
- __le32 reg4;
- __le32 reg5;
- };
- struct rdma_task_context {
- struct ystorm_rdma_task_st_ctx ystorm_st_context;
- struct ystorm_rdma_task_ag_ctx ystorm_ag_context;
- struct tdif_task_context tdif_context;
- struct mstorm_rdma_task_ag_ctx mstorm_ag_context;
- struct mstorm_rdma_task_st_ctx mstorm_st_context;
- struct rdif_task_context rdif_context;
- struct ustorm_rdma_task_st_ctx ustorm_st_context;
- struct regpair ustorm_st_padding[2];
- struct ustorm_rdma_task_ag_ctx ustorm_ag_context;
- };
- enum rdma_tid_type {
- RDMA_TID_REGISTERED_MR,
- RDMA_TID_FMR,
- RDMA_TID_MW_TYPE1,
- RDMA_TID_MW_TYPE2A,
- MAX_RDMA_TID_TYPE
- };
- struct mstorm_rdma_conn_ag_ctx {
- u8 byte0;
- u8 byte1;
- u8 flags0;
- #define MSTORM_RDMA_CONN_AG_CTX_BIT0_MASK 0x1
- #define MSTORM_RDMA_CONN_AG_CTX_BIT0_SHIFT 0
- #define MSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
- #define MSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
- #define MSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
- #define MSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 2
- #define MSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
- #define MSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 4
- #define MSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
- #define MSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 6
- u8 flags1;
- #define MSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
- #define MSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 0
- #define MSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
- #define MSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 1
- #define MSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
- #define MSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 2
- #define MSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define MSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 3
- #define MSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define MSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 4
- #define MSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define MSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 5
- #define MSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define MSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 6
- #define MSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define MSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 7
- __le16 word0;
- __le16 word1;
- __le32 reg0;
- __le32 reg1;
- };
- struct tstorm_rdma_conn_ag_ctx {
- u8 reserved0;
- u8 byte1;
- u8 flags0;
- #define TSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
- #define TSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
- #define TSTORM_RDMA_CONN_AG_CTX_BIT2_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_BIT2_SHIFT 2
- #define TSTORM_RDMA_CONN_AG_CTX_BIT3_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_BIT3_SHIFT 3
- #define TSTORM_RDMA_CONN_AG_CTX_BIT4_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_BIT4_SHIFT 4
- #define TSTORM_RDMA_CONN_AG_CTX_BIT5_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_BIT5_SHIFT 5
- #define TSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
- #define TSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 6
- u8 flags1;
- #define TSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
- #define TSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 0
- #define TSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
- #define TSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 2
- #define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK 0x3
- #define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT 4
- #define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
- #define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
- u8 flags2;
- #define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK 0x3
- #define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT 0
- #define TSTORM_RDMA_CONN_AG_CTX_CF6_MASK 0x3
- #define TSTORM_RDMA_CONN_AG_CTX_CF6_SHIFT 2
- #define TSTORM_RDMA_CONN_AG_CTX_CF7_MASK 0x3
- #define TSTORM_RDMA_CONN_AG_CTX_CF7_SHIFT 4
- #define TSTORM_RDMA_CONN_AG_CTX_CF8_MASK 0x3
- #define TSTORM_RDMA_CONN_AG_CTX_CF8_SHIFT 6
- u8 flags3;
- #define TSTORM_RDMA_CONN_AG_CTX_CF9_MASK 0x3
- #define TSTORM_RDMA_CONN_AG_CTX_CF9_SHIFT 0
- #define TSTORM_RDMA_CONN_AG_CTX_CF10_MASK 0x3
- #define TSTORM_RDMA_CONN_AG_CTX_CF10_SHIFT 2
- #define TSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 4
- #define TSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 5
- #define TSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 6
- #define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT 7
- u8 flags4;
- #define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
- #define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 1
- #define TSTORM_RDMA_CONN_AG_CTX_CF6EN_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT 2
- #define TSTORM_RDMA_CONN_AG_CTX_CF7EN_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_CF7EN_SHIFT 3
- #define TSTORM_RDMA_CONN_AG_CTX_CF8EN_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_CF8EN_SHIFT 4
- #define TSTORM_RDMA_CONN_AG_CTX_CF9EN_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_CF9EN_SHIFT 5
- #define TSTORM_RDMA_CONN_AG_CTX_CF10EN_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_CF10EN_SHIFT 6
- #define TSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 7
- u8 flags5;
- #define TSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 0
- #define TSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 1
- #define TSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 2
- #define TSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 3
- #define TSTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT 4
- #define TSTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT 5
- #define TSTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT 6
- #define TSTORM_RDMA_CONN_AG_CTX_RULE8EN_MASK 0x1
- #define TSTORM_RDMA_CONN_AG_CTX_RULE8EN_SHIFT 7
- __le32 reg0;
- __le32 reg1;
- __le32 reg2;
- __le32 reg3;
- __le32 reg4;
- __le32 reg5;
- __le32 reg6;
- __le32 reg7;
- __le32 reg8;
- u8 byte2;
- u8 byte3;
- __le16 word0;
- u8 byte4;
- u8 byte5;
- __le16 word1;
- __le16 word2;
- __le16 word3;
- __le32 reg9;
- __le32 reg10;
- };
- struct tstorm_rdma_task_ag_ctx {
- u8 byte0;
- u8 byte1;
- __le16 word0;
- u8 flags0;
- #define TSTORM_RDMA_TASK_AG_CTX_NIBBLE0_MASK 0xF
- #define TSTORM_RDMA_TASK_AG_CTX_NIBBLE0_SHIFT 0
- #define TSTORM_RDMA_TASK_AG_CTX_BIT0_MASK 0x1
- #define TSTORM_RDMA_TASK_AG_CTX_BIT0_SHIFT 4
- #define TSTORM_RDMA_TASK_AG_CTX_BIT1_MASK 0x1
- #define TSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT 5
- #define TSTORM_RDMA_TASK_AG_CTX_BIT2_MASK 0x1
- #define TSTORM_RDMA_TASK_AG_CTX_BIT2_SHIFT 6
- #define TSTORM_RDMA_TASK_AG_CTX_BIT3_MASK 0x1
- #define TSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT 7
- u8 flags1;
- #define TSTORM_RDMA_TASK_AG_CTX_BIT4_MASK 0x1
- #define TSTORM_RDMA_TASK_AG_CTX_BIT4_SHIFT 0
- #define TSTORM_RDMA_TASK_AG_CTX_BIT5_MASK 0x1
- #define TSTORM_RDMA_TASK_AG_CTX_BIT5_SHIFT 1
- #define TSTORM_RDMA_TASK_AG_CTX_CF0_MASK 0x3
- #define TSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT 2
- #define TSTORM_RDMA_TASK_AG_CTX_CF1_MASK 0x3
- #define TSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT 4
- #define TSTORM_RDMA_TASK_AG_CTX_CF2_MASK 0x3
- #define TSTORM_RDMA_TASK_AG_CTX_CF2_SHIFT 6
- u8 flags2;
- #define TSTORM_RDMA_TASK_AG_CTX_CF3_MASK 0x3
- #define TSTORM_RDMA_TASK_AG_CTX_CF3_SHIFT 0
- #define TSTORM_RDMA_TASK_AG_CTX_CF4_MASK 0x3
- #define TSTORM_RDMA_TASK_AG_CTX_CF4_SHIFT 2
- #define TSTORM_RDMA_TASK_AG_CTX_CF5_MASK 0x3
- #define TSTORM_RDMA_TASK_AG_CTX_CF5_SHIFT 4
- #define TSTORM_RDMA_TASK_AG_CTX_CF6_MASK 0x3
- #define TSTORM_RDMA_TASK_AG_CTX_CF6_SHIFT 6
- u8 flags3;
- #define TSTORM_RDMA_TASK_AG_CTX_CF7_MASK 0x3
- #define TSTORM_RDMA_TASK_AG_CTX_CF7_SHIFT 0
- #define TSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK 0x1
- #define TSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT 2
- #define TSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK 0x1
- #define TSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT 3
- #define TSTORM_RDMA_TASK_AG_CTX_CF2EN_MASK 0x1
- #define TSTORM_RDMA_TASK_AG_CTX_CF2EN_SHIFT 4
- #define TSTORM_RDMA_TASK_AG_CTX_CF3EN_MASK 0x1
- #define TSTORM_RDMA_TASK_AG_CTX_CF3EN_SHIFT 5
- #define TSTORM_RDMA_TASK_AG_CTX_CF4EN_MASK 0x1
- #define TSTORM_RDMA_TASK_AG_CTX_CF4EN_SHIFT 6
- #define TSTORM_RDMA_TASK_AG_CTX_CF5EN_MASK 0x1
- #define TSTORM_RDMA_TASK_AG_CTX_CF5EN_SHIFT 7
- u8 flags4;
- #define TSTORM_RDMA_TASK_AG_CTX_CF6EN_MASK 0x1
- #define TSTORM_RDMA_TASK_AG_CTX_CF6EN_SHIFT 0
- #define TSTORM_RDMA_TASK_AG_CTX_CF7EN_MASK 0x1
- #define TSTORM_RDMA_TASK_AG_CTX_CF7EN_SHIFT 1
- #define TSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
- #define TSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 2
- #define TSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
- #define TSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 3
- #define TSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
- #define TSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 4
- #define TSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
- #define TSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 5
- #define TSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
- #define TSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 6
- #define TSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
- #define TSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 7
- u8 byte2;
- __le16 word1;
- __le32 reg0;
- u8 byte3;
- u8 byte4;
- __le16 word2;
- __le16 word3;
- __le16 word4;
- __le32 reg1;
- __le32 reg2;
- };
- struct ustorm_rdma_conn_ag_ctx {
- u8 reserved;
- u8 byte1;
- u8 flags0;
- #define USTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
- #define USTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
- #define USTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
- #define USTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
- #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
- #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 2
- #define USTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
- #define USTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 4
- #define USTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
- #define USTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 6
- u8 flags1;
- #define USTORM_RDMA_CONN_AG_CTX_CF3_MASK 0x3
- #define USTORM_RDMA_CONN_AG_CTX_CF3_SHIFT 0
- #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_MASK 0x3
- #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_SHIFT 2
- #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_MASK 0x3
- #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_SHIFT 4
- #define USTORM_RDMA_CONN_AG_CTX_CF6_MASK 0x3
- #define USTORM_RDMA_CONN_AG_CTX_CF6_SHIFT 6
- u8 flags2;
- #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
- #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
- #define USTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
- #define USTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 1
- #define USTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
- #define USTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 2
- #define USTORM_RDMA_CONN_AG_CTX_CF3EN_MASK 0x1
- #define USTORM_RDMA_CONN_AG_CTX_CF3EN_SHIFT 3
- #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_EN_MASK 0x1
- #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_EN_SHIFT 4
- #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_EN_MASK 0x1
- #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_EN_SHIFT 5
- #define USTORM_RDMA_CONN_AG_CTX_CF6EN_MASK 0x1
- #define USTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT 6
- #define USTORM_RDMA_CONN_AG_CTX_CQ_SE_EN_MASK 0x1
- #define USTORM_RDMA_CONN_AG_CTX_CQ_SE_EN_SHIFT 7
- u8 flags3;
- #define USTORM_RDMA_CONN_AG_CTX_CQ_EN_MASK 0x1
- #define USTORM_RDMA_CONN_AG_CTX_CQ_EN_SHIFT 0
- #define USTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define USTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 1
- #define USTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define USTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 2
- #define USTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define USTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 3
- #define USTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK 0x1
- #define USTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT 4
- #define USTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK 0x1
- #define USTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT 5
- #define USTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK 0x1
- #define USTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT 6
- #define USTORM_RDMA_CONN_AG_CTX_RULE8EN_MASK 0x1
- #define USTORM_RDMA_CONN_AG_CTX_RULE8EN_SHIFT 7
- u8 byte2;
- u8 byte3;
- __le16 conn_dpi;
- __le16 word1;
- __le32 cq_cons;
- __le32 cq_se_prod;
- __le32 cq_prod;
- __le32 reg3;
- __le16 int_timeout;
- __le16 word3;
- };
- struct xstorm_roce_conn_ag_ctx_dq_ext_ld_part {
- u8 reserved0;
- u8 state;
- u8 flags0;
- #define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM0_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM0_SHIFT 0
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT1_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT1_SHIFT 1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT2_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT2_SHIFT 2
- #define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM3_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM3_SHIFT 3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT4_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT4_SHIFT 4
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT5_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT5_SHIFT 5
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT6_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT6_SHIFT 6
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT7_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT7_SHIFT 7
- u8 flags1;
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT8_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT8_SHIFT 0
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT9_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT9_SHIFT 1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT10_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT10_SHIFT 2
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT11_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT11_SHIFT 3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT12_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT12_SHIFT 4
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT13_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT13_SHIFT 5
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT14_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT14_SHIFT 6
- #define XSTORMROCECONNAGCTXDQEXTLDPART_YSTORM_FLUSH_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_YSTORM_FLUSH_SHIFT 7
- u8 flags2;
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF0_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF0_SHIFT 0
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF1_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF1_SHIFT 2
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF2_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF2_SHIFT 4
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF3_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF3_SHIFT 6
- u8 flags3;
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF4_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF4_SHIFT 0
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF5_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF5_SHIFT 2
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF6_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF6_SHIFT 4
- #define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_SHIFT 6
- u8 flags4;
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF8_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF8_SHIFT 0
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF9_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF9_SHIFT 2
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF10_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF10_SHIFT 4
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF11_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF11_SHIFT 6
- u8 flags5;
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF12_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF12_SHIFT 0
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF13_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF13_SHIFT 2
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF14_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF14_SHIFT 4
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF15_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF15_SHIFT 6
- u8 flags6;
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF16_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF16_SHIFT 0
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF17_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF17_SHIFT 2
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF18_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF18_SHIFT 4
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF19_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF19_SHIFT 6
- u8 flags7;
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF20_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF20_SHIFT 0
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF21_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF21_SHIFT 2
- #define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_SHIFT 4
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF0EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF0EN_SHIFT 6
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF1EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF1EN_SHIFT 7
- u8 flags8;
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF2EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF2EN_SHIFT 0
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF3EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF3EN_SHIFT 1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF4EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF4EN_SHIFT 2
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF5EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF5EN_SHIFT 3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF6EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF6EN_SHIFT 4
- #define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_EN_SHIFT 5
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF8EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF8EN_SHIFT 6
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF9EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF9EN_SHIFT 7
- u8 flags9;
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF10EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF10EN_SHIFT 0
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF11EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF11EN_SHIFT 1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF12EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF12EN_SHIFT 2
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF13EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF13EN_SHIFT 3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF14EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF14EN_SHIFT 4
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF15EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF15EN_SHIFT 5
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF16EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF16EN_SHIFT 6
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF17EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF17EN_SHIFT 7
- u8 flags10;
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF18EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF18EN_SHIFT 0
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF19EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF19EN_SHIFT 1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF20EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF20EN_SHIFT 2
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF21EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF21EN_SHIFT 3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_EN_SHIFT 4
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF23EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF23EN_SHIFT 5
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE0EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE0EN_SHIFT 6
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE1EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE1EN_SHIFT 7
- u8 flags11;
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE2EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE2EN_SHIFT 0
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE3EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE3EN_SHIFT 1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE4EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE4EN_SHIFT 2
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE5EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE5EN_SHIFT 3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE6EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE6EN_SHIFT 4
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE7EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE7EN_SHIFT 5
- #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED1_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED1_SHIFT 6
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE9EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE9EN_SHIFT 7
- u8 flags12;
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE10EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE10EN_SHIFT 0
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE11EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE11EN_SHIFT 1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED2_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED2_SHIFT 2
- #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED3_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED3_SHIFT 3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE14EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE14EN_SHIFT 4
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE15EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE15EN_SHIFT 5
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE16EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE16EN_SHIFT 6
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE17EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE17EN_SHIFT 7
- u8 flags13;
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE18EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE18EN_SHIFT 0
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE19EN_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE19EN_SHIFT 1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED4_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED4_SHIFT 2
- #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED5_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED5_SHIFT 3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED6_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED6_SHIFT 4
- #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED7_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED7_SHIFT 5
- #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED8_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED8_SHIFT 6
- #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED9_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED9_SHIFT 7
- u8 flags14;
- #define XSTORMROCECONNAGCTXDQEXTLDPART_MIGRATION_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_MIGRATION_SHIFT 0
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT17_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT17_SHIFT 1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_DPM_PORT_NUM_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_DPM_PORT_NUM_SHIFT 2
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RESERVED_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_RESERVED_SHIFT 4
- #define XSTORMROCECONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_MASK 0x1
- #define XSTORMROCECONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_SHIFT 5
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF23_MASK 0x3
- #define XSTORMROCECONNAGCTXDQEXTLDPART_CF23_SHIFT 6
- u8 byte2;
- __le16 physical_q0;
- __le16 word1;
- __le16 word2;
- __le16 word3;
- __le16 word4;
- __le16 word5;
- __le16 conn_dpi;
- u8 byte3;
- u8 byte4;
- u8 byte5;
- u8 byte6;
- __le32 reg0;
- __le32 reg1;
- __le32 reg2;
- __le32 snd_nxt_psn;
- __le32 reg4;
- };
- struct xstorm_rdma_conn_ag_ctx {
- u8 reserved0;
- u8 state;
- u8 flags0;
- #define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
- #define XSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
- #define XSTORM_RDMA_CONN_AG_CTX_BIT2_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_BIT2_SHIFT 2
- #define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
- #define XSTORM_RDMA_CONN_AG_CTX_BIT4_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_BIT4_SHIFT 4
- #define XSTORM_RDMA_CONN_AG_CTX_BIT5_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_BIT5_SHIFT 5
- #define XSTORM_RDMA_CONN_AG_CTX_BIT6_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_BIT6_SHIFT 6
- #define XSTORM_RDMA_CONN_AG_CTX_BIT7_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_BIT7_SHIFT 7
- u8 flags1;
- #define XSTORM_RDMA_CONN_AG_CTX_BIT8_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_BIT8_SHIFT 0
- #define XSTORM_RDMA_CONN_AG_CTX_BIT9_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_BIT9_SHIFT 1
- #define XSTORM_RDMA_CONN_AG_CTX_BIT10_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_BIT10_SHIFT 2
- #define XSTORM_RDMA_CONN_AG_CTX_BIT11_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_BIT11_SHIFT 3
- #define XSTORM_RDMA_CONN_AG_CTX_BIT12_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_BIT12_SHIFT 4
- #define XSTORM_RDMA_CONN_AG_CTX_BIT13_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_BIT13_SHIFT 5
- #define XSTORM_RDMA_CONN_AG_CTX_BIT14_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_BIT14_SHIFT 6
- #define XSTORM_RDMA_CONN_AG_CTX_YSTORM_FLUSH_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_YSTORM_FLUSH_SHIFT 7
- u8 flags2;
- #define XSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 0
- #define XSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 2
- #define XSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 4
- #define XSTORM_RDMA_CONN_AG_CTX_CF3_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_CF3_SHIFT 6
- u8 flags3;
- #define XSTORM_RDMA_CONN_AG_CTX_CF4_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_CF4_SHIFT 0
- #define XSTORM_RDMA_CONN_AG_CTX_CF5_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_CF5_SHIFT 2
- #define XSTORM_RDMA_CONN_AG_CTX_CF6_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_CF6_SHIFT 4
- #define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
- u8 flags4;
- #define XSTORM_RDMA_CONN_AG_CTX_CF8_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_CF8_SHIFT 0
- #define XSTORM_RDMA_CONN_AG_CTX_CF9_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_CF9_SHIFT 2
- #define XSTORM_RDMA_CONN_AG_CTX_CF10_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_CF10_SHIFT 4
- #define XSTORM_RDMA_CONN_AG_CTX_CF11_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_CF11_SHIFT 6
- u8 flags5;
- #define XSTORM_RDMA_CONN_AG_CTX_CF12_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_CF12_SHIFT 0
- #define XSTORM_RDMA_CONN_AG_CTX_CF13_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_CF13_SHIFT 2
- #define XSTORM_RDMA_CONN_AG_CTX_CF14_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_CF14_SHIFT 4
- #define XSTORM_RDMA_CONN_AG_CTX_CF15_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_CF15_SHIFT 6
- u8 flags6;
- #define XSTORM_RDMA_CONN_AG_CTX_CF16_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_CF16_SHIFT 0
- #define XSTORM_RDMA_CONN_AG_CTX_CF17_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_CF17_SHIFT 2
- #define XSTORM_RDMA_CONN_AG_CTX_CF18_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_CF18_SHIFT 4
- #define XSTORM_RDMA_CONN_AG_CTX_CF19_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_CF19_SHIFT 6
- u8 flags7;
- #define XSTORM_RDMA_CONN_AG_CTX_CF20_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_CF20_SHIFT 0
- #define XSTORM_RDMA_CONN_AG_CTX_CF21_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_CF21_SHIFT 2
- #define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_SHIFT 4
- #define XSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 6
- #define XSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 7
- u8 flags8;
- #define XSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 0
- #define XSTORM_RDMA_CONN_AG_CTX_CF3EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_CF3EN_SHIFT 1
- #define XSTORM_RDMA_CONN_AG_CTX_CF4EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_CF4EN_SHIFT 2
- #define XSTORM_RDMA_CONN_AG_CTX_CF5EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_CF5EN_SHIFT 3
- #define XSTORM_RDMA_CONN_AG_CTX_CF6EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT 4
- #define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
- #define XSTORM_RDMA_CONN_AG_CTX_CF8EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_CF8EN_SHIFT 6
- #define XSTORM_RDMA_CONN_AG_CTX_CF9EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_CF9EN_SHIFT 7
- u8 flags9;
- #define XSTORM_RDMA_CONN_AG_CTX_CF10EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_CF10EN_SHIFT 0
- #define XSTORM_RDMA_CONN_AG_CTX_CF11EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_CF11EN_SHIFT 1
- #define XSTORM_RDMA_CONN_AG_CTX_CF12EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_CF12EN_SHIFT 2
- #define XSTORM_RDMA_CONN_AG_CTX_CF13EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_CF13EN_SHIFT 3
- #define XSTORM_RDMA_CONN_AG_CTX_CF14EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_CF14EN_SHIFT 4
- #define XSTORM_RDMA_CONN_AG_CTX_CF15EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_CF15EN_SHIFT 5
- #define XSTORM_RDMA_CONN_AG_CTX_CF16EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_CF16EN_SHIFT 6
- #define XSTORM_RDMA_CONN_AG_CTX_CF17EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_CF17EN_SHIFT 7
- u8 flags10;
- #define XSTORM_RDMA_CONN_AG_CTX_CF18EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_CF18EN_SHIFT 0
- #define XSTORM_RDMA_CONN_AG_CTX_CF19EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_CF19EN_SHIFT 1
- #define XSTORM_RDMA_CONN_AG_CTX_CF20EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_CF20EN_SHIFT 2
- #define XSTORM_RDMA_CONN_AG_CTX_CF21EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_CF21EN_SHIFT 3
- #define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
- #define XSTORM_RDMA_CONN_AG_CTX_CF23EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_CF23EN_SHIFT 5
- #define XSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 6
- #define XSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 7
- u8 flags11;
- #define XSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 0
- #define XSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 1
- #define XSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 2
- #define XSTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT 3
- #define XSTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT 4
- #define XSTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT 5
- #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
- #define XSTORM_RDMA_CONN_AG_CTX_RULE9EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_RULE9EN_SHIFT 7
- u8 flags12;
- #define XSTORM_RDMA_CONN_AG_CTX_RULE10EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_RULE10EN_SHIFT 0
- #define XSTORM_RDMA_CONN_AG_CTX_RULE11EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_RULE11EN_SHIFT 1
- #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
- #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
- #define XSTORM_RDMA_CONN_AG_CTX_RULE14EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_RULE14EN_SHIFT 4
- #define XSTORM_RDMA_CONN_AG_CTX_RULE15EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_RULE15EN_SHIFT 5
- #define XSTORM_RDMA_CONN_AG_CTX_RULE16EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_RULE16EN_SHIFT 6
- #define XSTORM_RDMA_CONN_AG_CTX_RULE17EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_RULE17EN_SHIFT 7
- u8 flags13;
- #define XSTORM_RDMA_CONN_AG_CTX_RULE18EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_RULE18EN_SHIFT 0
- #define XSTORM_RDMA_CONN_AG_CTX_RULE19EN_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_RULE19EN_SHIFT 1
- #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
- #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
- #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
- #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
- #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
- #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
- u8 flags14;
- #define XSTORM_RDMA_CONN_AG_CTX_MIGRATION_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_MIGRATION_SHIFT 0
- #define XSTORM_RDMA_CONN_AG_CTX_BIT17_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_BIT17_SHIFT 1
- #define XSTORM_RDMA_CONN_AG_CTX_DPM_PORT_NUM_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_DPM_PORT_NUM_SHIFT 2
- #define XSTORM_RDMA_CONN_AG_CTX_RESERVED_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_RESERVED_SHIFT 4
- #define XSTORM_RDMA_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
- #define XSTORM_RDMA_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
- #define XSTORM_RDMA_CONN_AG_CTX_CF23_MASK 0x3
- #define XSTORM_RDMA_CONN_AG_CTX_CF23_SHIFT 6
- u8 byte2;
- __le16 physical_q0;
- __le16 word1;
- __le16 word2;
- __le16 word3;
- __le16 word4;
- __le16 word5;
- __le16 conn_dpi;
- u8 byte3;
- u8 byte4;
- u8 byte5;
- u8 byte6;
- __le32 reg0;
- __le32 reg1;
- __le32 reg2;
- __le32 snd_nxt_psn;
- __le32 reg4;
- __le32 reg5;
- __le32 reg6;
- };
- struct ystorm_rdma_conn_ag_ctx {
- u8 byte0;
- u8 byte1;
- u8 flags0;
- #define YSTORM_RDMA_CONN_AG_CTX_BIT0_MASK 0x1
- #define YSTORM_RDMA_CONN_AG_CTX_BIT0_SHIFT 0
- #define YSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
- #define YSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
- #define YSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
- #define YSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 2
- #define YSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
- #define YSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 4
- #define YSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
- #define YSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 6
- u8 flags1;
- #define YSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
- #define YSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 0
- #define YSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
- #define YSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 1
- #define YSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
- #define YSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 2
- #define YSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define YSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 3
- #define YSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define YSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 4
- #define YSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define YSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 5
- #define YSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define YSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 6
- #define YSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define YSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 7
- u8 byte2;
- u8 byte3;
- __le16 word0;
- __le32 reg0;
- __le32 reg1;
- __le16 word1;
- __le16 word2;
- __le16 word3;
- __le16 word4;
- __le32 reg2;
- __le32 reg3;
- };
- struct mstorm_roce_conn_st_ctx {
- struct regpair temp[6];
- };
- struct pstorm_roce_conn_st_ctx {
- struct regpair temp[16];
- };
- struct ystorm_roce_conn_st_ctx {
- struct regpair temp[2];
- };
- struct xstorm_roce_conn_st_ctx {
- struct regpair temp[22];
- };
- struct tstorm_roce_conn_st_ctx {
- struct regpair temp[30];
- };
- struct ustorm_roce_conn_st_ctx {
- struct regpair temp[12];
- };
- struct roce_conn_context {
- struct ystorm_roce_conn_st_ctx ystorm_st_context;
- struct regpair ystorm_st_padding[2];
- struct pstorm_roce_conn_st_ctx pstorm_st_context;
- struct xstorm_roce_conn_st_ctx xstorm_st_context;
- struct regpair xstorm_st_padding[2];
- struct xstorm_rdma_conn_ag_ctx xstorm_ag_context;
- struct tstorm_rdma_conn_ag_ctx tstorm_ag_context;
- struct timers_context timer_context;
- struct ustorm_rdma_conn_ag_ctx ustorm_ag_context;
- struct tstorm_roce_conn_st_ctx tstorm_st_context;
- struct mstorm_roce_conn_st_ctx mstorm_st_context;
- struct ustorm_roce_conn_st_ctx ustorm_st_context;
- struct regpair ustorm_st_padding[2];
- };
- struct roce_create_qp_req_ramrod_data {
- __le16 flags;
- #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ROCE_FLAVOR_MASK 0x3
- #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ROCE_FLAVOR_SHIFT 0
- #define ROCE_CREATE_QP_REQ_RAMROD_DATA_FMR_AND_RESERVED_EN_MASK 0x1
- #define ROCE_CREATE_QP_REQ_RAMROD_DATA_FMR_AND_RESERVED_EN_SHIFT 2
- #define ROCE_CREATE_QP_REQ_RAMROD_DATA_SIGNALED_COMP_MASK 0x1
- #define ROCE_CREATE_QP_REQ_RAMROD_DATA_SIGNALED_COMP_SHIFT 3
- #define ROCE_CREATE_QP_REQ_RAMROD_DATA_PRI_MASK 0x7
- #define ROCE_CREATE_QP_REQ_RAMROD_DATA_PRI_SHIFT 4
- #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RESERVED_MASK 0x1
- #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RESERVED_SHIFT 7
- #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_MASK 0xF
- #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_SHIFT 8
- #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_MASK 0xF
- #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_SHIFT 12
- u8 max_ord;
- u8 traffic_class;
- u8 hop_limit;
- u8 orq_num_pages;
- __le16 p_key;
- __le32 flow_label;
- __le32 dst_qp_id;
- __le32 ack_timeout_val;
- __le32 initial_psn;
- __le16 mtu;
- __le16 pd;
- __le16 sq_num_pages;
- __le16 reseved2;
- struct regpair sq_pbl_addr;
- struct regpair orq_pbl_addr;
- __le16 local_mac_addr[3];
- __le16 remote_mac_addr[3];
- __le16 vlan_id;
- __le16 udp_src_port;
- __le32 src_gid[4];
- __le32 dst_gid[4];
- struct regpair qp_handle_for_cqe;
- struct regpair qp_handle_for_async;
- u8 stats_counter_id;
- u8 reserved3[7];
- __le32 cq_cid;
- __le16 physical_queue0;
- __le16 dpi;
- };
- struct roce_create_qp_resp_ramrod_data {
- __le16 flags;
- #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ROCE_FLAVOR_MASK 0x3
- #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ROCE_FLAVOR_SHIFT 0
- #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_RD_EN_MASK 0x1
- #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_RD_EN_SHIFT 2
- #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_WR_EN_MASK 0x1
- #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_WR_EN_SHIFT 3
- #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ATOMIC_EN_MASK 0x1
- #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ATOMIC_EN_SHIFT 4
- #define ROCE_CREATE_QP_RESP_RAMROD_DATA_SRQ_FLG_MASK 0x1
- #define ROCE_CREATE_QP_RESP_RAMROD_DATA_SRQ_FLG_SHIFT 5
- #define ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN_MASK 0x1
- #define ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN_SHIFT 6
- #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN_MASK 0x1
- #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN_SHIFT 7
- #define ROCE_CREATE_QP_RESP_RAMROD_DATA_PRI_MASK 0x7
- #define ROCE_CREATE_QP_RESP_RAMROD_DATA_PRI_SHIFT 8
- #define ROCE_CREATE_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_MASK 0x1F
- #define ROCE_CREATE_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_SHIFT 11
- u8 max_ird;
- u8 traffic_class;
- u8 hop_limit;
- u8 irq_num_pages;
- __le16 p_key;
- __le32 flow_label;
- __le32 dst_qp_id;
- u8 stats_counter_id;
- u8 reserved1;
- __le16 mtu;
- __le32 initial_psn;
- __le16 pd;
- __le16 rq_num_pages;
- struct rdma_srq_id srq_id;
- struct regpair rq_pbl_addr;
- struct regpair irq_pbl_addr;
- __le16 local_mac_addr[3];
- __le16 remote_mac_addr[3];
- __le16 vlan_id;
- __le16 udp_src_port;
- __le32 src_gid[4];
- __le32 dst_gid[4];
- struct regpair qp_handle_for_cqe;
- struct regpair qp_handle_for_async;
- __le32 reserved2[2];
- __le32 cq_cid;
- __le16 physical_queue0;
- __le16 dpi;
- };
- struct roce_destroy_qp_req_output_params {
- __le32 num_bound_mw;
- __le32 reserved;
- };
- struct roce_destroy_qp_req_ramrod_data {
- struct regpair output_params_addr;
- };
- struct roce_destroy_qp_resp_output_params {
- __le32 num_invalidated_mw;
- __le32 reserved;
- };
- struct roce_destroy_qp_resp_ramrod_data {
- struct regpair output_params_addr;
- };
- enum roce_event_opcode {
- ROCE_EVENT_CREATE_QP = 11,
- ROCE_EVENT_MODIFY_QP,
- ROCE_EVENT_QUERY_QP,
- ROCE_EVENT_DESTROY_QP,
- MAX_ROCE_EVENT_OPCODE
- };
- struct roce_init_func_ramrod_data {
- struct rdma_init_func_ramrod_data rdma;
- };
- struct roce_modify_qp_req_ramrod_data {
- __le16 flags;
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_ERR_FLG_MASK 0x1
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_ERR_FLG_SHIFT 0
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_SQD_FLG_MASK 0x1
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_SQD_FLG_SHIFT 1
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_EN_SQD_ASYNC_NOTIFY_MASK 0x1
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_EN_SQD_ASYNC_NOTIFY_SHIFT 2
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_P_KEY_FLG_MASK 0x1
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_P_KEY_FLG_SHIFT 3
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ADDRESS_VECTOR_FLG_MASK 0x1
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ADDRESS_VECTOR_FLG_SHIFT 4
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MAX_ORD_FLG_MASK 0x1
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MAX_ORD_FLG_SHIFT 5
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_FLG_MASK 0x1
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_FLG_SHIFT 6
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_FLG_MASK 0x1
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_FLG_SHIFT 7
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ACK_TIMEOUT_FLG_MASK 0x1
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ACK_TIMEOUT_FLG_SHIFT 8
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_FLG_MASK 0x1
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_FLG_SHIFT 9
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_MASK 0x7
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_SHIFT 10
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RESERVED1_MASK 0x7
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RESERVED1_SHIFT 13
- u8 fields;
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_MASK 0xF
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_SHIFT 0
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_MASK 0xF
- #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_SHIFT 4
- u8 max_ord;
- u8 traffic_class;
- u8 hop_limit;
- __le16 p_key;
- __le32 flow_label;
- __le32 ack_timeout_val;
- __le16 mtu;
- __le16 reserved2;
- __le32 reserved3[3];
- __le32 src_gid[4];
- __le32 dst_gid[4];
- };
- struct roce_modify_qp_resp_ramrod_data {
- __le16 flags;
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MOVE_TO_ERR_FLG_MASK 0x1
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MOVE_TO_ERR_FLG_SHIFT 0
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_RD_EN_MASK 0x1
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_RD_EN_SHIFT 1
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_WR_EN_MASK 0x1
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_WR_EN_SHIFT 2
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ATOMIC_EN_MASK 0x1
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ATOMIC_EN_SHIFT 3
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_P_KEY_FLG_MASK 0x1
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_P_KEY_FLG_SHIFT 4
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ADDRESS_VECTOR_FLG_MASK 0x1
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ADDRESS_VECTOR_FLG_SHIFT 5
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MAX_IRD_FLG_MASK 0x1
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MAX_IRD_FLG_SHIFT 6
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_FLG_MASK 0x1
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_FLG_SHIFT 7
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_FLG_MASK 0x1
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_FLG_SHIFT 8
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_OPS_EN_FLG_MASK 0x1
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_OPS_EN_FLG_SHIFT 9
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RESERVED1_MASK 0x3F
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RESERVED1_SHIFT 10
- u8 fields;
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_MASK 0x7
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_SHIFT 0
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_MASK 0x1F
- #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_SHIFT 3
- u8 max_ird;
- u8 traffic_class;
- u8 hop_limit;
- __le16 p_key;
- __le32 flow_label;
- __le16 mtu;
- __le16 reserved2;
- __le32 src_gid[4];
- __le32 dst_gid[4];
- };
- struct roce_query_qp_req_output_params {
- __le32 psn;
- __le32 flags;
- #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_ERR_FLG_MASK 0x1
- #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_ERR_FLG_SHIFT 0
- #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_SQ_DRAINING_FLG_MASK 0x1
- #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_SQ_DRAINING_FLG_SHIFT 1
- #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_RESERVED0_MASK 0x3FFFFFFF
- #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_RESERVED0_SHIFT 2
- };
- struct roce_query_qp_req_ramrod_data {
- struct regpair output_params_addr;
- };
- struct roce_query_qp_resp_output_params {
- __le32 psn;
- __le32 err_flag;
- #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_ERROR_FLG_MASK 0x1
- #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_ERROR_FLG_SHIFT 0
- #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_RESERVED0_MASK 0x7FFFFFFF
- #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_RESERVED0_SHIFT 1
- };
- struct roce_query_qp_resp_ramrod_data {
- struct regpair output_params_addr;
- };
- enum roce_ramrod_cmd_id {
- ROCE_RAMROD_CREATE_QP = 11,
- ROCE_RAMROD_MODIFY_QP,
- ROCE_RAMROD_QUERY_QP,
- ROCE_RAMROD_DESTROY_QP,
- MAX_ROCE_RAMROD_CMD_ID
- };
- struct mstorm_roce_req_conn_ag_ctx {
- u8 byte0;
- u8 byte1;
- u8 flags0;
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK 0x1
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT 0
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK 0x1
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT 1
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 2
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 4
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 6
- u8 flags1;
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 0
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 1
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 2
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 3
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 4
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 5
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 6
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 7
- __le16 word0;
- __le16 word1;
- __le32 reg0;
- __le32 reg1;
- };
- struct mstorm_roce_resp_conn_ag_ctx {
- u8 byte0;
- u8 byte1;
- u8 flags0;
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK 0x1
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT 0
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 2
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 4
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 6
- u8 flags1;
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 0
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 1
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 2
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 3
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 4
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 5
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 6
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 7
- __le16 word0;
- __le16 word1;
- __le32 reg0;
- __le32 reg1;
- };
- enum roce_flavor {
- PLAIN_ROCE /* RoCE v1 */ ,
- RROCE_IPV4 /* RoCE v2 (Routable RoCE) over ipv4 */ ,
- RROCE_IPV6 /* RoCE v2 (Routable RoCE) over ipv6 */ ,
- MAX_ROCE_FLAVOR
- };
- struct tstorm_roce_req_conn_ag_ctx {
- u8 reserved0;
- u8 state;
- u8 flags0;
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_OCCURED_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_OCCURED_SHIFT 1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_CQE_ERROR_OCCURED_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_CQE_ERROR_OCCURED_SHIFT 2
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_BIT3_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_BIT3_SHIFT 3
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_SHIFT 4
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_CACHED_ORQ_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_CACHED_ORQ_SHIFT 5
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_MASK 0x3
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_SHIFT 6
- u8 flags1;
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 0
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_MASK 0x3
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_SHIFT 2
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK 0x3
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT 4
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
- u8 flags2;
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK 0x3
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT 0
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_MASK 0x3
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_SHIFT 2
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_MASK 0x3
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_SHIFT 4
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_MASK 0x3
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_SHIFT 6
- u8 flags3;
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_MASK 0x3
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_SHIFT 0
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_MASK 0x3
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_SHIFT 2
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_EN_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_EN_SHIFT 4
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 5
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_EN_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_EN_SHIFT 6
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT 7
- u8 flags4;
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_EN_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_EN_SHIFT 2
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_EN_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_EN_SHIFT 3
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_EN_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_EN_SHIFT 4
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_EN_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_EN_SHIFT 5
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_EN_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_EN_SHIFT 6
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 7
- u8 flags5;
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 0
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 2
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 3
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 4
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_SND_SQ_CONS_EN_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_SND_SQ_CONS_EN_SHIFT 5
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_SHIFT 6
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_MASK 0x1
- #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_SHIFT 7
- __le32 reg0;
- __le32 snd_nxt_psn;
- __le32 snd_max_psn;
- __le32 orq_prod;
- __le32 reg4;
- __le32 reg5;
- __le32 reg6;
- __le32 reg7;
- __le32 reg8;
- u8 tx_cqe_error_type;
- u8 orq_cache_idx;
- __le16 snd_sq_cons_th;
- u8 byte4;
- u8 byte5;
- __le16 snd_sq_cons;
- __le16 word2;
- __le16 word3;
- __le32 reg9;
- __le32 reg10;
- };
- struct tstorm_roce_resp_conn_ag_ctx {
- u8 byte0;
- u8 state;
- u8 flags0;
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT2_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT2_SHIFT 2
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT3_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT3_SHIFT 3
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_SHIFT 4
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT5_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT5_SHIFT 5
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 6
- u8 flags1;
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_MASK 0x3
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_SHIFT 0
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_MASK 0x3
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_SHIFT 2
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK 0x3
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT 4
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
- u8 flags2;
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK 0x3
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT 0
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6_MASK 0x3
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6_SHIFT 2
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7_MASK 0x3
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7_SHIFT 4
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8_MASK 0x3
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8_SHIFT 6
- u8 flags3;
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9_MASK 0x3
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9_SHIFT 0
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10_MASK 0x3
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10_SHIFT 2
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 4
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT 5
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_EN_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_EN_SHIFT 6
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT 7
- u8 flags4;
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_SHIFT 2
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7EN_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7EN_SHIFT 3
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_SHIFT 4
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_SHIFT 5
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_SHIFT 6
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 7
- u8 flags5;
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 0
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 2
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 3
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 4
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_RQ_RULE_EN_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_RQ_RULE_EN_SHIFT 5
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 6
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_MASK 0x1
- #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_SHIFT 7
- __le32 psn_and_rxmit_id_echo;
- __le32 reg1;
- __le32 reg2;
- __le32 reg3;
- __le32 reg4;
- __le32 reg5;
- __le32 reg6;
- __le32 reg7;
- __le32 reg8;
- u8 tx_async_error_type;
- u8 byte3;
- __le16 rq_cons;
- u8 byte4;
- u8 byte5;
- __le16 rq_prod;
- __le16 conn_dpi;
- __le16 irq_cons;
- __le32 num_invlidated_mw;
- __le32 reg10;
- };
- struct ustorm_roce_req_conn_ag_ctx {
- u8 byte0;
- u8 byte1;
- u8 flags0;
- #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK 0x1
- #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT 0
- #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK 0x1
- #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT 1
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 2
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 4
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 6
- u8 flags1;
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3_MASK 0x3
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3_SHIFT 0
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4_MASK 0x3
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4_SHIFT 2
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5_MASK 0x3
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5_SHIFT 4
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6_MASK 0x3
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6_SHIFT 6
- u8 flags2;
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 0
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 1
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 2
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_MASK 0x1
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_SHIFT 3
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4EN_MASK 0x1
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4EN_SHIFT 4
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5EN_MASK 0x1
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5EN_SHIFT 5
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6EN_MASK 0x1
- #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6EN_SHIFT 6
- #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 7
- u8 flags3;
- #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 0
- #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 1
- #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 2
- #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 3
- #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK 0x1
- #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 4
- #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_MASK 0x1
- #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_SHIFT 5
- #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_MASK 0x1
- #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_SHIFT 6
- #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_MASK 0x1
- #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_SHIFT 7
- u8 byte2;
- u8 byte3;
- __le16 word0;
- __le16 word1;
- __le32 reg0;
- __le32 reg1;
- __le32 reg2;
- __le32 reg3;
- __le16 word2;
- __le16 word3;
- };
- struct ustorm_roce_resp_conn_ag_ctx {
- u8 byte0;
- u8 byte1;
- u8 flags0;
- #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK 0x1
- #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT 0
- #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
- #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 2
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 4
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 6
- u8 flags1;
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK 0x3
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT 0
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4_MASK 0x3
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4_SHIFT 2
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5_MASK 0x3
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5_SHIFT 4
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6_MASK 0x3
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6_SHIFT 6
- u8 flags2;
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 0
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 1
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 2
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK 0x1
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT 3
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4EN_MASK 0x1
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4EN_SHIFT 4
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5EN_MASK 0x1
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5EN_SHIFT 5
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_MASK 0x1
- #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_SHIFT 6
- #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 7
- u8 flags3;
- #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 0
- #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 1
- #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 2
- #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 3
- #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK 0x1
- #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 4
- #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_MASK 0x1
- #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_SHIFT 5
- #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK 0x1
- #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 6
- #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_MASK 0x1
- #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_SHIFT 7
- u8 byte2;
- u8 byte3;
- __le16 word0;
- __le16 word1;
- __le32 reg0;
- __le32 reg1;
- __le32 reg2;
- __le32 reg3;
- __le16 word2;
- __le16 word3;
- };
- struct xstorm_roce_req_conn_ag_ctx {
- u8 reserved0;
- u8 state;
- u8 flags0;
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED1_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED1_SHIFT 1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED2_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED2_SHIFT 2
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED3_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED3_SHIFT 4
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED4_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED4_SHIFT 5
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED5_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED5_SHIFT 6
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED6_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED6_SHIFT 7
- u8 flags1;
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED7_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED7_SHIFT 0
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED8_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED8_SHIFT 1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT10_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT10_SHIFT 2
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT11_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT11_SHIFT 3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT12_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT12_SHIFT 4
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT13_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT13_SHIFT 5
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_STATE_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_STATE_SHIFT 6
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_YSTORM_FLUSH_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_YSTORM_FLUSH_SHIFT 7
- u8 flags2;
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 0
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 2
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 4
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3_SHIFT 6
- u8 flags3;
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_SHIFT 0
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_SHIFT 2
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_SHIFT 4
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
- u8 flags4;
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8_SHIFT 0
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9_SHIFT 2
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10_SHIFT 4
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11_SHIFT 6
- u8 flags5;
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12_SHIFT 0
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13_SHIFT 2
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_FMR_ENDED_CF_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_FMR_ENDED_CF_SHIFT 4
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15_SHIFT 6
- u8 flags6;
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16_SHIFT 0
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17_SHIFT 2
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18_SHIFT 4
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19_SHIFT 6
- u8 flags7;
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20_SHIFT 0
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21_SHIFT 2
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_SHIFT 4
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 6
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 7
- u8 flags8;
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 0
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_SHIFT 1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_EN_SHIFT 2
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT 3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_EN_SHIFT 4
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8EN_SHIFT 6
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9EN_SHIFT 7
- u8 flags9;
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10EN_SHIFT 0
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11EN_SHIFT 1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12EN_SHIFT 2
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13EN_SHIFT 3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_FME_ENDED_CF_EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_FME_ENDED_CF_EN_SHIFT 4
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15EN_SHIFT 5
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16EN_SHIFT 6
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17EN_SHIFT 7
- u8 flags10;
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18EN_SHIFT 0
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19EN_SHIFT 1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20EN_SHIFT 2
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21EN_SHIFT 3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23EN_SHIFT 5
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 6
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 7
- u8 flags11;
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 0
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 2
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_SHIFT 4
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_E2E_CREDIT_RULE_EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_E2E_CREDIT_RULE_EN_SHIFT 5
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE9EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE9EN_SHIFT 7
- u8 flags12;
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_PROD_EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_PROD_EN_SHIFT 0
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE11EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE11EN_SHIFT 1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_INV_FENCE_RULE_EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_INV_FENCE_RULE_EN_SHIFT 4
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE15EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE15EN_SHIFT 5
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_ORQ_FENCE_RULE_EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_ORQ_FENCE_RULE_EN_SHIFT 6
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_MAX_ORD_RULE_EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_MAX_ORD_RULE_EN_SHIFT 7
- u8 flags13;
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE18EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE18EN_SHIFT 0
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE19EN_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE19EN_SHIFT 1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
- u8 flags14;
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_MIGRATION_FLAG_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_MIGRATION_FLAG_SHIFT 0
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT17_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT17_SHIFT 1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_DPM_PORT_NUM_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_DPM_PORT_NUM_SHIFT 2
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED_SHIFT 4
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23_MASK 0x3
- #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23_SHIFT 6
- u8 byte2;
- __le16 physical_q0;
- __le16 word1;
- __le16 sq_cmp_cons;
- __le16 sq_cons;
- __le16 sq_prod;
- __le16 word5;
- __le16 conn_dpi;
- u8 byte3;
- u8 byte4;
- u8 byte5;
- u8 byte6;
- __le32 lsn;
- __le32 ssn;
- __le32 snd_una_psn;
- __le32 snd_nxt_psn;
- __le32 reg4;
- __le32 orq_cons_th;
- __le32 orq_cons;
- };
- struct xstorm_roce_resp_conn_ag_ctx {
- u8 reserved0;
- u8 state;
- u8 flags0;
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED1_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED1_SHIFT 1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED2_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED2_SHIFT 2
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED3_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED3_SHIFT 4
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED4_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED4_SHIFT 5
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED5_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED5_SHIFT 6
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED6_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED6_SHIFT 7
- u8 flags1;
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED7_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED7_SHIFT 0
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED8_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED8_SHIFT 1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT10_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT10_SHIFT 2
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT11_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT11_SHIFT 3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT12_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT12_SHIFT 4
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT13_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT13_SHIFT 5
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_ERROR_STATE_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_ERROR_STATE_SHIFT 6
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_YSTORM_FLUSH_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_YSTORM_FLUSH_SHIFT 7
- u8 flags2;
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 0
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 2
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 4
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK 0x3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT 6
- u8 flags3;
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_MASK 0x3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_SHIFT 0
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_MASK 0x3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_SHIFT 2
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_MASK 0x3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_SHIFT 4
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
- u8 flags4;
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8_MASK 0x3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8_SHIFT 0
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9_MASK 0x3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9_SHIFT 2
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10_MASK 0x3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10_SHIFT 4
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11_MASK 0x3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11_SHIFT 6
- u8 flags5;
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12_MASK 0x3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12_SHIFT 0
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13_MASK 0x3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13_SHIFT 2
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14_MASK 0x3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14_SHIFT 4
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15_MASK 0x3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15_SHIFT 6
- u8 flags6;
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16_MASK 0x3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16_SHIFT 0
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17_MASK 0x3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17_SHIFT 2
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18_MASK 0x3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18_SHIFT 4
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19_MASK 0x3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19_SHIFT 6
- u8 flags7;
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20_MASK 0x3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20_SHIFT 0
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21_MASK 0x3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21_SHIFT 2
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_MASK 0x3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_SHIFT 4
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 6
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 7
- u8 flags8;
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 0
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT 1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_EN_SHIFT 2
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT 3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_EN_SHIFT 4
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_SHIFT 6
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_SHIFT 7
- u8 flags9;
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_SHIFT 0
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11EN_SHIFT 1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12EN_SHIFT 2
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13EN_SHIFT 3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14EN_SHIFT 4
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15EN_SHIFT 5
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16EN_SHIFT 6
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17EN_SHIFT 7
- u8 flags10;
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18EN_SHIFT 0
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19EN_SHIFT 1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20EN_SHIFT 2
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21EN_SHIFT 3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23EN_SHIFT 5
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 6
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 7
- u8 flags11;
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 0
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 2
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_SHIFT 4
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 5
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE9EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE9EN_SHIFT 7
- u8 flags12;
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE10EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE10EN_SHIFT 0
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_IRQ_PROD_RULE_EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_IRQ_PROD_RULE_EN_SHIFT 1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE14EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE14EN_SHIFT 4
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE15EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE15EN_SHIFT 5
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE16EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE16EN_SHIFT 6
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE17EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE17EN_SHIFT 7
- u8 flags13;
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE18EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE18EN_SHIFT 0
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE19EN_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE19EN_SHIFT 1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
- u8 flags14;
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT16_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT16_SHIFT 0
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT17_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT17_SHIFT 1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT18_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT18_SHIFT 2
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT19_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT19_SHIFT 3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT20_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT20_SHIFT 4
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT21_MASK 0x1
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT21_SHIFT 5
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23_MASK 0x3
- #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23_SHIFT 6
- u8 byte2;
- __le16 physical_q0;
- __le16 word1;
- __le16 irq_prod;
- __le16 word3;
- __le16 word4;
- __le16 word5;
- __le16 irq_cons;
- u8 rxmit_opcode;
- u8 byte4;
- u8 byte5;
- u8 byte6;
- __le32 rxmit_psn_and_id;
- __le32 rxmit_bytes_length;
- __le32 psn;
- __le32 reg3;
- __le32 reg4;
- __le32 reg5;
- __le32 msn_and_syndrome;
- };
- struct ystorm_roce_req_conn_ag_ctx {
- u8 byte0;
- u8 byte1;
- u8 flags0;
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK 0x1
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT 0
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK 0x1
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT 1
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 2
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 4
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 6
- u8 flags1;
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 0
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 1
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 2
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 3
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 4
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 5
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 6
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 7
- u8 byte2;
- u8 byte3;
- __le16 word0;
- __le32 reg0;
- __le32 reg1;
- __le16 word1;
- __le16 word2;
- __le16 word3;
- __le16 word4;
- __le32 reg2;
- __le32 reg3;
- };
- struct ystorm_roce_resp_conn_ag_ctx {
- u8 byte0;
- u8 byte1;
- u8 flags0;
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK 0x1
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT 0
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 2
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 4
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 6
- u8 flags1;
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 0
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 1
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 2
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 3
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 4
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 5
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 6
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 7
- u8 byte2;
- u8 byte3;
- __le16 word0;
- __le32 reg0;
- __le32 reg1;
- __le16 word1;
- __le16 word2;
- __le16 word3;
- __le16 word4;
- __le32 reg2;
- __le32 reg3;
- };
- struct ystorm_iscsi_conn_st_ctx {
- __le32 reserved[4];
- };
- struct pstorm_iscsi_tcp_conn_st_ctx {
- __le32 tcp[32];
- __le32 iscsi[4];
- };
- struct xstorm_iscsi_tcp_conn_st_ctx {
- __le32 reserved_iscsi[40];
- __le32 reserved_tcp[4];
- };
- struct xstorm_iscsi_conn_ag_ctx {
- u8 cdu_validation;
- u8 state;
- u8 flags0;
- #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
- #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM1_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM1_SHIFT 1
- #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED1_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED1_SHIFT 2
- #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT4_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT4_SHIFT 4
- #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED2_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED2_SHIFT 5
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT6_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT6_SHIFT 6
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT7_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT7_SHIFT 7
- u8 flags1;
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT8_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT8_SHIFT 0
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT9_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT9_SHIFT 1
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT10_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT10_SHIFT 2
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT11_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT11_SHIFT 3
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT12_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT12_SHIFT 4
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT13_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT13_SHIFT 5
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT14_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT14_SHIFT 6
- #define XSTORM_ISCSI_CONN_AG_CTX_TX_TRUNCATE_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_TX_TRUNCATE_SHIFT 7
- u8 flags2;
- #define XSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
- #define XSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 0
- #define XSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
- #define XSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 2
- #define XSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
- #define XSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 4
- #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_MASK 0x3
- #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT 6
- u8 flags3;
- #define XSTORM_ISCSI_CONN_AG_CTX_CF4_MASK 0x3
- #define XSTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT 0
- #define XSTORM_ISCSI_CONN_AG_CTX_CF5_MASK 0x3
- #define XSTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT 2
- #define XSTORM_ISCSI_CONN_AG_CTX_CF6_MASK 0x3
- #define XSTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT 4
- #define XSTORM_ISCSI_CONN_AG_CTX_CF7_MASK 0x3
- #define XSTORM_ISCSI_CONN_AG_CTX_CF7_SHIFT 6
- u8 flags4;
- #define XSTORM_ISCSI_CONN_AG_CTX_CF8_MASK 0x3
- #define XSTORM_ISCSI_CONN_AG_CTX_CF8_SHIFT 0
- #define XSTORM_ISCSI_CONN_AG_CTX_CF9_MASK 0x3
- #define XSTORM_ISCSI_CONN_AG_CTX_CF9_SHIFT 2
- #define XSTORM_ISCSI_CONN_AG_CTX_CF10_MASK 0x3
- #define XSTORM_ISCSI_CONN_AG_CTX_CF10_SHIFT 4
- #define XSTORM_ISCSI_CONN_AG_CTX_CF11_MASK 0x3
- #define XSTORM_ISCSI_CONN_AG_CTX_CF11_SHIFT 6
- u8 flags5;
- #define XSTORM_ISCSI_CONN_AG_CTX_CF12_MASK 0x3
- #define XSTORM_ISCSI_CONN_AG_CTX_CF12_SHIFT 0
- #define XSTORM_ISCSI_CONN_AG_CTX_CF13_MASK 0x3
- #define XSTORM_ISCSI_CONN_AG_CTX_CF13_SHIFT 2
- #define XSTORM_ISCSI_CONN_AG_CTX_CF14_MASK 0x3
- #define XSTORM_ISCSI_CONN_AG_CTX_CF14_SHIFT 4
- #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_MASK 0x3
- #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_SHIFT 6
- u8 flags6;
- #define XSTORM_ISCSI_CONN_AG_CTX_CF16_MASK 0x3
- #define XSTORM_ISCSI_CONN_AG_CTX_CF16_SHIFT 0
- #define XSTORM_ISCSI_CONN_AG_CTX_CF17_MASK 0x3
- #define XSTORM_ISCSI_CONN_AG_CTX_CF17_SHIFT 2
- #define XSTORM_ISCSI_CONN_AG_CTX_CF18_MASK 0x3
- #define XSTORM_ISCSI_CONN_AG_CTX_CF18_SHIFT 4
- #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_MASK 0x3
- #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_SHIFT 6
- u8 flags7;
- #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
- #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
- #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q1_MASK 0x3
- #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q1_SHIFT 2
- #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_MASK 0x3
- #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_SHIFT 4
- #define XSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 6
- #define XSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 7
- u8 flags8;
- #define XSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 0
- #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 1
- #define XSTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT 2
- #define XSTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT 3
- #define XSTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT 4
- #define XSTORM_ISCSI_CONN_AG_CTX_CF7EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_CF7EN_SHIFT 5
- #define XSTORM_ISCSI_CONN_AG_CTX_CF8EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_CF8EN_SHIFT 6
- #define XSTORM_ISCSI_CONN_AG_CTX_CF9EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_CF9EN_SHIFT 7
- u8 flags9;
- #define XSTORM_ISCSI_CONN_AG_CTX_CF10EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_CF10EN_SHIFT 0
- #define XSTORM_ISCSI_CONN_AG_CTX_CF11EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_CF11EN_SHIFT 1
- #define XSTORM_ISCSI_CONN_AG_CTX_CF12EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_CF12EN_SHIFT 2
- #define XSTORM_ISCSI_CONN_AG_CTX_CF13EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_CF13EN_SHIFT 3
- #define XSTORM_ISCSI_CONN_AG_CTX_CF14EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_CF14EN_SHIFT 4
- #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_EN_SHIFT 5
- #define XSTORM_ISCSI_CONN_AG_CTX_CF16EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_CF16EN_SHIFT 6
- #define XSTORM_ISCSI_CONN_AG_CTX_CF17EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_CF17EN_SHIFT 7
- u8 flags10;
- #define XSTORM_ISCSI_CONN_AG_CTX_CF18EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_CF18EN_SHIFT 0
- #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_EN_SHIFT 1
- #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
- #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q1_EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q1_EN_SHIFT 3
- #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
- #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_EN_SHIFT 5
- #define XSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 6
- #define XSTORM_ISCSI_CONN_AG_CTX_MORE_TO_SEND_DEC_RULE_EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_MORE_TO_SEND_DEC_RULE_EN_SHIFT 7
- u8 flags11;
- #define XSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 0
- #define XSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 1
- #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED3_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED3_SHIFT 2
- #define XSTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 3
- #define XSTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 4
- #define XSTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 5
- #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
- #define XSTORM_ISCSI_CONN_AG_CTX_RULE9EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_RULE9EN_SHIFT 7
- u8 flags12;
- #define XSTORM_ISCSI_CONN_AG_CTX_SQ_DEC_RULE_EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_SQ_DEC_RULE_EN_SHIFT 0
- #define XSTORM_ISCSI_CONN_AG_CTX_RULE11EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_RULE11EN_SHIFT 1
- #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
- #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
- #define XSTORM_ISCSI_CONN_AG_CTX_RULE14EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_RULE14EN_SHIFT 4
- #define XSTORM_ISCSI_CONN_AG_CTX_RULE15EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_RULE15EN_SHIFT 5
- #define XSTORM_ISCSI_CONN_AG_CTX_RULE16EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_RULE16EN_SHIFT 6
- #define XSTORM_ISCSI_CONN_AG_CTX_RULE17EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_RULE17EN_SHIFT 7
- u8 flags13;
- #define XSTORM_ISCSI_CONN_AG_CTX_R2TQ_DEC_RULE_EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_R2TQ_DEC_RULE_EN_SHIFT 0
- #define XSTORM_ISCSI_CONN_AG_CTX_HQ_DEC_RULE_EN_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_HQ_DEC_RULE_EN_SHIFT 1
- #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
- #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
- #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
- #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
- #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
- #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
- u8 flags14;
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT16_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT16_SHIFT 0
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT17_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT17_SHIFT 1
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT18_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT18_SHIFT 2
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT19_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT19_SHIFT 3
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT20_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_BIT20_SHIFT 4
- #define XSTORM_ISCSI_CONN_AG_CTX_DUMMY_READ_DONE_MASK 0x1
- #define XSTORM_ISCSI_CONN_AG_CTX_DUMMY_READ_DONE_SHIFT 5
- #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_MASK 0x3
- #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_SHIFT 6
- u8 byte2;
- __le16 physical_q0;
- __le16 physical_q1;
- __le16 dummy_dorq_var;
- __le16 sq_cons;
- __le16 sq_prod;
- __le16 word5;
- __le16 slow_io_total_data_tx_update;
- u8 byte3;
- u8 byte4;
- u8 byte5;
- u8 byte6;
- __le32 reg0;
- __le32 reg1;
- __le32 reg2;
- __le32 more_to_send_seq;
- __le32 reg4;
- __le32 reg5;
- __le32 hq_scan_next_relevant_ack;
- __le16 r2tq_prod;
- __le16 r2tq_cons;
- __le16 hq_prod;
- __le16 hq_cons;
- __le32 remain_seq;
- __le32 bytes_to_next_pdu;
- __le32 hq_tcp_seq;
- u8 byte7;
- u8 byte8;
- u8 byte9;
- u8 byte10;
- u8 byte11;
- u8 byte12;
- u8 byte13;
- u8 byte14;
- u8 byte15;
- u8 byte16;
- __le16 word11;
- __le32 reg10;
- __le32 reg11;
- __le32 exp_stat_sn;
- __le32 reg13;
- __le32 reg14;
- __le32 reg15;
- __le32 reg16;
- __le32 reg17;
- };
- struct tstorm_iscsi_conn_ag_ctx {
- u8 reserved0;
- u8 state;
- u8 flags0;
- #define TSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
- #define TSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
- #define TSTORM_ISCSI_CONN_AG_CTX_BIT2_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_BIT2_SHIFT 2
- #define TSTORM_ISCSI_CONN_AG_CTX_BIT3_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_BIT3_SHIFT 3
- #define TSTORM_ISCSI_CONN_AG_CTX_BIT4_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_BIT4_SHIFT 4
- #define TSTORM_ISCSI_CONN_AG_CTX_BIT5_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_BIT5_SHIFT 5
- #define TSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
- #define TSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 6
- u8 flags1;
- #define TSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
- #define TSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 0
- #define TSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
- #define TSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 2
- #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_MASK 0x3
- #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT 4
- #define TSTORM_ISCSI_CONN_AG_CTX_CF4_MASK 0x3
- #define TSTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT 6
- u8 flags2;
- #define TSTORM_ISCSI_CONN_AG_CTX_CF5_MASK 0x3
- #define TSTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT 0
- #define TSTORM_ISCSI_CONN_AG_CTX_CF6_MASK 0x3
- #define TSTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT 2
- #define TSTORM_ISCSI_CONN_AG_CTX_CF7_MASK 0x3
- #define TSTORM_ISCSI_CONN_AG_CTX_CF7_SHIFT 4
- #define TSTORM_ISCSI_CONN_AG_CTX_CF8_MASK 0x3
- #define TSTORM_ISCSI_CONN_AG_CTX_CF8_SHIFT 6
- u8 flags3;
- #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
- #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
- #define TSTORM_ISCSI_CONN_AG_CTX_CF10_MASK 0x3
- #define TSTORM_ISCSI_CONN_AG_CTX_CF10_SHIFT 2
- #define TSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 4
- #define TSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 5
- #define TSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 6
- #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 7
- u8 flags4;
- #define TSTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT 0
- #define TSTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT 1
- #define TSTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT 2
- #define TSTORM_ISCSI_CONN_AG_CTX_CF7EN_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_CF7EN_SHIFT 3
- #define TSTORM_ISCSI_CONN_AG_CTX_CF8EN_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_CF8EN_SHIFT 4
- #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 5
- #define TSTORM_ISCSI_CONN_AG_CTX_CF10EN_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_CF10EN_SHIFT 6
- #define TSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 7
- u8 flags5;
- #define TSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 0
- #define TSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 1
- #define TSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 2
- #define TSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 3
- #define TSTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 4
- #define TSTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 5
- #define TSTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 6
- #define TSTORM_ISCSI_CONN_AG_CTX_RULE8EN_MASK 0x1
- #define TSTORM_ISCSI_CONN_AG_CTX_RULE8EN_SHIFT 7
- __le32 reg0;
- __le32 reg1;
- __le32 reg2;
- __le32 reg3;
- __le32 reg4;
- __le32 reg5;
- __le32 reg6;
- __le32 reg7;
- __le32 reg8;
- u8 byte2;
- u8 byte3;
- __le16 word0;
- };
- struct ustorm_iscsi_conn_ag_ctx {
- u8 byte0;
- u8 byte1;
- u8 flags0;
- #define USTORM_ISCSI_CONN_AG_CTX_BIT0_MASK 0x1
- #define USTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT 0
- #define USTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
- #define USTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
- #define USTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
- #define USTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 2
- #define USTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
- #define USTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 4
- #define USTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
- #define USTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 6
- u8 flags1;
- #define USTORM_ISCSI_CONN_AG_CTX_CF3_MASK 0x3
- #define USTORM_ISCSI_CONN_AG_CTX_CF3_SHIFT 0
- #define USTORM_ISCSI_CONN_AG_CTX_CF4_MASK 0x3
- #define USTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT 2
- #define USTORM_ISCSI_CONN_AG_CTX_CF5_MASK 0x3
- #define USTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT 4
- #define USTORM_ISCSI_CONN_AG_CTX_CF6_MASK 0x3
- #define USTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT 6
- u8 flags2;
- #define USTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
- #define USTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 0
- #define USTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
- #define USTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 1
- #define USTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
- #define USTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 2
- #define USTORM_ISCSI_CONN_AG_CTX_CF3EN_MASK 0x1
- #define USTORM_ISCSI_CONN_AG_CTX_CF3EN_SHIFT 3
- #define USTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK 0x1
- #define USTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT 4
- #define USTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK 0x1
- #define USTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT 5
- #define USTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK 0x1
- #define USTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT 6
- #define USTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define USTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 7
- u8 flags3;
- #define USTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define USTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 0
- #define USTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define USTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 1
- #define USTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define USTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 2
- #define USTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define USTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 3
- #define USTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK 0x1
- #define USTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 4
- #define USTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK 0x1
- #define USTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 5
- #define USTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK 0x1
- #define USTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 6
- #define USTORM_ISCSI_CONN_AG_CTX_RULE8EN_MASK 0x1
- #define USTORM_ISCSI_CONN_AG_CTX_RULE8EN_SHIFT 7
- u8 byte2;
- u8 byte3;
- __le16 word0;
- __le16 word1;
- __le32 reg0;
- __le32 reg1;
- __le32 reg2;
- __le32 reg3;
- __le16 word2;
- __le16 word3;
- };
- struct tstorm_iscsi_conn_st_ctx {
- __le32 reserved[40];
- };
- struct mstorm_iscsi_conn_ag_ctx {
- u8 reserved;
- u8 state;
- u8 flags0;
- #define MSTORM_ISCSI_CONN_AG_CTX_BIT0_MASK 0x1
- #define MSTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT 0
- #define MSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
- #define MSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
- #define MSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
- #define MSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 2
- #define MSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
- #define MSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 4
- #define MSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
- #define MSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 6
- u8 flags1;
- #define MSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
- #define MSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 0
- #define MSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
- #define MSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 1
- #define MSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
- #define MSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 2
- #define MSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define MSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 3
- #define MSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define MSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 4
- #define MSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define MSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 5
- #define MSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define MSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 6
- #define MSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define MSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 7
- __le16 word0;
- __le16 word1;
- __le32 reg0;
- __le32 reg1;
- };
- struct mstorm_iscsi_tcp_conn_st_ctx {
- __le32 reserved_tcp[20];
- __le32 reserved_iscsi[8];
- };
- struct ustorm_iscsi_conn_st_ctx {
- __le32 reserved[52];
- };
- struct iscsi_conn_context {
- struct ystorm_iscsi_conn_st_ctx ystorm_st_context;
- struct regpair ystorm_st_padding[2];
- struct pstorm_iscsi_tcp_conn_st_ctx pstorm_st_context;
- struct regpair pstorm_st_padding[2];
- struct pb_context xpb2_context;
- struct xstorm_iscsi_tcp_conn_st_ctx xstorm_st_context;
- struct regpair xstorm_st_padding[2];
- struct xstorm_iscsi_conn_ag_ctx xstorm_ag_context;
- struct tstorm_iscsi_conn_ag_ctx tstorm_ag_context;
- struct regpair tstorm_ag_padding[2];
- struct timers_context timer_context;
- struct ustorm_iscsi_conn_ag_ctx ustorm_ag_context;
- struct pb_context upb_context;
- struct tstorm_iscsi_conn_st_ctx tstorm_st_context;
- struct regpair tstorm_st_padding[2];
- struct mstorm_iscsi_conn_ag_ctx mstorm_ag_context;
- struct mstorm_iscsi_tcp_conn_st_ctx mstorm_st_context;
- struct ustorm_iscsi_conn_st_ctx ustorm_st_context;
- };
- struct iscsi_init_ramrod_params {
- struct iscsi_spe_func_init iscsi_init_spe;
- struct tcp_init_params tcp_init;
- };
- struct ystorm_iscsi_conn_ag_ctx {
- u8 byte0;
- u8 byte1;
- u8 flags0;
- #define YSTORM_ISCSI_CONN_AG_CTX_BIT0_MASK 0x1
- #define YSTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT 0
- #define YSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
- #define YSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
- #define YSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
- #define YSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 2
- #define YSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
- #define YSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 4
- #define YSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
- #define YSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 6
- u8 flags1;
- #define YSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
- #define YSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 0
- #define YSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
- #define YSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 1
- #define YSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
- #define YSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 2
- #define YSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
- #define YSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 3
- #define YSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
- #define YSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 4
- #define YSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
- #define YSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 5
- #define YSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
- #define YSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 6
- #define YSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
- #define YSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 7
- u8 byte2;
- u8 byte3;
- __le16 word0;
- __le32 reg0;
- __le32 reg1;
- __le16 word1;
- __le16 word2;
- __le16 word3;
- __le16 word4;
- __le32 reg2;
- __le32 reg3;
- };
- #define MFW_TRACE_SIGNATURE 0x25071946
- /* The trace in the buffer */
- #define MFW_TRACE_EVENTID_MASK 0x00ffff
- #define MFW_TRACE_PRM_SIZE_MASK 0x0f0000
- #define MFW_TRACE_PRM_SIZE_SHIFT 16
- #define MFW_TRACE_ENTRY_SIZE 3
- struct mcp_trace {
- u32 signature; /* Help to identify that the trace is valid */
- u32 size; /* the size of the trace buffer in bytes */
- u32 curr_level; /* 2 - all will be written to the buffer
- * 1 - debug trace will not be written
- * 0 - just errors will be written to the buffer
- */
- u32 modules_mask[2]; /* a bit per module, 1 means write it, 0 means
- * mask it.
- */
- /* Warning: the following pointers are assumed to be 32bits as they are
- * used only in the MFW.
- */
- u32 trace_prod; /* The next trace will be written to this offset */
- u32 trace_oldest; /* The oldest valid trace starts at this offset
- * (usually very close after the current producer).
- */
- };
- #define VF_MAX_STATIC 192
- #define MCP_GLOB_PATH_MAX 2
- #define MCP_PORT_MAX 2
- #define MCP_GLOB_PORT_MAX 4
- #define MCP_GLOB_FUNC_MAX 16
- typedef u32 offsize_t; /* In DWORDS !!! */
- /* Offset from the beginning of the MCP scratchpad */
- #define OFFSIZE_OFFSET_SHIFT 0
- #define OFFSIZE_OFFSET_MASK 0x0000ffff
- /* Size of specific element (not the whole array if any) */
- #define OFFSIZE_SIZE_SHIFT 16
- #define OFFSIZE_SIZE_MASK 0xffff0000
- #define SECTION_OFFSET(_offsize) ((((_offsize & \
- OFFSIZE_OFFSET_MASK) >> \
- OFFSIZE_OFFSET_SHIFT) << 2))
- #define QED_SECTION_SIZE(_offsize) (((_offsize & \
- OFFSIZE_SIZE_MASK) >> \
- OFFSIZE_SIZE_SHIFT) << 2)
- #define SECTION_ADDR(_offsize, idx) (MCP_REG_SCRATCH + \
- SECTION_OFFSET(_offsize) + \
- (QED_SECTION_SIZE(_offsize) * idx))
- #define SECTION_OFFSIZE_ADDR(_pub_base, _section) \
- (_pub_base + offsetof(struct mcp_public_data, sections[_section]))
- /* PHY configuration */
- struct eth_phy_cfg {
- u32 speed;
- #define ETH_SPEED_AUTONEG 0
- #define ETH_SPEED_SMARTLINQ 0x8
- u32 pause;
- #define ETH_PAUSE_NONE 0x0
- #define ETH_PAUSE_AUTONEG 0x1
- #define ETH_PAUSE_RX 0x2
- #define ETH_PAUSE_TX 0x4
- u32 adv_speed;
- u32 loopback_mode;
- #define ETH_LOOPBACK_NONE (0)
- #define ETH_LOOPBACK_INT_PHY (1)
- #define ETH_LOOPBACK_EXT_PHY (2)
- #define ETH_LOOPBACK_EXT (3)
- #define ETH_LOOPBACK_MAC (4)
- u32 feature_config_flags;
- #define ETH_EEE_MODE_ADV_LPI (1 << 0)
- };
- struct port_mf_cfg {
- u32 dynamic_cfg;
- #define PORT_MF_CFG_OV_TAG_MASK 0x0000ffff
- #define PORT_MF_CFG_OV_TAG_SHIFT 0
- #define PORT_MF_CFG_OV_TAG_DEFAULT PORT_MF_CFG_OV_TAG_MASK
- u32 reserved[1];
- };
- struct eth_stats {
- u64 r64;
- u64 r127;
- u64 r255;
- u64 r511;
- u64 r1023;
- u64 r1518;
- u64 r1522;
- u64 r2047;
- u64 r4095;
- u64 r9216;
- u64 r16383;
- u64 rfcs;
- u64 rxcf;
- u64 rxpf;
- u64 rxpp;
- u64 raln;
- u64 rfcr;
- u64 rovr;
- u64 rjbr;
- u64 rund;
- u64 rfrg;
- u64 t64;
- u64 t127;
- u64 t255;
- u64 t511;
- u64 t1023;
- u64 t1518;
- u64 t2047;
- u64 t4095;
- u64 t9216;
- u64 t16383;
- u64 txpf;
- u64 txpp;
- u64 tlpiec;
- u64 tncl;
- u64 rbyte;
- u64 rxuca;
- u64 rxmca;
- u64 rxbca;
- u64 rxpok;
- u64 tbyte;
- u64 txuca;
- u64 txmca;
- u64 txbca;
- u64 txcf;
- };
- struct brb_stats {
- u64 brb_truncate[8];
- u64 brb_discard[8];
- };
- struct port_stats {
- struct brb_stats brb;
- struct eth_stats eth;
- };
- struct couple_mode_teaming {
- u8 port_cmt[MCP_GLOB_PORT_MAX];
- #define PORT_CMT_IN_TEAM (1 << 0)
- #define PORT_CMT_PORT_ROLE (1 << 1)
- #define PORT_CMT_PORT_INACTIVE (0 << 1)
- #define PORT_CMT_PORT_ACTIVE (1 << 1)
- #define PORT_CMT_TEAM_MASK (1 << 2)
- #define PORT_CMT_TEAM0 (0 << 2)
- #define PORT_CMT_TEAM1 (1 << 2)
- };
- #define LLDP_CHASSIS_ID_STAT_LEN 4
- #define LLDP_PORT_ID_STAT_LEN 4
- #define DCBX_MAX_APP_PROTOCOL 32
- #define MAX_SYSTEM_LLDP_TLV_DATA 32
- enum _lldp_agent {
- LLDP_NEAREST_BRIDGE = 0,
- LLDP_NEAREST_NON_TPMR_BRIDGE,
- LLDP_NEAREST_CUSTOMER_BRIDGE,
- LLDP_MAX_LLDP_AGENTS
- };
- struct lldp_config_params_s {
- u32 config;
- #define LLDP_CONFIG_TX_INTERVAL_MASK 0x000000ff
- #define LLDP_CONFIG_TX_INTERVAL_SHIFT 0
- #define LLDP_CONFIG_HOLD_MASK 0x00000f00
- #define LLDP_CONFIG_HOLD_SHIFT 8
- #define LLDP_CONFIG_MAX_CREDIT_MASK 0x0000f000
- #define LLDP_CONFIG_MAX_CREDIT_SHIFT 12
- #define LLDP_CONFIG_ENABLE_RX_MASK 0x40000000
- #define LLDP_CONFIG_ENABLE_RX_SHIFT 30
- #define LLDP_CONFIG_ENABLE_TX_MASK 0x80000000
- #define LLDP_CONFIG_ENABLE_TX_SHIFT 31
- u32 local_chassis_id[LLDP_CHASSIS_ID_STAT_LEN];
- u32 local_port_id[LLDP_PORT_ID_STAT_LEN];
- };
- struct lldp_status_params_s {
- u32 prefix_seq_num;
- u32 status;
- u32 peer_chassis_id[LLDP_CHASSIS_ID_STAT_LEN];
- u32 peer_port_id[LLDP_PORT_ID_STAT_LEN];
- u32 suffix_seq_num;
- };
- struct dcbx_ets_feature {
- u32 flags;
- #define DCBX_ETS_ENABLED_MASK 0x00000001
- #define DCBX_ETS_ENABLED_SHIFT 0
- #define DCBX_ETS_WILLING_MASK 0x00000002
- #define DCBX_ETS_WILLING_SHIFT 1
- #define DCBX_ETS_ERROR_MASK 0x00000004
- #define DCBX_ETS_ERROR_SHIFT 2
- #define DCBX_ETS_CBS_MASK 0x00000008
- #define DCBX_ETS_CBS_SHIFT 3
- #define DCBX_ETS_MAX_TCS_MASK 0x000000f0
- #define DCBX_ETS_MAX_TCS_SHIFT 4
- #define DCBX_ISCSI_OOO_TC_MASK 0x00000f00
- #define DCBX_ISCSI_OOO_TC_SHIFT 8
- u32 pri_tc_tbl[1];
- #define DCBX_ISCSI_OOO_TC (4)
- #define NIG_ETS_ISCSI_OOO_CLIENT_OFFSET (DCBX_ISCSI_OOO_TC + 1)
- #define DCBX_CEE_STRICT_PRIORITY 0xf
- u32 tc_bw_tbl[2];
- u32 tc_tsa_tbl[2];
- #define DCBX_ETS_TSA_STRICT 0
- #define DCBX_ETS_TSA_CBS 1
- #define DCBX_ETS_TSA_ETS 2
- };
- struct dcbx_app_priority_entry {
- u32 entry;
- #define DCBX_APP_PRI_MAP_MASK 0x000000ff
- #define DCBX_APP_PRI_MAP_SHIFT 0
- #define DCBX_APP_PRI_0 0x01
- #define DCBX_APP_PRI_1 0x02
- #define DCBX_APP_PRI_2 0x04
- #define DCBX_APP_PRI_3 0x08
- #define DCBX_APP_PRI_4 0x10
- #define DCBX_APP_PRI_5 0x20
- #define DCBX_APP_PRI_6 0x40
- #define DCBX_APP_PRI_7 0x80
- #define DCBX_APP_SF_MASK 0x00000300
- #define DCBX_APP_SF_SHIFT 8
- #define DCBX_APP_SF_ETHTYPE 0
- #define DCBX_APP_SF_PORT 1
- #define DCBX_APP_SF_IEEE_MASK 0x0000f000
- #define DCBX_APP_SF_IEEE_SHIFT 12
- #define DCBX_APP_SF_IEEE_RESERVED 0
- #define DCBX_APP_SF_IEEE_ETHTYPE 1
- #define DCBX_APP_SF_IEEE_TCP_PORT 2
- #define DCBX_APP_SF_IEEE_UDP_PORT 3
- #define DCBX_APP_SF_IEEE_TCP_UDP_PORT 4
- #define DCBX_APP_PROTOCOL_ID_MASK 0xffff0000
- #define DCBX_APP_PROTOCOL_ID_SHIFT 16
- };
- struct dcbx_app_priority_feature {
- u32 flags;
- #define DCBX_APP_ENABLED_MASK 0x00000001
- #define DCBX_APP_ENABLED_SHIFT 0
- #define DCBX_APP_WILLING_MASK 0x00000002
- #define DCBX_APP_WILLING_SHIFT 1
- #define DCBX_APP_ERROR_MASK 0x00000004
- #define DCBX_APP_ERROR_SHIFT 2
- #define DCBX_APP_MAX_TCS_MASK 0x0000f000
- #define DCBX_APP_MAX_TCS_SHIFT 12
- #define DCBX_APP_NUM_ENTRIES_MASK 0x00ff0000
- #define DCBX_APP_NUM_ENTRIES_SHIFT 16
- struct dcbx_app_priority_entry app_pri_tbl[DCBX_MAX_APP_PROTOCOL];
- };
- struct dcbx_features {
- struct dcbx_ets_feature ets;
- u32 pfc;
- #define DCBX_PFC_PRI_EN_BITMAP_MASK 0x000000ff
- #define DCBX_PFC_PRI_EN_BITMAP_SHIFT 0
- #define DCBX_PFC_PRI_EN_BITMAP_PRI_0 0x01
- #define DCBX_PFC_PRI_EN_BITMAP_PRI_1 0x02
- #define DCBX_PFC_PRI_EN_BITMAP_PRI_2 0x04
- #define DCBX_PFC_PRI_EN_BITMAP_PRI_3 0x08
- #define DCBX_PFC_PRI_EN_BITMAP_PRI_4 0x10
- #define DCBX_PFC_PRI_EN_BITMAP_PRI_5 0x20
- #define DCBX_PFC_PRI_EN_BITMAP_PRI_6 0x40
- #define DCBX_PFC_PRI_EN_BITMAP_PRI_7 0x80
- #define DCBX_PFC_FLAGS_MASK 0x0000ff00
- #define DCBX_PFC_FLAGS_SHIFT 8
- #define DCBX_PFC_CAPS_MASK 0x00000f00
- #define DCBX_PFC_CAPS_SHIFT 8
- #define DCBX_PFC_MBC_MASK 0x00004000
- #define DCBX_PFC_MBC_SHIFT 14
- #define DCBX_PFC_WILLING_MASK 0x00008000
- #define DCBX_PFC_WILLING_SHIFT 15
- #define DCBX_PFC_ENABLED_MASK 0x00010000
- #define DCBX_PFC_ENABLED_SHIFT 16
- #define DCBX_PFC_ERROR_MASK 0x00020000
- #define DCBX_PFC_ERROR_SHIFT 17
- struct dcbx_app_priority_feature app;
- };
- struct dcbx_local_params {
- u32 config;
- #define DCBX_CONFIG_VERSION_MASK 0x00000007
- #define DCBX_CONFIG_VERSION_SHIFT 0
- #define DCBX_CONFIG_VERSION_DISABLED 0
- #define DCBX_CONFIG_VERSION_IEEE 1
- #define DCBX_CONFIG_VERSION_CEE 2
- #define DCBX_CONFIG_VERSION_STATIC 4
- u32 flags;
- struct dcbx_features features;
- };
- struct dcbx_mib {
- u32 prefix_seq_num;
- u32 flags;
- struct dcbx_features features;
- u32 suffix_seq_num;
- };
- struct lldp_system_tlvs_buffer_s {
- u16 valid;
- u16 length;
- u32 data[MAX_SYSTEM_LLDP_TLV_DATA];
- };
- struct dcb_dscp_map {
- u32 flags;
- #define DCB_DSCP_ENABLE_MASK 0x1
- #define DCB_DSCP_ENABLE_SHIFT 0
- #define DCB_DSCP_ENABLE 1
- u32 dscp_pri_map[8];
- };
- struct public_global {
- u32 max_path;
- u32 max_ports;
- u32 debug_mb_offset;
- u32 phymod_dbg_mb_offset;
- struct couple_mode_teaming cmt;
- s32 internal_temperature;
- u32 mfw_ver;
- u32 running_bundle_id;
- s32 external_temperature;
- u32 mdump_reason;
- };
- struct fw_flr_mb {
- u32 aggint;
- u32 opgen_addr;
- u32 accum_ack;
- };
- struct public_path {
- struct fw_flr_mb flr_mb;
- u32 mcp_vf_disabled[VF_MAX_STATIC / 32];
- u32 process_kill;
- #define PROCESS_KILL_COUNTER_MASK 0x0000ffff
- #define PROCESS_KILL_COUNTER_SHIFT 0
- #define PROCESS_KILL_GLOB_AEU_BIT_MASK 0xffff0000
- #define PROCESS_KILL_GLOB_AEU_BIT_SHIFT 16
- #define GLOBAL_AEU_BIT(aeu_reg_id, aeu_bit) (aeu_reg_id * 32 + aeu_bit)
- };
- struct public_port {
- u32 validity_map;
- u32 link_status;
- #define LINK_STATUS_LINK_UP 0x00000001
- #define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001e
- #define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (1 << 1)
- #define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (2 << 1)
- #define LINK_STATUS_SPEED_AND_DUPLEX_10G (3 << 1)
- #define LINK_STATUS_SPEED_AND_DUPLEX_20G (4 << 1)
- #define LINK_STATUS_SPEED_AND_DUPLEX_40G (5 << 1)
- #define LINK_STATUS_SPEED_AND_DUPLEX_50G (6 << 1)
- #define LINK_STATUS_SPEED_AND_DUPLEX_100G (7 << 1)
- #define LINK_STATUS_SPEED_AND_DUPLEX_25G (8 << 1)
- #define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020
- #define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040
- #define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080
- #define LINK_STATUS_PFC_ENABLED 0x00000100
- #define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
- #define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
- #define LINK_STATUS_LINK_PARTNER_10G_CAPABLE 0x00000800
- #define LINK_STATUS_LINK_PARTNER_20G_CAPABLE 0x00001000
- #define LINK_STATUS_LINK_PARTNER_40G_CAPABLE 0x00002000
- #define LINK_STATUS_LINK_PARTNER_50G_CAPABLE 0x00004000
- #define LINK_STATUS_LINK_PARTNER_100G_CAPABLE 0x00008000
- #define LINK_STATUS_LINK_PARTNER_25G_CAPABLE 0x00010000
- #define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000
- #define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0 << 18)
- #define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1 << 18)
- #define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2 << 18)
- #define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3 << 18)
- #define LINK_STATUS_SFP_TX_FAULT 0x00100000
- #define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00200000
- #define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00400000
- #define LINK_STATUS_RX_SIGNAL_PRESENT 0x00800000
- #define LINK_STATUS_MAC_LOCAL_FAULT 0x01000000
- #define LINK_STATUS_MAC_REMOTE_FAULT 0x02000000
- #define LINK_STATUS_UNSUPPORTED_SPD_REQ 0x04000000
- u32 link_status1;
- u32 ext_phy_fw_version;
- u32 drv_phy_cfg_addr;
- u32 port_stx;
- u32 stat_nig_timer;
- struct port_mf_cfg port_mf_config;
- struct port_stats stats;
- u32 media_type;
- #define MEDIA_UNSPECIFIED 0x0
- #define MEDIA_SFPP_10G_FIBER 0x1
- #define MEDIA_XFP_FIBER 0x2
- #define MEDIA_DA_TWINAX 0x3
- #define MEDIA_BASE_T 0x4
- #define MEDIA_SFP_1G_FIBER 0x5
- #define MEDIA_MODULE_FIBER 0x6
- #define MEDIA_KR 0xf0
- #define MEDIA_NOT_PRESENT 0xff
- u32 lfa_status;
- u32 link_change_count;
- struct lldp_config_params_s lldp_config_params[LLDP_MAX_LLDP_AGENTS];
- struct lldp_status_params_s lldp_status_params[LLDP_MAX_LLDP_AGENTS];
- struct lldp_system_tlvs_buffer_s system_lldp_tlvs_buf;
- /* DCBX related MIB */
- struct dcbx_local_params local_admin_dcbx_mib;
- struct dcbx_mib remote_dcbx_mib;
- struct dcbx_mib operational_dcbx_mib;
- u32 reserved[2];
- u32 transceiver_data;
- #define ETH_TRANSCEIVER_STATE_MASK 0x000000FF
- #define ETH_TRANSCEIVER_STATE_SHIFT 0x00000000
- #define ETH_TRANSCEIVER_STATE_UNPLUGGED 0x00000000
- #define ETH_TRANSCEIVER_STATE_PRESENT 0x00000001
- #define ETH_TRANSCEIVER_STATE_VALID 0x00000003
- #define ETH_TRANSCEIVER_STATE_UPDATING 0x00000008
- u32 wol_info;
- u32 wol_pkt_len;
- u32 wol_pkt_details;
- struct dcb_dscp_map dcb_dscp_map;
- };
- struct public_func {
- u32 reserved0[2];
- u32 mtu_size;
- u32 reserved[7];
- u32 config;
- #define FUNC_MF_CFG_FUNC_HIDE 0x00000001
- #define FUNC_MF_CFG_PAUSE_ON_HOST_RING 0x00000002
- #define FUNC_MF_CFG_PAUSE_ON_HOST_RING_SHIFT 0x00000001
- #define FUNC_MF_CFG_PROTOCOL_MASK 0x000000f0
- #define FUNC_MF_CFG_PROTOCOL_SHIFT 4
- #define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000000
- #define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000010
- #define FUNC_MF_CFG_PROTOCOL_ROCE 0x00000030
- #define FUNC_MF_CFG_PROTOCOL_MAX 0x00000030
- #define FUNC_MF_CFG_MIN_BW_MASK 0x0000ff00
- #define FUNC_MF_CFG_MIN_BW_SHIFT 8
- #define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000
- #define FUNC_MF_CFG_MAX_BW_MASK 0x00ff0000
- #define FUNC_MF_CFG_MAX_BW_SHIFT 16
- #define FUNC_MF_CFG_MAX_BW_DEFAULT 0x00640000
- u32 status;
- #define FUNC_STATUS_VLINK_DOWN 0x00000001
- u32 mac_upper;
- #define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff
- #define FUNC_MF_CFG_UPPERMAC_SHIFT 0
- #define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK
- u32 mac_lower;
- #define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff
- u32 fcoe_wwn_port_name_upper;
- u32 fcoe_wwn_port_name_lower;
- u32 fcoe_wwn_node_name_upper;
- u32 fcoe_wwn_node_name_lower;
- u32 ovlan_stag;
- #define FUNC_MF_CFG_OV_STAG_MASK 0x0000ffff
- #define FUNC_MF_CFG_OV_STAG_SHIFT 0
- #define FUNC_MF_CFG_OV_STAG_DEFAULT FUNC_MF_CFG_OV_STAG_MASK
- u32 pf_allocation;
- u32 preserve_data;
- u32 driver_last_activity_ts;
- u32 drv_ack_vf_disabled[VF_MAX_STATIC / 32];
- u32 drv_id;
- #define DRV_ID_PDA_COMP_VER_MASK 0x0000ffff
- #define DRV_ID_PDA_COMP_VER_SHIFT 0
- #define DRV_ID_MCP_HSI_VER_MASK 0x00ff0000
- #define DRV_ID_MCP_HSI_VER_SHIFT 16
- #define DRV_ID_MCP_HSI_VER_CURRENT (1 << DRV_ID_MCP_HSI_VER_SHIFT)
- #define DRV_ID_DRV_TYPE_MASK 0x7f000000
- #define DRV_ID_DRV_TYPE_SHIFT 24
- #define DRV_ID_DRV_TYPE_UNKNOWN (0 << DRV_ID_DRV_TYPE_SHIFT)
- #define DRV_ID_DRV_TYPE_LINUX (1 << DRV_ID_DRV_TYPE_SHIFT)
- #define DRV_ID_DRV_INIT_HW_MASK 0x80000000
- #define DRV_ID_DRV_INIT_HW_SHIFT 31
- #define DRV_ID_DRV_INIT_HW_FLAG (1 << DRV_ID_DRV_INIT_HW_SHIFT)
- };
- struct mcp_mac {
- u32 mac_upper;
- u32 mac_lower;
- };
- struct mcp_val64 {
- u32 lo;
- u32 hi;
- };
- struct mcp_file_att {
- u32 nvm_start_addr;
- u32 len;
- };
- struct bist_nvm_image_att {
- u32 return_code;
- u32 image_type;
- u32 nvm_start_addr;
- u32 len;
- };
- #define MCP_DRV_VER_STR_SIZE 16
- #define MCP_DRV_VER_STR_SIZE_DWORD (MCP_DRV_VER_STR_SIZE / sizeof(u32))
- #define MCP_DRV_NVM_BUF_LEN 32
- struct drv_version_stc {
- u32 version;
- u8 name[MCP_DRV_VER_STR_SIZE - 4];
- };
- struct lan_stats_stc {
- u64 ucast_rx_pkts;
- u64 ucast_tx_pkts;
- u32 fcs_err;
- u32 rserved;
- };
- struct ocbb_data_stc {
- u32 ocbb_host_addr;
- u32 ocsd_host_addr;
- u32 ocsd_req_update_interval;
- };
- #define MAX_NUM_OF_SENSORS 7
- struct temperature_status_stc {
- u32 num_of_sensors;
- u32 sensor[MAX_NUM_OF_SENSORS];
- };
- /* crash dump configuration header */
- struct mdump_config_stc {
- u32 version;
- u32 config;
- u32 epoc;
- u32 num_of_logs;
- u32 valid_logs;
- };
- enum resource_id_enum {
- RESOURCE_NUM_SB_E = 0,
- RESOURCE_NUM_L2_QUEUE_E = 1,
- RESOURCE_NUM_VPORT_E = 2,
- RESOURCE_NUM_VMQ_E = 3,
- RESOURCE_FACTOR_NUM_RSS_PF_E = 4,
- RESOURCE_FACTOR_RSS_PER_VF_E = 5,
- RESOURCE_NUM_RL_E = 6,
- RESOURCE_NUM_PQ_E = 7,
- RESOURCE_NUM_VF_E = 8,
- RESOURCE_VFC_FILTER_E = 9,
- RESOURCE_ILT_E = 10,
- RESOURCE_CQS_E = 11,
- RESOURCE_GFT_PROFILES_E = 12,
- RESOURCE_NUM_TC_E = 13,
- RESOURCE_NUM_RSS_ENGINES_E = 14,
- RESOURCE_LL2_QUEUE_E = 15,
- RESOURCE_RDMA_STATS_QUEUE_E = 16,
- RESOURCE_MAX_NUM,
- RESOURCE_NUM_INVALID = 0xFFFFFFFF
- };
- /* Resource ID is to be filled by the driver in the MB request
- * Size, offset & flags to be filled by the MFW in the MB response
- */
- struct resource_info {
- enum resource_id_enum res_id;
- u32 size; /* number of allocated resources */
- u32 offset; /* Offset of the 1st resource */
- u32 vf_size;
- u32 vf_offset;
- u32 flags;
- #define RESOURCE_ELEMENT_STRICT (1 << 0)
- };
- union drv_union_data {
- u32 ver_str[MCP_DRV_VER_STR_SIZE_DWORD];
- struct mcp_mac wol_mac;
- struct eth_phy_cfg drv_phy_cfg;
- struct mcp_val64 val64;
- u8 raw_data[MCP_DRV_NVM_BUF_LEN];
- struct mcp_file_att file_att;
- u32 ack_vf_disabled[VF_MAX_STATIC / 32];
- struct drv_version_stc drv_version;
- struct lan_stats_stc lan_stats;
- struct ocbb_data_stc ocbb_info;
- struct temperature_status_stc temp_info;
- struct resource_info resource;
- struct bist_nvm_image_att nvm_image_att;
- struct mdump_config_stc mdump_config;
- };
- struct public_drv_mb {
- u32 drv_mb_header;
- #define DRV_MSG_CODE_MASK 0xffff0000
- #define DRV_MSG_CODE_LOAD_REQ 0x10000000
- #define DRV_MSG_CODE_LOAD_DONE 0x11000000
- #define DRV_MSG_CODE_INIT_HW 0x12000000
- #define DRV_MSG_CODE_UNLOAD_REQ 0x20000000
- #define DRV_MSG_CODE_UNLOAD_DONE 0x21000000
- #define DRV_MSG_CODE_INIT_PHY 0x22000000
- #define DRV_MSG_CODE_LINK_RESET 0x23000000
- #define DRV_MSG_CODE_SET_DCBX 0x25000000
- #define DRV_MSG_CODE_OV_UPDATE_CURR_CFG 0x26000000
- #define DRV_MSG_CODE_OV_UPDATE_BUS_NUM 0x27000000
- #define DRV_MSG_CODE_OV_UPDATE_BOOT_PROGRESS 0x28000000
- #define DRV_MSG_CODE_OV_UPDATE_STORM_FW_VER 0x29000000
- #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE 0x31000000
- #define DRV_MSG_CODE_BW_UPDATE_ACK 0x32000000
- #define DRV_MSG_CODE_OV_UPDATE_MTU 0x33000000
- #define DRV_MSG_CODE_OV_UPDATE_WOL 0x38000000
- #define DRV_MSG_CODE_OV_UPDATE_ESWITCH_MODE 0x39000000
- #define DRV_MSG_CODE_BW_UPDATE_ACK 0x32000000
- #define DRV_MSG_CODE_NIG_DRAIN 0x30000000
- #define DRV_MSG_GET_RESOURCE_ALLOC_MSG 0x34000000
- #define DRV_MSG_CODE_VF_DISABLED_DONE 0xc0000000
- #define DRV_MSG_CODE_CFG_VF_MSIX 0xc0010000
- #define DRV_MSG_CODE_NVM_GET_FILE_ATT 0x00030000
- #define DRV_MSG_CODE_NVM_READ_NVRAM 0x00050000
- #define DRV_MSG_CODE_MCP_RESET 0x00090000
- #define DRV_MSG_CODE_SET_VERSION 0x000f0000
- #define DRV_MSG_CODE_MCP_HALT 0x00100000
- #define DRV_MSG_CODE_SET_VMAC 0x00110000
- #define DRV_MSG_CODE_GET_VMAC 0x00120000
- #define DRV_MSG_CODE_VMAC_TYPE_SHIFT 4
- #define DRV_MSG_CODE_VMAC_TYPE_MASK 0x30
- #define DRV_MSG_CODE_VMAC_TYPE_MAC 1
- #define DRV_MSG_CODE_VMAC_TYPE_WWNN 2
- #define DRV_MSG_CODE_VMAC_TYPE_WWPN 3
- #define DRV_MSG_CODE_GET_STATS 0x00130000
- #define DRV_MSG_CODE_STATS_TYPE_LAN 1
- #define DRV_MSG_CODE_STATS_TYPE_FCOE 2
- #define DRV_MSG_CODE_STATS_TYPE_ISCSI 3
- #define DRV_MSG_CODE_STATS_TYPE_RDMA 4
- #define DRV_MSG_CODE_MASK_PARITIES 0x001a0000
- #define DRV_MSG_CODE_BIST_TEST 0x001e0000
- #define DRV_MSG_CODE_SET_LED_MODE 0x00200000
- #define DRV_MSG_CODE_GET_PF_RDMA_PROTOCOL 0x002b0000
- #define DRV_MSG_CODE_OS_WOL 0x002e0000
- #define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff
- u32 drv_mb_param;
- #define DRV_MB_PARAM_UNLOAD_WOL_UNKNOWN 0x00000000
- #define DRV_MB_PARAM_UNLOAD_WOL_MCP 0x00000001
- #define DRV_MB_PARAM_UNLOAD_WOL_DISABLED 0x00000002
- #define DRV_MB_PARAM_UNLOAD_WOL_ENABLED 0x00000003
- #define DRV_MB_PARAM_DCBX_NOTIFY_MASK 0x000000FF
- #define DRV_MB_PARAM_DCBX_NOTIFY_SHIFT 3
- #define DRV_MB_PARAM_NVM_LEN_SHIFT 24
- #define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_SHIFT 0
- #define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK 0x000000FF
- #define DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_SHIFT 8
- #define DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK 0x0000FF00
- #define DRV_MB_PARAM_LLDP_SEND_MASK 0x00000001
- #define DRV_MB_PARAM_LLDP_SEND_SHIFT 0
- #define DRV_MB_PARAM_OV_CURR_CFG_SHIFT 0
- #define DRV_MB_PARAM_OV_CURR_CFG_MASK 0x0000000F
- #define DRV_MB_PARAM_OV_CURR_CFG_NONE 0
- #define DRV_MB_PARAM_OV_CURR_CFG_OS 1
- #define DRV_MB_PARAM_OV_CURR_CFG_VENDOR_SPEC 2
- #define DRV_MB_PARAM_OV_CURR_CFG_OTHER 3
- #define DRV_MB_PARAM_OV_STORM_FW_VER_SHIFT 0
- #define DRV_MB_PARAM_OV_STORM_FW_VER_MASK 0xFFFFFFFF
- #define DRV_MB_PARAM_OV_STORM_FW_VER_MAJOR_MASK 0xFF000000
- #define DRV_MB_PARAM_OV_STORM_FW_VER_MINOR_MASK 0x00FF0000
- #define DRV_MB_PARAM_OV_STORM_FW_VER_BUILD_MASK 0x0000FF00
- #define DRV_MB_PARAM_OV_STORM_FW_VER_DROP_MASK 0x000000FF
- #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_SHIFT 0
- #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_MASK 0xF
- #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_UNKNOWN 0x1
- #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_NOT_LOADED 0x2
- #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_LOADING 0x3
- #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_DISABLED 0x4
- #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_ACTIVE 0x5
- #define DRV_MB_PARAM_OV_MTU_SIZE_SHIFT 0
- #define DRV_MB_PARAM_OV_MTU_SIZE_MASK 0xFFFFFFFF
- #define DRV_MB_PARAM_WOL_MASK (DRV_MB_PARAM_WOL_DEFAULT | \
- DRV_MB_PARAM_WOL_DISABLED | \
- DRV_MB_PARAM_WOL_ENABLED)
- #define DRV_MB_PARAM_WOL_DEFAULT DRV_MB_PARAM_UNLOAD_WOL_MCP
- #define DRV_MB_PARAM_WOL_DISABLED DRV_MB_PARAM_UNLOAD_WOL_DISABLED
- #define DRV_MB_PARAM_WOL_ENABLED DRV_MB_PARAM_UNLOAD_WOL_ENABLED
- #define DRV_MB_PARAM_ESWITCH_MODE_MASK (DRV_MB_PARAM_ESWITCH_MODE_NONE | \
- DRV_MB_PARAM_ESWITCH_MODE_VEB | \
- DRV_MB_PARAM_ESWITCH_MODE_VEPA)
- #define DRV_MB_PARAM_ESWITCH_MODE_NONE 0x0
- #define DRV_MB_PARAM_ESWITCH_MODE_VEB 0x1
- #define DRV_MB_PARAM_ESWITCH_MODE_VEPA 0x2
- #define DRV_MB_PARAM_SET_LED_MODE_OPER 0x0
- #define DRV_MB_PARAM_SET_LED_MODE_ON 0x1
- #define DRV_MB_PARAM_SET_LED_MODE_OFF 0x2
- /* Resource Allocation params - Driver version support */
- #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_MASK 0xFFFF0000
- #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_SHIFT 16
- #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_MASK 0x0000FFFF
- #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_SHIFT 0
- #define DRV_MB_PARAM_BIST_REGISTER_TEST 1
- #define DRV_MB_PARAM_BIST_CLOCK_TEST 2
- #define DRV_MB_PARAM_BIST_NVM_TEST_NUM_IMAGES 3
- #define DRV_MB_PARAM_BIST_NVM_TEST_IMAGE_BY_INDEX 4
- #define DRV_MB_PARAM_BIST_RC_UNKNOWN 0
- #define DRV_MB_PARAM_BIST_RC_PASSED 1
- #define DRV_MB_PARAM_BIST_RC_FAILED 2
- #define DRV_MB_PARAM_BIST_RC_INVALID_PARAMETER 3
- #define DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT 0
- #define DRV_MB_PARAM_BIST_TEST_INDEX_MASK 0x000000FF
- #define DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_SHIFT 8
- #define DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_MASK 0x0000FF00
- u32 fw_mb_header;
- #define FW_MSG_CODE_MASK 0xffff0000
- #define FW_MSG_CODE_DRV_LOAD_ENGINE 0x10100000
- #define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000
- #define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000
- #define FW_MSG_CODE_DRV_LOAD_REFUSED_PDA 0x10200000
- #define FW_MSG_CODE_DRV_LOAD_REFUSED_HSI 0x10210000
- #define FW_MSG_CODE_DRV_LOAD_REFUSED_DIAG 0x10220000
- #define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000
- #define FW_MSG_CODE_DRV_UNLOAD_ENGINE 0x20110000
- #define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20120000
- #define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20130000
- #define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000
- #define FW_MSG_CODE_RESOURCE_ALLOC_OK 0x34000000
- #define FW_MSG_CODE_RESOURCE_ALLOC_UNKNOWN 0x35000000
- #define FW_MSG_CODE_RESOURCE_ALLOC_DEPRECATED 0x36000000
- #define FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE 0xb0010000
- #define FW_MSG_CODE_NVM_OK 0x00010000
- #define FW_MSG_CODE_OK 0x00160000
- #define FW_MSG_CODE_OS_WOL_SUPPORTED 0x00800000
- #define FW_MSG_CODE_OS_WOL_NOT_SUPPORTED 0x00810000
- #define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff
- u32 fw_mb_param;
- /* get pf rdma protocol command responce */
- #define FW_MB_PARAM_GET_PF_RDMA_NONE 0x0
- #define FW_MB_PARAM_GET_PF_RDMA_ROCE 0x1
- #define FW_MB_PARAM_GET_PF_RDMA_IWARP 0x2
- #define FW_MB_PARAM_GET_PF_RDMA_BOTH 0x3
- u32 drv_pulse_mb;
- #define DRV_PULSE_SEQ_MASK 0x00007fff
- #define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000
- #define DRV_PULSE_ALWAYS_ALIVE 0x00008000
- u32 mcp_pulse_mb;
- #define MCP_PULSE_SEQ_MASK 0x00007fff
- #define MCP_PULSE_ALWAYS_ALIVE 0x00008000
- #define MCP_EVENT_MASK 0xffff0000
- #define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000
- union drv_union_data union_data;
- };
- enum MFW_DRV_MSG_TYPE {
- MFW_DRV_MSG_LINK_CHANGE,
- MFW_DRV_MSG_FLR_FW_ACK_FAILED,
- MFW_DRV_MSG_VF_DISABLED,
- MFW_DRV_MSG_LLDP_DATA_UPDATED,
- MFW_DRV_MSG_DCBX_REMOTE_MIB_UPDATED,
- MFW_DRV_MSG_DCBX_OPERATIONAL_MIB_UPDATED,
- MFW_DRV_MSG_RESERVED4,
- MFW_DRV_MSG_BW_UPDATE,
- MFW_DRV_MSG_BW_UPDATE5,
- MFW_DRV_MSG_GET_LAN_STATS,
- MFW_DRV_MSG_GET_FCOE_STATS,
- MFW_DRV_MSG_GET_ISCSI_STATS,
- MFW_DRV_MSG_GET_RDMA_STATS,
- MFW_DRV_MSG_BW_UPDATE10,
- MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE,
- MFW_DRV_MSG_BW_UPDATE11,
- MFW_DRV_MSG_MAX
- };
- #define MFW_DRV_MSG_MAX_DWORDS(msgs) (((msgs - 1) >> 2) + 1)
- #define MFW_DRV_MSG_DWORD(msg_id) (msg_id >> 2)
- #define MFW_DRV_MSG_OFFSET(msg_id) ((msg_id & 0x3) << 3)
- #define MFW_DRV_MSG_MASK(msg_id) (0xff << MFW_DRV_MSG_OFFSET(msg_id))
- struct public_mfw_mb {
- u32 sup_msgs;
- u32 msg[MFW_DRV_MSG_MAX_DWORDS(MFW_DRV_MSG_MAX)];
- u32 ack[MFW_DRV_MSG_MAX_DWORDS(MFW_DRV_MSG_MAX)];
- };
- enum public_sections {
- PUBLIC_DRV_MB,
- PUBLIC_MFW_MB,
- PUBLIC_GLOBAL,
- PUBLIC_PATH,
- PUBLIC_PORT,
- PUBLIC_FUNC,
- PUBLIC_MAX_SECTIONS
- };
- struct mcp_public_data {
- u32 num_sections;
- u32 sections[PUBLIC_MAX_SECTIONS];
- struct public_drv_mb drv_mb[MCP_GLOB_FUNC_MAX];
- struct public_mfw_mb mfw_mb[MCP_GLOB_FUNC_MAX];
- struct public_global global;
- struct public_path path[MCP_GLOB_PATH_MAX];
- struct public_port port[MCP_GLOB_PORT_MAX];
- struct public_func func[MCP_GLOB_FUNC_MAX];
- };
- struct nvm_cfg_mac_address {
- u32 mac_addr_hi;
- #define NVM_CFG_MAC_ADDRESS_HI_MASK 0x0000FFFF
- #define NVM_CFG_MAC_ADDRESS_HI_OFFSET 0
- u32 mac_addr_lo;
- };
- struct nvm_cfg1_glob {
- u32 generic_cont0;
- #define NVM_CFG1_GLOB_MF_MODE_MASK 0x00000FF0
- #define NVM_CFG1_GLOB_MF_MODE_OFFSET 4
- #define NVM_CFG1_GLOB_MF_MODE_MF_ALLOWED 0x0
- #define NVM_CFG1_GLOB_MF_MODE_DEFAULT 0x1
- #define NVM_CFG1_GLOB_MF_MODE_SPIO4 0x2
- #define NVM_CFG1_GLOB_MF_MODE_NPAR1_0 0x3
- #define NVM_CFG1_GLOB_MF_MODE_NPAR1_5 0x4
- #define NVM_CFG1_GLOB_MF_MODE_NPAR2_0 0x5
- #define NVM_CFG1_GLOB_MF_MODE_BD 0x6
- #define NVM_CFG1_GLOB_MF_MODE_UFP 0x7
- u32 engineering_change[3];
- u32 manufacturing_id;
- u32 serial_number[4];
- u32 pcie_cfg;
- u32 mgmt_traffic;
- u32 core_cfg;
- #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_MASK 0x000000FF
- #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_OFFSET 0
- #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_2X40G 0x0
- #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X50G 0x1
- #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_1X100G 0x2
- #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X10G_F 0x3
- #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X10G_E 0x4
- #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X20G 0x5
- #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X40G 0xB
- #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X25G 0xC
- #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X25G 0xD
- #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X25G 0xE
- u32 e_lane_cfg1;
- u32 e_lane_cfg2;
- u32 f_lane_cfg1;
- u32 f_lane_cfg2;
- u32 mps10_preemphasis;
- u32 mps10_driver_current;
- u32 mps25_preemphasis;
- u32 mps25_driver_current;
- u32 pci_id;
- u32 pci_subsys_id;
- u32 bar;
- u32 mps10_txfir_main;
- u32 mps10_txfir_post;
- u32 mps25_txfir_main;
- u32 mps25_txfir_post;
- u32 manufacture_ver;
- u32 manufacture_time;
- u32 led_global_settings;
- u32 generic_cont1;
- u32 mbi_version;
- u32 mbi_date;
- u32 misc_sig;
- u32 device_capabilities;
- #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ETHERNET 0x1
- #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ISCSI 0x4
- #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ROCE 0x8
- u32 power_dissipated;
- u32 power_consumed;
- u32 efi_version;
- u32 multi_network_modes_capability;
- u32 reserved[41];
- };
- struct nvm_cfg1_path {
- u32 reserved[30];
- };
- struct nvm_cfg1_port {
- u32 reserved__m_relocated_to_option_123;
- u32 reserved__m_relocated_to_option_124;
- u32 generic_cont0;
- #define NVM_CFG1_PORT_DCBX_MODE_MASK 0x000F0000
- #define NVM_CFG1_PORT_DCBX_MODE_OFFSET 16
- #define NVM_CFG1_PORT_DCBX_MODE_DISABLED 0x0
- #define NVM_CFG1_PORT_DCBX_MODE_IEEE 0x1
- #define NVM_CFG1_PORT_DCBX_MODE_CEE 0x2
- #define NVM_CFG1_PORT_DCBX_MODE_DYNAMIC 0x3
- #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_MASK 0x00F00000
- #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_OFFSET 20
- #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_ETHERNET 0x1
- #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_FCOE 0x2
- #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_ISCSI 0x4
- u32 pcie_cfg;
- u32 features;
- u32 speed_cap_mask;
- #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_MASK 0x0000FFFF
- #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_OFFSET 0
- #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G 0x1
- #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G 0x2
- #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G 0x8
- #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G 0x10
- #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G 0x20
- #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G 0x40
- u32 link_settings;
- #define NVM_CFG1_PORT_DRV_LINK_SPEED_MASK 0x0000000F
- #define NVM_CFG1_PORT_DRV_LINK_SPEED_OFFSET 0
- #define NVM_CFG1_PORT_DRV_LINK_SPEED_AUTONEG 0x0
- #define NVM_CFG1_PORT_DRV_LINK_SPEED_1G 0x1
- #define NVM_CFG1_PORT_DRV_LINK_SPEED_10G 0x2
- #define NVM_CFG1_PORT_DRV_LINK_SPEED_25G 0x4
- #define NVM_CFG1_PORT_DRV_LINK_SPEED_40G 0x5
- #define NVM_CFG1_PORT_DRV_LINK_SPEED_50G 0x6
- #define NVM_CFG1_PORT_DRV_LINK_SPEED_BB_100G 0x7
- #define NVM_CFG1_PORT_DRV_LINK_SPEED_SMARTLINQ 0x8
- #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_MASK 0x00000070
- #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_OFFSET 4
- #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_AUTONEG 0x1
- #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_RX 0x2
- #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_TX 0x4
- u32 phy_cfg;
- u32 mgmt_traffic;
- u32 ext_phy;
- u32 mba_cfg1;
- u32 mba_cfg2;
- u32 vf_cfg;
- struct nvm_cfg_mac_address lldp_mac_address;
- u32 led_port_settings;
- u32 transceiver_00;
- u32 device_ids;
- u32 board_cfg;
- u32 mnm_10g_cap;
- u32 mnm_10g_ctrl;
- u32 mnm_10g_misc;
- u32 mnm_25g_cap;
- u32 mnm_25g_ctrl;
- u32 mnm_25g_misc;
- u32 mnm_40g_cap;
- u32 mnm_40g_ctrl;
- u32 mnm_40g_misc;
- u32 mnm_50g_cap;
- u32 mnm_50g_ctrl;
- u32 mnm_50g_misc;
- u32 mnm_100g_cap;
- u32 mnm_100g_ctrl;
- u32 mnm_100g_misc;
- u32 reserved[116];
- };
- struct nvm_cfg1_func {
- struct nvm_cfg_mac_address mac_address;
- u32 rsrv1;
- u32 rsrv2;
- u32 device_id;
- u32 cmn_cfg;
- u32 pci_cfg;
- struct nvm_cfg_mac_address fcoe_node_wwn_mac_addr;
- struct nvm_cfg_mac_address fcoe_port_wwn_mac_addr;
- u32 preboot_generic_cfg;
- u32 reserved[8];
- };
- struct nvm_cfg1 {
- struct nvm_cfg1_glob glob;
- struct nvm_cfg1_path path[MCP_GLOB_PATH_MAX];
- struct nvm_cfg1_port port[MCP_GLOB_PORT_MAX];
- struct nvm_cfg1_func func[MCP_GLOB_FUNC_MAX];
- };
- enum spad_sections {
- SPAD_SECTION_TRACE,
- SPAD_SECTION_NVM_CFG,
- SPAD_SECTION_PUBLIC,
- SPAD_SECTION_PRIVATE,
- SPAD_SECTION_MAX
- };
- #define MCP_TRACE_SIZE 2048 /* 2kb */
- /* This section is located at a fixed location in the beginning of the
- * scratchpad, to ensure that the MCP trace is not run over during MFW upgrade.
- * All the rest of data has a floating location which differs from version to
- * version, and is pointed by the mcp_meta_data below.
- * Moreover, the spad_layout section is part of the MFW firmware, and is loaded
- * with it from nvram in order to clear this portion.
- */
- struct static_init {
- u32 num_sections;
- offsize_t sections[SPAD_SECTION_MAX];
- #define SECTION(_sec_) (*((offsize_t *)(STRUCT_OFFSET(sections[_sec_]))))
- struct mcp_trace trace;
- #define MCP_TRACE_P ((struct mcp_trace *)(STRUCT_OFFSET(trace)))
- u8 trace_buffer[MCP_TRACE_SIZE];
- #define MCP_TRACE_BUF ((u8 *)(STRUCT_OFFSET(trace_buffer)))
- /* running_mfw has the same definition as in nvm_map.h.
- * This bit indicate both the running dir, and the running bundle.
- * It is set once when the LIM is loaded.
- */
- u32 running_mfw;
- #define RUNNING_MFW (*((u32 *)(STRUCT_OFFSET(running_mfw))))
- u32 build_time;
- #define MFW_BUILD_TIME (*((u32 *)(STRUCT_OFFSET(build_time))))
- u32 reset_type;
- #define RESET_TYPE (*((u32 *)(STRUCT_OFFSET(reset_type))))
- u32 mfw_secure_mode;
- #define MFW_SECURE_MODE (*((u32 *)(STRUCT_OFFSET(mfw_secure_mode))))
- u16 pme_status_pf_bitmap;
- #define PME_STATUS_PF_BITMAP (*((u16 *)(STRUCT_OFFSET(pme_status_pf_bitmap))))
- u16 pme_enable_pf_bitmap;
- #define PME_ENABLE_PF_BITMAP (*((u16 *)(STRUCT_OFFSET(pme_enable_pf_bitmap))))
- u32 mim_nvm_addr;
- u32 mim_start_addr;
- u32 ah_pcie_link_params;
- #define AH_PCIE_LINK_PARAMS_LINK_SPEED_MASK (0x000000ff)
- #define AH_PCIE_LINK_PARAMS_LINK_SPEED_SHIFT (0)
- #define AH_PCIE_LINK_PARAMS_LINK_WIDTH_MASK (0x0000ff00)
- #define AH_PCIE_LINK_PARAMS_LINK_WIDTH_SHIFT (8)
- #define AH_PCIE_LINK_PARAMS_ASPM_MODE_MASK (0x00ff0000)
- #define AH_PCIE_LINK_PARAMS_ASPM_MODE_SHIFT (16)
- #define AH_PCIE_LINK_PARAMS_ASPM_CAP_MASK (0xff000000)
- #define AH_PCIE_LINK_PARAMS_ASPM_CAP_SHIFT (24)
- #define AH_PCIE_LINK_PARAMS (*((u32 *)(STRUCT_OFFSET(ah_pcie_link_params))))
- u32 rsrv_persist[5]; /* Persist reserved for MFW upgrades */
- };
- enum nvm_image_type {
- NVM_TYPE_TIM1 = 0x01,
- NVM_TYPE_TIM2 = 0x02,
- NVM_TYPE_MIM1 = 0x03,
- NVM_TYPE_MIM2 = 0x04,
- NVM_TYPE_MBA = 0x05,
- NVM_TYPE_MODULES_PN = 0x06,
- NVM_TYPE_VPD = 0x07,
- NVM_TYPE_MFW_TRACE1 = 0x08,
- NVM_TYPE_MFW_TRACE2 = 0x09,
- NVM_TYPE_NVM_CFG1 = 0x0a,
- NVM_TYPE_L2B = 0x0b,
- NVM_TYPE_DIR1 = 0x0c,
- NVM_TYPE_EAGLE_FW1 = 0x0d,
- NVM_TYPE_FALCON_FW1 = 0x0e,
- NVM_TYPE_PCIE_FW1 = 0x0f,
- NVM_TYPE_HW_SET = 0x10,
- NVM_TYPE_LIM = 0x11,
- NVM_TYPE_AVS_FW1 = 0x12,
- NVM_TYPE_DIR2 = 0x13,
- NVM_TYPE_CCM = 0x14,
- NVM_TYPE_EAGLE_FW2 = 0x15,
- NVM_TYPE_FALCON_FW2 = 0x16,
- NVM_TYPE_PCIE_FW2 = 0x17,
- NVM_TYPE_AVS_FW2 = 0x18,
- NVM_TYPE_INIT_HW = 0x19,
- NVM_TYPE_DEFAULT_CFG = 0x1a,
- NVM_TYPE_MDUMP = 0x1b,
- NVM_TYPE_META = 0x1c,
- NVM_TYPE_ISCSI_CFG = 0x1d,
- NVM_TYPE_FCOE_CFG = 0x1f,
- NVM_TYPE_ETH_PHY_FW1 = 0x20,
- NVM_TYPE_ETH_PHY_FW2 = 0x21,
- NVM_TYPE_MAX,
- };
- #define DIR_ID_1 (0)
- #endif
|