qed_hsi.h 324 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084
  1. /* QLogic qed NIC Driver
  2. * Copyright (c) 2015 QLogic Corporation
  3. *
  4. * This software is available under the terms of the GNU General Public License
  5. * (GPL) Version 2, available from the file COPYING in the main directory of
  6. * this source tree.
  7. */
  8. #ifndef _QED_HSI_H
  9. #define _QED_HSI_H
  10. #include <linux/types.h>
  11. #include <linux/io.h>
  12. #include <linux/bitops.h>
  13. #include <linux/delay.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/slab.h>
  17. #include <linux/qed/common_hsi.h>
  18. #include <linux/qed/storage_common.h>
  19. #include <linux/qed/tcp_common.h>
  20. #include <linux/qed/eth_common.h>
  21. #include <linux/qed/iscsi_common.h>
  22. #include <linux/qed/rdma_common.h>
  23. #include <linux/qed/roce_common.h>
  24. struct qed_hwfn;
  25. struct qed_ptt;
  26. /* opcodes for the event ring */
  27. enum common_event_opcode {
  28. COMMON_EVENT_PF_START,
  29. COMMON_EVENT_PF_STOP,
  30. COMMON_EVENT_VF_START,
  31. COMMON_EVENT_VF_STOP,
  32. COMMON_EVENT_VF_PF_CHANNEL,
  33. COMMON_EVENT_VF_FLR,
  34. COMMON_EVENT_PF_UPDATE,
  35. COMMON_EVENT_MALICIOUS_VF,
  36. COMMON_EVENT_RL_UPDATE,
  37. COMMON_EVENT_EMPTY,
  38. MAX_COMMON_EVENT_OPCODE
  39. };
  40. /* Common Ramrod Command IDs */
  41. enum common_ramrod_cmd_id {
  42. COMMON_RAMROD_UNUSED,
  43. COMMON_RAMROD_PF_START,
  44. COMMON_RAMROD_PF_STOP,
  45. COMMON_RAMROD_VF_START,
  46. COMMON_RAMROD_VF_STOP,
  47. COMMON_RAMROD_PF_UPDATE,
  48. COMMON_RAMROD_RL_UPDATE,
  49. COMMON_RAMROD_EMPTY,
  50. MAX_COMMON_RAMROD_CMD_ID
  51. };
  52. /* The core storm context for the Ystorm */
  53. struct ystorm_core_conn_st_ctx {
  54. __le32 reserved[4];
  55. };
  56. /* The core storm context for the Pstorm */
  57. struct pstorm_core_conn_st_ctx {
  58. __le32 reserved[4];
  59. };
  60. /* Core Slowpath Connection storm context of Xstorm */
  61. struct xstorm_core_conn_st_ctx {
  62. __le32 spq_base_lo;
  63. __le32 spq_base_hi;
  64. struct regpair consolid_base_addr;
  65. __le16 spq_cons;
  66. __le16 consolid_cons;
  67. __le32 reserved0[55];
  68. };
  69. struct xstorm_core_conn_ag_ctx {
  70. u8 reserved0;
  71. u8 core_state;
  72. u8 flags0;
  73. #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  74. #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  75. #define XSTORM_CORE_CONN_AG_CTX_RESERVED1_MASK 0x1
  76. #define XSTORM_CORE_CONN_AG_CTX_RESERVED1_SHIFT 1
  77. #define XSTORM_CORE_CONN_AG_CTX_RESERVED2_MASK 0x1
  78. #define XSTORM_CORE_CONN_AG_CTX_RESERVED2_SHIFT 2
  79. #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  80. #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  81. #define XSTORM_CORE_CONN_AG_CTX_RESERVED3_MASK 0x1
  82. #define XSTORM_CORE_CONN_AG_CTX_RESERVED3_SHIFT 4
  83. #define XSTORM_CORE_CONN_AG_CTX_RESERVED4_MASK 0x1
  84. #define XSTORM_CORE_CONN_AG_CTX_RESERVED4_SHIFT 5
  85. #define XSTORM_CORE_CONN_AG_CTX_RESERVED5_MASK 0x1
  86. #define XSTORM_CORE_CONN_AG_CTX_RESERVED5_SHIFT 6
  87. #define XSTORM_CORE_CONN_AG_CTX_RESERVED6_MASK 0x1
  88. #define XSTORM_CORE_CONN_AG_CTX_RESERVED6_SHIFT 7
  89. u8 flags1;
  90. #define XSTORM_CORE_CONN_AG_CTX_RESERVED7_MASK 0x1
  91. #define XSTORM_CORE_CONN_AG_CTX_RESERVED7_SHIFT 0
  92. #define XSTORM_CORE_CONN_AG_CTX_RESERVED8_MASK 0x1
  93. #define XSTORM_CORE_CONN_AG_CTX_RESERVED8_SHIFT 1
  94. #define XSTORM_CORE_CONN_AG_CTX_RESERVED9_MASK 0x1
  95. #define XSTORM_CORE_CONN_AG_CTX_RESERVED9_SHIFT 2
  96. #define XSTORM_CORE_CONN_AG_CTX_BIT11_MASK 0x1
  97. #define XSTORM_CORE_CONN_AG_CTX_BIT11_SHIFT 3
  98. #define XSTORM_CORE_CONN_AG_CTX_BIT12_MASK 0x1
  99. #define XSTORM_CORE_CONN_AG_CTX_BIT12_SHIFT 4
  100. #define XSTORM_CORE_CONN_AG_CTX_BIT13_MASK 0x1
  101. #define XSTORM_CORE_CONN_AG_CTX_BIT13_SHIFT 5
  102. #define XSTORM_CORE_CONN_AG_CTX_TX_RULE_ACTIVE_MASK 0x1
  103. #define XSTORM_CORE_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT 6
  104. #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_ACTIVE_MASK 0x1
  105. #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT 7
  106. u8 flags2;
  107. #define XSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
  108. #define XSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 0
  109. #define XSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
  110. #define XSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 2
  111. #define XSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
  112. #define XSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 4
  113. #define XSTORM_CORE_CONN_AG_CTX_CF3_MASK 0x3
  114. #define XSTORM_CORE_CONN_AG_CTX_CF3_SHIFT 6
  115. u8 flags3;
  116. #define XSTORM_CORE_CONN_AG_CTX_CF4_MASK 0x3
  117. #define XSTORM_CORE_CONN_AG_CTX_CF4_SHIFT 0
  118. #define XSTORM_CORE_CONN_AG_CTX_CF5_MASK 0x3
  119. #define XSTORM_CORE_CONN_AG_CTX_CF5_SHIFT 2
  120. #define XSTORM_CORE_CONN_AG_CTX_CF6_MASK 0x3
  121. #define XSTORM_CORE_CONN_AG_CTX_CF6_SHIFT 4
  122. #define XSTORM_CORE_CONN_AG_CTX_CF7_MASK 0x3
  123. #define XSTORM_CORE_CONN_AG_CTX_CF7_SHIFT 6
  124. u8 flags4;
  125. #define XSTORM_CORE_CONN_AG_CTX_CF8_MASK 0x3
  126. #define XSTORM_CORE_CONN_AG_CTX_CF8_SHIFT 0
  127. #define XSTORM_CORE_CONN_AG_CTX_CF9_MASK 0x3
  128. #define XSTORM_CORE_CONN_AG_CTX_CF9_SHIFT 2
  129. #define XSTORM_CORE_CONN_AG_CTX_CF10_MASK 0x3
  130. #define XSTORM_CORE_CONN_AG_CTX_CF10_SHIFT 4
  131. #define XSTORM_CORE_CONN_AG_CTX_CF11_MASK 0x3
  132. #define XSTORM_CORE_CONN_AG_CTX_CF11_SHIFT 6
  133. u8 flags5;
  134. #define XSTORM_CORE_CONN_AG_CTX_CF12_MASK 0x3
  135. #define XSTORM_CORE_CONN_AG_CTX_CF12_SHIFT 0
  136. #define XSTORM_CORE_CONN_AG_CTX_CF13_MASK 0x3
  137. #define XSTORM_CORE_CONN_AG_CTX_CF13_SHIFT 2
  138. #define XSTORM_CORE_CONN_AG_CTX_CF14_MASK 0x3
  139. #define XSTORM_CORE_CONN_AG_CTX_CF14_SHIFT 4
  140. #define XSTORM_CORE_CONN_AG_CTX_CF15_MASK 0x3
  141. #define XSTORM_CORE_CONN_AG_CTX_CF15_SHIFT 6
  142. u8 flags6;
  143. #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_MASK 0x3
  144. #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_SHIFT 0
  145. #define XSTORM_CORE_CONN_AG_CTX_CF17_MASK 0x3
  146. #define XSTORM_CORE_CONN_AG_CTX_CF17_SHIFT 2
  147. #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_MASK 0x3
  148. #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_SHIFT 4
  149. #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_MASK 0x3
  150. #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_SHIFT 6
  151. u8 flags7;
  152. #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  153. #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  154. #define XSTORM_CORE_CONN_AG_CTX_RESERVED10_MASK 0x3
  155. #define XSTORM_CORE_CONN_AG_CTX_RESERVED10_SHIFT 2
  156. #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  157. #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  158. #define XSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
  159. #define XSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 6
  160. #define XSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
  161. #define XSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 7
  162. u8 flags8;
  163. #define XSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
  164. #define XSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 0
  165. #define XSTORM_CORE_CONN_AG_CTX_CF3EN_MASK 0x1
  166. #define XSTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT 1
  167. #define XSTORM_CORE_CONN_AG_CTX_CF4EN_MASK 0x1
  168. #define XSTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT 2
  169. #define XSTORM_CORE_CONN_AG_CTX_CF5EN_MASK 0x1
  170. #define XSTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT 3
  171. #define XSTORM_CORE_CONN_AG_CTX_CF6EN_MASK 0x1
  172. #define XSTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT 4
  173. #define XSTORM_CORE_CONN_AG_CTX_CF7EN_MASK 0x1
  174. #define XSTORM_CORE_CONN_AG_CTX_CF7EN_SHIFT 5
  175. #define XSTORM_CORE_CONN_AG_CTX_CF8EN_MASK 0x1
  176. #define XSTORM_CORE_CONN_AG_CTX_CF8EN_SHIFT 6
  177. #define XSTORM_CORE_CONN_AG_CTX_CF9EN_MASK 0x1
  178. #define XSTORM_CORE_CONN_AG_CTX_CF9EN_SHIFT 7
  179. u8 flags9;
  180. #define XSTORM_CORE_CONN_AG_CTX_CF10EN_MASK 0x1
  181. #define XSTORM_CORE_CONN_AG_CTX_CF10EN_SHIFT 0
  182. #define XSTORM_CORE_CONN_AG_CTX_CF11EN_MASK 0x1
  183. #define XSTORM_CORE_CONN_AG_CTX_CF11EN_SHIFT 1
  184. #define XSTORM_CORE_CONN_AG_CTX_CF12EN_MASK 0x1
  185. #define XSTORM_CORE_CONN_AG_CTX_CF12EN_SHIFT 2
  186. #define XSTORM_CORE_CONN_AG_CTX_CF13EN_MASK 0x1
  187. #define XSTORM_CORE_CONN_AG_CTX_CF13EN_SHIFT 3
  188. #define XSTORM_CORE_CONN_AG_CTX_CF14EN_MASK 0x1
  189. #define XSTORM_CORE_CONN_AG_CTX_CF14EN_SHIFT 4
  190. #define XSTORM_CORE_CONN_AG_CTX_CF15EN_MASK 0x1
  191. #define XSTORM_CORE_CONN_AG_CTX_CF15EN_SHIFT 5
  192. #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_EN_MASK 0x1
  193. #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_EN_SHIFT 6
  194. #define XSTORM_CORE_CONN_AG_CTX_CF17EN_MASK 0x1
  195. #define XSTORM_CORE_CONN_AG_CTX_CF17EN_SHIFT 7
  196. u8 flags10;
  197. #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
  198. #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_EN_SHIFT 0
  199. #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_EN_MASK 0x1
  200. #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT 1
  201. #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  202. #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
  203. #define XSTORM_CORE_CONN_AG_CTX_RESERVED11_MASK 0x1
  204. #define XSTORM_CORE_CONN_AG_CTX_RESERVED11_SHIFT 3
  205. #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  206. #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  207. #define XSTORM_CORE_CONN_AG_CTX_CF23EN_MASK 0x1
  208. #define XSTORM_CORE_CONN_AG_CTX_CF23EN_SHIFT 5
  209. #define XSTORM_CORE_CONN_AG_CTX_RESERVED12_MASK 0x1
  210. #define XSTORM_CORE_CONN_AG_CTX_RESERVED12_SHIFT 6
  211. #define XSTORM_CORE_CONN_AG_CTX_RESERVED13_MASK 0x1
  212. #define XSTORM_CORE_CONN_AG_CTX_RESERVED13_SHIFT 7
  213. u8 flags11;
  214. #define XSTORM_CORE_CONN_AG_CTX_RESERVED14_MASK 0x1
  215. #define XSTORM_CORE_CONN_AG_CTX_RESERVED14_SHIFT 0
  216. #define XSTORM_CORE_CONN_AG_CTX_RESERVED15_MASK 0x1
  217. #define XSTORM_CORE_CONN_AG_CTX_RESERVED15_SHIFT 1
  218. #define XSTORM_CORE_CONN_AG_CTX_TX_DEC_RULE_EN_MASK 0x1
  219. #define XSTORM_CORE_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT 2
  220. #define XSTORM_CORE_CONN_AG_CTX_RULE5EN_MASK 0x1
  221. #define XSTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT 3
  222. #define XSTORM_CORE_CONN_AG_CTX_RULE6EN_MASK 0x1
  223. #define XSTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT 4
  224. #define XSTORM_CORE_CONN_AG_CTX_RULE7EN_MASK 0x1
  225. #define XSTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT 5
  226. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  227. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  228. #define XSTORM_CORE_CONN_AG_CTX_RULE9EN_MASK 0x1
  229. #define XSTORM_CORE_CONN_AG_CTX_RULE9EN_SHIFT 7
  230. u8 flags12;
  231. #define XSTORM_CORE_CONN_AG_CTX_RULE10EN_MASK 0x1
  232. #define XSTORM_CORE_CONN_AG_CTX_RULE10EN_SHIFT 0
  233. #define XSTORM_CORE_CONN_AG_CTX_RULE11EN_MASK 0x1
  234. #define XSTORM_CORE_CONN_AG_CTX_RULE11EN_SHIFT 1
  235. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  236. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  237. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  238. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  239. #define XSTORM_CORE_CONN_AG_CTX_RULE14EN_MASK 0x1
  240. #define XSTORM_CORE_CONN_AG_CTX_RULE14EN_SHIFT 4
  241. #define XSTORM_CORE_CONN_AG_CTX_RULE15EN_MASK 0x1
  242. #define XSTORM_CORE_CONN_AG_CTX_RULE15EN_SHIFT 5
  243. #define XSTORM_CORE_CONN_AG_CTX_RULE16EN_MASK 0x1
  244. #define XSTORM_CORE_CONN_AG_CTX_RULE16EN_SHIFT 6
  245. #define XSTORM_CORE_CONN_AG_CTX_RULE17EN_MASK 0x1
  246. #define XSTORM_CORE_CONN_AG_CTX_RULE17EN_SHIFT 7
  247. u8 flags13;
  248. #define XSTORM_CORE_CONN_AG_CTX_RULE18EN_MASK 0x1
  249. #define XSTORM_CORE_CONN_AG_CTX_RULE18EN_SHIFT 0
  250. #define XSTORM_CORE_CONN_AG_CTX_RULE19EN_MASK 0x1
  251. #define XSTORM_CORE_CONN_AG_CTX_RULE19EN_SHIFT 1
  252. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  253. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  254. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  255. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  256. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  257. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  258. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  259. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  260. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  261. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  262. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  263. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  264. u8 flags14;
  265. #define XSTORM_CORE_CONN_AG_CTX_BIT16_MASK 0x1
  266. #define XSTORM_CORE_CONN_AG_CTX_BIT16_SHIFT 0
  267. #define XSTORM_CORE_CONN_AG_CTX_BIT17_MASK 0x1
  268. #define XSTORM_CORE_CONN_AG_CTX_BIT17_SHIFT 1
  269. #define XSTORM_CORE_CONN_AG_CTX_BIT18_MASK 0x1
  270. #define XSTORM_CORE_CONN_AG_CTX_BIT18_SHIFT 2
  271. #define XSTORM_CORE_CONN_AG_CTX_BIT19_MASK 0x1
  272. #define XSTORM_CORE_CONN_AG_CTX_BIT19_SHIFT 3
  273. #define XSTORM_CORE_CONN_AG_CTX_BIT20_MASK 0x1
  274. #define XSTORM_CORE_CONN_AG_CTX_BIT20_SHIFT 4
  275. #define XSTORM_CORE_CONN_AG_CTX_BIT21_MASK 0x1
  276. #define XSTORM_CORE_CONN_AG_CTX_BIT21_SHIFT 5
  277. #define XSTORM_CORE_CONN_AG_CTX_CF23_MASK 0x3
  278. #define XSTORM_CORE_CONN_AG_CTX_CF23_SHIFT 6
  279. u8 byte2;
  280. __le16 physical_q0;
  281. __le16 consolid_prod;
  282. __le16 reserved16;
  283. __le16 tx_bd_cons;
  284. __le16 tx_bd_or_spq_prod;
  285. __le16 word5;
  286. __le16 conn_dpi;
  287. u8 byte3;
  288. u8 byte4;
  289. u8 byte5;
  290. u8 byte6;
  291. __le32 reg0;
  292. __le32 reg1;
  293. __le32 reg2;
  294. __le32 reg3;
  295. __le32 reg4;
  296. __le32 reg5;
  297. __le32 reg6;
  298. __le16 word7;
  299. __le16 word8;
  300. __le16 word9;
  301. __le16 word10;
  302. __le32 reg7;
  303. __le32 reg8;
  304. __le32 reg9;
  305. u8 byte7;
  306. u8 byte8;
  307. u8 byte9;
  308. u8 byte10;
  309. u8 byte11;
  310. u8 byte12;
  311. u8 byte13;
  312. u8 byte14;
  313. u8 byte15;
  314. u8 byte16;
  315. __le16 word11;
  316. __le32 reg10;
  317. __le32 reg11;
  318. __le32 reg12;
  319. __le32 reg13;
  320. __le32 reg14;
  321. __le32 reg15;
  322. __le32 reg16;
  323. __le32 reg17;
  324. __le32 reg18;
  325. __le32 reg19;
  326. __le16 word12;
  327. __le16 word13;
  328. __le16 word14;
  329. __le16 word15;
  330. };
  331. struct tstorm_core_conn_ag_ctx {
  332. u8 byte0;
  333. u8 byte1;
  334. u8 flags0;
  335. #define TSTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
  336. #define TSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
  337. #define TSTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
  338. #define TSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
  339. #define TSTORM_CORE_CONN_AG_CTX_BIT2_MASK 0x1
  340. #define TSTORM_CORE_CONN_AG_CTX_BIT2_SHIFT 2
  341. #define TSTORM_CORE_CONN_AG_CTX_BIT3_MASK 0x1
  342. #define TSTORM_CORE_CONN_AG_CTX_BIT3_SHIFT 3
  343. #define TSTORM_CORE_CONN_AG_CTX_BIT4_MASK 0x1
  344. #define TSTORM_CORE_CONN_AG_CTX_BIT4_SHIFT 4
  345. #define TSTORM_CORE_CONN_AG_CTX_BIT5_MASK 0x1
  346. #define TSTORM_CORE_CONN_AG_CTX_BIT5_SHIFT 5
  347. #define TSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
  348. #define TSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 6
  349. u8 flags1;
  350. #define TSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
  351. #define TSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 0
  352. #define TSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
  353. #define TSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 2
  354. #define TSTORM_CORE_CONN_AG_CTX_CF3_MASK 0x3
  355. #define TSTORM_CORE_CONN_AG_CTX_CF3_SHIFT 4
  356. #define TSTORM_CORE_CONN_AG_CTX_CF4_MASK 0x3
  357. #define TSTORM_CORE_CONN_AG_CTX_CF4_SHIFT 6
  358. u8 flags2;
  359. #define TSTORM_CORE_CONN_AG_CTX_CF5_MASK 0x3
  360. #define TSTORM_CORE_CONN_AG_CTX_CF5_SHIFT 0
  361. #define TSTORM_CORE_CONN_AG_CTX_CF6_MASK 0x3
  362. #define TSTORM_CORE_CONN_AG_CTX_CF6_SHIFT 2
  363. #define TSTORM_CORE_CONN_AG_CTX_CF7_MASK 0x3
  364. #define TSTORM_CORE_CONN_AG_CTX_CF7_SHIFT 4
  365. #define TSTORM_CORE_CONN_AG_CTX_CF8_MASK 0x3
  366. #define TSTORM_CORE_CONN_AG_CTX_CF8_SHIFT 6
  367. u8 flags3;
  368. #define TSTORM_CORE_CONN_AG_CTX_CF9_MASK 0x3
  369. #define TSTORM_CORE_CONN_AG_CTX_CF9_SHIFT 0
  370. #define TSTORM_CORE_CONN_AG_CTX_CF10_MASK 0x3
  371. #define TSTORM_CORE_CONN_AG_CTX_CF10_SHIFT 2
  372. #define TSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
  373. #define TSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 4
  374. #define TSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
  375. #define TSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 5
  376. #define TSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
  377. #define TSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 6
  378. #define TSTORM_CORE_CONN_AG_CTX_CF3EN_MASK 0x1
  379. #define TSTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT 7
  380. u8 flags4;
  381. #define TSTORM_CORE_CONN_AG_CTX_CF4EN_MASK 0x1
  382. #define TSTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT 0
  383. #define TSTORM_CORE_CONN_AG_CTX_CF5EN_MASK 0x1
  384. #define TSTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT 1
  385. #define TSTORM_CORE_CONN_AG_CTX_CF6EN_MASK 0x1
  386. #define TSTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT 2
  387. #define TSTORM_CORE_CONN_AG_CTX_CF7EN_MASK 0x1
  388. #define TSTORM_CORE_CONN_AG_CTX_CF7EN_SHIFT 3
  389. #define TSTORM_CORE_CONN_AG_CTX_CF8EN_MASK 0x1
  390. #define TSTORM_CORE_CONN_AG_CTX_CF8EN_SHIFT 4
  391. #define TSTORM_CORE_CONN_AG_CTX_CF9EN_MASK 0x1
  392. #define TSTORM_CORE_CONN_AG_CTX_CF9EN_SHIFT 5
  393. #define TSTORM_CORE_CONN_AG_CTX_CF10EN_MASK 0x1
  394. #define TSTORM_CORE_CONN_AG_CTX_CF10EN_SHIFT 6
  395. #define TSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
  396. #define TSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 7
  397. u8 flags5;
  398. #define TSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
  399. #define TSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 0
  400. #define TSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
  401. #define TSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 1
  402. #define TSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
  403. #define TSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 2
  404. #define TSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
  405. #define TSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 3
  406. #define TSTORM_CORE_CONN_AG_CTX_RULE5EN_MASK 0x1
  407. #define TSTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT 4
  408. #define TSTORM_CORE_CONN_AG_CTX_RULE6EN_MASK 0x1
  409. #define TSTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT 5
  410. #define TSTORM_CORE_CONN_AG_CTX_RULE7EN_MASK 0x1
  411. #define TSTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT 6
  412. #define TSTORM_CORE_CONN_AG_CTX_RULE8EN_MASK 0x1
  413. #define TSTORM_CORE_CONN_AG_CTX_RULE8EN_SHIFT 7
  414. __le32 reg0;
  415. __le32 reg1;
  416. __le32 reg2;
  417. __le32 reg3;
  418. __le32 reg4;
  419. __le32 reg5;
  420. __le32 reg6;
  421. __le32 reg7;
  422. __le32 reg8;
  423. u8 byte2;
  424. u8 byte3;
  425. __le16 word0;
  426. u8 byte4;
  427. u8 byte5;
  428. __le16 word1;
  429. __le16 word2;
  430. __le16 word3;
  431. __le32 reg9;
  432. __le32 reg10;
  433. };
  434. struct ustorm_core_conn_ag_ctx {
  435. u8 reserved;
  436. u8 byte1;
  437. u8 flags0;
  438. #define USTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
  439. #define USTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
  440. #define USTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
  441. #define USTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
  442. #define USTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
  443. #define USTORM_CORE_CONN_AG_CTX_CF0_SHIFT 2
  444. #define USTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
  445. #define USTORM_CORE_CONN_AG_CTX_CF1_SHIFT 4
  446. #define USTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
  447. #define USTORM_CORE_CONN_AG_CTX_CF2_SHIFT 6
  448. u8 flags1;
  449. #define USTORM_CORE_CONN_AG_CTX_CF3_MASK 0x3
  450. #define USTORM_CORE_CONN_AG_CTX_CF3_SHIFT 0
  451. #define USTORM_CORE_CONN_AG_CTX_CF4_MASK 0x3
  452. #define USTORM_CORE_CONN_AG_CTX_CF4_SHIFT 2
  453. #define USTORM_CORE_CONN_AG_CTX_CF5_MASK 0x3
  454. #define USTORM_CORE_CONN_AG_CTX_CF5_SHIFT 4
  455. #define USTORM_CORE_CONN_AG_CTX_CF6_MASK 0x3
  456. #define USTORM_CORE_CONN_AG_CTX_CF6_SHIFT 6
  457. u8 flags2;
  458. #define USTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
  459. #define USTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 0
  460. #define USTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
  461. #define USTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 1
  462. #define USTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
  463. #define USTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 2
  464. #define USTORM_CORE_CONN_AG_CTX_CF3EN_MASK 0x1
  465. #define USTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT 3
  466. #define USTORM_CORE_CONN_AG_CTX_CF4EN_MASK 0x1
  467. #define USTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT 4
  468. #define USTORM_CORE_CONN_AG_CTX_CF5EN_MASK 0x1
  469. #define USTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT 5
  470. #define USTORM_CORE_CONN_AG_CTX_CF6EN_MASK 0x1
  471. #define USTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT 6
  472. #define USTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
  473. #define USTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 7
  474. u8 flags3;
  475. #define USTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
  476. #define USTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 0
  477. #define USTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
  478. #define USTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 1
  479. #define USTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
  480. #define USTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 2
  481. #define USTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
  482. #define USTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 3
  483. #define USTORM_CORE_CONN_AG_CTX_RULE5EN_MASK 0x1
  484. #define USTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT 4
  485. #define USTORM_CORE_CONN_AG_CTX_RULE6EN_MASK 0x1
  486. #define USTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT 5
  487. #define USTORM_CORE_CONN_AG_CTX_RULE7EN_MASK 0x1
  488. #define USTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT 6
  489. #define USTORM_CORE_CONN_AG_CTX_RULE8EN_MASK 0x1
  490. #define USTORM_CORE_CONN_AG_CTX_RULE8EN_SHIFT 7
  491. u8 byte2;
  492. u8 byte3;
  493. __le16 word0;
  494. __le16 word1;
  495. __le32 rx_producers;
  496. __le32 reg1;
  497. __le32 reg2;
  498. __le32 reg3;
  499. __le16 word2;
  500. __le16 word3;
  501. };
  502. /* The core storm context for the Mstorm */
  503. struct mstorm_core_conn_st_ctx {
  504. __le32 reserved[24];
  505. };
  506. /* The core storm context for the Ustorm */
  507. struct ustorm_core_conn_st_ctx {
  508. __le32 reserved[4];
  509. };
  510. /* core connection context */
  511. struct core_conn_context {
  512. struct ystorm_core_conn_st_ctx ystorm_st_context;
  513. struct regpair ystorm_st_padding[2];
  514. struct pstorm_core_conn_st_ctx pstorm_st_context;
  515. struct regpair pstorm_st_padding[2];
  516. struct xstorm_core_conn_st_ctx xstorm_st_context;
  517. struct xstorm_core_conn_ag_ctx xstorm_ag_context;
  518. struct tstorm_core_conn_ag_ctx tstorm_ag_context;
  519. struct ustorm_core_conn_ag_ctx ustorm_ag_context;
  520. struct mstorm_core_conn_st_ctx mstorm_st_context;
  521. struct ustorm_core_conn_st_ctx ustorm_st_context;
  522. struct regpair ustorm_st_padding[2];
  523. };
  524. enum core_error_handle {
  525. LL2_DROP_PACKET,
  526. LL2_DO_NOTHING,
  527. LL2_ASSERT,
  528. MAX_CORE_ERROR_HANDLE
  529. };
  530. enum core_event_opcode {
  531. CORE_EVENT_TX_QUEUE_START,
  532. CORE_EVENT_TX_QUEUE_STOP,
  533. CORE_EVENT_RX_QUEUE_START,
  534. CORE_EVENT_RX_QUEUE_STOP,
  535. MAX_CORE_EVENT_OPCODE
  536. };
  537. enum core_l4_pseudo_checksum_mode {
  538. CORE_L4_PSEUDO_CSUM_CORRECT_LENGTH,
  539. CORE_L4_PSEUDO_CSUM_ZERO_LENGTH,
  540. MAX_CORE_L4_PSEUDO_CHECKSUM_MODE
  541. };
  542. struct core_ll2_port_stats {
  543. struct regpair gsi_invalid_hdr;
  544. struct regpair gsi_invalid_pkt_length;
  545. struct regpair gsi_unsupported_pkt_typ;
  546. struct regpair gsi_crcchksm_error;
  547. };
  548. struct core_ll2_pstorm_per_queue_stat {
  549. struct regpair sent_ucast_bytes;
  550. struct regpair sent_mcast_bytes;
  551. struct regpair sent_bcast_bytes;
  552. struct regpair sent_ucast_pkts;
  553. struct regpair sent_mcast_pkts;
  554. struct regpair sent_bcast_pkts;
  555. };
  556. struct core_ll2_rx_prod {
  557. __le16 bd_prod;
  558. __le16 cqe_prod;
  559. __le32 reserved;
  560. };
  561. struct core_ll2_tstorm_per_queue_stat {
  562. struct regpair packet_too_big_discard;
  563. struct regpair no_buff_discard;
  564. };
  565. struct core_ll2_ustorm_per_queue_stat {
  566. struct regpair rcv_ucast_bytes;
  567. struct regpair rcv_mcast_bytes;
  568. struct regpair rcv_bcast_bytes;
  569. struct regpair rcv_ucast_pkts;
  570. struct regpair rcv_mcast_pkts;
  571. struct regpair rcv_bcast_pkts;
  572. };
  573. enum core_ramrod_cmd_id {
  574. CORE_RAMROD_UNUSED,
  575. CORE_RAMROD_RX_QUEUE_START,
  576. CORE_RAMROD_TX_QUEUE_START,
  577. CORE_RAMROD_RX_QUEUE_STOP,
  578. CORE_RAMROD_TX_QUEUE_STOP,
  579. MAX_CORE_RAMROD_CMD_ID
  580. };
  581. enum core_roce_flavor_type {
  582. CORE_ROCE,
  583. CORE_RROCE,
  584. MAX_CORE_ROCE_FLAVOR_TYPE
  585. };
  586. struct core_rx_action_on_error {
  587. u8 error_type;
  588. #define CORE_RX_ACTION_ON_ERROR_PACKET_TOO_BIG_MASK 0x3
  589. #define CORE_RX_ACTION_ON_ERROR_PACKET_TOO_BIG_SHIFT 0
  590. #define CORE_RX_ACTION_ON_ERROR_NO_BUFF_MASK 0x3
  591. #define CORE_RX_ACTION_ON_ERROR_NO_BUFF_SHIFT 2
  592. #define CORE_RX_ACTION_ON_ERROR_RESERVED_MASK 0xF
  593. #define CORE_RX_ACTION_ON_ERROR_RESERVED_SHIFT 4
  594. };
  595. struct core_rx_bd {
  596. struct regpair addr;
  597. __le16 reserved[4];
  598. };
  599. struct core_rx_bd_with_buff_len {
  600. struct regpair addr;
  601. __le16 buff_length;
  602. __le16 reserved[3];
  603. };
  604. union core_rx_bd_union {
  605. struct core_rx_bd rx_bd;
  606. struct core_rx_bd_with_buff_len rx_bd_with_len;
  607. };
  608. struct core_rx_cqe_opaque_data {
  609. __le32 data[2];
  610. };
  611. enum core_rx_cqe_type {
  612. CORE_RX_CQE_ILLIGAL_TYPE,
  613. CORE_RX_CQE_TYPE_REGULAR,
  614. CORE_RX_CQE_TYPE_GSI_OFFLOAD,
  615. CORE_RX_CQE_TYPE_SLOW_PATH,
  616. MAX_CORE_RX_CQE_TYPE
  617. };
  618. struct core_rx_fast_path_cqe {
  619. u8 type;
  620. u8 placement_offset;
  621. struct parsing_and_err_flags parse_flags;
  622. __le16 packet_length;
  623. __le16 vlan;
  624. struct core_rx_cqe_opaque_data opaque_data;
  625. __le32 reserved[4];
  626. };
  627. struct core_rx_gsi_offload_cqe {
  628. u8 type;
  629. u8 data_length_error;
  630. struct parsing_and_err_flags parse_flags;
  631. __le16 data_length;
  632. __le16 vlan;
  633. __le32 src_mac_addrhi;
  634. __le16 src_mac_addrlo;
  635. u8 reserved1[2];
  636. __le32 gid_dst[4];
  637. };
  638. struct core_rx_slow_path_cqe {
  639. u8 type;
  640. u8 ramrod_cmd_id;
  641. __le16 echo;
  642. __le32 reserved1[7];
  643. };
  644. union core_rx_cqe_union {
  645. struct core_rx_fast_path_cqe rx_cqe_fp;
  646. struct core_rx_gsi_offload_cqe rx_cqe_gsi;
  647. struct core_rx_slow_path_cqe rx_cqe_sp;
  648. };
  649. struct core_rx_start_ramrod_data {
  650. struct regpair bd_base;
  651. struct regpair cqe_pbl_addr;
  652. __le16 mtu;
  653. __le16 sb_id;
  654. u8 sb_index;
  655. u8 complete_cqe_flg;
  656. u8 complete_event_flg;
  657. u8 drop_ttl0_flg;
  658. __le16 num_of_pbl_pages;
  659. u8 inner_vlan_removal_en;
  660. u8 queue_id;
  661. u8 main_func_queue;
  662. u8 mf_si_bcast_accept_all;
  663. u8 mf_si_mcast_accept_all;
  664. struct core_rx_action_on_error action_on_error;
  665. u8 gsi_offload_flag;
  666. u8 reserved[7];
  667. };
  668. struct core_rx_stop_ramrod_data {
  669. u8 complete_cqe_flg;
  670. u8 complete_event_flg;
  671. u8 queue_id;
  672. u8 reserved1;
  673. __le16 reserved2[2];
  674. };
  675. struct core_tx_bd_flags {
  676. u8 as_bitfield;
  677. #define CORE_TX_BD_FLAGS_FORCE_VLAN_MODE_MASK 0x1
  678. #define CORE_TX_BD_FLAGS_FORCE_VLAN_MODE_SHIFT 0
  679. #define CORE_TX_BD_FLAGS_VLAN_INSERTION_MASK 0x1
  680. #define CORE_TX_BD_FLAGS_VLAN_INSERTION_SHIFT 1
  681. #define CORE_TX_BD_FLAGS_START_BD_MASK 0x1
  682. #define CORE_TX_BD_FLAGS_START_BD_SHIFT 2
  683. #define CORE_TX_BD_FLAGS_IP_CSUM_MASK 0x1
  684. #define CORE_TX_BD_FLAGS_IP_CSUM_SHIFT 3
  685. #define CORE_TX_BD_FLAGS_L4_CSUM_MASK 0x1
  686. #define CORE_TX_BD_FLAGS_L4_CSUM_SHIFT 4
  687. #define CORE_TX_BD_FLAGS_IPV6_EXT_MASK 0x1
  688. #define CORE_TX_BD_FLAGS_IPV6_EXT_SHIFT 5
  689. #define CORE_TX_BD_FLAGS_L4_PROTOCOL_MASK 0x1
  690. #define CORE_TX_BD_FLAGS_L4_PROTOCOL_SHIFT 6
  691. #define CORE_TX_BD_FLAGS_L4_PSEUDO_CSUM_MODE_MASK 0x1
  692. #define CORE_TX_BD_FLAGS_L4_PSEUDO_CSUM_MODE_SHIFT 7
  693. };
  694. struct core_tx_bd {
  695. struct regpair addr;
  696. __le16 nbytes;
  697. __le16 nw_vlan_or_lb_echo;
  698. u8 bitfield0;
  699. #define CORE_TX_BD_NBDS_MASK 0xF
  700. #define CORE_TX_BD_NBDS_SHIFT 0
  701. #define CORE_TX_BD_ROCE_FLAV_MASK 0x1
  702. #define CORE_TX_BD_ROCE_FLAV_SHIFT 4
  703. #define CORE_TX_BD_RESERVED0_MASK 0x7
  704. #define CORE_TX_BD_RESERVED0_SHIFT 5
  705. struct core_tx_bd_flags bd_flags;
  706. __le16 bitfield1;
  707. #define CORE_TX_BD_L4_HDR_OFFSET_W_MASK 0x3FFF
  708. #define CORE_TX_BD_L4_HDR_OFFSET_W_SHIFT 0
  709. #define CORE_TX_BD_TX_DST_MASK 0x1
  710. #define CORE_TX_BD_TX_DST_SHIFT 14
  711. #define CORE_TX_BD_RESERVED1_MASK 0x1
  712. #define CORE_TX_BD_RESERVED1_SHIFT 15
  713. };
  714. enum core_tx_dest {
  715. CORE_TX_DEST_NW,
  716. CORE_TX_DEST_LB,
  717. MAX_CORE_TX_DEST
  718. };
  719. struct core_tx_start_ramrod_data {
  720. struct regpair pbl_base_addr;
  721. __le16 mtu;
  722. __le16 sb_id;
  723. u8 sb_index;
  724. u8 stats_en;
  725. u8 stats_id;
  726. u8 conn_type;
  727. __le16 pbl_size;
  728. __le16 qm_pq_id;
  729. u8 gsi_offload_flag;
  730. u8 resrved[3];
  731. };
  732. struct core_tx_stop_ramrod_data {
  733. __le32 reserved0[2];
  734. };
  735. struct eth_mstorm_per_pf_stat {
  736. struct regpair gre_discard_pkts;
  737. struct regpair vxlan_discard_pkts;
  738. struct regpair geneve_discard_pkts;
  739. struct regpair lb_discard_pkts;
  740. };
  741. struct eth_mstorm_per_queue_stat {
  742. struct regpair ttl0_discard;
  743. struct regpair packet_too_big_discard;
  744. struct regpair no_buff_discard;
  745. struct regpair not_active_discard;
  746. struct regpair tpa_coalesced_pkts;
  747. struct regpair tpa_coalesced_events;
  748. struct regpair tpa_aborts_num;
  749. struct regpair tpa_coalesced_bytes;
  750. };
  751. /* Ethernet TX Per PF */
  752. struct eth_pstorm_per_pf_stat {
  753. struct regpair sent_lb_ucast_bytes;
  754. struct regpair sent_lb_mcast_bytes;
  755. struct regpair sent_lb_bcast_bytes;
  756. struct regpair sent_lb_ucast_pkts;
  757. struct regpair sent_lb_mcast_pkts;
  758. struct regpair sent_lb_bcast_pkts;
  759. struct regpair sent_gre_bytes;
  760. struct regpair sent_vxlan_bytes;
  761. struct regpair sent_geneve_bytes;
  762. struct regpair sent_gre_pkts;
  763. struct regpair sent_vxlan_pkts;
  764. struct regpair sent_geneve_pkts;
  765. struct regpair gre_drop_pkts;
  766. struct regpair vxlan_drop_pkts;
  767. struct regpair geneve_drop_pkts;
  768. };
  769. /* Ethernet TX Per Queue Stats */
  770. struct eth_pstorm_per_queue_stat {
  771. struct regpair sent_ucast_bytes;
  772. struct regpair sent_mcast_bytes;
  773. struct regpair sent_bcast_bytes;
  774. struct regpair sent_ucast_pkts;
  775. struct regpair sent_mcast_pkts;
  776. struct regpair sent_bcast_pkts;
  777. struct regpair error_drop_pkts;
  778. };
  779. /* ETH Rx producers data */
  780. struct eth_rx_rate_limit {
  781. __le16 mult;
  782. __le16 cnst;
  783. u8 add_sub_cnst;
  784. u8 reserved0;
  785. __le16 reserved1;
  786. };
  787. struct eth_ustorm_per_pf_stat {
  788. struct regpair rcv_lb_ucast_bytes;
  789. struct regpair rcv_lb_mcast_bytes;
  790. struct regpair rcv_lb_bcast_bytes;
  791. struct regpair rcv_lb_ucast_pkts;
  792. struct regpair rcv_lb_mcast_pkts;
  793. struct regpair rcv_lb_bcast_pkts;
  794. struct regpair rcv_gre_bytes;
  795. struct regpair rcv_vxlan_bytes;
  796. struct regpair rcv_geneve_bytes;
  797. struct regpair rcv_gre_pkts;
  798. struct regpair rcv_vxlan_pkts;
  799. struct regpair rcv_geneve_pkts;
  800. };
  801. struct eth_ustorm_per_queue_stat {
  802. struct regpair rcv_ucast_bytes;
  803. struct regpair rcv_mcast_bytes;
  804. struct regpair rcv_bcast_bytes;
  805. struct regpair rcv_ucast_pkts;
  806. struct regpair rcv_mcast_pkts;
  807. struct regpair rcv_bcast_pkts;
  808. };
  809. /* Event Ring Next Page Address */
  810. struct event_ring_next_addr {
  811. struct regpair addr;
  812. __le32 reserved[2];
  813. };
  814. /* Event Ring Element */
  815. union event_ring_element {
  816. struct event_ring_entry entry;
  817. struct event_ring_next_addr next_addr;
  818. };
  819. /* Major and Minor hsi Versions */
  820. struct hsi_fp_ver_struct {
  821. u8 minor_ver_arr[2];
  822. u8 major_ver_arr[2];
  823. };
  824. /* Mstorm non-triggering VF zone */
  825. enum malicious_vf_error_id {
  826. MALICIOUS_VF_NO_ERROR,
  827. VF_PF_CHANNEL_NOT_READY,
  828. VF_ZONE_MSG_NOT_VALID,
  829. VF_ZONE_FUNC_NOT_ENABLED,
  830. ETH_PACKET_TOO_SMALL,
  831. ETH_ILLEGAL_VLAN_MODE,
  832. ETH_MTU_VIOLATION,
  833. ETH_ILLEGAL_INBAND_TAGS,
  834. ETH_VLAN_INSERT_AND_INBAND_VLAN,
  835. ETH_ILLEGAL_NBDS,
  836. ETH_FIRST_BD_WO_SOP,
  837. ETH_INSUFFICIENT_BDS,
  838. ETH_ILLEGAL_LSO_HDR_NBDS,
  839. ETH_ILLEGAL_LSO_MSS,
  840. ETH_ZERO_SIZE_BD,
  841. ETH_ILLEGAL_LSO_HDR_LEN,
  842. ETH_INSUFFICIENT_PAYLOAD,
  843. ETH_EDPM_OUT_OF_SYNC,
  844. ETH_TUNN_IPV6_EXT_NBD_ERR,
  845. ETH_CONTROL_PACKET_VIOLATION,
  846. MAX_MALICIOUS_VF_ERROR_ID
  847. };
  848. struct mstorm_non_trigger_vf_zone {
  849. struct eth_mstorm_per_queue_stat eth_queue_stat;
  850. struct eth_rx_prod_data eth_rx_queue_producers[ETH_MAX_NUM_RX_QUEUES_PER_VF_QUAD];
  851. };
  852. /* Mstorm VF zone */
  853. struct mstorm_vf_zone {
  854. struct mstorm_non_trigger_vf_zone non_trigger;
  855. };
  856. /* personality per PF */
  857. enum personality_type {
  858. BAD_PERSONALITY_TYP,
  859. PERSONALITY_ISCSI,
  860. PERSONALITY_RESERVED2,
  861. PERSONALITY_RDMA_AND_ETH,
  862. PERSONALITY_RESERVED3,
  863. PERSONALITY_CORE,
  864. PERSONALITY_ETH,
  865. PERSONALITY_RESERVED4,
  866. MAX_PERSONALITY_TYPE
  867. };
  868. /* tunnel configuration */
  869. struct pf_start_tunnel_config {
  870. u8 set_vxlan_udp_port_flg;
  871. u8 set_geneve_udp_port_flg;
  872. u8 tx_enable_vxlan;
  873. u8 tx_enable_l2geneve;
  874. u8 tx_enable_ipgeneve;
  875. u8 tx_enable_l2gre;
  876. u8 tx_enable_ipgre;
  877. u8 tunnel_clss_vxlan;
  878. u8 tunnel_clss_l2geneve;
  879. u8 tunnel_clss_ipgeneve;
  880. u8 tunnel_clss_l2gre;
  881. u8 tunnel_clss_ipgre;
  882. __le16 vxlan_udp_port;
  883. __le16 geneve_udp_port;
  884. };
  885. /* Ramrod data for PF start ramrod */
  886. struct pf_start_ramrod_data {
  887. struct regpair event_ring_pbl_addr;
  888. struct regpair consolid_q_pbl_addr;
  889. struct pf_start_tunnel_config tunnel_config;
  890. __le16 event_ring_sb_id;
  891. u8 base_vf_id;
  892. u8 num_vfs;
  893. u8 event_ring_num_pages;
  894. u8 event_ring_sb_index;
  895. u8 path_id;
  896. u8 warning_as_error;
  897. u8 dont_log_ramrods;
  898. u8 personality;
  899. __le16 log_type_mask;
  900. u8 mf_mode;
  901. u8 integ_phase;
  902. u8 allow_npar_tx_switching;
  903. u8 inner_to_outer_pri_map[8];
  904. u8 pri_map_valid;
  905. __le32 outer_tag;
  906. struct hsi_fp_ver_struct hsi_fp_ver;
  907. };
  908. struct protocol_dcb_data {
  909. u8 dcb_enable_flag;
  910. u8 reserved_a;
  911. u8 dcb_priority;
  912. u8 dcb_tc;
  913. u8 reserved_b;
  914. u8 reserved0;
  915. };
  916. struct pf_update_tunnel_config {
  917. u8 update_rx_pf_clss;
  918. u8 update_rx_def_ucast_clss;
  919. u8 update_rx_def_non_ucast_clss;
  920. u8 update_tx_pf_clss;
  921. u8 set_vxlan_udp_port_flg;
  922. u8 set_geneve_udp_port_flg;
  923. u8 tx_enable_vxlan;
  924. u8 tx_enable_l2geneve;
  925. u8 tx_enable_ipgeneve;
  926. u8 tx_enable_l2gre;
  927. u8 tx_enable_ipgre;
  928. u8 tunnel_clss_vxlan;
  929. u8 tunnel_clss_l2geneve;
  930. u8 tunnel_clss_ipgeneve;
  931. u8 tunnel_clss_l2gre;
  932. u8 tunnel_clss_ipgre;
  933. __le16 vxlan_udp_port;
  934. __le16 geneve_udp_port;
  935. __le16 reserved[2];
  936. };
  937. struct pf_update_ramrod_data {
  938. u8 pf_id;
  939. u8 update_eth_dcb_data_flag;
  940. u8 update_fcoe_dcb_data_flag;
  941. u8 update_iscsi_dcb_data_flag;
  942. u8 update_roce_dcb_data_flag;
  943. u8 update_rroce_dcb_data_flag;
  944. u8 update_iwarp_dcb_data_flag;
  945. u8 update_mf_vlan_flag;
  946. struct protocol_dcb_data eth_dcb_data;
  947. struct protocol_dcb_data fcoe_dcb_data;
  948. struct protocol_dcb_data iscsi_dcb_data;
  949. struct protocol_dcb_data roce_dcb_data;
  950. struct protocol_dcb_data rroce_dcb_data;
  951. struct protocol_dcb_data iwarp_dcb_data;
  952. __le16 mf_vlan;
  953. __le16 reserved;
  954. struct pf_update_tunnel_config tunnel_config;
  955. };
  956. /* Ports mode */
  957. enum ports_mode {
  958. ENGX2_PORTX1,
  959. ENGX2_PORTX2,
  960. ENGX1_PORTX1,
  961. ENGX1_PORTX2,
  962. ENGX1_PORTX4,
  963. MAX_PORTS_MODE
  964. };
  965. /* use to index in hsi_fp_[major|minor]_ver_arr per protocol */
  966. enum protocol_version_array_key {
  967. ETH_VER_KEY = 0,
  968. ROCE_VER_KEY,
  969. MAX_PROTOCOL_VERSION_ARRAY_KEY
  970. };
  971. struct rdma_sent_stats {
  972. struct regpair sent_bytes;
  973. struct regpair sent_pkts;
  974. };
  975. struct pstorm_non_trigger_vf_zone {
  976. struct eth_pstorm_per_queue_stat eth_queue_stat;
  977. struct rdma_sent_stats rdma_stats;
  978. };
  979. /* Pstorm VF zone */
  980. struct pstorm_vf_zone {
  981. struct pstorm_non_trigger_vf_zone non_trigger;
  982. struct regpair reserved[7];
  983. };
  984. /* Ramrod Header of SPQE */
  985. struct ramrod_header {
  986. __le32 cid;
  987. u8 cmd_id;
  988. u8 protocol_id;
  989. __le16 echo;
  990. };
  991. struct rdma_rcv_stats {
  992. struct regpair rcv_bytes;
  993. struct regpair rcv_pkts;
  994. };
  995. struct slow_path_element {
  996. struct ramrod_header hdr;
  997. struct regpair data_ptr;
  998. };
  999. /* Tstorm non-triggering VF zone */
  1000. struct tstorm_non_trigger_vf_zone {
  1001. struct rdma_rcv_stats rdma_stats;
  1002. };
  1003. struct tstorm_per_port_stat {
  1004. struct regpair trunc_error_discard;
  1005. struct regpair mac_error_discard;
  1006. struct regpair mftag_filter_discard;
  1007. struct regpair eth_mac_filter_discard;
  1008. struct regpair ll2_mac_filter_discard;
  1009. struct regpair ll2_conn_disabled_discard;
  1010. struct regpair iscsi_irregular_pkt;
  1011. struct regpair reserved;
  1012. struct regpair roce_irregular_pkt;
  1013. struct regpair eth_irregular_pkt;
  1014. struct regpair reserved1;
  1015. struct regpair preroce_irregular_pkt;
  1016. struct regpair eth_gre_tunn_filter_discard;
  1017. struct regpair eth_vxlan_tunn_filter_discard;
  1018. struct regpair eth_geneve_tunn_filter_discard;
  1019. };
  1020. /* Tstorm VF zone */
  1021. struct tstorm_vf_zone {
  1022. struct tstorm_non_trigger_vf_zone non_trigger;
  1023. };
  1024. /* Tunnel classification scheme */
  1025. enum tunnel_clss {
  1026. TUNNEL_CLSS_MAC_VLAN = 0,
  1027. TUNNEL_CLSS_MAC_VNI,
  1028. TUNNEL_CLSS_INNER_MAC_VLAN,
  1029. TUNNEL_CLSS_INNER_MAC_VNI,
  1030. TUNNEL_CLSS_MAC_VLAN_DUAL_STAGE,
  1031. MAX_TUNNEL_CLSS
  1032. };
  1033. /* Ustorm non-triggering VF zone */
  1034. struct ustorm_non_trigger_vf_zone {
  1035. struct eth_ustorm_per_queue_stat eth_queue_stat;
  1036. struct regpair vf_pf_msg_addr;
  1037. };
  1038. /* Ustorm triggering VF zone */
  1039. struct ustorm_trigger_vf_zone {
  1040. u8 vf_pf_msg_valid;
  1041. u8 reserved[7];
  1042. };
  1043. /* Ustorm VF zone */
  1044. struct ustorm_vf_zone {
  1045. struct ustorm_non_trigger_vf_zone non_trigger;
  1046. struct ustorm_trigger_vf_zone trigger;
  1047. };
  1048. /* VF-PF channel data */
  1049. struct vf_pf_channel_data {
  1050. __le32 ready;
  1051. u8 valid;
  1052. u8 reserved0;
  1053. __le16 reserved1;
  1054. };
  1055. /* Ramrod data for VF start ramrod */
  1056. struct vf_start_ramrod_data {
  1057. u8 vf_id;
  1058. u8 enable_flr_ack;
  1059. __le16 opaque_fid;
  1060. u8 personality;
  1061. u8 reserved[7];
  1062. struct hsi_fp_ver_struct hsi_fp_ver;
  1063. };
  1064. /* Ramrod data for VF start ramrod */
  1065. struct vf_stop_ramrod_data {
  1066. u8 vf_id;
  1067. u8 reserved0;
  1068. __le16 reserved1;
  1069. __le32 reserved2;
  1070. };
  1071. enum vf_zone_size_mode {
  1072. VF_ZONE_SIZE_MODE_DEFAULT,
  1073. VF_ZONE_SIZE_MODE_DOUBLE,
  1074. VF_ZONE_SIZE_MODE_QUAD,
  1075. MAX_VF_ZONE_SIZE_MODE
  1076. };
  1077. struct atten_status_block {
  1078. __le32 atten_bits;
  1079. __le32 atten_ack;
  1080. __le16 reserved0;
  1081. __le16 sb_index;
  1082. __le32 reserved1;
  1083. };
  1084. enum command_type_bit {
  1085. IGU_COMMAND_TYPE_NOP = 0,
  1086. IGU_COMMAND_TYPE_SET = 1,
  1087. MAX_COMMAND_TYPE_BIT
  1088. };
  1089. /* DMAE command */
  1090. struct dmae_cmd {
  1091. __le32 opcode;
  1092. #define DMAE_CMD_SRC_MASK 0x1
  1093. #define DMAE_CMD_SRC_SHIFT 0
  1094. #define DMAE_CMD_DST_MASK 0x3
  1095. #define DMAE_CMD_DST_SHIFT 1
  1096. #define DMAE_CMD_C_DST_MASK 0x1
  1097. #define DMAE_CMD_C_DST_SHIFT 3
  1098. #define DMAE_CMD_CRC_RESET_MASK 0x1
  1099. #define DMAE_CMD_CRC_RESET_SHIFT 4
  1100. #define DMAE_CMD_SRC_ADDR_RESET_MASK 0x1
  1101. #define DMAE_CMD_SRC_ADDR_RESET_SHIFT 5
  1102. #define DMAE_CMD_DST_ADDR_RESET_MASK 0x1
  1103. #define DMAE_CMD_DST_ADDR_RESET_SHIFT 6
  1104. #define DMAE_CMD_COMP_FUNC_MASK 0x1
  1105. #define DMAE_CMD_COMP_FUNC_SHIFT 7
  1106. #define DMAE_CMD_COMP_WORD_EN_MASK 0x1
  1107. #define DMAE_CMD_COMP_WORD_EN_SHIFT 8
  1108. #define DMAE_CMD_COMP_CRC_EN_MASK 0x1
  1109. #define DMAE_CMD_COMP_CRC_EN_SHIFT 9
  1110. #define DMAE_CMD_COMP_CRC_OFFSET_MASK 0x7
  1111. #define DMAE_CMD_COMP_CRC_OFFSET_SHIFT 10
  1112. #define DMAE_CMD_RESERVED1_MASK 0x1
  1113. #define DMAE_CMD_RESERVED1_SHIFT 13
  1114. #define DMAE_CMD_ENDIANITY_MODE_MASK 0x3
  1115. #define DMAE_CMD_ENDIANITY_MODE_SHIFT 14
  1116. #define DMAE_CMD_ERR_HANDLING_MASK 0x3
  1117. #define DMAE_CMD_ERR_HANDLING_SHIFT 16
  1118. #define DMAE_CMD_PORT_ID_MASK 0x3
  1119. #define DMAE_CMD_PORT_ID_SHIFT 18
  1120. #define DMAE_CMD_SRC_PF_ID_MASK 0xF
  1121. #define DMAE_CMD_SRC_PF_ID_SHIFT 20
  1122. #define DMAE_CMD_DST_PF_ID_MASK 0xF
  1123. #define DMAE_CMD_DST_PF_ID_SHIFT 24
  1124. #define DMAE_CMD_SRC_VF_ID_VALID_MASK 0x1
  1125. #define DMAE_CMD_SRC_VF_ID_VALID_SHIFT 28
  1126. #define DMAE_CMD_DST_VF_ID_VALID_MASK 0x1
  1127. #define DMAE_CMD_DST_VF_ID_VALID_SHIFT 29
  1128. #define DMAE_CMD_RESERVED2_MASK 0x3
  1129. #define DMAE_CMD_RESERVED2_SHIFT 30
  1130. __le32 src_addr_lo;
  1131. __le32 src_addr_hi;
  1132. __le32 dst_addr_lo;
  1133. __le32 dst_addr_hi;
  1134. __le16 length_dw;
  1135. __le16 opcode_b;
  1136. #define DMAE_CMD_SRC_VF_ID_MASK 0xFF
  1137. #define DMAE_CMD_SRC_VF_ID_SHIFT 0
  1138. #define DMAE_CMD_DST_VF_ID_MASK 0xFF
  1139. #define DMAE_CMD_DST_VF_ID_SHIFT 8
  1140. __le32 comp_addr_lo;
  1141. __le32 comp_addr_hi;
  1142. __le32 comp_val;
  1143. __le32 crc32;
  1144. __le32 crc_32_c;
  1145. __le16 crc16;
  1146. __le16 crc16_c;
  1147. __le16 crc10;
  1148. __le16 reserved;
  1149. __le16 xsum16;
  1150. __le16 xsum8;
  1151. };
  1152. enum dmae_cmd_comp_crc_en_enum {
  1153. dmae_cmd_comp_crc_disabled,
  1154. dmae_cmd_comp_crc_enabled,
  1155. MAX_DMAE_CMD_COMP_CRC_EN_ENUM
  1156. };
  1157. enum dmae_cmd_comp_func_enum {
  1158. dmae_cmd_comp_func_to_src,
  1159. dmae_cmd_comp_func_to_dst,
  1160. MAX_DMAE_CMD_COMP_FUNC_ENUM
  1161. };
  1162. enum dmae_cmd_comp_word_en_enum {
  1163. dmae_cmd_comp_word_disabled,
  1164. dmae_cmd_comp_word_enabled,
  1165. MAX_DMAE_CMD_COMP_WORD_EN_ENUM
  1166. };
  1167. enum dmae_cmd_c_dst_enum {
  1168. dmae_cmd_c_dst_pcie,
  1169. dmae_cmd_c_dst_grc,
  1170. MAX_DMAE_CMD_C_DST_ENUM
  1171. };
  1172. enum dmae_cmd_dst_enum {
  1173. dmae_cmd_dst_none_0,
  1174. dmae_cmd_dst_pcie,
  1175. dmae_cmd_dst_grc,
  1176. dmae_cmd_dst_none_3,
  1177. MAX_DMAE_CMD_DST_ENUM
  1178. };
  1179. enum dmae_cmd_error_handling_enum {
  1180. dmae_cmd_error_handling_send_regular_comp,
  1181. dmae_cmd_error_handling_send_comp_with_err,
  1182. dmae_cmd_error_handling_dont_send_comp,
  1183. MAX_DMAE_CMD_ERROR_HANDLING_ENUM
  1184. };
  1185. enum dmae_cmd_src_enum {
  1186. dmae_cmd_src_pcie,
  1187. dmae_cmd_src_grc,
  1188. MAX_DMAE_CMD_SRC_ENUM
  1189. };
  1190. /* IGU cleanup command */
  1191. struct igu_cleanup {
  1192. __le32 sb_id_and_flags;
  1193. #define IGU_CLEANUP_RESERVED0_MASK 0x7FFFFFF
  1194. #define IGU_CLEANUP_RESERVED0_SHIFT 0
  1195. #define IGU_CLEANUP_CLEANUP_SET_MASK 0x1
  1196. #define IGU_CLEANUP_CLEANUP_SET_SHIFT 27
  1197. #define IGU_CLEANUP_CLEANUP_TYPE_MASK 0x7
  1198. #define IGU_CLEANUP_CLEANUP_TYPE_SHIFT 28
  1199. #define IGU_CLEANUP_COMMAND_TYPE_MASK 0x1
  1200. #define IGU_CLEANUP_COMMAND_TYPE_SHIFT 31
  1201. __le32 reserved1;
  1202. };
  1203. /* IGU firmware driver command */
  1204. union igu_command {
  1205. struct igu_prod_cons_update prod_cons_update;
  1206. struct igu_cleanup cleanup;
  1207. };
  1208. /* IGU firmware driver command */
  1209. struct igu_command_reg_ctrl {
  1210. __le16 opaque_fid;
  1211. __le16 igu_command_reg_ctrl_fields;
  1212. #define IGU_COMMAND_REG_CTRL_PXP_BAR_ADDR_MASK 0xFFF
  1213. #define IGU_COMMAND_REG_CTRL_PXP_BAR_ADDR_SHIFT 0
  1214. #define IGU_COMMAND_REG_CTRL_RESERVED_MASK 0x7
  1215. #define IGU_COMMAND_REG_CTRL_RESERVED_SHIFT 12
  1216. #define IGU_COMMAND_REG_CTRL_COMMAND_TYPE_MASK 0x1
  1217. #define IGU_COMMAND_REG_CTRL_COMMAND_TYPE_SHIFT 15
  1218. };
  1219. /* IGU mapping line structure */
  1220. struct igu_mapping_line {
  1221. __le32 igu_mapping_line_fields;
  1222. #define IGU_MAPPING_LINE_VALID_MASK 0x1
  1223. #define IGU_MAPPING_LINE_VALID_SHIFT 0
  1224. #define IGU_MAPPING_LINE_VECTOR_NUMBER_MASK 0xFF
  1225. #define IGU_MAPPING_LINE_VECTOR_NUMBER_SHIFT 1
  1226. #define IGU_MAPPING_LINE_FUNCTION_NUMBER_MASK 0xFF
  1227. #define IGU_MAPPING_LINE_FUNCTION_NUMBER_SHIFT 9
  1228. #define IGU_MAPPING_LINE_PF_VALID_MASK 0x1
  1229. #define IGU_MAPPING_LINE_PF_VALID_SHIFT 17
  1230. #define IGU_MAPPING_LINE_IPS_GROUP_MASK 0x3F
  1231. #define IGU_MAPPING_LINE_IPS_GROUP_SHIFT 18
  1232. #define IGU_MAPPING_LINE_RESERVED_MASK 0xFF
  1233. #define IGU_MAPPING_LINE_RESERVED_SHIFT 24
  1234. };
  1235. /* IGU MSIX line structure */
  1236. struct igu_msix_vector {
  1237. struct regpair address;
  1238. __le32 data;
  1239. __le32 msix_vector_fields;
  1240. #define IGU_MSIX_VECTOR_MASK_BIT_MASK 0x1
  1241. #define IGU_MSIX_VECTOR_MASK_BIT_SHIFT 0
  1242. #define IGU_MSIX_VECTOR_RESERVED0_MASK 0x7FFF
  1243. #define IGU_MSIX_VECTOR_RESERVED0_SHIFT 1
  1244. #define IGU_MSIX_VECTOR_STEERING_TAG_MASK 0xFF
  1245. #define IGU_MSIX_VECTOR_STEERING_TAG_SHIFT 16
  1246. #define IGU_MSIX_VECTOR_RESERVED1_MASK 0xFF
  1247. #define IGU_MSIX_VECTOR_RESERVED1_SHIFT 24
  1248. };
  1249. struct mstorm_core_conn_ag_ctx {
  1250. u8 byte0;
  1251. u8 byte1;
  1252. u8 flags0;
  1253. #define MSTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
  1254. #define MSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
  1255. #define MSTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
  1256. #define MSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
  1257. #define MSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
  1258. #define MSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 2
  1259. #define MSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
  1260. #define MSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 4
  1261. #define MSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
  1262. #define MSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 6
  1263. u8 flags1;
  1264. #define MSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
  1265. #define MSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 0
  1266. #define MSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
  1267. #define MSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 1
  1268. #define MSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
  1269. #define MSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 2
  1270. #define MSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
  1271. #define MSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 3
  1272. #define MSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
  1273. #define MSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 4
  1274. #define MSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
  1275. #define MSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 5
  1276. #define MSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
  1277. #define MSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 6
  1278. #define MSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
  1279. #define MSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 7
  1280. __le16 word0;
  1281. __le16 word1;
  1282. __le32 reg0;
  1283. __le32 reg1;
  1284. };
  1285. /* per encapsulation type enabling flags */
  1286. struct prs_reg_encapsulation_type_en {
  1287. u8 flags;
  1288. #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GRE_ENABLE_MASK 0x1
  1289. #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GRE_ENABLE_SHIFT 0
  1290. #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GRE_ENABLE_MASK 0x1
  1291. #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GRE_ENABLE_SHIFT 1
  1292. #define PRS_REG_ENCAPSULATION_TYPE_EN_VXLAN_ENABLE_MASK 0x1
  1293. #define PRS_REG_ENCAPSULATION_TYPE_EN_VXLAN_ENABLE_SHIFT 2
  1294. #define PRS_REG_ENCAPSULATION_TYPE_EN_T_TAG_ENABLE_MASK 0x1
  1295. #define PRS_REG_ENCAPSULATION_TYPE_EN_T_TAG_ENABLE_SHIFT 3
  1296. #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GENEVE_ENABLE_MASK 0x1
  1297. #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GENEVE_ENABLE_SHIFT 4
  1298. #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GENEVE_ENABLE_MASK 0x1
  1299. #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GENEVE_ENABLE_SHIFT 5
  1300. #define PRS_REG_ENCAPSULATION_TYPE_EN_RESERVED_MASK 0x3
  1301. #define PRS_REG_ENCAPSULATION_TYPE_EN_RESERVED_SHIFT 6
  1302. };
  1303. enum pxp_tph_st_hint {
  1304. TPH_ST_HINT_BIDIR,
  1305. TPH_ST_HINT_REQUESTER,
  1306. TPH_ST_HINT_TARGET,
  1307. TPH_ST_HINT_TARGET_PRIO,
  1308. MAX_PXP_TPH_ST_HINT
  1309. };
  1310. /* QM hardware structure of enable bypass credit mask */
  1311. struct qm_rf_bypass_mask {
  1312. u8 flags;
  1313. #define QM_RF_BYPASS_MASK_LINEVOQ_MASK 0x1
  1314. #define QM_RF_BYPASS_MASK_LINEVOQ_SHIFT 0
  1315. #define QM_RF_BYPASS_MASK_RESERVED0_MASK 0x1
  1316. #define QM_RF_BYPASS_MASK_RESERVED0_SHIFT 1
  1317. #define QM_RF_BYPASS_MASK_PFWFQ_MASK 0x1
  1318. #define QM_RF_BYPASS_MASK_PFWFQ_SHIFT 2
  1319. #define QM_RF_BYPASS_MASK_VPWFQ_MASK 0x1
  1320. #define QM_RF_BYPASS_MASK_VPWFQ_SHIFT 3
  1321. #define QM_RF_BYPASS_MASK_PFRL_MASK 0x1
  1322. #define QM_RF_BYPASS_MASK_PFRL_SHIFT 4
  1323. #define QM_RF_BYPASS_MASK_VPQCNRL_MASK 0x1
  1324. #define QM_RF_BYPASS_MASK_VPQCNRL_SHIFT 5
  1325. #define QM_RF_BYPASS_MASK_FWPAUSE_MASK 0x1
  1326. #define QM_RF_BYPASS_MASK_FWPAUSE_SHIFT 6
  1327. #define QM_RF_BYPASS_MASK_RESERVED1_MASK 0x1
  1328. #define QM_RF_BYPASS_MASK_RESERVED1_SHIFT 7
  1329. };
  1330. /* QM hardware structure of opportunistic credit mask */
  1331. struct qm_rf_opportunistic_mask {
  1332. __le16 flags;
  1333. #define QM_RF_OPPORTUNISTIC_MASK_LINEVOQ_MASK 0x1
  1334. #define QM_RF_OPPORTUNISTIC_MASK_LINEVOQ_SHIFT 0
  1335. #define QM_RF_OPPORTUNISTIC_MASK_BYTEVOQ_MASK 0x1
  1336. #define QM_RF_OPPORTUNISTIC_MASK_BYTEVOQ_SHIFT 1
  1337. #define QM_RF_OPPORTUNISTIC_MASK_PFWFQ_MASK 0x1
  1338. #define QM_RF_OPPORTUNISTIC_MASK_PFWFQ_SHIFT 2
  1339. #define QM_RF_OPPORTUNISTIC_MASK_VPWFQ_MASK 0x1
  1340. #define QM_RF_OPPORTUNISTIC_MASK_VPWFQ_SHIFT 3
  1341. #define QM_RF_OPPORTUNISTIC_MASK_PFRL_MASK 0x1
  1342. #define QM_RF_OPPORTUNISTIC_MASK_PFRL_SHIFT 4
  1343. #define QM_RF_OPPORTUNISTIC_MASK_VPQCNRL_MASK 0x1
  1344. #define QM_RF_OPPORTUNISTIC_MASK_VPQCNRL_SHIFT 5
  1345. #define QM_RF_OPPORTUNISTIC_MASK_FWPAUSE_MASK 0x1
  1346. #define QM_RF_OPPORTUNISTIC_MASK_FWPAUSE_SHIFT 6
  1347. #define QM_RF_OPPORTUNISTIC_MASK_RESERVED0_MASK 0x1
  1348. #define QM_RF_OPPORTUNISTIC_MASK_RESERVED0_SHIFT 7
  1349. #define QM_RF_OPPORTUNISTIC_MASK_QUEUEEMPTY_MASK 0x1
  1350. #define QM_RF_OPPORTUNISTIC_MASK_QUEUEEMPTY_SHIFT 8
  1351. #define QM_RF_OPPORTUNISTIC_MASK_RESERVED1_MASK 0x7F
  1352. #define QM_RF_OPPORTUNISTIC_MASK_RESERVED1_SHIFT 9
  1353. };
  1354. /* QM hardware structure of QM map memory */
  1355. struct qm_rf_pq_map {
  1356. __le32 reg;
  1357. #define QM_RF_PQ_MAP_PQ_VALID_MASK 0x1
  1358. #define QM_RF_PQ_MAP_PQ_VALID_SHIFT 0
  1359. #define QM_RF_PQ_MAP_RL_ID_MASK 0xFF
  1360. #define QM_RF_PQ_MAP_RL_ID_SHIFT 1
  1361. #define QM_RF_PQ_MAP_VP_PQ_ID_MASK 0x1FF
  1362. #define QM_RF_PQ_MAP_VP_PQ_ID_SHIFT 9
  1363. #define QM_RF_PQ_MAP_VOQ_MASK 0x1F
  1364. #define QM_RF_PQ_MAP_VOQ_SHIFT 18
  1365. #define QM_RF_PQ_MAP_WRR_WEIGHT_GROUP_MASK 0x3
  1366. #define QM_RF_PQ_MAP_WRR_WEIGHT_GROUP_SHIFT 23
  1367. #define QM_RF_PQ_MAP_RL_VALID_MASK 0x1
  1368. #define QM_RF_PQ_MAP_RL_VALID_SHIFT 25
  1369. #define QM_RF_PQ_MAP_RESERVED_MASK 0x3F
  1370. #define QM_RF_PQ_MAP_RESERVED_SHIFT 26
  1371. };
  1372. /* Completion params for aggregated interrupt completion */
  1373. struct sdm_agg_int_comp_params {
  1374. __le16 params;
  1375. #define SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_MASK 0x3F
  1376. #define SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_SHIFT 0
  1377. #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_MASK 0x1
  1378. #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_SHIFT 6
  1379. #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_MASK 0x1FF
  1380. #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_SHIFT 7
  1381. };
  1382. /* SDM operation gen command (generate aggregative interrupt) */
  1383. struct sdm_op_gen {
  1384. __le32 command;
  1385. #define SDM_OP_GEN_COMP_PARAM_MASK 0xFFFF
  1386. #define SDM_OP_GEN_COMP_PARAM_SHIFT 0
  1387. #define SDM_OP_GEN_COMP_TYPE_MASK 0xF
  1388. #define SDM_OP_GEN_COMP_TYPE_SHIFT 16
  1389. #define SDM_OP_GEN_RESERVED_MASK 0xFFF
  1390. #define SDM_OP_GEN_RESERVED_SHIFT 20
  1391. };
  1392. struct ystorm_core_conn_ag_ctx {
  1393. u8 byte0;
  1394. u8 byte1;
  1395. u8 flags0;
  1396. #define YSTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
  1397. #define YSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
  1398. #define YSTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
  1399. #define YSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
  1400. #define YSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
  1401. #define YSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 2
  1402. #define YSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
  1403. #define YSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 4
  1404. #define YSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
  1405. #define YSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 6
  1406. u8 flags1;
  1407. #define YSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
  1408. #define YSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 0
  1409. #define YSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
  1410. #define YSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 1
  1411. #define YSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
  1412. #define YSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 2
  1413. #define YSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
  1414. #define YSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 3
  1415. #define YSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
  1416. #define YSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 4
  1417. #define YSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
  1418. #define YSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 5
  1419. #define YSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
  1420. #define YSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 6
  1421. #define YSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
  1422. #define YSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 7
  1423. u8 byte2;
  1424. u8 byte3;
  1425. __le16 word0;
  1426. __le32 reg0;
  1427. __le32 reg1;
  1428. __le16 word1;
  1429. __le16 word2;
  1430. __le16 word3;
  1431. __le16 word4;
  1432. __le32 reg2;
  1433. __le32 reg3;
  1434. };
  1435. /****************************************/
  1436. /* Debug Tools HSI constants and macros */
  1437. /****************************************/
  1438. enum block_addr {
  1439. GRCBASE_GRC = 0x50000,
  1440. GRCBASE_MISCS = 0x9000,
  1441. GRCBASE_MISC = 0x8000,
  1442. GRCBASE_DBU = 0xa000,
  1443. GRCBASE_PGLUE_B = 0x2a8000,
  1444. GRCBASE_CNIG = 0x218000,
  1445. GRCBASE_CPMU = 0x30000,
  1446. GRCBASE_NCSI = 0x40000,
  1447. GRCBASE_OPTE = 0x53000,
  1448. GRCBASE_BMB = 0x540000,
  1449. GRCBASE_PCIE = 0x54000,
  1450. GRCBASE_MCP = 0xe00000,
  1451. GRCBASE_MCP2 = 0x52000,
  1452. GRCBASE_PSWHST = 0x2a0000,
  1453. GRCBASE_PSWHST2 = 0x29e000,
  1454. GRCBASE_PSWRD = 0x29c000,
  1455. GRCBASE_PSWRD2 = 0x29d000,
  1456. GRCBASE_PSWWR = 0x29a000,
  1457. GRCBASE_PSWWR2 = 0x29b000,
  1458. GRCBASE_PSWRQ = 0x280000,
  1459. GRCBASE_PSWRQ2 = 0x240000,
  1460. GRCBASE_PGLCS = 0x0,
  1461. GRCBASE_DMAE = 0xc000,
  1462. GRCBASE_PTU = 0x560000,
  1463. GRCBASE_TCM = 0x1180000,
  1464. GRCBASE_MCM = 0x1200000,
  1465. GRCBASE_UCM = 0x1280000,
  1466. GRCBASE_XCM = 0x1000000,
  1467. GRCBASE_YCM = 0x1080000,
  1468. GRCBASE_PCM = 0x1100000,
  1469. GRCBASE_QM = 0x2f0000,
  1470. GRCBASE_TM = 0x2c0000,
  1471. GRCBASE_DORQ = 0x100000,
  1472. GRCBASE_BRB = 0x340000,
  1473. GRCBASE_SRC = 0x238000,
  1474. GRCBASE_PRS = 0x1f0000,
  1475. GRCBASE_TSDM = 0xfb0000,
  1476. GRCBASE_MSDM = 0xfc0000,
  1477. GRCBASE_USDM = 0xfd0000,
  1478. GRCBASE_XSDM = 0xf80000,
  1479. GRCBASE_YSDM = 0xf90000,
  1480. GRCBASE_PSDM = 0xfa0000,
  1481. GRCBASE_TSEM = 0x1700000,
  1482. GRCBASE_MSEM = 0x1800000,
  1483. GRCBASE_USEM = 0x1900000,
  1484. GRCBASE_XSEM = 0x1400000,
  1485. GRCBASE_YSEM = 0x1500000,
  1486. GRCBASE_PSEM = 0x1600000,
  1487. GRCBASE_RSS = 0x238800,
  1488. GRCBASE_TMLD = 0x4d0000,
  1489. GRCBASE_MULD = 0x4e0000,
  1490. GRCBASE_YULD = 0x4c8000,
  1491. GRCBASE_XYLD = 0x4c0000,
  1492. GRCBASE_PRM = 0x230000,
  1493. GRCBASE_PBF_PB1 = 0xda0000,
  1494. GRCBASE_PBF_PB2 = 0xda4000,
  1495. GRCBASE_RPB = 0x23c000,
  1496. GRCBASE_BTB = 0xdb0000,
  1497. GRCBASE_PBF = 0xd80000,
  1498. GRCBASE_RDIF = 0x300000,
  1499. GRCBASE_TDIF = 0x310000,
  1500. GRCBASE_CDU = 0x580000,
  1501. GRCBASE_CCFC = 0x2e0000,
  1502. GRCBASE_TCFC = 0x2d0000,
  1503. GRCBASE_IGU = 0x180000,
  1504. GRCBASE_CAU = 0x1c0000,
  1505. GRCBASE_UMAC = 0x51000,
  1506. GRCBASE_XMAC = 0x210000,
  1507. GRCBASE_DBG = 0x10000,
  1508. GRCBASE_NIG = 0x500000,
  1509. GRCBASE_WOL = 0x600000,
  1510. GRCBASE_BMBN = 0x610000,
  1511. GRCBASE_IPC = 0x20000,
  1512. GRCBASE_NWM = 0x800000,
  1513. GRCBASE_NWS = 0x700000,
  1514. GRCBASE_MS = 0x6a0000,
  1515. GRCBASE_PHY_PCIE = 0x620000,
  1516. GRCBASE_LED = 0x6b8000,
  1517. GRCBASE_MISC_AEU = 0x8000,
  1518. GRCBASE_BAR0_MAP = 0x1c00000,
  1519. MAX_BLOCK_ADDR
  1520. };
  1521. enum block_id {
  1522. BLOCK_GRC,
  1523. BLOCK_MISCS,
  1524. BLOCK_MISC,
  1525. BLOCK_DBU,
  1526. BLOCK_PGLUE_B,
  1527. BLOCK_CNIG,
  1528. BLOCK_CPMU,
  1529. BLOCK_NCSI,
  1530. BLOCK_OPTE,
  1531. BLOCK_BMB,
  1532. BLOCK_PCIE,
  1533. BLOCK_MCP,
  1534. BLOCK_MCP2,
  1535. BLOCK_PSWHST,
  1536. BLOCK_PSWHST2,
  1537. BLOCK_PSWRD,
  1538. BLOCK_PSWRD2,
  1539. BLOCK_PSWWR,
  1540. BLOCK_PSWWR2,
  1541. BLOCK_PSWRQ,
  1542. BLOCK_PSWRQ2,
  1543. BLOCK_PGLCS,
  1544. BLOCK_DMAE,
  1545. BLOCK_PTU,
  1546. BLOCK_TCM,
  1547. BLOCK_MCM,
  1548. BLOCK_UCM,
  1549. BLOCK_XCM,
  1550. BLOCK_YCM,
  1551. BLOCK_PCM,
  1552. BLOCK_QM,
  1553. BLOCK_TM,
  1554. BLOCK_DORQ,
  1555. BLOCK_BRB,
  1556. BLOCK_SRC,
  1557. BLOCK_PRS,
  1558. BLOCK_TSDM,
  1559. BLOCK_MSDM,
  1560. BLOCK_USDM,
  1561. BLOCK_XSDM,
  1562. BLOCK_YSDM,
  1563. BLOCK_PSDM,
  1564. BLOCK_TSEM,
  1565. BLOCK_MSEM,
  1566. BLOCK_USEM,
  1567. BLOCK_XSEM,
  1568. BLOCK_YSEM,
  1569. BLOCK_PSEM,
  1570. BLOCK_RSS,
  1571. BLOCK_TMLD,
  1572. BLOCK_MULD,
  1573. BLOCK_YULD,
  1574. BLOCK_XYLD,
  1575. BLOCK_PRM,
  1576. BLOCK_PBF_PB1,
  1577. BLOCK_PBF_PB2,
  1578. BLOCK_RPB,
  1579. BLOCK_BTB,
  1580. BLOCK_PBF,
  1581. BLOCK_RDIF,
  1582. BLOCK_TDIF,
  1583. BLOCK_CDU,
  1584. BLOCK_CCFC,
  1585. BLOCK_TCFC,
  1586. BLOCK_IGU,
  1587. BLOCK_CAU,
  1588. BLOCK_UMAC,
  1589. BLOCK_XMAC,
  1590. BLOCK_DBG,
  1591. BLOCK_NIG,
  1592. BLOCK_WOL,
  1593. BLOCK_BMBN,
  1594. BLOCK_IPC,
  1595. BLOCK_NWM,
  1596. BLOCK_NWS,
  1597. BLOCK_MS,
  1598. BLOCK_PHY_PCIE,
  1599. BLOCK_LED,
  1600. BLOCK_MISC_AEU,
  1601. BLOCK_BAR0_MAP,
  1602. MAX_BLOCK_ID
  1603. };
  1604. /* binary debug buffer types */
  1605. enum bin_dbg_buffer_type {
  1606. BIN_BUF_DBG_MODE_TREE,
  1607. BIN_BUF_DBG_DUMP_REG,
  1608. BIN_BUF_DBG_DUMP_MEM,
  1609. BIN_BUF_DBG_IDLE_CHK_REGS,
  1610. BIN_BUF_DBG_IDLE_CHK_IMMS,
  1611. BIN_BUF_DBG_IDLE_CHK_RULES,
  1612. BIN_BUF_DBG_IDLE_CHK_PARSING_DATA,
  1613. BIN_BUF_DBG_ATTN_BLOCKS,
  1614. BIN_BUF_DBG_ATTN_REGS,
  1615. BIN_BUF_DBG_ATTN_INDEXES,
  1616. BIN_BUF_DBG_ATTN_NAME_OFFSETS,
  1617. BIN_BUF_DBG_PARSING_STRINGS,
  1618. MAX_BIN_DBG_BUFFER_TYPE
  1619. };
  1620. /* Attention bit mapping */
  1621. struct dbg_attn_bit_mapping {
  1622. __le16 data;
  1623. #define DBG_ATTN_BIT_MAPPING_VAL_MASK 0x7FFF
  1624. #define DBG_ATTN_BIT_MAPPING_VAL_SHIFT 0
  1625. #define DBG_ATTN_BIT_MAPPING_IS_UNUSED_BIT_CNT_MASK 0x1
  1626. #define DBG_ATTN_BIT_MAPPING_IS_UNUSED_BIT_CNT_SHIFT 15
  1627. };
  1628. /* Attention block per-type data */
  1629. struct dbg_attn_block_type_data {
  1630. __le16 names_offset;
  1631. __le16 reserved1;
  1632. u8 num_regs;
  1633. u8 reserved2;
  1634. __le16 regs_offset;
  1635. };
  1636. /* Block attentions */
  1637. struct dbg_attn_block {
  1638. struct dbg_attn_block_type_data per_type_data[2];
  1639. };
  1640. /* Attention register result */
  1641. struct dbg_attn_reg_result {
  1642. __le32 data;
  1643. #define DBG_ATTN_REG_RESULT_STS_ADDRESS_MASK 0xFFFFFF
  1644. #define DBG_ATTN_REG_RESULT_STS_ADDRESS_SHIFT 0
  1645. #define DBG_ATTN_REG_RESULT_NUM_ATTN_IDX_MASK 0xFF
  1646. #define DBG_ATTN_REG_RESULT_NUM_ATTN_IDX_SHIFT 24
  1647. __le16 attn_idx_offset;
  1648. __le16 reserved;
  1649. __le32 sts_val;
  1650. __le32 mask_val;
  1651. };
  1652. /* Attention block result */
  1653. struct dbg_attn_block_result {
  1654. u8 block_id;
  1655. u8 data;
  1656. #define DBG_ATTN_BLOCK_RESULT_ATTN_TYPE_MASK 0x3
  1657. #define DBG_ATTN_BLOCK_RESULT_ATTN_TYPE_SHIFT 0
  1658. #define DBG_ATTN_BLOCK_RESULT_NUM_REGS_MASK 0x3F
  1659. #define DBG_ATTN_BLOCK_RESULT_NUM_REGS_SHIFT 2
  1660. __le16 names_offset;
  1661. struct dbg_attn_reg_result reg_results[15];
  1662. };
  1663. /* mode header */
  1664. struct dbg_mode_hdr {
  1665. __le16 data;
  1666. #define DBG_MODE_HDR_EVAL_MODE_MASK 0x1
  1667. #define DBG_MODE_HDR_EVAL_MODE_SHIFT 0
  1668. #define DBG_MODE_HDR_MODES_BUF_OFFSET_MASK 0x7FFF
  1669. #define DBG_MODE_HDR_MODES_BUF_OFFSET_SHIFT 1
  1670. };
  1671. /* Attention register */
  1672. struct dbg_attn_reg {
  1673. struct dbg_mode_hdr mode;
  1674. __le16 attn_idx_offset;
  1675. __le32 data;
  1676. #define DBG_ATTN_REG_STS_ADDRESS_MASK 0xFFFFFF
  1677. #define DBG_ATTN_REG_STS_ADDRESS_SHIFT 0
  1678. #define DBG_ATTN_REG_NUM_ATTN_IDX_MASK 0xFF
  1679. #define DBG_ATTN_REG_NUM_ATTN_IDX_SHIFT 24
  1680. __le32 sts_clr_address;
  1681. __le32 mask_address;
  1682. };
  1683. /* attention types */
  1684. enum dbg_attn_type {
  1685. ATTN_TYPE_INTERRUPT,
  1686. ATTN_TYPE_PARITY,
  1687. MAX_DBG_ATTN_TYPE
  1688. };
  1689. /* condition header for registers dump */
  1690. struct dbg_dump_cond_hdr {
  1691. struct dbg_mode_hdr mode; /* Mode header */
  1692. u8 block_id; /* block ID */
  1693. u8 data_size; /* size in dwords of the data following this header */
  1694. };
  1695. /* memory data for registers dump */
  1696. struct dbg_dump_mem {
  1697. __le32 dword0;
  1698. #define DBG_DUMP_MEM_ADDRESS_MASK 0xFFFFFF
  1699. #define DBG_DUMP_MEM_ADDRESS_SHIFT 0
  1700. #define DBG_DUMP_MEM_MEM_GROUP_ID_MASK 0xFF
  1701. #define DBG_DUMP_MEM_MEM_GROUP_ID_SHIFT 24
  1702. __le32 dword1;
  1703. #define DBG_DUMP_MEM_LENGTH_MASK 0xFFFFFF
  1704. #define DBG_DUMP_MEM_LENGTH_SHIFT 0
  1705. #define DBG_DUMP_MEM_RESERVED_MASK 0xFF
  1706. #define DBG_DUMP_MEM_RESERVED_SHIFT 24
  1707. };
  1708. /* register data for registers dump */
  1709. struct dbg_dump_reg {
  1710. __le32 data;
  1711. #define DBG_DUMP_REG_ADDRESS_MASK 0xFFFFFF /* register address (in dwords) */
  1712. #define DBG_DUMP_REG_ADDRESS_SHIFT 0
  1713. #define DBG_DUMP_REG_LENGTH_MASK 0xFF /* register size (in dwords) */
  1714. #define DBG_DUMP_REG_LENGTH_SHIFT 24
  1715. };
  1716. /* split header for registers dump */
  1717. struct dbg_dump_split_hdr {
  1718. __le32 hdr;
  1719. #define DBG_DUMP_SPLIT_HDR_DATA_SIZE_MASK 0xFFFFFF
  1720. #define DBG_DUMP_SPLIT_HDR_DATA_SIZE_SHIFT 0
  1721. #define DBG_DUMP_SPLIT_HDR_SPLIT_TYPE_ID_MASK 0xFF
  1722. #define DBG_DUMP_SPLIT_HDR_SPLIT_TYPE_ID_SHIFT 24
  1723. };
  1724. /* condition header for idle check */
  1725. struct dbg_idle_chk_cond_hdr {
  1726. struct dbg_mode_hdr mode; /* Mode header */
  1727. __le16 data_size; /* size in dwords of the data following this header */
  1728. };
  1729. /* Idle Check condition register */
  1730. struct dbg_idle_chk_cond_reg {
  1731. __le32 data;
  1732. #define DBG_IDLE_CHK_COND_REG_ADDRESS_MASK 0xFFFFFF
  1733. #define DBG_IDLE_CHK_COND_REG_ADDRESS_SHIFT 0
  1734. #define DBG_IDLE_CHK_COND_REG_BLOCK_ID_MASK 0xFF
  1735. #define DBG_IDLE_CHK_COND_REG_BLOCK_ID_SHIFT 24
  1736. __le16 num_entries; /* number of registers entries to check */
  1737. u8 entry_size; /* size of registers entry (in dwords) */
  1738. u8 start_entry; /* index of the first entry to check */
  1739. };
  1740. /* Idle Check info register */
  1741. struct dbg_idle_chk_info_reg {
  1742. __le32 data;
  1743. #define DBG_IDLE_CHK_INFO_REG_ADDRESS_MASK 0xFFFFFF
  1744. #define DBG_IDLE_CHK_INFO_REG_ADDRESS_SHIFT 0
  1745. #define DBG_IDLE_CHK_INFO_REG_BLOCK_ID_MASK 0xFF
  1746. #define DBG_IDLE_CHK_INFO_REG_BLOCK_ID_SHIFT 24
  1747. __le16 size; /* register size in dwords */
  1748. struct dbg_mode_hdr mode; /* Mode header */
  1749. };
  1750. /* Idle Check register */
  1751. union dbg_idle_chk_reg {
  1752. struct dbg_idle_chk_cond_reg cond_reg; /* condition register */
  1753. struct dbg_idle_chk_info_reg info_reg; /* info register */
  1754. };
  1755. /* Idle Check result header */
  1756. struct dbg_idle_chk_result_hdr {
  1757. __le16 rule_id; /* Failing rule index */
  1758. __le16 mem_entry_id; /* Failing memory entry index */
  1759. u8 num_dumped_cond_regs; /* number of dumped condition registers */
  1760. u8 num_dumped_info_regs; /* number of dumped condition registers */
  1761. u8 severity; /* from dbg_idle_chk_severity_types enum */
  1762. u8 reserved;
  1763. };
  1764. /* Idle Check result register header */
  1765. struct dbg_idle_chk_result_reg_hdr {
  1766. u8 data;
  1767. #define DBG_IDLE_CHK_RESULT_REG_HDR_IS_MEM_MASK 0x1
  1768. #define DBG_IDLE_CHK_RESULT_REG_HDR_IS_MEM_SHIFT 0
  1769. #define DBG_IDLE_CHK_RESULT_REG_HDR_REG_ID_MASK 0x7F
  1770. #define DBG_IDLE_CHK_RESULT_REG_HDR_REG_ID_SHIFT 1
  1771. u8 start_entry; /* index of the first checked entry */
  1772. __le16 size; /* register size in dwords */
  1773. };
  1774. /* Idle Check rule */
  1775. struct dbg_idle_chk_rule {
  1776. __le16 rule_id; /* Idle Check rule ID */
  1777. u8 severity; /* value from dbg_idle_chk_severity_types enum */
  1778. u8 cond_id; /* Condition ID */
  1779. u8 num_cond_regs; /* number of condition registers */
  1780. u8 num_info_regs; /* number of info registers */
  1781. u8 num_imms; /* number of immediates in the condition */
  1782. u8 reserved1;
  1783. __le16 reg_offset; /* offset of this rules registers in the idle check
  1784. * register array (in dbg_idle_chk_reg units).
  1785. */
  1786. __le16 imm_offset; /* offset of this rules immediate values in the
  1787. * immediate values array (in dwords).
  1788. */
  1789. };
  1790. /* Idle Check rule parsing data */
  1791. struct dbg_idle_chk_rule_parsing_data {
  1792. __le32 data;
  1793. #define DBG_IDLE_CHK_RULE_PARSING_DATA_HAS_FW_MSG_MASK 0x1
  1794. #define DBG_IDLE_CHK_RULE_PARSING_DATA_HAS_FW_MSG_SHIFT 0
  1795. #define DBG_IDLE_CHK_RULE_PARSING_DATA_STR_OFFSET_MASK 0x7FFFFFFF
  1796. #define DBG_IDLE_CHK_RULE_PARSING_DATA_STR_OFFSET_SHIFT 1
  1797. };
  1798. /* idle check severity types */
  1799. enum dbg_idle_chk_severity_types {
  1800. /* idle check failure should cause an error */
  1801. IDLE_CHK_SEVERITY_ERROR,
  1802. /* idle check failure should cause an error only if theres no traffic */
  1803. IDLE_CHK_SEVERITY_ERROR_NO_TRAFFIC,
  1804. /* idle check failure should cause a warning */
  1805. IDLE_CHK_SEVERITY_WARNING,
  1806. MAX_DBG_IDLE_CHK_SEVERITY_TYPES
  1807. };
  1808. /* Debug Bus block data */
  1809. struct dbg_bus_block_data {
  1810. u8 enabled; /* Indicates if the block is enabled for recording (0/1) */
  1811. u8 hw_id; /* HW ID associated with the block */
  1812. u8 line_num; /* Debug line number to select */
  1813. u8 right_shift; /* Number of units to right the debug data (0-3) */
  1814. u8 cycle_en; /* 4-bit value: bit i set -> unit i is enabled. */
  1815. u8 force_valid; /* 4-bit value: bit i set -> unit i is forced valid. */
  1816. u8 force_frame; /* 4-bit value: bit i set -> unit i frame bit is forced.
  1817. */
  1818. u8 reserved;
  1819. };
  1820. /* Debug Bus Clients */
  1821. enum dbg_bus_clients {
  1822. DBG_BUS_CLIENT_RBCN,
  1823. DBG_BUS_CLIENT_RBCP,
  1824. DBG_BUS_CLIENT_RBCR,
  1825. DBG_BUS_CLIENT_RBCT,
  1826. DBG_BUS_CLIENT_RBCU,
  1827. DBG_BUS_CLIENT_RBCF,
  1828. DBG_BUS_CLIENT_RBCX,
  1829. DBG_BUS_CLIENT_RBCS,
  1830. DBG_BUS_CLIENT_RBCH,
  1831. DBG_BUS_CLIENT_RBCZ,
  1832. DBG_BUS_CLIENT_OTHER_ENGINE,
  1833. DBG_BUS_CLIENT_TIMESTAMP,
  1834. DBG_BUS_CLIENT_CPU,
  1835. DBG_BUS_CLIENT_RBCY,
  1836. DBG_BUS_CLIENT_RBCQ,
  1837. DBG_BUS_CLIENT_RBCM,
  1838. DBG_BUS_CLIENT_RBCB,
  1839. DBG_BUS_CLIENT_RBCW,
  1840. DBG_BUS_CLIENT_RBCV,
  1841. MAX_DBG_BUS_CLIENTS
  1842. };
  1843. /* Debug Bus memory address */
  1844. struct dbg_bus_mem_addr {
  1845. __le32 lo;
  1846. __le32 hi;
  1847. };
  1848. /* Debug Bus PCI buffer data */
  1849. struct dbg_bus_pci_buf_data {
  1850. struct dbg_bus_mem_addr phys_addr; /* PCI buffer physical address */
  1851. struct dbg_bus_mem_addr virt_addr; /* PCI buffer virtual address */
  1852. __le32 size; /* PCI buffer size in bytes */
  1853. };
  1854. /* Debug Bus Storm EID range filter params */
  1855. struct dbg_bus_storm_eid_range_params {
  1856. u8 min; /* Minimal event ID to filter on */
  1857. u8 max; /* Maximal event ID to filter on */
  1858. };
  1859. /* Debug Bus Storm EID mask filter params */
  1860. struct dbg_bus_storm_eid_mask_params {
  1861. u8 val; /* Event ID value */
  1862. u8 mask; /* Event ID mask. 1s in the mask = dont care bits. */
  1863. };
  1864. /* Debug Bus Storm EID filter params */
  1865. union dbg_bus_storm_eid_params {
  1866. struct dbg_bus_storm_eid_range_params range;
  1867. struct dbg_bus_storm_eid_mask_params mask;
  1868. };
  1869. /* Debug Bus Storm data */
  1870. struct dbg_bus_storm_data {
  1871. u8 fast_enabled;
  1872. u8 fast_mode;
  1873. u8 slow_enabled;
  1874. u8 slow_mode;
  1875. u8 hw_id;
  1876. u8 eid_filter_en;
  1877. u8 eid_range_not_mask;
  1878. u8 cid_filter_en;
  1879. union dbg_bus_storm_eid_params eid_filter_params;
  1880. __le16 reserved;
  1881. __le32 cid;
  1882. };
  1883. /* Debug Bus data */
  1884. struct dbg_bus_data {
  1885. __le32 app_version; /* The tools version number of the application */
  1886. u8 state; /* The current debug bus state */
  1887. u8 hw_dwords; /* HW dwords per cycle */
  1888. u8 next_hw_id; /* Next HW ID to be associated with an input */
  1889. u8 num_enabled_blocks; /* Number of blocks enabled for recording */
  1890. u8 num_enabled_storms; /* Number of Storms enabled for recording */
  1891. u8 target; /* Output target */
  1892. u8 next_trigger_state; /* ID of next trigger state to be added */
  1893. u8 next_constraint_id; /* ID of next filter/trigger constraint to be
  1894. * added.
  1895. */
  1896. u8 one_shot_en; /* Indicates if one-shot mode is enabled (0/1) */
  1897. u8 grc_input_en; /* Indicates if GRC recording is enabled (0/1) */
  1898. u8 timestamp_input_en; /* Indicates if timestamp recording is enabled
  1899. * (0/1).
  1900. */
  1901. u8 filter_en; /* Indicates if the recording filter is enabled (0/1) */
  1902. u8 trigger_en; /* Indicates if the recording trigger is enabled (0/1) */
  1903. u8 adding_filter; /* If true, the next added constraint belong to the
  1904. * filter. Otherwise, it belongs to the last added
  1905. * trigger state. Valid only if either filter or
  1906. * triggers are enabled.
  1907. */
  1908. u8 filter_pre_trigger; /* Indicates if the recording filter should be
  1909. * applied before the trigger. Valid only if both
  1910. * filter and trigger are enabled (0/1).
  1911. */
  1912. u8 filter_post_trigger; /* Indicates if the recording filter should be
  1913. * applied after the trigger. Valid only if both
  1914. * filter and trigger are enabled (0/1).
  1915. */
  1916. u8 unify_inputs; /* If true, all inputs are associated with HW ID 0.
  1917. * Otherwise, each input is assigned a different HW ID
  1918. * (0/1).
  1919. */
  1920. u8 rcv_from_other_engine; /* Indicates if the other engine sends it NW
  1921. * recording to this engine (0/1).
  1922. */
  1923. struct dbg_bus_pci_buf_data pci_buf; /* Debug Bus PCI buffer data. Valid
  1924. * only when the target is
  1925. * DBG_BUS_TARGET_ID_PCI.
  1926. */
  1927. __le16 reserved;
  1928. struct dbg_bus_block_data blocks[80];/* Debug Bus data for each block */
  1929. struct dbg_bus_storm_data storms[6]; /* Debug Bus data for each block */
  1930. };
  1931. /* Debug bus frame modes */
  1932. enum dbg_bus_frame_modes {
  1933. DBG_BUS_FRAME_MODE_0HW_4ST = 0, /* 0 HW dwords, 4 Storm dwords */
  1934. DBG_BUS_FRAME_MODE_4HW_0ST = 3, /* 4 HW dwords, 0 Storm dwords */
  1935. DBG_BUS_FRAME_MODE_8HW_0ST = 4, /* 8 HW dwords, 0 Storm dwords */
  1936. MAX_DBG_BUS_FRAME_MODES
  1937. };
  1938. /* Debug bus states */
  1939. enum dbg_bus_states {
  1940. DBG_BUS_STATE_IDLE, /* debug bus idle state (not recording) */
  1941. DBG_BUS_STATE_READY, /* debug bus is ready for configuration and
  1942. * recording.
  1943. */
  1944. DBG_BUS_STATE_RECORDING, /* debug bus is currently recording */
  1945. DBG_BUS_STATE_STOPPED, /* debug bus recording has stopped */
  1946. MAX_DBG_BUS_STATES
  1947. };
  1948. /* Debug bus target IDs */
  1949. enum dbg_bus_targets {
  1950. /* records debug bus to DBG block internal buffer */
  1951. DBG_BUS_TARGET_ID_INT_BUF,
  1952. /* records debug bus to the NW */
  1953. DBG_BUS_TARGET_ID_NIG,
  1954. /* records debug bus to a PCI buffer */
  1955. DBG_BUS_TARGET_ID_PCI,
  1956. MAX_DBG_BUS_TARGETS
  1957. };
  1958. /* GRC Dump data */
  1959. struct dbg_grc_data {
  1960. __le32 param_val[40]; /* Value of each GRC parameter. Array size must
  1961. * match the enum dbg_grc_params.
  1962. */
  1963. u8 param_set_by_user[40]; /* Indicates for each GRC parameter if it was
  1964. * set by the user (0/1). Array size must
  1965. * match the enum dbg_grc_params.
  1966. */
  1967. };
  1968. /* Debug GRC params */
  1969. enum dbg_grc_params {
  1970. DBG_GRC_PARAM_DUMP_TSTORM, /* dump Tstorm memories (0/1) */
  1971. DBG_GRC_PARAM_DUMP_MSTORM, /* dump Mstorm memories (0/1) */
  1972. DBG_GRC_PARAM_DUMP_USTORM, /* dump Ustorm memories (0/1) */
  1973. DBG_GRC_PARAM_DUMP_XSTORM, /* dump Xstorm memories (0/1) */
  1974. DBG_GRC_PARAM_DUMP_YSTORM, /* dump Ystorm memories (0/1) */
  1975. DBG_GRC_PARAM_DUMP_PSTORM, /* dump Pstorm memories (0/1) */
  1976. DBG_GRC_PARAM_DUMP_REGS, /* dump non-memory registers (0/1) */
  1977. DBG_GRC_PARAM_DUMP_RAM, /* dump Storm internal RAMs (0/1) */
  1978. DBG_GRC_PARAM_DUMP_PBUF, /* dump Storm passive buffer (0/1) */
  1979. DBG_GRC_PARAM_DUMP_IOR, /* dump Storm IORs (0/1) */
  1980. DBG_GRC_PARAM_DUMP_VFC, /* dump VFC memories (0/1) */
  1981. DBG_GRC_PARAM_DUMP_CM_CTX, /* dump CM contexts (0/1) */
  1982. DBG_GRC_PARAM_DUMP_PXP, /* dump PXP memories (0/1) */
  1983. DBG_GRC_PARAM_DUMP_RSS, /* dump RSS memories (0/1) */
  1984. DBG_GRC_PARAM_DUMP_CAU, /* dump CAU memories (0/1) */
  1985. DBG_GRC_PARAM_DUMP_QM, /* dump QM memories (0/1) */
  1986. DBG_GRC_PARAM_DUMP_MCP, /* dump MCP memories (0/1) */
  1987. DBG_GRC_PARAM_RESERVED, /* reserved */
  1988. DBG_GRC_PARAM_DUMP_CFC, /* dump CFC memories (0/1) */
  1989. DBG_GRC_PARAM_DUMP_IGU, /* dump IGU memories (0/1) */
  1990. DBG_GRC_PARAM_DUMP_BRB, /* dump BRB memories (0/1) */
  1991. DBG_GRC_PARAM_DUMP_BTB, /* dump BTB memories (0/1) */
  1992. DBG_GRC_PARAM_DUMP_BMB, /* dump BMB memories (0/1) */
  1993. DBG_GRC_PARAM_DUMP_NIG, /* dump NIG memories (0/1) */
  1994. DBG_GRC_PARAM_DUMP_MULD, /* dump MULD memories (0/1) */
  1995. DBG_GRC_PARAM_DUMP_PRS, /* dump PRS memories (0/1) */
  1996. DBG_GRC_PARAM_DUMP_DMAE, /* dump PRS memories (0/1) */
  1997. DBG_GRC_PARAM_DUMP_TM, /* dump TM (timers) memories (0/1) */
  1998. DBG_GRC_PARAM_DUMP_SDM, /* dump SDM memories (0/1) */
  1999. DBG_GRC_PARAM_DUMP_DIF, /* dump DIF memories (0/1) */
  2000. DBG_GRC_PARAM_DUMP_STATIC, /* dump static debug data (0/1) */
  2001. DBG_GRC_PARAM_UNSTALL, /* un-stall Storms after dump (0/1) */
  2002. DBG_GRC_PARAM_NUM_LCIDS, /* number of LCIDs (0..320) */
  2003. DBG_GRC_PARAM_NUM_LTIDS, /* number of LTIDs (0..320) */
  2004. /* preset: exclude all memories from dump (1 only) */
  2005. DBG_GRC_PARAM_EXCLUDE_ALL,
  2006. /* preset: include memories for crash dump (1 only) */
  2007. DBG_GRC_PARAM_CRASH,
  2008. /* perform dump only if MFW is responding (0/1) */
  2009. DBG_GRC_PARAM_PARITY_SAFE,
  2010. DBG_GRC_PARAM_DUMP_CM, /* dump CM memories (0/1) */
  2011. DBG_GRC_PARAM_DUMP_PHY, /* dump PHY memories (0/1) */
  2012. MAX_DBG_GRC_PARAMS
  2013. };
  2014. /* Debug reset registers */
  2015. enum dbg_reset_regs {
  2016. DBG_RESET_REG_MISCS_PL_UA,
  2017. DBG_RESET_REG_MISCS_PL_HV,
  2018. DBG_RESET_REG_MISCS_PL_HV_2,
  2019. DBG_RESET_REG_MISC_PL_UA,
  2020. DBG_RESET_REG_MISC_PL_HV,
  2021. DBG_RESET_REG_MISC_PL_PDA_VMAIN_1,
  2022. DBG_RESET_REG_MISC_PL_PDA_VMAIN_2,
  2023. DBG_RESET_REG_MISC_PL_PDA_VAUX,
  2024. MAX_DBG_RESET_REGS
  2025. };
  2026. /* Debug status codes */
  2027. enum dbg_status {
  2028. DBG_STATUS_OK,
  2029. DBG_STATUS_APP_VERSION_NOT_SET,
  2030. DBG_STATUS_UNSUPPORTED_APP_VERSION,
  2031. DBG_STATUS_DBG_BLOCK_NOT_RESET,
  2032. DBG_STATUS_INVALID_ARGS,
  2033. DBG_STATUS_OUTPUT_ALREADY_SET,
  2034. DBG_STATUS_INVALID_PCI_BUF_SIZE,
  2035. DBG_STATUS_PCI_BUF_ALLOC_FAILED,
  2036. DBG_STATUS_PCI_BUF_NOT_ALLOCATED,
  2037. DBG_STATUS_TOO_MANY_INPUTS,
  2038. DBG_STATUS_INPUT_OVERLAP,
  2039. DBG_STATUS_HW_ONLY_RECORDING,
  2040. DBG_STATUS_STORM_ALREADY_ENABLED,
  2041. DBG_STATUS_STORM_NOT_ENABLED,
  2042. DBG_STATUS_BLOCK_ALREADY_ENABLED,
  2043. DBG_STATUS_BLOCK_NOT_ENABLED,
  2044. DBG_STATUS_NO_INPUT_ENABLED,
  2045. DBG_STATUS_NO_FILTER_TRIGGER_64B,
  2046. DBG_STATUS_FILTER_ALREADY_ENABLED,
  2047. DBG_STATUS_TRIGGER_ALREADY_ENABLED,
  2048. DBG_STATUS_TRIGGER_NOT_ENABLED,
  2049. DBG_STATUS_CANT_ADD_CONSTRAINT,
  2050. DBG_STATUS_TOO_MANY_TRIGGER_STATES,
  2051. DBG_STATUS_TOO_MANY_CONSTRAINTS,
  2052. DBG_STATUS_RECORDING_NOT_STARTED,
  2053. DBG_STATUS_DATA_DIDNT_TRIGGER,
  2054. DBG_STATUS_NO_DATA_RECORDED,
  2055. DBG_STATUS_DUMP_BUF_TOO_SMALL,
  2056. DBG_STATUS_DUMP_NOT_CHUNK_ALIGNED,
  2057. DBG_STATUS_UNKNOWN_CHIP,
  2058. DBG_STATUS_VIRT_MEM_ALLOC_FAILED,
  2059. DBG_STATUS_BLOCK_IN_RESET,
  2060. DBG_STATUS_INVALID_TRACE_SIGNATURE,
  2061. DBG_STATUS_INVALID_NVRAM_BUNDLE,
  2062. DBG_STATUS_NVRAM_GET_IMAGE_FAILED,
  2063. DBG_STATUS_NON_ALIGNED_NVRAM_IMAGE,
  2064. DBG_STATUS_NVRAM_READ_FAILED,
  2065. DBG_STATUS_IDLE_CHK_PARSE_FAILED,
  2066. DBG_STATUS_MCP_TRACE_BAD_DATA,
  2067. DBG_STATUS_MCP_TRACE_NO_META,
  2068. DBG_STATUS_MCP_COULD_NOT_HALT,
  2069. DBG_STATUS_MCP_COULD_NOT_RESUME,
  2070. DBG_STATUS_DMAE_FAILED,
  2071. DBG_STATUS_SEMI_FIFO_NOT_EMPTY,
  2072. DBG_STATUS_IGU_FIFO_BAD_DATA,
  2073. DBG_STATUS_MCP_COULD_NOT_MASK_PRTY,
  2074. DBG_STATUS_FW_ASSERTS_PARSE_FAILED,
  2075. DBG_STATUS_REG_FIFO_BAD_DATA,
  2076. DBG_STATUS_PROTECTION_OVERRIDE_BAD_DATA,
  2077. DBG_STATUS_DBG_ARRAY_NOT_SET,
  2078. DBG_STATUS_MULTI_BLOCKS_WITH_FILTER,
  2079. MAX_DBG_STATUS
  2080. };
  2081. /* Debug Storms IDs */
  2082. enum dbg_storms {
  2083. DBG_TSTORM_ID,
  2084. DBG_MSTORM_ID,
  2085. DBG_USTORM_ID,
  2086. DBG_XSTORM_ID,
  2087. DBG_YSTORM_ID,
  2088. DBG_PSTORM_ID,
  2089. MAX_DBG_STORMS
  2090. };
  2091. /* Idle Check data */
  2092. struct idle_chk_data {
  2093. __le32 buf_size; /* Idle check buffer size in dwords */
  2094. u8 buf_size_set; /* Indicates if the idle check buffer size was set
  2095. * (0/1).
  2096. */
  2097. u8 reserved1;
  2098. __le16 reserved2;
  2099. };
  2100. /* Debug Tools data (per HW function) */
  2101. struct dbg_tools_data {
  2102. struct dbg_grc_data grc; /* GRC Dump data */
  2103. struct dbg_bus_data bus; /* Debug Bus data */
  2104. struct idle_chk_data idle_chk; /* Idle Check data */
  2105. u8 mode_enable[40]; /* Indicates if a mode is enabled (0/1) */
  2106. u8 block_in_reset[80]; /* Indicates if a block is in reset state (0/1).
  2107. */
  2108. u8 chip_id; /* Chip ID (from enum chip_ids) */
  2109. u8 platform_id; /* Platform ID (from enum platform_ids) */
  2110. u8 initialized; /* Indicates if the data was initialized */
  2111. u8 reserved;
  2112. };
  2113. /********************************/
  2114. /* HSI Init Functions constants */
  2115. /********************************/
  2116. /* Number of VLAN priorities */
  2117. #define NUM_OF_VLAN_PRIORITIES 8
  2118. struct init_brb_ram_req {
  2119. __le32 guranteed_per_tc;
  2120. __le32 headroom_per_tc;
  2121. __le32 min_pkt_size;
  2122. __le32 max_ports_per_engine;
  2123. u8 num_active_tcs[MAX_NUM_PORTS];
  2124. };
  2125. struct init_ets_tc_req {
  2126. u8 use_sp;
  2127. u8 use_wfq;
  2128. __le16 weight;
  2129. };
  2130. struct init_ets_req {
  2131. __le32 mtu;
  2132. struct init_ets_tc_req tc_req[NUM_OF_TCS];
  2133. };
  2134. struct init_nig_lb_rl_req {
  2135. __le16 lb_mac_rate;
  2136. __le16 lb_rate;
  2137. __le32 mtu;
  2138. __le16 tc_rate[NUM_OF_PHYS_TCS];
  2139. };
  2140. struct init_nig_pri_tc_map_entry {
  2141. u8 tc_id;
  2142. u8 valid;
  2143. };
  2144. struct init_nig_pri_tc_map_req {
  2145. struct init_nig_pri_tc_map_entry pri[NUM_OF_VLAN_PRIORITIES];
  2146. };
  2147. struct init_qm_port_params {
  2148. u8 active;
  2149. u8 active_phys_tcs;
  2150. __le16 num_pbf_cmd_lines;
  2151. __le16 num_btb_blocks;
  2152. __le16 reserved;
  2153. };
  2154. /* QM per-PQ init parameters */
  2155. struct init_qm_pq_params {
  2156. u8 vport_id;
  2157. u8 tc_id;
  2158. u8 wrr_group;
  2159. u8 rl_valid;
  2160. };
  2161. /* QM per-vport init parameters */
  2162. struct init_qm_vport_params {
  2163. __le32 vport_rl;
  2164. __le16 vport_wfq;
  2165. __le16 first_tx_pq_id[NUM_OF_TCS];
  2166. };
  2167. /**************************************/
  2168. /* Init Tool HSI constants and macros */
  2169. /**************************************/
  2170. /* Width of GRC address in bits (addresses are specified in dwords) */
  2171. #define GRC_ADDR_BITS 23
  2172. #define MAX_GRC_ADDR (BIT(GRC_ADDR_BITS) - 1)
  2173. /* indicates an init that should be applied to any phase ID */
  2174. #define ANY_PHASE_ID 0xffff
  2175. /* Max size in dwords of a zipped array */
  2176. #define MAX_ZIPPED_SIZE 8192
  2177. struct fw_asserts_ram_section {
  2178. __le16 section_ram_line_offset;
  2179. __le16 section_ram_line_size;
  2180. u8 list_dword_offset;
  2181. u8 list_element_dword_size;
  2182. u8 list_num_elements;
  2183. u8 list_next_index_dword_offset;
  2184. };
  2185. struct fw_ver_num {
  2186. u8 major; /* Firmware major version number */
  2187. u8 minor; /* Firmware minor version number */
  2188. u8 rev; /* Firmware revision version number */
  2189. u8 eng; /* Firmware engineering version number (for bootleg versions) */
  2190. };
  2191. struct fw_ver_info {
  2192. __le16 tools_ver; /* Tools version number */
  2193. u8 image_id; /* FW image ID (e.g. main) */
  2194. u8 reserved1;
  2195. struct fw_ver_num num; /* FW version number */
  2196. __le32 timestamp; /* FW Timestamp in unix time (sec. since 1970) */
  2197. __le32 reserved2;
  2198. };
  2199. struct fw_info {
  2200. struct fw_ver_info ver;
  2201. struct fw_asserts_ram_section fw_asserts_section;
  2202. };
  2203. struct fw_info_location {
  2204. __le32 grc_addr;
  2205. __le32 size;
  2206. };
  2207. enum init_modes {
  2208. MODE_RESERVED,
  2209. MODE_BB_B0,
  2210. MODE_K2,
  2211. MODE_ASIC,
  2212. MODE_RESERVED2,
  2213. MODE_RESERVED3,
  2214. MODE_RESERVED4,
  2215. MODE_RESERVED5,
  2216. MODE_SF,
  2217. MODE_MF_SD,
  2218. MODE_MF_SI,
  2219. MODE_PORTS_PER_ENG_1,
  2220. MODE_PORTS_PER_ENG_2,
  2221. MODE_PORTS_PER_ENG_4,
  2222. MODE_100G,
  2223. MODE_40G,
  2224. MODE_RESERVED6,
  2225. MAX_INIT_MODES
  2226. };
  2227. enum init_phases {
  2228. PHASE_ENGINE,
  2229. PHASE_PORT,
  2230. PHASE_PF,
  2231. PHASE_VF,
  2232. PHASE_QM_PF,
  2233. MAX_INIT_PHASES
  2234. };
  2235. enum init_split_types {
  2236. SPLIT_TYPE_NONE,
  2237. SPLIT_TYPE_PORT,
  2238. SPLIT_TYPE_PF,
  2239. SPLIT_TYPE_PORT_PF,
  2240. SPLIT_TYPE_VF,
  2241. MAX_INIT_SPLIT_TYPES
  2242. };
  2243. /* Binary buffer header */
  2244. struct bin_buffer_hdr {
  2245. __le32 offset;
  2246. __le32 length;
  2247. };
  2248. /* binary init buffer types */
  2249. enum bin_init_buffer_type {
  2250. BIN_BUF_INIT_FW_VER_INFO,
  2251. BIN_BUF_INIT_CMD,
  2252. BIN_BUF_INIT_VAL,
  2253. BIN_BUF_INIT_MODE_TREE,
  2254. BIN_BUF_INIT_IRO,
  2255. MAX_BIN_INIT_BUFFER_TYPE
  2256. };
  2257. /* init array header: raw */
  2258. struct init_array_raw_hdr {
  2259. __le32 data;
  2260. #define INIT_ARRAY_RAW_HDR_TYPE_MASK 0xF
  2261. #define INIT_ARRAY_RAW_HDR_TYPE_SHIFT 0
  2262. #define INIT_ARRAY_RAW_HDR_PARAMS_MASK 0xFFFFFFF
  2263. #define INIT_ARRAY_RAW_HDR_PARAMS_SHIFT 4
  2264. };
  2265. /* init array header: standard */
  2266. struct init_array_standard_hdr {
  2267. __le32 data;
  2268. #define INIT_ARRAY_STANDARD_HDR_TYPE_MASK 0xF
  2269. #define INIT_ARRAY_STANDARD_HDR_TYPE_SHIFT 0
  2270. #define INIT_ARRAY_STANDARD_HDR_SIZE_MASK 0xFFFFFFF
  2271. #define INIT_ARRAY_STANDARD_HDR_SIZE_SHIFT 4
  2272. };
  2273. /* init array header: zipped */
  2274. struct init_array_zipped_hdr {
  2275. __le32 data;
  2276. #define INIT_ARRAY_ZIPPED_HDR_TYPE_MASK 0xF
  2277. #define INIT_ARRAY_ZIPPED_HDR_TYPE_SHIFT 0
  2278. #define INIT_ARRAY_ZIPPED_HDR_ZIPPED_SIZE_MASK 0xFFFFFFF
  2279. #define INIT_ARRAY_ZIPPED_HDR_ZIPPED_SIZE_SHIFT 4
  2280. };
  2281. /* init array header: pattern */
  2282. struct init_array_pattern_hdr {
  2283. __le32 data;
  2284. #define INIT_ARRAY_PATTERN_HDR_TYPE_MASK 0xF
  2285. #define INIT_ARRAY_PATTERN_HDR_TYPE_SHIFT 0
  2286. #define INIT_ARRAY_PATTERN_HDR_PATTERN_SIZE_MASK 0xF
  2287. #define INIT_ARRAY_PATTERN_HDR_PATTERN_SIZE_SHIFT 4
  2288. #define INIT_ARRAY_PATTERN_HDR_REPETITIONS_MASK 0xFFFFFF
  2289. #define INIT_ARRAY_PATTERN_HDR_REPETITIONS_SHIFT 8
  2290. };
  2291. /* init array header union */
  2292. union init_array_hdr {
  2293. struct init_array_raw_hdr raw;
  2294. struct init_array_standard_hdr standard;
  2295. struct init_array_zipped_hdr zipped;
  2296. struct init_array_pattern_hdr pattern;
  2297. };
  2298. /* init array types */
  2299. enum init_array_types {
  2300. INIT_ARR_STANDARD,
  2301. INIT_ARR_ZIPPED,
  2302. INIT_ARR_PATTERN,
  2303. MAX_INIT_ARRAY_TYPES
  2304. };
  2305. /* init operation: callback */
  2306. struct init_callback_op {
  2307. __le32 op_data;
  2308. #define INIT_CALLBACK_OP_OP_MASK 0xF
  2309. #define INIT_CALLBACK_OP_OP_SHIFT 0
  2310. #define INIT_CALLBACK_OP_RESERVED_MASK 0xFFFFFFF
  2311. #define INIT_CALLBACK_OP_RESERVED_SHIFT 4
  2312. __le16 callback_id;
  2313. __le16 block_id;
  2314. };
  2315. /* init operation: delay */
  2316. struct init_delay_op {
  2317. __le32 op_data;
  2318. #define INIT_DELAY_OP_OP_MASK 0xF
  2319. #define INIT_DELAY_OP_OP_SHIFT 0
  2320. #define INIT_DELAY_OP_RESERVED_MASK 0xFFFFFFF
  2321. #define INIT_DELAY_OP_RESERVED_SHIFT 4
  2322. __le32 delay;
  2323. };
  2324. /* init operation: if_mode */
  2325. struct init_if_mode_op {
  2326. __le32 op_data;
  2327. #define INIT_IF_MODE_OP_OP_MASK 0xF
  2328. #define INIT_IF_MODE_OP_OP_SHIFT 0
  2329. #define INIT_IF_MODE_OP_RESERVED1_MASK 0xFFF
  2330. #define INIT_IF_MODE_OP_RESERVED1_SHIFT 4
  2331. #define INIT_IF_MODE_OP_CMD_OFFSET_MASK 0xFFFF
  2332. #define INIT_IF_MODE_OP_CMD_OFFSET_SHIFT 16
  2333. __le16 reserved2;
  2334. __le16 modes_buf_offset;
  2335. };
  2336. /* init operation: if_phase */
  2337. struct init_if_phase_op {
  2338. __le32 op_data;
  2339. #define INIT_IF_PHASE_OP_OP_MASK 0xF
  2340. #define INIT_IF_PHASE_OP_OP_SHIFT 0
  2341. #define INIT_IF_PHASE_OP_DMAE_ENABLE_MASK 0x1
  2342. #define INIT_IF_PHASE_OP_DMAE_ENABLE_SHIFT 4
  2343. #define INIT_IF_PHASE_OP_RESERVED1_MASK 0x7FF
  2344. #define INIT_IF_PHASE_OP_RESERVED1_SHIFT 5
  2345. #define INIT_IF_PHASE_OP_CMD_OFFSET_MASK 0xFFFF
  2346. #define INIT_IF_PHASE_OP_CMD_OFFSET_SHIFT 16
  2347. __le32 phase_data;
  2348. #define INIT_IF_PHASE_OP_PHASE_MASK 0xFF
  2349. #define INIT_IF_PHASE_OP_PHASE_SHIFT 0
  2350. #define INIT_IF_PHASE_OP_RESERVED2_MASK 0xFF
  2351. #define INIT_IF_PHASE_OP_RESERVED2_SHIFT 8
  2352. #define INIT_IF_PHASE_OP_PHASE_ID_MASK 0xFFFF
  2353. #define INIT_IF_PHASE_OP_PHASE_ID_SHIFT 16
  2354. };
  2355. /* init mode operators */
  2356. enum init_mode_ops {
  2357. INIT_MODE_OP_NOT,
  2358. INIT_MODE_OP_OR,
  2359. INIT_MODE_OP_AND,
  2360. MAX_INIT_MODE_OPS
  2361. };
  2362. /* init operation: raw */
  2363. struct init_raw_op {
  2364. __le32 op_data;
  2365. #define INIT_RAW_OP_OP_MASK 0xF
  2366. #define INIT_RAW_OP_OP_SHIFT 0
  2367. #define INIT_RAW_OP_PARAM1_MASK 0xFFFFFFF
  2368. #define INIT_RAW_OP_PARAM1_SHIFT 4
  2369. __le32 param2;
  2370. };
  2371. /* init array params */
  2372. struct init_op_array_params {
  2373. __le16 size;
  2374. __le16 offset;
  2375. };
  2376. /* Write init operation arguments */
  2377. union init_write_args {
  2378. __le32 inline_val;
  2379. __le32 zeros_count;
  2380. __le32 array_offset;
  2381. struct init_op_array_params runtime;
  2382. };
  2383. /* init operation: write */
  2384. struct init_write_op {
  2385. __le32 data;
  2386. #define INIT_WRITE_OP_OP_MASK 0xF
  2387. #define INIT_WRITE_OP_OP_SHIFT 0
  2388. #define INIT_WRITE_OP_SOURCE_MASK 0x7
  2389. #define INIT_WRITE_OP_SOURCE_SHIFT 4
  2390. #define INIT_WRITE_OP_RESERVED_MASK 0x1
  2391. #define INIT_WRITE_OP_RESERVED_SHIFT 7
  2392. #define INIT_WRITE_OP_WIDE_BUS_MASK 0x1
  2393. #define INIT_WRITE_OP_WIDE_BUS_SHIFT 8
  2394. #define INIT_WRITE_OP_ADDRESS_MASK 0x7FFFFF
  2395. #define INIT_WRITE_OP_ADDRESS_SHIFT 9
  2396. union init_write_args args;
  2397. };
  2398. /* init operation: read */
  2399. struct init_read_op {
  2400. __le32 op_data;
  2401. #define INIT_READ_OP_OP_MASK 0xF
  2402. #define INIT_READ_OP_OP_SHIFT 0
  2403. #define INIT_READ_OP_POLL_TYPE_MASK 0xF
  2404. #define INIT_READ_OP_POLL_TYPE_SHIFT 4
  2405. #define INIT_READ_OP_RESERVED_MASK 0x1
  2406. #define INIT_READ_OP_RESERVED_SHIFT 8
  2407. #define INIT_READ_OP_ADDRESS_MASK 0x7FFFFF
  2408. #define INIT_READ_OP_ADDRESS_SHIFT 9
  2409. __le32 expected_val;
  2410. };
  2411. /* Init operations union */
  2412. union init_op {
  2413. struct init_raw_op raw;
  2414. struct init_write_op write;
  2415. struct init_read_op read;
  2416. struct init_if_mode_op if_mode;
  2417. struct init_if_phase_op if_phase;
  2418. struct init_callback_op callback;
  2419. struct init_delay_op delay;
  2420. };
  2421. /* Init command operation types */
  2422. enum init_op_types {
  2423. INIT_OP_READ,
  2424. INIT_OP_WRITE,
  2425. INIT_OP_IF_MODE,
  2426. INIT_OP_IF_PHASE,
  2427. INIT_OP_DELAY,
  2428. INIT_OP_CALLBACK,
  2429. MAX_INIT_OP_TYPES
  2430. };
  2431. /* init polling types */
  2432. enum init_poll_types {
  2433. INIT_POLL_NONE,
  2434. INIT_POLL_EQ,
  2435. INIT_POLL_OR,
  2436. INIT_POLL_AND,
  2437. MAX_INIT_POLL_TYPES
  2438. };
  2439. /* init source types */
  2440. enum init_source_types {
  2441. INIT_SRC_INLINE,
  2442. INIT_SRC_ZEROS,
  2443. INIT_SRC_ARRAY,
  2444. INIT_SRC_RUNTIME,
  2445. MAX_INIT_SOURCE_TYPES
  2446. };
  2447. /* Internal RAM Offsets macro data */
  2448. struct iro {
  2449. __le32 base;
  2450. __le16 m1;
  2451. __le16 m2;
  2452. __le16 m3;
  2453. __le16 size;
  2454. };
  2455. /***************************** Public Functions *******************************/
  2456. /**
  2457. * @brief qed_dbg_set_bin_ptr - Sets a pointer to the binary data with debug
  2458. * arrays.
  2459. *
  2460. * @param bin_ptr - a pointer to the binary data with debug arrays.
  2461. */
  2462. enum dbg_status qed_dbg_set_bin_ptr(const u8 * const bin_ptr);
  2463. /**
  2464. * @brief qed_dbg_grc_get_dump_buf_size - Returns the required buffer size for
  2465. * GRC Dump.
  2466. *
  2467. * @param p_hwfn - HW device data
  2468. * @param p_ptt - Ptt window used for writing the registers.
  2469. * @param buf_size - OUT: required buffer size (in dwords) for the GRC Dump
  2470. * data.
  2471. *
  2472. * @return error if one of the following holds:
  2473. * - the version wasn't set
  2474. * Otherwise, returns ok.
  2475. */
  2476. enum dbg_status qed_dbg_grc_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2477. struct qed_ptt *p_ptt,
  2478. u32 *buf_size);
  2479. /**
  2480. * @brief qed_dbg_grc_dump - Dumps GRC data into the specified buffer.
  2481. *
  2482. * @param p_hwfn - HW device data
  2483. * @param p_ptt - Ptt window used for writing the registers.
  2484. * @param dump_buf - Pointer to write the collected GRC data into.
  2485. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2486. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2487. *
  2488. * @return error if one of the following holds:
  2489. * - the version wasn't set
  2490. * - the specified dump buffer is too small
  2491. * Otherwise, returns ok.
  2492. */
  2493. enum dbg_status qed_dbg_grc_dump(struct qed_hwfn *p_hwfn,
  2494. struct qed_ptt *p_ptt,
  2495. u32 *dump_buf,
  2496. u32 buf_size_in_dwords,
  2497. u32 *num_dumped_dwords);
  2498. /**
  2499. * @brief qed_dbg_idle_chk_get_dump_buf_size - Returns the required buffer size
  2500. * for idle check results.
  2501. *
  2502. * @param p_hwfn - HW device data
  2503. * @param p_ptt - Ptt window used for writing the registers.
  2504. * @param buf_size - OUT: required buffer size (in dwords) for the idle check
  2505. * data.
  2506. *
  2507. * @return error if one of the following holds:
  2508. * - the version wasn't set
  2509. * Otherwise, returns ok.
  2510. */
  2511. enum dbg_status qed_dbg_idle_chk_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2512. struct qed_ptt *p_ptt,
  2513. u32 *buf_size);
  2514. /**
  2515. * @brief qed_dbg_idle_chk_dump - Performs idle check and writes the results
  2516. * into the specified buffer.
  2517. *
  2518. * @param p_hwfn - HW device data
  2519. * @param p_ptt - Ptt window used for writing the registers.
  2520. * @param dump_buf - Pointer to write the idle check data into.
  2521. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2522. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2523. *
  2524. * @return error if one of the following holds:
  2525. * - the version wasn't set
  2526. * - the specified buffer is too small
  2527. * Otherwise, returns ok.
  2528. */
  2529. enum dbg_status qed_dbg_idle_chk_dump(struct qed_hwfn *p_hwfn,
  2530. struct qed_ptt *p_ptt,
  2531. u32 *dump_buf,
  2532. u32 buf_size_in_dwords,
  2533. u32 *num_dumped_dwords);
  2534. /**
  2535. * @brief qed_dbg_mcp_trace_get_dump_buf_size - Returns the required buffer size
  2536. * for mcp trace results.
  2537. *
  2538. * @param p_hwfn - HW device data
  2539. * @param p_ptt - Ptt window used for writing the registers.
  2540. * @param buf_size - OUT: required buffer size (in dwords) for mcp trace data.
  2541. *
  2542. * @return error if one of the following holds:
  2543. * - the version wasn't set
  2544. * - the trace data in MCP scratchpad contain an invalid signature
  2545. * - the bundle ID in NVRAM is invalid
  2546. * - the trace meta data cannot be found (in NVRAM or image file)
  2547. * Otherwise, returns ok.
  2548. */
  2549. enum dbg_status qed_dbg_mcp_trace_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2550. struct qed_ptt *p_ptt,
  2551. u32 *buf_size);
  2552. /**
  2553. * @brief qed_dbg_mcp_trace_dump - Performs mcp trace and writes the results
  2554. * into the specified buffer.
  2555. *
  2556. * @param p_hwfn - HW device data
  2557. * @param p_ptt - Ptt window used for writing the registers.
  2558. * @param dump_buf - Pointer to write the mcp trace data into.
  2559. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2560. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2561. *
  2562. * @return error if one of the following holds:
  2563. * - the version wasn't set
  2564. * - the specified buffer is too small
  2565. * - the trace data in MCP scratchpad contain an invalid signature
  2566. * - the bundle ID in NVRAM is invalid
  2567. * - the trace meta data cannot be found (in NVRAM or image file)
  2568. * - the trace meta data cannot be read (from NVRAM or image file)
  2569. * Otherwise, returns ok.
  2570. */
  2571. enum dbg_status qed_dbg_mcp_trace_dump(struct qed_hwfn *p_hwfn,
  2572. struct qed_ptt *p_ptt,
  2573. u32 *dump_buf,
  2574. u32 buf_size_in_dwords,
  2575. u32 *num_dumped_dwords);
  2576. /**
  2577. * @brief qed_dbg_reg_fifo_get_dump_buf_size - Returns the required buffer size
  2578. * for grc trace fifo results.
  2579. *
  2580. * @param p_hwfn - HW device data
  2581. * @param p_ptt - Ptt window used for writing the registers.
  2582. * @param buf_size - OUT: required buffer size (in dwords) for reg fifo data.
  2583. *
  2584. * @return error if one of the following holds:
  2585. * - the version wasn't set
  2586. * Otherwise, returns ok.
  2587. */
  2588. enum dbg_status qed_dbg_reg_fifo_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2589. struct qed_ptt *p_ptt,
  2590. u32 *buf_size);
  2591. /**
  2592. * @brief qed_dbg_reg_fifo_dump - Reads the reg fifo and writes the results into
  2593. * the specified buffer.
  2594. *
  2595. * @param p_hwfn - HW device data
  2596. * @param p_ptt - Ptt window used for writing the registers.
  2597. * @param dump_buf - Pointer to write the reg fifo data into.
  2598. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2599. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2600. *
  2601. * @return error if one of the following holds:
  2602. * - the version wasn't set
  2603. * - the specified buffer is too small
  2604. * - DMAE transaction failed
  2605. * Otherwise, returns ok.
  2606. */
  2607. enum dbg_status qed_dbg_reg_fifo_dump(struct qed_hwfn *p_hwfn,
  2608. struct qed_ptt *p_ptt,
  2609. u32 *dump_buf,
  2610. u32 buf_size_in_dwords,
  2611. u32 *num_dumped_dwords);
  2612. /**
  2613. * @brief qed_dbg_igu_fifo_get_dump_buf_size - Returns the required buffer size
  2614. * for the IGU fifo results.
  2615. *
  2616. * @param p_hwfn - HW device data
  2617. * @param p_ptt - Ptt window used for writing the registers.
  2618. * @param buf_size - OUT: required buffer size (in dwords) for the IGU fifo
  2619. * data.
  2620. *
  2621. * @return error if one of the following holds:
  2622. * - the version wasn't set
  2623. * Otherwise, returns ok.
  2624. */
  2625. enum dbg_status qed_dbg_igu_fifo_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2626. struct qed_ptt *p_ptt,
  2627. u32 *buf_size);
  2628. /**
  2629. * @brief qed_dbg_igu_fifo_dump - Reads the IGU fifo and writes the results into
  2630. * the specified buffer.
  2631. *
  2632. * @param p_hwfn - HW device data
  2633. * @param p_ptt - Ptt window used for writing the registers.
  2634. * @param dump_buf - Pointer to write the IGU fifo data into.
  2635. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2636. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2637. *
  2638. * @return error if one of the following holds:
  2639. * - the version wasn't set
  2640. * - the specified buffer is too small
  2641. * - DMAE transaction failed
  2642. * Otherwise, returns ok.
  2643. */
  2644. enum dbg_status qed_dbg_igu_fifo_dump(struct qed_hwfn *p_hwfn,
  2645. struct qed_ptt *p_ptt,
  2646. u32 *dump_buf,
  2647. u32 buf_size_in_dwords,
  2648. u32 *num_dumped_dwords);
  2649. /**
  2650. * @brief qed_dbg_protection_override_get_dump_buf_size - Returns the required
  2651. * buffer size for protection override window results.
  2652. *
  2653. * @param p_hwfn - HW device data
  2654. * @param p_ptt - Ptt window used for writing the registers.
  2655. * @param buf_size - OUT: required buffer size (in dwords) for protection
  2656. * override data.
  2657. *
  2658. * @return error if one of the following holds:
  2659. * - the version wasn't set
  2660. * Otherwise, returns ok.
  2661. */
  2662. enum dbg_status
  2663. qed_dbg_protection_override_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2664. struct qed_ptt *p_ptt,
  2665. u32 *buf_size);
  2666. /**
  2667. * @brief qed_dbg_protection_override_dump - Reads protection override window
  2668. * entries and writes the results into the specified buffer.
  2669. *
  2670. * @param p_hwfn - HW device data
  2671. * @param p_ptt - Ptt window used for writing the registers.
  2672. * @param dump_buf - Pointer to write the protection override data into.
  2673. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2674. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2675. *
  2676. * @return error if one of the following holds:
  2677. * - the version wasn't set
  2678. * - the specified buffer is too small
  2679. * - DMAE transaction failed
  2680. * Otherwise, returns ok.
  2681. */
  2682. enum dbg_status qed_dbg_protection_override_dump(struct qed_hwfn *p_hwfn,
  2683. struct qed_ptt *p_ptt,
  2684. u32 *dump_buf,
  2685. u32 buf_size_in_dwords,
  2686. u32 *num_dumped_dwords);
  2687. /**
  2688. * @brief qed_dbg_fw_asserts_get_dump_buf_size - Returns the required buffer
  2689. * size for FW Asserts results.
  2690. *
  2691. * @param p_hwfn - HW device data
  2692. * @param p_ptt - Ptt window used for writing the registers.
  2693. * @param buf_size - OUT: required buffer size (in dwords) for FW Asserts data.
  2694. *
  2695. * @return error if one of the following holds:
  2696. * - the version wasn't set
  2697. * Otherwise, returns ok.
  2698. */
  2699. enum dbg_status qed_dbg_fw_asserts_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2700. struct qed_ptt *p_ptt,
  2701. u32 *buf_size);
  2702. /**
  2703. * @brief qed_dbg_fw_asserts_dump - Reads the FW Asserts and writes the results
  2704. * into the specified buffer.
  2705. *
  2706. * @param p_hwfn - HW device data
  2707. * @param p_ptt - Ptt window used for writing the registers.
  2708. * @param dump_buf - Pointer to write the FW Asserts data into.
  2709. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2710. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2711. *
  2712. * @return error if one of the following holds:
  2713. * - the version wasn't set
  2714. * - the specified buffer is too small
  2715. * Otherwise, returns ok.
  2716. */
  2717. enum dbg_status qed_dbg_fw_asserts_dump(struct qed_hwfn *p_hwfn,
  2718. struct qed_ptt *p_ptt,
  2719. u32 *dump_buf,
  2720. u32 buf_size_in_dwords,
  2721. u32 *num_dumped_dwords);
  2722. /**
  2723. * @brief qed_dbg_print_attn - Prints attention registers values in the
  2724. * specified results struct.
  2725. *
  2726. * @param p_hwfn
  2727. * @param results - Pointer to the attention read results
  2728. *
  2729. * @return error if one of the following holds:
  2730. * - the version wasn't set
  2731. * Otherwise, returns ok.
  2732. */
  2733. enum dbg_status qed_dbg_print_attn(struct qed_hwfn *p_hwfn,
  2734. struct dbg_attn_block_result *results);
  2735. /******************************** Constants **********************************/
  2736. #define MAX_NAME_LEN 16
  2737. /***************************** Public Functions *******************************/
  2738. /**
  2739. * @brief qed_dbg_user_set_bin_ptr - Sets a pointer to the binary data with
  2740. * debug arrays.
  2741. *
  2742. * @param bin_ptr - a pointer to the binary data with debug arrays.
  2743. */
  2744. enum dbg_status qed_dbg_user_set_bin_ptr(const u8 * const bin_ptr);
  2745. /**
  2746. * @brief qed_dbg_get_status_str - Returns a string for the specified status.
  2747. *
  2748. * @param status - a debug status code.
  2749. *
  2750. * @return a string for the specified status
  2751. */
  2752. const char *qed_dbg_get_status_str(enum dbg_status status);
  2753. /**
  2754. * @brief qed_get_idle_chk_results_buf_size - Returns the required buffer size
  2755. * for idle check results (in bytes).
  2756. *
  2757. * @param p_hwfn - HW device data
  2758. * @param dump_buf - idle check dump buffer.
  2759. * @param num_dumped_dwords - number of dwords that were dumped.
  2760. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  2761. * results.
  2762. *
  2763. * @return error if the parsing fails, ok otherwise.
  2764. */
  2765. enum dbg_status qed_get_idle_chk_results_buf_size(struct qed_hwfn *p_hwfn,
  2766. u32 *dump_buf,
  2767. u32 num_dumped_dwords,
  2768. u32 *results_buf_size);
  2769. /**
  2770. * @brief qed_print_idle_chk_results - Prints idle check results
  2771. *
  2772. * @param p_hwfn - HW device data
  2773. * @param dump_buf - idle check dump buffer.
  2774. * @param num_dumped_dwords - number of dwords that were dumped.
  2775. * @param results_buf - buffer for printing the idle check results.
  2776. * @param num_errors - OUT: number of errors found in idle check.
  2777. * @param num_warnings - OUT: number of warnings found in idle check.
  2778. *
  2779. * @return error if the parsing fails, ok otherwise.
  2780. */
  2781. enum dbg_status qed_print_idle_chk_results(struct qed_hwfn *p_hwfn,
  2782. u32 *dump_buf,
  2783. u32 num_dumped_dwords,
  2784. char *results_buf,
  2785. u32 *num_errors,
  2786. u32 *num_warnings);
  2787. /**
  2788. * @brief qed_get_mcp_trace_results_buf_size - Returns the required buffer size
  2789. * for MCP Trace results (in bytes).
  2790. *
  2791. * @param p_hwfn - HW device data
  2792. * @param dump_buf - MCP Trace dump buffer.
  2793. * @param num_dumped_dwords - number of dwords that were dumped.
  2794. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  2795. * results.
  2796. *
  2797. * @return error if the parsing fails, ok otherwise.
  2798. */
  2799. enum dbg_status qed_get_mcp_trace_results_buf_size(struct qed_hwfn *p_hwfn,
  2800. u32 *dump_buf,
  2801. u32 num_dumped_dwords,
  2802. u32 *results_buf_size);
  2803. /**
  2804. * @brief qed_print_mcp_trace_results - Prints MCP Trace results
  2805. *
  2806. * @param p_hwfn - HW device data
  2807. * @param dump_buf - mcp trace dump buffer, starting from the header.
  2808. * @param num_dumped_dwords - number of dwords that were dumped.
  2809. * @param results_buf - buffer for printing the mcp trace results.
  2810. *
  2811. * @return error if the parsing fails, ok otherwise.
  2812. */
  2813. enum dbg_status qed_print_mcp_trace_results(struct qed_hwfn *p_hwfn,
  2814. u32 *dump_buf,
  2815. u32 num_dumped_dwords,
  2816. char *results_buf);
  2817. /**
  2818. * @brief qed_get_reg_fifo_results_buf_size - Returns the required buffer size
  2819. * for reg_fifo results (in bytes).
  2820. *
  2821. * @param p_hwfn - HW device data
  2822. * @param dump_buf - reg fifo dump buffer.
  2823. * @param num_dumped_dwords - number of dwords that were dumped.
  2824. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  2825. * results.
  2826. *
  2827. * @return error if the parsing fails, ok otherwise.
  2828. */
  2829. enum dbg_status qed_get_reg_fifo_results_buf_size(struct qed_hwfn *p_hwfn,
  2830. u32 *dump_buf,
  2831. u32 num_dumped_dwords,
  2832. u32 *results_buf_size);
  2833. /**
  2834. * @brief qed_print_reg_fifo_results - Prints reg fifo results
  2835. *
  2836. * @param p_hwfn - HW device data
  2837. * @param dump_buf - reg fifo dump buffer, starting from the header.
  2838. * @param num_dumped_dwords - number of dwords that were dumped.
  2839. * @param results_buf - buffer for printing the reg fifo results.
  2840. *
  2841. * @return error if the parsing fails, ok otherwise.
  2842. */
  2843. enum dbg_status qed_print_reg_fifo_results(struct qed_hwfn *p_hwfn,
  2844. u32 *dump_buf,
  2845. u32 num_dumped_dwords,
  2846. char *results_buf);
  2847. /**
  2848. * @brief qed_get_igu_fifo_results_buf_size - Returns the required buffer size
  2849. * for igu_fifo results (in bytes).
  2850. *
  2851. * @param p_hwfn - HW device data
  2852. * @param dump_buf - IGU fifo dump buffer.
  2853. * @param num_dumped_dwords - number of dwords that were dumped.
  2854. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  2855. * results.
  2856. *
  2857. * @return error if the parsing fails, ok otherwise.
  2858. */
  2859. enum dbg_status qed_get_igu_fifo_results_buf_size(struct qed_hwfn *p_hwfn,
  2860. u32 *dump_buf,
  2861. u32 num_dumped_dwords,
  2862. u32 *results_buf_size);
  2863. /**
  2864. * @brief qed_print_igu_fifo_results - Prints IGU fifo results
  2865. *
  2866. * @param p_hwfn - HW device data
  2867. * @param dump_buf - IGU fifo dump buffer, starting from the header.
  2868. * @param num_dumped_dwords - number of dwords that were dumped.
  2869. * @param results_buf - buffer for printing the IGU fifo results.
  2870. *
  2871. * @return error if the parsing fails, ok otherwise.
  2872. */
  2873. enum dbg_status qed_print_igu_fifo_results(struct qed_hwfn *p_hwfn,
  2874. u32 *dump_buf,
  2875. u32 num_dumped_dwords,
  2876. char *results_buf);
  2877. /**
  2878. * @brief qed_get_protection_override_results_buf_size - Returns the required
  2879. * buffer size for protection override results (in bytes).
  2880. *
  2881. * @param p_hwfn - HW device data
  2882. * @param dump_buf - protection override dump buffer.
  2883. * @param num_dumped_dwords - number of dwords that were dumped.
  2884. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  2885. * results.
  2886. *
  2887. * @return error if the parsing fails, ok otherwise.
  2888. */
  2889. enum dbg_status
  2890. qed_get_protection_override_results_buf_size(struct qed_hwfn *p_hwfn,
  2891. u32 *dump_buf,
  2892. u32 num_dumped_dwords,
  2893. u32 *results_buf_size);
  2894. /**
  2895. * @brief qed_print_protection_override_results - Prints protection override
  2896. * results.
  2897. *
  2898. * @param p_hwfn - HW device data
  2899. * @param dump_buf - protection override dump buffer, starting from the header.
  2900. * @param num_dumped_dwords - number of dwords that were dumped.
  2901. * @param results_buf - buffer for printing the reg fifo results.
  2902. *
  2903. * @return error if the parsing fails, ok otherwise.
  2904. */
  2905. enum dbg_status qed_print_protection_override_results(struct qed_hwfn *p_hwfn,
  2906. u32 *dump_buf,
  2907. u32 num_dumped_dwords,
  2908. char *results_buf);
  2909. /**
  2910. * @brief qed_get_fw_asserts_results_buf_size - Returns the required buffer size
  2911. * for FW Asserts results (in bytes).
  2912. *
  2913. * @param p_hwfn - HW device data
  2914. * @param dump_buf - FW Asserts dump buffer.
  2915. * @param num_dumped_dwords - number of dwords that were dumped.
  2916. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  2917. * results.
  2918. *
  2919. * @return error if the parsing fails, ok otherwise.
  2920. */
  2921. enum dbg_status qed_get_fw_asserts_results_buf_size(struct qed_hwfn *p_hwfn,
  2922. u32 *dump_buf,
  2923. u32 num_dumped_dwords,
  2924. u32 *results_buf_size);
  2925. /**
  2926. * @brief qed_print_fw_asserts_results - Prints FW Asserts results
  2927. *
  2928. * @param p_hwfn - HW device data
  2929. * @param dump_buf - FW Asserts dump buffer, starting from the header.
  2930. * @param num_dumped_dwords - number of dwords that were dumped.
  2931. * @param results_buf - buffer for printing the FW Asserts results.
  2932. *
  2933. * @return error if the parsing fails, ok otherwise.
  2934. */
  2935. enum dbg_status qed_print_fw_asserts_results(struct qed_hwfn *p_hwfn,
  2936. u32 *dump_buf,
  2937. u32 num_dumped_dwords,
  2938. char *results_buf);
  2939. /* Win 2 */
  2940. #define GTT_BAR0_MAP_REG_IGU_CMD 0x00f000UL
  2941. /* Win 3 */
  2942. #define GTT_BAR0_MAP_REG_TSDM_RAM 0x010000UL
  2943. /* Win 4 */
  2944. #define GTT_BAR0_MAP_REG_MSDM_RAM 0x011000UL
  2945. /* Win 5 */
  2946. #define GTT_BAR0_MAP_REG_MSDM_RAM_1024 0x012000UL
  2947. /* Win 6 */
  2948. #define GTT_BAR0_MAP_REG_USDM_RAM 0x013000UL
  2949. /* Win 7 */
  2950. #define GTT_BAR0_MAP_REG_USDM_RAM_1024 0x014000UL
  2951. /* Win 8 */
  2952. #define GTT_BAR0_MAP_REG_USDM_RAM_2048 0x015000UL
  2953. /* Win 9 */
  2954. #define GTT_BAR0_MAP_REG_XSDM_RAM 0x016000UL
  2955. /* Win 10 */
  2956. #define GTT_BAR0_MAP_REG_YSDM_RAM 0x017000UL
  2957. /* Win 11 */
  2958. #define GTT_BAR0_MAP_REG_PSDM_RAM 0x018000UL
  2959. /**
  2960. * @brief qed_qm_pf_mem_size - prepare QM ILT sizes
  2961. *
  2962. * Returns the required host memory size in 4KB units.
  2963. * Must be called before all QM init HSI functions.
  2964. *
  2965. * @param pf_id - physical function ID
  2966. * @param num_pf_cids - number of connections used by this PF
  2967. * @param num_vf_cids - number of connections used by VFs of this PF
  2968. * @param num_tids - number of tasks used by this PF
  2969. * @param num_pf_pqs - number of PQs used by this PF
  2970. * @param num_vf_pqs - number of PQs used by VFs of this PF
  2971. *
  2972. * @return The required host memory size in 4KB units.
  2973. */
  2974. u32 qed_qm_pf_mem_size(u8 pf_id,
  2975. u32 num_pf_cids,
  2976. u32 num_vf_cids,
  2977. u32 num_tids, u16 num_pf_pqs, u16 num_vf_pqs);
  2978. struct qed_qm_common_rt_init_params {
  2979. u8 max_ports_per_engine;
  2980. u8 max_phys_tcs_per_port;
  2981. bool pf_rl_en;
  2982. bool pf_wfq_en;
  2983. bool vport_rl_en;
  2984. bool vport_wfq_en;
  2985. struct init_qm_port_params *port_params;
  2986. };
  2987. int qed_qm_common_rt_init(struct qed_hwfn *p_hwfn,
  2988. struct qed_qm_common_rt_init_params *p_params);
  2989. struct qed_qm_pf_rt_init_params {
  2990. u8 port_id;
  2991. u8 pf_id;
  2992. u8 max_phys_tcs_per_port;
  2993. bool is_first_pf;
  2994. u32 num_pf_cids;
  2995. u32 num_vf_cids;
  2996. u32 num_tids;
  2997. u16 start_pq;
  2998. u16 num_pf_pqs;
  2999. u16 num_vf_pqs;
  3000. u8 start_vport;
  3001. u8 num_vports;
  3002. u16 pf_wfq;
  3003. u32 pf_rl;
  3004. struct init_qm_pq_params *pq_params;
  3005. struct init_qm_vport_params *vport_params;
  3006. };
  3007. int qed_qm_pf_rt_init(struct qed_hwfn *p_hwfn,
  3008. struct qed_ptt *p_ptt,
  3009. struct qed_qm_pf_rt_init_params *p_params);
  3010. /**
  3011. * @brief qed_init_pf_wfq - Initializes the WFQ weight of the specified PF
  3012. *
  3013. * @param p_hwfn
  3014. * @param p_ptt - ptt window used for writing the registers
  3015. * @param pf_id - PF ID
  3016. * @param pf_wfq - WFQ weight. Must be non-zero.
  3017. *
  3018. * @return 0 on success, -1 on error.
  3019. */
  3020. int qed_init_pf_wfq(struct qed_hwfn *p_hwfn,
  3021. struct qed_ptt *p_ptt, u8 pf_id, u16 pf_wfq);
  3022. /**
  3023. * @brief qed_init_pf_rl - Initializes the rate limit of the specified PF
  3024. *
  3025. * @param p_hwfn
  3026. * @param p_ptt - ptt window used for writing the registers
  3027. * @param pf_id - PF ID
  3028. * @param pf_rl - rate limit in Mb/sec units
  3029. *
  3030. * @return 0 on success, -1 on error.
  3031. */
  3032. int qed_init_pf_rl(struct qed_hwfn *p_hwfn,
  3033. struct qed_ptt *p_ptt, u8 pf_id, u32 pf_rl);
  3034. /**
  3035. * @brief qed_init_vport_wfq Initializes the WFQ weight of the specified VPORT
  3036. *
  3037. * @param p_hwfn
  3038. * @param p_ptt - ptt window used for writing the registers
  3039. * @param first_tx_pq_id- An array containing the first Tx PQ ID associated
  3040. * with the VPORT for each TC. This array is filled by
  3041. * qed_qm_pf_rt_init
  3042. * @param vport_wfq - WFQ weight. Must be non-zero.
  3043. *
  3044. * @return 0 on success, -1 on error.
  3045. */
  3046. int qed_init_vport_wfq(struct qed_hwfn *p_hwfn,
  3047. struct qed_ptt *p_ptt,
  3048. u16 first_tx_pq_id[NUM_OF_TCS], u16 vport_wfq);
  3049. /**
  3050. * @brief qed_init_vport_rl - Initializes the rate limit of the specified VPORT
  3051. *
  3052. * @param p_hwfn
  3053. * @param p_ptt - ptt window used for writing the registers
  3054. * @param vport_id - VPORT ID
  3055. * @param vport_rl - rate limit in Mb/sec units
  3056. *
  3057. * @return 0 on success, -1 on error.
  3058. */
  3059. int qed_init_vport_rl(struct qed_hwfn *p_hwfn,
  3060. struct qed_ptt *p_ptt, u8 vport_id, u32 vport_rl);
  3061. /**
  3062. * @brief qed_send_qm_stop_cmd Sends a stop command to the QM
  3063. *
  3064. * @param p_hwfn
  3065. * @param p_ptt
  3066. * @param is_release_cmd - true for release, false for stop.
  3067. * @param is_tx_pq - true for Tx PQs, false for Other PQs.
  3068. * @param start_pq - first PQ ID to stop
  3069. * @param num_pqs - Number of PQs to stop, starting from start_pq.
  3070. *
  3071. * @return bool, true if successful, false if timeout occured while waiting for QM command done.
  3072. */
  3073. bool qed_send_qm_stop_cmd(struct qed_hwfn *p_hwfn,
  3074. struct qed_ptt *p_ptt,
  3075. bool is_release_cmd,
  3076. bool is_tx_pq, u16 start_pq, u16 num_pqs);
  3077. /**
  3078. * @brief qed_set_vxlan_dest_port - initializes vxlan tunnel destination udp port
  3079. *
  3080. * @param p_ptt - ptt window used for writing the registers.
  3081. * @param dest_port - vxlan destination udp port.
  3082. */
  3083. void qed_set_vxlan_dest_port(struct qed_hwfn *p_hwfn,
  3084. struct qed_ptt *p_ptt, u16 dest_port);
  3085. /**
  3086. * @brief qed_set_vxlan_enable - enable or disable VXLAN tunnel in HW
  3087. *
  3088. * @param p_ptt - ptt window used for writing the registers.
  3089. * @param vxlan_enable - vxlan enable flag.
  3090. */
  3091. void qed_set_vxlan_enable(struct qed_hwfn *p_hwfn,
  3092. struct qed_ptt *p_ptt, bool vxlan_enable);
  3093. /**
  3094. * @brief qed_set_gre_enable - enable or disable GRE tunnel in HW
  3095. *
  3096. * @param p_ptt - ptt window used for writing the registers.
  3097. * @param eth_gre_enable - eth GRE enable enable flag.
  3098. * @param ip_gre_enable - IP GRE enable enable flag.
  3099. */
  3100. void qed_set_gre_enable(struct qed_hwfn *p_hwfn,
  3101. struct qed_ptt *p_ptt,
  3102. bool eth_gre_enable, bool ip_gre_enable);
  3103. /**
  3104. * @brief qed_set_geneve_dest_port - initializes geneve tunnel destination udp port
  3105. *
  3106. * @param p_ptt - ptt window used for writing the registers.
  3107. * @param dest_port - geneve destination udp port.
  3108. */
  3109. void qed_set_geneve_dest_port(struct qed_hwfn *p_hwfn,
  3110. struct qed_ptt *p_ptt, u16 dest_port);
  3111. /**
  3112. * @brief qed_set_gre_enable - enable or disable GRE tunnel in HW
  3113. *
  3114. * @param p_ptt - ptt window used for writing the registers.
  3115. * @param eth_geneve_enable - eth GENEVE enable enable flag.
  3116. * @param ip_geneve_enable - IP GENEVE enable enable flag.
  3117. */
  3118. void qed_set_geneve_enable(struct qed_hwfn *p_hwfn,
  3119. struct qed_ptt *p_ptt,
  3120. bool eth_geneve_enable, bool ip_geneve_enable);
  3121. #define YSTORM_FLOW_CONTROL_MODE_OFFSET (IRO[0].base)
  3122. #define YSTORM_FLOW_CONTROL_MODE_SIZE (IRO[0].size)
  3123. #define TSTORM_PORT_STAT_OFFSET(port_id) \
  3124. (IRO[1].base + ((port_id) * IRO[1].m1))
  3125. #define TSTORM_PORT_STAT_SIZE (IRO[1].size)
  3126. #define TSTORM_LL2_PORT_STAT_OFFSET(port_id) \
  3127. (IRO[2].base + ((port_id) * IRO[2].m1))
  3128. #define TSTORM_LL2_PORT_STAT_SIZE (IRO[2].size)
  3129. #define USTORM_VF_PF_CHANNEL_READY_OFFSET(vf_id) \
  3130. (IRO[3].base + ((vf_id) * IRO[3].m1))
  3131. #define USTORM_VF_PF_CHANNEL_READY_SIZE (IRO[3].size)
  3132. #define USTORM_FLR_FINAL_ACK_OFFSET(pf_id) \
  3133. (IRO[4].base + (pf_id) * IRO[4].m1)
  3134. #define USTORM_FLR_FINAL_ACK_SIZE (IRO[4].size)
  3135. #define USTORM_EQE_CONS_OFFSET(pf_id) \
  3136. (IRO[5].base + ((pf_id) * IRO[5].m1))
  3137. #define USTORM_EQE_CONS_SIZE (IRO[5].size)
  3138. #define USTORM_ETH_QUEUE_ZONE_OFFSET(queue_zone_id) \
  3139. (IRO[6].base + ((queue_zone_id) * IRO[6].m1))
  3140. #define USTORM_ETH_QUEUE_ZONE_SIZE (IRO[6].size)
  3141. #define USTORM_COMMON_QUEUE_CONS_OFFSET(queue_zone_id) \
  3142. (IRO[7].base + ((queue_zone_id) * IRO[7].m1))
  3143. #define USTORM_COMMON_QUEUE_CONS_SIZE (IRO[7].size)
  3144. #define TSTORM_LL2_RX_PRODS_OFFSET(core_rx_queue_id) \
  3145. (IRO[14].base + ((core_rx_queue_id) * IRO[14].m1))
  3146. #define TSTORM_LL2_RX_PRODS_SIZE (IRO[14].size)
  3147. #define CORE_LL2_TSTORM_PER_QUEUE_STAT_OFFSET(core_rx_queue_id) \
  3148. (IRO[15].base + ((core_rx_queue_id) * IRO[15].m1))
  3149. #define CORE_LL2_TSTORM_PER_QUEUE_STAT_SIZE (IRO[15].size)
  3150. #define CORE_LL2_USTORM_PER_QUEUE_STAT_OFFSET(core_rx_queue_id) \
  3151. (IRO[16].base + ((core_rx_queue_id) * IRO[16].m1))
  3152. #define CORE_LL2_USTORM_PER_QUEUE_STAT_SIZE (IRO[16].size)
  3153. #define CORE_LL2_PSTORM_PER_QUEUE_STAT_OFFSET(core_tx_stats_id) \
  3154. (IRO[17].base + ((core_tx_stats_id) * IRO[17].m1))
  3155. #define CORE_LL2_PSTORM_PER_QUEUE_STAT_SIZE (IRO[17]. size)
  3156. #define MSTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
  3157. (IRO[18].base + ((stat_counter_id) * IRO[18].m1))
  3158. #define MSTORM_QUEUE_STAT_SIZE (IRO[18].size)
  3159. #define MSTORM_ETH_PF_PRODS_OFFSET(queue_id) \
  3160. (IRO[19].base + ((queue_id) * IRO[19].m1))
  3161. #define MSTORM_ETH_PF_PRODS_SIZE (IRO[19].size)
  3162. #define MSTORM_ETH_VF_PRODS_OFFSET(vf_id, vf_queue_id) \
  3163. (IRO[20].base + ((vf_id) * IRO[20].m1) + ((vf_queue_id) * IRO[20].m2))
  3164. #define MSTORM_ETH_VF_PRODS_SIZE (IRO[20].size)
  3165. #define MSTORM_TPA_TIMEOUT_US_OFFSET (IRO[21].base)
  3166. #define MSTORM_TPA_TIMEOUT_US_SIZE (IRO[21].size)
  3167. #define MSTORM_ETH_PF_STAT_OFFSET(pf_id) \
  3168. (IRO[22].base + ((pf_id) * IRO[22].m1))
  3169. #define MSTORM_ETH_PF_STAT_SIZE (IRO[21].size)
  3170. #define USTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
  3171. (IRO[23].base + ((stat_counter_id) * IRO[23].m1))
  3172. #define USTORM_QUEUE_STAT_SIZE (IRO[23].size)
  3173. #define USTORM_ETH_PF_STAT_OFFSET(pf_id) \
  3174. (IRO[24].base + ((pf_id) * IRO[24].m1))
  3175. #define USTORM_ETH_PF_STAT_SIZE (IRO[24].size)
  3176. #define PSTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
  3177. (IRO[25].base + ((stat_counter_id) * IRO[25].m1))
  3178. #define PSTORM_QUEUE_STAT_SIZE (IRO[25].size)
  3179. #define PSTORM_ETH_PF_STAT_OFFSET(pf_id) \
  3180. (IRO[26].base + ((pf_id) * IRO[26].m1))
  3181. #define PSTORM_ETH_PF_STAT_SIZE (IRO[26].size)
  3182. #define PSTORM_CTL_FRAME_ETHTYPE_OFFSET(ethtype) \
  3183. (IRO[27].base + ((ethtype) * IRO[27].m1))
  3184. #define PSTORM_CTL_FRAME_ETHTYPE_SIZE (IRO[27].size)
  3185. #define TSTORM_ETH_PRS_INPUT_OFFSET (IRO[28].base)
  3186. #define TSTORM_ETH_PRS_INPUT_SIZE (IRO[28].size)
  3187. #define ETH_RX_RATE_LIMIT_OFFSET(pf_id) \
  3188. (IRO[29].base + ((pf_id) * IRO[29].m1))
  3189. #define ETH_RX_RATE_LIMIT_SIZE (IRO[29].size)
  3190. #define XSTORM_ETH_QUEUE_ZONE_OFFSET(queue_id) \
  3191. (IRO[30].base + ((queue_id) * IRO[30].m1))
  3192. #define XSTORM_ETH_QUEUE_ZONE_SIZE (IRO[30].size)
  3193. #define TSTORM_SCSI_CMDQ_CONS_OFFSET(cmdq_queue_id) \
  3194. (IRO[34].base + ((cmdq_queue_id) * IRO[34].m1))
  3195. #define TSTORM_SCSI_CMDQ_CONS_SIZE (IRO[34].size)
  3196. #define TSTORM_SCSI_BDQ_EXT_PROD_OFFSET(func_id, bdq_id) \
  3197. (IRO[35].base + ((func_id) * IRO[35].m1) + ((bdq_id) * IRO[35].m2))
  3198. #define TSTORM_SCSI_BDQ_EXT_PROD_SIZE (IRO[35].size)
  3199. #define MSTORM_SCSI_BDQ_EXT_PROD_OFFSET(func_id, bdq_id) \
  3200. (IRO[36].base + ((func_id) * IRO[36].m1) + ((bdq_id) * IRO[36].m2))
  3201. #define MSTORM_SCSI_BDQ_EXT_PROD_SIZE (IRO[36].size)
  3202. #define TSTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
  3203. (IRO[37].base + ((pf_id) * IRO[37].m1))
  3204. #define TSTORM_ISCSI_RX_STATS_SIZE (IRO[37].size)
  3205. #define MSTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
  3206. (IRO[38].base + ((pf_id) * IRO[38].m1))
  3207. #define MSTORM_ISCSI_RX_STATS_SIZE (IRO[38].size)
  3208. #define USTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
  3209. (IRO[39].base + ((pf_id) * IRO[39].m1))
  3210. #define USTORM_ISCSI_RX_STATS_SIZE (IRO[39].size)
  3211. #define XSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
  3212. (IRO[40].base + ((pf_id) * IRO[40].m1))
  3213. #define XSTORM_ISCSI_TX_STATS_SIZE (IRO[40].size)
  3214. #define YSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
  3215. (IRO[41].base + ((pf_id) * IRO[41].m1))
  3216. #define YSTORM_ISCSI_TX_STATS_SIZE (IRO[41].size)
  3217. #define PSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
  3218. (IRO[42].base + ((pf_id) * IRO[42].m1))
  3219. #define PSTORM_ISCSI_TX_STATS_SIZE (IRO[42].size)
  3220. #define PSTORM_RDMA_QUEUE_STAT_OFFSET(rdma_stat_counter_id) \
  3221. (IRO[45].base + ((rdma_stat_counter_id) * IRO[45].m1))
  3222. #define PSTORM_RDMA_QUEUE_STAT_SIZE (IRO[45].size)
  3223. #define TSTORM_RDMA_QUEUE_STAT_OFFSET(rdma_stat_counter_id) \
  3224. (IRO[46].base + ((rdma_stat_counter_id) * IRO[46].m1))
  3225. #define TSTORM_RDMA_QUEUE_STAT_SIZE (IRO[46].size)
  3226. static const struct iro iro_arr[47] = {
  3227. {0x0, 0x0, 0x0, 0x0, 0x8},
  3228. {0x4cb0, 0x78, 0x0, 0x0, 0x78},
  3229. {0x6318, 0x20, 0x0, 0x0, 0x20},
  3230. {0xb00, 0x8, 0x0, 0x0, 0x4},
  3231. {0xa80, 0x8, 0x0, 0x0, 0x4},
  3232. {0x0, 0x8, 0x0, 0x0, 0x2},
  3233. {0x80, 0x8, 0x0, 0x0, 0x4},
  3234. {0x84, 0x8, 0x0, 0x0, 0x2},
  3235. {0x4bc0, 0x0, 0x0, 0x0, 0x78},
  3236. {0x3df0, 0x0, 0x0, 0x0, 0x78},
  3237. {0x29b0, 0x0, 0x0, 0x0, 0x78},
  3238. {0x4c38, 0x0, 0x0, 0x0, 0x78},
  3239. {0x4990, 0x0, 0x0, 0x0, 0x78},
  3240. {0x7e48, 0x0, 0x0, 0x0, 0x78},
  3241. {0xa28, 0x8, 0x0, 0x0, 0x8},
  3242. {0x60f8, 0x10, 0x0, 0x0, 0x10},
  3243. {0xb820, 0x30, 0x0, 0x0, 0x30},
  3244. {0x95b8, 0x30, 0x0, 0x0, 0x30},
  3245. {0x4b60, 0x80, 0x0, 0x0, 0x40},
  3246. {0x1f8, 0x4, 0x0, 0x0, 0x4},
  3247. {0x53a0, 0x80, 0x4, 0x0, 0x4},
  3248. {0xc8f0, 0x0, 0x0, 0x0, 0x4},
  3249. {0x4ba0, 0x80, 0x0, 0x0, 0x20},
  3250. {0x8050, 0x40, 0x0, 0x0, 0x30},
  3251. {0xe770, 0x60, 0x0, 0x0, 0x60},
  3252. {0x2b48, 0x80, 0x0, 0x0, 0x38},
  3253. {0xf188, 0x78, 0x0, 0x0, 0x78},
  3254. {0x1f8, 0x4, 0x0, 0x0, 0x4},
  3255. {0xacf0, 0x0, 0x0, 0x0, 0xf0},
  3256. {0xade0, 0x8, 0x0, 0x0, 0x8},
  3257. {0x1f8, 0x8, 0x0, 0x0, 0x8},
  3258. {0xac0, 0x8, 0x0, 0x0, 0x8},
  3259. {0x2578, 0x8, 0x0, 0x0, 0x8},
  3260. {0x24f8, 0x8, 0x0, 0x0, 0x8},
  3261. {0x0, 0x8, 0x0, 0x0, 0x8},
  3262. {0x200, 0x10, 0x8, 0x0, 0x8},
  3263. {0xb78, 0x10, 0x8, 0x0, 0x2},
  3264. {0xd888, 0x38, 0x0, 0x0, 0x24},
  3265. {0x12c38, 0x10, 0x0, 0x0, 0x8},
  3266. {0x11aa0, 0x38, 0x0, 0x0, 0x18},
  3267. {0xa8c0, 0x30, 0x0, 0x0, 0x10},
  3268. {0x86f8, 0x28, 0x0, 0x0, 0x18},
  3269. {0x101f8, 0x10, 0x0, 0x0, 0x10},
  3270. {0xdd08, 0x48, 0x0, 0x0, 0x38},
  3271. {0x10660, 0x20, 0x0, 0x0, 0x20},
  3272. {0x2b80, 0x80, 0x0, 0x0, 0x10},
  3273. {0x5000, 0x10, 0x0, 0x0, 0x10},
  3274. };
  3275. /* Runtime array offsets */
  3276. #define DORQ_REG_PF_MAX_ICID_0_RT_OFFSET 0
  3277. #define DORQ_REG_PF_MAX_ICID_1_RT_OFFSET 1
  3278. #define DORQ_REG_PF_MAX_ICID_2_RT_OFFSET 2
  3279. #define DORQ_REG_PF_MAX_ICID_3_RT_OFFSET 3
  3280. #define DORQ_REG_PF_MAX_ICID_4_RT_OFFSET 4
  3281. #define DORQ_REG_PF_MAX_ICID_5_RT_OFFSET 5
  3282. #define DORQ_REG_PF_MAX_ICID_6_RT_OFFSET 6
  3283. #define DORQ_REG_PF_MAX_ICID_7_RT_OFFSET 7
  3284. #define DORQ_REG_VF_MAX_ICID_0_RT_OFFSET 8
  3285. #define DORQ_REG_VF_MAX_ICID_1_RT_OFFSET 9
  3286. #define DORQ_REG_VF_MAX_ICID_2_RT_OFFSET 10
  3287. #define DORQ_REG_VF_MAX_ICID_3_RT_OFFSET 11
  3288. #define DORQ_REG_VF_MAX_ICID_4_RT_OFFSET 12
  3289. #define DORQ_REG_VF_MAX_ICID_5_RT_OFFSET 13
  3290. #define DORQ_REG_VF_MAX_ICID_6_RT_OFFSET 14
  3291. #define DORQ_REG_VF_MAX_ICID_7_RT_OFFSET 15
  3292. #define DORQ_REG_PF_WAKE_ALL_RT_OFFSET 16
  3293. #define DORQ_REG_TAG1_ETHERTYPE_RT_OFFSET 17
  3294. #define IGU_REG_PF_CONFIGURATION_RT_OFFSET 18
  3295. #define IGU_REG_VF_CONFIGURATION_RT_OFFSET 19
  3296. #define IGU_REG_ATTN_MSG_ADDR_L_RT_OFFSET 20
  3297. #define IGU_REG_ATTN_MSG_ADDR_H_RT_OFFSET 21
  3298. #define IGU_REG_LEADING_EDGE_LATCH_RT_OFFSET 22
  3299. #define IGU_REG_TRAILING_EDGE_LATCH_RT_OFFSET 23
  3300. #define CAU_REG_CQE_AGG_UNIT_SIZE_RT_OFFSET 24
  3301. #define CAU_REG_SB_VAR_MEMORY_RT_OFFSET 761
  3302. #define CAU_REG_SB_VAR_MEMORY_RT_SIZE 736
  3303. #define CAU_REG_SB_VAR_MEMORY_RT_OFFSET 761
  3304. #define CAU_REG_SB_VAR_MEMORY_RT_SIZE 736
  3305. #define CAU_REG_SB_ADDR_MEMORY_RT_OFFSET 1497
  3306. #define CAU_REG_SB_ADDR_MEMORY_RT_SIZE 736
  3307. #define CAU_REG_PI_MEMORY_RT_OFFSET 2233
  3308. #define CAU_REG_PI_MEMORY_RT_SIZE 4416
  3309. #define PRS_REG_SEARCH_RESP_INITIATOR_TYPE_RT_OFFSET 6649
  3310. #define PRS_REG_TASK_ID_MAX_INITIATOR_PF_RT_OFFSET 6650
  3311. #define PRS_REG_TASK_ID_MAX_INITIATOR_VF_RT_OFFSET 6651
  3312. #define PRS_REG_TASK_ID_MAX_TARGET_PF_RT_OFFSET 6652
  3313. #define PRS_REG_TASK_ID_MAX_TARGET_VF_RT_OFFSET 6653
  3314. #define PRS_REG_SEARCH_TCP_RT_OFFSET 6654
  3315. #define PRS_REG_SEARCH_FCOE_RT_OFFSET 6655
  3316. #define PRS_REG_SEARCH_ROCE_RT_OFFSET 6656
  3317. #define PRS_REG_ROCE_DEST_QP_MAX_VF_RT_OFFSET 6657
  3318. #define PRS_REG_ROCE_DEST_QP_MAX_PF_RT_OFFSET 6658
  3319. #define PRS_REG_SEARCH_OPENFLOW_RT_OFFSET 6659
  3320. #define PRS_REG_SEARCH_NON_IP_AS_OPENFLOW_RT_OFFSET 6660
  3321. #define PRS_REG_OPENFLOW_SUPPORT_ONLY_KNOWN_OVER_IP_RT_OFFSET 6661
  3322. #define PRS_REG_OPENFLOW_SEARCH_KEY_MASK_RT_OFFSET 6662
  3323. #define PRS_REG_TAG_ETHERTYPE_0_RT_OFFSET 6663
  3324. #define PRS_REG_LIGHT_L2_ETHERTYPE_EN_RT_OFFSET 6664
  3325. #define SRC_REG_FIRSTFREE_RT_OFFSET 6665
  3326. #define SRC_REG_FIRSTFREE_RT_SIZE 2
  3327. #define SRC_REG_LASTFREE_RT_OFFSET 6667
  3328. #define SRC_REG_LASTFREE_RT_SIZE 2
  3329. #define SRC_REG_COUNTFREE_RT_OFFSET 6669
  3330. #define SRC_REG_NUMBER_HASH_BITS_RT_OFFSET 6670
  3331. #define PSWRQ2_REG_CDUT_P_SIZE_RT_OFFSET 6671
  3332. #define PSWRQ2_REG_CDUC_P_SIZE_RT_OFFSET 6672
  3333. #define PSWRQ2_REG_TM_P_SIZE_RT_OFFSET 6673
  3334. #define PSWRQ2_REG_QM_P_SIZE_RT_OFFSET 6674
  3335. #define PSWRQ2_REG_SRC_P_SIZE_RT_OFFSET 6675
  3336. #define PSWRQ2_REG_TSDM_P_SIZE_RT_OFFSET 6676
  3337. #define PSWRQ2_REG_TM_FIRST_ILT_RT_OFFSET 6677
  3338. #define PSWRQ2_REG_TM_LAST_ILT_RT_OFFSET 6678
  3339. #define PSWRQ2_REG_QM_FIRST_ILT_RT_OFFSET 6679
  3340. #define PSWRQ2_REG_QM_LAST_ILT_RT_OFFSET 6680
  3341. #define PSWRQ2_REG_SRC_FIRST_ILT_RT_OFFSET 6681
  3342. #define PSWRQ2_REG_SRC_LAST_ILT_RT_OFFSET 6682
  3343. #define PSWRQ2_REG_CDUC_FIRST_ILT_RT_OFFSET 6683
  3344. #define PSWRQ2_REG_CDUC_LAST_ILT_RT_OFFSET 6684
  3345. #define PSWRQ2_REG_CDUT_FIRST_ILT_RT_OFFSET 6685
  3346. #define PSWRQ2_REG_CDUT_LAST_ILT_RT_OFFSET 6686
  3347. #define PSWRQ2_REG_TSDM_FIRST_ILT_RT_OFFSET 6687
  3348. #define PSWRQ2_REG_TSDM_LAST_ILT_RT_OFFSET 6688
  3349. #define PSWRQ2_REG_TM_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6689
  3350. #define PSWRQ2_REG_CDUT_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6690
  3351. #define PSWRQ2_REG_CDUC_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6691
  3352. #define PSWRQ2_REG_TM_VF_BLOCKS_RT_OFFSET 6692
  3353. #define PSWRQ2_REG_CDUT_VF_BLOCKS_RT_OFFSET 6693
  3354. #define PSWRQ2_REG_CDUC_VF_BLOCKS_RT_OFFSET 6694
  3355. #define PSWRQ2_REG_TM_BLOCKS_FACTOR_RT_OFFSET 6695
  3356. #define PSWRQ2_REG_CDUT_BLOCKS_FACTOR_RT_OFFSET 6696
  3357. #define PSWRQ2_REG_CDUC_BLOCKS_FACTOR_RT_OFFSET 6697
  3358. #define PSWRQ2_REG_VF_BASE_RT_OFFSET 6698
  3359. #define PSWRQ2_REG_VF_LAST_ILT_RT_OFFSET 6699
  3360. #define PSWRQ2_REG_WR_MBS0_RT_OFFSET 6700
  3361. #define PSWRQ2_REG_RD_MBS0_RT_OFFSET 6701
  3362. #define PSWRQ2_REG_DRAM_ALIGN_WR_RT_OFFSET 6702
  3363. #define PSWRQ2_REG_DRAM_ALIGN_RD_RT_OFFSET 6703
  3364. #define PSWRQ2_REG_ILT_MEMORY_RT_OFFSET 6704
  3365. #define PSWRQ2_REG_ILT_MEMORY_RT_SIZE 22000
  3366. #define PGLUE_REG_B_VF_BASE_RT_OFFSET 28704
  3367. #define PGLUE_REG_B_MSDM_OFFSET_MASK_B_RT_OFFSET 28705
  3368. #define PGLUE_REG_B_MSDM_VF_SHIFT_B_RT_OFFSET 28706
  3369. #define PGLUE_REG_B_CACHE_LINE_SIZE_RT_OFFSET 28707
  3370. #define PGLUE_REG_B_PF_BAR0_SIZE_RT_OFFSET 28708
  3371. #define PGLUE_REG_B_PF_BAR1_SIZE_RT_OFFSET 28709
  3372. #define PGLUE_REG_B_VF_BAR1_SIZE_RT_OFFSET 28710
  3373. #define TM_REG_VF_ENABLE_CONN_RT_OFFSET 28711
  3374. #define TM_REG_PF_ENABLE_CONN_RT_OFFSET 28712
  3375. #define TM_REG_PF_ENABLE_TASK_RT_OFFSET 28713
  3376. #define TM_REG_GROUP_SIZE_RESOLUTION_CONN_RT_OFFSET 28714
  3377. #define TM_REG_GROUP_SIZE_RESOLUTION_TASK_RT_OFFSET 28715
  3378. #define TM_REG_CONFIG_CONN_MEM_RT_OFFSET 28716
  3379. #define TM_REG_CONFIG_CONN_MEM_RT_SIZE 416
  3380. #define TM_REG_CONFIG_TASK_MEM_RT_OFFSET 29132
  3381. #define TM_REG_CONFIG_TASK_MEM_RT_SIZE 512
  3382. #define QM_REG_MAXPQSIZE_0_RT_OFFSET 29644
  3383. #define QM_REG_MAXPQSIZE_1_RT_OFFSET 29645
  3384. #define QM_REG_MAXPQSIZE_2_RT_OFFSET 29646
  3385. #define QM_REG_MAXPQSIZETXSEL_0_RT_OFFSET 29647
  3386. #define QM_REG_MAXPQSIZETXSEL_1_RT_OFFSET 29648
  3387. #define QM_REG_MAXPQSIZETXSEL_2_RT_OFFSET 29649
  3388. #define QM_REG_MAXPQSIZETXSEL_3_RT_OFFSET 29650
  3389. #define QM_REG_MAXPQSIZETXSEL_4_RT_OFFSET 29651
  3390. #define QM_REG_MAXPQSIZETXSEL_5_RT_OFFSET 29652
  3391. #define QM_REG_MAXPQSIZETXSEL_6_RT_OFFSET 29653
  3392. #define QM_REG_MAXPQSIZETXSEL_7_RT_OFFSET 29654
  3393. #define QM_REG_MAXPQSIZETXSEL_8_RT_OFFSET 29655
  3394. #define QM_REG_MAXPQSIZETXSEL_9_RT_OFFSET 29656
  3395. #define QM_REG_MAXPQSIZETXSEL_10_RT_OFFSET 29657
  3396. #define QM_REG_MAXPQSIZETXSEL_11_RT_OFFSET 29658
  3397. #define QM_REG_MAXPQSIZETXSEL_12_RT_OFFSET 29659
  3398. #define QM_REG_MAXPQSIZETXSEL_13_RT_OFFSET 29660
  3399. #define QM_REG_MAXPQSIZETXSEL_14_RT_OFFSET 29661
  3400. #define QM_REG_MAXPQSIZETXSEL_15_RT_OFFSET 29662
  3401. #define QM_REG_MAXPQSIZETXSEL_16_RT_OFFSET 29663
  3402. #define QM_REG_MAXPQSIZETXSEL_17_RT_OFFSET 29664
  3403. #define QM_REG_MAXPQSIZETXSEL_18_RT_OFFSET 29665
  3404. #define QM_REG_MAXPQSIZETXSEL_19_RT_OFFSET 29666
  3405. #define QM_REG_MAXPQSIZETXSEL_20_RT_OFFSET 29667
  3406. #define QM_REG_MAXPQSIZETXSEL_21_RT_OFFSET 29668
  3407. #define QM_REG_MAXPQSIZETXSEL_22_RT_OFFSET 29669
  3408. #define QM_REG_MAXPQSIZETXSEL_23_RT_OFFSET 29670
  3409. #define QM_REG_MAXPQSIZETXSEL_24_RT_OFFSET 29671
  3410. #define QM_REG_MAXPQSIZETXSEL_25_RT_OFFSET 29672
  3411. #define QM_REG_MAXPQSIZETXSEL_26_RT_OFFSET 29673
  3412. #define QM_REG_MAXPQSIZETXSEL_27_RT_OFFSET 29674
  3413. #define QM_REG_MAXPQSIZETXSEL_28_RT_OFFSET 29675
  3414. #define QM_REG_MAXPQSIZETXSEL_29_RT_OFFSET 29676
  3415. #define QM_REG_MAXPQSIZETXSEL_30_RT_OFFSET 29677
  3416. #define QM_REG_MAXPQSIZETXSEL_31_RT_OFFSET 29678
  3417. #define QM_REG_MAXPQSIZETXSEL_32_RT_OFFSET 29679
  3418. #define QM_REG_MAXPQSIZETXSEL_33_RT_OFFSET 29680
  3419. #define QM_REG_MAXPQSIZETXSEL_34_RT_OFFSET 29681
  3420. #define QM_REG_MAXPQSIZETXSEL_35_RT_OFFSET 29682
  3421. #define QM_REG_MAXPQSIZETXSEL_36_RT_OFFSET 29683
  3422. #define QM_REG_MAXPQSIZETXSEL_37_RT_OFFSET 29684
  3423. #define QM_REG_MAXPQSIZETXSEL_38_RT_OFFSET 29685
  3424. #define QM_REG_MAXPQSIZETXSEL_39_RT_OFFSET 29686
  3425. #define QM_REG_MAXPQSIZETXSEL_40_RT_OFFSET 29687
  3426. #define QM_REG_MAXPQSIZETXSEL_41_RT_OFFSET 29688
  3427. #define QM_REG_MAXPQSIZETXSEL_42_RT_OFFSET 29689
  3428. #define QM_REG_MAXPQSIZETXSEL_43_RT_OFFSET 29690
  3429. #define QM_REG_MAXPQSIZETXSEL_44_RT_OFFSET 29691
  3430. #define QM_REG_MAXPQSIZETXSEL_45_RT_OFFSET 29692
  3431. #define QM_REG_MAXPQSIZETXSEL_46_RT_OFFSET 29693
  3432. #define QM_REG_MAXPQSIZETXSEL_47_RT_OFFSET 29694
  3433. #define QM_REG_MAXPQSIZETXSEL_48_RT_OFFSET 29695
  3434. #define QM_REG_MAXPQSIZETXSEL_49_RT_OFFSET 29696
  3435. #define QM_REG_MAXPQSIZETXSEL_50_RT_OFFSET 29697
  3436. #define QM_REG_MAXPQSIZETXSEL_51_RT_OFFSET 29698
  3437. #define QM_REG_MAXPQSIZETXSEL_52_RT_OFFSET 29699
  3438. #define QM_REG_MAXPQSIZETXSEL_53_RT_OFFSET 29700
  3439. #define QM_REG_MAXPQSIZETXSEL_54_RT_OFFSET 29701
  3440. #define QM_REG_MAXPQSIZETXSEL_55_RT_OFFSET 29702
  3441. #define QM_REG_MAXPQSIZETXSEL_56_RT_OFFSET 29703
  3442. #define QM_REG_MAXPQSIZETXSEL_57_RT_OFFSET 29704
  3443. #define QM_REG_MAXPQSIZETXSEL_58_RT_OFFSET 29705
  3444. #define QM_REG_MAXPQSIZETXSEL_59_RT_OFFSET 29706
  3445. #define QM_REG_MAXPQSIZETXSEL_60_RT_OFFSET 29707
  3446. #define QM_REG_MAXPQSIZETXSEL_61_RT_OFFSET 29708
  3447. #define QM_REG_MAXPQSIZETXSEL_62_RT_OFFSET 29709
  3448. #define QM_REG_MAXPQSIZETXSEL_63_RT_OFFSET 29710
  3449. #define QM_REG_BASEADDROTHERPQ_RT_OFFSET 29711
  3450. #define QM_REG_BASEADDROTHERPQ_RT_SIZE 128
  3451. #define QM_REG_VOQCRDLINE_RT_OFFSET 29839
  3452. #define QM_REG_VOQCRDLINE_RT_SIZE 20
  3453. #define QM_REG_VOQINITCRDLINE_RT_OFFSET 29859
  3454. #define QM_REG_VOQINITCRDLINE_RT_SIZE 20
  3455. #define QM_REG_AFULLQMBYPTHRPFWFQ_RT_OFFSET 29879
  3456. #define QM_REG_AFULLQMBYPTHRVPWFQ_RT_OFFSET 29880
  3457. #define QM_REG_AFULLQMBYPTHRPFRL_RT_OFFSET 29881
  3458. #define QM_REG_AFULLQMBYPTHRGLBLRL_RT_OFFSET 29882
  3459. #define QM_REG_AFULLOPRTNSTCCRDMASK_RT_OFFSET 29883
  3460. #define QM_REG_WRROTHERPQGRP_0_RT_OFFSET 29884
  3461. #define QM_REG_WRROTHERPQGRP_1_RT_OFFSET 29885
  3462. #define QM_REG_WRROTHERPQGRP_2_RT_OFFSET 29886
  3463. #define QM_REG_WRROTHERPQGRP_3_RT_OFFSET 29887
  3464. #define QM_REG_WRROTHERPQGRP_4_RT_OFFSET 29888
  3465. #define QM_REG_WRROTHERPQGRP_5_RT_OFFSET 29889
  3466. #define QM_REG_WRROTHERPQGRP_6_RT_OFFSET 29890
  3467. #define QM_REG_WRROTHERPQGRP_7_RT_OFFSET 29891
  3468. #define QM_REG_WRROTHERPQGRP_8_RT_OFFSET 29892
  3469. #define QM_REG_WRROTHERPQGRP_9_RT_OFFSET 29893
  3470. #define QM_REG_WRROTHERPQGRP_10_RT_OFFSET 29894
  3471. #define QM_REG_WRROTHERPQGRP_11_RT_OFFSET 29895
  3472. #define QM_REG_WRROTHERPQGRP_12_RT_OFFSET 29896
  3473. #define QM_REG_WRROTHERPQGRP_13_RT_OFFSET 29897
  3474. #define QM_REG_WRROTHERPQGRP_14_RT_OFFSET 29898
  3475. #define QM_REG_WRROTHERPQGRP_15_RT_OFFSET 29899
  3476. #define QM_REG_WRROTHERGRPWEIGHT_0_RT_OFFSET 29900
  3477. #define QM_REG_WRROTHERGRPWEIGHT_1_RT_OFFSET 29901
  3478. #define QM_REG_WRROTHERGRPWEIGHT_2_RT_OFFSET 29902
  3479. #define QM_REG_WRROTHERGRPWEIGHT_3_RT_OFFSET 29903
  3480. #define QM_REG_WRRTXGRPWEIGHT_0_RT_OFFSET 29904
  3481. #define QM_REG_WRRTXGRPWEIGHT_1_RT_OFFSET 29905
  3482. #define QM_REG_PQTX2PF_0_RT_OFFSET 29906
  3483. #define QM_REG_PQTX2PF_1_RT_OFFSET 29907
  3484. #define QM_REG_PQTX2PF_2_RT_OFFSET 29908
  3485. #define QM_REG_PQTX2PF_3_RT_OFFSET 29909
  3486. #define QM_REG_PQTX2PF_4_RT_OFFSET 29910
  3487. #define QM_REG_PQTX2PF_5_RT_OFFSET 29911
  3488. #define QM_REG_PQTX2PF_6_RT_OFFSET 29912
  3489. #define QM_REG_PQTX2PF_7_RT_OFFSET 29913
  3490. #define QM_REG_PQTX2PF_8_RT_OFFSET 29914
  3491. #define QM_REG_PQTX2PF_9_RT_OFFSET 29915
  3492. #define QM_REG_PQTX2PF_10_RT_OFFSET 29916
  3493. #define QM_REG_PQTX2PF_11_RT_OFFSET 29917
  3494. #define QM_REG_PQTX2PF_12_RT_OFFSET 29918
  3495. #define QM_REG_PQTX2PF_13_RT_OFFSET 29919
  3496. #define QM_REG_PQTX2PF_14_RT_OFFSET 29920
  3497. #define QM_REG_PQTX2PF_15_RT_OFFSET 29921
  3498. #define QM_REG_PQTX2PF_16_RT_OFFSET 29922
  3499. #define QM_REG_PQTX2PF_17_RT_OFFSET 29923
  3500. #define QM_REG_PQTX2PF_18_RT_OFFSET 29924
  3501. #define QM_REG_PQTX2PF_19_RT_OFFSET 29925
  3502. #define QM_REG_PQTX2PF_20_RT_OFFSET 29926
  3503. #define QM_REG_PQTX2PF_21_RT_OFFSET 29927
  3504. #define QM_REG_PQTX2PF_22_RT_OFFSET 29928
  3505. #define QM_REG_PQTX2PF_23_RT_OFFSET 29929
  3506. #define QM_REG_PQTX2PF_24_RT_OFFSET 29930
  3507. #define QM_REG_PQTX2PF_25_RT_OFFSET 29931
  3508. #define QM_REG_PQTX2PF_26_RT_OFFSET 29932
  3509. #define QM_REG_PQTX2PF_27_RT_OFFSET 29933
  3510. #define QM_REG_PQTX2PF_28_RT_OFFSET 29934
  3511. #define QM_REG_PQTX2PF_29_RT_OFFSET 29935
  3512. #define QM_REG_PQTX2PF_30_RT_OFFSET 29936
  3513. #define QM_REG_PQTX2PF_31_RT_OFFSET 29937
  3514. #define QM_REG_PQTX2PF_32_RT_OFFSET 29938
  3515. #define QM_REG_PQTX2PF_33_RT_OFFSET 29939
  3516. #define QM_REG_PQTX2PF_34_RT_OFFSET 29940
  3517. #define QM_REG_PQTX2PF_35_RT_OFFSET 29941
  3518. #define QM_REG_PQTX2PF_36_RT_OFFSET 29942
  3519. #define QM_REG_PQTX2PF_37_RT_OFFSET 29943
  3520. #define QM_REG_PQTX2PF_38_RT_OFFSET 29944
  3521. #define QM_REG_PQTX2PF_39_RT_OFFSET 29945
  3522. #define QM_REG_PQTX2PF_40_RT_OFFSET 29946
  3523. #define QM_REG_PQTX2PF_41_RT_OFFSET 29947
  3524. #define QM_REG_PQTX2PF_42_RT_OFFSET 29948
  3525. #define QM_REG_PQTX2PF_43_RT_OFFSET 29949
  3526. #define QM_REG_PQTX2PF_44_RT_OFFSET 29950
  3527. #define QM_REG_PQTX2PF_45_RT_OFFSET 29951
  3528. #define QM_REG_PQTX2PF_46_RT_OFFSET 29952
  3529. #define QM_REG_PQTX2PF_47_RT_OFFSET 29953
  3530. #define QM_REG_PQTX2PF_48_RT_OFFSET 29954
  3531. #define QM_REG_PQTX2PF_49_RT_OFFSET 29955
  3532. #define QM_REG_PQTX2PF_50_RT_OFFSET 29956
  3533. #define QM_REG_PQTX2PF_51_RT_OFFSET 29957
  3534. #define QM_REG_PQTX2PF_52_RT_OFFSET 29958
  3535. #define QM_REG_PQTX2PF_53_RT_OFFSET 29959
  3536. #define QM_REG_PQTX2PF_54_RT_OFFSET 29960
  3537. #define QM_REG_PQTX2PF_55_RT_OFFSET 29961
  3538. #define QM_REG_PQTX2PF_56_RT_OFFSET 29962
  3539. #define QM_REG_PQTX2PF_57_RT_OFFSET 29963
  3540. #define QM_REG_PQTX2PF_58_RT_OFFSET 29964
  3541. #define QM_REG_PQTX2PF_59_RT_OFFSET 29965
  3542. #define QM_REG_PQTX2PF_60_RT_OFFSET 29966
  3543. #define QM_REG_PQTX2PF_61_RT_OFFSET 29967
  3544. #define QM_REG_PQTX2PF_62_RT_OFFSET 29968
  3545. #define QM_REG_PQTX2PF_63_RT_OFFSET 29969
  3546. #define QM_REG_PQOTHER2PF_0_RT_OFFSET 29970
  3547. #define QM_REG_PQOTHER2PF_1_RT_OFFSET 29971
  3548. #define QM_REG_PQOTHER2PF_2_RT_OFFSET 29972
  3549. #define QM_REG_PQOTHER2PF_3_RT_OFFSET 29973
  3550. #define QM_REG_PQOTHER2PF_4_RT_OFFSET 29974
  3551. #define QM_REG_PQOTHER2PF_5_RT_OFFSET 29975
  3552. #define QM_REG_PQOTHER2PF_6_RT_OFFSET 29976
  3553. #define QM_REG_PQOTHER2PF_7_RT_OFFSET 29977
  3554. #define QM_REG_PQOTHER2PF_8_RT_OFFSET 29978
  3555. #define QM_REG_PQOTHER2PF_9_RT_OFFSET 29979
  3556. #define QM_REG_PQOTHER2PF_10_RT_OFFSET 29980
  3557. #define QM_REG_PQOTHER2PF_11_RT_OFFSET 29981
  3558. #define QM_REG_PQOTHER2PF_12_RT_OFFSET 29982
  3559. #define QM_REG_PQOTHER2PF_13_RT_OFFSET 29983
  3560. #define QM_REG_PQOTHER2PF_14_RT_OFFSET 29984
  3561. #define QM_REG_PQOTHER2PF_15_RT_OFFSET 29985
  3562. #define QM_REG_RLGLBLPERIOD_0_RT_OFFSET 29986
  3563. #define QM_REG_RLGLBLPERIOD_1_RT_OFFSET 29987
  3564. #define QM_REG_RLGLBLPERIODTIMER_0_RT_OFFSET 29988
  3565. #define QM_REG_RLGLBLPERIODTIMER_1_RT_OFFSET 29989
  3566. #define QM_REG_RLGLBLPERIODSEL_0_RT_OFFSET 29990
  3567. #define QM_REG_RLGLBLPERIODSEL_1_RT_OFFSET 29991
  3568. #define QM_REG_RLGLBLPERIODSEL_2_RT_OFFSET 29992
  3569. #define QM_REG_RLGLBLPERIODSEL_3_RT_OFFSET 29993
  3570. #define QM_REG_RLGLBLPERIODSEL_4_RT_OFFSET 29994
  3571. #define QM_REG_RLGLBLPERIODSEL_5_RT_OFFSET 29995
  3572. #define QM_REG_RLGLBLPERIODSEL_6_RT_OFFSET 29996
  3573. #define QM_REG_RLGLBLPERIODSEL_7_RT_OFFSET 29997
  3574. #define QM_REG_RLGLBLINCVAL_RT_OFFSET 29998
  3575. #define QM_REG_RLGLBLINCVAL_RT_SIZE 256
  3576. #define QM_REG_RLGLBLUPPERBOUND_RT_OFFSET 30254
  3577. #define QM_REG_RLGLBLUPPERBOUND_RT_SIZE 256
  3578. #define QM_REG_RLGLBLCRD_RT_OFFSET 30510
  3579. #define QM_REG_RLGLBLCRD_RT_SIZE 256
  3580. #define QM_REG_RLGLBLENABLE_RT_OFFSET 30766
  3581. #define QM_REG_RLPFPERIOD_RT_OFFSET 30767
  3582. #define QM_REG_RLPFPERIODTIMER_RT_OFFSET 30768
  3583. #define QM_REG_RLPFINCVAL_RT_OFFSET 30769
  3584. #define QM_REG_RLPFINCVAL_RT_SIZE 16
  3585. #define QM_REG_RLPFUPPERBOUND_RT_OFFSET 30785
  3586. #define QM_REG_RLPFUPPERBOUND_RT_SIZE 16
  3587. #define QM_REG_RLPFCRD_RT_OFFSET 30801
  3588. #define QM_REG_RLPFCRD_RT_SIZE 16
  3589. #define QM_REG_RLPFENABLE_RT_OFFSET 30817
  3590. #define QM_REG_RLPFVOQENABLE_RT_OFFSET 30818
  3591. #define QM_REG_WFQPFWEIGHT_RT_OFFSET 30819
  3592. #define QM_REG_WFQPFWEIGHT_RT_SIZE 16
  3593. #define QM_REG_WFQPFUPPERBOUND_RT_OFFSET 30835
  3594. #define QM_REG_WFQPFUPPERBOUND_RT_SIZE 16
  3595. #define QM_REG_WFQPFCRD_RT_OFFSET 30851
  3596. #define QM_REG_WFQPFCRD_RT_SIZE 160
  3597. #define QM_REG_WFQPFENABLE_RT_OFFSET 31011
  3598. #define QM_REG_WFQVPENABLE_RT_OFFSET 31012
  3599. #define QM_REG_BASEADDRTXPQ_RT_OFFSET 31013
  3600. #define QM_REG_BASEADDRTXPQ_RT_SIZE 512
  3601. #define QM_REG_TXPQMAP_RT_OFFSET 31525
  3602. #define QM_REG_TXPQMAP_RT_SIZE 512
  3603. #define QM_REG_WFQVPWEIGHT_RT_OFFSET 32037
  3604. #define QM_REG_WFQVPWEIGHT_RT_SIZE 512
  3605. #define QM_REG_WFQVPCRD_RT_OFFSET 32549
  3606. #define QM_REG_WFQVPCRD_RT_SIZE 512
  3607. #define QM_REG_WFQVPMAP_RT_OFFSET 33061
  3608. #define QM_REG_WFQVPMAP_RT_SIZE 512
  3609. #define QM_REG_WFQPFCRD_MSB_RT_OFFSET 33573
  3610. #define QM_REG_WFQPFCRD_MSB_RT_SIZE 160
  3611. #define NIG_REG_TAG_ETHERTYPE_0_RT_OFFSET 33733
  3612. #define NIG_REG_OUTER_TAG_VALUE_LIST0_RT_OFFSET 33734
  3613. #define NIG_REG_OUTER_TAG_VALUE_LIST1_RT_OFFSET 33735
  3614. #define NIG_REG_OUTER_TAG_VALUE_LIST2_RT_OFFSET 33736
  3615. #define NIG_REG_OUTER_TAG_VALUE_LIST3_RT_OFFSET 33737
  3616. #define NIG_REG_OUTER_TAG_VALUE_MASK_RT_OFFSET 33738
  3617. #define NIG_REG_LLH_FUNC_TAGMAC_CLS_TYPE_RT_OFFSET 33739
  3618. #define NIG_REG_LLH_FUNC_TAG_EN_RT_OFFSET 33740
  3619. #define NIG_REG_LLH_FUNC_TAG_EN_RT_SIZE 4
  3620. #define NIG_REG_LLH_FUNC_TAG_HDR_SEL_RT_OFFSET 33744
  3621. #define NIG_REG_LLH_FUNC_TAG_HDR_SEL_RT_SIZE 4
  3622. #define NIG_REG_LLH_FUNC_TAG_VALUE_RT_OFFSET 33748
  3623. #define NIG_REG_LLH_FUNC_TAG_VALUE_RT_SIZE 4
  3624. #define NIG_REG_LLH_FUNC_NO_TAG_RT_OFFSET 33752
  3625. #define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_OFFSET 33753
  3626. #define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_SIZE 32
  3627. #define NIG_REG_LLH_FUNC_FILTER_EN_RT_OFFSET 33785
  3628. #define NIG_REG_LLH_FUNC_FILTER_EN_RT_SIZE 16
  3629. #define NIG_REG_LLH_FUNC_FILTER_MODE_RT_OFFSET 33801
  3630. #define NIG_REG_LLH_FUNC_FILTER_MODE_RT_SIZE 16
  3631. #define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_OFFSET 33817
  3632. #define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_SIZE 16
  3633. #define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_OFFSET 33833
  3634. #define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_SIZE 16
  3635. #define NIG_REG_TX_EDPM_CTRL_RT_OFFSET 33849
  3636. #define NIG_REG_ROCE_DUPLICATE_TO_HOST_RT_OFFSET 33850
  3637. #define CDU_REG_CID_ADDR_PARAMS_RT_OFFSET 33851
  3638. #define CDU_REG_SEGMENT0_PARAMS_RT_OFFSET 33852
  3639. #define CDU_REG_SEGMENT1_PARAMS_RT_OFFSET 33853
  3640. #define CDU_REG_PF_SEG0_TYPE_OFFSET_RT_OFFSET 33854
  3641. #define CDU_REG_PF_SEG1_TYPE_OFFSET_RT_OFFSET 33855
  3642. #define CDU_REG_PF_SEG2_TYPE_OFFSET_RT_OFFSET 33856
  3643. #define CDU_REG_PF_SEG3_TYPE_OFFSET_RT_OFFSET 33857
  3644. #define CDU_REG_PF_FL_SEG0_TYPE_OFFSET_RT_OFFSET 33858
  3645. #define CDU_REG_PF_FL_SEG1_TYPE_OFFSET_RT_OFFSET 33859
  3646. #define CDU_REG_PF_FL_SEG2_TYPE_OFFSET_RT_OFFSET 33860
  3647. #define CDU_REG_PF_FL_SEG3_TYPE_OFFSET_RT_OFFSET 33861
  3648. #define CDU_REG_VF_SEG_TYPE_OFFSET_RT_OFFSET 33862
  3649. #define CDU_REG_VF_FL_SEG_TYPE_OFFSET_RT_OFFSET 33863
  3650. #define PBF_REG_TAG_ETHERTYPE_0_RT_OFFSET 33864
  3651. #define PBF_REG_BTB_SHARED_AREA_SIZE_RT_OFFSET 33865
  3652. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ0_RT_OFFSET 33866
  3653. #define PBF_REG_BTB_GUARANTEED_VOQ0_RT_OFFSET 33867
  3654. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ0_RT_OFFSET 33868
  3655. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ1_RT_OFFSET 33869
  3656. #define PBF_REG_BTB_GUARANTEED_VOQ1_RT_OFFSET 33870
  3657. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ1_RT_OFFSET 33871
  3658. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ2_RT_OFFSET 33872
  3659. #define PBF_REG_BTB_GUARANTEED_VOQ2_RT_OFFSET 33873
  3660. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ2_RT_OFFSET 33874
  3661. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ3_RT_OFFSET 33875
  3662. #define PBF_REG_BTB_GUARANTEED_VOQ3_RT_OFFSET 33876
  3663. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ3_RT_OFFSET 33877
  3664. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ4_RT_OFFSET 33878
  3665. #define PBF_REG_BTB_GUARANTEED_VOQ4_RT_OFFSET 33879
  3666. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ4_RT_OFFSET 33880
  3667. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ5_RT_OFFSET 33881
  3668. #define PBF_REG_BTB_GUARANTEED_VOQ5_RT_OFFSET 33882
  3669. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ5_RT_OFFSET 33883
  3670. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ6_RT_OFFSET 33884
  3671. #define PBF_REG_BTB_GUARANTEED_VOQ6_RT_OFFSET 33885
  3672. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ6_RT_OFFSET 33886
  3673. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ7_RT_OFFSET 33887
  3674. #define PBF_REG_BTB_GUARANTEED_VOQ7_RT_OFFSET 33888
  3675. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ7_RT_OFFSET 33889
  3676. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ8_RT_OFFSET 33890
  3677. #define PBF_REG_BTB_GUARANTEED_VOQ8_RT_OFFSET 33891
  3678. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ8_RT_OFFSET 33892
  3679. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ9_RT_OFFSET 33893
  3680. #define PBF_REG_BTB_GUARANTEED_VOQ9_RT_OFFSET 33894
  3681. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ9_RT_OFFSET 33895
  3682. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ10_RT_OFFSET 33896
  3683. #define PBF_REG_BTB_GUARANTEED_VOQ10_RT_OFFSET 33897
  3684. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ10_RT_OFFSET 33898
  3685. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ11_RT_OFFSET 33899
  3686. #define PBF_REG_BTB_GUARANTEED_VOQ11_RT_OFFSET 33900
  3687. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ11_RT_OFFSET 33901
  3688. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ12_RT_OFFSET 33902
  3689. #define PBF_REG_BTB_GUARANTEED_VOQ12_RT_OFFSET 33903
  3690. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ12_RT_OFFSET 33904
  3691. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ13_RT_OFFSET 33905
  3692. #define PBF_REG_BTB_GUARANTEED_VOQ13_RT_OFFSET 33906
  3693. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ13_RT_OFFSET 33907
  3694. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ14_RT_OFFSET 33908
  3695. #define PBF_REG_BTB_GUARANTEED_VOQ14_RT_OFFSET 33909
  3696. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ14_RT_OFFSET 33910
  3697. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ15_RT_OFFSET 33911
  3698. #define PBF_REG_BTB_GUARANTEED_VOQ15_RT_OFFSET 33912
  3699. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ15_RT_OFFSET 33913
  3700. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ16_RT_OFFSET 33914
  3701. #define PBF_REG_BTB_GUARANTEED_VOQ16_RT_OFFSET 33915
  3702. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ16_RT_OFFSET 33916
  3703. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ17_RT_OFFSET 33917
  3704. #define PBF_REG_BTB_GUARANTEED_VOQ17_RT_OFFSET 33918
  3705. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ17_RT_OFFSET 33919
  3706. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ18_RT_OFFSET 33920
  3707. #define PBF_REG_BTB_GUARANTEED_VOQ18_RT_OFFSET 33921
  3708. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ18_RT_OFFSET 33922
  3709. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ19_RT_OFFSET 33923
  3710. #define PBF_REG_BTB_GUARANTEED_VOQ19_RT_OFFSET 33924
  3711. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ19_RT_OFFSET 33925
  3712. #define XCM_REG_CON_PHY_Q3_RT_OFFSET 33926
  3713. #define RUNTIME_ARRAY_SIZE 33927
  3714. /* The eth storm context for the Tstorm */
  3715. struct tstorm_eth_conn_st_ctx {
  3716. __le32 reserved[4];
  3717. };
  3718. /* The eth storm context for the Pstorm */
  3719. struct pstorm_eth_conn_st_ctx {
  3720. __le32 reserved[8];
  3721. };
  3722. /* The eth storm context for the Xstorm */
  3723. struct xstorm_eth_conn_st_ctx {
  3724. __le32 reserved[60];
  3725. };
  3726. struct xstorm_eth_conn_ag_ctx {
  3727. u8 reserved0;
  3728. u8 eth_state;
  3729. u8 flags0;
  3730. #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  3731. #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  3732. #define XSTORM_ETH_CONN_AG_CTX_RESERVED1_MASK 0x1
  3733. #define XSTORM_ETH_CONN_AG_CTX_RESERVED1_SHIFT 1
  3734. #define XSTORM_ETH_CONN_AG_CTX_RESERVED2_MASK 0x1
  3735. #define XSTORM_ETH_CONN_AG_CTX_RESERVED2_SHIFT 2
  3736. #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  3737. #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  3738. #define XSTORM_ETH_CONN_AG_CTX_RESERVED3_MASK 0x1
  3739. #define XSTORM_ETH_CONN_AG_CTX_RESERVED3_SHIFT 4
  3740. #define XSTORM_ETH_CONN_AG_CTX_RESERVED4_MASK 0x1
  3741. #define XSTORM_ETH_CONN_AG_CTX_RESERVED4_SHIFT 5
  3742. #define XSTORM_ETH_CONN_AG_CTX_RESERVED5_MASK 0x1
  3743. #define XSTORM_ETH_CONN_AG_CTX_RESERVED5_SHIFT 6
  3744. #define XSTORM_ETH_CONN_AG_CTX_RESERVED6_MASK 0x1
  3745. #define XSTORM_ETH_CONN_AG_CTX_RESERVED6_SHIFT 7
  3746. u8 flags1;
  3747. #define XSTORM_ETH_CONN_AG_CTX_RESERVED7_MASK 0x1
  3748. #define XSTORM_ETH_CONN_AG_CTX_RESERVED7_SHIFT 0
  3749. #define XSTORM_ETH_CONN_AG_CTX_RESERVED8_MASK 0x1
  3750. #define XSTORM_ETH_CONN_AG_CTX_RESERVED8_SHIFT 1
  3751. #define XSTORM_ETH_CONN_AG_CTX_RESERVED9_MASK 0x1
  3752. #define XSTORM_ETH_CONN_AG_CTX_RESERVED9_SHIFT 2
  3753. #define XSTORM_ETH_CONN_AG_CTX_BIT11_MASK 0x1
  3754. #define XSTORM_ETH_CONN_AG_CTX_BIT11_SHIFT 3
  3755. #define XSTORM_ETH_CONN_AG_CTX_BIT12_MASK 0x1
  3756. #define XSTORM_ETH_CONN_AG_CTX_BIT12_SHIFT 4
  3757. #define XSTORM_ETH_CONN_AG_CTX_BIT13_MASK 0x1
  3758. #define XSTORM_ETH_CONN_AG_CTX_BIT13_SHIFT 5
  3759. #define XSTORM_ETH_CONN_AG_CTX_TX_RULE_ACTIVE_MASK 0x1
  3760. #define XSTORM_ETH_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT 6
  3761. #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_ACTIVE_MASK 0x1
  3762. #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT 7
  3763. u8 flags2;
  3764. #define XSTORM_ETH_CONN_AG_CTX_CF0_MASK 0x3
  3765. #define XSTORM_ETH_CONN_AG_CTX_CF0_SHIFT 0
  3766. #define XSTORM_ETH_CONN_AG_CTX_CF1_MASK 0x3
  3767. #define XSTORM_ETH_CONN_AG_CTX_CF1_SHIFT 2
  3768. #define XSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
  3769. #define XSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 4
  3770. #define XSTORM_ETH_CONN_AG_CTX_CF3_MASK 0x3
  3771. #define XSTORM_ETH_CONN_AG_CTX_CF3_SHIFT 6
  3772. u8 flags3;
  3773. #define XSTORM_ETH_CONN_AG_CTX_CF4_MASK 0x3
  3774. #define XSTORM_ETH_CONN_AG_CTX_CF4_SHIFT 0
  3775. #define XSTORM_ETH_CONN_AG_CTX_CF5_MASK 0x3
  3776. #define XSTORM_ETH_CONN_AG_CTX_CF5_SHIFT 2
  3777. #define XSTORM_ETH_CONN_AG_CTX_CF6_MASK 0x3
  3778. #define XSTORM_ETH_CONN_AG_CTX_CF6_SHIFT 4
  3779. #define XSTORM_ETH_CONN_AG_CTX_CF7_MASK 0x3
  3780. #define XSTORM_ETH_CONN_AG_CTX_CF7_SHIFT 6
  3781. u8 flags4;
  3782. #define XSTORM_ETH_CONN_AG_CTX_CF8_MASK 0x3
  3783. #define XSTORM_ETH_CONN_AG_CTX_CF8_SHIFT 0
  3784. #define XSTORM_ETH_CONN_AG_CTX_CF9_MASK 0x3
  3785. #define XSTORM_ETH_CONN_AG_CTX_CF9_SHIFT 2
  3786. #define XSTORM_ETH_CONN_AG_CTX_CF10_MASK 0x3
  3787. #define XSTORM_ETH_CONN_AG_CTX_CF10_SHIFT 4
  3788. #define XSTORM_ETH_CONN_AG_CTX_CF11_MASK 0x3
  3789. #define XSTORM_ETH_CONN_AG_CTX_CF11_SHIFT 6
  3790. u8 flags5;
  3791. #define XSTORM_ETH_CONN_AG_CTX_CF12_MASK 0x3
  3792. #define XSTORM_ETH_CONN_AG_CTX_CF12_SHIFT 0
  3793. #define XSTORM_ETH_CONN_AG_CTX_CF13_MASK 0x3
  3794. #define XSTORM_ETH_CONN_AG_CTX_CF13_SHIFT 2
  3795. #define XSTORM_ETH_CONN_AG_CTX_CF14_MASK 0x3
  3796. #define XSTORM_ETH_CONN_AG_CTX_CF14_SHIFT 4
  3797. #define XSTORM_ETH_CONN_AG_CTX_CF15_MASK 0x3
  3798. #define XSTORM_ETH_CONN_AG_CTX_CF15_SHIFT 6
  3799. u8 flags6;
  3800. #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_MASK 0x3
  3801. #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_SHIFT 0
  3802. #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_MASK 0x3
  3803. #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_SHIFT 2
  3804. #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_MASK 0x3
  3805. #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_SHIFT 4
  3806. #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_MASK 0x3
  3807. #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_SHIFT 6
  3808. u8 flags7;
  3809. #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  3810. #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  3811. #define XSTORM_ETH_CONN_AG_CTX_RESERVED10_MASK 0x3
  3812. #define XSTORM_ETH_CONN_AG_CTX_RESERVED10_SHIFT 2
  3813. #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  3814. #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  3815. #define XSTORM_ETH_CONN_AG_CTX_CF0EN_MASK 0x1
  3816. #define XSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT 6
  3817. #define XSTORM_ETH_CONN_AG_CTX_CF1EN_MASK 0x1
  3818. #define XSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT 7
  3819. u8 flags8;
  3820. #define XSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
  3821. #define XSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 0
  3822. #define XSTORM_ETH_CONN_AG_CTX_CF3EN_MASK 0x1
  3823. #define XSTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT 1
  3824. #define XSTORM_ETH_CONN_AG_CTX_CF4EN_MASK 0x1
  3825. #define XSTORM_ETH_CONN_AG_CTX_CF4EN_SHIFT 2
  3826. #define XSTORM_ETH_CONN_AG_CTX_CF5EN_MASK 0x1
  3827. #define XSTORM_ETH_CONN_AG_CTX_CF5EN_SHIFT 3
  3828. #define XSTORM_ETH_CONN_AG_CTX_CF6EN_MASK 0x1
  3829. #define XSTORM_ETH_CONN_AG_CTX_CF6EN_SHIFT 4
  3830. #define XSTORM_ETH_CONN_AG_CTX_CF7EN_MASK 0x1
  3831. #define XSTORM_ETH_CONN_AG_CTX_CF7EN_SHIFT 5
  3832. #define XSTORM_ETH_CONN_AG_CTX_CF8EN_MASK 0x1
  3833. #define XSTORM_ETH_CONN_AG_CTX_CF8EN_SHIFT 6
  3834. #define XSTORM_ETH_CONN_AG_CTX_CF9EN_MASK 0x1
  3835. #define XSTORM_ETH_CONN_AG_CTX_CF9EN_SHIFT 7
  3836. u8 flags9;
  3837. #define XSTORM_ETH_CONN_AG_CTX_CF10EN_MASK 0x1
  3838. #define XSTORM_ETH_CONN_AG_CTX_CF10EN_SHIFT 0
  3839. #define XSTORM_ETH_CONN_AG_CTX_CF11EN_MASK 0x1
  3840. #define XSTORM_ETH_CONN_AG_CTX_CF11EN_SHIFT 1
  3841. #define XSTORM_ETH_CONN_AG_CTX_CF12EN_MASK 0x1
  3842. #define XSTORM_ETH_CONN_AG_CTX_CF12EN_SHIFT 2
  3843. #define XSTORM_ETH_CONN_AG_CTX_CF13EN_MASK 0x1
  3844. #define XSTORM_ETH_CONN_AG_CTX_CF13EN_SHIFT 3
  3845. #define XSTORM_ETH_CONN_AG_CTX_CF14EN_MASK 0x1
  3846. #define XSTORM_ETH_CONN_AG_CTX_CF14EN_SHIFT 4
  3847. #define XSTORM_ETH_CONN_AG_CTX_CF15EN_MASK 0x1
  3848. #define XSTORM_ETH_CONN_AG_CTX_CF15EN_SHIFT 5
  3849. #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_MASK 0x1
  3850. #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_SHIFT 6
  3851. #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_EN_MASK 0x1
  3852. #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_EN_SHIFT 7
  3853. u8 flags10;
  3854. #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
  3855. #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_EN_SHIFT 0
  3856. #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_EN_MASK 0x1
  3857. #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT 1
  3858. #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  3859. #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
  3860. #define XSTORM_ETH_CONN_AG_CTX_RESERVED11_MASK 0x1
  3861. #define XSTORM_ETH_CONN_AG_CTX_RESERVED11_SHIFT 3
  3862. #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  3863. #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  3864. #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_MASK 0x1
  3865. #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_SHIFT 5
  3866. #define XSTORM_ETH_CONN_AG_CTX_RESERVED12_MASK 0x1
  3867. #define XSTORM_ETH_CONN_AG_CTX_RESERVED12_SHIFT 6
  3868. #define XSTORM_ETH_CONN_AG_CTX_RESERVED13_MASK 0x1
  3869. #define XSTORM_ETH_CONN_AG_CTX_RESERVED13_SHIFT 7
  3870. u8 flags11;
  3871. #define XSTORM_ETH_CONN_AG_CTX_RESERVED14_MASK 0x1
  3872. #define XSTORM_ETH_CONN_AG_CTX_RESERVED14_SHIFT 0
  3873. #define XSTORM_ETH_CONN_AG_CTX_RESERVED15_MASK 0x1
  3874. #define XSTORM_ETH_CONN_AG_CTX_RESERVED15_SHIFT 1
  3875. #define XSTORM_ETH_CONN_AG_CTX_TX_DEC_RULE_EN_MASK 0x1
  3876. #define XSTORM_ETH_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT 2
  3877. #define XSTORM_ETH_CONN_AG_CTX_RULE5EN_MASK 0x1
  3878. #define XSTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT 3
  3879. #define XSTORM_ETH_CONN_AG_CTX_RULE6EN_MASK 0x1
  3880. #define XSTORM_ETH_CONN_AG_CTX_RULE6EN_SHIFT 4
  3881. #define XSTORM_ETH_CONN_AG_CTX_RULE7EN_MASK 0x1
  3882. #define XSTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT 5
  3883. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  3884. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  3885. #define XSTORM_ETH_CONN_AG_CTX_RULE9EN_MASK 0x1
  3886. #define XSTORM_ETH_CONN_AG_CTX_RULE9EN_SHIFT 7
  3887. u8 flags12;
  3888. #define XSTORM_ETH_CONN_AG_CTX_RULE10EN_MASK 0x1
  3889. #define XSTORM_ETH_CONN_AG_CTX_RULE10EN_SHIFT 0
  3890. #define XSTORM_ETH_CONN_AG_CTX_RULE11EN_MASK 0x1
  3891. #define XSTORM_ETH_CONN_AG_CTX_RULE11EN_SHIFT 1
  3892. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  3893. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  3894. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  3895. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  3896. #define XSTORM_ETH_CONN_AG_CTX_RULE14EN_MASK 0x1
  3897. #define XSTORM_ETH_CONN_AG_CTX_RULE14EN_SHIFT 4
  3898. #define XSTORM_ETH_CONN_AG_CTX_RULE15EN_MASK 0x1
  3899. #define XSTORM_ETH_CONN_AG_CTX_RULE15EN_SHIFT 5
  3900. #define XSTORM_ETH_CONN_AG_CTX_RULE16EN_MASK 0x1
  3901. #define XSTORM_ETH_CONN_AG_CTX_RULE16EN_SHIFT 6
  3902. #define XSTORM_ETH_CONN_AG_CTX_RULE17EN_MASK 0x1
  3903. #define XSTORM_ETH_CONN_AG_CTX_RULE17EN_SHIFT 7
  3904. u8 flags13;
  3905. #define XSTORM_ETH_CONN_AG_CTX_RULE18EN_MASK 0x1
  3906. #define XSTORM_ETH_CONN_AG_CTX_RULE18EN_SHIFT 0
  3907. #define XSTORM_ETH_CONN_AG_CTX_RULE19EN_MASK 0x1
  3908. #define XSTORM_ETH_CONN_AG_CTX_RULE19EN_SHIFT 1
  3909. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  3910. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  3911. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  3912. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  3913. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  3914. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  3915. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  3916. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  3917. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  3918. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  3919. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  3920. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  3921. u8 flags14;
  3922. #define XSTORM_ETH_CONN_AG_CTX_EDPM_USE_EXT_HDR_MASK 0x1
  3923. #define XSTORM_ETH_CONN_AG_CTX_EDPM_USE_EXT_HDR_SHIFT 0
  3924. #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_MASK 0x1
  3925. #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_SHIFT 1
  3926. #define XSTORM_ETH_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_MASK 0x1
  3927. #define XSTORM_ETH_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_SHIFT 2
  3928. #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_MASK 0x1
  3929. #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_SHIFT 3
  3930. #define XSTORM_ETH_CONN_AG_CTX_L2_EDPM_ENABLE_MASK 0x1
  3931. #define XSTORM_ETH_CONN_AG_CTX_L2_EDPM_ENABLE_SHIFT 4
  3932. #define XSTORM_ETH_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
  3933. #define XSTORM_ETH_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
  3934. #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_MASK 0x3
  3935. #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_SHIFT 6
  3936. u8 edpm_event_id;
  3937. __le16 physical_q0;
  3938. __le16 quota;
  3939. __le16 edpm_num_bds;
  3940. __le16 tx_bd_cons;
  3941. __le16 tx_bd_prod;
  3942. __le16 tx_class;
  3943. __le16 conn_dpi;
  3944. u8 byte3;
  3945. u8 byte4;
  3946. u8 byte5;
  3947. u8 byte6;
  3948. __le32 reg0;
  3949. __le32 reg1;
  3950. __le32 reg2;
  3951. __le32 reg3;
  3952. __le32 reg4;
  3953. __le32 reg5;
  3954. __le32 reg6;
  3955. __le16 word7;
  3956. __le16 word8;
  3957. __le16 word9;
  3958. __le16 word10;
  3959. __le32 reg7;
  3960. __le32 reg8;
  3961. __le32 reg9;
  3962. u8 byte7;
  3963. u8 byte8;
  3964. u8 byte9;
  3965. u8 byte10;
  3966. u8 byte11;
  3967. u8 byte12;
  3968. u8 byte13;
  3969. u8 byte14;
  3970. u8 byte15;
  3971. u8 byte16;
  3972. __le16 word11;
  3973. __le32 reg10;
  3974. __le32 reg11;
  3975. __le32 reg12;
  3976. __le32 reg13;
  3977. __le32 reg14;
  3978. __le32 reg15;
  3979. __le32 reg16;
  3980. __le32 reg17;
  3981. __le32 reg18;
  3982. __le32 reg19;
  3983. __le16 word12;
  3984. __le16 word13;
  3985. __le16 word14;
  3986. __le16 word15;
  3987. };
  3988. /* The eth storm context for the Ystorm */
  3989. struct ystorm_eth_conn_st_ctx {
  3990. __le32 reserved[8];
  3991. };
  3992. struct ystorm_eth_conn_ag_ctx {
  3993. u8 byte0;
  3994. u8 state;
  3995. u8 flags0;
  3996. #define YSTORM_ETH_CONN_AG_CTX_BIT0_MASK 0x1
  3997. #define YSTORM_ETH_CONN_AG_CTX_BIT0_SHIFT 0
  3998. #define YSTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
  3999. #define YSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
  4000. #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_MASK 0x3
  4001. #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_SHIFT 2
  4002. #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_MASK 0x3
  4003. #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_SHIFT 4
  4004. #define YSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
  4005. #define YSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 6
  4006. u8 flags1;
  4007. #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_MASK 0x1
  4008. #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_SHIFT 0
  4009. #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_EN_MASK 0x1
  4010. #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_EN_SHIFT 1
  4011. #define YSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
  4012. #define YSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 2
  4013. #define YSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
  4014. #define YSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 3
  4015. #define YSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
  4016. #define YSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 4
  4017. #define YSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
  4018. #define YSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 5
  4019. #define YSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
  4020. #define YSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 6
  4021. #define YSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
  4022. #define YSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 7
  4023. u8 tx_q0_int_coallecing_timeset;
  4024. u8 byte3;
  4025. __le16 word0;
  4026. __le32 terminate_spqe;
  4027. __le32 reg1;
  4028. __le16 tx_bd_cons_upd;
  4029. __le16 word2;
  4030. __le16 word3;
  4031. __le16 word4;
  4032. __le32 reg2;
  4033. __le32 reg3;
  4034. };
  4035. struct tstorm_eth_conn_ag_ctx {
  4036. u8 byte0;
  4037. u8 byte1;
  4038. u8 flags0;
  4039. #define TSTORM_ETH_CONN_AG_CTX_BIT0_MASK 0x1
  4040. #define TSTORM_ETH_CONN_AG_CTX_BIT0_SHIFT 0
  4041. #define TSTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
  4042. #define TSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
  4043. #define TSTORM_ETH_CONN_AG_CTX_BIT2_MASK 0x1
  4044. #define TSTORM_ETH_CONN_AG_CTX_BIT2_SHIFT 2
  4045. #define TSTORM_ETH_CONN_AG_CTX_BIT3_MASK 0x1
  4046. #define TSTORM_ETH_CONN_AG_CTX_BIT3_SHIFT 3
  4047. #define TSTORM_ETH_CONN_AG_CTX_BIT4_MASK 0x1
  4048. #define TSTORM_ETH_CONN_AG_CTX_BIT4_SHIFT 4
  4049. #define TSTORM_ETH_CONN_AG_CTX_BIT5_MASK 0x1
  4050. #define TSTORM_ETH_CONN_AG_CTX_BIT5_SHIFT 5
  4051. #define TSTORM_ETH_CONN_AG_CTX_CF0_MASK 0x3
  4052. #define TSTORM_ETH_CONN_AG_CTX_CF0_SHIFT 6
  4053. u8 flags1;
  4054. #define TSTORM_ETH_CONN_AG_CTX_CF1_MASK 0x3
  4055. #define TSTORM_ETH_CONN_AG_CTX_CF1_SHIFT 0
  4056. #define TSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
  4057. #define TSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 2
  4058. #define TSTORM_ETH_CONN_AG_CTX_CF3_MASK 0x3
  4059. #define TSTORM_ETH_CONN_AG_CTX_CF3_SHIFT 4
  4060. #define TSTORM_ETH_CONN_AG_CTX_CF4_MASK 0x3
  4061. #define TSTORM_ETH_CONN_AG_CTX_CF4_SHIFT 6
  4062. u8 flags2;
  4063. #define TSTORM_ETH_CONN_AG_CTX_CF5_MASK 0x3
  4064. #define TSTORM_ETH_CONN_AG_CTX_CF5_SHIFT 0
  4065. #define TSTORM_ETH_CONN_AG_CTX_CF6_MASK 0x3
  4066. #define TSTORM_ETH_CONN_AG_CTX_CF6_SHIFT 2
  4067. #define TSTORM_ETH_CONN_AG_CTX_CF7_MASK 0x3
  4068. #define TSTORM_ETH_CONN_AG_CTX_CF7_SHIFT 4
  4069. #define TSTORM_ETH_CONN_AG_CTX_CF8_MASK 0x3
  4070. #define TSTORM_ETH_CONN_AG_CTX_CF8_SHIFT 6
  4071. u8 flags3;
  4072. #define TSTORM_ETH_CONN_AG_CTX_CF9_MASK 0x3
  4073. #define TSTORM_ETH_CONN_AG_CTX_CF9_SHIFT 0
  4074. #define TSTORM_ETH_CONN_AG_CTX_CF10_MASK 0x3
  4075. #define TSTORM_ETH_CONN_AG_CTX_CF10_SHIFT 2
  4076. #define TSTORM_ETH_CONN_AG_CTX_CF0EN_MASK 0x1
  4077. #define TSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT 4
  4078. #define TSTORM_ETH_CONN_AG_CTX_CF1EN_MASK 0x1
  4079. #define TSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT 5
  4080. #define TSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
  4081. #define TSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 6
  4082. #define TSTORM_ETH_CONN_AG_CTX_CF3EN_MASK 0x1
  4083. #define TSTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT 7
  4084. u8 flags4;
  4085. #define TSTORM_ETH_CONN_AG_CTX_CF4EN_MASK 0x1
  4086. #define TSTORM_ETH_CONN_AG_CTX_CF4EN_SHIFT 0
  4087. #define TSTORM_ETH_CONN_AG_CTX_CF5EN_MASK 0x1
  4088. #define TSTORM_ETH_CONN_AG_CTX_CF5EN_SHIFT 1
  4089. #define TSTORM_ETH_CONN_AG_CTX_CF6EN_MASK 0x1
  4090. #define TSTORM_ETH_CONN_AG_CTX_CF6EN_SHIFT 2
  4091. #define TSTORM_ETH_CONN_AG_CTX_CF7EN_MASK 0x1
  4092. #define TSTORM_ETH_CONN_AG_CTX_CF7EN_SHIFT 3
  4093. #define TSTORM_ETH_CONN_AG_CTX_CF8EN_MASK 0x1
  4094. #define TSTORM_ETH_CONN_AG_CTX_CF8EN_SHIFT 4
  4095. #define TSTORM_ETH_CONN_AG_CTX_CF9EN_MASK 0x1
  4096. #define TSTORM_ETH_CONN_AG_CTX_CF9EN_SHIFT 5
  4097. #define TSTORM_ETH_CONN_AG_CTX_CF10EN_MASK 0x1
  4098. #define TSTORM_ETH_CONN_AG_CTX_CF10EN_SHIFT 6
  4099. #define TSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
  4100. #define TSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 7
  4101. u8 flags5;
  4102. #define TSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
  4103. #define TSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 0
  4104. #define TSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
  4105. #define TSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 1
  4106. #define TSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
  4107. #define TSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 2
  4108. #define TSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
  4109. #define TSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 3
  4110. #define TSTORM_ETH_CONN_AG_CTX_RULE5EN_MASK 0x1
  4111. #define TSTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT 4
  4112. #define TSTORM_ETH_CONN_AG_CTX_RX_BD_EN_MASK 0x1
  4113. #define TSTORM_ETH_CONN_AG_CTX_RX_BD_EN_SHIFT 5
  4114. #define TSTORM_ETH_CONN_AG_CTX_RULE7EN_MASK 0x1
  4115. #define TSTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT 6
  4116. #define TSTORM_ETH_CONN_AG_CTX_RULE8EN_MASK 0x1
  4117. #define TSTORM_ETH_CONN_AG_CTX_RULE8EN_SHIFT 7
  4118. __le32 reg0;
  4119. __le32 reg1;
  4120. __le32 reg2;
  4121. __le32 reg3;
  4122. __le32 reg4;
  4123. __le32 reg5;
  4124. __le32 reg6;
  4125. __le32 reg7;
  4126. __le32 reg8;
  4127. u8 byte2;
  4128. u8 byte3;
  4129. __le16 rx_bd_cons;
  4130. u8 byte4;
  4131. u8 byte5;
  4132. __le16 rx_bd_prod;
  4133. __le16 word2;
  4134. __le16 word3;
  4135. __le32 reg9;
  4136. __le32 reg10;
  4137. };
  4138. struct ustorm_eth_conn_ag_ctx {
  4139. u8 byte0;
  4140. u8 byte1;
  4141. u8 flags0;
  4142. #define USTORM_ETH_CONN_AG_CTX_BIT0_MASK 0x1
  4143. #define USTORM_ETH_CONN_AG_CTX_BIT0_SHIFT 0
  4144. #define USTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
  4145. #define USTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
  4146. #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_MASK 0x3
  4147. #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_SHIFT 2
  4148. #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_MASK 0x3
  4149. #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_SHIFT 4
  4150. #define USTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
  4151. #define USTORM_ETH_CONN_AG_CTX_CF2_SHIFT 6
  4152. u8 flags1;
  4153. #define USTORM_ETH_CONN_AG_CTX_CF3_MASK 0x3
  4154. #define USTORM_ETH_CONN_AG_CTX_CF3_SHIFT 0
  4155. #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_MASK 0x3
  4156. #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_SHIFT 2
  4157. #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_MASK 0x3
  4158. #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_SHIFT 4
  4159. #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_MASK 0x3
  4160. #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_SHIFT 6
  4161. u8 flags2;
  4162. #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_EN_MASK 0x1
  4163. #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_EN_SHIFT 0
  4164. #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_EN_MASK 0x1
  4165. #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_EN_SHIFT 1
  4166. #define USTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
  4167. #define USTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 2
  4168. #define USTORM_ETH_CONN_AG_CTX_CF3EN_MASK 0x1
  4169. #define USTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT 3
  4170. #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_EN_MASK 0x1
  4171. #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_EN_SHIFT 4
  4172. #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_EN_MASK 0x1
  4173. #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_EN_SHIFT 5
  4174. #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_MASK 0x1
  4175. #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_SHIFT 6
  4176. #define USTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
  4177. #define USTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 7
  4178. u8 flags3;
  4179. #define USTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
  4180. #define USTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 0
  4181. #define USTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
  4182. #define USTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 1
  4183. #define USTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
  4184. #define USTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 2
  4185. #define USTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
  4186. #define USTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 3
  4187. #define USTORM_ETH_CONN_AG_CTX_RULE5EN_MASK 0x1
  4188. #define USTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT 4
  4189. #define USTORM_ETH_CONN_AG_CTX_RULE6EN_MASK 0x1
  4190. #define USTORM_ETH_CONN_AG_CTX_RULE6EN_SHIFT 5
  4191. #define USTORM_ETH_CONN_AG_CTX_RULE7EN_MASK 0x1
  4192. #define USTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT 6
  4193. #define USTORM_ETH_CONN_AG_CTX_RULE8EN_MASK 0x1
  4194. #define USTORM_ETH_CONN_AG_CTX_RULE8EN_SHIFT 7
  4195. u8 byte2;
  4196. u8 byte3;
  4197. __le16 word0;
  4198. __le16 tx_bd_cons;
  4199. __le32 reg0;
  4200. __le32 reg1;
  4201. __le32 reg2;
  4202. __le32 tx_int_coallecing_timeset;
  4203. __le16 tx_drv_bd_cons;
  4204. __le16 rx_drv_cqe_cons;
  4205. };
  4206. /* The eth storm context for the Ustorm */
  4207. struct ustorm_eth_conn_st_ctx {
  4208. __le32 reserved[40];
  4209. };
  4210. /* The eth storm context for the Mstorm */
  4211. struct mstorm_eth_conn_st_ctx {
  4212. __le32 reserved[8];
  4213. };
  4214. /* eth connection context */
  4215. struct eth_conn_context {
  4216. struct tstorm_eth_conn_st_ctx tstorm_st_context;
  4217. struct regpair tstorm_st_padding[2];
  4218. struct pstorm_eth_conn_st_ctx pstorm_st_context;
  4219. struct xstorm_eth_conn_st_ctx xstorm_st_context;
  4220. struct xstorm_eth_conn_ag_ctx xstorm_ag_context;
  4221. struct ystorm_eth_conn_st_ctx ystorm_st_context;
  4222. struct ystorm_eth_conn_ag_ctx ystorm_ag_context;
  4223. struct tstorm_eth_conn_ag_ctx tstorm_ag_context;
  4224. struct ustorm_eth_conn_ag_ctx ustorm_ag_context;
  4225. struct ustorm_eth_conn_st_ctx ustorm_st_context;
  4226. struct mstorm_eth_conn_st_ctx mstorm_st_context;
  4227. };
  4228. enum eth_error_code {
  4229. ETH_OK = 0x00,
  4230. ETH_FILTERS_MAC_ADD_FAIL_FULL,
  4231. ETH_FILTERS_MAC_ADD_FAIL_FULL_MTT2,
  4232. ETH_FILTERS_MAC_ADD_FAIL_DUP_MTT2,
  4233. ETH_FILTERS_MAC_ADD_FAIL_DUP_STT2,
  4234. ETH_FILTERS_MAC_DEL_FAIL_NOF,
  4235. ETH_FILTERS_MAC_DEL_FAIL_NOF_MTT2,
  4236. ETH_FILTERS_MAC_DEL_FAIL_NOF_STT2,
  4237. ETH_FILTERS_MAC_ADD_FAIL_ZERO_MAC,
  4238. ETH_FILTERS_VLAN_ADD_FAIL_FULL,
  4239. ETH_FILTERS_VLAN_ADD_FAIL_DUP,
  4240. ETH_FILTERS_VLAN_DEL_FAIL_NOF,
  4241. ETH_FILTERS_VLAN_DEL_FAIL_NOF_TT1,
  4242. ETH_FILTERS_PAIR_ADD_FAIL_DUP,
  4243. ETH_FILTERS_PAIR_ADD_FAIL_FULL,
  4244. ETH_FILTERS_PAIR_ADD_FAIL_FULL_MAC,
  4245. ETH_FILTERS_PAIR_DEL_FAIL_NOF,
  4246. ETH_FILTERS_PAIR_DEL_FAIL_NOF_TT1,
  4247. ETH_FILTERS_PAIR_ADD_FAIL_ZERO_MAC,
  4248. ETH_FILTERS_VNI_ADD_FAIL_FULL,
  4249. ETH_FILTERS_VNI_ADD_FAIL_DUP,
  4250. MAX_ETH_ERROR_CODE
  4251. };
  4252. enum eth_event_opcode {
  4253. ETH_EVENT_UNUSED,
  4254. ETH_EVENT_VPORT_START,
  4255. ETH_EVENT_VPORT_UPDATE,
  4256. ETH_EVENT_VPORT_STOP,
  4257. ETH_EVENT_TX_QUEUE_START,
  4258. ETH_EVENT_TX_QUEUE_STOP,
  4259. ETH_EVENT_RX_QUEUE_START,
  4260. ETH_EVENT_RX_QUEUE_UPDATE,
  4261. ETH_EVENT_RX_QUEUE_STOP,
  4262. ETH_EVENT_FILTERS_UPDATE,
  4263. ETH_EVENT_RESERVED,
  4264. ETH_EVENT_RESERVED2,
  4265. ETH_EVENT_RESERVED3,
  4266. ETH_EVENT_RX_ADD_UDP_FILTER,
  4267. ETH_EVENT_RX_DELETE_UDP_FILTER,
  4268. ETH_EVENT_RESERVED4,
  4269. ETH_EVENT_RESERVED5,
  4270. MAX_ETH_EVENT_OPCODE
  4271. };
  4272. /* Classify rule types in E2/E3 */
  4273. enum eth_filter_action {
  4274. ETH_FILTER_ACTION_UNUSED,
  4275. ETH_FILTER_ACTION_REMOVE,
  4276. ETH_FILTER_ACTION_ADD,
  4277. ETH_FILTER_ACTION_REMOVE_ALL,
  4278. MAX_ETH_FILTER_ACTION
  4279. };
  4280. /* Command for adding/removing a classification rule $$KEEP_ENDIANNESS$$ */
  4281. struct eth_filter_cmd {
  4282. u8 type;
  4283. u8 vport_id;
  4284. u8 action;
  4285. u8 reserved0;
  4286. __le32 vni;
  4287. __le16 mac_lsb;
  4288. __le16 mac_mid;
  4289. __le16 mac_msb;
  4290. __le16 vlan_id;
  4291. };
  4292. /* $$KEEP_ENDIANNESS$$ */
  4293. struct eth_filter_cmd_header {
  4294. u8 rx;
  4295. u8 tx;
  4296. u8 cmd_cnt;
  4297. u8 assert_on_error;
  4298. u8 reserved1[4];
  4299. };
  4300. /* Ethernet filter types: mac/vlan/pair */
  4301. enum eth_filter_type {
  4302. ETH_FILTER_TYPE_UNUSED,
  4303. ETH_FILTER_TYPE_MAC,
  4304. ETH_FILTER_TYPE_VLAN,
  4305. ETH_FILTER_TYPE_PAIR,
  4306. ETH_FILTER_TYPE_INNER_MAC,
  4307. ETH_FILTER_TYPE_INNER_VLAN,
  4308. ETH_FILTER_TYPE_INNER_PAIR,
  4309. ETH_FILTER_TYPE_INNER_MAC_VNI_PAIR,
  4310. ETH_FILTER_TYPE_MAC_VNI_PAIR,
  4311. ETH_FILTER_TYPE_VNI,
  4312. MAX_ETH_FILTER_TYPE
  4313. };
  4314. enum eth_ipv4_frag_type {
  4315. ETH_IPV4_NOT_FRAG,
  4316. ETH_IPV4_FIRST_FRAG,
  4317. ETH_IPV4_NON_FIRST_FRAG,
  4318. MAX_ETH_IPV4_FRAG_TYPE
  4319. };
  4320. enum eth_ramrod_cmd_id {
  4321. ETH_RAMROD_UNUSED,
  4322. ETH_RAMROD_VPORT_START,
  4323. ETH_RAMROD_VPORT_UPDATE,
  4324. ETH_RAMROD_VPORT_STOP,
  4325. ETH_RAMROD_RX_QUEUE_START,
  4326. ETH_RAMROD_RX_QUEUE_STOP,
  4327. ETH_RAMROD_TX_QUEUE_START,
  4328. ETH_RAMROD_TX_QUEUE_STOP,
  4329. ETH_RAMROD_FILTERS_UPDATE,
  4330. ETH_RAMROD_RX_QUEUE_UPDATE,
  4331. ETH_RAMROD_RX_CREATE_OPENFLOW_ACTION,
  4332. ETH_RAMROD_RX_ADD_OPENFLOW_FILTER,
  4333. ETH_RAMROD_RX_DELETE_OPENFLOW_FILTER,
  4334. ETH_RAMROD_RX_ADD_UDP_FILTER,
  4335. ETH_RAMROD_RX_DELETE_UDP_FILTER,
  4336. ETH_RAMROD_RX_CREATE_GFT_ACTION,
  4337. ETH_RAMROD_GFT_UPDATE_FILTER,
  4338. MAX_ETH_RAMROD_CMD_ID
  4339. };
  4340. /* return code from eth sp ramrods */
  4341. struct eth_return_code {
  4342. u8 value;
  4343. #define ETH_RETURN_CODE_ERR_CODE_MASK 0x1F
  4344. #define ETH_RETURN_CODE_ERR_CODE_SHIFT 0
  4345. #define ETH_RETURN_CODE_RESERVED_MASK 0x3
  4346. #define ETH_RETURN_CODE_RESERVED_SHIFT 5
  4347. #define ETH_RETURN_CODE_RX_TX_MASK 0x1
  4348. #define ETH_RETURN_CODE_RX_TX_SHIFT 7
  4349. };
  4350. /* What to do in case an error occurs */
  4351. enum eth_tx_err {
  4352. ETH_TX_ERR_DROP,
  4353. ETH_TX_ERR_ASSERT_MALICIOUS,
  4354. MAX_ETH_TX_ERR
  4355. };
  4356. /* Array of the different error type behaviors */
  4357. struct eth_tx_err_vals {
  4358. __le16 values;
  4359. #define ETH_TX_ERR_VALS_ILLEGAL_VLAN_MODE_MASK 0x1
  4360. #define ETH_TX_ERR_VALS_ILLEGAL_VLAN_MODE_SHIFT 0
  4361. #define ETH_TX_ERR_VALS_PACKET_TOO_SMALL_MASK 0x1
  4362. #define ETH_TX_ERR_VALS_PACKET_TOO_SMALL_SHIFT 1
  4363. #define ETH_TX_ERR_VALS_ANTI_SPOOFING_ERR_MASK 0x1
  4364. #define ETH_TX_ERR_VALS_ANTI_SPOOFING_ERR_SHIFT 2
  4365. #define ETH_TX_ERR_VALS_ILLEGAL_INBAND_TAGS_MASK 0x1
  4366. #define ETH_TX_ERR_VALS_ILLEGAL_INBAND_TAGS_SHIFT 3
  4367. #define ETH_TX_ERR_VALS_VLAN_INSERTION_W_INBAND_TAG_MASK 0x1
  4368. #define ETH_TX_ERR_VALS_VLAN_INSERTION_W_INBAND_TAG_SHIFT 4
  4369. #define ETH_TX_ERR_VALS_MTU_VIOLATION_MASK 0x1
  4370. #define ETH_TX_ERR_VALS_MTU_VIOLATION_SHIFT 5
  4371. #define ETH_TX_ERR_VALS_ILLEGAL_CONTROL_FRAME_MASK 0x1
  4372. #define ETH_TX_ERR_VALS_ILLEGAL_CONTROL_FRAME_SHIFT 6
  4373. #define ETH_TX_ERR_VALS_RESERVED_MASK 0x1FF
  4374. #define ETH_TX_ERR_VALS_RESERVED_SHIFT 7
  4375. };
  4376. /* vport rss configuration data */
  4377. struct eth_vport_rss_config {
  4378. __le16 capabilities;
  4379. #define ETH_VPORT_RSS_CONFIG_IPV4_CAPABILITY_MASK 0x1
  4380. #define ETH_VPORT_RSS_CONFIG_IPV4_CAPABILITY_SHIFT 0
  4381. #define ETH_VPORT_RSS_CONFIG_IPV6_CAPABILITY_MASK 0x1
  4382. #define ETH_VPORT_RSS_CONFIG_IPV6_CAPABILITY_SHIFT 1
  4383. #define ETH_VPORT_RSS_CONFIG_IPV4_TCP_CAPABILITY_MASK 0x1
  4384. #define ETH_VPORT_RSS_CONFIG_IPV4_TCP_CAPABILITY_SHIFT 2
  4385. #define ETH_VPORT_RSS_CONFIG_IPV6_TCP_CAPABILITY_MASK 0x1
  4386. #define ETH_VPORT_RSS_CONFIG_IPV6_TCP_CAPABILITY_SHIFT 3
  4387. #define ETH_VPORT_RSS_CONFIG_IPV4_UDP_CAPABILITY_MASK 0x1
  4388. #define ETH_VPORT_RSS_CONFIG_IPV4_UDP_CAPABILITY_SHIFT 4
  4389. #define ETH_VPORT_RSS_CONFIG_IPV6_UDP_CAPABILITY_MASK 0x1
  4390. #define ETH_VPORT_RSS_CONFIG_IPV6_UDP_CAPABILITY_SHIFT 5
  4391. #define ETH_VPORT_RSS_CONFIG_EN_5_TUPLE_CAPABILITY_MASK 0x1
  4392. #define ETH_VPORT_RSS_CONFIG_EN_5_TUPLE_CAPABILITY_SHIFT 6
  4393. #define ETH_VPORT_RSS_CONFIG_RESERVED0_MASK 0x1FF
  4394. #define ETH_VPORT_RSS_CONFIG_RESERVED0_SHIFT 7
  4395. u8 rss_id;
  4396. u8 rss_mode;
  4397. u8 update_rss_key;
  4398. u8 update_rss_ind_table;
  4399. u8 update_rss_capabilities;
  4400. u8 tbl_size;
  4401. __le32 reserved2[2];
  4402. __le16 indirection_table[ETH_RSS_IND_TABLE_ENTRIES_NUM];
  4403. __le32 rss_key[ETH_RSS_KEY_SIZE_REGS];
  4404. __le32 reserved3[2];
  4405. };
  4406. /* eth vport RSS mode */
  4407. enum eth_vport_rss_mode {
  4408. ETH_VPORT_RSS_MODE_DISABLED,
  4409. ETH_VPORT_RSS_MODE_REGULAR,
  4410. MAX_ETH_VPORT_RSS_MODE
  4411. };
  4412. /* Command for setting classification flags for a vport $$KEEP_ENDIANNESS$$ */
  4413. struct eth_vport_rx_mode {
  4414. __le16 state;
  4415. #define ETH_VPORT_RX_MODE_UCAST_DROP_ALL_MASK 0x1
  4416. #define ETH_VPORT_RX_MODE_UCAST_DROP_ALL_SHIFT 0
  4417. #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_ALL_MASK 0x1
  4418. #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_ALL_SHIFT 1
  4419. #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_UNMATCHED_MASK 0x1
  4420. #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_UNMATCHED_SHIFT 2
  4421. #define ETH_VPORT_RX_MODE_MCAST_DROP_ALL_MASK 0x1
  4422. #define ETH_VPORT_RX_MODE_MCAST_DROP_ALL_SHIFT 3
  4423. #define ETH_VPORT_RX_MODE_MCAST_ACCEPT_ALL_MASK 0x1
  4424. #define ETH_VPORT_RX_MODE_MCAST_ACCEPT_ALL_SHIFT 4
  4425. #define ETH_VPORT_RX_MODE_BCAST_ACCEPT_ALL_MASK 0x1
  4426. #define ETH_VPORT_RX_MODE_BCAST_ACCEPT_ALL_SHIFT 5
  4427. #define ETH_VPORT_RX_MODE_RESERVED1_MASK 0x3FF
  4428. #define ETH_VPORT_RX_MODE_RESERVED1_SHIFT 6
  4429. __le16 reserved2[3];
  4430. };
  4431. /* Command for setting tpa parameters */
  4432. struct eth_vport_tpa_param {
  4433. u8 tpa_ipv4_en_flg;
  4434. u8 tpa_ipv6_en_flg;
  4435. u8 tpa_ipv4_tunn_en_flg;
  4436. u8 tpa_ipv6_tunn_en_flg;
  4437. u8 tpa_pkt_split_flg;
  4438. u8 tpa_hdr_data_split_flg;
  4439. u8 tpa_gro_consistent_flg;
  4440. u8 tpa_max_aggs_num;
  4441. __le16 tpa_max_size;
  4442. __le16 tpa_min_size_to_start;
  4443. __le16 tpa_min_size_to_cont;
  4444. u8 max_buff_num;
  4445. u8 reserved;
  4446. };
  4447. /* Command for setting classification flags for a vport $$KEEP_ENDIANNESS$$ */
  4448. struct eth_vport_tx_mode {
  4449. __le16 state;
  4450. #define ETH_VPORT_TX_MODE_UCAST_DROP_ALL_MASK 0x1
  4451. #define ETH_VPORT_TX_MODE_UCAST_DROP_ALL_SHIFT 0
  4452. #define ETH_VPORT_TX_MODE_UCAST_ACCEPT_ALL_MASK 0x1
  4453. #define ETH_VPORT_TX_MODE_UCAST_ACCEPT_ALL_SHIFT 1
  4454. #define ETH_VPORT_TX_MODE_MCAST_DROP_ALL_MASK 0x1
  4455. #define ETH_VPORT_TX_MODE_MCAST_DROP_ALL_SHIFT 2
  4456. #define ETH_VPORT_TX_MODE_MCAST_ACCEPT_ALL_MASK 0x1
  4457. #define ETH_VPORT_TX_MODE_MCAST_ACCEPT_ALL_SHIFT 3
  4458. #define ETH_VPORT_TX_MODE_BCAST_ACCEPT_ALL_MASK 0x1
  4459. #define ETH_VPORT_TX_MODE_BCAST_ACCEPT_ALL_SHIFT 4
  4460. #define ETH_VPORT_TX_MODE_RESERVED1_MASK 0x7FF
  4461. #define ETH_VPORT_TX_MODE_RESERVED1_SHIFT 5
  4462. __le16 reserved2[3];
  4463. };
  4464. /* Ramrod data for rx queue start ramrod */
  4465. struct rx_queue_start_ramrod_data {
  4466. __le16 rx_queue_id;
  4467. __le16 num_of_pbl_pages;
  4468. __le16 bd_max_bytes;
  4469. __le16 sb_id;
  4470. u8 sb_index;
  4471. u8 vport_id;
  4472. u8 default_rss_queue_flg;
  4473. u8 complete_cqe_flg;
  4474. u8 complete_event_flg;
  4475. u8 stats_counter_id;
  4476. u8 pin_context;
  4477. u8 pxp_tph_valid_bd;
  4478. u8 pxp_tph_valid_pkt;
  4479. u8 pxp_st_hint;
  4480. __le16 pxp_st_index;
  4481. u8 pmd_mode;
  4482. u8 notify_en;
  4483. u8 toggle_val;
  4484. u8 vf_rx_prod_index;
  4485. u8 vf_rx_prod_use_zone_a;
  4486. u8 reserved[5];
  4487. __le16 reserved1;
  4488. struct regpair cqe_pbl_addr;
  4489. struct regpair bd_base;
  4490. struct regpair reserved2;
  4491. };
  4492. /* Ramrod data for rx queue start ramrod */
  4493. struct rx_queue_stop_ramrod_data {
  4494. __le16 rx_queue_id;
  4495. u8 complete_cqe_flg;
  4496. u8 complete_event_flg;
  4497. u8 vport_id;
  4498. u8 reserved[3];
  4499. };
  4500. /* Ramrod data for rx queue update ramrod */
  4501. struct rx_queue_update_ramrod_data {
  4502. __le16 rx_queue_id;
  4503. u8 complete_cqe_flg;
  4504. u8 complete_event_flg;
  4505. u8 vport_id;
  4506. u8 reserved[4];
  4507. u8 reserved1;
  4508. u8 reserved2;
  4509. u8 reserved3;
  4510. __le16 reserved4;
  4511. __le16 reserved5;
  4512. struct regpair reserved6;
  4513. };
  4514. /* Ramrod data for rx Add UDP Filter */
  4515. struct rx_udp_filter_data {
  4516. __le16 action_icid;
  4517. __le16 vlan_id;
  4518. u8 ip_type;
  4519. u8 tenant_id_exists;
  4520. __le16 reserved1;
  4521. __le32 ip_dst_addr[4];
  4522. __le32 ip_src_addr[4];
  4523. __le16 udp_dst_port;
  4524. __le16 udp_src_port;
  4525. __le32 tenant_id;
  4526. };
  4527. /* Ramrod data for rx queue start ramrod */
  4528. struct tx_queue_start_ramrod_data {
  4529. __le16 sb_id;
  4530. u8 sb_index;
  4531. u8 vport_id;
  4532. u8 reserved0;
  4533. u8 stats_counter_id;
  4534. __le16 qm_pq_id;
  4535. u8 flags;
  4536. #define TX_QUEUE_START_RAMROD_DATA_DISABLE_OPPORTUNISTIC_MASK 0x1
  4537. #define TX_QUEUE_START_RAMROD_DATA_DISABLE_OPPORTUNISTIC_SHIFT 0
  4538. #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_PKT_DUP_MASK 0x1
  4539. #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_PKT_DUP_SHIFT 1
  4540. #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_TX_DEST_MASK 0x1
  4541. #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_TX_DEST_SHIFT 2
  4542. #define TX_QUEUE_START_RAMROD_DATA_PMD_MODE_MASK 0x1
  4543. #define TX_QUEUE_START_RAMROD_DATA_PMD_MODE_SHIFT 3
  4544. #define TX_QUEUE_START_RAMROD_DATA_NOTIFY_EN_MASK 0x1
  4545. #define TX_QUEUE_START_RAMROD_DATA_NOTIFY_EN_SHIFT 4
  4546. #define TX_QUEUE_START_RAMROD_DATA_PIN_CONTEXT_MASK 0x1
  4547. #define TX_QUEUE_START_RAMROD_DATA_PIN_CONTEXT_SHIFT 5
  4548. #define TX_QUEUE_START_RAMROD_DATA_RESERVED1_MASK 0x3
  4549. #define TX_QUEUE_START_RAMROD_DATA_RESERVED1_SHIFT 6
  4550. u8 pxp_st_hint;
  4551. u8 pxp_tph_valid_bd;
  4552. u8 pxp_tph_valid_pkt;
  4553. __le16 pxp_st_index;
  4554. __le16 comp_agg_size;
  4555. __le16 queue_zone_id;
  4556. __le16 reserved2;
  4557. __le16 pbl_size;
  4558. __le16 tx_queue_id;
  4559. __le16 same_as_last_id;
  4560. __le16 reserved[3];
  4561. struct regpair pbl_base_addr;
  4562. struct regpair bd_cons_address;
  4563. };
  4564. /* Ramrod data for tx queue stop ramrod */
  4565. struct tx_queue_stop_ramrod_data {
  4566. __le16 reserved[4];
  4567. };
  4568. /* Ramrod data for vport update ramrod */
  4569. struct vport_filter_update_ramrod_data {
  4570. struct eth_filter_cmd_header filter_cmd_hdr;
  4571. struct eth_filter_cmd filter_cmds[ETH_FILTER_RULES_COUNT];
  4572. };
  4573. /* Ramrod data for vport start ramrod */
  4574. struct vport_start_ramrod_data {
  4575. u8 vport_id;
  4576. u8 sw_fid;
  4577. __le16 mtu;
  4578. u8 drop_ttl0_en;
  4579. u8 inner_vlan_removal_en;
  4580. struct eth_vport_rx_mode rx_mode;
  4581. struct eth_vport_tx_mode tx_mode;
  4582. struct eth_vport_tpa_param tpa_param;
  4583. __le16 default_vlan;
  4584. u8 tx_switching_en;
  4585. u8 anti_spoofing_en;
  4586. u8 default_vlan_en;
  4587. u8 handle_ptp_pkts;
  4588. u8 silent_vlan_removal_en;
  4589. u8 untagged;
  4590. struct eth_tx_err_vals tx_err_behav;
  4591. u8 zero_placement_offset;
  4592. u8 ctl_frame_mac_check_en;
  4593. u8 ctl_frame_ethtype_check_en;
  4594. u8 reserved[5];
  4595. };
  4596. /* Ramrod data for vport stop ramrod */
  4597. struct vport_stop_ramrod_data {
  4598. u8 vport_id;
  4599. u8 reserved[7];
  4600. };
  4601. /* Ramrod data for vport update ramrod */
  4602. struct vport_update_ramrod_data_cmn {
  4603. u8 vport_id;
  4604. u8 update_rx_active_flg;
  4605. u8 rx_active_flg;
  4606. u8 update_tx_active_flg;
  4607. u8 tx_active_flg;
  4608. u8 update_rx_mode_flg;
  4609. u8 update_tx_mode_flg;
  4610. u8 update_approx_mcast_flg;
  4611. u8 update_rss_flg;
  4612. u8 update_inner_vlan_removal_en_flg;
  4613. u8 inner_vlan_removal_en;
  4614. u8 update_tpa_param_flg;
  4615. u8 update_tpa_en_flg;
  4616. u8 update_tx_switching_en_flg;
  4617. u8 tx_switching_en;
  4618. u8 update_anti_spoofing_en_flg;
  4619. u8 anti_spoofing_en;
  4620. u8 update_handle_ptp_pkts;
  4621. u8 handle_ptp_pkts;
  4622. u8 update_default_vlan_en_flg;
  4623. u8 default_vlan_en;
  4624. u8 update_default_vlan_flg;
  4625. __le16 default_vlan;
  4626. u8 update_accept_any_vlan_flg;
  4627. u8 accept_any_vlan;
  4628. u8 silent_vlan_removal_en;
  4629. u8 update_mtu_flg;
  4630. __le16 mtu;
  4631. u8 reserved[2];
  4632. };
  4633. struct vport_update_ramrod_mcast {
  4634. __le32 bins[ETH_MULTICAST_MAC_BINS_IN_REGS];
  4635. };
  4636. /* Ramrod data for vport update ramrod */
  4637. struct vport_update_ramrod_data {
  4638. struct vport_update_ramrod_data_cmn common;
  4639. struct eth_vport_rx_mode rx_mode;
  4640. struct eth_vport_tx_mode tx_mode;
  4641. struct eth_vport_tpa_param tpa_param;
  4642. struct vport_update_ramrod_mcast approx_mcast;
  4643. struct eth_vport_rss_config rss_config;
  4644. };
  4645. struct mstorm_rdma_task_st_ctx {
  4646. struct regpair temp[4];
  4647. };
  4648. struct rdma_close_func_ramrod_data {
  4649. u8 cnq_start_offset;
  4650. u8 num_cnqs;
  4651. u8 vf_id;
  4652. u8 vf_valid;
  4653. u8 reserved[4];
  4654. };
  4655. struct rdma_cnq_params {
  4656. __le16 sb_num;
  4657. u8 sb_index;
  4658. u8 num_pbl_pages;
  4659. __le32 reserved;
  4660. struct regpair pbl_base_addr;
  4661. __le16 queue_zone_num;
  4662. u8 reserved1[6];
  4663. };
  4664. struct rdma_create_cq_ramrod_data {
  4665. struct regpair cq_handle;
  4666. struct regpair pbl_addr;
  4667. __le32 max_cqes;
  4668. __le16 pbl_num_pages;
  4669. __le16 dpi;
  4670. u8 is_two_level_pbl;
  4671. u8 cnq_id;
  4672. u8 pbl_log_page_size;
  4673. u8 toggle_bit;
  4674. __le16 int_timeout;
  4675. __le16 reserved1;
  4676. };
  4677. struct rdma_deregister_tid_ramrod_data {
  4678. __le32 itid;
  4679. __le32 reserved;
  4680. };
  4681. struct rdma_destroy_cq_output_params {
  4682. __le16 cnq_num;
  4683. __le16 reserved0;
  4684. __le32 reserved1;
  4685. };
  4686. struct rdma_destroy_cq_ramrod_data {
  4687. struct regpair output_params_addr;
  4688. };
  4689. enum rdma_event_opcode {
  4690. RDMA_EVENT_UNUSED,
  4691. RDMA_EVENT_FUNC_INIT,
  4692. RDMA_EVENT_FUNC_CLOSE,
  4693. RDMA_EVENT_REGISTER_MR,
  4694. RDMA_EVENT_DEREGISTER_MR,
  4695. RDMA_EVENT_CREATE_CQ,
  4696. RDMA_EVENT_RESIZE_CQ,
  4697. RDMA_EVENT_DESTROY_CQ,
  4698. RDMA_EVENT_CREATE_SRQ,
  4699. RDMA_EVENT_MODIFY_SRQ,
  4700. RDMA_EVENT_DESTROY_SRQ,
  4701. MAX_RDMA_EVENT_OPCODE
  4702. };
  4703. enum rdma_fw_return_code {
  4704. RDMA_RETURN_OK = 0,
  4705. RDMA_RETURN_REGISTER_MR_BAD_STATE_ERR,
  4706. RDMA_RETURN_DEREGISTER_MR_BAD_STATE_ERR,
  4707. RDMA_RETURN_RESIZE_CQ_ERR,
  4708. RDMA_RETURN_NIG_DRAIN_REQ,
  4709. MAX_RDMA_FW_RETURN_CODE
  4710. };
  4711. struct rdma_init_func_hdr {
  4712. u8 cnq_start_offset;
  4713. u8 num_cnqs;
  4714. u8 cq_ring_mode;
  4715. u8 cnp_vlan_priority;
  4716. __le32 cnp_send_timeout;
  4717. u8 cnp_dscp;
  4718. u8 vf_id;
  4719. u8 vf_valid;
  4720. u8 reserved[5];
  4721. };
  4722. struct rdma_init_func_ramrod_data {
  4723. struct rdma_init_func_hdr params_header;
  4724. struct rdma_cnq_params cnq_params[NUM_OF_GLOBAL_QUEUES];
  4725. };
  4726. enum rdma_ramrod_cmd_id {
  4727. RDMA_RAMROD_UNUSED,
  4728. RDMA_RAMROD_FUNC_INIT,
  4729. RDMA_RAMROD_FUNC_CLOSE,
  4730. RDMA_RAMROD_REGISTER_MR,
  4731. RDMA_RAMROD_DEREGISTER_MR,
  4732. RDMA_RAMROD_CREATE_CQ,
  4733. RDMA_RAMROD_RESIZE_CQ,
  4734. RDMA_RAMROD_DESTROY_CQ,
  4735. RDMA_RAMROD_CREATE_SRQ,
  4736. RDMA_RAMROD_MODIFY_SRQ,
  4737. RDMA_RAMROD_DESTROY_SRQ,
  4738. MAX_RDMA_RAMROD_CMD_ID
  4739. };
  4740. struct rdma_register_tid_ramrod_data {
  4741. __le32 flags;
  4742. #define RDMA_REGISTER_TID_RAMROD_DATA_MAX_ID_MASK 0x3FFFF
  4743. #define RDMA_REGISTER_TID_RAMROD_DATA_MAX_ID_SHIFT 0
  4744. #define RDMA_REGISTER_TID_RAMROD_DATA_PAGE_SIZE_LOG_MASK 0x1F
  4745. #define RDMA_REGISTER_TID_RAMROD_DATA_PAGE_SIZE_LOG_SHIFT 18
  4746. #define RDMA_REGISTER_TID_RAMROD_DATA_TWO_LEVEL_PBL_MASK 0x1
  4747. #define RDMA_REGISTER_TID_RAMROD_DATA_TWO_LEVEL_PBL_SHIFT 23
  4748. #define RDMA_REGISTER_TID_RAMROD_DATA_ZERO_BASED_MASK 0x1
  4749. #define RDMA_REGISTER_TID_RAMROD_DATA_ZERO_BASED_SHIFT 24
  4750. #define RDMA_REGISTER_TID_RAMROD_DATA_PHY_MR_MASK 0x1
  4751. #define RDMA_REGISTER_TID_RAMROD_DATA_PHY_MR_SHIFT 25
  4752. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_READ_MASK 0x1
  4753. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_READ_SHIFT 26
  4754. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_WRITE_MASK 0x1
  4755. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_WRITE_SHIFT 27
  4756. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_ATOMIC_MASK 0x1
  4757. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_ATOMIC_SHIFT 28
  4758. #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_WRITE_MASK 0x1
  4759. #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_WRITE_SHIFT 29
  4760. #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_READ_MASK 0x1
  4761. #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_READ_SHIFT 30
  4762. #define RDMA_REGISTER_TID_RAMROD_DATA_ENABLE_MW_BIND_MASK 0x1
  4763. #define RDMA_REGISTER_TID_RAMROD_DATA_ENABLE_MW_BIND_SHIFT 31
  4764. u8 flags1;
  4765. #define RDMA_REGISTER_TID_RAMROD_DATA_PBL_PAGE_SIZE_LOG_MASK 0x1F
  4766. #define RDMA_REGISTER_TID_RAMROD_DATA_PBL_PAGE_SIZE_LOG_SHIFT 0
  4767. #define RDMA_REGISTER_TID_RAMROD_DATA_TID_TYPE_MASK 0x7
  4768. #define RDMA_REGISTER_TID_RAMROD_DATA_TID_TYPE_SHIFT 5
  4769. u8 flags2;
  4770. #define RDMA_REGISTER_TID_RAMROD_DATA_DMA_MR_MASK 0x1
  4771. #define RDMA_REGISTER_TID_RAMROD_DATA_DMA_MR_SHIFT 0
  4772. #define RDMA_REGISTER_TID_RAMROD_DATA_DIF_ON_HOST_FLG_MASK 0x1
  4773. #define RDMA_REGISTER_TID_RAMROD_DATA_DIF_ON_HOST_FLG_SHIFT 1
  4774. #define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED1_MASK 0x3F
  4775. #define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED1_SHIFT 2
  4776. u8 key;
  4777. u8 length_hi;
  4778. u8 vf_id;
  4779. u8 vf_valid;
  4780. __le16 pd;
  4781. __le32 length_lo;
  4782. __le32 itid;
  4783. __le32 reserved2;
  4784. struct regpair va;
  4785. struct regpair pbl_base;
  4786. struct regpair dif_error_addr;
  4787. struct regpair dif_runt_addr;
  4788. __le32 reserved3[2];
  4789. };
  4790. struct rdma_resize_cq_output_params {
  4791. __le32 old_cq_cons;
  4792. __le32 old_cq_prod;
  4793. };
  4794. struct rdma_resize_cq_ramrod_data {
  4795. u8 flags;
  4796. #define RDMA_RESIZE_CQ_RAMROD_DATA_TOGGLE_BIT_MASK 0x1
  4797. #define RDMA_RESIZE_CQ_RAMROD_DATA_TOGGLE_BIT_SHIFT 0
  4798. #define RDMA_RESIZE_CQ_RAMROD_DATA_IS_TWO_LEVEL_PBL_MASK 0x1
  4799. #define RDMA_RESIZE_CQ_RAMROD_DATA_IS_TWO_LEVEL_PBL_SHIFT 1
  4800. #define RDMA_RESIZE_CQ_RAMROD_DATA_RESERVED_MASK 0x3F
  4801. #define RDMA_RESIZE_CQ_RAMROD_DATA_RESERVED_SHIFT 2
  4802. u8 pbl_log_page_size;
  4803. __le16 pbl_num_pages;
  4804. __le32 max_cqes;
  4805. struct regpair pbl_addr;
  4806. struct regpair output_params_addr;
  4807. };
  4808. struct rdma_srq_context {
  4809. struct regpair temp[8];
  4810. };
  4811. struct rdma_srq_create_ramrod_data {
  4812. struct regpair pbl_base_addr;
  4813. __le16 pages_in_srq_pbl;
  4814. __le16 pd_id;
  4815. struct rdma_srq_id srq_id;
  4816. __le16 page_size;
  4817. __le16 reserved1;
  4818. __le32 reserved2;
  4819. struct regpair producers_addr;
  4820. };
  4821. struct rdma_srq_destroy_ramrod_data {
  4822. struct rdma_srq_id srq_id;
  4823. __le32 reserved;
  4824. };
  4825. struct rdma_srq_modify_ramrod_data {
  4826. struct rdma_srq_id srq_id;
  4827. __le32 wqe_limit;
  4828. };
  4829. struct ystorm_rdma_task_st_ctx {
  4830. struct regpair temp[4];
  4831. };
  4832. struct ystorm_rdma_task_ag_ctx {
  4833. u8 reserved;
  4834. u8 byte1;
  4835. __le16 msem_ctx_upd_seq;
  4836. u8 flags0;
  4837. #define YSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF
  4838. #define YSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
  4839. #define YSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1
  4840. #define YSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4
  4841. #define YSTORM_RDMA_TASK_AG_CTX_BIT1_MASK 0x1
  4842. #define YSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT 5
  4843. #define YSTORM_RDMA_TASK_AG_CTX_VALID_MASK 0x1
  4844. #define YSTORM_RDMA_TASK_AG_CTX_VALID_SHIFT 6
  4845. #define YSTORM_RDMA_TASK_AG_CTX_BIT3_MASK 0x1
  4846. #define YSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT 7
  4847. u8 flags1;
  4848. #define YSTORM_RDMA_TASK_AG_CTX_CF0_MASK 0x3
  4849. #define YSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT 0
  4850. #define YSTORM_RDMA_TASK_AG_CTX_CF1_MASK 0x3
  4851. #define YSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT 2
  4852. #define YSTORM_RDMA_TASK_AG_CTX_CF2SPECIAL_MASK 0x3
  4853. #define YSTORM_RDMA_TASK_AG_CTX_CF2SPECIAL_SHIFT 4
  4854. #define YSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK 0x1
  4855. #define YSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT 6
  4856. #define YSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK 0x1
  4857. #define YSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT 7
  4858. u8 flags2;
  4859. #define YSTORM_RDMA_TASK_AG_CTX_BIT4_MASK 0x1
  4860. #define YSTORM_RDMA_TASK_AG_CTX_BIT4_SHIFT 0
  4861. #define YSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
  4862. #define YSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 1
  4863. #define YSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
  4864. #define YSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 2
  4865. #define YSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
  4866. #define YSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 3
  4867. #define YSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
  4868. #define YSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 4
  4869. #define YSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
  4870. #define YSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 5
  4871. #define YSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
  4872. #define YSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 6
  4873. #define YSTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK 0x1
  4874. #define YSTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT 7
  4875. u8 key;
  4876. __le32 mw_cnt;
  4877. u8 ref_cnt_seq;
  4878. u8 ctx_upd_seq;
  4879. __le16 dif_flags;
  4880. __le16 tx_ref_count;
  4881. __le16 last_used_ltid;
  4882. __le16 parent_mr_lo;
  4883. __le16 parent_mr_hi;
  4884. __le32 fbo_lo;
  4885. __le32 fbo_hi;
  4886. };
  4887. struct mstorm_rdma_task_ag_ctx {
  4888. u8 reserved;
  4889. u8 byte1;
  4890. __le16 icid;
  4891. u8 flags0;
  4892. #define MSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF
  4893. #define MSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
  4894. #define MSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1
  4895. #define MSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4
  4896. #define MSTORM_RDMA_TASK_AG_CTX_BIT1_MASK 0x1
  4897. #define MSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT 5
  4898. #define MSTORM_RDMA_TASK_AG_CTX_BIT2_MASK 0x1
  4899. #define MSTORM_RDMA_TASK_AG_CTX_BIT2_SHIFT 6
  4900. #define MSTORM_RDMA_TASK_AG_CTX_BIT3_MASK 0x1
  4901. #define MSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT 7
  4902. u8 flags1;
  4903. #define MSTORM_RDMA_TASK_AG_CTX_CF0_MASK 0x3
  4904. #define MSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT 0
  4905. #define MSTORM_RDMA_TASK_AG_CTX_CF1_MASK 0x3
  4906. #define MSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT 2
  4907. #define MSTORM_RDMA_TASK_AG_CTX_CF2_MASK 0x3
  4908. #define MSTORM_RDMA_TASK_AG_CTX_CF2_SHIFT 4
  4909. #define MSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK 0x1
  4910. #define MSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT 6
  4911. #define MSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK 0x1
  4912. #define MSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT 7
  4913. u8 flags2;
  4914. #define MSTORM_RDMA_TASK_AG_CTX_CF2EN_MASK 0x1
  4915. #define MSTORM_RDMA_TASK_AG_CTX_CF2EN_SHIFT 0
  4916. #define MSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
  4917. #define MSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 1
  4918. #define MSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
  4919. #define MSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 2
  4920. #define MSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
  4921. #define MSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 3
  4922. #define MSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
  4923. #define MSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 4
  4924. #define MSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
  4925. #define MSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 5
  4926. #define MSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
  4927. #define MSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 6
  4928. #define MSTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK 0x1
  4929. #define MSTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT 7
  4930. u8 key;
  4931. __le32 mw_cnt;
  4932. u8 ref_cnt_seq;
  4933. u8 ctx_upd_seq;
  4934. __le16 dif_flags;
  4935. __le16 tx_ref_count;
  4936. __le16 last_used_ltid;
  4937. __le16 parent_mr_lo;
  4938. __le16 parent_mr_hi;
  4939. __le32 fbo_lo;
  4940. __le32 fbo_hi;
  4941. };
  4942. struct ustorm_rdma_task_st_ctx {
  4943. struct regpair temp[2];
  4944. };
  4945. struct ustorm_rdma_task_ag_ctx {
  4946. u8 reserved;
  4947. u8 byte1;
  4948. __le16 icid;
  4949. u8 flags0;
  4950. #define USTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF
  4951. #define USTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
  4952. #define USTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1
  4953. #define USTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4
  4954. #define USTORM_RDMA_TASK_AG_CTX_DIF_RUNT_VALID_MASK 0x1
  4955. #define USTORM_RDMA_TASK_AG_CTX_DIF_RUNT_VALID_SHIFT 5
  4956. #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_MASK 0x3
  4957. #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_SHIFT 6
  4958. u8 flags1;
  4959. #define USTORM_RDMA_TASK_AG_CTX_DIF_RESULT_TOGGLE_BIT_MASK 0x3
  4960. #define USTORM_RDMA_TASK_AG_CTX_DIF_RESULT_TOGGLE_BIT_SHIFT 0
  4961. #define USTORM_RDMA_TASK_AG_CTX_DIF_TX_IO_FLG_MASK 0x3
  4962. #define USTORM_RDMA_TASK_AG_CTX_DIF_TX_IO_FLG_SHIFT 2
  4963. #define USTORM_RDMA_TASK_AG_CTX_CF3_MASK 0x3
  4964. #define USTORM_RDMA_TASK_AG_CTX_CF3_SHIFT 4
  4965. #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_MASK 0x3
  4966. #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_SHIFT 6
  4967. u8 flags2;
  4968. #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_EN_MASK 0x1
  4969. #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_EN_SHIFT 0
  4970. #define USTORM_RDMA_TASK_AG_CTX_RESERVED2_MASK 0x1
  4971. #define USTORM_RDMA_TASK_AG_CTX_RESERVED2_SHIFT 1
  4972. #define USTORM_RDMA_TASK_AG_CTX_RESERVED3_MASK 0x1
  4973. #define USTORM_RDMA_TASK_AG_CTX_RESERVED3_SHIFT 2
  4974. #define USTORM_RDMA_TASK_AG_CTX_CF3EN_MASK 0x1
  4975. #define USTORM_RDMA_TASK_AG_CTX_CF3EN_SHIFT 3
  4976. #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_EN_MASK 0x1
  4977. #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_EN_SHIFT 4
  4978. #define USTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
  4979. #define USTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 5
  4980. #define USTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
  4981. #define USTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 6
  4982. #define USTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
  4983. #define USTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 7
  4984. u8 flags3;
  4985. #define USTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
  4986. #define USTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 0
  4987. #define USTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
  4988. #define USTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 1
  4989. #define USTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
  4990. #define USTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 2
  4991. #define USTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK 0x1
  4992. #define USTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT 3
  4993. #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_TYPE_MASK 0xF
  4994. #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_TYPE_SHIFT 4
  4995. __le32 dif_err_intervals;
  4996. __le32 dif_error_1st_interval;
  4997. __le32 reg2;
  4998. __le32 dif_runt_value;
  4999. __le32 reg4;
  5000. __le32 reg5;
  5001. };
  5002. struct rdma_task_context {
  5003. struct ystorm_rdma_task_st_ctx ystorm_st_context;
  5004. struct ystorm_rdma_task_ag_ctx ystorm_ag_context;
  5005. struct tdif_task_context tdif_context;
  5006. struct mstorm_rdma_task_ag_ctx mstorm_ag_context;
  5007. struct mstorm_rdma_task_st_ctx mstorm_st_context;
  5008. struct rdif_task_context rdif_context;
  5009. struct ustorm_rdma_task_st_ctx ustorm_st_context;
  5010. struct regpair ustorm_st_padding[2];
  5011. struct ustorm_rdma_task_ag_ctx ustorm_ag_context;
  5012. };
  5013. enum rdma_tid_type {
  5014. RDMA_TID_REGISTERED_MR,
  5015. RDMA_TID_FMR,
  5016. RDMA_TID_MW_TYPE1,
  5017. RDMA_TID_MW_TYPE2A,
  5018. MAX_RDMA_TID_TYPE
  5019. };
  5020. struct mstorm_rdma_conn_ag_ctx {
  5021. u8 byte0;
  5022. u8 byte1;
  5023. u8 flags0;
  5024. #define MSTORM_RDMA_CONN_AG_CTX_BIT0_MASK 0x1
  5025. #define MSTORM_RDMA_CONN_AG_CTX_BIT0_SHIFT 0
  5026. #define MSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
  5027. #define MSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
  5028. #define MSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
  5029. #define MSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 2
  5030. #define MSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
  5031. #define MSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 4
  5032. #define MSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
  5033. #define MSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 6
  5034. u8 flags1;
  5035. #define MSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
  5036. #define MSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 0
  5037. #define MSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
  5038. #define MSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 1
  5039. #define MSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
  5040. #define MSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 2
  5041. #define MSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
  5042. #define MSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 3
  5043. #define MSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
  5044. #define MSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 4
  5045. #define MSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
  5046. #define MSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 5
  5047. #define MSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
  5048. #define MSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 6
  5049. #define MSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
  5050. #define MSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 7
  5051. __le16 word0;
  5052. __le16 word1;
  5053. __le32 reg0;
  5054. __le32 reg1;
  5055. };
  5056. struct tstorm_rdma_conn_ag_ctx {
  5057. u8 reserved0;
  5058. u8 byte1;
  5059. u8 flags0;
  5060. #define TSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  5061. #define TSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  5062. #define TSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
  5063. #define TSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
  5064. #define TSTORM_RDMA_CONN_AG_CTX_BIT2_MASK 0x1
  5065. #define TSTORM_RDMA_CONN_AG_CTX_BIT2_SHIFT 2
  5066. #define TSTORM_RDMA_CONN_AG_CTX_BIT3_MASK 0x1
  5067. #define TSTORM_RDMA_CONN_AG_CTX_BIT3_SHIFT 3
  5068. #define TSTORM_RDMA_CONN_AG_CTX_BIT4_MASK 0x1
  5069. #define TSTORM_RDMA_CONN_AG_CTX_BIT4_SHIFT 4
  5070. #define TSTORM_RDMA_CONN_AG_CTX_BIT5_MASK 0x1
  5071. #define TSTORM_RDMA_CONN_AG_CTX_BIT5_SHIFT 5
  5072. #define TSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
  5073. #define TSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 6
  5074. u8 flags1;
  5075. #define TSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
  5076. #define TSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 0
  5077. #define TSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
  5078. #define TSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 2
  5079. #define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK 0x3
  5080. #define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT 4
  5081. #define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  5082. #define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  5083. u8 flags2;
  5084. #define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK 0x3
  5085. #define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT 0
  5086. #define TSTORM_RDMA_CONN_AG_CTX_CF6_MASK 0x3
  5087. #define TSTORM_RDMA_CONN_AG_CTX_CF6_SHIFT 2
  5088. #define TSTORM_RDMA_CONN_AG_CTX_CF7_MASK 0x3
  5089. #define TSTORM_RDMA_CONN_AG_CTX_CF7_SHIFT 4
  5090. #define TSTORM_RDMA_CONN_AG_CTX_CF8_MASK 0x3
  5091. #define TSTORM_RDMA_CONN_AG_CTX_CF8_SHIFT 6
  5092. u8 flags3;
  5093. #define TSTORM_RDMA_CONN_AG_CTX_CF9_MASK 0x3
  5094. #define TSTORM_RDMA_CONN_AG_CTX_CF9_SHIFT 0
  5095. #define TSTORM_RDMA_CONN_AG_CTX_CF10_MASK 0x3
  5096. #define TSTORM_RDMA_CONN_AG_CTX_CF10_SHIFT 2
  5097. #define TSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
  5098. #define TSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 4
  5099. #define TSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
  5100. #define TSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 5
  5101. #define TSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
  5102. #define TSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 6
  5103. #define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK 0x1
  5104. #define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT 7
  5105. u8 flags4;
  5106. #define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  5107. #define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
  5108. #define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK 0x1
  5109. #define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 1
  5110. #define TSTORM_RDMA_CONN_AG_CTX_CF6EN_MASK 0x1
  5111. #define TSTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT 2
  5112. #define TSTORM_RDMA_CONN_AG_CTX_CF7EN_MASK 0x1
  5113. #define TSTORM_RDMA_CONN_AG_CTX_CF7EN_SHIFT 3
  5114. #define TSTORM_RDMA_CONN_AG_CTX_CF8EN_MASK 0x1
  5115. #define TSTORM_RDMA_CONN_AG_CTX_CF8EN_SHIFT 4
  5116. #define TSTORM_RDMA_CONN_AG_CTX_CF9EN_MASK 0x1
  5117. #define TSTORM_RDMA_CONN_AG_CTX_CF9EN_SHIFT 5
  5118. #define TSTORM_RDMA_CONN_AG_CTX_CF10EN_MASK 0x1
  5119. #define TSTORM_RDMA_CONN_AG_CTX_CF10EN_SHIFT 6
  5120. #define TSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
  5121. #define TSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 7
  5122. u8 flags5;
  5123. #define TSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
  5124. #define TSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 0
  5125. #define TSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
  5126. #define TSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 1
  5127. #define TSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
  5128. #define TSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 2
  5129. #define TSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
  5130. #define TSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 3
  5131. #define TSTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK 0x1
  5132. #define TSTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT 4
  5133. #define TSTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK 0x1
  5134. #define TSTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT 5
  5135. #define TSTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK 0x1
  5136. #define TSTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT 6
  5137. #define TSTORM_RDMA_CONN_AG_CTX_RULE8EN_MASK 0x1
  5138. #define TSTORM_RDMA_CONN_AG_CTX_RULE8EN_SHIFT 7
  5139. __le32 reg0;
  5140. __le32 reg1;
  5141. __le32 reg2;
  5142. __le32 reg3;
  5143. __le32 reg4;
  5144. __le32 reg5;
  5145. __le32 reg6;
  5146. __le32 reg7;
  5147. __le32 reg8;
  5148. u8 byte2;
  5149. u8 byte3;
  5150. __le16 word0;
  5151. u8 byte4;
  5152. u8 byte5;
  5153. __le16 word1;
  5154. __le16 word2;
  5155. __le16 word3;
  5156. __le32 reg9;
  5157. __le32 reg10;
  5158. };
  5159. struct tstorm_rdma_task_ag_ctx {
  5160. u8 byte0;
  5161. u8 byte1;
  5162. __le16 word0;
  5163. u8 flags0;
  5164. #define TSTORM_RDMA_TASK_AG_CTX_NIBBLE0_MASK 0xF
  5165. #define TSTORM_RDMA_TASK_AG_CTX_NIBBLE0_SHIFT 0
  5166. #define TSTORM_RDMA_TASK_AG_CTX_BIT0_MASK 0x1
  5167. #define TSTORM_RDMA_TASK_AG_CTX_BIT0_SHIFT 4
  5168. #define TSTORM_RDMA_TASK_AG_CTX_BIT1_MASK 0x1
  5169. #define TSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT 5
  5170. #define TSTORM_RDMA_TASK_AG_CTX_BIT2_MASK 0x1
  5171. #define TSTORM_RDMA_TASK_AG_CTX_BIT2_SHIFT 6
  5172. #define TSTORM_RDMA_TASK_AG_CTX_BIT3_MASK 0x1
  5173. #define TSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT 7
  5174. u8 flags1;
  5175. #define TSTORM_RDMA_TASK_AG_CTX_BIT4_MASK 0x1
  5176. #define TSTORM_RDMA_TASK_AG_CTX_BIT4_SHIFT 0
  5177. #define TSTORM_RDMA_TASK_AG_CTX_BIT5_MASK 0x1
  5178. #define TSTORM_RDMA_TASK_AG_CTX_BIT5_SHIFT 1
  5179. #define TSTORM_RDMA_TASK_AG_CTX_CF0_MASK 0x3
  5180. #define TSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT 2
  5181. #define TSTORM_RDMA_TASK_AG_CTX_CF1_MASK 0x3
  5182. #define TSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT 4
  5183. #define TSTORM_RDMA_TASK_AG_CTX_CF2_MASK 0x3
  5184. #define TSTORM_RDMA_TASK_AG_CTX_CF2_SHIFT 6
  5185. u8 flags2;
  5186. #define TSTORM_RDMA_TASK_AG_CTX_CF3_MASK 0x3
  5187. #define TSTORM_RDMA_TASK_AG_CTX_CF3_SHIFT 0
  5188. #define TSTORM_RDMA_TASK_AG_CTX_CF4_MASK 0x3
  5189. #define TSTORM_RDMA_TASK_AG_CTX_CF4_SHIFT 2
  5190. #define TSTORM_RDMA_TASK_AG_CTX_CF5_MASK 0x3
  5191. #define TSTORM_RDMA_TASK_AG_CTX_CF5_SHIFT 4
  5192. #define TSTORM_RDMA_TASK_AG_CTX_CF6_MASK 0x3
  5193. #define TSTORM_RDMA_TASK_AG_CTX_CF6_SHIFT 6
  5194. u8 flags3;
  5195. #define TSTORM_RDMA_TASK_AG_CTX_CF7_MASK 0x3
  5196. #define TSTORM_RDMA_TASK_AG_CTX_CF7_SHIFT 0
  5197. #define TSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK 0x1
  5198. #define TSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT 2
  5199. #define TSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK 0x1
  5200. #define TSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT 3
  5201. #define TSTORM_RDMA_TASK_AG_CTX_CF2EN_MASK 0x1
  5202. #define TSTORM_RDMA_TASK_AG_CTX_CF2EN_SHIFT 4
  5203. #define TSTORM_RDMA_TASK_AG_CTX_CF3EN_MASK 0x1
  5204. #define TSTORM_RDMA_TASK_AG_CTX_CF3EN_SHIFT 5
  5205. #define TSTORM_RDMA_TASK_AG_CTX_CF4EN_MASK 0x1
  5206. #define TSTORM_RDMA_TASK_AG_CTX_CF4EN_SHIFT 6
  5207. #define TSTORM_RDMA_TASK_AG_CTX_CF5EN_MASK 0x1
  5208. #define TSTORM_RDMA_TASK_AG_CTX_CF5EN_SHIFT 7
  5209. u8 flags4;
  5210. #define TSTORM_RDMA_TASK_AG_CTX_CF6EN_MASK 0x1
  5211. #define TSTORM_RDMA_TASK_AG_CTX_CF6EN_SHIFT 0
  5212. #define TSTORM_RDMA_TASK_AG_CTX_CF7EN_MASK 0x1
  5213. #define TSTORM_RDMA_TASK_AG_CTX_CF7EN_SHIFT 1
  5214. #define TSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
  5215. #define TSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 2
  5216. #define TSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
  5217. #define TSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 3
  5218. #define TSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
  5219. #define TSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 4
  5220. #define TSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
  5221. #define TSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 5
  5222. #define TSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
  5223. #define TSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 6
  5224. #define TSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
  5225. #define TSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 7
  5226. u8 byte2;
  5227. __le16 word1;
  5228. __le32 reg0;
  5229. u8 byte3;
  5230. u8 byte4;
  5231. __le16 word2;
  5232. __le16 word3;
  5233. __le16 word4;
  5234. __le32 reg1;
  5235. __le32 reg2;
  5236. };
  5237. struct ustorm_rdma_conn_ag_ctx {
  5238. u8 reserved;
  5239. u8 byte1;
  5240. u8 flags0;
  5241. #define USTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  5242. #define USTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  5243. #define USTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
  5244. #define USTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
  5245. #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  5246. #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 2
  5247. #define USTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
  5248. #define USTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 4
  5249. #define USTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
  5250. #define USTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 6
  5251. u8 flags1;
  5252. #define USTORM_RDMA_CONN_AG_CTX_CF3_MASK 0x3
  5253. #define USTORM_RDMA_CONN_AG_CTX_CF3_SHIFT 0
  5254. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_MASK 0x3
  5255. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_SHIFT 2
  5256. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_MASK 0x3
  5257. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_SHIFT 4
  5258. #define USTORM_RDMA_CONN_AG_CTX_CF6_MASK 0x3
  5259. #define USTORM_RDMA_CONN_AG_CTX_CF6_SHIFT 6
  5260. u8 flags2;
  5261. #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  5262. #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
  5263. #define USTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
  5264. #define USTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 1
  5265. #define USTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
  5266. #define USTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 2
  5267. #define USTORM_RDMA_CONN_AG_CTX_CF3EN_MASK 0x1
  5268. #define USTORM_RDMA_CONN_AG_CTX_CF3EN_SHIFT 3
  5269. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_EN_MASK 0x1
  5270. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_EN_SHIFT 4
  5271. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_EN_MASK 0x1
  5272. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_EN_SHIFT 5
  5273. #define USTORM_RDMA_CONN_AG_CTX_CF6EN_MASK 0x1
  5274. #define USTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT 6
  5275. #define USTORM_RDMA_CONN_AG_CTX_CQ_SE_EN_MASK 0x1
  5276. #define USTORM_RDMA_CONN_AG_CTX_CQ_SE_EN_SHIFT 7
  5277. u8 flags3;
  5278. #define USTORM_RDMA_CONN_AG_CTX_CQ_EN_MASK 0x1
  5279. #define USTORM_RDMA_CONN_AG_CTX_CQ_EN_SHIFT 0
  5280. #define USTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
  5281. #define USTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 1
  5282. #define USTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
  5283. #define USTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 2
  5284. #define USTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
  5285. #define USTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 3
  5286. #define USTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK 0x1
  5287. #define USTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT 4
  5288. #define USTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK 0x1
  5289. #define USTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT 5
  5290. #define USTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK 0x1
  5291. #define USTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT 6
  5292. #define USTORM_RDMA_CONN_AG_CTX_RULE8EN_MASK 0x1
  5293. #define USTORM_RDMA_CONN_AG_CTX_RULE8EN_SHIFT 7
  5294. u8 byte2;
  5295. u8 byte3;
  5296. __le16 conn_dpi;
  5297. __le16 word1;
  5298. __le32 cq_cons;
  5299. __le32 cq_se_prod;
  5300. __le32 cq_prod;
  5301. __le32 reg3;
  5302. __le16 int_timeout;
  5303. __le16 word3;
  5304. };
  5305. struct xstorm_roce_conn_ag_ctx_dq_ext_ld_part {
  5306. u8 reserved0;
  5307. u8 state;
  5308. u8 flags0;
  5309. #define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM0_MASK 0x1
  5310. #define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM0_SHIFT 0
  5311. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT1_MASK 0x1
  5312. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT1_SHIFT 1
  5313. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT2_MASK 0x1
  5314. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT2_SHIFT 2
  5315. #define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM3_MASK 0x1
  5316. #define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM3_SHIFT 3
  5317. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT4_MASK 0x1
  5318. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT4_SHIFT 4
  5319. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT5_MASK 0x1
  5320. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT5_SHIFT 5
  5321. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT6_MASK 0x1
  5322. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT6_SHIFT 6
  5323. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT7_MASK 0x1
  5324. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT7_SHIFT 7
  5325. u8 flags1;
  5326. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT8_MASK 0x1
  5327. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT8_SHIFT 0
  5328. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT9_MASK 0x1
  5329. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT9_SHIFT 1
  5330. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT10_MASK 0x1
  5331. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT10_SHIFT 2
  5332. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT11_MASK 0x1
  5333. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT11_SHIFT 3
  5334. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT12_MASK 0x1
  5335. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT12_SHIFT 4
  5336. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT13_MASK 0x1
  5337. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT13_SHIFT 5
  5338. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT14_MASK 0x1
  5339. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT14_SHIFT 6
  5340. #define XSTORMROCECONNAGCTXDQEXTLDPART_YSTORM_FLUSH_MASK 0x1
  5341. #define XSTORMROCECONNAGCTXDQEXTLDPART_YSTORM_FLUSH_SHIFT 7
  5342. u8 flags2;
  5343. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF0_MASK 0x3
  5344. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF0_SHIFT 0
  5345. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF1_MASK 0x3
  5346. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF1_SHIFT 2
  5347. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF2_MASK 0x3
  5348. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF2_SHIFT 4
  5349. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF3_MASK 0x3
  5350. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF3_SHIFT 6
  5351. u8 flags3;
  5352. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF4_MASK 0x3
  5353. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF4_SHIFT 0
  5354. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF5_MASK 0x3
  5355. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF5_SHIFT 2
  5356. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF6_MASK 0x3
  5357. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF6_SHIFT 4
  5358. #define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_MASK 0x3
  5359. #define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_SHIFT 6
  5360. u8 flags4;
  5361. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF8_MASK 0x3
  5362. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF8_SHIFT 0
  5363. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF9_MASK 0x3
  5364. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF9_SHIFT 2
  5365. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF10_MASK 0x3
  5366. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF10_SHIFT 4
  5367. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF11_MASK 0x3
  5368. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF11_SHIFT 6
  5369. u8 flags5;
  5370. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF12_MASK 0x3
  5371. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF12_SHIFT 0
  5372. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF13_MASK 0x3
  5373. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF13_SHIFT 2
  5374. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF14_MASK 0x3
  5375. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF14_SHIFT 4
  5376. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF15_MASK 0x3
  5377. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF15_SHIFT 6
  5378. u8 flags6;
  5379. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF16_MASK 0x3
  5380. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF16_SHIFT 0
  5381. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF17_MASK 0x3
  5382. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF17_SHIFT 2
  5383. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF18_MASK 0x3
  5384. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF18_SHIFT 4
  5385. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF19_MASK 0x3
  5386. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF19_SHIFT 6
  5387. u8 flags7;
  5388. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF20_MASK 0x3
  5389. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF20_SHIFT 0
  5390. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF21_MASK 0x3
  5391. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF21_SHIFT 2
  5392. #define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_MASK 0x3
  5393. #define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_SHIFT 4
  5394. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF0EN_MASK 0x1
  5395. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF0EN_SHIFT 6
  5396. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF1EN_MASK 0x1
  5397. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF1EN_SHIFT 7
  5398. u8 flags8;
  5399. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF2EN_MASK 0x1
  5400. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF2EN_SHIFT 0
  5401. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF3EN_MASK 0x1
  5402. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF3EN_SHIFT 1
  5403. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF4EN_MASK 0x1
  5404. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF4EN_SHIFT 2
  5405. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF5EN_MASK 0x1
  5406. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF5EN_SHIFT 3
  5407. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF6EN_MASK 0x1
  5408. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF6EN_SHIFT 4
  5409. #define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_EN_MASK 0x1
  5410. #define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_EN_SHIFT 5
  5411. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF8EN_MASK 0x1
  5412. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF8EN_SHIFT 6
  5413. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF9EN_MASK 0x1
  5414. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF9EN_SHIFT 7
  5415. u8 flags9;
  5416. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF10EN_MASK 0x1
  5417. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF10EN_SHIFT 0
  5418. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF11EN_MASK 0x1
  5419. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF11EN_SHIFT 1
  5420. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF12EN_MASK 0x1
  5421. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF12EN_SHIFT 2
  5422. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF13EN_MASK 0x1
  5423. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF13EN_SHIFT 3
  5424. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF14EN_MASK 0x1
  5425. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF14EN_SHIFT 4
  5426. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF15EN_MASK 0x1
  5427. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF15EN_SHIFT 5
  5428. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF16EN_MASK 0x1
  5429. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF16EN_SHIFT 6
  5430. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF17EN_MASK 0x1
  5431. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF17EN_SHIFT 7
  5432. u8 flags10;
  5433. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF18EN_MASK 0x1
  5434. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF18EN_SHIFT 0
  5435. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF19EN_MASK 0x1
  5436. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF19EN_SHIFT 1
  5437. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF20EN_MASK 0x1
  5438. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF20EN_SHIFT 2
  5439. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF21EN_MASK 0x1
  5440. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF21EN_SHIFT 3
  5441. #define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_EN_MASK 0x1
  5442. #define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_EN_SHIFT 4
  5443. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF23EN_MASK 0x1
  5444. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF23EN_SHIFT 5
  5445. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE0EN_MASK 0x1
  5446. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE0EN_SHIFT 6
  5447. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE1EN_MASK 0x1
  5448. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE1EN_SHIFT 7
  5449. u8 flags11;
  5450. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE2EN_MASK 0x1
  5451. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE2EN_SHIFT 0
  5452. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE3EN_MASK 0x1
  5453. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE3EN_SHIFT 1
  5454. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE4EN_MASK 0x1
  5455. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE4EN_SHIFT 2
  5456. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE5EN_MASK 0x1
  5457. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE5EN_SHIFT 3
  5458. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE6EN_MASK 0x1
  5459. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE6EN_SHIFT 4
  5460. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE7EN_MASK 0x1
  5461. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE7EN_SHIFT 5
  5462. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED1_MASK 0x1
  5463. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED1_SHIFT 6
  5464. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE9EN_MASK 0x1
  5465. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE9EN_SHIFT 7
  5466. u8 flags12;
  5467. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE10EN_MASK 0x1
  5468. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE10EN_SHIFT 0
  5469. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE11EN_MASK 0x1
  5470. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE11EN_SHIFT 1
  5471. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED2_MASK 0x1
  5472. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED2_SHIFT 2
  5473. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED3_MASK 0x1
  5474. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED3_SHIFT 3
  5475. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE14EN_MASK 0x1
  5476. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE14EN_SHIFT 4
  5477. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE15EN_MASK 0x1
  5478. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE15EN_SHIFT 5
  5479. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE16EN_MASK 0x1
  5480. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE16EN_SHIFT 6
  5481. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE17EN_MASK 0x1
  5482. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE17EN_SHIFT 7
  5483. u8 flags13;
  5484. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE18EN_MASK 0x1
  5485. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE18EN_SHIFT 0
  5486. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE19EN_MASK 0x1
  5487. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE19EN_SHIFT 1
  5488. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED4_MASK 0x1
  5489. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED4_SHIFT 2
  5490. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED5_MASK 0x1
  5491. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED5_SHIFT 3
  5492. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED6_MASK 0x1
  5493. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED6_SHIFT 4
  5494. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED7_MASK 0x1
  5495. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED7_SHIFT 5
  5496. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED8_MASK 0x1
  5497. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED8_SHIFT 6
  5498. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED9_MASK 0x1
  5499. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED9_SHIFT 7
  5500. u8 flags14;
  5501. #define XSTORMROCECONNAGCTXDQEXTLDPART_MIGRATION_MASK 0x1
  5502. #define XSTORMROCECONNAGCTXDQEXTLDPART_MIGRATION_SHIFT 0
  5503. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT17_MASK 0x1
  5504. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT17_SHIFT 1
  5505. #define XSTORMROCECONNAGCTXDQEXTLDPART_DPM_PORT_NUM_MASK 0x3
  5506. #define XSTORMROCECONNAGCTXDQEXTLDPART_DPM_PORT_NUM_SHIFT 2
  5507. #define XSTORMROCECONNAGCTXDQEXTLDPART_RESERVED_MASK 0x1
  5508. #define XSTORMROCECONNAGCTXDQEXTLDPART_RESERVED_SHIFT 4
  5509. #define XSTORMROCECONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_MASK 0x1
  5510. #define XSTORMROCECONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_SHIFT 5
  5511. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF23_MASK 0x3
  5512. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF23_SHIFT 6
  5513. u8 byte2;
  5514. __le16 physical_q0;
  5515. __le16 word1;
  5516. __le16 word2;
  5517. __le16 word3;
  5518. __le16 word4;
  5519. __le16 word5;
  5520. __le16 conn_dpi;
  5521. u8 byte3;
  5522. u8 byte4;
  5523. u8 byte5;
  5524. u8 byte6;
  5525. __le32 reg0;
  5526. __le32 reg1;
  5527. __le32 reg2;
  5528. __le32 snd_nxt_psn;
  5529. __le32 reg4;
  5530. };
  5531. struct xstorm_rdma_conn_ag_ctx {
  5532. u8 reserved0;
  5533. u8 state;
  5534. u8 flags0;
  5535. #define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  5536. #define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  5537. #define XSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
  5538. #define XSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
  5539. #define XSTORM_RDMA_CONN_AG_CTX_BIT2_MASK 0x1
  5540. #define XSTORM_RDMA_CONN_AG_CTX_BIT2_SHIFT 2
  5541. #define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  5542. #define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  5543. #define XSTORM_RDMA_CONN_AG_CTX_BIT4_MASK 0x1
  5544. #define XSTORM_RDMA_CONN_AG_CTX_BIT4_SHIFT 4
  5545. #define XSTORM_RDMA_CONN_AG_CTX_BIT5_MASK 0x1
  5546. #define XSTORM_RDMA_CONN_AG_CTX_BIT5_SHIFT 5
  5547. #define XSTORM_RDMA_CONN_AG_CTX_BIT6_MASK 0x1
  5548. #define XSTORM_RDMA_CONN_AG_CTX_BIT6_SHIFT 6
  5549. #define XSTORM_RDMA_CONN_AG_CTX_BIT7_MASK 0x1
  5550. #define XSTORM_RDMA_CONN_AG_CTX_BIT7_SHIFT 7
  5551. u8 flags1;
  5552. #define XSTORM_RDMA_CONN_AG_CTX_BIT8_MASK 0x1
  5553. #define XSTORM_RDMA_CONN_AG_CTX_BIT8_SHIFT 0
  5554. #define XSTORM_RDMA_CONN_AG_CTX_BIT9_MASK 0x1
  5555. #define XSTORM_RDMA_CONN_AG_CTX_BIT9_SHIFT 1
  5556. #define XSTORM_RDMA_CONN_AG_CTX_BIT10_MASK 0x1
  5557. #define XSTORM_RDMA_CONN_AG_CTX_BIT10_SHIFT 2
  5558. #define XSTORM_RDMA_CONN_AG_CTX_BIT11_MASK 0x1
  5559. #define XSTORM_RDMA_CONN_AG_CTX_BIT11_SHIFT 3
  5560. #define XSTORM_RDMA_CONN_AG_CTX_BIT12_MASK 0x1
  5561. #define XSTORM_RDMA_CONN_AG_CTX_BIT12_SHIFT 4
  5562. #define XSTORM_RDMA_CONN_AG_CTX_BIT13_MASK 0x1
  5563. #define XSTORM_RDMA_CONN_AG_CTX_BIT13_SHIFT 5
  5564. #define XSTORM_RDMA_CONN_AG_CTX_BIT14_MASK 0x1
  5565. #define XSTORM_RDMA_CONN_AG_CTX_BIT14_SHIFT 6
  5566. #define XSTORM_RDMA_CONN_AG_CTX_YSTORM_FLUSH_MASK 0x1
  5567. #define XSTORM_RDMA_CONN_AG_CTX_YSTORM_FLUSH_SHIFT 7
  5568. u8 flags2;
  5569. #define XSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
  5570. #define XSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 0
  5571. #define XSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
  5572. #define XSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 2
  5573. #define XSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
  5574. #define XSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 4
  5575. #define XSTORM_RDMA_CONN_AG_CTX_CF3_MASK 0x3
  5576. #define XSTORM_RDMA_CONN_AG_CTX_CF3_SHIFT 6
  5577. u8 flags3;
  5578. #define XSTORM_RDMA_CONN_AG_CTX_CF4_MASK 0x3
  5579. #define XSTORM_RDMA_CONN_AG_CTX_CF4_SHIFT 0
  5580. #define XSTORM_RDMA_CONN_AG_CTX_CF5_MASK 0x3
  5581. #define XSTORM_RDMA_CONN_AG_CTX_CF5_SHIFT 2
  5582. #define XSTORM_RDMA_CONN_AG_CTX_CF6_MASK 0x3
  5583. #define XSTORM_RDMA_CONN_AG_CTX_CF6_SHIFT 4
  5584. #define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  5585. #define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  5586. u8 flags4;
  5587. #define XSTORM_RDMA_CONN_AG_CTX_CF8_MASK 0x3
  5588. #define XSTORM_RDMA_CONN_AG_CTX_CF8_SHIFT 0
  5589. #define XSTORM_RDMA_CONN_AG_CTX_CF9_MASK 0x3
  5590. #define XSTORM_RDMA_CONN_AG_CTX_CF9_SHIFT 2
  5591. #define XSTORM_RDMA_CONN_AG_CTX_CF10_MASK 0x3
  5592. #define XSTORM_RDMA_CONN_AG_CTX_CF10_SHIFT 4
  5593. #define XSTORM_RDMA_CONN_AG_CTX_CF11_MASK 0x3
  5594. #define XSTORM_RDMA_CONN_AG_CTX_CF11_SHIFT 6
  5595. u8 flags5;
  5596. #define XSTORM_RDMA_CONN_AG_CTX_CF12_MASK 0x3
  5597. #define XSTORM_RDMA_CONN_AG_CTX_CF12_SHIFT 0
  5598. #define XSTORM_RDMA_CONN_AG_CTX_CF13_MASK 0x3
  5599. #define XSTORM_RDMA_CONN_AG_CTX_CF13_SHIFT 2
  5600. #define XSTORM_RDMA_CONN_AG_CTX_CF14_MASK 0x3
  5601. #define XSTORM_RDMA_CONN_AG_CTX_CF14_SHIFT 4
  5602. #define XSTORM_RDMA_CONN_AG_CTX_CF15_MASK 0x3
  5603. #define XSTORM_RDMA_CONN_AG_CTX_CF15_SHIFT 6
  5604. u8 flags6;
  5605. #define XSTORM_RDMA_CONN_AG_CTX_CF16_MASK 0x3
  5606. #define XSTORM_RDMA_CONN_AG_CTX_CF16_SHIFT 0
  5607. #define XSTORM_RDMA_CONN_AG_CTX_CF17_MASK 0x3
  5608. #define XSTORM_RDMA_CONN_AG_CTX_CF17_SHIFT 2
  5609. #define XSTORM_RDMA_CONN_AG_CTX_CF18_MASK 0x3
  5610. #define XSTORM_RDMA_CONN_AG_CTX_CF18_SHIFT 4
  5611. #define XSTORM_RDMA_CONN_AG_CTX_CF19_MASK 0x3
  5612. #define XSTORM_RDMA_CONN_AG_CTX_CF19_SHIFT 6
  5613. u8 flags7;
  5614. #define XSTORM_RDMA_CONN_AG_CTX_CF20_MASK 0x3
  5615. #define XSTORM_RDMA_CONN_AG_CTX_CF20_SHIFT 0
  5616. #define XSTORM_RDMA_CONN_AG_CTX_CF21_MASK 0x3
  5617. #define XSTORM_RDMA_CONN_AG_CTX_CF21_SHIFT 2
  5618. #define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  5619. #define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  5620. #define XSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
  5621. #define XSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 6
  5622. #define XSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
  5623. #define XSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 7
  5624. u8 flags8;
  5625. #define XSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
  5626. #define XSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 0
  5627. #define XSTORM_RDMA_CONN_AG_CTX_CF3EN_MASK 0x1
  5628. #define XSTORM_RDMA_CONN_AG_CTX_CF3EN_SHIFT 1
  5629. #define XSTORM_RDMA_CONN_AG_CTX_CF4EN_MASK 0x1
  5630. #define XSTORM_RDMA_CONN_AG_CTX_CF4EN_SHIFT 2
  5631. #define XSTORM_RDMA_CONN_AG_CTX_CF5EN_MASK 0x1
  5632. #define XSTORM_RDMA_CONN_AG_CTX_CF5EN_SHIFT 3
  5633. #define XSTORM_RDMA_CONN_AG_CTX_CF6EN_MASK 0x1
  5634. #define XSTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT 4
  5635. #define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  5636. #define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
  5637. #define XSTORM_RDMA_CONN_AG_CTX_CF8EN_MASK 0x1
  5638. #define XSTORM_RDMA_CONN_AG_CTX_CF8EN_SHIFT 6
  5639. #define XSTORM_RDMA_CONN_AG_CTX_CF9EN_MASK 0x1
  5640. #define XSTORM_RDMA_CONN_AG_CTX_CF9EN_SHIFT 7
  5641. u8 flags9;
  5642. #define XSTORM_RDMA_CONN_AG_CTX_CF10EN_MASK 0x1
  5643. #define XSTORM_RDMA_CONN_AG_CTX_CF10EN_SHIFT 0
  5644. #define XSTORM_RDMA_CONN_AG_CTX_CF11EN_MASK 0x1
  5645. #define XSTORM_RDMA_CONN_AG_CTX_CF11EN_SHIFT 1
  5646. #define XSTORM_RDMA_CONN_AG_CTX_CF12EN_MASK 0x1
  5647. #define XSTORM_RDMA_CONN_AG_CTX_CF12EN_SHIFT 2
  5648. #define XSTORM_RDMA_CONN_AG_CTX_CF13EN_MASK 0x1
  5649. #define XSTORM_RDMA_CONN_AG_CTX_CF13EN_SHIFT 3
  5650. #define XSTORM_RDMA_CONN_AG_CTX_CF14EN_MASK 0x1
  5651. #define XSTORM_RDMA_CONN_AG_CTX_CF14EN_SHIFT 4
  5652. #define XSTORM_RDMA_CONN_AG_CTX_CF15EN_MASK 0x1
  5653. #define XSTORM_RDMA_CONN_AG_CTX_CF15EN_SHIFT 5
  5654. #define XSTORM_RDMA_CONN_AG_CTX_CF16EN_MASK 0x1
  5655. #define XSTORM_RDMA_CONN_AG_CTX_CF16EN_SHIFT 6
  5656. #define XSTORM_RDMA_CONN_AG_CTX_CF17EN_MASK 0x1
  5657. #define XSTORM_RDMA_CONN_AG_CTX_CF17EN_SHIFT 7
  5658. u8 flags10;
  5659. #define XSTORM_RDMA_CONN_AG_CTX_CF18EN_MASK 0x1
  5660. #define XSTORM_RDMA_CONN_AG_CTX_CF18EN_SHIFT 0
  5661. #define XSTORM_RDMA_CONN_AG_CTX_CF19EN_MASK 0x1
  5662. #define XSTORM_RDMA_CONN_AG_CTX_CF19EN_SHIFT 1
  5663. #define XSTORM_RDMA_CONN_AG_CTX_CF20EN_MASK 0x1
  5664. #define XSTORM_RDMA_CONN_AG_CTX_CF20EN_SHIFT 2
  5665. #define XSTORM_RDMA_CONN_AG_CTX_CF21EN_MASK 0x1
  5666. #define XSTORM_RDMA_CONN_AG_CTX_CF21EN_SHIFT 3
  5667. #define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  5668. #define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  5669. #define XSTORM_RDMA_CONN_AG_CTX_CF23EN_MASK 0x1
  5670. #define XSTORM_RDMA_CONN_AG_CTX_CF23EN_SHIFT 5
  5671. #define XSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
  5672. #define XSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 6
  5673. #define XSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
  5674. #define XSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 7
  5675. u8 flags11;
  5676. #define XSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
  5677. #define XSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 0
  5678. #define XSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
  5679. #define XSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 1
  5680. #define XSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
  5681. #define XSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 2
  5682. #define XSTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK 0x1
  5683. #define XSTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT 3
  5684. #define XSTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK 0x1
  5685. #define XSTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT 4
  5686. #define XSTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK 0x1
  5687. #define XSTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT 5
  5688. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  5689. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  5690. #define XSTORM_RDMA_CONN_AG_CTX_RULE9EN_MASK 0x1
  5691. #define XSTORM_RDMA_CONN_AG_CTX_RULE9EN_SHIFT 7
  5692. u8 flags12;
  5693. #define XSTORM_RDMA_CONN_AG_CTX_RULE10EN_MASK 0x1
  5694. #define XSTORM_RDMA_CONN_AG_CTX_RULE10EN_SHIFT 0
  5695. #define XSTORM_RDMA_CONN_AG_CTX_RULE11EN_MASK 0x1
  5696. #define XSTORM_RDMA_CONN_AG_CTX_RULE11EN_SHIFT 1
  5697. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  5698. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  5699. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  5700. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  5701. #define XSTORM_RDMA_CONN_AG_CTX_RULE14EN_MASK 0x1
  5702. #define XSTORM_RDMA_CONN_AG_CTX_RULE14EN_SHIFT 4
  5703. #define XSTORM_RDMA_CONN_AG_CTX_RULE15EN_MASK 0x1
  5704. #define XSTORM_RDMA_CONN_AG_CTX_RULE15EN_SHIFT 5
  5705. #define XSTORM_RDMA_CONN_AG_CTX_RULE16EN_MASK 0x1
  5706. #define XSTORM_RDMA_CONN_AG_CTX_RULE16EN_SHIFT 6
  5707. #define XSTORM_RDMA_CONN_AG_CTX_RULE17EN_MASK 0x1
  5708. #define XSTORM_RDMA_CONN_AG_CTX_RULE17EN_SHIFT 7
  5709. u8 flags13;
  5710. #define XSTORM_RDMA_CONN_AG_CTX_RULE18EN_MASK 0x1
  5711. #define XSTORM_RDMA_CONN_AG_CTX_RULE18EN_SHIFT 0
  5712. #define XSTORM_RDMA_CONN_AG_CTX_RULE19EN_MASK 0x1
  5713. #define XSTORM_RDMA_CONN_AG_CTX_RULE19EN_SHIFT 1
  5714. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  5715. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  5716. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  5717. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  5718. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  5719. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  5720. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  5721. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  5722. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  5723. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  5724. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  5725. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  5726. u8 flags14;
  5727. #define XSTORM_RDMA_CONN_AG_CTX_MIGRATION_MASK 0x1
  5728. #define XSTORM_RDMA_CONN_AG_CTX_MIGRATION_SHIFT 0
  5729. #define XSTORM_RDMA_CONN_AG_CTX_BIT17_MASK 0x1
  5730. #define XSTORM_RDMA_CONN_AG_CTX_BIT17_SHIFT 1
  5731. #define XSTORM_RDMA_CONN_AG_CTX_DPM_PORT_NUM_MASK 0x3
  5732. #define XSTORM_RDMA_CONN_AG_CTX_DPM_PORT_NUM_SHIFT 2
  5733. #define XSTORM_RDMA_CONN_AG_CTX_RESERVED_MASK 0x1
  5734. #define XSTORM_RDMA_CONN_AG_CTX_RESERVED_SHIFT 4
  5735. #define XSTORM_RDMA_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
  5736. #define XSTORM_RDMA_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
  5737. #define XSTORM_RDMA_CONN_AG_CTX_CF23_MASK 0x3
  5738. #define XSTORM_RDMA_CONN_AG_CTX_CF23_SHIFT 6
  5739. u8 byte2;
  5740. __le16 physical_q0;
  5741. __le16 word1;
  5742. __le16 word2;
  5743. __le16 word3;
  5744. __le16 word4;
  5745. __le16 word5;
  5746. __le16 conn_dpi;
  5747. u8 byte3;
  5748. u8 byte4;
  5749. u8 byte5;
  5750. u8 byte6;
  5751. __le32 reg0;
  5752. __le32 reg1;
  5753. __le32 reg2;
  5754. __le32 snd_nxt_psn;
  5755. __le32 reg4;
  5756. __le32 reg5;
  5757. __le32 reg6;
  5758. };
  5759. struct ystorm_rdma_conn_ag_ctx {
  5760. u8 byte0;
  5761. u8 byte1;
  5762. u8 flags0;
  5763. #define YSTORM_RDMA_CONN_AG_CTX_BIT0_MASK 0x1
  5764. #define YSTORM_RDMA_CONN_AG_CTX_BIT0_SHIFT 0
  5765. #define YSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
  5766. #define YSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
  5767. #define YSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
  5768. #define YSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 2
  5769. #define YSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
  5770. #define YSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 4
  5771. #define YSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
  5772. #define YSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 6
  5773. u8 flags1;
  5774. #define YSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
  5775. #define YSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 0
  5776. #define YSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
  5777. #define YSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 1
  5778. #define YSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
  5779. #define YSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 2
  5780. #define YSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
  5781. #define YSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 3
  5782. #define YSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
  5783. #define YSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 4
  5784. #define YSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
  5785. #define YSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 5
  5786. #define YSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
  5787. #define YSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 6
  5788. #define YSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
  5789. #define YSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 7
  5790. u8 byte2;
  5791. u8 byte3;
  5792. __le16 word0;
  5793. __le32 reg0;
  5794. __le32 reg1;
  5795. __le16 word1;
  5796. __le16 word2;
  5797. __le16 word3;
  5798. __le16 word4;
  5799. __le32 reg2;
  5800. __le32 reg3;
  5801. };
  5802. struct mstorm_roce_conn_st_ctx {
  5803. struct regpair temp[6];
  5804. };
  5805. struct pstorm_roce_conn_st_ctx {
  5806. struct regpair temp[16];
  5807. };
  5808. struct ystorm_roce_conn_st_ctx {
  5809. struct regpair temp[2];
  5810. };
  5811. struct xstorm_roce_conn_st_ctx {
  5812. struct regpair temp[22];
  5813. };
  5814. struct tstorm_roce_conn_st_ctx {
  5815. struct regpair temp[30];
  5816. };
  5817. struct ustorm_roce_conn_st_ctx {
  5818. struct regpair temp[12];
  5819. };
  5820. struct roce_conn_context {
  5821. struct ystorm_roce_conn_st_ctx ystorm_st_context;
  5822. struct regpair ystorm_st_padding[2];
  5823. struct pstorm_roce_conn_st_ctx pstorm_st_context;
  5824. struct xstorm_roce_conn_st_ctx xstorm_st_context;
  5825. struct regpair xstorm_st_padding[2];
  5826. struct xstorm_rdma_conn_ag_ctx xstorm_ag_context;
  5827. struct tstorm_rdma_conn_ag_ctx tstorm_ag_context;
  5828. struct timers_context timer_context;
  5829. struct ustorm_rdma_conn_ag_ctx ustorm_ag_context;
  5830. struct tstorm_roce_conn_st_ctx tstorm_st_context;
  5831. struct mstorm_roce_conn_st_ctx mstorm_st_context;
  5832. struct ustorm_roce_conn_st_ctx ustorm_st_context;
  5833. struct regpair ustorm_st_padding[2];
  5834. };
  5835. struct roce_create_qp_req_ramrod_data {
  5836. __le16 flags;
  5837. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ROCE_FLAVOR_MASK 0x3
  5838. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ROCE_FLAVOR_SHIFT 0
  5839. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_FMR_AND_RESERVED_EN_MASK 0x1
  5840. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_FMR_AND_RESERVED_EN_SHIFT 2
  5841. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_SIGNALED_COMP_MASK 0x1
  5842. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_SIGNALED_COMP_SHIFT 3
  5843. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_PRI_MASK 0x7
  5844. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_PRI_SHIFT 4
  5845. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RESERVED_MASK 0x1
  5846. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RESERVED_SHIFT 7
  5847. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_MASK 0xF
  5848. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_SHIFT 8
  5849. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_MASK 0xF
  5850. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_SHIFT 12
  5851. u8 max_ord;
  5852. u8 traffic_class;
  5853. u8 hop_limit;
  5854. u8 orq_num_pages;
  5855. __le16 p_key;
  5856. __le32 flow_label;
  5857. __le32 dst_qp_id;
  5858. __le32 ack_timeout_val;
  5859. __le32 initial_psn;
  5860. __le16 mtu;
  5861. __le16 pd;
  5862. __le16 sq_num_pages;
  5863. __le16 reseved2;
  5864. struct regpair sq_pbl_addr;
  5865. struct regpair orq_pbl_addr;
  5866. __le16 local_mac_addr[3];
  5867. __le16 remote_mac_addr[3];
  5868. __le16 vlan_id;
  5869. __le16 udp_src_port;
  5870. __le32 src_gid[4];
  5871. __le32 dst_gid[4];
  5872. struct regpair qp_handle_for_cqe;
  5873. struct regpair qp_handle_for_async;
  5874. u8 stats_counter_id;
  5875. u8 reserved3[7];
  5876. __le32 cq_cid;
  5877. __le16 physical_queue0;
  5878. __le16 dpi;
  5879. };
  5880. struct roce_create_qp_resp_ramrod_data {
  5881. __le16 flags;
  5882. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ROCE_FLAVOR_MASK 0x3
  5883. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ROCE_FLAVOR_SHIFT 0
  5884. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_RD_EN_MASK 0x1
  5885. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_RD_EN_SHIFT 2
  5886. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_WR_EN_MASK 0x1
  5887. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_WR_EN_SHIFT 3
  5888. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ATOMIC_EN_MASK 0x1
  5889. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ATOMIC_EN_SHIFT 4
  5890. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_SRQ_FLG_MASK 0x1
  5891. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_SRQ_FLG_SHIFT 5
  5892. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN_MASK 0x1
  5893. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN_SHIFT 6
  5894. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN_MASK 0x1
  5895. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN_SHIFT 7
  5896. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_PRI_MASK 0x7
  5897. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_PRI_SHIFT 8
  5898. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_MASK 0x1F
  5899. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_SHIFT 11
  5900. u8 max_ird;
  5901. u8 traffic_class;
  5902. u8 hop_limit;
  5903. u8 irq_num_pages;
  5904. __le16 p_key;
  5905. __le32 flow_label;
  5906. __le32 dst_qp_id;
  5907. u8 stats_counter_id;
  5908. u8 reserved1;
  5909. __le16 mtu;
  5910. __le32 initial_psn;
  5911. __le16 pd;
  5912. __le16 rq_num_pages;
  5913. struct rdma_srq_id srq_id;
  5914. struct regpair rq_pbl_addr;
  5915. struct regpair irq_pbl_addr;
  5916. __le16 local_mac_addr[3];
  5917. __le16 remote_mac_addr[3];
  5918. __le16 vlan_id;
  5919. __le16 udp_src_port;
  5920. __le32 src_gid[4];
  5921. __le32 dst_gid[4];
  5922. struct regpair qp_handle_for_cqe;
  5923. struct regpair qp_handle_for_async;
  5924. __le32 reserved2[2];
  5925. __le32 cq_cid;
  5926. __le16 physical_queue0;
  5927. __le16 dpi;
  5928. };
  5929. struct roce_destroy_qp_req_output_params {
  5930. __le32 num_bound_mw;
  5931. __le32 reserved;
  5932. };
  5933. struct roce_destroy_qp_req_ramrod_data {
  5934. struct regpair output_params_addr;
  5935. };
  5936. struct roce_destroy_qp_resp_output_params {
  5937. __le32 num_invalidated_mw;
  5938. __le32 reserved;
  5939. };
  5940. struct roce_destroy_qp_resp_ramrod_data {
  5941. struct regpair output_params_addr;
  5942. };
  5943. enum roce_event_opcode {
  5944. ROCE_EVENT_CREATE_QP = 11,
  5945. ROCE_EVENT_MODIFY_QP,
  5946. ROCE_EVENT_QUERY_QP,
  5947. ROCE_EVENT_DESTROY_QP,
  5948. MAX_ROCE_EVENT_OPCODE
  5949. };
  5950. struct roce_init_func_ramrod_data {
  5951. struct rdma_init_func_ramrod_data rdma;
  5952. };
  5953. struct roce_modify_qp_req_ramrod_data {
  5954. __le16 flags;
  5955. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_ERR_FLG_MASK 0x1
  5956. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_ERR_FLG_SHIFT 0
  5957. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_SQD_FLG_MASK 0x1
  5958. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_SQD_FLG_SHIFT 1
  5959. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_EN_SQD_ASYNC_NOTIFY_MASK 0x1
  5960. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_EN_SQD_ASYNC_NOTIFY_SHIFT 2
  5961. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_P_KEY_FLG_MASK 0x1
  5962. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_P_KEY_FLG_SHIFT 3
  5963. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ADDRESS_VECTOR_FLG_MASK 0x1
  5964. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ADDRESS_VECTOR_FLG_SHIFT 4
  5965. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MAX_ORD_FLG_MASK 0x1
  5966. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MAX_ORD_FLG_SHIFT 5
  5967. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_FLG_MASK 0x1
  5968. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_FLG_SHIFT 6
  5969. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_FLG_MASK 0x1
  5970. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_FLG_SHIFT 7
  5971. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ACK_TIMEOUT_FLG_MASK 0x1
  5972. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ACK_TIMEOUT_FLG_SHIFT 8
  5973. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_FLG_MASK 0x1
  5974. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_FLG_SHIFT 9
  5975. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_MASK 0x7
  5976. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_SHIFT 10
  5977. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RESERVED1_MASK 0x7
  5978. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RESERVED1_SHIFT 13
  5979. u8 fields;
  5980. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_MASK 0xF
  5981. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_SHIFT 0
  5982. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_MASK 0xF
  5983. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_SHIFT 4
  5984. u8 max_ord;
  5985. u8 traffic_class;
  5986. u8 hop_limit;
  5987. __le16 p_key;
  5988. __le32 flow_label;
  5989. __le32 ack_timeout_val;
  5990. __le16 mtu;
  5991. __le16 reserved2;
  5992. __le32 reserved3[3];
  5993. __le32 src_gid[4];
  5994. __le32 dst_gid[4];
  5995. };
  5996. struct roce_modify_qp_resp_ramrod_data {
  5997. __le16 flags;
  5998. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MOVE_TO_ERR_FLG_MASK 0x1
  5999. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MOVE_TO_ERR_FLG_SHIFT 0
  6000. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_RD_EN_MASK 0x1
  6001. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_RD_EN_SHIFT 1
  6002. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_WR_EN_MASK 0x1
  6003. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_WR_EN_SHIFT 2
  6004. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ATOMIC_EN_MASK 0x1
  6005. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ATOMIC_EN_SHIFT 3
  6006. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_P_KEY_FLG_MASK 0x1
  6007. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_P_KEY_FLG_SHIFT 4
  6008. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ADDRESS_VECTOR_FLG_MASK 0x1
  6009. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ADDRESS_VECTOR_FLG_SHIFT 5
  6010. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MAX_IRD_FLG_MASK 0x1
  6011. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MAX_IRD_FLG_SHIFT 6
  6012. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_FLG_MASK 0x1
  6013. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_FLG_SHIFT 7
  6014. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_FLG_MASK 0x1
  6015. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_FLG_SHIFT 8
  6016. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_OPS_EN_FLG_MASK 0x1
  6017. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_OPS_EN_FLG_SHIFT 9
  6018. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RESERVED1_MASK 0x3F
  6019. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RESERVED1_SHIFT 10
  6020. u8 fields;
  6021. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_MASK 0x7
  6022. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_SHIFT 0
  6023. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_MASK 0x1F
  6024. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_SHIFT 3
  6025. u8 max_ird;
  6026. u8 traffic_class;
  6027. u8 hop_limit;
  6028. __le16 p_key;
  6029. __le32 flow_label;
  6030. __le16 mtu;
  6031. __le16 reserved2;
  6032. __le32 src_gid[4];
  6033. __le32 dst_gid[4];
  6034. };
  6035. struct roce_query_qp_req_output_params {
  6036. __le32 psn;
  6037. __le32 flags;
  6038. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_ERR_FLG_MASK 0x1
  6039. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_ERR_FLG_SHIFT 0
  6040. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_SQ_DRAINING_FLG_MASK 0x1
  6041. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_SQ_DRAINING_FLG_SHIFT 1
  6042. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_RESERVED0_MASK 0x3FFFFFFF
  6043. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_RESERVED0_SHIFT 2
  6044. };
  6045. struct roce_query_qp_req_ramrod_data {
  6046. struct regpair output_params_addr;
  6047. };
  6048. struct roce_query_qp_resp_output_params {
  6049. __le32 psn;
  6050. __le32 err_flag;
  6051. #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_ERROR_FLG_MASK 0x1
  6052. #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_ERROR_FLG_SHIFT 0
  6053. #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_RESERVED0_MASK 0x7FFFFFFF
  6054. #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_RESERVED0_SHIFT 1
  6055. };
  6056. struct roce_query_qp_resp_ramrod_data {
  6057. struct regpair output_params_addr;
  6058. };
  6059. enum roce_ramrod_cmd_id {
  6060. ROCE_RAMROD_CREATE_QP = 11,
  6061. ROCE_RAMROD_MODIFY_QP,
  6062. ROCE_RAMROD_QUERY_QP,
  6063. ROCE_RAMROD_DESTROY_QP,
  6064. MAX_ROCE_RAMROD_CMD_ID
  6065. };
  6066. struct mstorm_roce_req_conn_ag_ctx {
  6067. u8 byte0;
  6068. u8 byte1;
  6069. u8 flags0;
  6070. #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK 0x1
  6071. #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT 0
  6072. #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK 0x1
  6073. #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT 1
  6074. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
  6075. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 2
  6076. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
  6077. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 4
  6078. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
  6079. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 6
  6080. u8 flags1;
  6081. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
  6082. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 0
  6083. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
  6084. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 1
  6085. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
  6086. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 2
  6087. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  6088. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 3
  6089. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  6090. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 4
  6091. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  6092. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 5
  6093. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  6094. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 6
  6095. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  6096. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 7
  6097. __le16 word0;
  6098. __le16 word1;
  6099. __le32 reg0;
  6100. __le32 reg1;
  6101. };
  6102. struct mstorm_roce_resp_conn_ag_ctx {
  6103. u8 byte0;
  6104. u8 byte1;
  6105. u8 flags0;
  6106. #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK 0x1
  6107. #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT 0
  6108. #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
  6109. #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
  6110. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  6111. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 2
  6112. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
  6113. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 4
  6114. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
  6115. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 6
  6116. u8 flags1;
  6117. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  6118. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 0
  6119. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
  6120. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 1
  6121. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
  6122. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 2
  6123. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  6124. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 3
  6125. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  6126. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 4
  6127. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  6128. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 5
  6129. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  6130. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 6
  6131. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  6132. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 7
  6133. __le16 word0;
  6134. __le16 word1;
  6135. __le32 reg0;
  6136. __le32 reg1;
  6137. };
  6138. enum roce_flavor {
  6139. PLAIN_ROCE /* RoCE v1 */ ,
  6140. RROCE_IPV4 /* RoCE v2 (Routable RoCE) over ipv4 */ ,
  6141. RROCE_IPV6 /* RoCE v2 (Routable RoCE) over ipv6 */ ,
  6142. MAX_ROCE_FLAVOR
  6143. };
  6144. struct tstorm_roce_req_conn_ag_ctx {
  6145. u8 reserved0;
  6146. u8 state;
  6147. u8 flags0;
  6148. #define TSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  6149. #define TSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  6150. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_OCCURED_MASK 0x1
  6151. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_OCCURED_SHIFT 1
  6152. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_CQE_ERROR_OCCURED_MASK 0x1
  6153. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_CQE_ERROR_OCCURED_SHIFT 2
  6154. #define TSTORM_ROCE_REQ_CONN_AG_CTX_BIT3_MASK 0x1
  6155. #define TSTORM_ROCE_REQ_CONN_AG_CTX_BIT3_SHIFT 3
  6156. #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_MASK 0x1
  6157. #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_SHIFT 4
  6158. #define TSTORM_ROCE_REQ_CONN_AG_CTX_CACHED_ORQ_MASK 0x1
  6159. #define TSTORM_ROCE_REQ_CONN_AG_CTX_CACHED_ORQ_SHIFT 5
  6160. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_MASK 0x3
  6161. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_SHIFT 6
  6162. u8 flags1;
  6163. #define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
  6164. #define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 0
  6165. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_MASK 0x3
  6166. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_SHIFT 2
  6167. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK 0x3
  6168. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT 4
  6169. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  6170. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  6171. u8 flags2;
  6172. #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK 0x3
  6173. #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT 0
  6174. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_MASK 0x3
  6175. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_SHIFT 2
  6176. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_MASK 0x3
  6177. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_SHIFT 4
  6178. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_MASK 0x3
  6179. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_SHIFT 6
  6180. u8 flags3;
  6181. #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_MASK 0x3
  6182. #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_SHIFT 0
  6183. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_MASK 0x3
  6184. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_SHIFT 2
  6185. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_EN_MASK 0x1
  6186. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_EN_SHIFT 4
  6187. #define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
  6188. #define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 5
  6189. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_EN_MASK 0x1
  6190. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_EN_SHIFT 6
  6191. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK 0x1
  6192. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT 7
  6193. u8 flags4;
  6194. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  6195. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
  6196. #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK 0x1
  6197. #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 1
  6198. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_EN_MASK 0x1
  6199. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_EN_SHIFT 2
  6200. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_EN_MASK 0x1
  6201. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_EN_SHIFT 3
  6202. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_EN_MASK 0x1
  6203. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_EN_SHIFT 4
  6204. #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_EN_MASK 0x1
  6205. #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_EN_SHIFT 5
  6206. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_EN_MASK 0x1
  6207. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_EN_SHIFT 6
  6208. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  6209. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 7
  6210. u8 flags5;
  6211. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  6212. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 0
  6213. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  6214. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 1
  6215. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  6216. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 2
  6217. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  6218. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 3
  6219. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK 0x1
  6220. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 4
  6221. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SND_SQ_CONS_EN_MASK 0x1
  6222. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SND_SQ_CONS_EN_SHIFT 5
  6223. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_MASK 0x1
  6224. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_SHIFT 6
  6225. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_MASK 0x1
  6226. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_SHIFT 7
  6227. __le32 reg0;
  6228. __le32 snd_nxt_psn;
  6229. __le32 snd_max_psn;
  6230. __le32 orq_prod;
  6231. __le32 reg4;
  6232. __le32 reg5;
  6233. __le32 reg6;
  6234. __le32 reg7;
  6235. __le32 reg8;
  6236. u8 tx_cqe_error_type;
  6237. u8 orq_cache_idx;
  6238. __le16 snd_sq_cons_th;
  6239. u8 byte4;
  6240. u8 byte5;
  6241. __le16 snd_sq_cons;
  6242. __le16 word2;
  6243. __le16 word3;
  6244. __le32 reg9;
  6245. __le32 reg10;
  6246. };
  6247. struct tstorm_roce_resp_conn_ag_ctx {
  6248. u8 byte0;
  6249. u8 state;
  6250. u8 flags0;
  6251. #define TSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  6252. #define TSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  6253. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
  6254. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
  6255. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT2_MASK 0x1
  6256. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT2_SHIFT 2
  6257. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT3_MASK 0x1
  6258. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT3_SHIFT 3
  6259. #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_MASK 0x1
  6260. #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_SHIFT 4
  6261. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT5_MASK 0x1
  6262. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT5_SHIFT 5
  6263. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  6264. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 6
  6265. u8 flags1;
  6266. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_MASK 0x3
  6267. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_SHIFT 0
  6268. #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_MASK 0x3
  6269. #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_SHIFT 2
  6270. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK 0x3
  6271. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT 4
  6272. #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  6273. #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  6274. u8 flags2;
  6275. #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK 0x3
  6276. #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT 0
  6277. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6_MASK 0x3
  6278. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6_SHIFT 2
  6279. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7_MASK 0x3
  6280. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7_SHIFT 4
  6281. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8_MASK 0x3
  6282. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8_SHIFT 6
  6283. u8 flags3;
  6284. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9_MASK 0x3
  6285. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9_SHIFT 0
  6286. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10_MASK 0x3
  6287. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10_SHIFT 2
  6288. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  6289. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 4
  6290. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_MASK 0x1
  6291. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT 5
  6292. #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_EN_MASK 0x1
  6293. #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_EN_SHIFT 6
  6294. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK 0x1
  6295. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT 7
  6296. u8 flags4;
  6297. #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  6298. #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
  6299. #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK 0x1
  6300. #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 1
  6301. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_MASK 0x1
  6302. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_SHIFT 2
  6303. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7EN_MASK 0x1
  6304. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7EN_SHIFT 3
  6305. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_MASK 0x1
  6306. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_SHIFT 4
  6307. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_MASK 0x1
  6308. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_SHIFT 5
  6309. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_MASK 0x1
  6310. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_SHIFT 6
  6311. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  6312. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 7
  6313. u8 flags5;
  6314. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  6315. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 0
  6316. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  6317. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 1
  6318. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  6319. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 2
  6320. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  6321. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 3
  6322. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK 0x1
  6323. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 4
  6324. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RQ_RULE_EN_MASK 0x1
  6325. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RQ_RULE_EN_SHIFT 5
  6326. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK 0x1
  6327. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 6
  6328. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_MASK 0x1
  6329. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_SHIFT 7
  6330. __le32 psn_and_rxmit_id_echo;
  6331. __le32 reg1;
  6332. __le32 reg2;
  6333. __le32 reg3;
  6334. __le32 reg4;
  6335. __le32 reg5;
  6336. __le32 reg6;
  6337. __le32 reg7;
  6338. __le32 reg8;
  6339. u8 tx_async_error_type;
  6340. u8 byte3;
  6341. __le16 rq_cons;
  6342. u8 byte4;
  6343. u8 byte5;
  6344. __le16 rq_prod;
  6345. __le16 conn_dpi;
  6346. __le16 irq_cons;
  6347. __le32 num_invlidated_mw;
  6348. __le32 reg10;
  6349. };
  6350. struct ustorm_roce_req_conn_ag_ctx {
  6351. u8 byte0;
  6352. u8 byte1;
  6353. u8 flags0;
  6354. #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK 0x1
  6355. #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT 0
  6356. #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK 0x1
  6357. #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT 1
  6358. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
  6359. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 2
  6360. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
  6361. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 4
  6362. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
  6363. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 6
  6364. u8 flags1;
  6365. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3_MASK 0x3
  6366. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3_SHIFT 0
  6367. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4_MASK 0x3
  6368. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4_SHIFT 2
  6369. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5_MASK 0x3
  6370. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5_SHIFT 4
  6371. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6_MASK 0x3
  6372. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6_SHIFT 6
  6373. u8 flags2;
  6374. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
  6375. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 0
  6376. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
  6377. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 1
  6378. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
  6379. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 2
  6380. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_MASK 0x1
  6381. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_SHIFT 3
  6382. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4EN_MASK 0x1
  6383. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4EN_SHIFT 4
  6384. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5EN_MASK 0x1
  6385. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5EN_SHIFT 5
  6386. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6EN_MASK 0x1
  6387. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6EN_SHIFT 6
  6388. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  6389. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 7
  6390. u8 flags3;
  6391. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  6392. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 0
  6393. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  6394. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 1
  6395. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  6396. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 2
  6397. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  6398. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 3
  6399. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK 0x1
  6400. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 4
  6401. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_MASK 0x1
  6402. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_SHIFT 5
  6403. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_MASK 0x1
  6404. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_SHIFT 6
  6405. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_MASK 0x1
  6406. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_SHIFT 7
  6407. u8 byte2;
  6408. u8 byte3;
  6409. __le16 word0;
  6410. __le16 word1;
  6411. __le32 reg0;
  6412. __le32 reg1;
  6413. __le32 reg2;
  6414. __le32 reg3;
  6415. __le16 word2;
  6416. __le16 word3;
  6417. };
  6418. struct ustorm_roce_resp_conn_ag_ctx {
  6419. u8 byte0;
  6420. u8 byte1;
  6421. u8 flags0;
  6422. #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK 0x1
  6423. #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT 0
  6424. #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
  6425. #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
  6426. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  6427. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 2
  6428. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
  6429. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 4
  6430. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
  6431. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 6
  6432. u8 flags1;
  6433. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK 0x3
  6434. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT 0
  6435. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4_MASK 0x3
  6436. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4_SHIFT 2
  6437. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5_MASK 0x3
  6438. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5_SHIFT 4
  6439. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6_MASK 0x3
  6440. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6_SHIFT 6
  6441. u8 flags2;
  6442. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  6443. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 0
  6444. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
  6445. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 1
  6446. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
  6447. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 2
  6448. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK 0x1
  6449. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT 3
  6450. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4EN_MASK 0x1
  6451. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4EN_SHIFT 4
  6452. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5EN_MASK 0x1
  6453. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5EN_SHIFT 5
  6454. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_MASK 0x1
  6455. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_SHIFT 6
  6456. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  6457. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 7
  6458. u8 flags3;
  6459. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  6460. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 0
  6461. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  6462. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 1
  6463. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  6464. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 2
  6465. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  6466. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 3
  6467. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK 0x1
  6468. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 4
  6469. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_MASK 0x1
  6470. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_SHIFT 5
  6471. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK 0x1
  6472. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 6
  6473. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_MASK 0x1
  6474. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_SHIFT 7
  6475. u8 byte2;
  6476. u8 byte3;
  6477. __le16 word0;
  6478. __le16 word1;
  6479. __le32 reg0;
  6480. __le32 reg1;
  6481. __le32 reg2;
  6482. __le32 reg3;
  6483. __le16 word2;
  6484. __le16 word3;
  6485. };
  6486. struct xstorm_roce_req_conn_ag_ctx {
  6487. u8 reserved0;
  6488. u8 state;
  6489. u8 flags0;
  6490. #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  6491. #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  6492. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED1_MASK 0x1
  6493. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED1_SHIFT 1
  6494. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED2_MASK 0x1
  6495. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED2_SHIFT 2
  6496. #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  6497. #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  6498. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED3_MASK 0x1
  6499. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED3_SHIFT 4
  6500. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED4_MASK 0x1
  6501. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED4_SHIFT 5
  6502. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED5_MASK 0x1
  6503. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED5_SHIFT 6
  6504. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED6_MASK 0x1
  6505. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED6_SHIFT 7
  6506. u8 flags1;
  6507. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED7_MASK 0x1
  6508. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED7_SHIFT 0
  6509. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED8_MASK 0x1
  6510. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED8_SHIFT 1
  6511. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT10_MASK 0x1
  6512. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT10_SHIFT 2
  6513. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT11_MASK 0x1
  6514. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT11_SHIFT 3
  6515. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT12_MASK 0x1
  6516. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT12_SHIFT 4
  6517. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT13_MASK 0x1
  6518. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT13_SHIFT 5
  6519. #define XSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_STATE_MASK 0x1
  6520. #define XSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_STATE_SHIFT 6
  6521. #define XSTORM_ROCE_REQ_CONN_AG_CTX_YSTORM_FLUSH_MASK 0x1
  6522. #define XSTORM_ROCE_REQ_CONN_AG_CTX_YSTORM_FLUSH_SHIFT 7
  6523. u8 flags2;
  6524. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
  6525. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 0
  6526. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
  6527. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 2
  6528. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
  6529. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 4
  6530. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3_MASK 0x3
  6531. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3_SHIFT 6
  6532. u8 flags3;
  6533. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_MASK 0x3
  6534. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_SHIFT 0
  6535. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_MASK 0x3
  6536. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_SHIFT 2
  6537. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_MASK 0x3
  6538. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_SHIFT 4
  6539. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  6540. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  6541. u8 flags4;
  6542. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8_MASK 0x3
  6543. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8_SHIFT 0
  6544. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9_MASK 0x3
  6545. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9_SHIFT 2
  6546. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10_MASK 0x3
  6547. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10_SHIFT 4
  6548. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11_MASK 0x3
  6549. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11_SHIFT 6
  6550. u8 flags5;
  6551. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12_MASK 0x3
  6552. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12_SHIFT 0
  6553. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13_MASK 0x3
  6554. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13_SHIFT 2
  6555. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FMR_ENDED_CF_MASK 0x3
  6556. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FMR_ENDED_CF_SHIFT 4
  6557. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15_MASK 0x3
  6558. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15_SHIFT 6
  6559. u8 flags6;
  6560. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16_MASK 0x3
  6561. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16_SHIFT 0
  6562. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17_MASK 0x3
  6563. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17_SHIFT 2
  6564. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18_MASK 0x3
  6565. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18_SHIFT 4
  6566. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19_MASK 0x3
  6567. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19_SHIFT 6
  6568. u8 flags7;
  6569. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20_MASK 0x3
  6570. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20_SHIFT 0
  6571. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21_MASK 0x3
  6572. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21_SHIFT 2
  6573. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  6574. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  6575. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
  6576. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 6
  6577. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
  6578. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 7
  6579. u8 flags8;
  6580. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
  6581. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 0
  6582. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_MASK 0x1
  6583. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_SHIFT 1
  6584. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_EN_MASK 0x1
  6585. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_EN_SHIFT 2
  6586. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_EN_MASK 0x1
  6587. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT 3
  6588. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_EN_MASK 0x1
  6589. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_EN_SHIFT 4
  6590. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  6591. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
  6592. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8EN_MASK 0x1
  6593. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8EN_SHIFT 6
  6594. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9EN_MASK 0x1
  6595. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9EN_SHIFT 7
  6596. u8 flags9;
  6597. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10EN_MASK 0x1
  6598. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10EN_SHIFT 0
  6599. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11EN_MASK 0x1
  6600. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11EN_SHIFT 1
  6601. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12EN_MASK 0x1
  6602. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12EN_SHIFT 2
  6603. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13EN_MASK 0x1
  6604. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13EN_SHIFT 3
  6605. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FME_ENDED_CF_EN_MASK 0x1
  6606. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FME_ENDED_CF_EN_SHIFT 4
  6607. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15EN_MASK 0x1
  6608. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15EN_SHIFT 5
  6609. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16EN_MASK 0x1
  6610. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16EN_SHIFT 6
  6611. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17EN_MASK 0x1
  6612. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17EN_SHIFT 7
  6613. u8 flags10;
  6614. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18EN_MASK 0x1
  6615. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18EN_SHIFT 0
  6616. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19EN_MASK 0x1
  6617. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19EN_SHIFT 1
  6618. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20EN_MASK 0x1
  6619. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20EN_SHIFT 2
  6620. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21EN_MASK 0x1
  6621. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21EN_SHIFT 3
  6622. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  6623. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  6624. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23EN_MASK 0x1
  6625. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23EN_SHIFT 5
  6626. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  6627. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 6
  6628. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  6629. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 7
  6630. u8 flags11;
  6631. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  6632. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 0
  6633. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  6634. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 1
  6635. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  6636. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 2
  6637. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK 0x1
  6638. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 3
  6639. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_MASK 0x1
  6640. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_SHIFT 4
  6641. #define XSTORM_ROCE_REQ_CONN_AG_CTX_E2E_CREDIT_RULE_EN_MASK 0x1
  6642. #define XSTORM_ROCE_REQ_CONN_AG_CTX_E2E_CREDIT_RULE_EN_SHIFT 5
  6643. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  6644. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  6645. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE9EN_MASK 0x1
  6646. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE9EN_SHIFT 7
  6647. u8 flags12;
  6648. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_PROD_EN_MASK 0x1
  6649. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_PROD_EN_SHIFT 0
  6650. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE11EN_MASK 0x1
  6651. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE11EN_SHIFT 1
  6652. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  6653. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  6654. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  6655. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  6656. #define XSTORM_ROCE_REQ_CONN_AG_CTX_INV_FENCE_RULE_EN_MASK 0x1
  6657. #define XSTORM_ROCE_REQ_CONN_AG_CTX_INV_FENCE_RULE_EN_SHIFT 4
  6658. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE15EN_MASK 0x1
  6659. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE15EN_SHIFT 5
  6660. #define XSTORM_ROCE_REQ_CONN_AG_CTX_ORQ_FENCE_RULE_EN_MASK 0x1
  6661. #define XSTORM_ROCE_REQ_CONN_AG_CTX_ORQ_FENCE_RULE_EN_SHIFT 6
  6662. #define XSTORM_ROCE_REQ_CONN_AG_CTX_MAX_ORD_RULE_EN_MASK 0x1
  6663. #define XSTORM_ROCE_REQ_CONN_AG_CTX_MAX_ORD_RULE_EN_SHIFT 7
  6664. u8 flags13;
  6665. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE18EN_MASK 0x1
  6666. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE18EN_SHIFT 0
  6667. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE19EN_MASK 0x1
  6668. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE19EN_SHIFT 1
  6669. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  6670. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  6671. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  6672. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  6673. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  6674. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  6675. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  6676. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  6677. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  6678. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  6679. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  6680. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  6681. u8 flags14;
  6682. #define XSTORM_ROCE_REQ_CONN_AG_CTX_MIGRATION_FLAG_MASK 0x1
  6683. #define XSTORM_ROCE_REQ_CONN_AG_CTX_MIGRATION_FLAG_SHIFT 0
  6684. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT17_MASK 0x1
  6685. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT17_SHIFT 1
  6686. #define XSTORM_ROCE_REQ_CONN_AG_CTX_DPM_PORT_NUM_MASK 0x3
  6687. #define XSTORM_ROCE_REQ_CONN_AG_CTX_DPM_PORT_NUM_SHIFT 2
  6688. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED_MASK 0x1
  6689. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED_SHIFT 4
  6690. #define XSTORM_ROCE_REQ_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
  6691. #define XSTORM_ROCE_REQ_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
  6692. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23_MASK 0x3
  6693. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23_SHIFT 6
  6694. u8 byte2;
  6695. __le16 physical_q0;
  6696. __le16 word1;
  6697. __le16 sq_cmp_cons;
  6698. __le16 sq_cons;
  6699. __le16 sq_prod;
  6700. __le16 word5;
  6701. __le16 conn_dpi;
  6702. u8 byte3;
  6703. u8 byte4;
  6704. u8 byte5;
  6705. u8 byte6;
  6706. __le32 lsn;
  6707. __le32 ssn;
  6708. __le32 snd_una_psn;
  6709. __le32 snd_nxt_psn;
  6710. __le32 reg4;
  6711. __le32 orq_cons_th;
  6712. __le32 orq_cons;
  6713. };
  6714. struct xstorm_roce_resp_conn_ag_ctx {
  6715. u8 reserved0;
  6716. u8 state;
  6717. u8 flags0;
  6718. #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  6719. #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  6720. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED1_MASK 0x1
  6721. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED1_SHIFT 1
  6722. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED2_MASK 0x1
  6723. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED2_SHIFT 2
  6724. #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  6725. #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  6726. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED3_MASK 0x1
  6727. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED3_SHIFT 4
  6728. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED4_MASK 0x1
  6729. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED4_SHIFT 5
  6730. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED5_MASK 0x1
  6731. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED5_SHIFT 6
  6732. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED6_MASK 0x1
  6733. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED6_SHIFT 7
  6734. u8 flags1;
  6735. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED7_MASK 0x1
  6736. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED7_SHIFT 0
  6737. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED8_MASK 0x1
  6738. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED8_SHIFT 1
  6739. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT10_MASK 0x1
  6740. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT10_SHIFT 2
  6741. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT11_MASK 0x1
  6742. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT11_SHIFT 3
  6743. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT12_MASK 0x1
  6744. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT12_SHIFT 4
  6745. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT13_MASK 0x1
  6746. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT13_SHIFT 5
  6747. #define XSTORM_ROCE_RESP_CONN_AG_CTX_ERROR_STATE_MASK 0x1
  6748. #define XSTORM_ROCE_RESP_CONN_AG_CTX_ERROR_STATE_SHIFT 6
  6749. #define XSTORM_ROCE_RESP_CONN_AG_CTX_YSTORM_FLUSH_MASK 0x1
  6750. #define XSTORM_ROCE_RESP_CONN_AG_CTX_YSTORM_FLUSH_SHIFT 7
  6751. u8 flags2;
  6752. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  6753. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 0
  6754. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
  6755. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 2
  6756. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
  6757. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 4
  6758. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK 0x3
  6759. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT 6
  6760. u8 flags3;
  6761. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_MASK 0x3
  6762. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_SHIFT 0
  6763. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_MASK 0x3
  6764. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_SHIFT 2
  6765. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_MASK 0x3
  6766. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_SHIFT 4
  6767. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  6768. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  6769. u8 flags4;
  6770. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8_MASK 0x3
  6771. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8_SHIFT 0
  6772. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9_MASK 0x3
  6773. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9_SHIFT 2
  6774. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10_MASK 0x3
  6775. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10_SHIFT 4
  6776. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11_MASK 0x3
  6777. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11_SHIFT 6
  6778. u8 flags5;
  6779. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12_MASK 0x3
  6780. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12_SHIFT 0
  6781. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13_MASK 0x3
  6782. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13_SHIFT 2
  6783. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14_MASK 0x3
  6784. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14_SHIFT 4
  6785. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15_MASK 0x3
  6786. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15_SHIFT 6
  6787. u8 flags6;
  6788. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16_MASK 0x3
  6789. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16_SHIFT 0
  6790. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17_MASK 0x3
  6791. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17_SHIFT 2
  6792. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18_MASK 0x3
  6793. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18_SHIFT 4
  6794. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19_MASK 0x3
  6795. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19_SHIFT 6
  6796. u8 flags7;
  6797. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20_MASK 0x3
  6798. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20_SHIFT 0
  6799. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21_MASK 0x3
  6800. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21_SHIFT 2
  6801. #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  6802. #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  6803. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  6804. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 6
  6805. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
  6806. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 7
  6807. u8 flags8;
  6808. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
  6809. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 0
  6810. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK 0x1
  6811. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT 1
  6812. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_EN_MASK 0x1
  6813. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_EN_SHIFT 2
  6814. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_MASK 0x1
  6815. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT 3
  6816. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_EN_MASK 0x1
  6817. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_EN_SHIFT 4
  6818. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  6819. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
  6820. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_MASK 0x1
  6821. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_SHIFT 6
  6822. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_MASK 0x1
  6823. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_SHIFT 7
  6824. u8 flags9;
  6825. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_MASK 0x1
  6826. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_SHIFT 0
  6827. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11EN_MASK 0x1
  6828. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11EN_SHIFT 1
  6829. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12EN_MASK 0x1
  6830. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12EN_SHIFT 2
  6831. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13EN_MASK 0x1
  6832. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13EN_SHIFT 3
  6833. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14EN_MASK 0x1
  6834. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14EN_SHIFT 4
  6835. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15EN_MASK 0x1
  6836. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15EN_SHIFT 5
  6837. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16EN_MASK 0x1
  6838. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16EN_SHIFT 6
  6839. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17EN_MASK 0x1
  6840. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17EN_SHIFT 7
  6841. u8 flags10;
  6842. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18EN_MASK 0x1
  6843. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18EN_SHIFT 0
  6844. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19EN_MASK 0x1
  6845. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19EN_SHIFT 1
  6846. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20EN_MASK 0x1
  6847. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20EN_SHIFT 2
  6848. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21EN_MASK 0x1
  6849. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21EN_SHIFT 3
  6850. #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  6851. #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  6852. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23EN_MASK 0x1
  6853. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23EN_SHIFT 5
  6854. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  6855. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 6
  6856. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  6857. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 7
  6858. u8 flags11;
  6859. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  6860. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 0
  6861. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  6862. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 1
  6863. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  6864. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 2
  6865. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK 0x1
  6866. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 3
  6867. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_MASK 0x1
  6868. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_SHIFT 4
  6869. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK 0x1
  6870. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 5
  6871. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  6872. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  6873. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE9EN_MASK 0x1
  6874. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE9EN_SHIFT 7
  6875. u8 flags12;
  6876. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE10EN_MASK 0x1
  6877. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE10EN_SHIFT 0
  6878. #define XSTORM_ROCE_RESP_CONN_AG_CTX_IRQ_PROD_RULE_EN_MASK 0x1
  6879. #define XSTORM_ROCE_RESP_CONN_AG_CTX_IRQ_PROD_RULE_EN_SHIFT 1
  6880. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  6881. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  6882. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  6883. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  6884. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE14EN_MASK 0x1
  6885. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE14EN_SHIFT 4
  6886. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE15EN_MASK 0x1
  6887. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE15EN_SHIFT 5
  6888. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE16EN_MASK 0x1
  6889. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE16EN_SHIFT 6
  6890. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE17EN_MASK 0x1
  6891. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE17EN_SHIFT 7
  6892. u8 flags13;
  6893. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE18EN_MASK 0x1
  6894. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE18EN_SHIFT 0
  6895. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE19EN_MASK 0x1
  6896. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE19EN_SHIFT 1
  6897. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  6898. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  6899. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  6900. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  6901. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  6902. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  6903. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  6904. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  6905. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  6906. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  6907. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  6908. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  6909. u8 flags14;
  6910. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT16_MASK 0x1
  6911. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT16_SHIFT 0
  6912. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT17_MASK 0x1
  6913. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT17_SHIFT 1
  6914. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT18_MASK 0x1
  6915. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT18_SHIFT 2
  6916. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT19_MASK 0x1
  6917. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT19_SHIFT 3
  6918. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT20_MASK 0x1
  6919. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT20_SHIFT 4
  6920. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT21_MASK 0x1
  6921. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT21_SHIFT 5
  6922. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23_MASK 0x3
  6923. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23_SHIFT 6
  6924. u8 byte2;
  6925. __le16 physical_q0;
  6926. __le16 word1;
  6927. __le16 irq_prod;
  6928. __le16 word3;
  6929. __le16 word4;
  6930. __le16 word5;
  6931. __le16 irq_cons;
  6932. u8 rxmit_opcode;
  6933. u8 byte4;
  6934. u8 byte5;
  6935. u8 byte6;
  6936. __le32 rxmit_psn_and_id;
  6937. __le32 rxmit_bytes_length;
  6938. __le32 psn;
  6939. __le32 reg3;
  6940. __le32 reg4;
  6941. __le32 reg5;
  6942. __le32 msn_and_syndrome;
  6943. };
  6944. struct ystorm_roce_req_conn_ag_ctx {
  6945. u8 byte0;
  6946. u8 byte1;
  6947. u8 flags0;
  6948. #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK 0x1
  6949. #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT 0
  6950. #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK 0x1
  6951. #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT 1
  6952. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
  6953. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 2
  6954. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
  6955. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 4
  6956. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
  6957. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 6
  6958. u8 flags1;
  6959. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
  6960. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 0
  6961. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
  6962. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 1
  6963. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
  6964. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 2
  6965. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  6966. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 3
  6967. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  6968. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 4
  6969. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  6970. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 5
  6971. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  6972. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 6
  6973. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  6974. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 7
  6975. u8 byte2;
  6976. u8 byte3;
  6977. __le16 word0;
  6978. __le32 reg0;
  6979. __le32 reg1;
  6980. __le16 word1;
  6981. __le16 word2;
  6982. __le16 word3;
  6983. __le16 word4;
  6984. __le32 reg2;
  6985. __le32 reg3;
  6986. };
  6987. struct ystorm_roce_resp_conn_ag_ctx {
  6988. u8 byte0;
  6989. u8 byte1;
  6990. u8 flags0;
  6991. #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK 0x1
  6992. #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT 0
  6993. #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
  6994. #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
  6995. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  6996. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 2
  6997. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
  6998. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 4
  6999. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
  7000. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 6
  7001. u8 flags1;
  7002. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  7003. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 0
  7004. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
  7005. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 1
  7006. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
  7007. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 2
  7008. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  7009. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 3
  7010. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  7011. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 4
  7012. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  7013. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 5
  7014. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  7015. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 6
  7016. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  7017. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 7
  7018. u8 byte2;
  7019. u8 byte3;
  7020. __le16 word0;
  7021. __le32 reg0;
  7022. __le32 reg1;
  7023. __le16 word1;
  7024. __le16 word2;
  7025. __le16 word3;
  7026. __le16 word4;
  7027. __le32 reg2;
  7028. __le32 reg3;
  7029. };
  7030. struct ystorm_iscsi_conn_st_ctx {
  7031. __le32 reserved[4];
  7032. };
  7033. struct pstorm_iscsi_tcp_conn_st_ctx {
  7034. __le32 tcp[32];
  7035. __le32 iscsi[4];
  7036. };
  7037. struct xstorm_iscsi_tcp_conn_st_ctx {
  7038. __le32 reserved_iscsi[40];
  7039. __le32 reserved_tcp[4];
  7040. };
  7041. struct xstorm_iscsi_conn_ag_ctx {
  7042. u8 cdu_validation;
  7043. u8 state;
  7044. u8 flags0;
  7045. #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  7046. #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  7047. #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM1_MASK 0x1
  7048. #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM1_SHIFT 1
  7049. #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED1_MASK 0x1
  7050. #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED1_SHIFT 2
  7051. #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  7052. #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  7053. #define XSTORM_ISCSI_CONN_AG_CTX_BIT4_MASK 0x1
  7054. #define XSTORM_ISCSI_CONN_AG_CTX_BIT4_SHIFT 4
  7055. #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED2_MASK 0x1
  7056. #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED2_SHIFT 5
  7057. #define XSTORM_ISCSI_CONN_AG_CTX_BIT6_MASK 0x1
  7058. #define XSTORM_ISCSI_CONN_AG_CTX_BIT6_SHIFT 6
  7059. #define XSTORM_ISCSI_CONN_AG_CTX_BIT7_MASK 0x1
  7060. #define XSTORM_ISCSI_CONN_AG_CTX_BIT7_SHIFT 7
  7061. u8 flags1;
  7062. #define XSTORM_ISCSI_CONN_AG_CTX_BIT8_MASK 0x1
  7063. #define XSTORM_ISCSI_CONN_AG_CTX_BIT8_SHIFT 0
  7064. #define XSTORM_ISCSI_CONN_AG_CTX_BIT9_MASK 0x1
  7065. #define XSTORM_ISCSI_CONN_AG_CTX_BIT9_SHIFT 1
  7066. #define XSTORM_ISCSI_CONN_AG_CTX_BIT10_MASK 0x1
  7067. #define XSTORM_ISCSI_CONN_AG_CTX_BIT10_SHIFT 2
  7068. #define XSTORM_ISCSI_CONN_AG_CTX_BIT11_MASK 0x1
  7069. #define XSTORM_ISCSI_CONN_AG_CTX_BIT11_SHIFT 3
  7070. #define XSTORM_ISCSI_CONN_AG_CTX_BIT12_MASK 0x1
  7071. #define XSTORM_ISCSI_CONN_AG_CTX_BIT12_SHIFT 4
  7072. #define XSTORM_ISCSI_CONN_AG_CTX_BIT13_MASK 0x1
  7073. #define XSTORM_ISCSI_CONN_AG_CTX_BIT13_SHIFT 5
  7074. #define XSTORM_ISCSI_CONN_AG_CTX_BIT14_MASK 0x1
  7075. #define XSTORM_ISCSI_CONN_AG_CTX_BIT14_SHIFT 6
  7076. #define XSTORM_ISCSI_CONN_AG_CTX_TX_TRUNCATE_MASK 0x1
  7077. #define XSTORM_ISCSI_CONN_AG_CTX_TX_TRUNCATE_SHIFT 7
  7078. u8 flags2;
  7079. #define XSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  7080. #define XSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 0
  7081. #define XSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
  7082. #define XSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 2
  7083. #define XSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
  7084. #define XSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 4
  7085. #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_MASK 0x3
  7086. #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT 6
  7087. u8 flags3;
  7088. #define XSTORM_ISCSI_CONN_AG_CTX_CF4_MASK 0x3
  7089. #define XSTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT 0
  7090. #define XSTORM_ISCSI_CONN_AG_CTX_CF5_MASK 0x3
  7091. #define XSTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT 2
  7092. #define XSTORM_ISCSI_CONN_AG_CTX_CF6_MASK 0x3
  7093. #define XSTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT 4
  7094. #define XSTORM_ISCSI_CONN_AG_CTX_CF7_MASK 0x3
  7095. #define XSTORM_ISCSI_CONN_AG_CTX_CF7_SHIFT 6
  7096. u8 flags4;
  7097. #define XSTORM_ISCSI_CONN_AG_CTX_CF8_MASK 0x3
  7098. #define XSTORM_ISCSI_CONN_AG_CTX_CF8_SHIFT 0
  7099. #define XSTORM_ISCSI_CONN_AG_CTX_CF9_MASK 0x3
  7100. #define XSTORM_ISCSI_CONN_AG_CTX_CF9_SHIFT 2
  7101. #define XSTORM_ISCSI_CONN_AG_CTX_CF10_MASK 0x3
  7102. #define XSTORM_ISCSI_CONN_AG_CTX_CF10_SHIFT 4
  7103. #define XSTORM_ISCSI_CONN_AG_CTX_CF11_MASK 0x3
  7104. #define XSTORM_ISCSI_CONN_AG_CTX_CF11_SHIFT 6
  7105. u8 flags5;
  7106. #define XSTORM_ISCSI_CONN_AG_CTX_CF12_MASK 0x3
  7107. #define XSTORM_ISCSI_CONN_AG_CTX_CF12_SHIFT 0
  7108. #define XSTORM_ISCSI_CONN_AG_CTX_CF13_MASK 0x3
  7109. #define XSTORM_ISCSI_CONN_AG_CTX_CF13_SHIFT 2
  7110. #define XSTORM_ISCSI_CONN_AG_CTX_CF14_MASK 0x3
  7111. #define XSTORM_ISCSI_CONN_AG_CTX_CF14_SHIFT 4
  7112. #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_MASK 0x3
  7113. #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_SHIFT 6
  7114. u8 flags6;
  7115. #define XSTORM_ISCSI_CONN_AG_CTX_CF16_MASK 0x3
  7116. #define XSTORM_ISCSI_CONN_AG_CTX_CF16_SHIFT 0
  7117. #define XSTORM_ISCSI_CONN_AG_CTX_CF17_MASK 0x3
  7118. #define XSTORM_ISCSI_CONN_AG_CTX_CF17_SHIFT 2
  7119. #define XSTORM_ISCSI_CONN_AG_CTX_CF18_MASK 0x3
  7120. #define XSTORM_ISCSI_CONN_AG_CTX_CF18_SHIFT 4
  7121. #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_MASK 0x3
  7122. #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_SHIFT 6
  7123. u8 flags7;
  7124. #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  7125. #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  7126. #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q1_MASK 0x3
  7127. #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q1_SHIFT 2
  7128. #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  7129. #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  7130. #define XSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  7131. #define XSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 6
  7132. #define XSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
  7133. #define XSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 7
  7134. u8 flags8;
  7135. #define XSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
  7136. #define XSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 0
  7137. #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1
  7138. #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 1
  7139. #define XSTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK 0x1
  7140. #define XSTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT 2
  7141. #define XSTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK 0x1
  7142. #define XSTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT 3
  7143. #define XSTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK 0x1
  7144. #define XSTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT 4
  7145. #define XSTORM_ISCSI_CONN_AG_CTX_CF7EN_MASK 0x1
  7146. #define XSTORM_ISCSI_CONN_AG_CTX_CF7EN_SHIFT 5
  7147. #define XSTORM_ISCSI_CONN_AG_CTX_CF8EN_MASK 0x1
  7148. #define XSTORM_ISCSI_CONN_AG_CTX_CF8EN_SHIFT 6
  7149. #define XSTORM_ISCSI_CONN_AG_CTX_CF9EN_MASK 0x1
  7150. #define XSTORM_ISCSI_CONN_AG_CTX_CF9EN_SHIFT 7
  7151. u8 flags9;
  7152. #define XSTORM_ISCSI_CONN_AG_CTX_CF10EN_MASK 0x1
  7153. #define XSTORM_ISCSI_CONN_AG_CTX_CF10EN_SHIFT 0
  7154. #define XSTORM_ISCSI_CONN_AG_CTX_CF11EN_MASK 0x1
  7155. #define XSTORM_ISCSI_CONN_AG_CTX_CF11EN_SHIFT 1
  7156. #define XSTORM_ISCSI_CONN_AG_CTX_CF12EN_MASK 0x1
  7157. #define XSTORM_ISCSI_CONN_AG_CTX_CF12EN_SHIFT 2
  7158. #define XSTORM_ISCSI_CONN_AG_CTX_CF13EN_MASK 0x1
  7159. #define XSTORM_ISCSI_CONN_AG_CTX_CF13EN_SHIFT 3
  7160. #define XSTORM_ISCSI_CONN_AG_CTX_CF14EN_MASK 0x1
  7161. #define XSTORM_ISCSI_CONN_AG_CTX_CF14EN_SHIFT 4
  7162. #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_EN_MASK 0x1
  7163. #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_EN_SHIFT 5
  7164. #define XSTORM_ISCSI_CONN_AG_CTX_CF16EN_MASK 0x1
  7165. #define XSTORM_ISCSI_CONN_AG_CTX_CF16EN_SHIFT 6
  7166. #define XSTORM_ISCSI_CONN_AG_CTX_CF17EN_MASK 0x1
  7167. #define XSTORM_ISCSI_CONN_AG_CTX_CF17EN_SHIFT 7
  7168. u8 flags10;
  7169. #define XSTORM_ISCSI_CONN_AG_CTX_CF18EN_MASK 0x1
  7170. #define XSTORM_ISCSI_CONN_AG_CTX_CF18EN_SHIFT 0
  7171. #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_EN_MASK 0x1
  7172. #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_EN_SHIFT 1
  7173. #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  7174. #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
  7175. #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q1_EN_MASK 0x1
  7176. #define XSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q1_EN_SHIFT 3
  7177. #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  7178. #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  7179. #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_EN_MASK 0x1
  7180. #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_EN_SHIFT 5
  7181. #define XSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  7182. #define XSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 6
  7183. #define XSTORM_ISCSI_CONN_AG_CTX_MORE_TO_SEND_DEC_RULE_EN_MASK 0x1
  7184. #define XSTORM_ISCSI_CONN_AG_CTX_MORE_TO_SEND_DEC_RULE_EN_SHIFT 7
  7185. u8 flags11;
  7186. #define XSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
  7187. #define XSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 0
  7188. #define XSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  7189. #define XSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 1
  7190. #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED3_MASK 0x1
  7191. #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED3_SHIFT 2
  7192. #define XSTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK 0x1
  7193. #define XSTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 3
  7194. #define XSTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK 0x1
  7195. #define XSTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 4
  7196. #define XSTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK 0x1
  7197. #define XSTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 5
  7198. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  7199. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  7200. #define XSTORM_ISCSI_CONN_AG_CTX_RULE9EN_MASK 0x1
  7201. #define XSTORM_ISCSI_CONN_AG_CTX_RULE9EN_SHIFT 7
  7202. u8 flags12;
  7203. #define XSTORM_ISCSI_CONN_AG_CTX_SQ_DEC_RULE_EN_MASK 0x1
  7204. #define XSTORM_ISCSI_CONN_AG_CTX_SQ_DEC_RULE_EN_SHIFT 0
  7205. #define XSTORM_ISCSI_CONN_AG_CTX_RULE11EN_MASK 0x1
  7206. #define XSTORM_ISCSI_CONN_AG_CTX_RULE11EN_SHIFT 1
  7207. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  7208. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  7209. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  7210. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  7211. #define XSTORM_ISCSI_CONN_AG_CTX_RULE14EN_MASK 0x1
  7212. #define XSTORM_ISCSI_CONN_AG_CTX_RULE14EN_SHIFT 4
  7213. #define XSTORM_ISCSI_CONN_AG_CTX_RULE15EN_MASK 0x1
  7214. #define XSTORM_ISCSI_CONN_AG_CTX_RULE15EN_SHIFT 5
  7215. #define XSTORM_ISCSI_CONN_AG_CTX_RULE16EN_MASK 0x1
  7216. #define XSTORM_ISCSI_CONN_AG_CTX_RULE16EN_SHIFT 6
  7217. #define XSTORM_ISCSI_CONN_AG_CTX_RULE17EN_MASK 0x1
  7218. #define XSTORM_ISCSI_CONN_AG_CTX_RULE17EN_SHIFT 7
  7219. u8 flags13;
  7220. #define XSTORM_ISCSI_CONN_AG_CTX_R2TQ_DEC_RULE_EN_MASK 0x1
  7221. #define XSTORM_ISCSI_CONN_AG_CTX_R2TQ_DEC_RULE_EN_SHIFT 0
  7222. #define XSTORM_ISCSI_CONN_AG_CTX_HQ_DEC_RULE_EN_MASK 0x1
  7223. #define XSTORM_ISCSI_CONN_AG_CTX_HQ_DEC_RULE_EN_SHIFT 1
  7224. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  7225. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  7226. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  7227. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  7228. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  7229. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  7230. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  7231. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  7232. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  7233. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  7234. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  7235. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  7236. u8 flags14;
  7237. #define XSTORM_ISCSI_CONN_AG_CTX_BIT16_MASK 0x1
  7238. #define XSTORM_ISCSI_CONN_AG_CTX_BIT16_SHIFT 0
  7239. #define XSTORM_ISCSI_CONN_AG_CTX_BIT17_MASK 0x1
  7240. #define XSTORM_ISCSI_CONN_AG_CTX_BIT17_SHIFT 1
  7241. #define XSTORM_ISCSI_CONN_AG_CTX_BIT18_MASK 0x1
  7242. #define XSTORM_ISCSI_CONN_AG_CTX_BIT18_SHIFT 2
  7243. #define XSTORM_ISCSI_CONN_AG_CTX_BIT19_MASK 0x1
  7244. #define XSTORM_ISCSI_CONN_AG_CTX_BIT19_SHIFT 3
  7245. #define XSTORM_ISCSI_CONN_AG_CTX_BIT20_MASK 0x1
  7246. #define XSTORM_ISCSI_CONN_AG_CTX_BIT20_SHIFT 4
  7247. #define XSTORM_ISCSI_CONN_AG_CTX_DUMMY_READ_DONE_MASK 0x1
  7248. #define XSTORM_ISCSI_CONN_AG_CTX_DUMMY_READ_DONE_SHIFT 5
  7249. #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_MASK 0x3
  7250. #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_SHIFT 6
  7251. u8 byte2;
  7252. __le16 physical_q0;
  7253. __le16 physical_q1;
  7254. __le16 dummy_dorq_var;
  7255. __le16 sq_cons;
  7256. __le16 sq_prod;
  7257. __le16 word5;
  7258. __le16 slow_io_total_data_tx_update;
  7259. u8 byte3;
  7260. u8 byte4;
  7261. u8 byte5;
  7262. u8 byte6;
  7263. __le32 reg0;
  7264. __le32 reg1;
  7265. __le32 reg2;
  7266. __le32 more_to_send_seq;
  7267. __le32 reg4;
  7268. __le32 reg5;
  7269. __le32 hq_scan_next_relevant_ack;
  7270. __le16 r2tq_prod;
  7271. __le16 r2tq_cons;
  7272. __le16 hq_prod;
  7273. __le16 hq_cons;
  7274. __le32 remain_seq;
  7275. __le32 bytes_to_next_pdu;
  7276. __le32 hq_tcp_seq;
  7277. u8 byte7;
  7278. u8 byte8;
  7279. u8 byte9;
  7280. u8 byte10;
  7281. u8 byte11;
  7282. u8 byte12;
  7283. u8 byte13;
  7284. u8 byte14;
  7285. u8 byte15;
  7286. u8 byte16;
  7287. __le16 word11;
  7288. __le32 reg10;
  7289. __le32 reg11;
  7290. __le32 exp_stat_sn;
  7291. __le32 reg13;
  7292. __le32 reg14;
  7293. __le32 reg15;
  7294. __le32 reg16;
  7295. __le32 reg17;
  7296. };
  7297. struct tstorm_iscsi_conn_ag_ctx {
  7298. u8 reserved0;
  7299. u8 state;
  7300. u8 flags0;
  7301. #define TSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  7302. #define TSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  7303. #define TSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
  7304. #define TSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
  7305. #define TSTORM_ISCSI_CONN_AG_CTX_BIT2_MASK 0x1
  7306. #define TSTORM_ISCSI_CONN_AG_CTX_BIT2_SHIFT 2
  7307. #define TSTORM_ISCSI_CONN_AG_CTX_BIT3_MASK 0x1
  7308. #define TSTORM_ISCSI_CONN_AG_CTX_BIT3_SHIFT 3
  7309. #define TSTORM_ISCSI_CONN_AG_CTX_BIT4_MASK 0x1
  7310. #define TSTORM_ISCSI_CONN_AG_CTX_BIT4_SHIFT 4
  7311. #define TSTORM_ISCSI_CONN_AG_CTX_BIT5_MASK 0x1
  7312. #define TSTORM_ISCSI_CONN_AG_CTX_BIT5_SHIFT 5
  7313. #define TSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  7314. #define TSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 6
  7315. u8 flags1;
  7316. #define TSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
  7317. #define TSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 0
  7318. #define TSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
  7319. #define TSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 2
  7320. #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_MASK 0x3
  7321. #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT 4
  7322. #define TSTORM_ISCSI_CONN_AG_CTX_CF4_MASK 0x3
  7323. #define TSTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT 6
  7324. u8 flags2;
  7325. #define TSTORM_ISCSI_CONN_AG_CTX_CF5_MASK 0x3
  7326. #define TSTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT 0
  7327. #define TSTORM_ISCSI_CONN_AG_CTX_CF6_MASK 0x3
  7328. #define TSTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT 2
  7329. #define TSTORM_ISCSI_CONN_AG_CTX_CF7_MASK 0x3
  7330. #define TSTORM_ISCSI_CONN_AG_CTX_CF7_SHIFT 4
  7331. #define TSTORM_ISCSI_CONN_AG_CTX_CF8_MASK 0x3
  7332. #define TSTORM_ISCSI_CONN_AG_CTX_CF8_SHIFT 6
  7333. u8 flags3;
  7334. #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  7335. #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  7336. #define TSTORM_ISCSI_CONN_AG_CTX_CF10_MASK 0x3
  7337. #define TSTORM_ISCSI_CONN_AG_CTX_CF10_SHIFT 2
  7338. #define TSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  7339. #define TSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 4
  7340. #define TSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
  7341. #define TSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 5
  7342. #define TSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
  7343. #define TSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 6
  7344. #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1
  7345. #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 7
  7346. u8 flags4;
  7347. #define TSTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK 0x1
  7348. #define TSTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT 0
  7349. #define TSTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK 0x1
  7350. #define TSTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT 1
  7351. #define TSTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK 0x1
  7352. #define TSTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT 2
  7353. #define TSTORM_ISCSI_CONN_AG_CTX_CF7EN_MASK 0x1
  7354. #define TSTORM_ISCSI_CONN_AG_CTX_CF7EN_SHIFT 3
  7355. #define TSTORM_ISCSI_CONN_AG_CTX_CF8EN_MASK 0x1
  7356. #define TSTORM_ISCSI_CONN_AG_CTX_CF8EN_SHIFT 4
  7357. #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  7358. #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 5
  7359. #define TSTORM_ISCSI_CONN_AG_CTX_CF10EN_MASK 0x1
  7360. #define TSTORM_ISCSI_CONN_AG_CTX_CF10EN_SHIFT 6
  7361. #define TSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  7362. #define TSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 7
  7363. u8 flags5;
  7364. #define TSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
  7365. #define TSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 0
  7366. #define TSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
  7367. #define TSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 1
  7368. #define TSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  7369. #define TSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 2
  7370. #define TSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
  7371. #define TSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 3
  7372. #define TSTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK 0x1
  7373. #define TSTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 4
  7374. #define TSTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK 0x1
  7375. #define TSTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 5
  7376. #define TSTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK 0x1
  7377. #define TSTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 6
  7378. #define TSTORM_ISCSI_CONN_AG_CTX_RULE8EN_MASK 0x1
  7379. #define TSTORM_ISCSI_CONN_AG_CTX_RULE8EN_SHIFT 7
  7380. __le32 reg0;
  7381. __le32 reg1;
  7382. __le32 reg2;
  7383. __le32 reg3;
  7384. __le32 reg4;
  7385. __le32 reg5;
  7386. __le32 reg6;
  7387. __le32 reg7;
  7388. __le32 reg8;
  7389. u8 byte2;
  7390. u8 byte3;
  7391. __le16 word0;
  7392. };
  7393. struct ustorm_iscsi_conn_ag_ctx {
  7394. u8 byte0;
  7395. u8 byte1;
  7396. u8 flags0;
  7397. #define USTORM_ISCSI_CONN_AG_CTX_BIT0_MASK 0x1
  7398. #define USTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT 0
  7399. #define USTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
  7400. #define USTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
  7401. #define USTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  7402. #define USTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 2
  7403. #define USTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
  7404. #define USTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 4
  7405. #define USTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
  7406. #define USTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 6
  7407. u8 flags1;
  7408. #define USTORM_ISCSI_CONN_AG_CTX_CF3_MASK 0x3
  7409. #define USTORM_ISCSI_CONN_AG_CTX_CF3_SHIFT 0
  7410. #define USTORM_ISCSI_CONN_AG_CTX_CF4_MASK 0x3
  7411. #define USTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT 2
  7412. #define USTORM_ISCSI_CONN_AG_CTX_CF5_MASK 0x3
  7413. #define USTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT 4
  7414. #define USTORM_ISCSI_CONN_AG_CTX_CF6_MASK 0x3
  7415. #define USTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT 6
  7416. u8 flags2;
  7417. #define USTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  7418. #define USTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 0
  7419. #define USTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
  7420. #define USTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 1
  7421. #define USTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
  7422. #define USTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 2
  7423. #define USTORM_ISCSI_CONN_AG_CTX_CF3EN_MASK 0x1
  7424. #define USTORM_ISCSI_CONN_AG_CTX_CF3EN_SHIFT 3
  7425. #define USTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK 0x1
  7426. #define USTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT 4
  7427. #define USTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK 0x1
  7428. #define USTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT 5
  7429. #define USTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK 0x1
  7430. #define USTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT 6
  7431. #define USTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  7432. #define USTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 7
  7433. u8 flags3;
  7434. #define USTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
  7435. #define USTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 0
  7436. #define USTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
  7437. #define USTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 1
  7438. #define USTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  7439. #define USTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 2
  7440. #define USTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
  7441. #define USTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 3
  7442. #define USTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK 0x1
  7443. #define USTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 4
  7444. #define USTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK 0x1
  7445. #define USTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 5
  7446. #define USTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK 0x1
  7447. #define USTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 6
  7448. #define USTORM_ISCSI_CONN_AG_CTX_RULE8EN_MASK 0x1
  7449. #define USTORM_ISCSI_CONN_AG_CTX_RULE8EN_SHIFT 7
  7450. u8 byte2;
  7451. u8 byte3;
  7452. __le16 word0;
  7453. __le16 word1;
  7454. __le32 reg0;
  7455. __le32 reg1;
  7456. __le32 reg2;
  7457. __le32 reg3;
  7458. __le16 word2;
  7459. __le16 word3;
  7460. };
  7461. struct tstorm_iscsi_conn_st_ctx {
  7462. __le32 reserved[40];
  7463. };
  7464. struct mstorm_iscsi_conn_ag_ctx {
  7465. u8 reserved;
  7466. u8 state;
  7467. u8 flags0;
  7468. #define MSTORM_ISCSI_CONN_AG_CTX_BIT0_MASK 0x1
  7469. #define MSTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT 0
  7470. #define MSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
  7471. #define MSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
  7472. #define MSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  7473. #define MSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 2
  7474. #define MSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
  7475. #define MSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 4
  7476. #define MSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
  7477. #define MSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 6
  7478. u8 flags1;
  7479. #define MSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  7480. #define MSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 0
  7481. #define MSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
  7482. #define MSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 1
  7483. #define MSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
  7484. #define MSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 2
  7485. #define MSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  7486. #define MSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 3
  7487. #define MSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
  7488. #define MSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 4
  7489. #define MSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
  7490. #define MSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 5
  7491. #define MSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  7492. #define MSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 6
  7493. #define MSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
  7494. #define MSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 7
  7495. __le16 word0;
  7496. __le16 word1;
  7497. __le32 reg0;
  7498. __le32 reg1;
  7499. };
  7500. struct mstorm_iscsi_tcp_conn_st_ctx {
  7501. __le32 reserved_tcp[20];
  7502. __le32 reserved_iscsi[8];
  7503. };
  7504. struct ustorm_iscsi_conn_st_ctx {
  7505. __le32 reserved[52];
  7506. };
  7507. struct iscsi_conn_context {
  7508. struct ystorm_iscsi_conn_st_ctx ystorm_st_context;
  7509. struct regpair ystorm_st_padding[2];
  7510. struct pstorm_iscsi_tcp_conn_st_ctx pstorm_st_context;
  7511. struct regpair pstorm_st_padding[2];
  7512. struct pb_context xpb2_context;
  7513. struct xstorm_iscsi_tcp_conn_st_ctx xstorm_st_context;
  7514. struct regpair xstorm_st_padding[2];
  7515. struct xstorm_iscsi_conn_ag_ctx xstorm_ag_context;
  7516. struct tstorm_iscsi_conn_ag_ctx tstorm_ag_context;
  7517. struct regpair tstorm_ag_padding[2];
  7518. struct timers_context timer_context;
  7519. struct ustorm_iscsi_conn_ag_ctx ustorm_ag_context;
  7520. struct pb_context upb_context;
  7521. struct tstorm_iscsi_conn_st_ctx tstorm_st_context;
  7522. struct regpair tstorm_st_padding[2];
  7523. struct mstorm_iscsi_conn_ag_ctx mstorm_ag_context;
  7524. struct mstorm_iscsi_tcp_conn_st_ctx mstorm_st_context;
  7525. struct ustorm_iscsi_conn_st_ctx ustorm_st_context;
  7526. };
  7527. struct iscsi_init_ramrod_params {
  7528. struct iscsi_spe_func_init iscsi_init_spe;
  7529. struct tcp_init_params tcp_init;
  7530. };
  7531. struct ystorm_iscsi_conn_ag_ctx {
  7532. u8 byte0;
  7533. u8 byte1;
  7534. u8 flags0;
  7535. #define YSTORM_ISCSI_CONN_AG_CTX_BIT0_MASK 0x1
  7536. #define YSTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT 0
  7537. #define YSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
  7538. #define YSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
  7539. #define YSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  7540. #define YSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 2
  7541. #define YSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
  7542. #define YSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 4
  7543. #define YSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
  7544. #define YSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 6
  7545. u8 flags1;
  7546. #define YSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  7547. #define YSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 0
  7548. #define YSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
  7549. #define YSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 1
  7550. #define YSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
  7551. #define YSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 2
  7552. #define YSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  7553. #define YSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 3
  7554. #define YSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
  7555. #define YSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 4
  7556. #define YSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
  7557. #define YSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 5
  7558. #define YSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  7559. #define YSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 6
  7560. #define YSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
  7561. #define YSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 7
  7562. u8 byte2;
  7563. u8 byte3;
  7564. __le16 word0;
  7565. __le32 reg0;
  7566. __le32 reg1;
  7567. __le16 word1;
  7568. __le16 word2;
  7569. __le16 word3;
  7570. __le16 word4;
  7571. __le32 reg2;
  7572. __le32 reg3;
  7573. };
  7574. #define MFW_TRACE_SIGNATURE 0x25071946
  7575. /* The trace in the buffer */
  7576. #define MFW_TRACE_EVENTID_MASK 0x00ffff
  7577. #define MFW_TRACE_PRM_SIZE_MASK 0x0f0000
  7578. #define MFW_TRACE_PRM_SIZE_SHIFT 16
  7579. #define MFW_TRACE_ENTRY_SIZE 3
  7580. struct mcp_trace {
  7581. u32 signature; /* Help to identify that the trace is valid */
  7582. u32 size; /* the size of the trace buffer in bytes */
  7583. u32 curr_level; /* 2 - all will be written to the buffer
  7584. * 1 - debug trace will not be written
  7585. * 0 - just errors will be written to the buffer
  7586. */
  7587. u32 modules_mask[2]; /* a bit per module, 1 means write it, 0 means
  7588. * mask it.
  7589. */
  7590. /* Warning: the following pointers are assumed to be 32bits as they are
  7591. * used only in the MFW.
  7592. */
  7593. u32 trace_prod; /* The next trace will be written to this offset */
  7594. u32 trace_oldest; /* The oldest valid trace starts at this offset
  7595. * (usually very close after the current producer).
  7596. */
  7597. };
  7598. #define VF_MAX_STATIC 192
  7599. #define MCP_GLOB_PATH_MAX 2
  7600. #define MCP_PORT_MAX 2
  7601. #define MCP_GLOB_PORT_MAX 4
  7602. #define MCP_GLOB_FUNC_MAX 16
  7603. typedef u32 offsize_t; /* In DWORDS !!! */
  7604. /* Offset from the beginning of the MCP scratchpad */
  7605. #define OFFSIZE_OFFSET_SHIFT 0
  7606. #define OFFSIZE_OFFSET_MASK 0x0000ffff
  7607. /* Size of specific element (not the whole array if any) */
  7608. #define OFFSIZE_SIZE_SHIFT 16
  7609. #define OFFSIZE_SIZE_MASK 0xffff0000
  7610. #define SECTION_OFFSET(_offsize) ((((_offsize & \
  7611. OFFSIZE_OFFSET_MASK) >> \
  7612. OFFSIZE_OFFSET_SHIFT) << 2))
  7613. #define QED_SECTION_SIZE(_offsize) (((_offsize & \
  7614. OFFSIZE_SIZE_MASK) >> \
  7615. OFFSIZE_SIZE_SHIFT) << 2)
  7616. #define SECTION_ADDR(_offsize, idx) (MCP_REG_SCRATCH + \
  7617. SECTION_OFFSET(_offsize) + \
  7618. (QED_SECTION_SIZE(_offsize) * idx))
  7619. #define SECTION_OFFSIZE_ADDR(_pub_base, _section) \
  7620. (_pub_base + offsetof(struct mcp_public_data, sections[_section]))
  7621. /* PHY configuration */
  7622. struct eth_phy_cfg {
  7623. u32 speed;
  7624. #define ETH_SPEED_AUTONEG 0
  7625. #define ETH_SPEED_SMARTLINQ 0x8
  7626. u32 pause;
  7627. #define ETH_PAUSE_NONE 0x0
  7628. #define ETH_PAUSE_AUTONEG 0x1
  7629. #define ETH_PAUSE_RX 0x2
  7630. #define ETH_PAUSE_TX 0x4
  7631. u32 adv_speed;
  7632. u32 loopback_mode;
  7633. #define ETH_LOOPBACK_NONE (0)
  7634. #define ETH_LOOPBACK_INT_PHY (1)
  7635. #define ETH_LOOPBACK_EXT_PHY (2)
  7636. #define ETH_LOOPBACK_EXT (3)
  7637. #define ETH_LOOPBACK_MAC (4)
  7638. u32 feature_config_flags;
  7639. #define ETH_EEE_MODE_ADV_LPI (1 << 0)
  7640. };
  7641. struct port_mf_cfg {
  7642. u32 dynamic_cfg;
  7643. #define PORT_MF_CFG_OV_TAG_MASK 0x0000ffff
  7644. #define PORT_MF_CFG_OV_TAG_SHIFT 0
  7645. #define PORT_MF_CFG_OV_TAG_DEFAULT PORT_MF_CFG_OV_TAG_MASK
  7646. u32 reserved[1];
  7647. };
  7648. struct eth_stats {
  7649. u64 r64;
  7650. u64 r127;
  7651. u64 r255;
  7652. u64 r511;
  7653. u64 r1023;
  7654. u64 r1518;
  7655. u64 r1522;
  7656. u64 r2047;
  7657. u64 r4095;
  7658. u64 r9216;
  7659. u64 r16383;
  7660. u64 rfcs;
  7661. u64 rxcf;
  7662. u64 rxpf;
  7663. u64 rxpp;
  7664. u64 raln;
  7665. u64 rfcr;
  7666. u64 rovr;
  7667. u64 rjbr;
  7668. u64 rund;
  7669. u64 rfrg;
  7670. u64 t64;
  7671. u64 t127;
  7672. u64 t255;
  7673. u64 t511;
  7674. u64 t1023;
  7675. u64 t1518;
  7676. u64 t2047;
  7677. u64 t4095;
  7678. u64 t9216;
  7679. u64 t16383;
  7680. u64 txpf;
  7681. u64 txpp;
  7682. u64 tlpiec;
  7683. u64 tncl;
  7684. u64 rbyte;
  7685. u64 rxuca;
  7686. u64 rxmca;
  7687. u64 rxbca;
  7688. u64 rxpok;
  7689. u64 tbyte;
  7690. u64 txuca;
  7691. u64 txmca;
  7692. u64 txbca;
  7693. u64 txcf;
  7694. };
  7695. struct brb_stats {
  7696. u64 brb_truncate[8];
  7697. u64 brb_discard[8];
  7698. };
  7699. struct port_stats {
  7700. struct brb_stats brb;
  7701. struct eth_stats eth;
  7702. };
  7703. struct couple_mode_teaming {
  7704. u8 port_cmt[MCP_GLOB_PORT_MAX];
  7705. #define PORT_CMT_IN_TEAM (1 << 0)
  7706. #define PORT_CMT_PORT_ROLE (1 << 1)
  7707. #define PORT_CMT_PORT_INACTIVE (0 << 1)
  7708. #define PORT_CMT_PORT_ACTIVE (1 << 1)
  7709. #define PORT_CMT_TEAM_MASK (1 << 2)
  7710. #define PORT_CMT_TEAM0 (0 << 2)
  7711. #define PORT_CMT_TEAM1 (1 << 2)
  7712. };
  7713. #define LLDP_CHASSIS_ID_STAT_LEN 4
  7714. #define LLDP_PORT_ID_STAT_LEN 4
  7715. #define DCBX_MAX_APP_PROTOCOL 32
  7716. #define MAX_SYSTEM_LLDP_TLV_DATA 32
  7717. enum _lldp_agent {
  7718. LLDP_NEAREST_BRIDGE = 0,
  7719. LLDP_NEAREST_NON_TPMR_BRIDGE,
  7720. LLDP_NEAREST_CUSTOMER_BRIDGE,
  7721. LLDP_MAX_LLDP_AGENTS
  7722. };
  7723. struct lldp_config_params_s {
  7724. u32 config;
  7725. #define LLDP_CONFIG_TX_INTERVAL_MASK 0x000000ff
  7726. #define LLDP_CONFIG_TX_INTERVAL_SHIFT 0
  7727. #define LLDP_CONFIG_HOLD_MASK 0x00000f00
  7728. #define LLDP_CONFIG_HOLD_SHIFT 8
  7729. #define LLDP_CONFIG_MAX_CREDIT_MASK 0x0000f000
  7730. #define LLDP_CONFIG_MAX_CREDIT_SHIFT 12
  7731. #define LLDP_CONFIG_ENABLE_RX_MASK 0x40000000
  7732. #define LLDP_CONFIG_ENABLE_RX_SHIFT 30
  7733. #define LLDP_CONFIG_ENABLE_TX_MASK 0x80000000
  7734. #define LLDP_CONFIG_ENABLE_TX_SHIFT 31
  7735. u32 local_chassis_id[LLDP_CHASSIS_ID_STAT_LEN];
  7736. u32 local_port_id[LLDP_PORT_ID_STAT_LEN];
  7737. };
  7738. struct lldp_status_params_s {
  7739. u32 prefix_seq_num;
  7740. u32 status;
  7741. u32 peer_chassis_id[LLDP_CHASSIS_ID_STAT_LEN];
  7742. u32 peer_port_id[LLDP_PORT_ID_STAT_LEN];
  7743. u32 suffix_seq_num;
  7744. };
  7745. struct dcbx_ets_feature {
  7746. u32 flags;
  7747. #define DCBX_ETS_ENABLED_MASK 0x00000001
  7748. #define DCBX_ETS_ENABLED_SHIFT 0
  7749. #define DCBX_ETS_WILLING_MASK 0x00000002
  7750. #define DCBX_ETS_WILLING_SHIFT 1
  7751. #define DCBX_ETS_ERROR_MASK 0x00000004
  7752. #define DCBX_ETS_ERROR_SHIFT 2
  7753. #define DCBX_ETS_CBS_MASK 0x00000008
  7754. #define DCBX_ETS_CBS_SHIFT 3
  7755. #define DCBX_ETS_MAX_TCS_MASK 0x000000f0
  7756. #define DCBX_ETS_MAX_TCS_SHIFT 4
  7757. #define DCBX_ISCSI_OOO_TC_MASK 0x00000f00
  7758. #define DCBX_ISCSI_OOO_TC_SHIFT 8
  7759. u32 pri_tc_tbl[1];
  7760. #define DCBX_ISCSI_OOO_TC (4)
  7761. #define NIG_ETS_ISCSI_OOO_CLIENT_OFFSET (DCBX_ISCSI_OOO_TC + 1)
  7762. #define DCBX_CEE_STRICT_PRIORITY 0xf
  7763. u32 tc_bw_tbl[2];
  7764. u32 tc_tsa_tbl[2];
  7765. #define DCBX_ETS_TSA_STRICT 0
  7766. #define DCBX_ETS_TSA_CBS 1
  7767. #define DCBX_ETS_TSA_ETS 2
  7768. };
  7769. struct dcbx_app_priority_entry {
  7770. u32 entry;
  7771. #define DCBX_APP_PRI_MAP_MASK 0x000000ff
  7772. #define DCBX_APP_PRI_MAP_SHIFT 0
  7773. #define DCBX_APP_PRI_0 0x01
  7774. #define DCBX_APP_PRI_1 0x02
  7775. #define DCBX_APP_PRI_2 0x04
  7776. #define DCBX_APP_PRI_3 0x08
  7777. #define DCBX_APP_PRI_4 0x10
  7778. #define DCBX_APP_PRI_5 0x20
  7779. #define DCBX_APP_PRI_6 0x40
  7780. #define DCBX_APP_PRI_7 0x80
  7781. #define DCBX_APP_SF_MASK 0x00000300
  7782. #define DCBX_APP_SF_SHIFT 8
  7783. #define DCBX_APP_SF_ETHTYPE 0
  7784. #define DCBX_APP_SF_PORT 1
  7785. #define DCBX_APP_SF_IEEE_MASK 0x0000f000
  7786. #define DCBX_APP_SF_IEEE_SHIFT 12
  7787. #define DCBX_APP_SF_IEEE_RESERVED 0
  7788. #define DCBX_APP_SF_IEEE_ETHTYPE 1
  7789. #define DCBX_APP_SF_IEEE_TCP_PORT 2
  7790. #define DCBX_APP_SF_IEEE_UDP_PORT 3
  7791. #define DCBX_APP_SF_IEEE_TCP_UDP_PORT 4
  7792. #define DCBX_APP_PROTOCOL_ID_MASK 0xffff0000
  7793. #define DCBX_APP_PROTOCOL_ID_SHIFT 16
  7794. };
  7795. struct dcbx_app_priority_feature {
  7796. u32 flags;
  7797. #define DCBX_APP_ENABLED_MASK 0x00000001
  7798. #define DCBX_APP_ENABLED_SHIFT 0
  7799. #define DCBX_APP_WILLING_MASK 0x00000002
  7800. #define DCBX_APP_WILLING_SHIFT 1
  7801. #define DCBX_APP_ERROR_MASK 0x00000004
  7802. #define DCBX_APP_ERROR_SHIFT 2
  7803. #define DCBX_APP_MAX_TCS_MASK 0x0000f000
  7804. #define DCBX_APP_MAX_TCS_SHIFT 12
  7805. #define DCBX_APP_NUM_ENTRIES_MASK 0x00ff0000
  7806. #define DCBX_APP_NUM_ENTRIES_SHIFT 16
  7807. struct dcbx_app_priority_entry app_pri_tbl[DCBX_MAX_APP_PROTOCOL];
  7808. };
  7809. struct dcbx_features {
  7810. struct dcbx_ets_feature ets;
  7811. u32 pfc;
  7812. #define DCBX_PFC_PRI_EN_BITMAP_MASK 0x000000ff
  7813. #define DCBX_PFC_PRI_EN_BITMAP_SHIFT 0
  7814. #define DCBX_PFC_PRI_EN_BITMAP_PRI_0 0x01
  7815. #define DCBX_PFC_PRI_EN_BITMAP_PRI_1 0x02
  7816. #define DCBX_PFC_PRI_EN_BITMAP_PRI_2 0x04
  7817. #define DCBX_PFC_PRI_EN_BITMAP_PRI_3 0x08
  7818. #define DCBX_PFC_PRI_EN_BITMAP_PRI_4 0x10
  7819. #define DCBX_PFC_PRI_EN_BITMAP_PRI_5 0x20
  7820. #define DCBX_PFC_PRI_EN_BITMAP_PRI_6 0x40
  7821. #define DCBX_PFC_PRI_EN_BITMAP_PRI_7 0x80
  7822. #define DCBX_PFC_FLAGS_MASK 0x0000ff00
  7823. #define DCBX_PFC_FLAGS_SHIFT 8
  7824. #define DCBX_PFC_CAPS_MASK 0x00000f00
  7825. #define DCBX_PFC_CAPS_SHIFT 8
  7826. #define DCBX_PFC_MBC_MASK 0x00004000
  7827. #define DCBX_PFC_MBC_SHIFT 14
  7828. #define DCBX_PFC_WILLING_MASK 0x00008000
  7829. #define DCBX_PFC_WILLING_SHIFT 15
  7830. #define DCBX_PFC_ENABLED_MASK 0x00010000
  7831. #define DCBX_PFC_ENABLED_SHIFT 16
  7832. #define DCBX_PFC_ERROR_MASK 0x00020000
  7833. #define DCBX_PFC_ERROR_SHIFT 17
  7834. struct dcbx_app_priority_feature app;
  7835. };
  7836. struct dcbx_local_params {
  7837. u32 config;
  7838. #define DCBX_CONFIG_VERSION_MASK 0x00000007
  7839. #define DCBX_CONFIG_VERSION_SHIFT 0
  7840. #define DCBX_CONFIG_VERSION_DISABLED 0
  7841. #define DCBX_CONFIG_VERSION_IEEE 1
  7842. #define DCBX_CONFIG_VERSION_CEE 2
  7843. #define DCBX_CONFIG_VERSION_STATIC 4
  7844. u32 flags;
  7845. struct dcbx_features features;
  7846. };
  7847. struct dcbx_mib {
  7848. u32 prefix_seq_num;
  7849. u32 flags;
  7850. struct dcbx_features features;
  7851. u32 suffix_seq_num;
  7852. };
  7853. struct lldp_system_tlvs_buffer_s {
  7854. u16 valid;
  7855. u16 length;
  7856. u32 data[MAX_SYSTEM_LLDP_TLV_DATA];
  7857. };
  7858. struct dcb_dscp_map {
  7859. u32 flags;
  7860. #define DCB_DSCP_ENABLE_MASK 0x1
  7861. #define DCB_DSCP_ENABLE_SHIFT 0
  7862. #define DCB_DSCP_ENABLE 1
  7863. u32 dscp_pri_map[8];
  7864. };
  7865. struct public_global {
  7866. u32 max_path;
  7867. u32 max_ports;
  7868. u32 debug_mb_offset;
  7869. u32 phymod_dbg_mb_offset;
  7870. struct couple_mode_teaming cmt;
  7871. s32 internal_temperature;
  7872. u32 mfw_ver;
  7873. u32 running_bundle_id;
  7874. s32 external_temperature;
  7875. u32 mdump_reason;
  7876. };
  7877. struct fw_flr_mb {
  7878. u32 aggint;
  7879. u32 opgen_addr;
  7880. u32 accum_ack;
  7881. };
  7882. struct public_path {
  7883. struct fw_flr_mb flr_mb;
  7884. u32 mcp_vf_disabled[VF_MAX_STATIC / 32];
  7885. u32 process_kill;
  7886. #define PROCESS_KILL_COUNTER_MASK 0x0000ffff
  7887. #define PROCESS_KILL_COUNTER_SHIFT 0
  7888. #define PROCESS_KILL_GLOB_AEU_BIT_MASK 0xffff0000
  7889. #define PROCESS_KILL_GLOB_AEU_BIT_SHIFT 16
  7890. #define GLOBAL_AEU_BIT(aeu_reg_id, aeu_bit) (aeu_reg_id * 32 + aeu_bit)
  7891. };
  7892. struct public_port {
  7893. u32 validity_map;
  7894. u32 link_status;
  7895. #define LINK_STATUS_LINK_UP 0x00000001
  7896. #define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001e
  7897. #define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (1 << 1)
  7898. #define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (2 << 1)
  7899. #define LINK_STATUS_SPEED_AND_DUPLEX_10G (3 << 1)
  7900. #define LINK_STATUS_SPEED_AND_DUPLEX_20G (4 << 1)
  7901. #define LINK_STATUS_SPEED_AND_DUPLEX_40G (5 << 1)
  7902. #define LINK_STATUS_SPEED_AND_DUPLEX_50G (6 << 1)
  7903. #define LINK_STATUS_SPEED_AND_DUPLEX_100G (7 << 1)
  7904. #define LINK_STATUS_SPEED_AND_DUPLEX_25G (8 << 1)
  7905. #define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020
  7906. #define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040
  7907. #define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080
  7908. #define LINK_STATUS_PFC_ENABLED 0x00000100
  7909. #define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
  7910. #define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
  7911. #define LINK_STATUS_LINK_PARTNER_10G_CAPABLE 0x00000800
  7912. #define LINK_STATUS_LINK_PARTNER_20G_CAPABLE 0x00001000
  7913. #define LINK_STATUS_LINK_PARTNER_40G_CAPABLE 0x00002000
  7914. #define LINK_STATUS_LINK_PARTNER_50G_CAPABLE 0x00004000
  7915. #define LINK_STATUS_LINK_PARTNER_100G_CAPABLE 0x00008000
  7916. #define LINK_STATUS_LINK_PARTNER_25G_CAPABLE 0x00010000
  7917. #define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000
  7918. #define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0 << 18)
  7919. #define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1 << 18)
  7920. #define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2 << 18)
  7921. #define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3 << 18)
  7922. #define LINK_STATUS_SFP_TX_FAULT 0x00100000
  7923. #define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00200000
  7924. #define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00400000
  7925. #define LINK_STATUS_RX_SIGNAL_PRESENT 0x00800000
  7926. #define LINK_STATUS_MAC_LOCAL_FAULT 0x01000000
  7927. #define LINK_STATUS_MAC_REMOTE_FAULT 0x02000000
  7928. #define LINK_STATUS_UNSUPPORTED_SPD_REQ 0x04000000
  7929. u32 link_status1;
  7930. u32 ext_phy_fw_version;
  7931. u32 drv_phy_cfg_addr;
  7932. u32 port_stx;
  7933. u32 stat_nig_timer;
  7934. struct port_mf_cfg port_mf_config;
  7935. struct port_stats stats;
  7936. u32 media_type;
  7937. #define MEDIA_UNSPECIFIED 0x0
  7938. #define MEDIA_SFPP_10G_FIBER 0x1
  7939. #define MEDIA_XFP_FIBER 0x2
  7940. #define MEDIA_DA_TWINAX 0x3
  7941. #define MEDIA_BASE_T 0x4
  7942. #define MEDIA_SFP_1G_FIBER 0x5
  7943. #define MEDIA_MODULE_FIBER 0x6
  7944. #define MEDIA_KR 0xf0
  7945. #define MEDIA_NOT_PRESENT 0xff
  7946. u32 lfa_status;
  7947. u32 link_change_count;
  7948. struct lldp_config_params_s lldp_config_params[LLDP_MAX_LLDP_AGENTS];
  7949. struct lldp_status_params_s lldp_status_params[LLDP_MAX_LLDP_AGENTS];
  7950. struct lldp_system_tlvs_buffer_s system_lldp_tlvs_buf;
  7951. /* DCBX related MIB */
  7952. struct dcbx_local_params local_admin_dcbx_mib;
  7953. struct dcbx_mib remote_dcbx_mib;
  7954. struct dcbx_mib operational_dcbx_mib;
  7955. u32 reserved[2];
  7956. u32 transceiver_data;
  7957. #define ETH_TRANSCEIVER_STATE_MASK 0x000000FF
  7958. #define ETH_TRANSCEIVER_STATE_SHIFT 0x00000000
  7959. #define ETH_TRANSCEIVER_STATE_UNPLUGGED 0x00000000
  7960. #define ETH_TRANSCEIVER_STATE_PRESENT 0x00000001
  7961. #define ETH_TRANSCEIVER_STATE_VALID 0x00000003
  7962. #define ETH_TRANSCEIVER_STATE_UPDATING 0x00000008
  7963. u32 wol_info;
  7964. u32 wol_pkt_len;
  7965. u32 wol_pkt_details;
  7966. struct dcb_dscp_map dcb_dscp_map;
  7967. };
  7968. struct public_func {
  7969. u32 reserved0[2];
  7970. u32 mtu_size;
  7971. u32 reserved[7];
  7972. u32 config;
  7973. #define FUNC_MF_CFG_FUNC_HIDE 0x00000001
  7974. #define FUNC_MF_CFG_PAUSE_ON_HOST_RING 0x00000002
  7975. #define FUNC_MF_CFG_PAUSE_ON_HOST_RING_SHIFT 0x00000001
  7976. #define FUNC_MF_CFG_PROTOCOL_MASK 0x000000f0
  7977. #define FUNC_MF_CFG_PROTOCOL_SHIFT 4
  7978. #define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000000
  7979. #define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000010
  7980. #define FUNC_MF_CFG_PROTOCOL_ROCE 0x00000030
  7981. #define FUNC_MF_CFG_PROTOCOL_MAX 0x00000030
  7982. #define FUNC_MF_CFG_MIN_BW_MASK 0x0000ff00
  7983. #define FUNC_MF_CFG_MIN_BW_SHIFT 8
  7984. #define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000
  7985. #define FUNC_MF_CFG_MAX_BW_MASK 0x00ff0000
  7986. #define FUNC_MF_CFG_MAX_BW_SHIFT 16
  7987. #define FUNC_MF_CFG_MAX_BW_DEFAULT 0x00640000
  7988. u32 status;
  7989. #define FUNC_STATUS_VLINK_DOWN 0x00000001
  7990. u32 mac_upper;
  7991. #define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff
  7992. #define FUNC_MF_CFG_UPPERMAC_SHIFT 0
  7993. #define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK
  7994. u32 mac_lower;
  7995. #define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff
  7996. u32 fcoe_wwn_port_name_upper;
  7997. u32 fcoe_wwn_port_name_lower;
  7998. u32 fcoe_wwn_node_name_upper;
  7999. u32 fcoe_wwn_node_name_lower;
  8000. u32 ovlan_stag;
  8001. #define FUNC_MF_CFG_OV_STAG_MASK 0x0000ffff
  8002. #define FUNC_MF_CFG_OV_STAG_SHIFT 0
  8003. #define FUNC_MF_CFG_OV_STAG_DEFAULT FUNC_MF_CFG_OV_STAG_MASK
  8004. u32 pf_allocation;
  8005. u32 preserve_data;
  8006. u32 driver_last_activity_ts;
  8007. u32 drv_ack_vf_disabled[VF_MAX_STATIC / 32];
  8008. u32 drv_id;
  8009. #define DRV_ID_PDA_COMP_VER_MASK 0x0000ffff
  8010. #define DRV_ID_PDA_COMP_VER_SHIFT 0
  8011. #define DRV_ID_MCP_HSI_VER_MASK 0x00ff0000
  8012. #define DRV_ID_MCP_HSI_VER_SHIFT 16
  8013. #define DRV_ID_MCP_HSI_VER_CURRENT (1 << DRV_ID_MCP_HSI_VER_SHIFT)
  8014. #define DRV_ID_DRV_TYPE_MASK 0x7f000000
  8015. #define DRV_ID_DRV_TYPE_SHIFT 24
  8016. #define DRV_ID_DRV_TYPE_UNKNOWN (0 << DRV_ID_DRV_TYPE_SHIFT)
  8017. #define DRV_ID_DRV_TYPE_LINUX (1 << DRV_ID_DRV_TYPE_SHIFT)
  8018. #define DRV_ID_DRV_INIT_HW_MASK 0x80000000
  8019. #define DRV_ID_DRV_INIT_HW_SHIFT 31
  8020. #define DRV_ID_DRV_INIT_HW_FLAG (1 << DRV_ID_DRV_INIT_HW_SHIFT)
  8021. };
  8022. struct mcp_mac {
  8023. u32 mac_upper;
  8024. u32 mac_lower;
  8025. };
  8026. struct mcp_val64 {
  8027. u32 lo;
  8028. u32 hi;
  8029. };
  8030. struct mcp_file_att {
  8031. u32 nvm_start_addr;
  8032. u32 len;
  8033. };
  8034. struct bist_nvm_image_att {
  8035. u32 return_code;
  8036. u32 image_type;
  8037. u32 nvm_start_addr;
  8038. u32 len;
  8039. };
  8040. #define MCP_DRV_VER_STR_SIZE 16
  8041. #define MCP_DRV_VER_STR_SIZE_DWORD (MCP_DRV_VER_STR_SIZE / sizeof(u32))
  8042. #define MCP_DRV_NVM_BUF_LEN 32
  8043. struct drv_version_stc {
  8044. u32 version;
  8045. u8 name[MCP_DRV_VER_STR_SIZE - 4];
  8046. };
  8047. struct lan_stats_stc {
  8048. u64 ucast_rx_pkts;
  8049. u64 ucast_tx_pkts;
  8050. u32 fcs_err;
  8051. u32 rserved;
  8052. };
  8053. struct ocbb_data_stc {
  8054. u32 ocbb_host_addr;
  8055. u32 ocsd_host_addr;
  8056. u32 ocsd_req_update_interval;
  8057. };
  8058. #define MAX_NUM_OF_SENSORS 7
  8059. struct temperature_status_stc {
  8060. u32 num_of_sensors;
  8061. u32 sensor[MAX_NUM_OF_SENSORS];
  8062. };
  8063. /* crash dump configuration header */
  8064. struct mdump_config_stc {
  8065. u32 version;
  8066. u32 config;
  8067. u32 epoc;
  8068. u32 num_of_logs;
  8069. u32 valid_logs;
  8070. };
  8071. enum resource_id_enum {
  8072. RESOURCE_NUM_SB_E = 0,
  8073. RESOURCE_NUM_L2_QUEUE_E = 1,
  8074. RESOURCE_NUM_VPORT_E = 2,
  8075. RESOURCE_NUM_VMQ_E = 3,
  8076. RESOURCE_FACTOR_NUM_RSS_PF_E = 4,
  8077. RESOURCE_FACTOR_RSS_PER_VF_E = 5,
  8078. RESOURCE_NUM_RL_E = 6,
  8079. RESOURCE_NUM_PQ_E = 7,
  8080. RESOURCE_NUM_VF_E = 8,
  8081. RESOURCE_VFC_FILTER_E = 9,
  8082. RESOURCE_ILT_E = 10,
  8083. RESOURCE_CQS_E = 11,
  8084. RESOURCE_GFT_PROFILES_E = 12,
  8085. RESOURCE_NUM_TC_E = 13,
  8086. RESOURCE_NUM_RSS_ENGINES_E = 14,
  8087. RESOURCE_LL2_QUEUE_E = 15,
  8088. RESOURCE_RDMA_STATS_QUEUE_E = 16,
  8089. RESOURCE_MAX_NUM,
  8090. RESOURCE_NUM_INVALID = 0xFFFFFFFF
  8091. };
  8092. /* Resource ID is to be filled by the driver in the MB request
  8093. * Size, offset & flags to be filled by the MFW in the MB response
  8094. */
  8095. struct resource_info {
  8096. enum resource_id_enum res_id;
  8097. u32 size; /* number of allocated resources */
  8098. u32 offset; /* Offset of the 1st resource */
  8099. u32 vf_size;
  8100. u32 vf_offset;
  8101. u32 flags;
  8102. #define RESOURCE_ELEMENT_STRICT (1 << 0)
  8103. };
  8104. union drv_union_data {
  8105. u32 ver_str[MCP_DRV_VER_STR_SIZE_DWORD];
  8106. struct mcp_mac wol_mac;
  8107. struct eth_phy_cfg drv_phy_cfg;
  8108. struct mcp_val64 val64;
  8109. u8 raw_data[MCP_DRV_NVM_BUF_LEN];
  8110. struct mcp_file_att file_att;
  8111. u32 ack_vf_disabled[VF_MAX_STATIC / 32];
  8112. struct drv_version_stc drv_version;
  8113. struct lan_stats_stc lan_stats;
  8114. struct ocbb_data_stc ocbb_info;
  8115. struct temperature_status_stc temp_info;
  8116. struct resource_info resource;
  8117. struct bist_nvm_image_att nvm_image_att;
  8118. struct mdump_config_stc mdump_config;
  8119. };
  8120. struct public_drv_mb {
  8121. u32 drv_mb_header;
  8122. #define DRV_MSG_CODE_MASK 0xffff0000
  8123. #define DRV_MSG_CODE_LOAD_REQ 0x10000000
  8124. #define DRV_MSG_CODE_LOAD_DONE 0x11000000
  8125. #define DRV_MSG_CODE_INIT_HW 0x12000000
  8126. #define DRV_MSG_CODE_UNLOAD_REQ 0x20000000
  8127. #define DRV_MSG_CODE_UNLOAD_DONE 0x21000000
  8128. #define DRV_MSG_CODE_INIT_PHY 0x22000000
  8129. #define DRV_MSG_CODE_LINK_RESET 0x23000000
  8130. #define DRV_MSG_CODE_SET_DCBX 0x25000000
  8131. #define DRV_MSG_CODE_OV_UPDATE_CURR_CFG 0x26000000
  8132. #define DRV_MSG_CODE_OV_UPDATE_BUS_NUM 0x27000000
  8133. #define DRV_MSG_CODE_OV_UPDATE_BOOT_PROGRESS 0x28000000
  8134. #define DRV_MSG_CODE_OV_UPDATE_STORM_FW_VER 0x29000000
  8135. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE 0x31000000
  8136. #define DRV_MSG_CODE_BW_UPDATE_ACK 0x32000000
  8137. #define DRV_MSG_CODE_OV_UPDATE_MTU 0x33000000
  8138. #define DRV_MSG_CODE_OV_UPDATE_WOL 0x38000000
  8139. #define DRV_MSG_CODE_OV_UPDATE_ESWITCH_MODE 0x39000000
  8140. #define DRV_MSG_CODE_BW_UPDATE_ACK 0x32000000
  8141. #define DRV_MSG_CODE_NIG_DRAIN 0x30000000
  8142. #define DRV_MSG_GET_RESOURCE_ALLOC_MSG 0x34000000
  8143. #define DRV_MSG_CODE_VF_DISABLED_DONE 0xc0000000
  8144. #define DRV_MSG_CODE_CFG_VF_MSIX 0xc0010000
  8145. #define DRV_MSG_CODE_NVM_GET_FILE_ATT 0x00030000
  8146. #define DRV_MSG_CODE_NVM_READ_NVRAM 0x00050000
  8147. #define DRV_MSG_CODE_MCP_RESET 0x00090000
  8148. #define DRV_MSG_CODE_SET_VERSION 0x000f0000
  8149. #define DRV_MSG_CODE_MCP_HALT 0x00100000
  8150. #define DRV_MSG_CODE_SET_VMAC 0x00110000
  8151. #define DRV_MSG_CODE_GET_VMAC 0x00120000
  8152. #define DRV_MSG_CODE_VMAC_TYPE_SHIFT 4
  8153. #define DRV_MSG_CODE_VMAC_TYPE_MASK 0x30
  8154. #define DRV_MSG_CODE_VMAC_TYPE_MAC 1
  8155. #define DRV_MSG_CODE_VMAC_TYPE_WWNN 2
  8156. #define DRV_MSG_CODE_VMAC_TYPE_WWPN 3
  8157. #define DRV_MSG_CODE_GET_STATS 0x00130000
  8158. #define DRV_MSG_CODE_STATS_TYPE_LAN 1
  8159. #define DRV_MSG_CODE_STATS_TYPE_FCOE 2
  8160. #define DRV_MSG_CODE_STATS_TYPE_ISCSI 3
  8161. #define DRV_MSG_CODE_STATS_TYPE_RDMA 4
  8162. #define DRV_MSG_CODE_MASK_PARITIES 0x001a0000
  8163. #define DRV_MSG_CODE_BIST_TEST 0x001e0000
  8164. #define DRV_MSG_CODE_SET_LED_MODE 0x00200000
  8165. #define DRV_MSG_CODE_GET_PF_RDMA_PROTOCOL 0x002b0000
  8166. #define DRV_MSG_CODE_OS_WOL 0x002e0000
  8167. #define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff
  8168. u32 drv_mb_param;
  8169. #define DRV_MB_PARAM_UNLOAD_WOL_UNKNOWN 0x00000000
  8170. #define DRV_MB_PARAM_UNLOAD_WOL_MCP 0x00000001
  8171. #define DRV_MB_PARAM_UNLOAD_WOL_DISABLED 0x00000002
  8172. #define DRV_MB_PARAM_UNLOAD_WOL_ENABLED 0x00000003
  8173. #define DRV_MB_PARAM_DCBX_NOTIFY_MASK 0x000000FF
  8174. #define DRV_MB_PARAM_DCBX_NOTIFY_SHIFT 3
  8175. #define DRV_MB_PARAM_NVM_LEN_SHIFT 24
  8176. #define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_SHIFT 0
  8177. #define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK 0x000000FF
  8178. #define DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_SHIFT 8
  8179. #define DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK 0x0000FF00
  8180. #define DRV_MB_PARAM_LLDP_SEND_MASK 0x00000001
  8181. #define DRV_MB_PARAM_LLDP_SEND_SHIFT 0
  8182. #define DRV_MB_PARAM_OV_CURR_CFG_SHIFT 0
  8183. #define DRV_MB_PARAM_OV_CURR_CFG_MASK 0x0000000F
  8184. #define DRV_MB_PARAM_OV_CURR_CFG_NONE 0
  8185. #define DRV_MB_PARAM_OV_CURR_CFG_OS 1
  8186. #define DRV_MB_PARAM_OV_CURR_CFG_VENDOR_SPEC 2
  8187. #define DRV_MB_PARAM_OV_CURR_CFG_OTHER 3
  8188. #define DRV_MB_PARAM_OV_STORM_FW_VER_SHIFT 0
  8189. #define DRV_MB_PARAM_OV_STORM_FW_VER_MASK 0xFFFFFFFF
  8190. #define DRV_MB_PARAM_OV_STORM_FW_VER_MAJOR_MASK 0xFF000000
  8191. #define DRV_MB_PARAM_OV_STORM_FW_VER_MINOR_MASK 0x00FF0000
  8192. #define DRV_MB_PARAM_OV_STORM_FW_VER_BUILD_MASK 0x0000FF00
  8193. #define DRV_MB_PARAM_OV_STORM_FW_VER_DROP_MASK 0x000000FF
  8194. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_SHIFT 0
  8195. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_MASK 0xF
  8196. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_UNKNOWN 0x1
  8197. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_NOT_LOADED 0x2
  8198. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_LOADING 0x3
  8199. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_DISABLED 0x4
  8200. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_ACTIVE 0x5
  8201. #define DRV_MB_PARAM_OV_MTU_SIZE_SHIFT 0
  8202. #define DRV_MB_PARAM_OV_MTU_SIZE_MASK 0xFFFFFFFF
  8203. #define DRV_MB_PARAM_WOL_MASK (DRV_MB_PARAM_WOL_DEFAULT | \
  8204. DRV_MB_PARAM_WOL_DISABLED | \
  8205. DRV_MB_PARAM_WOL_ENABLED)
  8206. #define DRV_MB_PARAM_WOL_DEFAULT DRV_MB_PARAM_UNLOAD_WOL_MCP
  8207. #define DRV_MB_PARAM_WOL_DISABLED DRV_MB_PARAM_UNLOAD_WOL_DISABLED
  8208. #define DRV_MB_PARAM_WOL_ENABLED DRV_MB_PARAM_UNLOAD_WOL_ENABLED
  8209. #define DRV_MB_PARAM_ESWITCH_MODE_MASK (DRV_MB_PARAM_ESWITCH_MODE_NONE | \
  8210. DRV_MB_PARAM_ESWITCH_MODE_VEB | \
  8211. DRV_MB_PARAM_ESWITCH_MODE_VEPA)
  8212. #define DRV_MB_PARAM_ESWITCH_MODE_NONE 0x0
  8213. #define DRV_MB_PARAM_ESWITCH_MODE_VEB 0x1
  8214. #define DRV_MB_PARAM_ESWITCH_MODE_VEPA 0x2
  8215. #define DRV_MB_PARAM_SET_LED_MODE_OPER 0x0
  8216. #define DRV_MB_PARAM_SET_LED_MODE_ON 0x1
  8217. #define DRV_MB_PARAM_SET_LED_MODE_OFF 0x2
  8218. /* Resource Allocation params - Driver version support */
  8219. #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_MASK 0xFFFF0000
  8220. #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_SHIFT 16
  8221. #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_MASK 0x0000FFFF
  8222. #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_SHIFT 0
  8223. #define DRV_MB_PARAM_BIST_REGISTER_TEST 1
  8224. #define DRV_MB_PARAM_BIST_CLOCK_TEST 2
  8225. #define DRV_MB_PARAM_BIST_NVM_TEST_NUM_IMAGES 3
  8226. #define DRV_MB_PARAM_BIST_NVM_TEST_IMAGE_BY_INDEX 4
  8227. #define DRV_MB_PARAM_BIST_RC_UNKNOWN 0
  8228. #define DRV_MB_PARAM_BIST_RC_PASSED 1
  8229. #define DRV_MB_PARAM_BIST_RC_FAILED 2
  8230. #define DRV_MB_PARAM_BIST_RC_INVALID_PARAMETER 3
  8231. #define DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT 0
  8232. #define DRV_MB_PARAM_BIST_TEST_INDEX_MASK 0x000000FF
  8233. #define DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_SHIFT 8
  8234. #define DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_MASK 0x0000FF00
  8235. u32 fw_mb_header;
  8236. #define FW_MSG_CODE_MASK 0xffff0000
  8237. #define FW_MSG_CODE_DRV_LOAD_ENGINE 0x10100000
  8238. #define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000
  8239. #define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000
  8240. #define FW_MSG_CODE_DRV_LOAD_REFUSED_PDA 0x10200000
  8241. #define FW_MSG_CODE_DRV_LOAD_REFUSED_HSI 0x10210000
  8242. #define FW_MSG_CODE_DRV_LOAD_REFUSED_DIAG 0x10220000
  8243. #define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000
  8244. #define FW_MSG_CODE_DRV_UNLOAD_ENGINE 0x20110000
  8245. #define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20120000
  8246. #define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20130000
  8247. #define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000
  8248. #define FW_MSG_CODE_RESOURCE_ALLOC_OK 0x34000000
  8249. #define FW_MSG_CODE_RESOURCE_ALLOC_UNKNOWN 0x35000000
  8250. #define FW_MSG_CODE_RESOURCE_ALLOC_DEPRECATED 0x36000000
  8251. #define FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE 0xb0010000
  8252. #define FW_MSG_CODE_NVM_OK 0x00010000
  8253. #define FW_MSG_CODE_OK 0x00160000
  8254. #define FW_MSG_CODE_OS_WOL_SUPPORTED 0x00800000
  8255. #define FW_MSG_CODE_OS_WOL_NOT_SUPPORTED 0x00810000
  8256. #define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff
  8257. u32 fw_mb_param;
  8258. /* get pf rdma protocol command responce */
  8259. #define FW_MB_PARAM_GET_PF_RDMA_NONE 0x0
  8260. #define FW_MB_PARAM_GET_PF_RDMA_ROCE 0x1
  8261. #define FW_MB_PARAM_GET_PF_RDMA_IWARP 0x2
  8262. #define FW_MB_PARAM_GET_PF_RDMA_BOTH 0x3
  8263. u32 drv_pulse_mb;
  8264. #define DRV_PULSE_SEQ_MASK 0x00007fff
  8265. #define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000
  8266. #define DRV_PULSE_ALWAYS_ALIVE 0x00008000
  8267. u32 mcp_pulse_mb;
  8268. #define MCP_PULSE_SEQ_MASK 0x00007fff
  8269. #define MCP_PULSE_ALWAYS_ALIVE 0x00008000
  8270. #define MCP_EVENT_MASK 0xffff0000
  8271. #define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000
  8272. union drv_union_data union_data;
  8273. };
  8274. enum MFW_DRV_MSG_TYPE {
  8275. MFW_DRV_MSG_LINK_CHANGE,
  8276. MFW_DRV_MSG_FLR_FW_ACK_FAILED,
  8277. MFW_DRV_MSG_VF_DISABLED,
  8278. MFW_DRV_MSG_LLDP_DATA_UPDATED,
  8279. MFW_DRV_MSG_DCBX_REMOTE_MIB_UPDATED,
  8280. MFW_DRV_MSG_DCBX_OPERATIONAL_MIB_UPDATED,
  8281. MFW_DRV_MSG_RESERVED4,
  8282. MFW_DRV_MSG_BW_UPDATE,
  8283. MFW_DRV_MSG_BW_UPDATE5,
  8284. MFW_DRV_MSG_GET_LAN_STATS,
  8285. MFW_DRV_MSG_GET_FCOE_STATS,
  8286. MFW_DRV_MSG_GET_ISCSI_STATS,
  8287. MFW_DRV_MSG_GET_RDMA_STATS,
  8288. MFW_DRV_MSG_BW_UPDATE10,
  8289. MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE,
  8290. MFW_DRV_MSG_BW_UPDATE11,
  8291. MFW_DRV_MSG_MAX
  8292. };
  8293. #define MFW_DRV_MSG_MAX_DWORDS(msgs) (((msgs - 1) >> 2) + 1)
  8294. #define MFW_DRV_MSG_DWORD(msg_id) (msg_id >> 2)
  8295. #define MFW_DRV_MSG_OFFSET(msg_id) ((msg_id & 0x3) << 3)
  8296. #define MFW_DRV_MSG_MASK(msg_id) (0xff << MFW_DRV_MSG_OFFSET(msg_id))
  8297. struct public_mfw_mb {
  8298. u32 sup_msgs;
  8299. u32 msg[MFW_DRV_MSG_MAX_DWORDS(MFW_DRV_MSG_MAX)];
  8300. u32 ack[MFW_DRV_MSG_MAX_DWORDS(MFW_DRV_MSG_MAX)];
  8301. };
  8302. enum public_sections {
  8303. PUBLIC_DRV_MB,
  8304. PUBLIC_MFW_MB,
  8305. PUBLIC_GLOBAL,
  8306. PUBLIC_PATH,
  8307. PUBLIC_PORT,
  8308. PUBLIC_FUNC,
  8309. PUBLIC_MAX_SECTIONS
  8310. };
  8311. struct mcp_public_data {
  8312. u32 num_sections;
  8313. u32 sections[PUBLIC_MAX_SECTIONS];
  8314. struct public_drv_mb drv_mb[MCP_GLOB_FUNC_MAX];
  8315. struct public_mfw_mb mfw_mb[MCP_GLOB_FUNC_MAX];
  8316. struct public_global global;
  8317. struct public_path path[MCP_GLOB_PATH_MAX];
  8318. struct public_port port[MCP_GLOB_PORT_MAX];
  8319. struct public_func func[MCP_GLOB_FUNC_MAX];
  8320. };
  8321. struct nvm_cfg_mac_address {
  8322. u32 mac_addr_hi;
  8323. #define NVM_CFG_MAC_ADDRESS_HI_MASK 0x0000FFFF
  8324. #define NVM_CFG_MAC_ADDRESS_HI_OFFSET 0
  8325. u32 mac_addr_lo;
  8326. };
  8327. struct nvm_cfg1_glob {
  8328. u32 generic_cont0;
  8329. #define NVM_CFG1_GLOB_MF_MODE_MASK 0x00000FF0
  8330. #define NVM_CFG1_GLOB_MF_MODE_OFFSET 4
  8331. #define NVM_CFG1_GLOB_MF_MODE_MF_ALLOWED 0x0
  8332. #define NVM_CFG1_GLOB_MF_MODE_DEFAULT 0x1
  8333. #define NVM_CFG1_GLOB_MF_MODE_SPIO4 0x2
  8334. #define NVM_CFG1_GLOB_MF_MODE_NPAR1_0 0x3
  8335. #define NVM_CFG1_GLOB_MF_MODE_NPAR1_5 0x4
  8336. #define NVM_CFG1_GLOB_MF_MODE_NPAR2_0 0x5
  8337. #define NVM_CFG1_GLOB_MF_MODE_BD 0x6
  8338. #define NVM_CFG1_GLOB_MF_MODE_UFP 0x7
  8339. u32 engineering_change[3];
  8340. u32 manufacturing_id;
  8341. u32 serial_number[4];
  8342. u32 pcie_cfg;
  8343. u32 mgmt_traffic;
  8344. u32 core_cfg;
  8345. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_MASK 0x000000FF
  8346. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_OFFSET 0
  8347. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_2X40G 0x0
  8348. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X50G 0x1
  8349. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_1X100G 0x2
  8350. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X10G_F 0x3
  8351. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X10G_E 0x4
  8352. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X20G 0x5
  8353. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X40G 0xB
  8354. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X25G 0xC
  8355. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X25G 0xD
  8356. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X25G 0xE
  8357. u32 e_lane_cfg1;
  8358. u32 e_lane_cfg2;
  8359. u32 f_lane_cfg1;
  8360. u32 f_lane_cfg2;
  8361. u32 mps10_preemphasis;
  8362. u32 mps10_driver_current;
  8363. u32 mps25_preemphasis;
  8364. u32 mps25_driver_current;
  8365. u32 pci_id;
  8366. u32 pci_subsys_id;
  8367. u32 bar;
  8368. u32 mps10_txfir_main;
  8369. u32 mps10_txfir_post;
  8370. u32 mps25_txfir_main;
  8371. u32 mps25_txfir_post;
  8372. u32 manufacture_ver;
  8373. u32 manufacture_time;
  8374. u32 led_global_settings;
  8375. u32 generic_cont1;
  8376. u32 mbi_version;
  8377. u32 mbi_date;
  8378. u32 misc_sig;
  8379. u32 device_capabilities;
  8380. #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ETHERNET 0x1
  8381. #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ISCSI 0x4
  8382. #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ROCE 0x8
  8383. u32 power_dissipated;
  8384. u32 power_consumed;
  8385. u32 efi_version;
  8386. u32 multi_network_modes_capability;
  8387. u32 reserved[41];
  8388. };
  8389. struct nvm_cfg1_path {
  8390. u32 reserved[30];
  8391. };
  8392. struct nvm_cfg1_port {
  8393. u32 reserved__m_relocated_to_option_123;
  8394. u32 reserved__m_relocated_to_option_124;
  8395. u32 generic_cont0;
  8396. #define NVM_CFG1_PORT_DCBX_MODE_MASK 0x000F0000
  8397. #define NVM_CFG1_PORT_DCBX_MODE_OFFSET 16
  8398. #define NVM_CFG1_PORT_DCBX_MODE_DISABLED 0x0
  8399. #define NVM_CFG1_PORT_DCBX_MODE_IEEE 0x1
  8400. #define NVM_CFG1_PORT_DCBX_MODE_CEE 0x2
  8401. #define NVM_CFG1_PORT_DCBX_MODE_DYNAMIC 0x3
  8402. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_MASK 0x00F00000
  8403. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_OFFSET 20
  8404. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_ETHERNET 0x1
  8405. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_FCOE 0x2
  8406. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_ISCSI 0x4
  8407. u32 pcie_cfg;
  8408. u32 features;
  8409. u32 speed_cap_mask;
  8410. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_MASK 0x0000FFFF
  8411. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_OFFSET 0
  8412. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G 0x1
  8413. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G 0x2
  8414. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G 0x8
  8415. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G 0x10
  8416. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G 0x20
  8417. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G 0x40
  8418. u32 link_settings;
  8419. #define NVM_CFG1_PORT_DRV_LINK_SPEED_MASK 0x0000000F
  8420. #define NVM_CFG1_PORT_DRV_LINK_SPEED_OFFSET 0
  8421. #define NVM_CFG1_PORT_DRV_LINK_SPEED_AUTONEG 0x0
  8422. #define NVM_CFG1_PORT_DRV_LINK_SPEED_1G 0x1
  8423. #define NVM_CFG1_PORT_DRV_LINK_SPEED_10G 0x2
  8424. #define NVM_CFG1_PORT_DRV_LINK_SPEED_25G 0x4
  8425. #define NVM_CFG1_PORT_DRV_LINK_SPEED_40G 0x5
  8426. #define NVM_CFG1_PORT_DRV_LINK_SPEED_50G 0x6
  8427. #define NVM_CFG1_PORT_DRV_LINK_SPEED_BB_100G 0x7
  8428. #define NVM_CFG1_PORT_DRV_LINK_SPEED_SMARTLINQ 0x8
  8429. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_MASK 0x00000070
  8430. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_OFFSET 4
  8431. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_AUTONEG 0x1
  8432. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_RX 0x2
  8433. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_TX 0x4
  8434. u32 phy_cfg;
  8435. u32 mgmt_traffic;
  8436. u32 ext_phy;
  8437. u32 mba_cfg1;
  8438. u32 mba_cfg2;
  8439. u32 vf_cfg;
  8440. struct nvm_cfg_mac_address lldp_mac_address;
  8441. u32 led_port_settings;
  8442. u32 transceiver_00;
  8443. u32 device_ids;
  8444. u32 board_cfg;
  8445. u32 mnm_10g_cap;
  8446. u32 mnm_10g_ctrl;
  8447. u32 mnm_10g_misc;
  8448. u32 mnm_25g_cap;
  8449. u32 mnm_25g_ctrl;
  8450. u32 mnm_25g_misc;
  8451. u32 mnm_40g_cap;
  8452. u32 mnm_40g_ctrl;
  8453. u32 mnm_40g_misc;
  8454. u32 mnm_50g_cap;
  8455. u32 mnm_50g_ctrl;
  8456. u32 mnm_50g_misc;
  8457. u32 mnm_100g_cap;
  8458. u32 mnm_100g_ctrl;
  8459. u32 mnm_100g_misc;
  8460. u32 reserved[116];
  8461. };
  8462. struct nvm_cfg1_func {
  8463. struct nvm_cfg_mac_address mac_address;
  8464. u32 rsrv1;
  8465. u32 rsrv2;
  8466. u32 device_id;
  8467. u32 cmn_cfg;
  8468. u32 pci_cfg;
  8469. struct nvm_cfg_mac_address fcoe_node_wwn_mac_addr;
  8470. struct nvm_cfg_mac_address fcoe_port_wwn_mac_addr;
  8471. u32 preboot_generic_cfg;
  8472. u32 reserved[8];
  8473. };
  8474. struct nvm_cfg1 {
  8475. struct nvm_cfg1_glob glob;
  8476. struct nvm_cfg1_path path[MCP_GLOB_PATH_MAX];
  8477. struct nvm_cfg1_port port[MCP_GLOB_PORT_MAX];
  8478. struct nvm_cfg1_func func[MCP_GLOB_FUNC_MAX];
  8479. };
  8480. enum spad_sections {
  8481. SPAD_SECTION_TRACE,
  8482. SPAD_SECTION_NVM_CFG,
  8483. SPAD_SECTION_PUBLIC,
  8484. SPAD_SECTION_PRIVATE,
  8485. SPAD_SECTION_MAX
  8486. };
  8487. #define MCP_TRACE_SIZE 2048 /* 2kb */
  8488. /* This section is located at a fixed location in the beginning of the
  8489. * scratchpad, to ensure that the MCP trace is not run over during MFW upgrade.
  8490. * All the rest of data has a floating location which differs from version to
  8491. * version, and is pointed by the mcp_meta_data below.
  8492. * Moreover, the spad_layout section is part of the MFW firmware, and is loaded
  8493. * with it from nvram in order to clear this portion.
  8494. */
  8495. struct static_init {
  8496. u32 num_sections;
  8497. offsize_t sections[SPAD_SECTION_MAX];
  8498. #define SECTION(_sec_) (*((offsize_t *)(STRUCT_OFFSET(sections[_sec_]))))
  8499. struct mcp_trace trace;
  8500. #define MCP_TRACE_P ((struct mcp_trace *)(STRUCT_OFFSET(trace)))
  8501. u8 trace_buffer[MCP_TRACE_SIZE];
  8502. #define MCP_TRACE_BUF ((u8 *)(STRUCT_OFFSET(trace_buffer)))
  8503. /* running_mfw has the same definition as in nvm_map.h.
  8504. * This bit indicate both the running dir, and the running bundle.
  8505. * It is set once when the LIM is loaded.
  8506. */
  8507. u32 running_mfw;
  8508. #define RUNNING_MFW (*((u32 *)(STRUCT_OFFSET(running_mfw))))
  8509. u32 build_time;
  8510. #define MFW_BUILD_TIME (*((u32 *)(STRUCT_OFFSET(build_time))))
  8511. u32 reset_type;
  8512. #define RESET_TYPE (*((u32 *)(STRUCT_OFFSET(reset_type))))
  8513. u32 mfw_secure_mode;
  8514. #define MFW_SECURE_MODE (*((u32 *)(STRUCT_OFFSET(mfw_secure_mode))))
  8515. u16 pme_status_pf_bitmap;
  8516. #define PME_STATUS_PF_BITMAP (*((u16 *)(STRUCT_OFFSET(pme_status_pf_bitmap))))
  8517. u16 pme_enable_pf_bitmap;
  8518. #define PME_ENABLE_PF_BITMAP (*((u16 *)(STRUCT_OFFSET(pme_enable_pf_bitmap))))
  8519. u32 mim_nvm_addr;
  8520. u32 mim_start_addr;
  8521. u32 ah_pcie_link_params;
  8522. #define AH_PCIE_LINK_PARAMS_LINK_SPEED_MASK (0x000000ff)
  8523. #define AH_PCIE_LINK_PARAMS_LINK_SPEED_SHIFT (0)
  8524. #define AH_PCIE_LINK_PARAMS_LINK_WIDTH_MASK (0x0000ff00)
  8525. #define AH_PCIE_LINK_PARAMS_LINK_WIDTH_SHIFT (8)
  8526. #define AH_PCIE_LINK_PARAMS_ASPM_MODE_MASK (0x00ff0000)
  8527. #define AH_PCIE_LINK_PARAMS_ASPM_MODE_SHIFT (16)
  8528. #define AH_PCIE_LINK_PARAMS_ASPM_CAP_MASK (0xff000000)
  8529. #define AH_PCIE_LINK_PARAMS_ASPM_CAP_SHIFT (24)
  8530. #define AH_PCIE_LINK_PARAMS (*((u32 *)(STRUCT_OFFSET(ah_pcie_link_params))))
  8531. u32 rsrv_persist[5]; /* Persist reserved for MFW upgrades */
  8532. };
  8533. enum nvm_image_type {
  8534. NVM_TYPE_TIM1 = 0x01,
  8535. NVM_TYPE_TIM2 = 0x02,
  8536. NVM_TYPE_MIM1 = 0x03,
  8537. NVM_TYPE_MIM2 = 0x04,
  8538. NVM_TYPE_MBA = 0x05,
  8539. NVM_TYPE_MODULES_PN = 0x06,
  8540. NVM_TYPE_VPD = 0x07,
  8541. NVM_TYPE_MFW_TRACE1 = 0x08,
  8542. NVM_TYPE_MFW_TRACE2 = 0x09,
  8543. NVM_TYPE_NVM_CFG1 = 0x0a,
  8544. NVM_TYPE_L2B = 0x0b,
  8545. NVM_TYPE_DIR1 = 0x0c,
  8546. NVM_TYPE_EAGLE_FW1 = 0x0d,
  8547. NVM_TYPE_FALCON_FW1 = 0x0e,
  8548. NVM_TYPE_PCIE_FW1 = 0x0f,
  8549. NVM_TYPE_HW_SET = 0x10,
  8550. NVM_TYPE_LIM = 0x11,
  8551. NVM_TYPE_AVS_FW1 = 0x12,
  8552. NVM_TYPE_DIR2 = 0x13,
  8553. NVM_TYPE_CCM = 0x14,
  8554. NVM_TYPE_EAGLE_FW2 = 0x15,
  8555. NVM_TYPE_FALCON_FW2 = 0x16,
  8556. NVM_TYPE_PCIE_FW2 = 0x17,
  8557. NVM_TYPE_AVS_FW2 = 0x18,
  8558. NVM_TYPE_INIT_HW = 0x19,
  8559. NVM_TYPE_DEFAULT_CFG = 0x1a,
  8560. NVM_TYPE_MDUMP = 0x1b,
  8561. NVM_TYPE_META = 0x1c,
  8562. NVM_TYPE_ISCSI_CFG = 0x1d,
  8563. NVM_TYPE_FCOE_CFG = 0x1f,
  8564. NVM_TYPE_ETH_PHY_FW1 = 0x20,
  8565. NVM_TYPE_ETH_PHY_FW2 = 0x21,
  8566. NVM_TYPE_MAX,
  8567. };
  8568. #define DIR_ID_1 (0)
  8569. #endif