pxa168_eth.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626
  1. /*
  2. * PXA168 ethernet driver.
  3. * Most of the code is derived from mv643xx ethernet driver.
  4. *
  5. * Copyright (C) 2010 Marvell International Ltd.
  6. * Sachin Sanap <ssanap@marvell.com>
  7. * Zhangfei Gao <zgao6@marvell.com>
  8. * Philip Rakity <prakity@marvell.com>
  9. * Mark Brown <markb@marvell.com>
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version 2
  14. * of the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  23. */
  24. #include <linux/bitops.h>
  25. #include <linux/clk.h>
  26. #include <linux/delay.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/etherdevice.h>
  29. #include <linux/ethtool.h>
  30. #include <linux/in.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/io.h>
  33. #include <linux/ip.h>
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/of.h>
  37. #include <linux/of_net.h>
  38. #include <linux/phy.h>
  39. #include <linux/platform_device.h>
  40. #include <linux/pxa168_eth.h>
  41. #include <linux/tcp.h>
  42. #include <linux/types.h>
  43. #include <linux/udp.h>
  44. #include <linux/workqueue.h>
  45. #include <asm/pgtable.h>
  46. #include <asm/cacheflush.h>
  47. #define DRIVER_NAME "pxa168-eth"
  48. #define DRIVER_VERSION "0.3"
  49. /*
  50. * Registers
  51. */
  52. #define PHY_ADDRESS 0x0000
  53. #define SMI 0x0010
  54. #define PORT_CONFIG 0x0400
  55. #define PORT_CONFIG_EXT 0x0408
  56. #define PORT_COMMAND 0x0410
  57. #define PORT_STATUS 0x0418
  58. #define HTPR 0x0428
  59. #define MAC_ADDR_LOW 0x0430
  60. #define MAC_ADDR_HIGH 0x0438
  61. #define SDMA_CONFIG 0x0440
  62. #define SDMA_CMD 0x0448
  63. #define INT_CAUSE 0x0450
  64. #define INT_W_CLEAR 0x0454
  65. #define INT_MASK 0x0458
  66. #define ETH_F_RX_DESC_0 0x0480
  67. #define ETH_C_RX_DESC_0 0x04A0
  68. #define ETH_C_TX_DESC_1 0x04E4
  69. /* smi register */
  70. #define SMI_BUSY (1 << 28) /* 0 - Write, 1 - Read */
  71. #define SMI_R_VALID (1 << 27) /* 0 - Write, 1 - Read */
  72. #define SMI_OP_W (0 << 26) /* Write operation */
  73. #define SMI_OP_R (1 << 26) /* Read operation */
  74. #define PHY_WAIT_ITERATIONS 10
  75. #define PXA168_ETH_PHY_ADDR_DEFAULT 0
  76. /* RX & TX descriptor command */
  77. #define BUF_OWNED_BY_DMA (1 << 31)
  78. /* RX descriptor status */
  79. #define RX_EN_INT (1 << 23)
  80. #define RX_FIRST_DESC (1 << 17)
  81. #define RX_LAST_DESC (1 << 16)
  82. #define RX_ERROR (1 << 15)
  83. /* TX descriptor command */
  84. #define TX_EN_INT (1 << 23)
  85. #define TX_GEN_CRC (1 << 22)
  86. #define TX_ZERO_PADDING (1 << 18)
  87. #define TX_FIRST_DESC (1 << 17)
  88. #define TX_LAST_DESC (1 << 16)
  89. #define TX_ERROR (1 << 15)
  90. /* SDMA_CMD */
  91. #define SDMA_CMD_AT (1 << 31)
  92. #define SDMA_CMD_TXDL (1 << 24)
  93. #define SDMA_CMD_TXDH (1 << 23)
  94. #define SDMA_CMD_AR (1 << 15)
  95. #define SDMA_CMD_ERD (1 << 7)
  96. /* Bit definitions of the Port Config Reg */
  97. #define PCR_DUPLEX_FULL (1 << 15)
  98. #define PCR_HS (1 << 12)
  99. #define PCR_EN (1 << 7)
  100. #define PCR_PM (1 << 0)
  101. /* Bit definitions of the Port Config Extend Reg */
  102. #define PCXR_2BSM (1 << 28)
  103. #define PCXR_DSCP_EN (1 << 21)
  104. #define PCXR_RMII_EN (1 << 20)
  105. #define PCXR_AN_SPEED_DIS (1 << 19)
  106. #define PCXR_SPEED_100 (1 << 18)
  107. #define PCXR_MFL_1518 (0 << 14)
  108. #define PCXR_MFL_1536 (1 << 14)
  109. #define PCXR_MFL_2048 (2 << 14)
  110. #define PCXR_MFL_64K (3 << 14)
  111. #define PCXR_FLOWCTL_DIS (1 << 12)
  112. #define PCXR_FLP (1 << 11)
  113. #define PCXR_AN_FLOWCTL_DIS (1 << 10)
  114. #define PCXR_AN_DUPLEX_DIS (1 << 9)
  115. #define PCXR_PRIO_TX_OFF 3
  116. #define PCXR_TX_HIGH_PRI (7 << PCXR_PRIO_TX_OFF)
  117. /* Bit definitions of the SDMA Config Reg */
  118. #define SDCR_BSZ_OFF 12
  119. #define SDCR_BSZ8 (3 << SDCR_BSZ_OFF)
  120. #define SDCR_BSZ4 (2 << SDCR_BSZ_OFF)
  121. #define SDCR_BSZ2 (1 << SDCR_BSZ_OFF)
  122. #define SDCR_BSZ1 (0 << SDCR_BSZ_OFF)
  123. #define SDCR_BLMR (1 << 6)
  124. #define SDCR_BLMT (1 << 7)
  125. #define SDCR_RIFB (1 << 9)
  126. #define SDCR_RC_OFF 2
  127. #define SDCR_RC_MAX_RETRANS (0xf << SDCR_RC_OFF)
  128. /*
  129. * Bit definitions of the Interrupt Cause Reg
  130. * and Interrupt MASK Reg is the same
  131. */
  132. #define ICR_RXBUF (1 << 0)
  133. #define ICR_TXBUF_H (1 << 2)
  134. #define ICR_TXBUF_L (1 << 3)
  135. #define ICR_TXEND_H (1 << 6)
  136. #define ICR_TXEND_L (1 << 7)
  137. #define ICR_RXERR (1 << 8)
  138. #define ICR_TXERR_H (1 << 10)
  139. #define ICR_TXERR_L (1 << 11)
  140. #define ICR_TX_UDR (1 << 13)
  141. #define ICR_MII_CH (1 << 28)
  142. #define ALL_INTS (ICR_TXBUF_H | ICR_TXBUF_L | ICR_TX_UDR |\
  143. ICR_TXERR_H | ICR_TXERR_L |\
  144. ICR_TXEND_H | ICR_TXEND_L |\
  145. ICR_RXBUF | ICR_RXERR | ICR_MII_CH)
  146. #define ETH_HW_IP_ALIGN 2 /* hw aligns IP header */
  147. #define NUM_RX_DESCS 64
  148. #define NUM_TX_DESCS 64
  149. #define HASH_ADD 0
  150. #define HASH_DELETE 1
  151. #define HASH_ADDR_TABLE_SIZE 0x4000 /* 16K (1/2K address - PCR_HS == 1) */
  152. #define HOP_NUMBER 12
  153. /* Bit definitions for Port status */
  154. #define PORT_SPEED_100 (1 << 0)
  155. #define FULL_DUPLEX (1 << 1)
  156. #define FLOW_CONTROL_DISABLED (1 << 2)
  157. #define LINK_UP (1 << 3)
  158. /* Bit definitions for work to be done */
  159. #define WORK_TX_DONE (1 << 1)
  160. /*
  161. * Misc definitions.
  162. */
  163. #define SKB_DMA_REALIGN ((PAGE_SIZE - NET_SKB_PAD) % SMP_CACHE_BYTES)
  164. struct rx_desc {
  165. u32 cmd_sts; /* Descriptor command status */
  166. u16 byte_cnt; /* Descriptor buffer byte count */
  167. u16 buf_size; /* Buffer size */
  168. u32 buf_ptr; /* Descriptor buffer pointer */
  169. u32 next_desc_ptr; /* Next descriptor pointer */
  170. };
  171. struct tx_desc {
  172. u32 cmd_sts; /* Command/status field */
  173. u16 reserved;
  174. u16 byte_cnt; /* buffer byte count */
  175. u32 buf_ptr; /* pointer to buffer for this descriptor */
  176. u32 next_desc_ptr; /* Pointer to next descriptor */
  177. };
  178. struct pxa168_eth_private {
  179. int port_num; /* User Ethernet port number */
  180. int phy_addr;
  181. int phy_speed;
  182. int phy_duplex;
  183. phy_interface_t phy_intf;
  184. int rx_resource_err; /* Rx ring resource error flag */
  185. /* Next available and first returning Rx resource */
  186. int rx_curr_desc_q, rx_used_desc_q;
  187. /* Next available and first returning Tx resource */
  188. int tx_curr_desc_q, tx_used_desc_q;
  189. struct rx_desc *p_rx_desc_area;
  190. dma_addr_t rx_desc_dma;
  191. int rx_desc_area_size;
  192. struct sk_buff **rx_skb;
  193. struct tx_desc *p_tx_desc_area;
  194. dma_addr_t tx_desc_dma;
  195. int tx_desc_area_size;
  196. struct sk_buff **tx_skb;
  197. struct work_struct tx_timeout_task;
  198. struct net_device *dev;
  199. struct napi_struct napi;
  200. u8 work_todo;
  201. int skb_size;
  202. /* Size of Tx Ring per queue */
  203. int tx_ring_size;
  204. /* Number of tx descriptors in use */
  205. int tx_desc_count;
  206. /* Size of Rx Ring per queue */
  207. int rx_ring_size;
  208. /* Number of rx descriptors in use */
  209. int rx_desc_count;
  210. /*
  211. * Used in case RX Ring is empty, which can occur when
  212. * system does not have resources (skb's)
  213. */
  214. struct timer_list timeout;
  215. struct mii_bus *smi_bus;
  216. /* clock */
  217. struct clk *clk;
  218. struct pxa168_eth_platform_data *pd;
  219. /*
  220. * Ethernet controller base address.
  221. */
  222. void __iomem *base;
  223. /* Pointer to the hardware address filter table */
  224. void *htpr;
  225. dma_addr_t htpr_dma;
  226. };
  227. struct addr_table_entry {
  228. __le32 lo;
  229. __le32 hi;
  230. };
  231. /* Bit fields of a Hash Table Entry */
  232. enum hash_table_entry {
  233. HASH_ENTRY_VALID = 1,
  234. SKIP = 2,
  235. HASH_ENTRY_RECEIVE_DISCARD = 4,
  236. HASH_ENTRY_RECEIVE_DISCARD_BIT = 2
  237. };
  238. static int pxa168_get_link_ksettings(struct net_device *dev,
  239. struct ethtool_link_ksettings *cmd);
  240. static int pxa168_init_hw(struct pxa168_eth_private *pep);
  241. static int pxa168_init_phy(struct net_device *dev);
  242. static void eth_port_reset(struct net_device *dev);
  243. static void eth_port_start(struct net_device *dev);
  244. static int pxa168_eth_open(struct net_device *dev);
  245. static int pxa168_eth_stop(struct net_device *dev);
  246. static inline u32 rdl(struct pxa168_eth_private *pep, int offset)
  247. {
  248. return readl_relaxed(pep->base + offset);
  249. }
  250. static inline void wrl(struct pxa168_eth_private *pep, int offset, u32 data)
  251. {
  252. writel_relaxed(data, pep->base + offset);
  253. }
  254. static void abort_dma(struct pxa168_eth_private *pep)
  255. {
  256. int delay;
  257. int max_retries = 40;
  258. do {
  259. wrl(pep, SDMA_CMD, SDMA_CMD_AR | SDMA_CMD_AT);
  260. udelay(100);
  261. delay = 10;
  262. while ((rdl(pep, SDMA_CMD) & (SDMA_CMD_AR | SDMA_CMD_AT))
  263. && delay-- > 0) {
  264. udelay(10);
  265. }
  266. } while (max_retries-- > 0 && delay <= 0);
  267. if (max_retries <= 0)
  268. netdev_err(pep->dev, "%s : DMA Stuck\n", __func__);
  269. }
  270. static void rxq_refill(struct net_device *dev)
  271. {
  272. struct pxa168_eth_private *pep = netdev_priv(dev);
  273. struct sk_buff *skb;
  274. struct rx_desc *p_used_rx_desc;
  275. int used_rx_desc;
  276. while (pep->rx_desc_count < pep->rx_ring_size) {
  277. int size;
  278. skb = netdev_alloc_skb(dev, pep->skb_size);
  279. if (!skb)
  280. break;
  281. if (SKB_DMA_REALIGN)
  282. skb_reserve(skb, SKB_DMA_REALIGN);
  283. pep->rx_desc_count++;
  284. /* Get 'used' Rx descriptor */
  285. used_rx_desc = pep->rx_used_desc_q;
  286. p_used_rx_desc = &pep->p_rx_desc_area[used_rx_desc];
  287. size = skb_end_pointer(skb) - skb->data;
  288. p_used_rx_desc->buf_ptr = dma_map_single(NULL,
  289. skb->data,
  290. size,
  291. DMA_FROM_DEVICE);
  292. p_used_rx_desc->buf_size = size;
  293. pep->rx_skb[used_rx_desc] = skb;
  294. /* Return the descriptor to DMA ownership */
  295. dma_wmb();
  296. p_used_rx_desc->cmd_sts = BUF_OWNED_BY_DMA | RX_EN_INT;
  297. dma_wmb();
  298. /* Move the used descriptor pointer to the next descriptor */
  299. pep->rx_used_desc_q = (used_rx_desc + 1) % pep->rx_ring_size;
  300. /* Any Rx return cancels the Rx resource error status */
  301. pep->rx_resource_err = 0;
  302. skb_reserve(skb, ETH_HW_IP_ALIGN);
  303. }
  304. /*
  305. * If RX ring is empty of SKB, set a timer to try allocating
  306. * again at a later time.
  307. */
  308. if (pep->rx_desc_count == 0) {
  309. pep->timeout.expires = jiffies + (HZ / 10);
  310. add_timer(&pep->timeout);
  311. }
  312. }
  313. static inline void rxq_refill_timer_wrapper(unsigned long data)
  314. {
  315. struct pxa168_eth_private *pep = (void *)data;
  316. napi_schedule(&pep->napi);
  317. }
  318. static inline u8 flip_8_bits(u8 x)
  319. {
  320. return (((x) & 0x01) << 3) | (((x) & 0x02) << 1)
  321. | (((x) & 0x04) >> 1) | (((x) & 0x08) >> 3)
  322. | (((x) & 0x10) << 3) | (((x) & 0x20) << 1)
  323. | (((x) & 0x40) >> 1) | (((x) & 0x80) >> 3);
  324. }
  325. static void nibble_swap_every_byte(unsigned char *mac_addr)
  326. {
  327. int i;
  328. for (i = 0; i < ETH_ALEN; i++) {
  329. mac_addr[i] = ((mac_addr[i] & 0x0f) << 4) |
  330. ((mac_addr[i] & 0xf0) >> 4);
  331. }
  332. }
  333. static void inverse_every_nibble(unsigned char *mac_addr)
  334. {
  335. int i;
  336. for (i = 0; i < ETH_ALEN; i++)
  337. mac_addr[i] = flip_8_bits(mac_addr[i]);
  338. }
  339. /*
  340. * ----------------------------------------------------------------------------
  341. * This function will calculate the hash function of the address.
  342. * Inputs
  343. * mac_addr_orig - MAC address.
  344. * Outputs
  345. * return the calculated entry.
  346. */
  347. static u32 hash_function(unsigned char *mac_addr_orig)
  348. {
  349. u32 hash_result;
  350. u32 addr0;
  351. u32 addr1;
  352. u32 addr2;
  353. u32 addr3;
  354. unsigned char mac_addr[ETH_ALEN];
  355. /* Make a copy of MAC address since we are going to performe bit
  356. * operations on it
  357. */
  358. memcpy(mac_addr, mac_addr_orig, ETH_ALEN);
  359. nibble_swap_every_byte(mac_addr);
  360. inverse_every_nibble(mac_addr);
  361. addr0 = (mac_addr[5] >> 2) & 0x3f;
  362. addr1 = (mac_addr[5] & 0x03) | (((mac_addr[4] & 0x7f)) << 2);
  363. addr2 = ((mac_addr[4] & 0x80) >> 7) | mac_addr[3] << 1;
  364. addr3 = (mac_addr[2] & 0xff) | ((mac_addr[1] & 1) << 8);
  365. hash_result = (addr0 << 9) | (addr1 ^ addr2 ^ addr3);
  366. hash_result = hash_result & 0x07ff;
  367. return hash_result;
  368. }
  369. /*
  370. * ----------------------------------------------------------------------------
  371. * This function will add/del an entry to the address table.
  372. * Inputs
  373. * pep - ETHERNET .
  374. * mac_addr - MAC address.
  375. * skip - if 1, skip this address.Used in case of deleting an entry which is a
  376. * part of chain in the hash table.We can't just delete the entry since
  377. * that will break the chain.We need to defragment the tables time to
  378. * time.
  379. * rd - 0 Discard packet upon match.
  380. * - 1 Receive packet upon match.
  381. * Outputs
  382. * address table entry is added/deleted.
  383. * 0 if success.
  384. * -ENOSPC if table full
  385. */
  386. static int add_del_hash_entry(struct pxa168_eth_private *pep,
  387. unsigned char *mac_addr,
  388. u32 rd, u32 skip, int del)
  389. {
  390. struct addr_table_entry *entry, *start;
  391. u32 new_high;
  392. u32 new_low;
  393. u32 i;
  394. new_low = (((mac_addr[1] >> 4) & 0xf) << 15)
  395. | (((mac_addr[1] >> 0) & 0xf) << 11)
  396. | (((mac_addr[0] >> 4) & 0xf) << 7)
  397. | (((mac_addr[0] >> 0) & 0xf) << 3)
  398. | (((mac_addr[3] >> 4) & 0x1) << 31)
  399. | (((mac_addr[3] >> 0) & 0xf) << 27)
  400. | (((mac_addr[2] >> 4) & 0xf) << 23)
  401. | (((mac_addr[2] >> 0) & 0xf) << 19)
  402. | (skip << SKIP) | (rd << HASH_ENTRY_RECEIVE_DISCARD_BIT)
  403. | HASH_ENTRY_VALID;
  404. new_high = (((mac_addr[5] >> 4) & 0xf) << 15)
  405. | (((mac_addr[5] >> 0) & 0xf) << 11)
  406. | (((mac_addr[4] >> 4) & 0xf) << 7)
  407. | (((mac_addr[4] >> 0) & 0xf) << 3)
  408. | (((mac_addr[3] >> 5) & 0x7) << 0);
  409. /*
  410. * Pick the appropriate table, start scanning for free/reusable
  411. * entries at the index obtained by hashing the specified MAC address
  412. */
  413. start = pep->htpr;
  414. entry = start + hash_function(mac_addr);
  415. for (i = 0; i < HOP_NUMBER; i++) {
  416. if (!(le32_to_cpu(entry->lo) & HASH_ENTRY_VALID)) {
  417. break;
  418. } else {
  419. /* if same address put in same position */
  420. if (((le32_to_cpu(entry->lo) & 0xfffffff8) ==
  421. (new_low & 0xfffffff8)) &&
  422. (le32_to_cpu(entry->hi) == new_high)) {
  423. break;
  424. }
  425. }
  426. if (entry == start + 0x7ff)
  427. entry = start;
  428. else
  429. entry++;
  430. }
  431. if (((le32_to_cpu(entry->lo) & 0xfffffff8) != (new_low & 0xfffffff8)) &&
  432. (le32_to_cpu(entry->hi) != new_high) && del)
  433. return 0;
  434. if (i == HOP_NUMBER) {
  435. if (!del) {
  436. netdev_info(pep->dev,
  437. "%s: table section is full, need to "
  438. "move to 16kB implementation?\n",
  439. __FILE__);
  440. return -ENOSPC;
  441. } else
  442. return 0;
  443. }
  444. /*
  445. * Update the selected entry
  446. */
  447. if (del) {
  448. entry->hi = 0;
  449. entry->lo = 0;
  450. } else {
  451. entry->hi = cpu_to_le32(new_high);
  452. entry->lo = cpu_to_le32(new_low);
  453. }
  454. return 0;
  455. }
  456. /*
  457. * ----------------------------------------------------------------------------
  458. * Create an addressTable entry from MAC address info
  459. * found in the specifed net_device struct
  460. *
  461. * Input : pointer to ethernet interface network device structure
  462. * Output : N/A
  463. */
  464. static void update_hash_table_mac_address(struct pxa168_eth_private *pep,
  465. unsigned char *oaddr,
  466. unsigned char *addr)
  467. {
  468. /* Delete old entry */
  469. if (oaddr)
  470. add_del_hash_entry(pep, oaddr, 1, 0, HASH_DELETE);
  471. /* Add new entry */
  472. add_del_hash_entry(pep, addr, 1, 0, HASH_ADD);
  473. }
  474. static int init_hash_table(struct pxa168_eth_private *pep)
  475. {
  476. /*
  477. * Hardware expects CPU to build a hash table based on a predefined
  478. * hash function and populate it based on hardware address. The
  479. * location of the hash table is identified by 32-bit pointer stored
  480. * in HTPR internal register. Two possible sizes exists for the hash
  481. * table 8kB (256kB of DRAM required (4 x 64 kB banks)) and 1/2kB
  482. * (16kB of DRAM required (4 x 4 kB banks)).We currently only support
  483. * 1/2kB.
  484. */
  485. /* TODO: Add support for 8kB hash table and alternative hash
  486. * function.Driver can dynamically switch to them if the 1/2kB hash
  487. * table is full.
  488. */
  489. if (pep->htpr == NULL) {
  490. pep->htpr = dma_zalloc_coherent(pep->dev->dev.parent,
  491. HASH_ADDR_TABLE_SIZE,
  492. &pep->htpr_dma, GFP_KERNEL);
  493. if (pep->htpr == NULL)
  494. return -ENOMEM;
  495. } else {
  496. memset(pep->htpr, 0, HASH_ADDR_TABLE_SIZE);
  497. }
  498. wrl(pep, HTPR, pep->htpr_dma);
  499. return 0;
  500. }
  501. static void pxa168_eth_set_rx_mode(struct net_device *dev)
  502. {
  503. struct pxa168_eth_private *pep = netdev_priv(dev);
  504. struct netdev_hw_addr *ha;
  505. u32 val;
  506. val = rdl(pep, PORT_CONFIG);
  507. if (dev->flags & IFF_PROMISC)
  508. val |= PCR_PM;
  509. else
  510. val &= ~PCR_PM;
  511. wrl(pep, PORT_CONFIG, val);
  512. /*
  513. * Remove the old list of MAC address and add dev->addr
  514. * and multicast address.
  515. */
  516. memset(pep->htpr, 0, HASH_ADDR_TABLE_SIZE);
  517. update_hash_table_mac_address(pep, NULL, dev->dev_addr);
  518. netdev_for_each_mc_addr(ha, dev)
  519. update_hash_table_mac_address(pep, NULL, ha->addr);
  520. }
  521. static void pxa168_eth_get_mac_address(struct net_device *dev,
  522. unsigned char *addr)
  523. {
  524. struct pxa168_eth_private *pep = netdev_priv(dev);
  525. unsigned int mac_h = rdl(pep, MAC_ADDR_HIGH);
  526. unsigned int mac_l = rdl(pep, MAC_ADDR_LOW);
  527. addr[0] = (mac_h >> 24) & 0xff;
  528. addr[1] = (mac_h >> 16) & 0xff;
  529. addr[2] = (mac_h >> 8) & 0xff;
  530. addr[3] = mac_h & 0xff;
  531. addr[4] = (mac_l >> 8) & 0xff;
  532. addr[5] = mac_l & 0xff;
  533. }
  534. static int pxa168_eth_set_mac_address(struct net_device *dev, void *addr)
  535. {
  536. struct sockaddr *sa = addr;
  537. struct pxa168_eth_private *pep = netdev_priv(dev);
  538. unsigned char oldMac[ETH_ALEN];
  539. u32 mac_h, mac_l;
  540. if (!is_valid_ether_addr(sa->sa_data))
  541. return -EADDRNOTAVAIL;
  542. memcpy(oldMac, dev->dev_addr, ETH_ALEN);
  543. memcpy(dev->dev_addr, sa->sa_data, ETH_ALEN);
  544. mac_h = dev->dev_addr[0] << 24;
  545. mac_h |= dev->dev_addr[1] << 16;
  546. mac_h |= dev->dev_addr[2] << 8;
  547. mac_h |= dev->dev_addr[3];
  548. mac_l = dev->dev_addr[4] << 8;
  549. mac_l |= dev->dev_addr[5];
  550. wrl(pep, MAC_ADDR_HIGH, mac_h);
  551. wrl(pep, MAC_ADDR_LOW, mac_l);
  552. netif_addr_lock_bh(dev);
  553. update_hash_table_mac_address(pep, oldMac, dev->dev_addr);
  554. netif_addr_unlock_bh(dev);
  555. return 0;
  556. }
  557. static void eth_port_start(struct net_device *dev)
  558. {
  559. unsigned int val = 0;
  560. struct pxa168_eth_private *pep = netdev_priv(dev);
  561. int tx_curr_desc, rx_curr_desc;
  562. phy_start(dev->phydev);
  563. /* Assignment of Tx CTRP of given queue */
  564. tx_curr_desc = pep->tx_curr_desc_q;
  565. wrl(pep, ETH_C_TX_DESC_1,
  566. (u32) (pep->tx_desc_dma + tx_curr_desc * sizeof(struct tx_desc)));
  567. /* Assignment of Rx CRDP of given queue */
  568. rx_curr_desc = pep->rx_curr_desc_q;
  569. wrl(pep, ETH_C_RX_DESC_0,
  570. (u32) (pep->rx_desc_dma + rx_curr_desc * sizeof(struct rx_desc)));
  571. wrl(pep, ETH_F_RX_DESC_0,
  572. (u32) (pep->rx_desc_dma + rx_curr_desc * sizeof(struct rx_desc)));
  573. /* Clear all interrupts */
  574. wrl(pep, INT_CAUSE, 0);
  575. /* Enable all interrupts for receive, transmit and error. */
  576. wrl(pep, INT_MASK, ALL_INTS);
  577. val = rdl(pep, PORT_CONFIG);
  578. val |= PCR_EN;
  579. wrl(pep, PORT_CONFIG, val);
  580. /* Start RX DMA engine */
  581. val = rdl(pep, SDMA_CMD);
  582. val |= SDMA_CMD_ERD;
  583. wrl(pep, SDMA_CMD, val);
  584. }
  585. static void eth_port_reset(struct net_device *dev)
  586. {
  587. struct pxa168_eth_private *pep = netdev_priv(dev);
  588. unsigned int val = 0;
  589. /* Stop all interrupts for receive, transmit and error. */
  590. wrl(pep, INT_MASK, 0);
  591. /* Clear all interrupts */
  592. wrl(pep, INT_CAUSE, 0);
  593. /* Stop RX DMA */
  594. val = rdl(pep, SDMA_CMD);
  595. val &= ~SDMA_CMD_ERD; /* abort dma command */
  596. /* Abort any transmit and receive operations and put DMA
  597. * in idle state.
  598. */
  599. abort_dma(pep);
  600. /* Disable port */
  601. val = rdl(pep, PORT_CONFIG);
  602. val &= ~PCR_EN;
  603. wrl(pep, PORT_CONFIG, val);
  604. phy_stop(dev->phydev);
  605. }
  606. /*
  607. * txq_reclaim - Free the tx desc data for completed descriptors
  608. * If force is non-zero, frees uncompleted descriptors as well
  609. */
  610. static int txq_reclaim(struct net_device *dev, int force)
  611. {
  612. struct pxa168_eth_private *pep = netdev_priv(dev);
  613. struct tx_desc *desc;
  614. u32 cmd_sts;
  615. struct sk_buff *skb;
  616. int tx_index;
  617. dma_addr_t addr;
  618. int count;
  619. int released = 0;
  620. netif_tx_lock(dev);
  621. pep->work_todo &= ~WORK_TX_DONE;
  622. while (pep->tx_desc_count > 0) {
  623. tx_index = pep->tx_used_desc_q;
  624. desc = &pep->p_tx_desc_area[tx_index];
  625. cmd_sts = desc->cmd_sts;
  626. if (!force && (cmd_sts & BUF_OWNED_BY_DMA)) {
  627. if (released > 0) {
  628. goto txq_reclaim_end;
  629. } else {
  630. released = -1;
  631. goto txq_reclaim_end;
  632. }
  633. }
  634. pep->tx_used_desc_q = (tx_index + 1) % pep->tx_ring_size;
  635. pep->tx_desc_count--;
  636. addr = desc->buf_ptr;
  637. count = desc->byte_cnt;
  638. skb = pep->tx_skb[tx_index];
  639. if (skb)
  640. pep->tx_skb[tx_index] = NULL;
  641. if (cmd_sts & TX_ERROR) {
  642. if (net_ratelimit())
  643. netdev_err(dev, "Error in TX\n");
  644. dev->stats.tx_errors++;
  645. }
  646. dma_unmap_single(NULL, addr, count, DMA_TO_DEVICE);
  647. if (skb)
  648. dev_kfree_skb_irq(skb);
  649. released++;
  650. }
  651. txq_reclaim_end:
  652. netif_tx_unlock(dev);
  653. return released;
  654. }
  655. static void pxa168_eth_tx_timeout(struct net_device *dev)
  656. {
  657. struct pxa168_eth_private *pep = netdev_priv(dev);
  658. netdev_info(dev, "TX timeout desc_count %d\n", pep->tx_desc_count);
  659. schedule_work(&pep->tx_timeout_task);
  660. }
  661. static void pxa168_eth_tx_timeout_task(struct work_struct *work)
  662. {
  663. struct pxa168_eth_private *pep = container_of(work,
  664. struct pxa168_eth_private,
  665. tx_timeout_task);
  666. struct net_device *dev = pep->dev;
  667. pxa168_eth_stop(dev);
  668. pxa168_eth_open(dev);
  669. }
  670. static int rxq_process(struct net_device *dev, int budget)
  671. {
  672. struct pxa168_eth_private *pep = netdev_priv(dev);
  673. struct net_device_stats *stats = &dev->stats;
  674. unsigned int received_packets = 0;
  675. struct sk_buff *skb;
  676. while (budget-- > 0) {
  677. int rx_next_curr_desc, rx_curr_desc, rx_used_desc;
  678. struct rx_desc *rx_desc;
  679. unsigned int cmd_sts;
  680. /* Do not process Rx ring in case of Rx ring resource error */
  681. if (pep->rx_resource_err)
  682. break;
  683. rx_curr_desc = pep->rx_curr_desc_q;
  684. rx_used_desc = pep->rx_used_desc_q;
  685. rx_desc = &pep->p_rx_desc_area[rx_curr_desc];
  686. cmd_sts = rx_desc->cmd_sts;
  687. dma_rmb();
  688. if (cmd_sts & (BUF_OWNED_BY_DMA))
  689. break;
  690. skb = pep->rx_skb[rx_curr_desc];
  691. pep->rx_skb[rx_curr_desc] = NULL;
  692. rx_next_curr_desc = (rx_curr_desc + 1) % pep->rx_ring_size;
  693. pep->rx_curr_desc_q = rx_next_curr_desc;
  694. /* Rx descriptors exhausted. */
  695. /* Set the Rx ring resource error flag */
  696. if (rx_next_curr_desc == rx_used_desc)
  697. pep->rx_resource_err = 1;
  698. pep->rx_desc_count--;
  699. dma_unmap_single(NULL, rx_desc->buf_ptr,
  700. rx_desc->buf_size,
  701. DMA_FROM_DEVICE);
  702. received_packets++;
  703. /*
  704. * Update statistics.
  705. * Note byte count includes 4 byte CRC count
  706. */
  707. stats->rx_packets++;
  708. stats->rx_bytes += rx_desc->byte_cnt;
  709. /*
  710. * In case received a packet without first / last bits on OR
  711. * the error summary bit is on, the packets needs to be droped.
  712. */
  713. if (((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  714. (RX_FIRST_DESC | RX_LAST_DESC))
  715. || (cmd_sts & RX_ERROR)) {
  716. stats->rx_dropped++;
  717. if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  718. (RX_FIRST_DESC | RX_LAST_DESC)) {
  719. if (net_ratelimit())
  720. netdev_err(dev,
  721. "Rx pkt on multiple desc\n");
  722. }
  723. if (cmd_sts & RX_ERROR)
  724. stats->rx_errors++;
  725. dev_kfree_skb_irq(skb);
  726. } else {
  727. /*
  728. * The -4 is for the CRC in the trailer of the
  729. * received packet
  730. */
  731. skb_put(skb, rx_desc->byte_cnt - 4);
  732. skb->protocol = eth_type_trans(skb, dev);
  733. netif_receive_skb(skb);
  734. }
  735. }
  736. /* Fill RX ring with skb's */
  737. rxq_refill(dev);
  738. return received_packets;
  739. }
  740. static int pxa168_eth_collect_events(struct pxa168_eth_private *pep,
  741. struct net_device *dev)
  742. {
  743. u32 icr;
  744. int ret = 0;
  745. icr = rdl(pep, INT_CAUSE);
  746. if (icr == 0)
  747. return IRQ_NONE;
  748. wrl(pep, INT_CAUSE, ~icr);
  749. if (icr & (ICR_TXBUF_H | ICR_TXBUF_L)) {
  750. pep->work_todo |= WORK_TX_DONE;
  751. ret = 1;
  752. }
  753. if (icr & ICR_RXBUF)
  754. ret = 1;
  755. return ret;
  756. }
  757. static irqreturn_t pxa168_eth_int_handler(int irq, void *dev_id)
  758. {
  759. struct net_device *dev = (struct net_device *)dev_id;
  760. struct pxa168_eth_private *pep = netdev_priv(dev);
  761. if (unlikely(!pxa168_eth_collect_events(pep, dev)))
  762. return IRQ_NONE;
  763. /* Disable interrupts */
  764. wrl(pep, INT_MASK, 0);
  765. napi_schedule(&pep->napi);
  766. return IRQ_HANDLED;
  767. }
  768. static void pxa168_eth_recalc_skb_size(struct pxa168_eth_private *pep)
  769. {
  770. int skb_size;
  771. /*
  772. * Reserve 2+14 bytes for an ethernet header (the hardware
  773. * automatically prepends 2 bytes of dummy data to each
  774. * received packet), 16 bytes for up to four VLAN tags, and
  775. * 4 bytes for the trailing FCS -- 36 bytes total.
  776. */
  777. skb_size = pep->dev->mtu + 36;
  778. /*
  779. * Make sure that the skb size is a multiple of 8 bytes, as
  780. * the lower three bits of the receive descriptor's buffer
  781. * size field are ignored by the hardware.
  782. */
  783. pep->skb_size = (skb_size + 7) & ~7;
  784. /*
  785. * If NET_SKB_PAD is smaller than a cache line,
  786. * netdev_alloc_skb() will cause skb->data to be misaligned
  787. * to a cache line boundary. If this is the case, include
  788. * some extra space to allow re-aligning the data area.
  789. */
  790. pep->skb_size += SKB_DMA_REALIGN;
  791. }
  792. static int set_port_config_ext(struct pxa168_eth_private *pep)
  793. {
  794. int skb_size;
  795. pxa168_eth_recalc_skb_size(pep);
  796. if (pep->skb_size <= 1518)
  797. skb_size = PCXR_MFL_1518;
  798. else if (pep->skb_size <= 1536)
  799. skb_size = PCXR_MFL_1536;
  800. else if (pep->skb_size <= 2048)
  801. skb_size = PCXR_MFL_2048;
  802. else
  803. skb_size = PCXR_MFL_64K;
  804. /* Extended Port Configuration */
  805. wrl(pep, PORT_CONFIG_EXT,
  806. PCXR_AN_SPEED_DIS | /* Disable HW AN */
  807. PCXR_AN_DUPLEX_DIS |
  808. PCXR_AN_FLOWCTL_DIS |
  809. PCXR_2BSM | /* Two byte prefix aligns IP hdr */
  810. PCXR_DSCP_EN | /* Enable DSCP in IP */
  811. skb_size | PCXR_FLP | /* do not force link pass */
  812. PCXR_TX_HIGH_PRI); /* Transmit - high priority queue */
  813. return 0;
  814. }
  815. static void pxa168_eth_adjust_link(struct net_device *dev)
  816. {
  817. struct pxa168_eth_private *pep = netdev_priv(dev);
  818. struct phy_device *phy = dev->phydev;
  819. u32 cfg, cfg_o = rdl(pep, PORT_CONFIG);
  820. u32 cfgext, cfgext_o = rdl(pep, PORT_CONFIG_EXT);
  821. cfg = cfg_o & ~PCR_DUPLEX_FULL;
  822. cfgext = cfgext_o & ~(PCXR_SPEED_100 | PCXR_FLOWCTL_DIS | PCXR_RMII_EN);
  823. if (phy->interface == PHY_INTERFACE_MODE_RMII)
  824. cfgext |= PCXR_RMII_EN;
  825. if (phy->speed == SPEED_100)
  826. cfgext |= PCXR_SPEED_100;
  827. if (phy->duplex)
  828. cfg |= PCR_DUPLEX_FULL;
  829. if (!phy->pause)
  830. cfgext |= PCXR_FLOWCTL_DIS;
  831. /* Bail out if there has nothing changed */
  832. if (cfg == cfg_o && cfgext == cfgext_o)
  833. return;
  834. wrl(pep, PORT_CONFIG, cfg);
  835. wrl(pep, PORT_CONFIG_EXT, cfgext);
  836. phy_print_status(phy);
  837. }
  838. static int pxa168_init_phy(struct net_device *dev)
  839. {
  840. struct pxa168_eth_private *pep = netdev_priv(dev);
  841. struct ethtool_link_ksettings cmd;
  842. struct phy_device *phy = NULL;
  843. int err;
  844. if (dev->phydev)
  845. return 0;
  846. phy = mdiobus_scan(pep->smi_bus, pep->phy_addr);
  847. if (IS_ERR(phy))
  848. return PTR_ERR(phy);
  849. err = phy_connect_direct(dev, phy, pxa168_eth_adjust_link,
  850. pep->phy_intf);
  851. if (err)
  852. return err;
  853. err = pxa168_get_link_ksettings(dev, &cmd);
  854. if (err)
  855. return err;
  856. cmd.base.phy_address = pep->phy_addr;
  857. cmd.base.speed = pep->phy_speed;
  858. cmd.base.duplex = pep->phy_duplex;
  859. ethtool_convert_legacy_u32_to_link_mode(cmd.link_modes.advertising,
  860. PHY_BASIC_FEATURES);
  861. cmd.base.autoneg = AUTONEG_ENABLE;
  862. if (cmd.base.speed != 0)
  863. cmd.base.autoneg = AUTONEG_DISABLE;
  864. return phy_ethtool_set_link_ksettings(dev, &cmd);
  865. }
  866. static int pxa168_init_hw(struct pxa168_eth_private *pep)
  867. {
  868. int err = 0;
  869. /* Disable interrupts */
  870. wrl(pep, INT_MASK, 0);
  871. wrl(pep, INT_CAUSE, 0);
  872. /* Write to ICR to clear interrupts. */
  873. wrl(pep, INT_W_CLEAR, 0);
  874. /* Abort any transmit and receive operations and put DMA
  875. * in idle state.
  876. */
  877. abort_dma(pep);
  878. /* Initialize address hash table */
  879. err = init_hash_table(pep);
  880. if (err)
  881. return err;
  882. /* SDMA configuration */
  883. wrl(pep, SDMA_CONFIG, SDCR_BSZ8 | /* Burst size = 32 bytes */
  884. SDCR_RIFB | /* Rx interrupt on frame */
  885. SDCR_BLMT | /* Little endian transmit */
  886. SDCR_BLMR | /* Little endian receive */
  887. SDCR_RC_MAX_RETRANS); /* Max retransmit count */
  888. /* Port Configuration */
  889. wrl(pep, PORT_CONFIG, PCR_HS); /* Hash size is 1/2kb */
  890. set_port_config_ext(pep);
  891. return err;
  892. }
  893. static int rxq_init(struct net_device *dev)
  894. {
  895. struct pxa168_eth_private *pep = netdev_priv(dev);
  896. struct rx_desc *p_rx_desc;
  897. int size = 0, i = 0;
  898. int rx_desc_num = pep->rx_ring_size;
  899. /* Allocate RX skb rings */
  900. pep->rx_skb = kzalloc(sizeof(*pep->rx_skb) * pep->rx_ring_size,
  901. GFP_KERNEL);
  902. if (!pep->rx_skb)
  903. return -ENOMEM;
  904. /* Allocate RX ring */
  905. pep->rx_desc_count = 0;
  906. size = pep->rx_ring_size * sizeof(struct rx_desc);
  907. pep->rx_desc_area_size = size;
  908. pep->p_rx_desc_area = dma_zalloc_coherent(pep->dev->dev.parent, size,
  909. &pep->rx_desc_dma,
  910. GFP_KERNEL);
  911. if (!pep->p_rx_desc_area)
  912. goto out;
  913. /* initialize the next_desc_ptr links in the Rx descriptors ring */
  914. p_rx_desc = pep->p_rx_desc_area;
  915. for (i = 0; i < rx_desc_num; i++) {
  916. p_rx_desc[i].next_desc_ptr = pep->rx_desc_dma +
  917. ((i + 1) % rx_desc_num) * sizeof(struct rx_desc);
  918. }
  919. /* Save Rx desc pointer to driver struct. */
  920. pep->rx_curr_desc_q = 0;
  921. pep->rx_used_desc_q = 0;
  922. pep->rx_desc_area_size = rx_desc_num * sizeof(struct rx_desc);
  923. return 0;
  924. out:
  925. kfree(pep->rx_skb);
  926. return -ENOMEM;
  927. }
  928. static void rxq_deinit(struct net_device *dev)
  929. {
  930. struct pxa168_eth_private *pep = netdev_priv(dev);
  931. int curr;
  932. /* Free preallocated skb's on RX rings */
  933. for (curr = 0; pep->rx_desc_count && curr < pep->rx_ring_size; curr++) {
  934. if (pep->rx_skb[curr]) {
  935. dev_kfree_skb(pep->rx_skb[curr]);
  936. pep->rx_desc_count--;
  937. }
  938. }
  939. if (pep->rx_desc_count)
  940. netdev_err(dev, "Error in freeing Rx Ring. %d skb's still\n",
  941. pep->rx_desc_count);
  942. /* Free RX ring */
  943. if (pep->p_rx_desc_area)
  944. dma_free_coherent(pep->dev->dev.parent, pep->rx_desc_area_size,
  945. pep->p_rx_desc_area, pep->rx_desc_dma);
  946. kfree(pep->rx_skb);
  947. }
  948. static int txq_init(struct net_device *dev)
  949. {
  950. struct pxa168_eth_private *pep = netdev_priv(dev);
  951. struct tx_desc *p_tx_desc;
  952. int size = 0, i = 0;
  953. int tx_desc_num = pep->tx_ring_size;
  954. pep->tx_skb = kzalloc(sizeof(*pep->tx_skb) * pep->tx_ring_size,
  955. GFP_KERNEL);
  956. if (!pep->tx_skb)
  957. return -ENOMEM;
  958. /* Allocate TX ring */
  959. pep->tx_desc_count = 0;
  960. size = pep->tx_ring_size * sizeof(struct tx_desc);
  961. pep->tx_desc_area_size = size;
  962. pep->p_tx_desc_area = dma_zalloc_coherent(pep->dev->dev.parent, size,
  963. &pep->tx_desc_dma,
  964. GFP_KERNEL);
  965. if (!pep->p_tx_desc_area)
  966. goto out;
  967. /* Initialize the next_desc_ptr links in the Tx descriptors ring */
  968. p_tx_desc = pep->p_tx_desc_area;
  969. for (i = 0; i < tx_desc_num; i++) {
  970. p_tx_desc[i].next_desc_ptr = pep->tx_desc_dma +
  971. ((i + 1) % tx_desc_num) * sizeof(struct tx_desc);
  972. }
  973. pep->tx_curr_desc_q = 0;
  974. pep->tx_used_desc_q = 0;
  975. pep->tx_desc_area_size = tx_desc_num * sizeof(struct tx_desc);
  976. return 0;
  977. out:
  978. kfree(pep->tx_skb);
  979. return -ENOMEM;
  980. }
  981. static void txq_deinit(struct net_device *dev)
  982. {
  983. struct pxa168_eth_private *pep = netdev_priv(dev);
  984. /* Free outstanding skb's on TX ring */
  985. txq_reclaim(dev, 1);
  986. BUG_ON(pep->tx_used_desc_q != pep->tx_curr_desc_q);
  987. /* Free TX ring */
  988. if (pep->p_tx_desc_area)
  989. dma_free_coherent(pep->dev->dev.parent, pep->tx_desc_area_size,
  990. pep->p_tx_desc_area, pep->tx_desc_dma);
  991. kfree(pep->tx_skb);
  992. }
  993. static int pxa168_eth_open(struct net_device *dev)
  994. {
  995. struct pxa168_eth_private *pep = netdev_priv(dev);
  996. int err;
  997. err = pxa168_init_phy(dev);
  998. if (err)
  999. return err;
  1000. err = request_irq(dev->irq, pxa168_eth_int_handler, 0, dev->name, dev);
  1001. if (err) {
  1002. dev_err(&dev->dev, "can't assign irq\n");
  1003. return -EAGAIN;
  1004. }
  1005. pep->rx_resource_err = 0;
  1006. err = rxq_init(dev);
  1007. if (err != 0)
  1008. goto out_free_irq;
  1009. err = txq_init(dev);
  1010. if (err != 0)
  1011. goto out_free_rx_skb;
  1012. pep->rx_used_desc_q = 0;
  1013. pep->rx_curr_desc_q = 0;
  1014. /* Fill RX ring with skb's */
  1015. rxq_refill(dev);
  1016. pep->rx_used_desc_q = 0;
  1017. pep->rx_curr_desc_q = 0;
  1018. netif_carrier_off(dev);
  1019. napi_enable(&pep->napi);
  1020. eth_port_start(dev);
  1021. return 0;
  1022. out_free_rx_skb:
  1023. rxq_deinit(dev);
  1024. out_free_irq:
  1025. free_irq(dev->irq, dev);
  1026. return err;
  1027. }
  1028. static int pxa168_eth_stop(struct net_device *dev)
  1029. {
  1030. struct pxa168_eth_private *pep = netdev_priv(dev);
  1031. eth_port_reset(dev);
  1032. /* Disable interrupts */
  1033. wrl(pep, INT_MASK, 0);
  1034. wrl(pep, INT_CAUSE, 0);
  1035. /* Write to ICR to clear interrupts. */
  1036. wrl(pep, INT_W_CLEAR, 0);
  1037. napi_disable(&pep->napi);
  1038. del_timer_sync(&pep->timeout);
  1039. netif_carrier_off(dev);
  1040. free_irq(dev->irq, dev);
  1041. rxq_deinit(dev);
  1042. txq_deinit(dev);
  1043. return 0;
  1044. }
  1045. static int pxa168_eth_change_mtu(struct net_device *dev, int mtu)
  1046. {
  1047. int retval;
  1048. struct pxa168_eth_private *pep = netdev_priv(dev);
  1049. dev->mtu = mtu;
  1050. retval = set_port_config_ext(pep);
  1051. if (!netif_running(dev))
  1052. return 0;
  1053. /*
  1054. * Stop and then re-open the interface. This will allocate RX
  1055. * skbs of the new MTU.
  1056. * There is a possible danger that the open will not succeed,
  1057. * due to memory being full.
  1058. */
  1059. pxa168_eth_stop(dev);
  1060. if (pxa168_eth_open(dev)) {
  1061. dev_err(&dev->dev,
  1062. "fatal error on re-opening device after MTU change\n");
  1063. }
  1064. return 0;
  1065. }
  1066. static int eth_alloc_tx_desc_index(struct pxa168_eth_private *pep)
  1067. {
  1068. int tx_desc_curr;
  1069. tx_desc_curr = pep->tx_curr_desc_q;
  1070. pep->tx_curr_desc_q = (tx_desc_curr + 1) % pep->tx_ring_size;
  1071. BUG_ON(pep->tx_curr_desc_q == pep->tx_used_desc_q);
  1072. pep->tx_desc_count++;
  1073. return tx_desc_curr;
  1074. }
  1075. static int pxa168_rx_poll(struct napi_struct *napi, int budget)
  1076. {
  1077. struct pxa168_eth_private *pep =
  1078. container_of(napi, struct pxa168_eth_private, napi);
  1079. struct net_device *dev = pep->dev;
  1080. int work_done = 0;
  1081. /*
  1082. * We call txq_reclaim every time since in NAPI interupts are disabled
  1083. * and due to this we miss the TX_DONE interrupt,which is not updated in
  1084. * interrupt status register.
  1085. */
  1086. txq_reclaim(dev, 0);
  1087. if (netif_queue_stopped(dev)
  1088. && pep->tx_ring_size - pep->tx_desc_count > 1) {
  1089. netif_wake_queue(dev);
  1090. }
  1091. work_done = rxq_process(dev, budget);
  1092. if (work_done < budget) {
  1093. napi_complete(napi);
  1094. wrl(pep, INT_MASK, ALL_INTS);
  1095. }
  1096. return work_done;
  1097. }
  1098. static int pxa168_eth_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1099. {
  1100. struct pxa168_eth_private *pep = netdev_priv(dev);
  1101. struct net_device_stats *stats = &dev->stats;
  1102. struct tx_desc *desc;
  1103. int tx_index;
  1104. int length;
  1105. tx_index = eth_alloc_tx_desc_index(pep);
  1106. desc = &pep->p_tx_desc_area[tx_index];
  1107. length = skb->len;
  1108. pep->tx_skb[tx_index] = skb;
  1109. desc->byte_cnt = length;
  1110. desc->buf_ptr = dma_map_single(NULL, skb->data, length, DMA_TO_DEVICE);
  1111. skb_tx_timestamp(skb);
  1112. dma_wmb();
  1113. desc->cmd_sts = BUF_OWNED_BY_DMA | TX_GEN_CRC | TX_FIRST_DESC |
  1114. TX_ZERO_PADDING | TX_LAST_DESC | TX_EN_INT;
  1115. wmb();
  1116. wrl(pep, SDMA_CMD, SDMA_CMD_TXDH | SDMA_CMD_ERD);
  1117. stats->tx_bytes += length;
  1118. stats->tx_packets++;
  1119. netif_trans_update(dev);
  1120. if (pep->tx_ring_size - pep->tx_desc_count <= 1) {
  1121. /* We handled the current skb, but now we are out of space.*/
  1122. netif_stop_queue(dev);
  1123. }
  1124. return NETDEV_TX_OK;
  1125. }
  1126. static int smi_wait_ready(struct pxa168_eth_private *pep)
  1127. {
  1128. int i = 0;
  1129. /* wait for the SMI register to become available */
  1130. for (i = 0; rdl(pep, SMI) & SMI_BUSY; i++) {
  1131. if (i == PHY_WAIT_ITERATIONS)
  1132. return -ETIMEDOUT;
  1133. msleep(10);
  1134. }
  1135. return 0;
  1136. }
  1137. static int pxa168_smi_read(struct mii_bus *bus, int phy_addr, int regnum)
  1138. {
  1139. struct pxa168_eth_private *pep = bus->priv;
  1140. int i = 0;
  1141. int val;
  1142. if (smi_wait_ready(pep)) {
  1143. netdev_warn(pep->dev, "pxa168_eth: SMI bus busy timeout\n");
  1144. return -ETIMEDOUT;
  1145. }
  1146. wrl(pep, SMI, (phy_addr << 16) | (regnum << 21) | SMI_OP_R);
  1147. /* now wait for the data to be valid */
  1148. for (i = 0; !((val = rdl(pep, SMI)) & SMI_R_VALID); i++) {
  1149. if (i == PHY_WAIT_ITERATIONS) {
  1150. netdev_warn(pep->dev,
  1151. "pxa168_eth: SMI bus read not valid\n");
  1152. return -ENODEV;
  1153. }
  1154. msleep(10);
  1155. }
  1156. return val & 0xffff;
  1157. }
  1158. static int pxa168_smi_write(struct mii_bus *bus, int phy_addr, int regnum,
  1159. u16 value)
  1160. {
  1161. struct pxa168_eth_private *pep = bus->priv;
  1162. if (smi_wait_ready(pep)) {
  1163. netdev_warn(pep->dev, "pxa168_eth: SMI bus busy timeout\n");
  1164. return -ETIMEDOUT;
  1165. }
  1166. wrl(pep, SMI, (phy_addr << 16) | (regnum << 21) |
  1167. SMI_OP_W | (value & 0xffff));
  1168. if (smi_wait_ready(pep)) {
  1169. netdev_err(pep->dev, "pxa168_eth: SMI bus busy timeout\n");
  1170. return -ETIMEDOUT;
  1171. }
  1172. return 0;
  1173. }
  1174. static int pxa168_eth_do_ioctl(struct net_device *dev, struct ifreq *ifr,
  1175. int cmd)
  1176. {
  1177. if (dev->phydev != NULL)
  1178. return phy_mii_ioctl(dev->phydev, ifr, cmd);
  1179. return -EOPNOTSUPP;
  1180. }
  1181. static int pxa168_get_link_ksettings(struct net_device *dev,
  1182. struct ethtool_link_ksettings *cmd)
  1183. {
  1184. int err;
  1185. err = phy_read_status(dev->phydev);
  1186. if (err == 0)
  1187. err = phy_ethtool_ksettings_get(dev->phydev, cmd);
  1188. return err;
  1189. }
  1190. static void pxa168_get_drvinfo(struct net_device *dev,
  1191. struct ethtool_drvinfo *info)
  1192. {
  1193. strlcpy(info->driver, DRIVER_NAME, sizeof(info->driver));
  1194. strlcpy(info->version, DRIVER_VERSION, sizeof(info->version));
  1195. strlcpy(info->fw_version, "N/A", sizeof(info->fw_version));
  1196. strlcpy(info->bus_info, "N/A", sizeof(info->bus_info));
  1197. }
  1198. static const struct ethtool_ops pxa168_ethtool_ops = {
  1199. .get_drvinfo = pxa168_get_drvinfo,
  1200. .nway_reset = phy_ethtool_nway_reset,
  1201. .get_link = ethtool_op_get_link,
  1202. .get_ts_info = ethtool_op_get_ts_info,
  1203. .get_link_ksettings = pxa168_get_link_ksettings,
  1204. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  1205. };
  1206. static const struct net_device_ops pxa168_eth_netdev_ops = {
  1207. .ndo_open = pxa168_eth_open,
  1208. .ndo_stop = pxa168_eth_stop,
  1209. .ndo_start_xmit = pxa168_eth_start_xmit,
  1210. .ndo_set_rx_mode = pxa168_eth_set_rx_mode,
  1211. .ndo_set_mac_address = pxa168_eth_set_mac_address,
  1212. .ndo_validate_addr = eth_validate_addr,
  1213. .ndo_do_ioctl = pxa168_eth_do_ioctl,
  1214. .ndo_change_mtu = pxa168_eth_change_mtu,
  1215. .ndo_tx_timeout = pxa168_eth_tx_timeout,
  1216. };
  1217. static int pxa168_eth_probe(struct platform_device *pdev)
  1218. {
  1219. struct pxa168_eth_private *pep = NULL;
  1220. struct net_device *dev = NULL;
  1221. struct resource *res;
  1222. struct clk *clk;
  1223. struct device_node *np;
  1224. const unsigned char *mac_addr = NULL;
  1225. int err;
  1226. printk(KERN_NOTICE "PXA168 10/100 Ethernet Driver\n");
  1227. clk = devm_clk_get(&pdev->dev, NULL);
  1228. if (IS_ERR(clk)) {
  1229. dev_err(&pdev->dev, "Fast Ethernet failed to get clock\n");
  1230. return -ENODEV;
  1231. }
  1232. clk_prepare_enable(clk);
  1233. dev = alloc_etherdev(sizeof(struct pxa168_eth_private));
  1234. if (!dev) {
  1235. err = -ENOMEM;
  1236. goto err_clk;
  1237. }
  1238. platform_set_drvdata(pdev, dev);
  1239. pep = netdev_priv(dev);
  1240. pep->dev = dev;
  1241. pep->clk = clk;
  1242. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1243. pep->base = devm_ioremap_resource(&pdev->dev, res);
  1244. if (IS_ERR(pep->base)) {
  1245. err = -ENOMEM;
  1246. goto err_netdev;
  1247. }
  1248. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1249. BUG_ON(!res);
  1250. dev->irq = res->start;
  1251. dev->netdev_ops = &pxa168_eth_netdev_ops;
  1252. dev->watchdog_timeo = 2 * HZ;
  1253. dev->base_addr = 0;
  1254. dev->ethtool_ops = &pxa168_ethtool_ops;
  1255. /* MTU range: 68 - 9500 */
  1256. dev->min_mtu = ETH_MIN_MTU;
  1257. dev->max_mtu = 9500;
  1258. INIT_WORK(&pep->tx_timeout_task, pxa168_eth_tx_timeout_task);
  1259. if (pdev->dev.of_node)
  1260. mac_addr = of_get_mac_address(pdev->dev.of_node);
  1261. if (mac_addr && is_valid_ether_addr(mac_addr)) {
  1262. ether_addr_copy(dev->dev_addr, mac_addr);
  1263. } else {
  1264. /* try reading the mac address, if set by the bootloader */
  1265. pxa168_eth_get_mac_address(dev, dev->dev_addr);
  1266. if (!is_valid_ether_addr(dev->dev_addr)) {
  1267. dev_info(&pdev->dev, "Using random mac address\n");
  1268. eth_hw_addr_random(dev);
  1269. }
  1270. }
  1271. pep->rx_ring_size = NUM_RX_DESCS;
  1272. pep->tx_ring_size = NUM_TX_DESCS;
  1273. pep->pd = dev_get_platdata(&pdev->dev);
  1274. if (pep->pd) {
  1275. if (pep->pd->rx_queue_size)
  1276. pep->rx_ring_size = pep->pd->rx_queue_size;
  1277. if (pep->pd->tx_queue_size)
  1278. pep->tx_ring_size = pep->pd->tx_queue_size;
  1279. pep->port_num = pep->pd->port_number;
  1280. pep->phy_addr = pep->pd->phy_addr;
  1281. pep->phy_speed = pep->pd->speed;
  1282. pep->phy_duplex = pep->pd->duplex;
  1283. pep->phy_intf = pep->pd->intf;
  1284. if (pep->pd->init)
  1285. pep->pd->init();
  1286. } else if (pdev->dev.of_node) {
  1287. of_property_read_u32(pdev->dev.of_node, "port-id",
  1288. &pep->port_num);
  1289. np = of_parse_phandle(pdev->dev.of_node, "phy-handle", 0);
  1290. if (!np) {
  1291. dev_err(&pdev->dev, "missing phy-handle\n");
  1292. err = -EINVAL;
  1293. goto err_netdev;
  1294. }
  1295. of_property_read_u32(np, "reg", &pep->phy_addr);
  1296. pep->phy_intf = of_get_phy_mode(pdev->dev.of_node);
  1297. of_node_put(np);
  1298. }
  1299. /* Hardware supports only 3 ports */
  1300. BUG_ON(pep->port_num > 2);
  1301. netif_napi_add(dev, &pep->napi, pxa168_rx_poll, pep->rx_ring_size);
  1302. memset(&pep->timeout, 0, sizeof(struct timer_list));
  1303. init_timer(&pep->timeout);
  1304. pep->timeout.function = rxq_refill_timer_wrapper;
  1305. pep->timeout.data = (unsigned long)pep;
  1306. pep->smi_bus = mdiobus_alloc();
  1307. if (pep->smi_bus == NULL) {
  1308. err = -ENOMEM;
  1309. goto err_netdev;
  1310. }
  1311. pep->smi_bus->priv = pep;
  1312. pep->smi_bus->name = "pxa168_eth smi";
  1313. pep->smi_bus->read = pxa168_smi_read;
  1314. pep->smi_bus->write = pxa168_smi_write;
  1315. snprintf(pep->smi_bus->id, MII_BUS_ID_SIZE, "%s-%d",
  1316. pdev->name, pdev->id);
  1317. pep->smi_bus->parent = &pdev->dev;
  1318. pep->smi_bus->phy_mask = 0xffffffff;
  1319. err = mdiobus_register(pep->smi_bus);
  1320. if (err)
  1321. goto err_free_mdio;
  1322. SET_NETDEV_DEV(dev, &pdev->dev);
  1323. pxa168_init_hw(pep);
  1324. err = register_netdev(dev);
  1325. if (err)
  1326. goto err_mdiobus;
  1327. return 0;
  1328. err_mdiobus:
  1329. mdiobus_unregister(pep->smi_bus);
  1330. err_free_mdio:
  1331. mdiobus_free(pep->smi_bus);
  1332. err_netdev:
  1333. free_netdev(dev);
  1334. err_clk:
  1335. clk_disable_unprepare(clk);
  1336. return err;
  1337. }
  1338. static int pxa168_eth_remove(struct platform_device *pdev)
  1339. {
  1340. struct net_device *dev = platform_get_drvdata(pdev);
  1341. struct pxa168_eth_private *pep = netdev_priv(dev);
  1342. if (pep->htpr) {
  1343. dma_free_coherent(pep->dev->dev.parent, HASH_ADDR_TABLE_SIZE,
  1344. pep->htpr, pep->htpr_dma);
  1345. pep->htpr = NULL;
  1346. }
  1347. if (dev->phydev)
  1348. phy_disconnect(dev->phydev);
  1349. if (pep->clk) {
  1350. clk_disable_unprepare(pep->clk);
  1351. }
  1352. mdiobus_unregister(pep->smi_bus);
  1353. mdiobus_free(pep->smi_bus);
  1354. unregister_netdev(dev);
  1355. cancel_work_sync(&pep->tx_timeout_task);
  1356. free_netdev(dev);
  1357. return 0;
  1358. }
  1359. static void pxa168_eth_shutdown(struct platform_device *pdev)
  1360. {
  1361. struct net_device *dev = platform_get_drvdata(pdev);
  1362. eth_port_reset(dev);
  1363. }
  1364. #ifdef CONFIG_PM
  1365. static int pxa168_eth_resume(struct platform_device *pdev)
  1366. {
  1367. return -ENOSYS;
  1368. }
  1369. static int pxa168_eth_suspend(struct platform_device *pdev, pm_message_t state)
  1370. {
  1371. return -ENOSYS;
  1372. }
  1373. #else
  1374. #define pxa168_eth_resume NULL
  1375. #define pxa168_eth_suspend NULL
  1376. #endif
  1377. static const struct of_device_id pxa168_eth_of_match[] = {
  1378. { .compatible = "marvell,pxa168-eth" },
  1379. { },
  1380. };
  1381. MODULE_DEVICE_TABLE(of, pxa168_eth_of_match);
  1382. static struct platform_driver pxa168_eth_driver = {
  1383. .probe = pxa168_eth_probe,
  1384. .remove = pxa168_eth_remove,
  1385. .shutdown = pxa168_eth_shutdown,
  1386. .resume = pxa168_eth_resume,
  1387. .suspend = pxa168_eth_suspend,
  1388. .driver = {
  1389. .name = DRIVER_NAME,
  1390. .of_match_table = of_match_ptr(pxa168_eth_of_match),
  1391. },
  1392. };
  1393. module_platform_driver(pxa168_eth_driver);
  1394. MODULE_LICENSE("GPL");
  1395. MODULE_DESCRIPTION("Ethernet driver for Marvell PXA168");
  1396. MODULE_ALIAS("platform:pxa168_eth");