i40e_common.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125
  1. /*******************************************************************************
  2. *
  3. * Intel Ethernet Controller XL710 Family Linux Virtual Function Driver
  4. * Copyright(c) 2013 - 2014 Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program. If not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. * Contact Information:
  22. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. ******************************************************************************/
  26. #include "i40e_type.h"
  27. #include "i40e_adminq.h"
  28. #include "i40e_prototype.h"
  29. #include "i40e_virtchnl.h"
  30. /**
  31. * i40e_set_mac_type - Sets MAC type
  32. * @hw: pointer to the HW structure
  33. *
  34. * This function sets the mac type of the adapter based on the
  35. * vendor ID and device ID stored in the hw structure.
  36. **/
  37. i40e_status i40e_set_mac_type(struct i40e_hw *hw)
  38. {
  39. i40e_status status = 0;
  40. if (hw->vendor_id == PCI_VENDOR_ID_INTEL) {
  41. switch (hw->device_id) {
  42. case I40E_DEV_ID_SFP_XL710:
  43. case I40E_DEV_ID_QEMU:
  44. case I40E_DEV_ID_KX_B:
  45. case I40E_DEV_ID_KX_C:
  46. case I40E_DEV_ID_QSFP_A:
  47. case I40E_DEV_ID_QSFP_B:
  48. case I40E_DEV_ID_QSFP_C:
  49. case I40E_DEV_ID_10G_BASE_T:
  50. case I40E_DEV_ID_10G_BASE_T4:
  51. case I40E_DEV_ID_20G_KR2:
  52. case I40E_DEV_ID_20G_KR2_A:
  53. case I40E_DEV_ID_25G_B:
  54. case I40E_DEV_ID_25G_SFP28:
  55. hw->mac.type = I40E_MAC_XL710;
  56. break;
  57. case I40E_DEV_ID_SFP_X722:
  58. case I40E_DEV_ID_1G_BASE_T_X722:
  59. case I40E_DEV_ID_10G_BASE_T_X722:
  60. case I40E_DEV_ID_SFP_I_X722:
  61. hw->mac.type = I40E_MAC_X722;
  62. break;
  63. case I40E_DEV_ID_X722_VF:
  64. case I40E_DEV_ID_X722_VF_HV:
  65. hw->mac.type = I40E_MAC_X722_VF;
  66. break;
  67. case I40E_DEV_ID_VF:
  68. case I40E_DEV_ID_VF_HV:
  69. hw->mac.type = I40E_MAC_VF;
  70. break;
  71. default:
  72. hw->mac.type = I40E_MAC_GENERIC;
  73. break;
  74. }
  75. } else {
  76. status = I40E_ERR_DEVICE_NOT_SUPPORTED;
  77. }
  78. hw_dbg(hw, "i40e_set_mac_type found mac: %d, returns: %d\n",
  79. hw->mac.type, status);
  80. return status;
  81. }
  82. /**
  83. * i40evf_aq_str - convert AQ err code to a string
  84. * @hw: pointer to the HW structure
  85. * @aq_err: the AQ error code to convert
  86. **/
  87. const char *i40evf_aq_str(struct i40e_hw *hw, enum i40e_admin_queue_err aq_err)
  88. {
  89. switch (aq_err) {
  90. case I40E_AQ_RC_OK:
  91. return "OK";
  92. case I40E_AQ_RC_EPERM:
  93. return "I40E_AQ_RC_EPERM";
  94. case I40E_AQ_RC_ENOENT:
  95. return "I40E_AQ_RC_ENOENT";
  96. case I40E_AQ_RC_ESRCH:
  97. return "I40E_AQ_RC_ESRCH";
  98. case I40E_AQ_RC_EINTR:
  99. return "I40E_AQ_RC_EINTR";
  100. case I40E_AQ_RC_EIO:
  101. return "I40E_AQ_RC_EIO";
  102. case I40E_AQ_RC_ENXIO:
  103. return "I40E_AQ_RC_ENXIO";
  104. case I40E_AQ_RC_E2BIG:
  105. return "I40E_AQ_RC_E2BIG";
  106. case I40E_AQ_RC_EAGAIN:
  107. return "I40E_AQ_RC_EAGAIN";
  108. case I40E_AQ_RC_ENOMEM:
  109. return "I40E_AQ_RC_ENOMEM";
  110. case I40E_AQ_RC_EACCES:
  111. return "I40E_AQ_RC_EACCES";
  112. case I40E_AQ_RC_EFAULT:
  113. return "I40E_AQ_RC_EFAULT";
  114. case I40E_AQ_RC_EBUSY:
  115. return "I40E_AQ_RC_EBUSY";
  116. case I40E_AQ_RC_EEXIST:
  117. return "I40E_AQ_RC_EEXIST";
  118. case I40E_AQ_RC_EINVAL:
  119. return "I40E_AQ_RC_EINVAL";
  120. case I40E_AQ_RC_ENOTTY:
  121. return "I40E_AQ_RC_ENOTTY";
  122. case I40E_AQ_RC_ENOSPC:
  123. return "I40E_AQ_RC_ENOSPC";
  124. case I40E_AQ_RC_ENOSYS:
  125. return "I40E_AQ_RC_ENOSYS";
  126. case I40E_AQ_RC_ERANGE:
  127. return "I40E_AQ_RC_ERANGE";
  128. case I40E_AQ_RC_EFLUSHED:
  129. return "I40E_AQ_RC_EFLUSHED";
  130. case I40E_AQ_RC_BAD_ADDR:
  131. return "I40E_AQ_RC_BAD_ADDR";
  132. case I40E_AQ_RC_EMODE:
  133. return "I40E_AQ_RC_EMODE";
  134. case I40E_AQ_RC_EFBIG:
  135. return "I40E_AQ_RC_EFBIG";
  136. }
  137. snprintf(hw->err_str, sizeof(hw->err_str), "%d", aq_err);
  138. return hw->err_str;
  139. }
  140. /**
  141. * i40evf_stat_str - convert status err code to a string
  142. * @hw: pointer to the HW structure
  143. * @stat_err: the status error code to convert
  144. **/
  145. const char *i40evf_stat_str(struct i40e_hw *hw, i40e_status stat_err)
  146. {
  147. switch (stat_err) {
  148. case 0:
  149. return "OK";
  150. case I40E_ERR_NVM:
  151. return "I40E_ERR_NVM";
  152. case I40E_ERR_NVM_CHECKSUM:
  153. return "I40E_ERR_NVM_CHECKSUM";
  154. case I40E_ERR_PHY:
  155. return "I40E_ERR_PHY";
  156. case I40E_ERR_CONFIG:
  157. return "I40E_ERR_CONFIG";
  158. case I40E_ERR_PARAM:
  159. return "I40E_ERR_PARAM";
  160. case I40E_ERR_MAC_TYPE:
  161. return "I40E_ERR_MAC_TYPE";
  162. case I40E_ERR_UNKNOWN_PHY:
  163. return "I40E_ERR_UNKNOWN_PHY";
  164. case I40E_ERR_LINK_SETUP:
  165. return "I40E_ERR_LINK_SETUP";
  166. case I40E_ERR_ADAPTER_STOPPED:
  167. return "I40E_ERR_ADAPTER_STOPPED";
  168. case I40E_ERR_INVALID_MAC_ADDR:
  169. return "I40E_ERR_INVALID_MAC_ADDR";
  170. case I40E_ERR_DEVICE_NOT_SUPPORTED:
  171. return "I40E_ERR_DEVICE_NOT_SUPPORTED";
  172. case I40E_ERR_MASTER_REQUESTS_PENDING:
  173. return "I40E_ERR_MASTER_REQUESTS_PENDING";
  174. case I40E_ERR_INVALID_LINK_SETTINGS:
  175. return "I40E_ERR_INVALID_LINK_SETTINGS";
  176. case I40E_ERR_AUTONEG_NOT_COMPLETE:
  177. return "I40E_ERR_AUTONEG_NOT_COMPLETE";
  178. case I40E_ERR_RESET_FAILED:
  179. return "I40E_ERR_RESET_FAILED";
  180. case I40E_ERR_SWFW_SYNC:
  181. return "I40E_ERR_SWFW_SYNC";
  182. case I40E_ERR_NO_AVAILABLE_VSI:
  183. return "I40E_ERR_NO_AVAILABLE_VSI";
  184. case I40E_ERR_NO_MEMORY:
  185. return "I40E_ERR_NO_MEMORY";
  186. case I40E_ERR_BAD_PTR:
  187. return "I40E_ERR_BAD_PTR";
  188. case I40E_ERR_RING_FULL:
  189. return "I40E_ERR_RING_FULL";
  190. case I40E_ERR_INVALID_PD_ID:
  191. return "I40E_ERR_INVALID_PD_ID";
  192. case I40E_ERR_INVALID_QP_ID:
  193. return "I40E_ERR_INVALID_QP_ID";
  194. case I40E_ERR_INVALID_CQ_ID:
  195. return "I40E_ERR_INVALID_CQ_ID";
  196. case I40E_ERR_INVALID_CEQ_ID:
  197. return "I40E_ERR_INVALID_CEQ_ID";
  198. case I40E_ERR_INVALID_AEQ_ID:
  199. return "I40E_ERR_INVALID_AEQ_ID";
  200. case I40E_ERR_INVALID_SIZE:
  201. return "I40E_ERR_INVALID_SIZE";
  202. case I40E_ERR_INVALID_ARP_INDEX:
  203. return "I40E_ERR_INVALID_ARP_INDEX";
  204. case I40E_ERR_INVALID_FPM_FUNC_ID:
  205. return "I40E_ERR_INVALID_FPM_FUNC_ID";
  206. case I40E_ERR_QP_INVALID_MSG_SIZE:
  207. return "I40E_ERR_QP_INVALID_MSG_SIZE";
  208. case I40E_ERR_QP_TOOMANY_WRS_POSTED:
  209. return "I40E_ERR_QP_TOOMANY_WRS_POSTED";
  210. case I40E_ERR_INVALID_FRAG_COUNT:
  211. return "I40E_ERR_INVALID_FRAG_COUNT";
  212. case I40E_ERR_QUEUE_EMPTY:
  213. return "I40E_ERR_QUEUE_EMPTY";
  214. case I40E_ERR_INVALID_ALIGNMENT:
  215. return "I40E_ERR_INVALID_ALIGNMENT";
  216. case I40E_ERR_FLUSHED_QUEUE:
  217. return "I40E_ERR_FLUSHED_QUEUE";
  218. case I40E_ERR_INVALID_PUSH_PAGE_INDEX:
  219. return "I40E_ERR_INVALID_PUSH_PAGE_INDEX";
  220. case I40E_ERR_INVALID_IMM_DATA_SIZE:
  221. return "I40E_ERR_INVALID_IMM_DATA_SIZE";
  222. case I40E_ERR_TIMEOUT:
  223. return "I40E_ERR_TIMEOUT";
  224. case I40E_ERR_OPCODE_MISMATCH:
  225. return "I40E_ERR_OPCODE_MISMATCH";
  226. case I40E_ERR_CQP_COMPL_ERROR:
  227. return "I40E_ERR_CQP_COMPL_ERROR";
  228. case I40E_ERR_INVALID_VF_ID:
  229. return "I40E_ERR_INVALID_VF_ID";
  230. case I40E_ERR_INVALID_HMCFN_ID:
  231. return "I40E_ERR_INVALID_HMCFN_ID";
  232. case I40E_ERR_BACKING_PAGE_ERROR:
  233. return "I40E_ERR_BACKING_PAGE_ERROR";
  234. case I40E_ERR_NO_PBLCHUNKS_AVAILABLE:
  235. return "I40E_ERR_NO_PBLCHUNKS_AVAILABLE";
  236. case I40E_ERR_INVALID_PBLE_INDEX:
  237. return "I40E_ERR_INVALID_PBLE_INDEX";
  238. case I40E_ERR_INVALID_SD_INDEX:
  239. return "I40E_ERR_INVALID_SD_INDEX";
  240. case I40E_ERR_INVALID_PAGE_DESC_INDEX:
  241. return "I40E_ERR_INVALID_PAGE_DESC_INDEX";
  242. case I40E_ERR_INVALID_SD_TYPE:
  243. return "I40E_ERR_INVALID_SD_TYPE";
  244. case I40E_ERR_MEMCPY_FAILED:
  245. return "I40E_ERR_MEMCPY_FAILED";
  246. case I40E_ERR_INVALID_HMC_OBJ_INDEX:
  247. return "I40E_ERR_INVALID_HMC_OBJ_INDEX";
  248. case I40E_ERR_INVALID_HMC_OBJ_COUNT:
  249. return "I40E_ERR_INVALID_HMC_OBJ_COUNT";
  250. case I40E_ERR_INVALID_SRQ_ARM_LIMIT:
  251. return "I40E_ERR_INVALID_SRQ_ARM_LIMIT";
  252. case I40E_ERR_SRQ_ENABLED:
  253. return "I40E_ERR_SRQ_ENABLED";
  254. case I40E_ERR_ADMIN_QUEUE_ERROR:
  255. return "I40E_ERR_ADMIN_QUEUE_ERROR";
  256. case I40E_ERR_ADMIN_QUEUE_TIMEOUT:
  257. return "I40E_ERR_ADMIN_QUEUE_TIMEOUT";
  258. case I40E_ERR_BUF_TOO_SHORT:
  259. return "I40E_ERR_BUF_TOO_SHORT";
  260. case I40E_ERR_ADMIN_QUEUE_FULL:
  261. return "I40E_ERR_ADMIN_QUEUE_FULL";
  262. case I40E_ERR_ADMIN_QUEUE_NO_WORK:
  263. return "I40E_ERR_ADMIN_QUEUE_NO_WORK";
  264. case I40E_ERR_BAD_IWARP_CQE:
  265. return "I40E_ERR_BAD_IWARP_CQE";
  266. case I40E_ERR_NVM_BLANK_MODE:
  267. return "I40E_ERR_NVM_BLANK_MODE";
  268. case I40E_ERR_NOT_IMPLEMENTED:
  269. return "I40E_ERR_NOT_IMPLEMENTED";
  270. case I40E_ERR_PE_DOORBELL_NOT_ENABLED:
  271. return "I40E_ERR_PE_DOORBELL_NOT_ENABLED";
  272. case I40E_ERR_DIAG_TEST_FAILED:
  273. return "I40E_ERR_DIAG_TEST_FAILED";
  274. case I40E_ERR_NOT_READY:
  275. return "I40E_ERR_NOT_READY";
  276. case I40E_NOT_SUPPORTED:
  277. return "I40E_NOT_SUPPORTED";
  278. case I40E_ERR_FIRMWARE_API_VERSION:
  279. return "I40E_ERR_FIRMWARE_API_VERSION";
  280. }
  281. snprintf(hw->err_str, sizeof(hw->err_str), "%d", stat_err);
  282. return hw->err_str;
  283. }
  284. /**
  285. * i40evf_debug_aq
  286. * @hw: debug mask related to admin queue
  287. * @mask: debug mask
  288. * @desc: pointer to admin queue descriptor
  289. * @buffer: pointer to command buffer
  290. * @buf_len: max length of buffer
  291. *
  292. * Dumps debug log about adminq command with descriptor contents.
  293. **/
  294. void i40evf_debug_aq(struct i40e_hw *hw, enum i40e_debug_mask mask, void *desc,
  295. void *buffer, u16 buf_len)
  296. {
  297. struct i40e_aq_desc *aq_desc = (struct i40e_aq_desc *)desc;
  298. u8 *buf = (u8 *)buffer;
  299. u16 i = 0;
  300. if ((!(mask & hw->debug_mask)) || (desc == NULL))
  301. return;
  302. i40e_debug(hw, mask,
  303. "AQ CMD: opcode 0x%04X, flags 0x%04X, datalen 0x%04X, retval 0x%04X\n",
  304. le16_to_cpu(aq_desc->opcode),
  305. le16_to_cpu(aq_desc->flags),
  306. le16_to_cpu(aq_desc->datalen),
  307. le16_to_cpu(aq_desc->retval));
  308. i40e_debug(hw, mask, "\tcookie (h,l) 0x%08X 0x%08X\n",
  309. le32_to_cpu(aq_desc->cookie_high),
  310. le32_to_cpu(aq_desc->cookie_low));
  311. i40e_debug(hw, mask, "\tparam (0,1) 0x%08X 0x%08X\n",
  312. le32_to_cpu(aq_desc->params.internal.param0),
  313. le32_to_cpu(aq_desc->params.internal.param1));
  314. i40e_debug(hw, mask, "\taddr (h,l) 0x%08X 0x%08X\n",
  315. le32_to_cpu(aq_desc->params.external.addr_high),
  316. le32_to_cpu(aq_desc->params.external.addr_low));
  317. if ((buffer != NULL) && (aq_desc->datalen != 0)) {
  318. u16 len = le16_to_cpu(aq_desc->datalen);
  319. i40e_debug(hw, mask, "AQ CMD Buffer:\n");
  320. if (buf_len < len)
  321. len = buf_len;
  322. /* write the full 16-byte chunks */
  323. for (i = 0; i < (len - 16); i += 16)
  324. i40e_debug(hw, mask, "\t0x%04X %16ph\n", i, buf + i);
  325. /* write whatever's left over without overrunning the buffer */
  326. if (i < len)
  327. i40e_debug(hw, mask, "\t0x%04X %*ph\n",
  328. i, len - i, buf + i);
  329. }
  330. }
  331. /**
  332. * i40evf_check_asq_alive
  333. * @hw: pointer to the hw struct
  334. *
  335. * Returns true if Queue is enabled else false.
  336. **/
  337. bool i40evf_check_asq_alive(struct i40e_hw *hw)
  338. {
  339. if (hw->aq.asq.len)
  340. return !!(rd32(hw, hw->aq.asq.len) &
  341. I40E_VF_ATQLEN1_ATQENABLE_MASK);
  342. else
  343. return false;
  344. }
  345. /**
  346. * i40evf_aq_queue_shutdown
  347. * @hw: pointer to the hw struct
  348. * @unloading: is the driver unloading itself
  349. *
  350. * Tell the Firmware that we're shutting down the AdminQ and whether
  351. * or not the driver is unloading as well.
  352. **/
  353. i40e_status i40evf_aq_queue_shutdown(struct i40e_hw *hw,
  354. bool unloading)
  355. {
  356. struct i40e_aq_desc desc;
  357. struct i40e_aqc_queue_shutdown *cmd =
  358. (struct i40e_aqc_queue_shutdown *)&desc.params.raw;
  359. i40e_status status;
  360. i40evf_fill_default_direct_cmd_desc(&desc,
  361. i40e_aqc_opc_queue_shutdown);
  362. if (unloading)
  363. cmd->driver_unloading = cpu_to_le32(I40E_AQ_DRIVER_UNLOADING);
  364. status = i40evf_asq_send_command(hw, &desc, NULL, 0, NULL);
  365. return status;
  366. }
  367. /**
  368. * i40e_aq_get_set_rss_lut
  369. * @hw: pointer to the hardware structure
  370. * @vsi_id: vsi fw index
  371. * @pf_lut: for PF table set true, for VSI table set false
  372. * @lut: pointer to the lut buffer provided by the caller
  373. * @lut_size: size of the lut buffer
  374. * @set: set true to set the table, false to get the table
  375. *
  376. * Internal function to get or set RSS look up table
  377. **/
  378. static i40e_status i40e_aq_get_set_rss_lut(struct i40e_hw *hw,
  379. u16 vsi_id, bool pf_lut,
  380. u8 *lut, u16 lut_size,
  381. bool set)
  382. {
  383. i40e_status status;
  384. struct i40e_aq_desc desc;
  385. struct i40e_aqc_get_set_rss_lut *cmd_resp =
  386. (struct i40e_aqc_get_set_rss_lut *)&desc.params.raw;
  387. if (set)
  388. i40evf_fill_default_direct_cmd_desc(&desc,
  389. i40e_aqc_opc_set_rss_lut);
  390. else
  391. i40evf_fill_default_direct_cmd_desc(&desc,
  392. i40e_aqc_opc_get_rss_lut);
  393. /* Indirect command */
  394. desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_BUF);
  395. desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_RD);
  396. cmd_resp->vsi_id =
  397. cpu_to_le16((u16)((vsi_id <<
  398. I40E_AQC_SET_RSS_LUT_VSI_ID_SHIFT) &
  399. I40E_AQC_SET_RSS_LUT_VSI_ID_MASK));
  400. cmd_resp->vsi_id |= cpu_to_le16((u16)I40E_AQC_SET_RSS_LUT_VSI_VALID);
  401. if (pf_lut)
  402. cmd_resp->flags |= cpu_to_le16((u16)
  403. ((I40E_AQC_SET_RSS_LUT_TABLE_TYPE_PF <<
  404. I40E_AQC_SET_RSS_LUT_TABLE_TYPE_SHIFT) &
  405. I40E_AQC_SET_RSS_LUT_TABLE_TYPE_MASK));
  406. else
  407. cmd_resp->flags |= cpu_to_le16((u16)
  408. ((I40E_AQC_SET_RSS_LUT_TABLE_TYPE_VSI <<
  409. I40E_AQC_SET_RSS_LUT_TABLE_TYPE_SHIFT) &
  410. I40E_AQC_SET_RSS_LUT_TABLE_TYPE_MASK));
  411. status = i40evf_asq_send_command(hw, &desc, lut, lut_size, NULL);
  412. return status;
  413. }
  414. /**
  415. * i40evf_aq_get_rss_lut
  416. * @hw: pointer to the hardware structure
  417. * @vsi_id: vsi fw index
  418. * @pf_lut: for PF table set true, for VSI table set false
  419. * @lut: pointer to the lut buffer provided by the caller
  420. * @lut_size: size of the lut buffer
  421. *
  422. * get the RSS lookup table, PF or VSI type
  423. **/
  424. i40e_status i40evf_aq_get_rss_lut(struct i40e_hw *hw, u16 vsi_id,
  425. bool pf_lut, u8 *lut, u16 lut_size)
  426. {
  427. return i40e_aq_get_set_rss_lut(hw, vsi_id, pf_lut, lut, lut_size,
  428. false);
  429. }
  430. /**
  431. * i40evf_aq_set_rss_lut
  432. * @hw: pointer to the hardware structure
  433. * @vsi_id: vsi fw index
  434. * @pf_lut: for PF table set true, for VSI table set false
  435. * @lut: pointer to the lut buffer provided by the caller
  436. * @lut_size: size of the lut buffer
  437. *
  438. * set the RSS lookup table, PF or VSI type
  439. **/
  440. i40e_status i40evf_aq_set_rss_lut(struct i40e_hw *hw, u16 vsi_id,
  441. bool pf_lut, u8 *lut, u16 lut_size)
  442. {
  443. return i40e_aq_get_set_rss_lut(hw, vsi_id, pf_lut, lut, lut_size, true);
  444. }
  445. /**
  446. * i40e_aq_get_set_rss_key
  447. * @hw: pointer to the hw struct
  448. * @vsi_id: vsi fw index
  449. * @key: pointer to key info struct
  450. * @set: set true to set the key, false to get the key
  451. *
  452. * get the RSS key per VSI
  453. **/
  454. static i40e_status i40e_aq_get_set_rss_key(struct i40e_hw *hw,
  455. u16 vsi_id,
  456. struct i40e_aqc_get_set_rss_key_data *key,
  457. bool set)
  458. {
  459. i40e_status status;
  460. struct i40e_aq_desc desc;
  461. struct i40e_aqc_get_set_rss_key *cmd_resp =
  462. (struct i40e_aqc_get_set_rss_key *)&desc.params.raw;
  463. u16 key_size = sizeof(struct i40e_aqc_get_set_rss_key_data);
  464. if (set)
  465. i40evf_fill_default_direct_cmd_desc(&desc,
  466. i40e_aqc_opc_set_rss_key);
  467. else
  468. i40evf_fill_default_direct_cmd_desc(&desc,
  469. i40e_aqc_opc_get_rss_key);
  470. /* Indirect command */
  471. desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_BUF);
  472. desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_RD);
  473. cmd_resp->vsi_id =
  474. cpu_to_le16((u16)((vsi_id <<
  475. I40E_AQC_SET_RSS_KEY_VSI_ID_SHIFT) &
  476. I40E_AQC_SET_RSS_KEY_VSI_ID_MASK));
  477. cmd_resp->vsi_id |= cpu_to_le16((u16)I40E_AQC_SET_RSS_KEY_VSI_VALID);
  478. status = i40evf_asq_send_command(hw, &desc, key, key_size, NULL);
  479. return status;
  480. }
  481. /**
  482. * i40evf_aq_get_rss_key
  483. * @hw: pointer to the hw struct
  484. * @vsi_id: vsi fw index
  485. * @key: pointer to key info struct
  486. *
  487. **/
  488. i40e_status i40evf_aq_get_rss_key(struct i40e_hw *hw,
  489. u16 vsi_id,
  490. struct i40e_aqc_get_set_rss_key_data *key)
  491. {
  492. return i40e_aq_get_set_rss_key(hw, vsi_id, key, false);
  493. }
  494. /**
  495. * i40evf_aq_set_rss_key
  496. * @hw: pointer to the hw struct
  497. * @vsi_id: vsi fw index
  498. * @key: pointer to key info struct
  499. *
  500. * set the RSS key per VSI
  501. **/
  502. i40e_status i40evf_aq_set_rss_key(struct i40e_hw *hw,
  503. u16 vsi_id,
  504. struct i40e_aqc_get_set_rss_key_data *key)
  505. {
  506. return i40e_aq_get_set_rss_key(hw, vsi_id, key, true);
  507. }
  508. /* The i40evf_ptype_lookup table is used to convert from the 8-bit ptype in the
  509. * hardware to a bit-field that can be used by SW to more easily determine the
  510. * packet type.
  511. *
  512. * Macros are used to shorten the table lines and make this table human
  513. * readable.
  514. *
  515. * We store the PTYPE in the top byte of the bit field - this is just so that
  516. * we can check that the table doesn't have a row missing, as the index into
  517. * the table should be the PTYPE.
  518. *
  519. * Typical work flow:
  520. *
  521. * IF NOT i40evf_ptype_lookup[ptype].known
  522. * THEN
  523. * Packet is unknown
  524. * ELSE IF i40evf_ptype_lookup[ptype].outer_ip == I40E_RX_PTYPE_OUTER_IP
  525. * Use the rest of the fields to look at the tunnels, inner protocols, etc
  526. * ELSE
  527. * Use the enum i40e_rx_l2_ptype to decode the packet type
  528. * ENDIF
  529. */
  530. /* macro to make the table lines short */
  531. #define I40E_PTT(PTYPE, OUTER_IP, OUTER_IP_VER, OUTER_FRAG, T, TE, TEF, I, PL)\
  532. { PTYPE, \
  533. 1, \
  534. I40E_RX_PTYPE_OUTER_##OUTER_IP, \
  535. I40E_RX_PTYPE_OUTER_##OUTER_IP_VER, \
  536. I40E_RX_PTYPE_##OUTER_FRAG, \
  537. I40E_RX_PTYPE_TUNNEL_##T, \
  538. I40E_RX_PTYPE_TUNNEL_END_##TE, \
  539. I40E_RX_PTYPE_##TEF, \
  540. I40E_RX_PTYPE_INNER_PROT_##I, \
  541. I40E_RX_PTYPE_PAYLOAD_LAYER_##PL }
  542. #define I40E_PTT_UNUSED_ENTRY(PTYPE) \
  543. { PTYPE, 0, 0, 0, 0, 0, 0, 0, 0, 0 }
  544. /* shorter macros makes the table fit but are terse */
  545. #define I40E_RX_PTYPE_NOF I40E_RX_PTYPE_NOT_FRAG
  546. #define I40E_RX_PTYPE_FRG I40E_RX_PTYPE_FRAG
  547. #define I40E_RX_PTYPE_INNER_PROT_TS I40E_RX_PTYPE_INNER_PROT_TIMESYNC
  548. /* Lookup table mapping the HW PTYPE to the bit field for decoding */
  549. struct i40e_rx_ptype_decoded i40evf_ptype_lookup[] = {
  550. /* L2 Packet types */
  551. I40E_PTT_UNUSED_ENTRY(0),
  552. I40E_PTT(1, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY2),
  553. I40E_PTT(2, L2, NONE, NOF, NONE, NONE, NOF, TS, PAY2),
  554. I40E_PTT(3, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY2),
  555. I40E_PTT_UNUSED_ENTRY(4),
  556. I40E_PTT_UNUSED_ENTRY(5),
  557. I40E_PTT(6, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY2),
  558. I40E_PTT(7, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY2),
  559. I40E_PTT_UNUSED_ENTRY(8),
  560. I40E_PTT_UNUSED_ENTRY(9),
  561. I40E_PTT(10, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY2),
  562. I40E_PTT(11, L2, NONE, NOF, NONE, NONE, NOF, NONE, NONE),
  563. I40E_PTT(12, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
  564. I40E_PTT(13, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
  565. I40E_PTT(14, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
  566. I40E_PTT(15, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
  567. I40E_PTT(16, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
  568. I40E_PTT(17, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
  569. I40E_PTT(18, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
  570. I40E_PTT(19, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
  571. I40E_PTT(20, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
  572. I40E_PTT(21, L2, NONE, NOF, NONE, NONE, NOF, NONE, PAY3),
  573. /* Non Tunneled IPv4 */
  574. I40E_PTT(22, IP, IPV4, FRG, NONE, NONE, NOF, NONE, PAY3),
  575. I40E_PTT(23, IP, IPV4, NOF, NONE, NONE, NOF, NONE, PAY3),
  576. I40E_PTT(24, IP, IPV4, NOF, NONE, NONE, NOF, UDP, PAY4),
  577. I40E_PTT_UNUSED_ENTRY(25),
  578. I40E_PTT(26, IP, IPV4, NOF, NONE, NONE, NOF, TCP, PAY4),
  579. I40E_PTT(27, IP, IPV4, NOF, NONE, NONE, NOF, SCTP, PAY4),
  580. I40E_PTT(28, IP, IPV4, NOF, NONE, NONE, NOF, ICMP, PAY4),
  581. /* IPv4 --> IPv4 */
  582. I40E_PTT(29, IP, IPV4, NOF, IP_IP, IPV4, FRG, NONE, PAY3),
  583. I40E_PTT(30, IP, IPV4, NOF, IP_IP, IPV4, NOF, NONE, PAY3),
  584. I40E_PTT(31, IP, IPV4, NOF, IP_IP, IPV4, NOF, UDP, PAY4),
  585. I40E_PTT_UNUSED_ENTRY(32),
  586. I40E_PTT(33, IP, IPV4, NOF, IP_IP, IPV4, NOF, TCP, PAY4),
  587. I40E_PTT(34, IP, IPV4, NOF, IP_IP, IPV4, NOF, SCTP, PAY4),
  588. I40E_PTT(35, IP, IPV4, NOF, IP_IP, IPV4, NOF, ICMP, PAY4),
  589. /* IPv4 --> IPv6 */
  590. I40E_PTT(36, IP, IPV4, NOF, IP_IP, IPV6, FRG, NONE, PAY3),
  591. I40E_PTT(37, IP, IPV4, NOF, IP_IP, IPV6, NOF, NONE, PAY3),
  592. I40E_PTT(38, IP, IPV4, NOF, IP_IP, IPV6, NOF, UDP, PAY4),
  593. I40E_PTT_UNUSED_ENTRY(39),
  594. I40E_PTT(40, IP, IPV4, NOF, IP_IP, IPV6, NOF, TCP, PAY4),
  595. I40E_PTT(41, IP, IPV4, NOF, IP_IP, IPV6, NOF, SCTP, PAY4),
  596. I40E_PTT(42, IP, IPV4, NOF, IP_IP, IPV6, NOF, ICMP, PAY4),
  597. /* IPv4 --> GRE/NAT */
  598. I40E_PTT(43, IP, IPV4, NOF, IP_GRENAT, NONE, NOF, NONE, PAY3),
  599. /* IPv4 --> GRE/NAT --> IPv4 */
  600. I40E_PTT(44, IP, IPV4, NOF, IP_GRENAT, IPV4, FRG, NONE, PAY3),
  601. I40E_PTT(45, IP, IPV4, NOF, IP_GRENAT, IPV4, NOF, NONE, PAY3),
  602. I40E_PTT(46, IP, IPV4, NOF, IP_GRENAT, IPV4, NOF, UDP, PAY4),
  603. I40E_PTT_UNUSED_ENTRY(47),
  604. I40E_PTT(48, IP, IPV4, NOF, IP_GRENAT, IPV4, NOF, TCP, PAY4),
  605. I40E_PTT(49, IP, IPV4, NOF, IP_GRENAT, IPV4, NOF, SCTP, PAY4),
  606. I40E_PTT(50, IP, IPV4, NOF, IP_GRENAT, IPV4, NOF, ICMP, PAY4),
  607. /* IPv4 --> GRE/NAT --> IPv6 */
  608. I40E_PTT(51, IP, IPV4, NOF, IP_GRENAT, IPV6, FRG, NONE, PAY3),
  609. I40E_PTT(52, IP, IPV4, NOF, IP_GRENAT, IPV6, NOF, NONE, PAY3),
  610. I40E_PTT(53, IP, IPV4, NOF, IP_GRENAT, IPV6, NOF, UDP, PAY4),
  611. I40E_PTT_UNUSED_ENTRY(54),
  612. I40E_PTT(55, IP, IPV4, NOF, IP_GRENAT, IPV6, NOF, TCP, PAY4),
  613. I40E_PTT(56, IP, IPV4, NOF, IP_GRENAT, IPV6, NOF, SCTP, PAY4),
  614. I40E_PTT(57, IP, IPV4, NOF, IP_GRENAT, IPV6, NOF, ICMP, PAY4),
  615. /* IPv4 --> GRE/NAT --> MAC */
  616. I40E_PTT(58, IP, IPV4, NOF, IP_GRENAT_MAC, NONE, NOF, NONE, PAY3),
  617. /* IPv4 --> GRE/NAT --> MAC --> IPv4 */
  618. I40E_PTT(59, IP, IPV4, NOF, IP_GRENAT_MAC, IPV4, FRG, NONE, PAY3),
  619. I40E_PTT(60, IP, IPV4, NOF, IP_GRENAT_MAC, IPV4, NOF, NONE, PAY3),
  620. I40E_PTT(61, IP, IPV4, NOF, IP_GRENAT_MAC, IPV4, NOF, UDP, PAY4),
  621. I40E_PTT_UNUSED_ENTRY(62),
  622. I40E_PTT(63, IP, IPV4, NOF, IP_GRENAT_MAC, IPV4, NOF, TCP, PAY4),
  623. I40E_PTT(64, IP, IPV4, NOF, IP_GRENAT_MAC, IPV4, NOF, SCTP, PAY4),
  624. I40E_PTT(65, IP, IPV4, NOF, IP_GRENAT_MAC, IPV4, NOF, ICMP, PAY4),
  625. /* IPv4 --> GRE/NAT -> MAC --> IPv6 */
  626. I40E_PTT(66, IP, IPV4, NOF, IP_GRENAT_MAC, IPV6, FRG, NONE, PAY3),
  627. I40E_PTT(67, IP, IPV4, NOF, IP_GRENAT_MAC, IPV6, NOF, NONE, PAY3),
  628. I40E_PTT(68, IP, IPV4, NOF, IP_GRENAT_MAC, IPV6, NOF, UDP, PAY4),
  629. I40E_PTT_UNUSED_ENTRY(69),
  630. I40E_PTT(70, IP, IPV4, NOF, IP_GRENAT_MAC, IPV6, NOF, TCP, PAY4),
  631. I40E_PTT(71, IP, IPV4, NOF, IP_GRENAT_MAC, IPV6, NOF, SCTP, PAY4),
  632. I40E_PTT(72, IP, IPV4, NOF, IP_GRENAT_MAC, IPV6, NOF, ICMP, PAY4),
  633. /* IPv4 --> GRE/NAT --> MAC/VLAN */
  634. I40E_PTT(73, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, NONE, NOF, NONE, PAY3),
  635. /* IPv4 ---> GRE/NAT -> MAC/VLAN --> IPv4 */
  636. I40E_PTT(74, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV4, FRG, NONE, PAY3),
  637. I40E_PTT(75, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, NONE, PAY3),
  638. I40E_PTT(76, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, UDP, PAY4),
  639. I40E_PTT_UNUSED_ENTRY(77),
  640. I40E_PTT(78, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, TCP, PAY4),
  641. I40E_PTT(79, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, SCTP, PAY4),
  642. I40E_PTT(80, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, ICMP, PAY4),
  643. /* IPv4 -> GRE/NAT -> MAC/VLAN --> IPv6 */
  644. I40E_PTT(81, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV6, FRG, NONE, PAY3),
  645. I40E_PTT(82, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, NONE, PAY3),
  646. I40E_PTT(83, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, UDP, PAY4),
  647. I40E_PTT_UNUSED_ENTRY(84),
  648. I40E_PTT(85, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, TCP, PAY4),
  649. I40E_PTT(86, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, SCTP, PAY4),
  650. I40E_PTT(87, IP, IPV4, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, ICMP, PAY4),
  651. /* Non Tunneled IPv6 */
  652. I40E_PTT(88, IP, IPV6, FRG, NONE, NONE, NOF, NONE, PAY3),
  653. I40E_PTT(89, IP, IPV6, NOF, NONE, NONE, NOF, NONE, PAY3),
  654. I40E_PTT(90, IP, IPV6, NOF, NONE, NONE, NOF, UDP, PAY3),
  655. I40E_PTT_UNUSED_ENTRY(91),
  656. I40E_PTT(92, IP, IPV6, NOF, NONE, NONE, NOF, TCP, PAY4),
  657. I40E_PTT(93, IP, IPV6, NOF, NONE, NONE, NOF, SCTP, PAY4),
  658. I40E_PTT(94, IP, IPV6, NOF, NONE, NONE, NOF, ICMP, PAY4),
  659. /* IPv6 --> IPv4 */
  660. I40E_PTT(95, IP, IPV6, NOF, IP_IP, IPV4, FRG, NONE, PAY3),
  661. I40E_PTT(96, IP, IPV6, NOF, IP_IP, IPV4, NOF, NONE, PAY3),
  662. I40E_PTT(97, IP, IPV6, NOF, IP_IP, IPV4, NOF, UDP, PAY4),
  663. I40E_PTT_UNUSED_ENTRY(98),
  664. I40E_PTT(99, IP, IPV6, NOF, IP_IP, IPV4, NOF, TCP, PAY4),
  665. I40E_PTT(100, IP, IPV6, NOF, IP_IP, IPV4, NOF, SCTP, PAY4),
  666. I40E_PTT(101, IP, IPV6, NOF, IP_IP, IPV4, NOF, ICMP, PAY4),
  667. /* IPv6 --> IPv6 */
  668. I40E_PTT(102, IP, IPV6, NOF, IP_IP, IPV6, FRG, NONE, PAY3),
  669. I40E_PTT(103, IP, IPV6, NOF, IP_IP, IPV6, NOF, NONE, PAY3),
  670. I40E_PTT(104, IP, IPV6, NOF, IP_IP, IPV6, NOF, UDP, PAY4),
  671. I40E_PTT_UNUSED_ENTRY(105),
  672. I40E_PTT(106, IP, IPV6, NOF, IP_IP, IPV6, NOF, TCP, PAY4),
  673. I40E_PTT(107, IP, IPV6, NOF, IP_IP, IPV6, NOF, SCTP, PAY4),
  674. I40E_PTT(108, IP, IPV6, NOF, IP_IP, IPV6, NOF, ICMP, PAY4),
  675. /* IPv6 --> GRE/NAT */
  676. I40E_PTT(109, IP, IPV6, NOF, IP_GRENAT, NONE, NOF, NONE, PAY3),
  677. /* IPv6 --> GRE/NAT -> IPv4 */
  678. I40E_PTT(110, IP, IPV6, NOF, IP_GRENAT, IPV4, FRG, NONE, PAY3),
  679. I40E_PTT(111, IP, IPV6, NOF, IP_GRENAT, IPV4, NOF, NONE, PAY3),
  680. I40E_PTT(112, IP, IPV6, NOF, IP_GRENAT, IPV4, NOF, UDP, PAY4),
  681. I40E_PTT_UNUSED_ENTRY(113),
  682. I40E_PTT(114, IP, IPV6, NOF, IP_GRENAT, IPV4, NOF, TCP, PAY4),
  683. I40E_PTT(115, IP, IPV6, NOF, IP_GRENAT, IPV4, NOF, SCTP, PAY4),
  684. I40E_PTT(116, IP, IPV6, NOF, IP_GRENAT, IPV4, NOF, ICMP, PAY4),
  685. /* IPv6 --> GRE/NAT -> IPv6 */
  686. I40E_PTT(117, IP, IPV6, NOF, IP_GRENAT, IPV6, FRG, NONE, PAY3),
  687. I40E_PTT(118, IP, IPV6, NOF, IP_GRENAT, IPV6, NOF, NONE, PAY3),
  688. I40E_PTT(119, IP, IPV6, NOF, IP_GRENAT, IPV6, NOF, UDP, PAY4),
  689. I40E_PTT_UNUSED_ENTRY(120),
  690. I40E_PTT(121, IP, IPV6, NOF, IP_GRENAT, IPV6, NOF, TCP, PAY4),
  691. I40E_PTT(122, IP, IPV6, NOF, IP_GRENAT, IPV6, NOF, SCTP, PAY4),
  692. I40E_PTT(123, IP, IPV6, NOF, IP_GRENAT, IPV6, NOF, ICMP, PAY4),
  693. /* IPv6 --> GRE/NAT -> MAC */
  694. I40E_PTT(124, IP, IPV6, NOF, IP_GRENAT_MAC, NONE, NOF, NONE, PAY3),
  695. /* IPv6 --> GRE/NAT -> MAC -> IPv4 */
  696. I40E_PTT(125, IP, IPV6, NOF, IP_GRENAT_MAC, IPV4, FRG, NONE, PAY3),
  697. I40E_PTT(126, IP, IPV6, NOF, IP_GRENAT_MAC, IPV4, NOF, NONE, PAY3),
  698. I40E_PTT(127, IP, IPV6, NOF, IP_GRENAT_MAC, IPV4, NOF, UDP, PAY4),
  699. I40E_PTT_UNUSED_ENTRY(128),
  700. I40E_PTT(129, IP, IPV6, NOF, IP_GRENAT_MAC, IPV4, NOF, TCP, PAY4),
  701. I40E_PTT(130, IP, IPV6, NOF, IP_GRENAT_MAC, IPV4, NOF, SCTP, PAY4),
  702. I40E_PTT(131, IP, IPV6, NOF, IP_GRENAT_MAC, IPV4, NOF, ICMP, PAY4),
  703. /* IPv6 --> GRE/NAT -> MAC -> IPv6 */
  704. I40E_PTT(132, IP, IPV6, NOF, IP_GRENAT_MAC, IPV6, FRG, NONE, PAY3),
  705. I40E_PTT(133, IP, IPV6, NOF, IP_GRENAT_MAC, IPV6, NOF, NONE, PAY3),
  706. I40E_PTT(134, IP, IPV6, NOF, IP_GRENAT_MAC, IPV6, NOF, UDP, PAY4),
  707. I40E_PTT_UNUSED_ENTRY(135),
  708. I40E_PTT(136, IP, IPV6, NOF, IP_GRENAT_MAC, IPV6, NOF, TCP, PAY4),
  709. I40E_PTT(137, IP, IPV6, NOF, IP_GRENAT_MAC, IPV6, NOF, SCTP, PAY4),
  710. I40E_PTT(138, IP, IPV6, NOF, IP_GRENAT_MAC, IPV6, NOF, ICMP, PAY4),
  711. /* IPv6 --> GRE/NAT -> MAC/VLAN */
  712. I40E_PTT(139, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, NONE, NOF, NONE, PAY3),
  713. /* IPv6 --> GRE/NAT -> MAC/VLAN --> IPv4 */
  714. I40E_PTT(140, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV4, FRG, NONE, PAY3),
  715. I40E_PTT(141, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, NONE, PAY3),
  716. I40E_PTT(142, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, UDP, PAY4),
  717. I40E_PTT_UNUSED_ENTRY(143),
  718. I40E_PTT(144, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, TCP, PAY4),
  719. I40E_PTT(145, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, SCTP, PAY4),
  720. I40E_PTT(146, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV4, NOF, ICMP, PAY4),
  721. /* IPv6 --> GRE/NAT -> MAC/VLAN --> IPv6 */
  722. I40E_PTT(147, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV6, FRG, NONE, PAY3),
  723. I40E_PTT(148, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, NONE, PAY3),
  724. I40E_PTT(149, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, UDP, PAY4),
  725. I40E_PTT_UNUSED_ENTRY(150),
  726. I40E_PTT(151, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, TCP, PAY4),
  727. I40E_PTT(152, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, SCTP, PAY4),
  728. I40E_PTT(153, IP, IPV6, NOF, IP_GRENAT_MAC_VLAN, IPV6, NOF, ICMP, PAY4),
  729. /* unused entries */
  730. I40E_PTT_UNUSED_ENTRY(154),
  731. I40E_PTT_UNUSED_ENTRY(155),
  732. I40E_PTT_UNUSED_ENTRY(156),
  733. I40E_PTT_UNUSED_ENTRY(157),
  734. I40E_PTT_UNUSED_ENTRY(158),
  735. I40E_PTT_UNUSED_ENTRY(159),
  736. I40E_PTT_UNUSED_ENTRY(160),
  737. I40E_PTT_UNUSED_ENTRY(161),
  738. I40E_PTT_UNUSED_ENTRY(162),
  739. I40E_PTT_UNUSED_ENTRY(163),
  740. I40E_PTT_UNUSED_ENTRY(164),
  741. I40E_PTT_UNUSED_ENTRY(165),
  742. I40E_PTT_UNUSED_ENTRY(166),
  743. I40E_PTT_UNUSED_ENTRY(167),
  744. I40E_PTT_UNUSED_ENTRY(168),
  745. I40E_PTT_UNUSED_ENTRY(169),
  746. I40E_PTT_UNUSED_ENTRY(170),
  747. I40E_PTT_UNUSED_ENTRY(171),
  748. I40E_PTT_UNUSED_ENTRY(172),
  749. I40E_PTT_UNUSED_ENTRY(173),
  750. I40E_PTT_UNUSED_ENTRY(174),
  751. I40E_PTT_UNUSED_ENTRY(175),
  752. I40E_PTT_UNUSED_ENTRY(176),
  753. I40E_PTT_UNUSED_ENTRY(177),
  754. I40E_PTT_UNUSED_ENTRY(178),
  755. I40E_PTT_UNUSED_ENTRY(179),
  756. I40E_PTT_UNUSED_ENTRY(180),
  757. I40E_PTT_UNUSED_ENTRY(181),
  758. I40E_PTT_UNUSED_ENTRY(182),
  759. I40E_PTT_UNUSED_ENTRY(183),
  760. I40E_PTT_UNUSED_ENTRY(184),
  761. I40E_PTT_UNUSED_ENTRY(185),
  762. I40E_PTT_UNUSED_ENTRY(186),
  763. I40E_PTT_UNUSED_ENTRY(187),
  764. I40E_PTT_UNUSED_ENTRY(188),
  765. I40E_PTT_UNUSED_ENTRY(189),
  766. I40E_PTT_UNUSED_ENTRY(190),
  767. I40E_PTT_UNUSED_ENTRY(191),
  768. I40E_PTT_UNUSED_ENTRY(192),
  769. I40E_PTT_UNUSED_ENTRY(193),
  770. I40E_PTT_UNUSED_ENTRY(194),
  771. I40E_PTT_UNUSED_ENTRY(195),
  772. I40E_PTT_UNUSED_ENTRY(196),
  773. I40E_PTT_UNUSED_ENTRY(197),
  774. I40E_PTT_UNUSED_ENTRY(198),
  775. I40E_PTT_UNUSED_ENTRY(199),
  776. I40E_PTT_UNUSED_ENTRY(200),
  777. I40E_PTT_UNUSED_ENTRY(201),
  778. I40E_PTT_UNUSED_ENTRY(202),
  779. I40E_PTT_UNUSED_ENTRY(203),
  780. I40E_PTT_UNUSED_ENTRY(204),
  781. I40E_PTT_UNUSED_ENTRY(205),
  782. I40E_PTT_UNUSED_ENTRY(206),
  783. I40E_PTT_UNUSED_ENTRY(207),
  784. I40E_PTT_UNUSED_ENTRY(208),
  785. I40E_PTT_UNUSED_ENTRY(209),
  786. I40E_PTT_UNUSED_ENTRY(210),
  787. I40E_PTT_UNUSED_ENTRY(211),
  788. I40E_PTT_UNUSED_ENTRY(212),
  789. I40E_PTT_UNUSED_ENTRY(213),
  790. I40E_PTT_UNUSED_ENTRY(214),
  791. I40E_PTT_UNUSED_ENTRY(215),
  792. I40E_PTT_UNUSED_ENTRY(216),
  793. I40E_PTT_UNUSED_ENTRY(217),
  794. I40E_PTT_UNUSED_ENTRY(218),
  795. I40E_PTT_UNUSED_ENTRY(219),
  796. I40E_PTT_UNUSED_ENTRY(220),
  797. I40E_PTT_UNUSED_ENTRY(221),
  798. I40E_PTT_UNUSED_ENTRY(222),
  799. I40E_PTT_UNUSED_ENTRY(223),
  800. I40E_PTT_UNUSED_ENTRY(224),
  801. I40E_PTT_UNUSED_ENTRY(225),
  802. I40E_PTT_UNUSED_ENTRY(226),
  803. I40E_PTT_UNUSED_ENTRY(227),
  804. I40E_PTT_UNUSED_ENTRY(228),
  805. I40E_PTT_UNUSED_ENTRY(229),
  806. I40E_PTT_UNUSED_ENTRY(230),
  807. I40E_PTT_UNUSED_ENTRY(231),
  808. I40E_PTT_UNUSED_ENTRY(232),
  809. I40E_PTT_UNUSED_ENTRY(233),
  810. I40E_PTT_UNUSED_ENTRY(234),
  811. I40E_PTT_UNUSED_ENTRY(235),
  812. I40E_PTT_UNUSED_ENTRY(236),
  813. I40E_PTT_UNUSED_ENTRY(237),
  814. I40E_PTT_UNUSED_ENTRY(238),
  815. I40E_PTT_UNUSED_ENTRY(239),
  816. I40E_PTT_UNUSED_ENTRY(240),
  817. I40E_PTT_UNUSED_ENTRY(241),
  818. I40E_PTT_UNUSED_ENTRY(242),
  819. I40E_PTT_UNUSED_ENTRY(243),
  820. I40E_PTT_UNUSED_ENTRY(244),
  821. I40E_PTT_UNUSED_ENTRY(245),
  822. I40E_PTT_UNUSED_ENTRY(246),
  823. I40E_PTT_UNUSED_ENTRY(247),
  824. I40E_PTT_UNUSED_ENTRY(248),
  825. I40E_PTT_UNUSED_ENTRY(249),
  826. I40E_PTT_UNUSED_ENTRY(250),
  827. I40E_PTT_UNUSED_ENTRY(251),
  828. I40E_PTT_UNUSED_ENTRY(252),
  829. I40E_PTT_UNUSED_ENTRY(253),
  830. I40E_PTT_UNUSED_ENTRY(254),
  831. I40E_PTT_UNUSED_ENTRY(255)
  832. };
  833. /**
  834. * i40evf_aq_rx_ctl_read_register - use FW to read from an Rx control register
  835. * @hw: pointer to the hw struct
  836. * @reg_addr: register address
  837. * @reg_val: ptr to register value
  838. * @cmd_details: pointer to command details structure or NULL
  839. *
  840. * Use the firmware to read the Rx control register,
  841. * especially useful if the Rx unit is under heavy pressure
  842. **/
  843. i40e_status i40evf_aq_rx_ctl_read_register(struct i40e_hw *hw,
  844. u32 reg_addr, u32 *reg_val,
  845. struct i40e_asq_cmd_details *cmd_details)
  846. {
  847. struct i40e_aq_desc desc;
  848. struct i40e_aqc_rx_ctl_reg_read_write *cmd_resp =
  849. (struct i40e_aqc_rx_ctl_reg_read_write *)&desc.params.raw;
  850. i40e_status status;
  851. if (!reg_val)
  852. return I40E_ERR_PARAM;
  853. i40evf_fill_default_direct_cmd_desc(&desc,
  854. i40e_aqc_opc_rx_ctl_reg_read);
  855. cmd_resp->address = cpu_to_le32(reg_addr);
  856. status = i40evf_asq_send_command(hw, &desc, NULL, 0, cmd_details);
  857. if (status == 0)
  858. *reg_val = le32_to_cpu(cmd_resp->value);
  859. return status;
  860. }
  861. /**
  862. * i40evf_read_rx_ctl - read from an Rx control register
  863. * @hw: pointer to the hw struct
  864. * @reg_addr: register address
  865. **/
  866. u32 i40evf_read_rx_ctl(struct i40e_hw *hw, u32 reg_addr)
  867. {
  868. i40e_status status = 0;
  869. bool use_register;
  870. int retry = 5;
  871. u32 val = 0;
  872. use_register = (hw->aq.api_maj_ver == 1) && (hw->aq.api_min_ver < 5);
  873. if (!use_register) {
  874. do_retry:
  875. status = i40evf_aq_rx_ctl_read_register(hw, reg_addr,
  876. &val, NULL);
  877. if (hw->aq.asq_last_status == I40E_AQ_RC_EAGAIN && retry) {
  878. usleep_range(1000, 2000);
  879. retry--;
  880. goto do_retry;
  881. }
  882. }
  883. /* if the AQ access failed, try the old-fashioned way */
  884. if (status || use_register)
  885. val = rd32(hw, reg_addr);
  886. return val;
  887. }
  888. /**
  889. * i40evf_aq_rx_ctl_write_register
  890. * @hw: pointer to the hw struct
  891. * @reg_addr: register address
  892. * @reg_val: register value
  893. * @cmd_details: pointer to command details structure or NULL
  894. *
  895. * Use the firmware to write to an Rx control register,
  896. * especially useful if the Rx unit is under heavy pressure
  897. **/
  898. i40e_status i40evf_aq_rx_ctl_write_register(struct i40e_hw *hw,
  899. u32 reg_addr, u32 reg_val,
  900. struct i40e_asq_cmd_details *cmd_details)
  901. {
  902. struct i40e_aq_desc desc;
  903. struct i40e_aqc_rx_ctl_reg_read_write *cmd =
  904. (struct i40e_aqc_rx_ctl_reg_read_write *)&desc.params.raw;
  905. i40e_status status;
  906. i40evf_fill_default_direct_cmd_desc(&desc,
  907. i40e_aqc_opc_rx_ctl_reg_write);
  908. cmd->address = cpu_to_le32(reg_addr);
  909. cmd->value = cpu_to_le32(reg_val);
  910. status = i40evf_asq_send_command(hw, &desc, NULL, 0, cmd_details);
  911. return status;
  912. }
  913. /**
  914. * i40evf_write_rx_ctl - write to an Rx control register
  915. * @hw: pointer to the hw struct
  916. * @reg_addr: register address
  917. * @reg_val: register value
  918. **/
  919. void i40evf_write_rx_ctl(struct i40e_hw *hw, u32 reg_addr, u32 reg_val)
  920. {
  921. i40e_status status = 0;
  922. bool use_register;
  923. int retry = 5;
  924. use_register = (hw->aq.api_maj_ver == 1) && (hw->aq.api_min_ver < 5);
  925. if (!use_register) {
  926. do_retry:
  927. status = i40evf_aq_rx_ctl_write_register(hw, reg_addr,
  928. reg_val, NULL);
  929. if (hw->aq.asq_last_status == I40E_AQ_RC_EAGAIN && retry) {
  930. usleep_range(1000, 2000);
  931. retry--;
  932. goto do_retry;
  933. }
  934. }
  935. /* if the AQ access failed, try the old-fashioned way */
  936. if (status || use_register)
  937. wr32(hw, reg_addr, reg_val);
  938. }
  939. /**
  940. * i40e_aq_send_msg_to_pf
  941. * @hw: pointer to the hardware structure
  942. * @v_opcode: opcodes for VF-PF communication
  943. * @v_retval: return error code
  944. * @msg: pointer to the msg buffer
  945. * @msglen: msg length
  946. * @cmd_details: pointer to command details
  947. *
  948. * Send message to PF driver using admin queue. By default, this message
  949. * is sent asynchronously, i.e. i40evf_asq_send_command() does not wait for
  950. * completion before returning.
  951. **/
  952. i40e_status i40e_aq_send_msg_to_pf(struct i40e_hw *hw,
  953. enum i40e_virtchnl_ops v_opcode,
  954. i40e_status v_retval,
  955. u8 *msg, u16 msglen,
  956. struct i40e_asq_cmd_details *cmd_details)
  957. {
  958. struct i40e_aq_desc desc;
  959. struct i40e_asq_cmd_details details;
  960. i40e_status status;
  961. i40evf_fill_default_direct_cmd_desc(&desc, i40e_aqc_opc_send_msg_to_pf);
  962. desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_SI);
  963. desc.cookie_high = cpu_to_le32(v_opcode);
  964. desc.cookie_low = cpu_to_le32(v_retval);
  965. if (msglen) {
  966. desc.flags |= cpu_to_le16((u16)(I40E_AQ_FLAG_BUF
  967. | I40E_AQ_FLAG_RD));
  968. if (msglen > I40E_AQ_LARGE_BUF)
  969. desc.flags |= cpu_to_le16((u16)I40E_AQ_FLAG_LB);
  970. desc.datalen = cpu_to_le16(msglen);
  971. }
  972. if (!cmd_details) {
  973. memset(&details, 0, sizeof(details));
  974. details.async = true;
  975. cmd_details = &details;
  976. }
  977. status = i40evf_asq_send_command(hw, &desc, msg, msglen, cmd_details);
  978. return status;
  979. }
  980. /**
  981. * i40e_vf_parse_hw_config
  982. * @hw: pointer to the hardware structure
  983. * @msg: pointer to the virtual channel VF resource structure
  984. *
  985. * Given a VF resource message from the PF, populate the hw struct
  986. * with appropriate information.
  987. **/
  988. void i40e_vf_parse_hw_config(struct i40e_hw *hw,
  989. struct i40e_virtchnl_vf_resource *msg)
  990. {
  991. struct i40e_virtchnl_vsi_resource *vsi_res;
  992. int i;
  993. vsi_res = &msg->vsi_res[0];
  994. hw->dev_caps.num_vsis = msg->num_vsis;
  995. hw->dev_caps.num_rx_qp = msg->num_queue_pairs;
  996. hw->dev_caps.num_tx_qp = msg->num_queue_pairs;
  997. hw->dev_caps.num_msix_vectors_vf = msg->max_vectors;
  998. hw->dev_caps.dcb = msg->vf_offload_flags &
  999. I40E_VIRTCHNL_VF_OFFLOAD_L2;
  1000. hw->dev_caps.fcoe = (msg->vf_offload_flags &
  1001. I40E_VIRTCHNL_VF_OFFLOAD_FCOE) ? 1 : 0;
  1002. for (i = 0; i < msg->num_vsis; i++) {
  1003. if (vsi_res->vsi_type == I40E_VSI_SRIOV) {
  1004. ether_addr_copy(hw->mac.perm_addr,
  1005. vsi_res->default_mac_addr);
  1006. ether_addr_copy(hw->mac.addr,
  1007. vsi_res->default_mac_addr);
  1008. }
  1009. vsi_res++;
  1010. }
  1011. }
  1012. /**
  1013. * i40e_vf_reset
  1014. * @hw: pointer to the hardware structure
  1015. *
  1016. * Send a VF_RESET message to the PF. Does not wait for response from PF
  1017. * as none will be forthcoming. Immediately after calling this function,
  1018. * the admin queue should be shut down and (optionally) reinitialized.
  1019. **/
  1020. i40e_status i40e_vf_reset(struct i40e_hw *hw)
  1021. {
  1022. return i40e_aq_send_msg_to_pf(hw, I40E_VIRTCHNL_OP_RESET_VF,
  1023. 0, NULL, 0, NULL);
  1024. }