i40e_txrx.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483
  1. /*******************************************************************************
  2. *
  3. * Intel Ethernet Controller XL710 Family Linux Driver
  4. * Copyright(c) 2013 - 2016 Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program. If not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. * Contact Information:
  22. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. ******************************************************************************/
  26. #ifndef _I40E_TXRX_H_
  27. #define _I40E_TXRX_H_
  28. /* Interrupt Throttling and Rate Limiting Goodies */
  29. #define I40E_MAX_ITR 0x0FF0 /* reg uses 2 usec resolution */
  30. #define I40E_MIN_ITR 0x0001 /* reg uses 2 usec resolution */
  31. #define I40E_ITR_100K 0x0005
  32. #define I40E_ITR_50K 0x000A
  33. #define I40E_ITR_20K 0x0019
  34. #define I40E_ITR_18K 0x001B
  35. #define I40E_ITR_8K 0x003E
  36. #define I40E_ITR_4K 0x007A
  37. #define I40E_MAX_INTRL 0x3B /* reg uses 4 usec resolution */
  38. #define I40E_ITR_RX_DEF I40E_ITR_20K
  39. #define I40E_ITR_TX_DEF I40E_ITR_20K
  40. #define I40E_ITR_DYNAMIC 0x8000 /* use top bit as a flag */
  41. #define I40E_MIN_INT_RATE 250 /* ~= 1000000 / (I40E_MAX_ITR * 2) */
  42. #define I40E_MAX_INT_RATE 500000 /* == 1000000 / (I40E_MIN_ITR * 2) */
  43. #define I40E_DEFAULT_IRQ_WORK 256
  44. #define ITR_TO_REG(setting) ((setting & ~I40E_ITR_DYNAMIC) >> 1)
  45. #define ITR_IS_DYNAMIC(setting) (!!(setting & I40E_ITR_DYNAMIC))
  46. #define ITR_REG_TO_USEC(itr_reg) (itr_reg << 1)
  47. /* 0x40 is the enable bit for interrupt rate limiting, and must be set if
  48. * the value of the rate limit is non-zero
  49. */
  50. #define INTRL_ENA BIT(6)
  51. #define INTRL_REG_TO_USEC(intrl) ((intrl & ~INTRL_ENA) << 2)
  52. #define INTRL_USEC_TO_REG(set) ((set) ? ((set) >> 2) | INTRL_ENA : 0)
  53. #define I40E_INTRL_8K 125 /* 8000 ints/sec */
  54. #define I40E_INTRL_62K 16 /* 62500 ints/sec */
  55. #define I40E_INTRL_83K 12 /* 83333 ints/sec */
  56. #define I40E_QUEUE_END_OF_LIST 0x7FF
  57. /* this enum matches hardware bits and is meant to be used by DYN_CTLN
  58. * registers and QINT registers or more generally anywhere in the manual
  59. * mentioning ITR_INDX, ITR_NONE cannot be used as an index 'n' into any
  60. * register but instead is a special value meaning "don't update" ITR0/1/2.
  61. */
  62. enum i40e_dyn_idx_t {
  63. I40E_IDX_ITR0 = 0,
  64. I40E_IDX_ITR1 = 1,
  65. I40E_IDX_ITR2 = 2,
  66. I40E_ITR_NONE = 3 /* ITR_NONE must not be used as an index */
  67. };
  68. /* these are indexes into ITRN registers */
  69. #define I40E_RX_ITR I40E_IDX_ITR0
  70. #define I40E_TX_ITR I40E_IDX_ITR1
  71. #define I40E_PE_ITR I40E_IDX_ITR2
  72. /* Supported RSS offloads */
  73. #define I40E_DEFAULT_RSS_HENA ( \
  74. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_UDP) | \
  75. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_SCTP) | \
  76. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_TCP) | \
  77. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_OTHER) | \
  78. BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV4) | \
  79. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_UDP) | \
  80. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_TCP) | \
  81. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_SCTP) | \
  82. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_OTHER) | \
  83. BIT_ULL(I40E_FILTER_PCTYPE_FRAG_IPV6) | \
  84. BIT_ULL(I40E_FILTER_PCTYPE_L2_PAYLOAD))
  85. #define I40E_DEFAULT_RSS_HENA_EXPANDED (I40E_DEFAULT_RSS_HENA | \
  86. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV4_TCP_SYN_NO_ACK) | \
  87. BIT_ULL(I40E_FILTER_PCTYPE_NONF_UNICAST_IPV4_UDP) | \
  88. BIT_ULL(I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV4_UDP) | \
  89. BIT_ULL(I40E_FILTER_PCTYPE_NONF_IPV6_TCP_SYN_NO_ACK) | \
  90. BIT_ULL(I40E_FILTER_PCTYPE_NONF_UNICAST_IPV6_UDP) | \
  91. BIT_ULL(I40E_FILTER_PCTYPE_NONF_MULTICAST_IPV6_UDP))
  92. #define i40e_pf_get_default_rss_hena(pf) \
  93. (((pf)->flags & I40E_FLAG_MULTIPLE_TCP_UDP_RSS_PCTYPE) ? \
  94. I40E_DEFAULT_RSS_HENA_EXPANDED : I40E_DEFAULT_RSS_HENA)
  95. /* Supported Rx Buffer Sizes (a multiple of 128) */
  96. #define I40E_RXBUFFER_256 256
  97. #define I40E_RXBUFFER_2048 2048
  98. #define I40E_RXBUFFER_3072 3072 /* For FCoE MTU of 2158 */
  99. #define I40E_RXBUFFER_4096 4096
  100. #define I40E_RXBUFFER_8192 8192
  101. #define I40E_MAX_RXBUFFER 9728 /* largest size for single descriptor */
  102. /* NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN means we
  103. * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
  104. * this adds up to 512 bytes of extra data meaning the smallest allocation
  105. * we could have is 1K.
  106. * i.e. RXBUFFER_256 --> 960 byte skb (size-1024 slab)
  107. * i.e. RXBUFFER_512 --> 1216 byte skb (size-2048 slab)
  108. */
  109. #define I40E_RX_HDR_SIZE I40E_RXBUFFER_256
  110. #define i40e_rx_desc i40e_32byte_rx_desc
  111. /**
  112. * i40e_test_staterr - tests bits in Rx descriptor status and error fields
  113. * @rx_desc: pointer to receive descriptor (in le64 format)
  114. * @stat_err_bits: value to mask
  115. *
  116. * This function does some fast chicanery in order to return the
  117. * value of the mask which is really only used for boolean tests.
  118. * The status_error_len doesn't need to be shifted because it begins
  119. * at offset zero.
  120. */
  121. static inline bool i40e_test_staterr(union i40e_rx_desc *rx_desc,
  122. const u64 stat_err_bits)
  123. {
  124. return !!(rx_desc->wb.qword1.status_error_len &
  125. cpu_to_le64(stat_err_bits));
  126. }
  127. /* How many Rx Buffers do we bundle into one write to the hardware ? */
  128. #define I40E_RX_BUFFER_WRITE 16 /* Must be power of 2 */
  129. #define I40E_RX_INCREMENT(r, i) \
  130. do { \
  131. (i)++; \
  132. if ((i) == (r)->count) \
  133. i = 0; \
  134. r->next_to_clean = i; \
  135. } while (0)
  136. #define I40E_RX_NEXT_DESC(r, i, n) \
  137. do { \
  138. (i)++; \
  139. if ((i) == (r)->count) \
  140. i = 0; \
  141. (n) = I40E_RX_DESC((r), (i)); \
  142. } while (0)
  143. #define I40E_RX_NEXT_DESC_PREFETCH(r, i, n) \
  144. do { \
  145. I40E_RX_NEXT_DESC((r), (i), (n)); \
  146. prefetch((n)); \
  147. } while (0)
  148. #define I40E_MAX_BUFFER_TXD 8
  149. #define I40E_MIN_TX_LEN 17
  150. /* The size limit for a transmit buffer in a descriptor is (16K - 1).
  151. * In order to align with the read requests we will align the value to
  152. * the nearest 4K which represents our maximum read request size.
  153. */
  154. #define I40E_MAX_READ_REQ_SIZE 4096
  155. #define I40E_MAX_DATA_PER_TXD (16 * 1024 - 1)
  156. #define I40E_MAX_DATA_PER_TXD_ALIGNED \
  157. (I40E_MAX_DATA_PER_TXD & ~(I40E_MAX_READ_REQ_SIZE - 1))
  158. /**
  159. * i40e_txd_use_count - estimate the number of descriptors needed for Tx
  160. * @size: transmit request size in bytes
  161. *
  162. * Due to hardware alignment restrictions (4K alignment), we need to
  163. * assume that we can have no more than 12K of data per descriptor, even
  164. * though each descriptor can take up to 16K - 1 bytes of aligned memory.
  165. * Thus, we need to divide by 12K. But division is slow! Instead,
  166. * we decompose the operation into shifts and one relatively cheap
  167. * multiply operation.
  168. *
  169. * To divide by 12K, we first divide by 4K, then divide by 3:
  170. * To divide by 4K, shift right by 12 bits
  171. * To divide by 3, multiply by 85, then divide by 256
  172. * (Divide by 256 is done by shifting right by 8 bits)
  173. * Finally, we add one to round up. Because 256 isn't an exact multiple of
  174. * 3, we'll underestimate near each multiple of 12K. This is actually more
  175. * accurate as we have 4K - 1 of wiggle room that we can fit into the last
  176. * segment. For our purposes this is accurate out to 1M which is orders of
  177. * magnitude greater than our largest possible GSO size.
  178. *
  179. * This would then be implemented as:
  180. * return (((size >> 12) * 85) >> 8) + 1;
  181. *
  182. * Since multiplication and division are commutative, we can reorder
  183. * operations into:
  184. * return ((size * 85) >> 20) + 1;
  185. */
  186. static inline unsigned int i40e_txd_use_count(unsigned int size)
  187. {
  188. return ((size * 85) >> 20) + 1;
  189. }
  190. /* Tx Descriptors needed, worst case */
  191. #define DESC_NEEDED (MAX_SKB_FRAGS + 4)
  192. #define I40E_MIN_DESC_PENDING 4
  193. #define I40E_TX_FLAGS_HW_VLAN BIT(1)
  194. #define I40E_TX_FLAGS_SW_VLAN BIT(2)
  195. #define I40E_TX_FLAGS_TSO BIT(3)
  196. #define I40E_TX_FLAGS_IPV4 BIT(4)
  197. #define I40E_TX_FLAGS_IPV6 BIT(5)
  198. #define I40E_TX_FLAGS_FCCRC BIT(6)
  199. #define I40E_TX_FLAGS_FSO BIT(7)
  200. #define I40E_TX_FLAGS_TSYN BIT(8)
  201. #define I40E_TX_FLAGS_FD_SB BIT(9)
  202. #define I40E_TX_FLAGS_UDP_TUNNEL BIT(10)
  203. #define I40E_TX_FLAGS_VLAN_MASK 0xffff0000
  204. #define I40E_TX_FLAGS_VLAN_PRIO_MASK 0xe0000000
  205. #define I40E_TX_FLAGS_VLAN_PRIO_SHIFT 29
  206. #define I40E_TX_FLAGS_VLAN_SHIFT 16
  207. struct i40e_tx_buffer {
  208. struct i40e_tx_desc *next_to_watch;
  209. union {
  210. struct sk_buff *skb;
  211. void *raw_buf;
  212. };
  213. unsigned int bytecount;
  214. unsigned short gso_segs;
  215. DEFINE_DMA_UNMAP_ADDR(dma);
  216. DEFINE_DMA_UNMAP_LEN(len);
  217. u32 tx_flags;
  218. };
  219. struct i40e_rx_buffer {
  220. struct sk_buff *skb;
  221. dma_addr_t dma;
  222. struct page *page;
  223. unsigned int page_offset;
  224. };
  225. struct i40e_queue_stats {
  226. u64 packets;
  227. u64 bytes;
  228. };
  229. struct i40e_tx_queue_stats {
  230. u64 restart_queue;
  231. u64 tx_busy;
  232. u64 tx_done_old;
  233. u64 tx_linearize;
  234. u64 tx_force_wb;
  235. u64 tx_lost_interrupt;
  236. };
  237. struct i40e_rx_queue_stats {
  238. u64 non_eop_descs;
  239. u64 alloc_page_failed;
  240. u64 alloc_buff_failed;
  241. u64 page_reuse_count;
  242. u64 realloc_count;
  243. };
  244. enum i40e_ring_state_t {
  245. __I40E_TX_FDIR_INIT_DONE,
  246. __I40E_TX_XPS_INIT_DONE,
  247. };
  248. /* some useful defines for virtchannel interface, which
  249. * is the only remaining user of header split
  250. */
  251. #define I40E_RX_DTYPE_NO_SPLIT 0
  252. #define I40E_RX_DTYPE_HEADER_SPLIT 1
  253. #define I40E_RX_DTYPE_SPLIT_ALWAYS 2
  254. #define I40E_RX_SPLIT_L2 0x1
  255. #define I40E_RX_SPLIT_IP 0x2
  256. #define I40E_RX_SPLIT_TCP_UDP 0x4
  257. #define I40E_RX_SPLIT_SCTP 0x8
  258. /* struct that defines a descriptor ring, associated with a VSI */
  259. struct i40e_ring {
  260. struct i40e_ring *next; /* pointer to next ring in q_vector */
  261. void *desc; /* Descriptor ring memory */
  262. struct device *dev; /* Used for DMA mapping */
  263. struct net_device *netdev; /* netdev ring maps to */
  264. union {
  265. struct i40e_tx_buffer *tx_bi;
  266. struct i40e_rx_buffer *rx_bi;
  267. };
  268. unsigned long state;
  269. u16 queue_index; /* Queue number of ring */
  270. u8 dcb_tc; /* Traffic class of ring */
  271. u8 __iomem *tail;
  272. /* high bit set means dynamic, use accessor routines to read/write.
  273. * hardware only supports 2us resolution for the ITR registers.
  274. * these values always store the USER setting, and must be converted
  275. * before programming to a register.
  276. */
  277. u16 rx_itr_setting;
  278. u16 tx_itr_setting;
  279. u16 count; /* Number of descriptors */
  280. u16 reg_idx; /* HW register index of the ring */
  281. u16 rx_buf_len;
  282. /* used in interrupt processing */
  283. u16 next_to_use;
  284. u16 next_to_clean;
  285. u8 atr_sample_rate;
  286. u8 atr_count;
  287. bool ring_active; /* is ring online or not */
  288. bool arm_wb; /* do something to arm write back */
  289. u8 packet_stride;
  290. u16 flags;
  291. #define I40E_TXR_FLAGS_WB_ON_ITR BIT(0)
  292. /* stats structs */
  293. struct i40e_queue_stats stats;
  294. struct u64_stats_sync syncp;
  295. union {
  296. struct i40e_tx_queue_stats tx_stats;
  297. struct i40e_rx_queue_stats rx_stats;
  298. };
  299. unsigned int size; /* length of descriptor ring in bytes */
  300. dma_addr_t dma; /* physical address of ring */
  301. struct i40e_vsi *vsi; /* Backreference to associated VSI */
  302. struct i40e_q_vector *q_vector; /* Backreference to associated vector */
  303. struct rcu_head rcu; /* to avoid race on free */
  304. u16 next_to_alloc;
  305. } ____cacheline_internodealigned_in_smp;
  306. enum i40e_latency_range {
  307. I40E_LOWEST_LATENCY = 0,
  308. I40E_LOW_LATENCY = 1,
  309. I40E_BULK_LATENCY = 2,
  310. I40E_ULTRA_LATENCY = 3,
  311. };
  312. struct i40e_ring_container {
  313. /* array of pointers to rings */
  314. struct i40e_ring *ring;
  315. unsigned int total_bytes; /* total bytes processed this int */
  316. unsigned int total_packets; /* total packets processed this int */
  317. u16 count;
  318. enum i40e_latency_range latency_range;
  319. u16 itr;
  320. };
  321. /* iterator for handling rings in ring container */
  322. #define i40e_for_each_ring(pos, head) \
  323. for (pos = (head).ring; pos != NULL; pos = pos->next)
  324. bool i40e_alloc_rx_buffers(struct i40e_ring *rxr, u16 cleaned_count);
  325. netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
  326. void i40e_clean_tx_ring(struct i40e_ring *tx_ring);
  327. void i40e_clean_rx_ring(struct i40e_ring *rx_ring);
  328. int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring);
  329. int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring);
  330. void i40e_free_tx_resources(struct i40e_ring *tx_ring);
  331. void i40e_free_rx_resources(struct i40e_ring *rx_ring);
  332. int i40e_napi_poll(struct napi_struct *napi, int budget);
  333. #ifdef I40E_FCOE
  334. void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
  335. struct i40e_tx_buffer *first, u32 tx_flags,
  336. const u8 hdr_len, u32 td_cmd, u32 td_offset);
  337. int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
  338. struct i40e_ring *tx_ring, u32 *flags);
  339. #endif
  340. void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector);
  341. u32 i40e_get_tx_pending(struct i40e_ring *ring, bool in_sw);
  342. int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size);
  343. bool __i40e_chk_linearize(struct sk_buff *skb);
  344. /**
  345. * i40e_get_head - Retrieve head from head writeback
  346. * @tx_ring: tx ring to fetch head of
  347. *
  348. * Returns value of Tx ring head based on value stored
  349. * in head write-back location
  350. **/
  351. static inline u32 i40e_get_head(struct i40e_ring *tx_ring)
  352. {
  353. void *head = (struct i40e_tx_desc *)tx_ring->desc + tx_ring->count;
  354. return le32_to_cpu(*(volatile __le32 *)head);
  355. }
  356. /**
  357. * i40e_xmit_descriptor_count - calculate number of Tx descriptors needed
  358. * @skb: send buffer
  359. * @tx_ring: ring to send buffer on
  360. *
  361. * Returns number of data descriptors needed for this skb. Returns 0 to indicate
  362. * there is not enough descriptors available in this ring since we need at least
  363. * one descriptor.
  364. **/
  365. static inline int i40e_xmit_descriptor_count(struct sk_buff *skb)
  366. {
  367. const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
  368. unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
  369. int count = 0, size = skb_headlen(skb);
  370. for (;;) {
  371. count += i40e_txd_use_count(size);
  372. if (!nr_frags--)
  373. break;
  374. size = skb_frag_size(frag++);
  375. }
  376. return count;
  377. }
  378. /**
  379. * i40e_maybe_stop_tx - 1st level check for Tx stop conditions
  380. * @tx_ring: the ring to be checked
  381. * @size: the size buffer we want to assure is available
  382. *
  383. * Returns 0 if stop is not needed
  384. **/
  385. static inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
  386. {
  387. if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
  388. return 0;
  389. return __i40e_maybe_stop_tx(tx_ring, size);
  390. }
  391. /**
  392. * i40e_chk_linearize - Check if there are more than 8 fragments per packet
  393. * @skb: send buffer
  394. * @count: number of buffers used
  395. *
  396. * Note: Our HW can't scatter-gather more than 8 fragments to build
  397. * a packet on the wire and so we need to figure out the cases where we
  398. * need to linearize the skb.
  399. **/
  400. static inline bool i40e_chk_linearize(struct sk_buff *skb, int count)
  401. {
  402. /* Both TSO and single send will work if count is less than 8 */
  403. if (likely(count < I40E_MAX_BUFFER_TXD))
  404. return false;
  405. if (skb_is_gso(skb))
  406. return __i40e_chk_linearize(skb);
  407. /* we can support up to 8 data buffers for a single send */
  408. return count != I40E_MAX_BUFFER_TXD;
  409. }
  410. /**
  411. * i40e_rx_is_fcoe - returns true if the Rx packet type is FCoE
  412. * @ptype: the packet type field from Rx descriptor write-back
  413. **/
  414. static inline bool i40e_rx_is_fcoe(u16 ptype)
  415. {
  416. return (ptype >= I40E_RX_PTYPE_L2_FCOE_PAY3) &&
  417. (ptype <= I40E_RX_PTYPE_L2_FCOE_VFT_FCOTHER);
  418. }
  419. /**
  420. * txring_txq - Find the netdev Tx ring based on the i40e Tx ring
  421. * @ring: Tx ring to find the netdev equivalent of
  422. **/
  423. static inline struct netdev_queue *txring_txq(const struct i40e_ring *ring)
  424. {
  425. return netdev_get_tx_queue(ring->netdev, ring->queue_index);
  426. }
  427. #endif /* _I40E_TXRX_H_ */