i40e_adminq_cmd.h 74 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548
  1. /*******************************************************************************
  2. *
  3. * Intel Ethernet Controller XL710 Family Linux Driver
  4. * Copyright(c) 2013 - 2016 Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program. If not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. * Contact Information:
  22. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. ******************************************************************************/
  26. #ifndef _I40E_ADMINQ_CMD_H_
  27. #define _I40E_ADMINQ_CMD_H_
  28. /* This header file defines the i40e Admin Queue commands and is shared between
  29. * i40e Firmware and Software.
  30. *
  31. * This file needs to comply with the Linux Kernel coding style.
  32. */
  33. #define I40E_FW_API_VERSION_MAJOR 0x0001
  34. #define I40E_FW_API_VERSION_MINOR 0x0005
  35. struct i40e_aq_desc {
  36. __le16 flags;
  37. __le16 opcode;
  38. __le16 datalen;
  39. __le16 retval;
  40. __le32 cookie_high;
  41. __le32 cookie_low;
  42. union {
  43. struct {
  44. __le32 param0;
  45. __le32 param1;
  46. __le32 param2;
  47. __le32 param3;
  48. } internal;
  49. struct {
  50. __le32 param0;
  51. __le32 param1;
  52. __le32 addr_high;
  53. __le32 addr_low;
  54. } external;
  55. u8 raw[16];
  56. } params;
  57. };
  58. /* Flags sub-structure
  59. * |0 |1 |2 |3 |4 |5 |6 |7 |8 |9 |10 |11 |12 |13 |14 |15 |
  60. * |DD |CMP|ERR|VFE| * * RESERVED * * |LB |RD |VFC|BUF|SI |EI |FE |
  61. */
  62. /* command flags and offsets*/
  63. #define I40E_AQ_FLAG_DD_SHIFT 0
  64. #define I40E_AQ_FLAG_CMP_SHIFT 1
  65. #define I40E_AQ_FLAG_ERR_SHIFT 2
  66. #define I40E_AQ_FLAG_VFE_SHIFT 3
  67. #define I40E_AQ_FLAG_LB_SHIFT 9
  68. #define I40E_AQ_FLAG_RD_SHIFT 10
  69. #define I40E_AQ_FLAG_VFC_SHIFT 11
  70. #define I40E_AQ_FLAG_BUF_SHIFT 12
  71. #define I40E_AQ_FLAG_SI_SHIFT 13
  72. #define I40E_AQ_FLAG_EI_SHIFT 14
  73. #define I40E_AQ_FLAG_FE_SHIFT 15
  74. #define I40E_AQ_FLAG_DD BIT(I40E_AQ_FLAG_DD_SHIFT) /* 0x1 */
  75. #define I40E_AQ_FLAG_CMP BIT(I40E_AQ_FLAG_CMP_SHIFT) /* 0x2 */
  76. #define I40E_AQ_FLAG_ERR BIT(I40E_AQ_FLAG_ERR_SHIFT) /* 0x4 */
  77. #define I40E_AQ_FLAG_VFE BIT(I40E_AQ_FLAG_VFE_SHIFT) /* 0x8 */
  78. #define I40E_AQ_FLAG_LB BIT(I40E_AQ_FLAG_LB_SHIFT) /* 0x200 */
  79. #define I40E_AQ_FLAG_RD BIT(I40E_AQ_FLAG_RD_SHIFT) /* 0x400 */
  80. #define I40E_AQ_FLAG_VFC BIT(I40E_AQ_FLAG_VFC_SHIFT) /* 0x800 */
  81. #define I40E_AQ_FLAG_BUF BIT(I40E_AQ_FLAG_BUF_SHIFT) /* 0x1000 */
  82. #define I40E_AQ_FLAG_SI BIT(I40E_AQ_FLAG_SI_SHIFT) /* 0x2000 */
  83. #define I40E_AQ_FLAG_EI BIT(I40E_AQ_FLAG_EI_SHIFT) /* 0x4000 */
  84. #define I40E_AQ_FLAG_FE BIT(I40E_AQ_FLAG_FE_SHIFT) /* 0x8000 */
  85. /* error codes */
  86. enum i40e_admin_queue_err {
  87. I40E_AQ_RC_OK = 0, /* success */
  88. I40E_AQ_RC_EPERM = 1, /* Operation not permitted */
  89. I40E_AQ_RC_ENOENT = 2, /* No such element */
  90. I40E_AQ_RC_ESRCH = 3, /* Bad opcode */
  91. I40E_AQ_RC_EINTR = 4, /* operation interrupted */
  92. I40E_AQ_RC_EIO = 5, /* I/O error */
  93. I40E_AQ_RC_ENXIO = 6, /* No such resource */
  94. I40E_AQ_RC_E2BIG = 7, /* Arg too long */
  95. I40E_AQ_RC_EAGAIN = 8, /* Try again */
  96. I40E_AQ_RC_ENOMEM = 9, /* Out of memory */
  97. I40E_AQ_RC_EACCES = 10, /* Permission denied */
  98. I40E_AQ_RC_EFAULT = 11, /* Bad address */
  99. I40E_AQ_RC_EBUSY = 12, /* Device or resource busy */
  100. I40E_AQ_RC_EEXIST = 13, /* object already exists */
  101. I40E_AQ_RC_EINVAL = 14, /* Invalid argument */
  102. I40E_AQ_RC_ENOTTY = 15, /* Not a typewriter */
  103. I40E_AQ_RC_ENOSPC = 16, /* No space left or alloc failure */
  104. I40E_AQ_RC_ENOSYS = 17, /* Function not implemented */
  105. I40E_AQ_RC_ERANGE = 18, /* Parameter out of range */
  106. I40E_AQ_RC_EFLUSHED = 19, /* Cmd flushed due to prev cmd error */
  107. I40E_AQ_RC_BAD_ADDR = 20, /* Descriptor contains a bad pointer */
  108. I40E_AQ_RC_EMODE = 21, /* Op not allowed in current dev mode */
  109. I40E_AQ_RC_EFBIG = 22, /* File too large */
  110. };
  111. /* Admin Queue command opcodes */
  112. enum i40e_admin_queue_opc {
  113. /* aq commands */
  114. i40e_aqc_opc_get_version = 0x0001,
  115. i40e_aqc_opc_driver_version = 0x0002,
  116. i40e_aqc_opc_queue_shutdown = 0x0003,
  117. i40e_aqc_opc_set_pf_context = 0x0004,
  118. /* resource ownership */
  119. i40e_aqc_opc_request_resource = 0x0008,
  120. i40e_aqc_opc_release_resource = 0x0009,
  121. i40e_aqc_opc_list_func_capabilities = 0x000A,
  122. i40e_aqc_opc_list_dev_capabilities = 0x000B,
  123. /* LAA */
  124. i40e_aqc_opc_mac_address_read = 0x0107,
  125. i40e_aqc_opc_mac_address_write = 0x0108,
  126. /* PXE */
  127. i40e_aqc_opc_clear_pxe_mode = 0x0110,
  128. /* internal switch commands */
  129. i40e_aqc_opc_get_switch_config = 0x0200,
  130. i40e_aqc_opc_add_statistics = 0x0201,
  131. i40e_aqc_opc_remove_statistics = 0x0202,
  132. i40e_aqc_opc_set_port_parameters = 0x0203,
  133. i40e_aqc_opc_get_switch_resource_alloc = 0x0204,
  134. i40e_aqc_opc_set_switch_config = 0x0205,
  135. i40e_aqc_opc_rx_ctl_reg_read = 0x0206,
  136. i40e_aqc_opc_rx_ctl_reg_write = 0x0207,
  137. i40e_aqc_opc_add_vsi = 0x0210,
  138. i40e_aqc_opc_update_vsi_parameters = 0x0211,
  139. i40e_aqc_opc_get_vsi_parameters = 0x0212,
  140. i40e_aqc_opc_add_pv = 0x0220,
  141. i40e_aqc_opc_update_pv_parameters = 0x0221,
  142. i40e_aqc_opc_get_pv_parameters = 0x0222,
  143. i40e_aqc_opc_add_veb = 0x0230,
  144. i40e_aqc_opc_update_veb_parameters = 0x0231,
  145. i40e_aqc_opc_get_veb_parameters = 0x0232,
  146. i40e_aqc_opc_delete_element = 0x0243,
  147. i40e_aqc_opc_add_macvlan = 0x0250,
  148. i40e_aqc_opc_remove_macvlan = 0x0251,
  149. i40e_aqc_opc_add_vlan = 0x0252,
  150. i40e_aqc_opc_remove_vlan = 0x0253,
  151. i40e_aqc_opc_set_vsi_promiscuous_modes = 0x0254,
  152. i40e_aqc_opc_add_tag = 0x0255,
  153. i40e_aqc_opc_remove_tag = 0x0256,
  154. i40e_aqc_opc_add_multicast_etag = 0x0257,
  155. i40e_aqc_opc_remove_multicast_etag = 0x0258,
  156. i40e_aqc_opc_update_tag = 0x0259,
  157. i40e_aqc_opc_add_control_packet_filter = 0x025A,
  158. i40e_aqc_opc_remove_control_packet_filter = 0x025B,
  159. i40e_aqc_opc_add_cloud_filters = 0x025C,
  160. i40e_aqc_opc_remove_cloud_filters = 0x025D,
  161. i40e_aqc_opc_add_mirror_rule = 0x0260,
  162. i40e_aqc_opc_delete_mirror_rule = 0x0261,
  163. /* DCB commands */
  164. i40e_aqc_opc_dcb_ignore_pfc = 0x0301,
  165. i40e_aqc_opc_dcb_updated = 0x0302,
  166. /* TX scheduler */
  167. i40e_aqc_opc_configure_vsi_bw_limit = 0x0400,
  168. i40e_aqc_opc_configure_vsi_ets_sla_bw_limit = 0x0406,
  169. i40e_aqc_opc_configure_vsi_tc_bw = 0x0407,
  170. i40e_aqc_opc_query_vsi_bw_config = 0x0408,
  171. i40e_aqc_opc_query_vsi_ets_sla_config = 0x040A,
  172. i40e_aqc_opc_configure_switching_comp_bw_limit = 0x0410,
  173. i40e_aqc_opc_enable_switching_comp_ets = 0x0413,
  174. i40e_aqc_opc_modify_switching_comp_ets = 0x0414,
  175. i40e_aqc_opc_disable_switching_comp_ets = 0x0415,
  176. i40e_aqc_opc_configure_switching_comp_ets_bw_limit = 0x0416,
  177. i40e_aqc_opc_configure_switching_comp_bw_config = 0x0417,
  178. i40e_aqc_opc_query_switching_comp_ets_config = 0x0418,
  179. i40e_aqc_opc_query_port_ets_config = 0x0419,
  180. i40e_aqc_opc_query_switching_comp_bw_config = 0x041A,
  181. i40e_aqc_opc_suspend_port_tx = 0x041B,
  182. i40e_aqc_opc_resume_port_tx = 0x041C,
  183. i40e_aqc_opc_configure_partition_bw = 0x041D,
  184. /* hmc */
  185. i40e_aqc_opc_query_hmc_resource_profile = 0x0500,
  186. i40e_aqc_opc_set_hmc_resource_profile = 0x0501,
  187. /* phy commands*/
  188. i40e_aqc_opc_get_phy_abilities = 0x0600,
  189. i40e_aqc_opc_set_phy_config = 0x0601,
  190. i40e_aqc_opc_set_mac_config = 0x0603,
  191. i40e_aqc_opc_set_link_restart_an = 0x0605,
  192. i40e_aqc_opc_get_link_status = 0x0607,
  193. i40e_aqc_opc_set_phy_int_mask = 0x0613,
  194. i40e_aqc_opc_get_local_advt_reg = 0x0614,
  195. i40e_aqc_opc_set_local_advt_reg = 0x0615,
  196. i40e_aqc_opc_get_partner_advt = 0x0616,
  197. i40e_aqc_opc_set_lb_modes = 0x0618,
  198. i40e_aqc_opc_get_phy_wol_caps = 0x0621,
  199. i40e_aqc_opc_set_phy_debug = 0x0622,
  200. i40e_aqc_opc_upload_ext_phy_fm = 0x0625,
  201. i40e_aqc_opc_run_phy_activity = 0x0626,
  202. /* NVM commands */
  203. i40e_aqc_opc_nvm_read = 0x0701,
  204. i40e_aqc_opc_nvm_erase = 0x0702,
  205. i40e_aqc_opc_nvm_update = 0x0703,
  206. i40e_aqc_opc_nvm_config_read = 0x0704,
  207. i40e_aqc_opc_nvm_config_write = 0x0705,
  208. i40e_aqc_opc_oem_post_update = 0x0720,
  209. i40e_aqc_opc_thermal_sensor = 0x0721,
  210. /* virtualization commands */
  211. i40e_aqc_opc_send_msg_to_pf = 0x0801,
  212. i40e_aqc_opc_send_msg_to_vf = 0x0802,
  213. i40e_aqc_opc_send_msg_to_peer = 0x0803,
  214. /* alternate structure */
  215. i40e_aqc_opc_alternate_write = 0x0900,
  216. i40e_aqc_opc_alternate_write_indirect = 0x0901,
  217. i40e_aqc_opc_alternate_read = 0x0902,
  218. i40e_aqc_opc_alternate_read_indirect = 0x0903,
  219. i40e_aqc_opc_alternate_write_done = 0x0904,
  220. i40e_aqc_opc_alternate_set_mode = 0x0905,
  221. i40e_aqc_opc_alternate_clear_port = 0x0906,
  222. /* LLDP commands */
  223. i40e_aqc_opc_lldp_get_mib = 0x0A00,
  224. i40e_aqc_opc_lldp_update_mib = 0x0A01,
  225. i40e_aqc_opc_lldp_add_tlv = 0x0A02,
  226. i40e_aqc_opc_lldp_update_tlv = 0x0A03,
  227. i40e_aqc_opc_lldp_delete_tlv = 0x0A04,
  228. i40e_aqc_opc_lldp_stop = 0x0A05,
  229. i40e_aqc_opc_lldp_start = 0x0A06,
  230. i40e_aqc_opc_get_cee_dcb_cfg = 0x0A07,
  231. i40e_aqc_opc_lldp_set_local_mib = 0x0A08,
  232. i40e_aqc_opc_lldp_stop_start_spec_agent = 0x0A09,
  233. /* Tunnel commands */
  234. i40e_aqc_opc_add_udp_tunnel = 0x0B00,
  235. i40e_aqc_opc_del_udp_tunnel = 0x0B01,
  236. i40e_aqc_opc_set_rss_key = 0x0B02,
  237. i40e_aqc_opc_set_rss_lut = 0x0B03,
  238. i40e_aqc_opc_get_rss_key = 0x0B04,
  239. i40e_aqc_opc_get_rss_lut = 0x0B05,
  240. /* Async Events */
  241. i40e_aqc_opc_event_lan_overflow = 0x1001,
  242. /* OEM commands */
  243. i40e_aqc_opc_oem_parameter_change = 0xFE00,
  244. i40e_aqc_opc_oem_device_status_change = 0xFE01,
  245. i40e_aqc_opc_oem_ocsd_initialize = 0xFE02,
  246. i40e_aqc_opc_oem_ocbb_initialize = 0xFE03,
  247. /* debug commands */
  248. i40e_aqc_opc_debug_read_reg = 0xFF03,
  249. i40e_aqc_opc_debug_write_reg = 0xFF04,
  250. i40e_aqc_opc_debug_modify_reg = 0xFF07,
  251. i40e_aqc_opc_debug_dump_internals = 0xFF08,
  252. };
  253. /* command structures and indirect data structures */
  254. /* Structure naming conventions:
  255. * - no suffix for direct command descriptor structures
  256. * - _data for indirect sent data
  257. * - _resp for indirect return data (data which is both will use _data)
  258. * - _completion for direct return data
  259. * - _element_ for repeated elements (may also be _data or _resp)
  260. *
  261. * Command structures are expected to overlay the params.raw member of the basic
  262. * descriptor, and as such cannot exceed 16 bytes in length.
  263. */
  264. /* This macro is used to generate a compilation error if a structure
  265. * is not exactly the correct length. It gives a divide by zero error if the
  266. * structure is not of the correct size, otherwise it creates an enum that is
  267. * never used.
  268. */
  269. #define I40E_CHECK_STRUCT_LEN(n, X) enum i40e_static_assert_enum_##X \
  270. { i40e_static_assert_##X = (n)/((sizeof(struct X) == (n)) ? 1 : 0) }
  271. /* This macro is used extensively to ensure that command structures are 16
  272. * bytes in length as they have to map to the raw array of that size.
  273. */
  274. #define I40E_CHECK_CMD_LENGTH(X) I40E_CHECK_STRUCT_LEN(16, X)
  275. /* internal (0x00XX) commands */
  276. /* Get version (direct 0x0001) */
  277. struct i40e_aqc_get_version {
  278. __le32 rom_ver;
  279. __le32 fw_build;
  280. __le16 fw_major;
  281. __le16 fw_minor;
  282. __le16 api_major;
  283. __le16 api_minor;
  284. };
  285. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_version);
  286. /* Send driver version (indirect 0x0002) */
  287. struct i40e_aqc_driver_version {
  288. u8 driver_major_ver;
  289. u8 driver_minor_ver;
  290. u8 driver_build_ver;
  291. u8 driver_subbuild_ver;
  292. u8 reserved[4];
  293. __le32 address_high;
  294. __le32 address_low;
  295. };
  296. I40E_CHECK_CMD_LENGTH(i40e_aqc_driver_version);
  297. /* Queue Shutdown (direct 0x0003) */
  298. struct i40e_aqc_queue_shutdown {
  299. __le32 driver_unloading;
  300. #define I40E_AQ_DRIVER_UNLOADING 0x1
  301. u8 reserved[12];
  302. };
  303. I40E_CHECK_CMD_LENGTH(i40e_aqc_queue_shutdown);
  304. /* Set PF context (0x0004, direct) */
  305. struct i40e_aqc_set_pf_context {
  306. u8 pf_id;
  307. u8 reserved[15];
  308. };
  309. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_pf_context);
  310. /* Request resource ownership (direct 0x0008)
  311. * Release resource ownership (direct 0x0009)
  312. */
  313. #define I40E_AQ_RESOURCE_NVM 1
  314. #define I40E_AQ_RESOURCE_SDP 2
  315. #define I40E_AQ_RESOURCE_ACCESS_READ 1
  316. #define I40E_AQ_RESOURCE_ACCESS_WRITE 2
  317. #define I40E_AQ_RESOURCE_NVM_READ_TIMEOUT 3000
  318. #define I40E_AQ_RESOURCE_NVM_WRITE_TIMEOUT 180000
  319. struct i40e_aqc_request_resource {
  320. __le16 resource_id;
  321. __le16 access_type;
  322. __le32 timeout;
  323. __le32 resource_number;
  324. u8 reserved[4];
  325. };
  326. I40E_CHECK_CMD_LENGTH(i40e_aqc_request_resource);
  327. /* Get function capabilities (indirect 0x000A)
  328. * Get device capabilities (indirect 0x000B)
  329. */
  330. struct i40e_aqc_list_capabilites {
  331. u8 command_flags;
  332. #define I40E_AQ_LIST_CAP_PF_INDEX_EN 1
  333. u8 pf_index;
  334. u8 reserved[2];
  335. __le32 count;
  336. __le32 addr_high;
  337. __le32 addr_low;
  338. };
  339. I40E_CHECK_CMD_LENGTH(i40e_aqc_list_capabilites);
  340. struct i40e_aqc_list_capabilities_element_resp {
  341. __le16 id;
  342. u8 major_rev;
  343. u8 minor_rev;
  344. __le32 number;
  345. __le32 logical_id;
  346. __le32 phys_id;
  347. u8 reserved[16];
  348. };
  349. /* list of caps */
  350. #define I40E_AQ_CAP_ID_SWITCH_MODE 0x0001
  351. #define I40E_AQ_CAP_ID_MNG_MODE 0x0002
  352. #define I40E_AQ_CAP_ID_NPAR_ACTIVE 0x0003
  353. #define I40E_AQ_CAP_ID_OS2BMC_CAP 0x0004
  354. #define I40E_AQ_CAP_ID_FUNCTIONS_VALID 0x0005
  355. #define I40E_AQ_CAP_ID_ALTERNATE_RAM 0x0006
  356. #define I40E_AQ_CAP_ID_WOL_AND_PROXY 0x0008
  357. #define I40E_AQ_CAP_ID_SRIOV 0x0012
  358. #define I40E_AQ_CAP_ID_VF 0x0013
  359. #define I40E_AQ_CAP_ID_VMDQ 0x0014
  360. #define I40E_AQ_CAP_ID_8021QBG 0x0015
  361. #define I40E_AQ_CAP_ID_8021QBR 0x0016
  362. #define I40E_AQ_CAP_ID_VSI 0x0017
  363. #define I40E_AQ_CAP_ID_DCB 0x0018
  364. #define I40E_AQ_CAP_ID_FCOE 0x0021
  365. #define I40E_AQ_CAP_ID_ISCSI 0x0022
  366. #define I40E_AQ_CAP_ID_RSS 0x0040
  367. #define I40E_AQ_CAP_ID_RXQ 0x0041
  368. #define I40E_AQ_CAP_ID_TXQ 0x0042
  369. #define I40E_AQ_CAP_ID_MSIX 0x0043
  370. #define I40E_AQ_CAP_ID_VF_MSIX 0x0044
  371. #define I40E_AQ_CAP_ID_FLOW_DIRECTOR 0x0045
  372. #define I40E_AQ_CAP_ID_1588 0x0046
  373. #define I40E_AQ_CAP_ID_IWARP 0x0051
  374. #define I40E_AQ_CAP_ID_LED 0x0061
  375. #define I40E_AQ_CAP_ID_SDP 0x0062
  376. #define I40E_AQ_CAP_ID_MDIO 0x0063
  377. #define I40E_AQ_CAP_ID_WSR_PROT 0x0064
  378. #define I40E_AQ_CAP_ID_NVM_MGMT 0x0080
  379. #define I40E_AQ_CAP_ID_FLEX10 0x00F1
  380. #define I40E_AQ_CAP_ID_CEM 0x00F2
  381. /* Set CPPM Configuration (direct 0x0103) */
  382. struct i40e_aqc_cppm_configuration {
  383. __le16 command_flags;
  384. #define I40E_AQ_CPPM_EN_LTRC 0x0800
  385. #define I40E_AQ_CPPM_EN_DMCTH 0x1000
  386. #define I40E_AQ_CPPM_EN_DMCTLX 0x2000
  387. #define I40E_AQ_CPPM_EN_HPTC 0x4000
  388. #define I40E_AQ_CPPM_EN_DMARC 0x8000
  389. __le16 ttlx;
  390. __le32 dmacr;
  391. __le16 dmcth;
  392. u8 hptc;
  393. u8 reserved;
  394. __le32 pfltrc;
  395. };
  396. I40E_CHECK_CMD_LENGTH(i40e_aqc_cppm_configuration);
  397. /* Set ARP Proxy command / response (indirect 0x0104) */
  398. struct i40e_aqc_arp_proxy_data {
  399. __le16 command_flags;
  400. #define I40E_AQ_ARP_INIT_IPV4 0x0800
  401. #define I40E_AQ_ARP_UNSUP_CTL 0x1000
  402. #define I40E_AQ_ARP_ENA 0x2000
  403. #define I40E_AQ_ARP_ADD_IPV4 0x4000
  404. #define I40E_AQ_ARP_DEL_IPV4 0x8000
  405. __le16 table_id;
  406. __le32 enabled_offloads;
  407. #define I40E_AQ_ARP_DIRECTED_OFFLOAD_ENABLE 0x00000020
  408. #define I40E_AQ_ARP_OFFLOAD_ENABLE 0x00000800
  409. __le32 ip_addr;
  410. u8 mac_addr[6];
  411. u8 reserved[2];
  412. };
  413. I40E_CHECK_STRUCT_LEN(0x14, i40e_aqc_arp_proxy_data);
  414. /* Set NS Proxy Table Entry Command (indirect 0x0105) */
  415. struct i40e_aqc_ns_proxy_data {
  416. __le16 table_idx_mac_addr_0;
  417. __le16 table_idx_mac_addr_1;
  418. __le16 table_idx_ipv6_0;
  419. __le16 table_idx_ipv6_1;
  420. __le16 control;
  421. #define I40E_AQ_NS_PROXY_ADD_0 0x0001
  422. #define I40E_AQ_NS_PROXY_DEL_0 0x0002
  423. #define I40E_AQ_NS_PROXY_ADD_1 0x0004
  424. #define I40E_AQ_NS_PROXY_DEL_1 0x0008
  425. #define I40E_AQ_NS_PROXY_ADD_IPV6_0 0x0010
  426. #define I40E_AQ_NS_PROXY_DEL_IPV6_0 0x0020
  427. #define I40E_AQ_NS_PROXY_ADD_IPV6_1 0x0040
  428. #define I40E_AQ_NS_PROXY_DEL_IPV6_1 0x0080
  429. #define I40E_AQ_NS_PROXY_COMMAND_SEQ 0x0100
  430. #define I40E_AQ_NS_PROXY_INIT_IPV6_TBL 0x0200
  431. #define I40E_AQ_NS_PROXY_INIT_MAC_TBL 0x0400
  432. #define I40E_AQ_NS_PROXY_OFFLOAD_ENABLE 0x0800
  433. #define I40E_AQ_NS_PROXY_DIRECTED_OFFLOAD_ENABLE 0x1000
  434. u8 mac_addr_0[6];
  435. u8 mac_addr_1[6];
  436. u8 local_mac_addr[6];
  437. u8 ipv6_addr_0[16]; /* Warning! spec specifies BE byte order */
  438. u8 ipv6_addr_1[16];
  439. };
  440. I40E_CHECK_STRUCT_LEN(0x3c, i40e_aqc_ns_proxy_data);
  441. /* Manage LAA Command (0x0106) - obsolete */
  442. struct i40e_aqc_mng_laa {
  443. __le16 command_flags;
  444. #define I40E_AQ_LAA_FLAG_WR 0x8000
  445. u8 reserved[2];
  446. __le32 sal;
  447. __le16 sah;
  448. u8 reserved2[6];
  449. };
  450. I40E_CHECK_CMD_LENGTH(i40e_aqc_mng_laa);
  451. /* Manage MAC Address Read Command (indirect 0x0107) */
  452. struct i40e_aqc_mac_address_read {
  453. __le16 command_flags;
  454. #define I40E_AQC_LAN_ADDR_VALID 0x10
  455. #define I40E_AQC_SAN_ADDR_VALID 0x20
  456. #define I40E_AQC_PORT_ADDR_VALID 0x40
  457. #define I40E_AQC_WOL_ADDR_VALID 0x80
  458. #define I40E_AQC_MC_MAG_EN_VALID 0x100
  459. #define I40E_AQC_ADDR_VALID_MASK 0x1F0
  460. u8 reserved[6];
  461. __le32 addr_high;
  462. __le32 addr_low;
  463. };
  464. I40E_CHECK_CMD_LENGTH(i40e_aqc_mac_address_read);
  465. struct i40e_aqc_mac_address_read_data {
  466. u8 pf_lan_mac[6];
  467. u8 pf_san_mac[6];
  468. u8 port_mac[6];
  469. u8 pf_wol_mac[6];
  470. };
  471. I40E_CHECK_STRUCT_LEN(24, i40e_aqc_mac_address_read_data);
  472. /* Manage MAC Address Write Command (0x0108) */
  473. struct i40e_aqc_mac_address_write {
  474. __le16 command_flags;
  475. #define I40E_AQC_WRITE_TYPE_LAA_ONLY 0x0000
  476. #define I40E_AQC_WRITE_TYPE_LAA_WOL 0x4000
  477. #define I40E_AQC_WRITE_TYPE_PORT 0x8000
  478. #define I40E_AQC_WRITE_TYPE_UPDATE_MC_MAG 0xC000
  479. #define I40E_AQC_WRITE_TYPE_MASK 0xC000
  480. __le16 mac_sah;
  481. __le32 mac_sal;
  482. u8 reserved[8];
  483. };
  484. I40E_CHECK_CMD_LENGTH(i40e_aqc_mac_address_write);
  485. /* PXE commands (0x011x) */
  486. /* Clear PXE Command and response (direct 0x0110) */
  487. struct i40e_aqc_clear_pxe {
  488. u8 rx_cnt;
  489. u8 reserved[15];
  490. };
  491. I40E_CHECK_CMD_LENGTH(i40e_aqc_clear_pxe);
  492. /* Switch configuration commands (0x02xx) */
  493. /* Used by many indirect commands that only pass an seid and a buffer in the
  494. * command
  495. */
  496. struct i40e_aqc_switch_seid {
  497. __le16 seid;
  498. u8 reserved[6];
  499. __le32 addr_high;
  500. __le32 addr_low;
  501. };
  502. I40E_CHECK_CMD_LENGTH(i40e_aqc_switch_seid);
  503. /* Get Switch Configuration command (indirect 0x0200)
  504. * uses i40e_aqc_switch_seid for the descriptor
  505. */
  506. struct i40e_aqc_get_switch_config_header_resp {
  507. __le16 num_reported;
  508. __le16 num_total;
  509. u8 reserved[12];
  510. };
  511. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_switch_config_header_resp);
  512. struct i40e_aqc_switch_config_element_resp {
  513. u8 element_type;
  514. #define I40E_AQ_SW_ELEM_TYPE_MAC 1
  515. #define I40E_AQ_SW_ELEM_TYPE_PF 2
  516. #define I40E_AQ_SW_ELEM_TYPE_VF 3
  517. #define I40E_AQ_SW_ELEM_TYPE_EMP 4
  518. #define I40E_AQ_SW_ELEM_TYPE_BMC 5
  519. #define I40E_AQ_SW_ELEM_TYPE_PV 16
  520. #define I40E_AQ_SW_ELEM_TYPE_VEB 17
  521. #define I40E_AQ_SW_ELEM_TYPE_PA 18
  522. #define I40E_AQ_SW_ELEM_TYPE_VSI 19
  523. u8 revision;
  524. #define I40E_AQ_SW_ELEM_REV_1 1
  525. __le16 seid;
  526. __le16 uplink_seid;
  527. __le16 downlink_seid;
  528. u8 reserved[3];
  529. u8 connection_type;
  530. #define I40E_AQ_CONN_TYPE_REGULAR 0x1
  531. #define I40E_AQ_CONN_TYPE_DEFAULT 0x2
  532. #define I40E_AQ_CONN_TYPE_CASCADED 0x3
  533. __le16 scheduler_id;
  534. __le16 element_info;
  535. };
  536. I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_switch_config_element_resp);
  537. /* Get Switch Configuration (indirect 0x0200)
  538. * an array of elements are returned in the response buffer
  539. * the first in the array is the header, remainder are elements
  540. */
  541. struct i40e_aqc_get_switch_config_resp {
  542. struct i40e_aqc_get_switch_config_header_resp header;
  543. struct i40e_aqc_switch_config_element_resp element[1];
  544. };
  545. I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_get_switch_config_resp);
  546. /* Add Statistics (direct 0x0201)
  547. * Remove Statistics (direct 0x0202)
  548. */
  549. struct i40e_aqc_add_remove_statistics {
  550. __le16 seid;
  551. __le16 vlan;
  552. __le16 stat_index;
  553. u8 reserved[10];
  554. };
  555. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_statistics);
  556. /* Set Port Parameters command (direct 0x0203) */
  557. struct i40e_aqc_set_port_parameters {
  558. __le16 command_flags;
  559. #define I40E_AQ_SET_P_PARAMS_SAVE_BAD_PACKETS 1
  560. #define I40E_AQ_SET_P_PARAMS_PAD_SHORT_PACKETS 2 /* must set! */
  561. #define I40E_AQ_SET_P_PARAMS_DOUBLE_VLAN_ENA 4
  562. __le16 bad_frame_vsi;
  563. __le16 default_seid; /* reserved for command */
  564. u8 reserved[10];
  565. };
  566. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_port_parameters);
  567. /* Get Switch Resource Allocation (indirect 0x0204) */
  568. struct i40e_aqc_get_switch_resource_alloc {
  569. u8 num_entries; /* reserved for command */
  570. u8 reserved[7];
  571. __le32 addr_high;
  572. __le32 addr_low;
  573. };
  574. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_switch_resource_alloc);
  575. /* expect an array of these structs in the response buffer */
  576. struct i40e_aqc_switch_resource_alloc_element_resp {
  577. u8 resource_type;
  578. #define I40E_AQ_RESOURCE_TYPE_VEB 0x0
  579. #define I40E_AQ_RESOURCE_TYPE_VSI 0x1
  580. #define I40E_AQ_RESOURCE_TYPE_MACADDR 0x2
  581. #define I40E_AQ_RESOURCE_TYPE_STAG 0x3
  582. #define I40E_AQ_RESOURCE_TYPE_ETAG 0x4
  583. #define I40E_AQ_RESOURCE_TYPE_MULTICAST_HASH 0x5
  584. #define I40E_AQ_RESOURCE_TYPE_UNICAST_HASH 0x6
  585. #define I40E_AQ_RESOURCE_TYPE_VLAN 0x7
  586. #define I40E_AQ_RESOURCE_TYPE_VSI_LIST_ENTRY 0x8
  587. #define I40E_AQ_RESOURCE_TYPE_ETAG_LIST_ENTRY 0x9
  588. #define I40E_AQ_RESOURCE_TYPE_VLAN_STAT_POOL 0xA
  589. #define I40E_AQ_RESOURCE_TYPE_MIRROR_RULE 0xB
  590. #define I40E_AQ_RESOURCE_TYPE_QUEUE_SETS 0xC
  591. #define I40E_AQ_RESOURCE_TYPE_VLAN_FILTERS 0xD
  592. #define I40E_AQ_RESOURCE_TYPE_INNER_MAC_FILTERS 0xF
  593. #define I40E_AQ_RESOURCE_TYPE_IP_FILTERS 0x10
  594. #define I40E_AQ_RESOURCE_TYPE_GRE_VN_KEYS 0x11
  595. #define I40E_AQ_RESOURCE_TYPE_VN2_KEYS 0x12
  596. #define I40E_AQ_RESOURCE_TYPE_TUNNEL_PORTS 0x13
  597. u8 reserved1;
  598. __le16 guaranteed;
  599. __le16 total;
  600. __le16 used;
  601. __le16 total_unalloced;
  602. u8 reserved2[6];
  603. };
  604. I40E_CHECK_STRUCT_LEN(0x10, i40e_aqc_switch_resource_alloc_element_resp);
  605. /* Set Switch Configuration (direct 0x0205) */
  606. struct i40e_aqc_set_switch_config {
  607. __le16 flags;
  608. #define I40E_AQ_SET_SWITCH_CFG_PROMISC 0x0001
  609. #define I40E_AQ_SET_SWITCH_CFG_L2_FILTER 0x0002
  610. __le16 valid_flags;
  611. u8 reserved[12];
  612. };
  613. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_switch_config);
  614. /* Read Receive control registers (direct 0x0206)
  615. * Write Receive control registers (direct 0x0207)
  616. * used for accessing Rx control registers that can be
  617. * slow and need special handling when under high Rx load
  618. */
  619. struct i40e_aqc_rx_ctl_reg_read_write {
  620. __le32 reserved1;
  621. __le32 address;
  622. __le32 reserved2;
  623. __le32 value;
  624. };
  625. I40E_CHECK_CMD_LENGTH(i40e_aqc_rx_ctl_reg_read_write);
  626. /* Add VSI (indirect 0x0210)
  627. * this indirect command uses struct i40e_aqc_vsi_properties_data
  628. * as the indirect buffer (128 bytes)
  629. *
  630. * Update VSI (indirect 0x211)
  631. * uses the same data structure as Add VSI
  632. *
  633. * Get VSI (indirect 0x0212)
  634. * uses the same completion and data structure as Add VSI
  635. */
  636. struct i40e_aqc_add_get_update_vsi {
  637. __le16 uplink_seid;
  638. u8 connection_type;
  639. #define I40E_AQ_VSI_CONN_TYPE_NORMAL 0x1
  640. #define I40E_AQ_VSI_CONN_TYPE_DEFAULT 0x2
  641. #define I40E_AQ_VSI_CONN_TYPE_CASCADED 0x3
  642. u8 reserved1;
  643. u8 vf_id;
  644. u8 reserved2;
  645. __le16 vsi_flags;
  646. #define I40E_AQ_VSI_TYPE_SHIFT 0x0
  647. #define I40E_AQ_VSI_TYPE_MASK (0x3 << I40E_AQ_VSI_TYPE_SHIFT)
  648. #define I40E_AQ_VSI_TYPE_VF 0x0
  649. #define I40E_AQ_VSI_TYPE_VMDQ2 0x1
  650. #define I40E_AQ_VSI_TYPE_PF 0x2
  651. #define I40E_AQ_VSI_TYPE_EMP_MNG 0x3
  652. #define I40E_AQ_VSI_FLAG_CASCADED_PV 0x4
  653. __le32 addr_high;
  654. __le32 addr_low;
  655. };
  656. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_get_update_vsi);
  657. struct i40e_aqc_add_get_update_vsi_completion {
  658. __le16 seid;
  659. __le16 vsi_number;
  660. __le16 vsi_used;
  661. __le16 vsi_free;
  662. __le32 addr_high;
  663. __le32 addr_low;
  664. };
  665. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_get_update_vsi_completion);
  666. struct i40e_aqc_vsi_properties_data {
  667. /* first 96 byte are written by SW */
  668. __le16 valid_sections;
  669. #define I40E_AQ_VSI_PROP_SWITCH_VALID 0x0001
  670. #define I40E_AQ_VSI_PROP_SECURITY_VALID 0x0002
  671. #define I40E_AQ_VSI_PROP_VLAN_VALID 0x0004
  672. #define I40E_AQ_VSI_PROP_CAS_PV_VALID 0x0008
  673. #define I40E_AQ_VSI_PROP_INGRESS_UP_VALID 0x0010
  674. #define I40E_AQ_VSI_PROP_EGRESS_UP_VALID 0x0020
  675. #define I40E_AQ_VSI_PROP_QUEUE_MAP_VALID 0x0040
  676. #define I40E_AQ_VSI_PROP_QUEUE_OPT_VALID 0x0080
  677. #define I40E_AQ_VSI_PROP_OUTER_UP_VALID 0x0100
  678. #define I40E_AQ_VSI_PROP_SCHED_VALID 0x0200
  679. /* switch section */
  680. __le16 switch_id; /* 12bit id combined with flags below */
  681. #define I40E_AQ_VSI_SW_ID_SHIFT 0x0000
  682. #define I40E_AQ_VSI_SW_ID_MASK (0xFFF << I40E_AQ_VSI_SW_ID_SHIFT)
  683. #define I40E_AQ_VSI_SW_ID_FLAG_NOT_STAG 0x1000
  684. #define I40E_AQ_VSI_SW_ID_FLAG_ALLOW_LB 0x2000
  685. #define I40E_AQ_VSI_SW_ID_FLAG_LOCAL_LB 0x4000
  686. u8 sw_reserved[2];
  687. /* security section */
  688. u8 sec_flags;
  689. #define I40E_AQ_VSI_SEC_FLAG_ALLOW_DEST_OVRD 0x01
  690. #define I40E_AQ_VSI_SEC_FLAG_ENABLE_VLAN_CHK 0x02
  691. #define I40E_AQ_VSI_SEC_FLAG_ENABLE_MAC_CHK 0x04
  692. u8 sec_reserved;
  693. /* VLAN section */
  694. __le16 pvid; /* VLANS include priority bits */
  695. __le16 fcoe_pvid;
  696. u8 port_vlan_flags;
  697. #define I40E_AQ_VSI_PVLAN_MODE_SHIFT 0x00
  698. #define I40E_AQ_VSI_PVLAN_MODE_MASK (0x03 << \
  699. I40E_AQ_VSI_PVLAN_MODE_SHIFT)
  700. #define I40E_AQ_VSI_PVLAN_MODE_TAGGED 0x01
  701. #define I40E_AQ_VSI_PVLAN_MODE_UNTAGGED 0x02
  702. #define I40E_AQ_VSI_PVLAN_MODE_ALL 0x03
  703. #define I40E_AQ_VSI_PVLAN_INSERT_PVID 0x04
  704. #define I40E_AQ_VSI_PVLAN_EMOD_SHIFT 0x03
  705. #define I40E_AQ_VSI_PVLAN_EMOD_MASK (0x3 << \
  706. I40E_AQ_VSI_PVLAN_EMOD_SHIFT)
  707. #define I40E_AQ_VSI_PVLAN_EMOD_STR_BOTH 0x0
  708. #define I40E_AQ_VSI_PVLAN_EMOD_STR_UP 0x08
  709. #define I40E_AQ_VSI_PVLAN_EMOD_STR 0x10
  710. #define I40E_AQ_VSI_PVLAN_EMOD_NOTHING 0x18
  711. u8 pvlan_reserved[3];
  712. /* ingress egress up sections */
  713. __le32 ingress_table; /* bitmap, 3 bits per up */
  714. #define I40E_AQ_VSI_UP_TABLE_UP0_SHIFT 0
  715. #define I40E_AQ_VSI_UP_TABLE_UP0_MASK (0x7 << \
  716. I40E_AQ_VSI_UP_TABLE_UP0_SHIFT)
  717. #define I40E_AQ_VSI_UP_TABLE_UP1_SHIFT 3
  718. #define I40E_AQ_VSI_UP_TABLE_UP1_MASK (0x7 << \
  719. I40E_AQ_VSI_UP_TABLE_UP1_SHIFT)
  720. #define I40E_AQ_VSI_UP_TABLE_UP2_SHIFT 6
  721. #define I40E_AQ_VSI_UP_TABLE_UP2_MASK (0x7 << \
  722. I40E_AQ_VSI_UP_TABLE_UP2_SHIFT)
  723. #define I40E_AQ_VSI_UP_TABLE_UP3_SHIFT 9
  724. #define I40E_AQ_VSI_UP_TABLE_UP3_MASK (0x7 << \
  725. I40E_AQ_VSI_UP_TABLE_UP3_SHIFT)
  726. #define I40E_AQ_VSI_UP_TABLE_UP4_SHIFT 12
  727. #define I40E_AQ_VSI_UP_TABLE_UP4_MASK (0x7 << \
  728. I40E_AQ_VSI_UP_TABLE_UP4_SHIFT)
  729. #define I40E_AQ_VSI_UP_TABLE_UP5_SHIFT 15
  730. #define I40E_AQ_VSI_UP_TABLE_UP5_MASK (0x7 << \
  731. I40E_AQ_VSI_UP_TABLE_UP5_SHIFT)
  732. #define I40E_AQ_VSI_UP_TABLE_UP6_SHIFT 18
  733. #define I40E_AQ_VSI_UP_TABLE_UP6_MASK (0x7 << \
  734. I40E_AQ_VSI_UP_TABLE_UP6_SHIFT)
  735. #define I40E_AQ_VSI_UP_TABLE_UP7_SHIFT 21
  736. #define I40E_AQ_VSI_UP_TABLE_UP7_MASK (0x7 << \
  737. I40E_AQ_VSI_UP_TABLE_UP7_SHIFT)
  738. __le32 egress_table; /* same defines as for ingress table */
  739. /* cascaded PV section */
  740. __le16 cas_pv_tag;
  741. u8 cas_pv_flags;
  742. #define I40E_AQ_VSI_CAS_PV_TAGX_SHIFT 0x00
  743. #define I40E_AQ_VSI_CAS_PV_TAGX_MASK (0x03 << \
  744. I40E_AQ_VSI_CAS_PV_TAGX_SHIFT)
  745. #define I40E_AQ_VSI_CAS_PV_TAGX_LEAVE 0x00
  746. #define I40E_AQ_VSI_CAS_PV_TAGX_REMOVE 0x01
  747. #define I40E_AQ_VSI_CAS_PV_TAGX_COPY 0x02
  748. #define I40E_AQ_VSI_CAS_PV_INSERT_TAG 0x10
  749. #define I40E_AQ_VSI_CAS_PV_ETAG_PRUNE 0x20
  750. #define I40E_AQ_VSI_CAS_PV_ACCEPT_HOST_TAG 0x40
  751. u8 cas_pv_reserved;
  752. /* queue mapping section */
  753. __le16 mapping_flags;
  754. #define I40E_AQ_VSI_QUE_MAP_CONTIG 0x0
  755. #define I40E_AQ_VSI_QUE_MAP_NONCONTIG 0x1
  756. __le16 queue_mapping[16];
  757. #define I40E_AQ_VSI_QUEUE_SHIFT 0x0
  758. #define I40E_AQ_VSI_QUEUE_MASK (0x7FF << I40E_AQ_VSI_QUEUE_SHIFT)
  759. __le16 tc_mapping[8];
  760. #define I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT 0
  761. #define I40E_AQ_VSI_TC_QUE_OFFSET_MASK (0x1FF << \
  762. I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT)
  763. #define I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT 9
  764. #define I40E_AQ_VSI_TC_QUE_NUMBER_MASK (0x7 << \
  765. I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT)
  766. /* queueing option section */
  767. u8 queueing_opt_flags;
  768. #define I40E_AQ_VSI_QUE_OPT_MULTICAST_UDP_ENA 0x04
  769. #define I40E_AQ_VSI_QUE_OPT_UNICAST_UDP_ENA 0x08
  770. #define I40E_AQ_VSI_QUE_OPT_TCP_ENA 0x10
  771. #define I40E_AQ_VSI_QUE_OPT_FCOE_ENA 0x20
  772. #define I40E_AQ_VSI_QUE_OPT_RSS_LUT_PF 0x00
  773. #define I40E_AQ_VSI_QUE_OPT_RSS_LUT_VSI 0x40
  774. u8 queueing_opt_reserved[3];
  775. /* scheduler section */
  776. u8 up_enable_bits;
  777. u8 sched_reserved;
  778. /* outer up section */
  779. __le32 outer_up_table; /* same structure and defines as ingress tbl */
  780. u8 cmd_reserved[8];
  781. /* last 32 bytes are written by FW */
  782. __le16 qs_handle[8];
  783. #define I40E_AQ_VSI_QS_HANDLE_INVALID 0xFFFF
  784. __le16 stat_counter_idx;
  785. __le16 sched_id;
  786. u8 resp_reserved[12];
  787. };
  788. I40E_CHECK_STRUCT_LEN(128, i40e_aqc_vsi_properties_data);
  789. /* Add Port Virtualizer (direct 0x0220)
  790. * also used for update PV (direct 0x0221) but only flags are used
  791. * (IS_CTRL_PORT only works on add PV)
  792. */
  793. struct i40e_aqc_add_update_pv {
  794. __le16 command_flags;
  795. #define I40E_AQC_PV_FLAG_PV_TYPE 0x1
  796. #define I40E_AQC_PV_FLAG_FWD_UNKNOWN_STAG_EN 0x2
  797. #define I40E_AQC_PV_FLAG_FWD_UNKNOWN_ETAG_EN 0x4
  798. #define I40E_AQC_PV_FLAG_IS_CTRL_PORT 0x8
  799. __le16 uplink_seid;
  800. __le16 connected_seid;
  801. u8 reserved[10];
  802. };
  803. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_update_pv);
  804. struct i40e_aqc_add_update_pv_completion {
  805. /* reserved for update; for add also encodes error if rc == ENOSPC */
  806. __le16 pv_seid;
  807. #define I40E_AQC_PV_ERR_FLAG_NO_PV 0x1
  808. #define I40E_AQC_PV_ERR_FLAG_NO_SCHED 0x2
  809. #define I40E_AQC_PV_ERR_FLAG_NO_COUNTER 0x4
  810. #define I40E_AQC_PV_ERR_FLAG_NO_ENTRY 0x8
  811. u8 reserved[14];
  812. };
  813. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_update_pv_completion);
  814. /* Get PV Params (direct 0x0222)
  815. * uses i40e_aqc_switch_seid for the descriptor
  816. */
  817. struct i40e_aqc_get_pv_params_completion {
  818. __le16 seid;
  819. __le16 default_stag;
  820. __le16 pv_flags; /* same flags as add_pv */
  821. #define I40E_AQC_GET_PV_PV_TYPE 0x1
  822. #define I40E_AQC_GET_PV_FRWD_UNKNOWN_STAG 0x2
  823. #define I40E_AQC_GET_PV_FRWD_UNKNOWN_ETAG 0x4
  824. u8 reserved[8];
  825. __le16 default_port_seid;
  826. };
  827. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_pv_params_completion);
  828. /* Add VEB (direct 0x0230) */
  829. struct i40e_aqc_add_veb {
  830. __le16 uplink_seid;
  831. __le16 downlink_seid;
  832. __le16 veb_flags;
  833. #define I40E_AQC_ADD_VEB_FLOATING 0x1
  834. #define I40E_AQC_ADD_VEB_PORT_TYPE_SHIFT 1
  835. #define I40E_AQC_ADD_VEB_PORT_TYPE_MASK (0x3 << \
  836. I40E_AQC_ADD_VEB_PORT_TYPE_SHIFT)
  837. #define I40E_AQC_ADD_VEB_PORT_TYPE_DEFAULT 0x2
  838. #define I40E_AQC_ADD_VEB_PORT_TYPE_DATA 0x4
  839. #define I40E_AQC_ADD_VEB_ENABLE_L2_FILTER 0x8 /* deprecated */
  840. #define I40E_AQC_ADD_VEB_ENABLE_DISABLE_STATS 0x10
  841. u8 enable_tcs;
  842. u8 reserved[9];
  843. };
  844. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_veb);
  845. struct i40e_aqc_add_veb_completion {
  846. u8 reserved[6];
  847. __le16 switch_seid;
  848. /* also encodes error if rc == ENOSPC; codes are the same as add_pv */
  849. __le16 veb_seid;
  850. #define I40E_AQC_VEB_ERR_FLAG_NO_VEB 0x1
  851. #define I40E_AQC_VEB_ERR_FLAG_NO_SCHED 0x2
  852. #define I40E_AQC_VEB_ERR_FLAG_NO_COUNTER 0x4
  853. #define I40E_AQC_VEB_ERR_FLAG_NO_ENTRY 0x8
  854. __le16 statistic_index;
  855. __le16 vebs_used;
  856. __le16 vebs_free;
  857. };
  858. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_veb_completion);
  859. /* Get VEB Parameters (direct 0x0232)
  860. * uses i40e_aqc_switch_seid for the descriptor
  861. */
  862. struct i40e_aqc_get_veb_parameters_completion {
  863. __le16 seid;
  864. __le16 switch_id;
  865. __le16 veb_flags; /* only the first/last flags from 0x0230 is valid */
  866. __le16 statistic_index;
  867. __le16 vebs_used;
  868. __le16 vebs_free;
  869. u8 reserved[4];
  870. };
  871. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_veb_parameters_completion);
  872. /* Delete Element (direct 0x0243)
  873. * uses the generic i40e_aqc_switch_seid
  874. */
  875. /* Add MAC-VLAN (indirect 0x0250) */
  876. /* used for the command for most vlan commands */
  877. struct i40e_aqc_macvlan {
  878. __le16 num_addresses;
  879. __le16 seid[3];
  880. #define I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT 0
  881. #define I40E_AQC_MACVLAN_CMD_SEID_NUM_MASK (0x3FF << \
  882. I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT)
  883. #define I40E_AQC_MACVLAN_CMD_SEID_VALID 0x8000
  884. __le32 addr_high;
  885. __le32 addr_low;
  886. };
  887. I40E_CHECK_CMD_LENGTH(i40e_aqc_macvlan);
  888. /* indirect data for command and response */
  889. struct i40e_aqc_add_macvlan_element_data {
  890. u8 mac_addr[6];
  891. __le16 vlan_tag;
  892. __le16 flags;
  893. #define I40E_AQC_MACVLAN_ADD_PERFECT_MATCH 0x0001
  894. #define I40E_AQC_MACVLAN_ADD_HASH_MATCH 0x0002
  895. #define I40E_AQC_MACVLAN_ADD_IGNORE_VLAN 0x0004
  896. #define I40E_AQC_MACVLAN_ADD_TO_QUEUE 0x0008
  897. #define I40E_AQC_MACVLAN_ADD_USE_SHARED_MAC 0x0010
  898. __le16 queue_number;
  899. #define I40E_AQC_MACVLAN_CMD_QUEUE_SHIFT 0
  900. #define I40E_AQC_MACVLAN_CMD_QUEUE_MASK (0x7FF << \
  901. I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT)
  902. /* response section */
  903. u8 match_method;
  904. #define I40E_AQC_MM_PERFECT_MATCH 0x01
  905. #define I40E_AQC_MM_HASH_MATCH 0x02
  906. #define I40E_AQC_MM_ERR_NO_RES 0xFF
  907. u8 reserved1[3];
  908. };
  909. struct i40e_aqc_add_remove_macvlan_completion {
  910. __le16 perfect_mac_used;
  911. __le16 perfect_mac_free;
  912. __le16 unicast_hash_free;
  913. __le16 multicast_hash_free;
  914. __le32 addr_high;
  915. __le32 addr_low;
  916. };
  917. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_macvlan_completion);
  918. /* Remove MAC-VLAN (indirect 0x0251)
  919. * uses i40e_aqc_macvlan for the descriptor
  920. * data points to an array of num_addresses of elements
  921. */
  922. struct i40e_aqc_remove_macvlan_element_data {
  923. u8 mac_addr[6];
  924. __le16 vlan_tag;
  925. u8 flags;
  926. #define I40E_AQC_MACVLAN_DEL_PERFECT_MATCH 0x01
  927. #define I40E_AQC_MACVLAN_DEL_HASH_MATCH 0x02
  928. #define I40E_AQC_MACVLAN_DEL_IGNORE_VLAN 0x08
  929. #define I40E_AQC_MACVLAN_DEL_ALL_VSIS 0x10
  930. u8 reserved[3];
  931. /* reply section */
  932. u8 error_code;
  933. #define I40E_AQC_REMOVE_MACVLAN_SUCCESS 0x0
  934. #define I40E_AQC_REMOVE_MACVLAN_FAIL 0xFF
  935. u8 reply_reserved[3];
  936. };
  937. /* Add VLAN (indirect 0x0252)
  938. * Remove VLAN (indirect 0x0253)
  939. * use the generic i40e_aqc_macvlan for the command
  940. */
  941. struct i40e_aqc_add_remove_vlan_element_data {
  942. __le16 vlan_tag;
  943. u8 vlan_flags;
  944. /* flags for add VLAN */
  945. #define I40E_AQC_ADD_VLAN_LOCAL 0x1
  946. #define I40E_AQC_ADD_PVLAN_TYPE_SHIFT 1
  947. #define I40E_AQC_ADD_PVLAN_TYPE_MASK (0x3 << I40E_AQC_ADD_PVLAN_TYPE_SHIFT)
  948. #define I40E_AQC_ADD_PVLAN_TYPE_REGULAR 0x0
  949. #define I40E_AQC_ADD_PVLAN_TYPE_PRIMARY 0x2
  950. #define I40E_AQC_ADD_PVLAN_TYPE_SECONDARY 0x4
  951. #define I40E_AQC_VLAN_PTYPE_SHIFT 3
  952. #define I40E_AQC_VLAN_PTYPE_MASK (0x3 << I40E_AQC_VLAN_PTYPE_SHIFT)
  953. #define I40E_AQC_VLAN_PTYPE_REGULAR_VSI 0x0
  954. #define I40E_AQC_VLAN_PTYPE_PROMISC_VSI 0x8
  955. #define I40E_AQC_VLAN_PTYPE_COMMUNITY_VSI 0x10
  956. #define I40E_AQC_VLAN_PTYPE_ISOLATED_VSI 0x18
  957. /* flags for remove VLAN */
  958. #define I40E_AQC_REMOVE_VLAN_ALL 0x1
  959. u8 reserved;
  960. u8 result;
  961. /* flags for add VLAN */
  962. #define I40E_AQC_ADD_VLAN_SUCCESS 0x0
  963. #define I40E_AQC_ADD_VLAN_FAIL_REQUEST 0xFE
  964. #define I40E_AQC_ADD_VLAN_FAIL_RESOURCE 0xFF
  965. /* flags for remove VLAN */
  966. #define I40E_AQC_REMOVE_VLAN_SUCCESS 0x0
  967. #define I40E_AQC_REMOVE_VLAN_FAIL 0xFF
  968. u8 reserved1[3];
  969. };
  970. struct i40e_aqc_add_remove_vlan_completion {
  971. u8 reserved[4];
  972. __le16 vlans_used;
  973. __le16 vlans_free;
  974. __le32 addr_high;
  975. __le32 addr_low;
  976. };
  977. /* Set VSI Promiscuous Modes (direct 0x0254) */
  978. struct i40e_aqc_set_vsi_promiscuous_modes {
  979. __le16 promiscuous_flags;
  980. __le16 valid_flags;
  981. /* flags used for both fields above */
  982. #define I40E_AQC_SET_VSI_PROMISC_UNICAST 0x01
  983. #define I40E_AQC_SET_VSI_PROMISC_MULTICAST 0x02
  984. #define I40E_AQC_SET_VSI_PROMISC_BROADCAST 0x04
  985. #define I40E_AQC_SET_VSI_DEFAULT 0x08
  986. #define I40E_AQC_SET_VSI_PROMISC_VLAN 0x10
  987. #define I40E_AQC_SET_VSI_PROMISC_TX 0x8000
  988. __le16 seid;
  989. #define I40E_AQC_VSI_PROM_CMD_SEID_MASK 0x3FF
  990. __le16 vlan_tag;
  991. #define I40E_AQC_SET_VSI_VLAN_MASK 0x0FFF
  992. #define I40E_AQC_SET_VSI_VLAN_VALID 0x8000
  993. u8 reserved[8];
  994. };
  995. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_vsi_promiscuous_modes);
  996. /* Add S/E-tag command (direct 0x0255)
  997. * Uses generic i40e_aqc_add_remove_tag_completion for completion
  998. */
  999. struct i40e_aqc_add_tag {
  1000. __le16 flags;
  1001. #define I40E_AQC_ADD_TAG_FLAG_TO_QUEUE 0x0001
  1002. __le16 seid;
  1003. #define I40E_AQC_ADD_TAG_CMD_SEID_NUM_SHIFT 0
  1004. #define I40E_AQC_ADD_TAG_CMD_SEID_NUM_MASK (0x3FF << \
  1005. I40E_AQC_ADD_TAG_CMD_SEID_NUM_SHIFT)
  1006. __le16 tag;
  1007. __le16 queue_number;
  1008. u8 reserved[8];
  1009. };
  1010. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_tag);
  1011. struct i40e_aqc_add_remove_tag_completion {
  1012. u8 reserved[12];
  1013. __le16 tags_used;
  1014. __le16 tags_free;
  1015. };
  1016. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_tag_completion);
  1017. /* Remove S/E-tag command (direct 0x0256)
  1018. * Uses generic i40e_aqc_add_remove_tag_completion for completion
  1019. */
  1020. struct i40e_aqc_remove_tag {
  1021. __le16 seid;
  1022. #define I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_SHIFT 0
  1023. #define I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_MASK (0x3FF << \
  1024. I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_SHIFT)
  1025. __le16 tag;
  1026. u8 reserved[12];
  1027. };
  1028. I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_tag);
  1029. /* Add multicast E-Tag (direct 0x0257)
  1030. * del multicast E-Tag (direct 0x0258) only uses pv_seid and etag fields
  1031. * and no external data
  1032. */
  1033. struct i40e_aqc_add_remove_mcast_etag {
  1034. __le16 pv_seid;
  1035. __le16 etag;
  1036. u8 num_unicast_etags;
  1037. u8 reserved[3];
  1038. __le32 addr_high; /* address of array of 2-byte s-tags */
  1039. __le32 addr_low;
  1040. };
  1041. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_mcast_etag);
  1042. struct i40e_aqc_add_remove_mcast_etag_completion {
  1043. u8 reserved[4];
  1044. __le16 mcast_etags_used;
  1045. __le16 mcast_etags_free;
  1046. __le32 addr_high;
  1047. __le32 addr_low;
  1048. };
  1049. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_mcast_etag_completion);
  1050. /* Update S/E-Tag (direct 0x0259) */
  1051. struct i40e_aqc_update_tag {
  1052. __le16 seid;
  1053. #define I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_SHIFT 0
  1054. #define I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_MASK (0x3FF << \
  1055. I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_SHIFT)
  1056. __le16 old_tag;
  1057. __le16 new_tag;
  1058. u8 reserved[10];
  1059. };
  1060. I40E_CHECK_CMD_LENGTH(i40e_aqc_update_tag);
  1061. struct i40e_aqc_update_tag_completion {
  1062. u8 reserved[12];
  1063. __le16 tags_used;
  1064. __le16 tags_free;
  1065. };
  1066. I40E_CHECK_CMD_LENGTH(i40e_aqc_update_tag_completion);
  1067. /* Add Control Packet filter (direct 0x025A)
  1068. * Remove Control Packet filter (direct 0x025B)
  1069. * uses the i40e_aqc_add_oveb_cloud,
  1070. * and the generic direct completion structure
  1071. */
  1072. struct i40e_aqc_add_remove_control_packet_filter {
  1073. u8 mac[6];
  1074. __le16 etype;
  1075. __le16 flags;
  1076. #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_IGNORE_MAC 0x0001
  1077. #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_DROP 0x0002
  1078. #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TO_QUEUE 0x0004
  1079. #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TX 0x0008
  1080. #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_RX 0x0000
  1081. __le16 seid;
  1082. #define I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_SHIFT 0
  1083. #define I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_MASK (0x3FF << \
  1084. I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_SHIFT)
  1085. __le16 queue;
  1086. u8 reserved[2];
  1087. };
  1088. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_control_packet_filter);
  1089. struct i40e_aqc_add_remove_control_packet_filter_completion {
  1090. __le16 mac_etype_used;
  1091. __le16 etype_used;
  1092. __le16 mac_etype_free;
  1093. __le16 etype_free;
  1094. u8 reserved[8];
  1095. };
  1096. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_control_packet_filter_completion);
  1097. /* Add Cloud filters (indirect 0x025C)
  1098. * Remove Cloud filters (indirect 0x025D)
  1099. * uses the i40e_aqc_add_remove_cloud_filters,
  1100. * and the generic indirect completion structure
  1101. */
  1102. struct i40e_aqc_add_remove_cloud_filters {
  1103. u8 num_filters;
  1104. u8 reserved;
  1105. __le16 seid;
  1106. #define I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_SHIFT 0
  1107. #define I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_MASK (0x3FF << \
  1108. I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_SHIFT)
  1109. u8 reserved2[4];
  1110. __le32 addr_high;
  1111. __le32 addr_low;
  1112. };
  1113. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_cloud_filters);
  1114. struct i40e_aqc_add_remove_cloud_filters_element_data {
  1115. u8 outer_mac[6];
  1116. u8 inner_mac[6];
  1117. __le16 inner_vlan;
  1118. union {
  1119. struct {
  1120. u8 reserved[12];
  1121. u8 data[4];
  1122. } v4;
  1123. struct {
  1124. u8 data[16];
  1125. } v6;
  1126. } ipaddr;
  1127. __le16 flags;
  1128. #define I40E_AQC_ADD_CLOUD_FILTER_SHIFT 0
  1129. #define I40E_AQC_ADD_CLOUD_FILTER_MASK (0x3F << \
  1130. I40E_AQC_ADD_CLOUD_FILTER_SHIFT)
  1131. /* 0x0000 reserved */
  1132. #define I40E_AQC_ADD_CLOUD_FILTER_OIP 0x0001
  1133. /* 0x0002 reserved */
  1134. #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN 0x0003
  1135. #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN_TEN_ID 0x0004
  1136. /* 0x0005 reserved */
  1137. #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_TEN_ID 0x0006
  1138. /* 0x0007 reserved */
  1139. /* 0x0008 reserved */
  1140. #define I40E_AQC_ADD_CLOUD_FILTER_OMAC 0x0009
  1141. #define I40E_AQC_ADD_CLOUD_FILTER_IMAC 0x000A
  1142. #define I40E_AQC_ADD_CLOUD_FILTER_OMAC_TEN_ID_IMAC 0x000B
  1143. #define I40E_AQC_ADD_CLOUD_FILTER_IIP 0x000C
  1144. #define I40E_AQC_ADD_CLOUD_FLAGS_TO_QUEUE 0x0080
  1145. #define I40E_AQC_ADD_CLOUD_VNK_SHIFT 6
  1146. #define I40E_AQC_ADD_CLOUD_VNK_MASK 0x00C0
  1147. #define I40E_AQC_ADD_CLOUD_FLAGS_IPV4 0
  1148. #define I40E_AQC_ADD_CLOUD_FLAGS_IPV6 0x0100
  1149. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_SHIFT 9
  1150. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_MASK 0x1E00
  1151. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_VXLAN 0
  1152. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_NVGRE_OMAC 1
  1153. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_GENEVE 2
  1154. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_IP 3
  1155. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_RESERVED 4
  1156. #define I40E_AQC_ADD_CLOUD_TNL_TYPE_VXLAN_GPE 5
  1157. #define I40E_AQC_ADD_CLOUD_FLAGS_SHARED_OUTER_MAC 0x2000
  1158. #define I40E_AQC_ADD_CLOUD_FLAGS_SHARED_INNER_MAC 0x4000
  1159. #define I40E_AQC_ADD_CLOUD_FLAGS_SHARED_OUTER_IP 0x8000
  1160. __le32 tenant_id;
  1161. u8 reserved[4];
  1162. __le16 queue_number;
  1163. #define I40E_AQC_ADD_CLOUD_QUEUE_SHIFT 0
  1164. #define I40E_AQC_ADD_CLOUD_QUEUE_MASK (0x7FF << \
  1165. I40E_AQC_ADD_CLOUD_QUEUE_SHIFT)
  1166. u8 reserved2[14];
  1167. /* response section */
  1168. u8 allocation_result;
  1169. #define I40E_AQC_ADD_CLOUD_FILTER_SUCCESS 0x0
  1170. #define I40E_AQC_ADD_CLOUD_FILTER_FAIL 0xFF
  1171. u8 response_reserved[7];
  1172. };
  1173. struct i40e_aqc_remove_cloud_filters_completion {
  1174. __le16 perfect_ovlan_used;
  1175. __le16 perfect_ovlan_free;
  1176. __le16 vlan_used;
  1177. __le16 vlan_free;
  1178. __le32 addr_high;
  1179. __le32 addr_low;
  1180. };
  1181. I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_cloud_filters_completion);
  1182. /* Add Mirror Rule (indirect or direct 0x0260)
  1183. * Delete Mirror Rule (indirect or direct 0x0261)
  1184. * note: some rule types (4,5) do not use an external buffer.
  1185. * take care to set the flags correctly.
  1186. */
  1187. struct i40e_aqc_add_delete_mirror_rule {
  1188. __le16 seid;
  1189. __le16 rule_type;
  1190. #define I40E_AQC_MIRROR_RULE_TYPE_SHIFT 0
  1191. #define I40E_AQC_MIRROR_RULE_TYPE_MASK (0x7 << \
  1192. I40E_AQC_MIRROR_RULE_TYPE_SHIFT)
  1193. #define I40E_AQC_MIRROR_RULE_TYPE_VPORT_INGRESS 1
  1194. #define I40E_AQC_MIRROR_RULE_TYPE_VPORT_EGRESS 2
  1195. #define I40E_AQC_MIRROR_RULE_TYPE_VLAN 3
  1196. #define I40E_AQC_MIRROR_RULE_TYPE_ALL_INGRESS 4
  1197. #define I40E_AQC_MIRROR_RULE_TYPE_ALL_EGRESS 5
  1198. __le16 num_entries;
  1199. __le16 destination; /* VSI for add, rule id for delete */
  1200. __le32 addr_high; /* address of array of 2-byte VSI or VLAN ids */
  1201. __le32 addr_low;
  1202. };
  1203. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_delete_mirror_rule);
  1204. struct i40e_aqc_add_delete_mirror_rule_completion {
  1205. u8 reserved[2];
  1206. __le16 rule_id; /* only used on add */
  1207. __le16 mirror_rules_used;
  1208. __le16 mirror_rules_free;
  1209. __le32 addr_high;
  1210. __le32 addr_low;
  1211. };
  1212. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_delete_mirror_rule_completion);
  1213. /* DCB 0x03xx*/
  1214. /* PFC Ignore (direct 0x0301)
  1215. * the command and response use the same descriptor structure
  1216. */
  1217. struct i40e_aqc_pfc_ignore {
  1218. u8 tc_bitmap;
  1219. u8 command_flags; /* unused on response */
  1220. #define I40E_AQC_PFC_IGNORE_SET 0x80
  1221. #define I40E_AQC_PFC_IGNORE_CLEAR 0x0
  1222. u8 reserved[14];
  1223. };
  1224. I40E_CHECK_CMD_LENGTH(i40e_aqc_pfc_ignore);
  1225. /* DCB Update (direct 0x0302) uses the i40e_aq_desc structure
  1226. * with no parameters
  1227. */
  1228. /* TX scheduler 0x04xx */
  1229. /* Almost all the indirect commands use
  1230. * this generic struct to pass the SEID in param0
  1231. */
  1232. struct i40e_aqc_tx_sched_ind {
  1233. __le16 vsi_seid;
  1234. u8 reserved[6];
  1235. __le32 addr_high;
  1236. __le32 addr_low;
  1237. };
  1238. I40E_CHECK_CMD_LENGTH(i40e_aqc_tx_sched_ind);
  1239. /* Several commands respond with a set of queue set handles */
  1240. struct i40e_aqc_qs_handles_resp {
  1241. __le16 qs_handles[8];
  1242. };
  1243. /* Configure VSI BW limits (direct 0x0400) */
  1244. struct i40e_aqc_configure_vsi_bw_limit {
  1245. __le16 vsi_seid;
  1246. u8 reserved[2];
  1247. __le16 credit;
  1248. u8 reserved1[2];
  1249. u8 max_credit; /* 0-3, limit = 2^max */
  1250. u8 reserved2[7];
  1251. };
  1252. I40E_CHECK_CMD_LENGTH(i40e_aqc_configure_vsi_bw_limit);
  1253. /* Configure VSI Bandwidth Limit per Traffic Type (indirect 0x0406)
  1254. * responds with i40e_aqc_qs_handles_resp
  1255. */
  1256. struct i40e_aqc_configure_vsi_ets_sla_bw_data {
  1257. u8 tc_valid_bits;
  1258. u8 reserved[15];
  1259. __le16 tc_bw_credits[8]; /* FW writesback QS handles here */
  1260. /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
  1261. __le16 tc_bw_max[2];
  1262. u8 reserved1[28];
  1263. };
  1264. I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_configure_vsi_ets_sla_bw_data);
  1265. /* Configure VSI Bandwidth Allocation per Traffic Type (indirect 0x0407)
  1266. * responds with i40e_aqc_qs_handles_resp
  1267. */
  1268. struct i40e_aqc_configure_vsi_tc_bw_data {
  1269. u8 tc_valid_bits;
  1270. u8 reserved[3];
  1271. u8 tc_bw_credits[8];
  1272. u8 reserved1[4];
  1273. __le16 qs_handles[8];
  1274. };
  1275. I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_configure_vsi_tc_bw_data);
  1276. /* Query vsi bw configuration (indirect 0x0408) */
  1277. struct i40e_aqc_query_vsi_bw_config_resp {
  1278. u8 tc_valid_bits;
  1279. u8 tc_suspended_bits;
  1280. u8 reserved[14];
  1281. __le16 qs_handles[8];
  1282. u8 reserved1[4];
  1283. __le16 port_bw_limit;
  1284. u8 reserved2[2];
  1285. u8 max_bw; /* 0-3, limit = 2^max */
  1286. u8 reserved3[23];
  1287. };
  1288. I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_query_vsi_bw_config_resp);
  1289. /* Query VSI Bandwidth Allocation per Traffic Type (indirect 0x040A) */
  1290. struct i40e_aqc_query_vsi_ets_sla_config_resp {
  1291. u8 tc_valid_bits;
  1292. u8 reserved[3];
  1293. u8 share_credits[8];
  1294. __le16 credits[8];
  1295. /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
  1296. __le16 tc_bw_max[2];
  1297. };
  1298. I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_query_vsi_ets_sla_config_resp);
  1299. /* Configure Switching Component Bandwidth Limit (direct 0x0410) */
  1300. struct i40e_aqc_configure_switching_comp_bw_limit {
  1301. __le16 seid;
  1302. u8 reserved[2];
  1303. __le16 credit;
  1304. u8 reserved1[2];
  1305. u8 max_bw; /* 0-3, limit = 2^max */
  1306. u8 reserved2[7];
  1307. };
  1308. I40E_CHECK_CMD_LENGTH(i40e_aqc_configure_switching_comp_bw_limit);
  1309. /* Enable Physical Port ETS (indirect 0x0413)
  1310. * Modify Physical Port ETS (indirect 0x0414)
  1311. * Disable Physical Port ETS (indirect 0x0415)
  1312. */
  1313. struct i40e_aqc_configure_switching_comp_ets_data {
  1314. u8 reserved[4];
  1315. u8 tc_valid_bits;
  1316. u8 seepage;
  1317. #define I40E_AQ_ETS_SEEPAGE_EN_MASK 0x1
  1318. u8 tc_strict_priority_flags;
  1319. u8 reserved1[17];
  1320. u8 tc_bw_share_credits[8];
  1321. u8 reserved2[96];
  1322. };
  1323. I40E_CHECK_STRUCT_LEN(0x80, i40e_aqc_configure_switching_comp_ets_data);
  1324. /* Configure Switching Component Bandwidth Limits per Tc (indirect 0x0416) */
  1325. struct i40e_aqc_configure_switching_comp_ets_bw_limit_data {
  1326. u8 tc_valid_bits;
  1327. u8 reserved[15];
  1328. __le16 tc_bw_credit[8];
  1329. /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
  1330. __le16 tc_bw_max[2];
  1331. u8 reserved1[28];
  1332. };
  1333. I40E_CHECK_STRUCT_LEN(0x40,
  1334. i40e_aqc_configure_switching_comp_ets_bw_limit_data);
  1335. /* Configure Switching Component Bandwidth Allocation per Tc
  1336. * (indirect 0x0417)
  1337. */
  1338. struct i40e_aqc_configure_switching_comp_bw_config_data {
  1339. u8 tc_valid_bits;
  1340. u8 reserved[2];
  1341. u8 absolute_credits; /* bool */
  1342. u8 tc_bw_share_credits[8];
  1343. u8 reserved1[20];
  1344. };
  1345. I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_configure_switching_comp_bw_config_data);
  1346. /* Query Switching Component Configuration (indirect 0x0418) */
  1347. struct i40e_aqc_query_switching_comp_ets_config_resp {
  1348. u8 tc_valid_bits;
  1349. u8 reserved[35];
  1350. __le16 port_bw_limit;
  1351. u8 reserved1[2];
  1352. u8 tc_bw_max; /* 0-3, limit = 2^max */
  1353. u8 reserved2[23];
  1354. };
  1355. I40E_CHECK_STRUCT_LEN(0x40, i40e_aqc_query_switching_comp_ets_config_resp);
  1356. /* Query PhysicalPort ETS Configuration (indirect 0x0419) */
  1357. struct i40e_aqc_query_port_ets_config_resp {
  1358. u8 reserved[4];
  1359. u8 tc_valid_bits;
  1360. u8 reserved1;
  1361. u8 tc_strict_priority_bits;
  1362. u8 reserved2;
  1363. u8 tc_bw_share_credits[8];
  1364. __le16 tc_bw_limits[8];
  1365. /* 4 bits per tc 0-7, 4th bit reserved, limit = 2^max */
  1366. __le16 tc_bw_max[2];
  1367. u8 reserved3[32];
  1368. };
  1369. I40E_CHECK_STRUCT_LEN(0x44, i40e_aqc_query_port_ets_config_resp);
  1370. /* Query Switching Component Bandwidth Allocation per Traffic Type
  1371. * (indirect 0x041A)
  1372. */
  1373. struct i40e_aqc_query_switching_comp_bw_config_resp {
  1374. u8 tc_valid_bits;
  1375. u8 reserved[2];
  1376. u8 absolute_credits_enable; /* bool */
  1377. u8 tc_bw_share_credits[8];
  1378. __le16 tc_bw_limits[8];
  1379. /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
  1380. __le16 tc_bw_max[2];
  1381. };
  1382. I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_query_switching_comp_bw_config_resp);
  1383. /* Suspend/resume port TX traffic
  1384. * (direct 0x041B and 0x041C) uses the generic SEID struct
  1385. */
  1386. /* Configure partition BW
  1387. * (indirect 0x041D)
  1388. */
  1389. struct i40e_aqc_configure_partition_bw_data {
  1390. __le16 pf_valid_bits;
  1391. u8 min_bw[16]; /* guaranteed bandwidth */
  1392. u8 max_bw[16]; /* bandwidth limit */
  1393. };
  1394. I40E_CHECK_STRUCT_LEN(0x22, i40e_aqc_configure_partition_bw_data);
  1395. /* Get and set the active HMC resource profile and status.
  1396. * (direct 0x0500) and (direct 0x0501)
  1397. */
  1398. struct i40e_aq_get_set_hmc_resource_profile {
  1399. u8 pm_profile;
  1400. u8 pe_vf_enabled;
  1401. u8 reserved[14];
  1402. };
  1403. I40E_CHECK_CMD_LENGTH(i40e_aq_get_set_hmc_resource_profile);
  1404. enum i40e_aq_hmc_profile {
  1405. /* I40E_HMC_PROFILE_NO_CHANGE = 0, reserved */
  1406. I40E_HMC_PROFILE_DEFAULT = 1,
  1407. I40E_HMC_PROFILE_FAVOR_VF = 2,
  1408. I40E_HMC_PROFILE_EQUAL = 3,
  1409. };
  1410. /* Get PHY Abilities (indirect 0x0600) uses the generic indirect struct */
  1411. /* set in param0 for get phy abilities to report qualified modules */
  1412. #define I40E_AQ_PHY_REPORT_QUALIFIED_MODULES 0x0001
  1413. #define I40E_AQ_PHY_REPORT_INITIAL_VALUES 0x0002
  1414. enum i40e_aq_phy_type {
  1415. I40E_PHY_TYPE_SGMII = 0x0,
  1416. I40E_PHY_TYPE_1000BASE_KX = 0x1,
  1417. I40E_PHY_TYPE_10GBASE_KX4 = 0x2,
  1418. I40E_PHY_TYPE_10GBASE_KR = 0x3,
  1419. I40E_PHY_TYPE_40GBASE_KR4 = 0x4,
  1420. I40E_PHY_TYPE_XAUI = 0x5,
  1421. I40E_PHY_TYPE_XFI = 0x6,
  1422. I40E_PHY_TYPE_SFI = 0x7,
  1423. I40E_PHY_TYPE_XLAUI = 0x8,
  1424. I40E_PHY_TYPE_XLPPI = 0x9,
  1425. I40E_PHY_TYPE_40GBASE_CR4_CU = 0xA,
  1426. I40E_PHY_TYPE_10GBASE_CR1_CU = 0xB,
  1427. I40E_PHY_TYPE_10GBASE_AOC = 0xC,
  1428. I40E_PHY_TYPE_40GBASE_AOC = 0xD,
  1429. I40E_PHY_TYPE_100BASE_TX = 0x11,
  1430. I40E_PHY_TYPE_1000BASE_T = 0x12,
  1431. I40E_PHY_TYPE_10GBASE_T = 0x13,
  1432. I40E_PHY_TYPE_10GBASE_SR = 0x14,
  1433. I40E_PHY_TYPE_10GBASE_LR = 0x15,
  1434. I40E_PHY_TYPE_10GBASE_SFPP_CU = 0x16,
  1435. I40E_PHY_TYPE_10GBASE_CR1 = 0x17,
  1436. I40E_PHY_TYPE_40GBASE_CR4 = 0x18,
  1437. I40E_PHY_TYPE_40GBASE_SR4 = 0x19,
  1438. I40E_PHY_TYPE_40GBASE_LR4 = 0x1A,
  1439. I40E_PHY_TYPE_1000BASE_SX = 0x1B,
  1440. I40E_PHY_TYPE_1000BASE_LX = 0x1C,
  1441. I40E_PHY_TYPE_1000BASE_T_OPTICAL = 0x1D,
  1442. I40E_PHY_TYPE_20GBASE_KR2 = 0x1E,
  1443. I40E_PHY_TYPE_25GBASE_KR = 0x1F,
  1444. I40E_PHY_TYPE_25GBASE_CR = 0x20,
  1445. I40E_PHY_TYPE_25GBASE_SR = 0x21,
  1446. I40E_PHY_TYPE_25GBASE_LR = 0x22,
  1447. I40E_PHY_TYPE_MAX
  1448. };
  1449. #define I40E_LINK_SPEED_100MB_SHIFT 0x1
  1450. #define I40E_LINK_SPEED_1000MB_SHIFT 0x2
  1451. #define I40E_LINK_SPEED_10GB_SHIFT 0x3
  1452. #define I40E_LINK_SPEED_40GB_SHIFT 0x4
  1453. #define I40E_LINK_SPEED_20GB_SHIFT 0x5
  1454. #define I40E_LINK_SPEED_25GB_SHIFT 0x6
  1455. enum i40e_aq_link_speed {
  1456. I40E_LINK_SPEED_UNKNOWN = 0,
  1457. I40E_LINK_SPEED_100MB = BIT(I40E_LINK_SPEED_100MB_SHIFT),
  1458. I40E_LINK_SPEED_1GB = BIT(I40E_LINK_SPEED_1000MB_SHIFT),
  1459. I40E_LINK_SPEED_10GB = BIT(I40E_LINK_SPEED_10GB_SHIFT),
  1460. I40E_LINK_SPEED_40GB = BIT(I40E_LINK_SPEED_40GB_SHIFT),
  1461. I40E_LINK_SPEED_20GB = BIT(I40E_LINK_SPEED_20GB_SHIFT),
  1462. I40E_LINK_SPEED_25GB = BIT(I40E_LINK_SPEED_25GB_SHIFT),
  1463. };
  1464. struct i40e_aqc_module_desc {
  1465. u8 oui[3];
  1466. u8 reserved1;
  1467. u8 part_number[16];
  1468. u8 revision[4];
  1469. u8 reserved2[8];
  1470. };
  1471. I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_module_desc);
  1472. struct i40e_aq_get_phy_abilities_resp {
  1473. __le32 phy_type; /* bitmap using the above enum for offsets */
  1474. u8 link_speed; /* bitmap using the above enum bit patterns */
  1475. u8 abilities;
  1476. #define I40E_AQ_PHY_FLAG_PAUSE_TX 0x01
  1477. #define I40E_AQ_PHY_FLAG_PAUSE_RX 0x02
  1478. #define I40E_AQ_PHY_FLAG_LOW_POWER 0x04
  1479. #define I40E_AQ_PHY_LINK_ENABLED 0x08
  1480. #define I40E_AQ_PHY_AN_ENABLED 0x10
  1481. #define I40E_AQ_PHY_FLAG_MODULE_QUAL 0x20
  1482. #define I40E_AQ_PHY_FEC_ABILITY_KR 0x40
  1483. #define I40E_AQ_PHY_FEC_ABILITY_RS 0x80
  1484. __le16 eee_capability;
  1485. #define I40E_AQ_EEE_100BASE_TX 0x0002
  1486. #define I40E_AQ_EEE_1000BASE_T 0x0004
  1487. #define I40E_AQ_EEE_10GBASE_T 0x0008
  1488. #define I40E_AQ_EEE_1000BASE_KX 0x0010
  1489. #define I40E_AQ_EEE_10GBASE_KX4 0x0020
  1490. #define I40E_AQ_EEE_10GBASE_KR 0x0040
  1491. __le32 eeer_val;
  1492. u8 d3_lpan;
  1493. #define I40E_AQ_SET_PHY_D3_LPAN_ENA 0x01
  1494. u8 phy_type_ext;
  1495. #define I40E_AQ_PHY_TYPE_EXT_25G_KR 0X01
  1496. #define I40E_AQ_PHY_TYPE_EXT_25G_CR 0X02
  1497. #define I40E_AQ_PHY_TYPE_EXT_25G_SR 0x04
  1498. #define I40E_AQ_PHY_TYPE_EXT_25G_LR 0x08
  1499. u8 fec_cfg_curr_mod_ext_info;
  1500. #define I40E_AQ_ENABLE_FEC_KR 0x01
  1501. #define I40E_AQ_ENABLE_FEC_RS 0x02
  1502. #define I40E_AQ_REQUEST_FEC_KR 0x04
  1503. #define I40E_AQ_REQUEST_FEC_RS 0x08
  1504. #define I40E_AQ_ENABLE_FEC_AUTO 0x10
  1505. #define I40E_AQ_FEC
  1506. #define I40E_AQ_MODULE_TYPE_EXT_MASK 0xE0
  1507. #define I40E_AQ_MODULE_TYPE_EXT_SHIFT 5
  1508. u8 ext_comp_code;
  1509. u8 phy_id[4];
  1510. u8 module_type[3];
  1511. u8 qualified_module_count;
  1512. #define I40E_AQ_PHY_MAX_QMS 16
  1513. struct i40e_aqc_module_desc qualified_module[I40E_AQ_PHY_MAX_QMS];
  1514. };
  1515. I40E_CHECK_STRUCT_LEN(0x218, i40e_aq_get_phy_abilities_resp);
  1516. /* Set PHY Config (direct 0x0601) */
  1517. struct i40e_aq_set_phy_config { /* same bits as above in all */
  1518. __le32 phy_type;
  1519. u8 link_speed;
  1520. u8 abilities;
  1521. /* bits 0-2 use the values from get_phy_abilities_resp */
  1522. #define I40E_AQ_PHY_ENABLE_LINK 0x08
  1523. #define I40E_AQ_PHY_ENABLE_AN 0x10
  1524. #define I40E_AQ_PHY_ENABLE_ATOMIC_LINK 0x20
  1525. __le16 eee_capability;
  1526. __le32 eeer;
  1527. u8 low_power_ctrl;
  1528. u8 phy_type_ext;
  1529. #define I40E_AQ_PHY_TYPE_EXT_25G_KR 0X01
  1530. #define I40E_AQ_PHY_TYPE_EXT_25G_CR 0X02
  1531. #define I40E_AQ_PHY_TYPE_EXT_25G_SR 0x04
  1532. #define I40E_AQ_PHY_TYPE_EXT_25G_LR 0x08
  1533. u8 fec_config;
  1534. #define I40E_AQ_SET_FEC_ABILITY_KR BIT(0)
  1535. #define I40E_AQ_SET_FEC_ABILITY_RS BIT(1)
  1536. #define I40E_AQ_SET_FEC_REQUEST_KR BIT(2)
  1537. #define I40E_AQ_SET_FEC_REQUEST_RS BIT(3)
  1538. #define I40E_AQ_SET_FEC_AUTO BIT(4)
  1539. #define I40E_AQ_PHY_FEC_CONFIG_SHIFT 0x0
  1540. #define I40E_AQ_PHY_FEC_CONFIG_MASK (0x1F << I40E_AQ_PHY_FEC_CONFIG_SHIFT)
  1541. u8 reserved;
  1542. };
  1543. I40E_CHECK_CMD_LENGTH(i40e_aq_set_phy_config);
  1544. /* Set MAC Config command data structure (direct 0x0603) */
  1545. struct i40e_aq_set_mac_config {
  1546. __le16 max_frame_size;
  1547. u8 params;
  1548. #define I40E_AQ_SET_MAC_CONFIG_CRC_EN 0x04
  1549. #define I40E_AQ_SET_MAC_CONFIG_PACING_MASK 0x78
  1550. #define I40E_AQ_SET_MAC_CONFIG_PACING_SHIFT 3
  1551. #define I40E_AQ_SET_MAC_CONFIG_PACING_NONE 0x0
  1552. #define I40E_AQ_SET_MAC_CONFIG_PACING_1B_13TX 0xF
  1553. #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_9TX 0x9
  1554. #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_4TX 0x8
  1555. #define I40E_AQ_SET_MAC_CONFIG_PACING_3DW_7TX 0x7
  1556. #define I40E_AQ_SET_MAC_CONFIG_PACING_2DW_3TX 0x6
  1557. #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_1TX 0x5
  1558. #define I40E_AQ_SET_MAC_CONFIG_PACING_3DW_2TX 0x4
  1559. #define I40E_AQ_SET_MAC_CONFIG_PACING_7DW_3TX 0x3
  1560. #define I40E_AQ_SET_MAC_CONFIG_PACING_4DW_1TX 0x2
  1561. #define I40E_AQ_SET_MAC_CONFIG_PACING_9DW_1TX 0x1
  1562. u8 tx_timer_priority; /* bitmap */
  1563. __le16 tx_timer_value;
  1564. __le16 fc_refresh_threshold;
  1565. u8 reserved[8];
  1566. };
  1567. I40E_CHECK_CMD_LENGTH(i40e_aq_set_mac_config);
  1568. /* Restart Auto-Negotiation (direct 0x605) */
  1569. struct i40e_aqc_set_link_restart_an {
  1570. u8 command;
  1571. #define I40E_AQ_PHY_RESTART_AN 0x02
  1572. #define I40E_AQ_PHY_LINK_ENABLE 0x04
  1573. u8 reserved[15];
  1574. };
  1575. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_link_restart_an);
  1576. /* Get Link Status cmd & response data structure (direct 0x0607) */
  1577. struct i40e_aqc_get_link_status {
  1578. __le16 command_flags; /* only field set on command */
  1579. #define I40E_AQ_LSE_MASK 0x3
  1580. #define I40E_AQ_LSE_NOP 0x0
  1581. #define I40E_AQ_LSE_DISABLE 0x2
  1582. #define I40E_AQ_LSE_ENABLE 0x3
  1583. /* only response uses this flag */
  1584. #define I40E_AQ_LSE_IS_ENABLED 0x1
  1585. u8 phy_type; /* i40e_aq_phy_type */
  1586. u8 link_speed; /* i40e_aq_link_speed */
  1587. u8 link_info;
  1588. #define I40E_AQ_LINK_UP 0x01 /* obsolete */
  1589. #define I40E_AQ_LINK_UP_FUNCTION 0x01
  1590. #define I40E_AQ_LINK_FAULT 0x02
  1591. #define I40E_AQ_LINK_FAULT_TX 0x04
  1592. #define I40E_AQ_LINK_FAULT_RX 0x08
  1593. #define I40E_AQ_LINK_FAULT_REMOTE 0x10
  1594. #define I40E_AQ_LINK_UP_PORT 0x20
  1595. #define I40E_AQ_MEDIA_AVAILABLE 0x40
  1596. #define I40E_AQ_SIGNAL_DETECT 0x80
  1597. u8 an_info;
  1598. #define I40E_AQ_AN_COMPLETED 0x01
  1599. #define I40E_AQ_LP_AN_ABILITY 0x02
  1600. #define I40E_AQ_PD_FAULT 0x04
  1601. #define I40E_AQ_FEC_EN 0x08
  1602. #define I40E_AQ_PHY_LOW_POWER 0x10
  1603. #define I40E_AQ_LINK_PAUSE_TX 0x20
  1604. #define I40E_AQ_LINK_PAUSE_RX 0x40
  1605. #define I40E_AQ_QUALIFIED_MODULE 0x80
  1606. u8 ext_info;
  1607. #define I40E_AQ_LINK_PHY_TEMP_ALARM 0x01
  1608. #define I40E_AQ_LINK_XCESSIVE_ERRORS 0x02
  1609. #define I40E_AQ_LINK_TX_SHIFT 0x02
  1610. #define I40E_AQ_LINK_TX_MASK (0x03 << I40E_AQ_LINK_TX_SHIFT)
  1611. #define I40E_AQ_LINK_TX_ACTIVE 0x00
  1612. #define I40E_AQ_LINK_TX_DRAINED 0x01
  1613. #define I40E_AQ_LINK_TX_FLUSHED 0x03
  1614. #define I40E_AQ_LINK_FORCED_40G 0x10
  1615. /* 25G Error Codes */
  1616. #define I40E_AQ_25G_NO_ERR 0X00
  1617. #define I40E_AQ_25G_NOT_PRESENT 0X01
  1618. #define I40E_AQ_25G_NVM_CRC_ERR 0X02
  1619. #define I40E_AQ_25G_SBUS_UCODE_ERR 0X03
  1620. #define I40E_AQ_25G_SERDES_UCODE_ERR 0X04
  1621. #define I40E_AQ_25G_NIMB_UCODE_ERR 0X05
  1622. u8 loopback; /* use defines from i40e_aqc_set_lb_mode */
  1623. __le16 max_frame_size;
  1624. u8 config;
  1625. #define I40E_AQ_CONFIG_FEC_KR_ENA 0x01
  1626. #define I40E_AQ_CONFIG_FEC_RS_ENA 0x02
  1627. #define I40E_AQ_CONFIG_CRC_ENA 0x04
  1628. #define I40E_AQ_CONFIG_PACING_MASK 0x78
  1629. u8 external_power_ability;
  1630. #define I40E_AQ_LINK_POWER_CLASS_1 0x00
  1631. #define I40E_AQ_LINK_POWER_CLASS_2 0x01
  1632. #define I40E_AQ_LINK_POWER_CLASS_3 0x02
  1633. #define I40E_AQ_LINK_POWER_CLASS_4 0x03
  1634. u8 reserved[4];
  1635. };
  1636. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_link_status);
  1637. /* Set event mask command (direct 0x613) */
  1638. struct i40e_aqc_set_phy_int_mask {
  1639. u8 reserved[8];
  1640. __le16 event_mask;
  1641. #define I40E_AQ_EVENT_LINK_UPDOWN 0x0002
  1642. #define I40E_AQ_EVENT_MEDIA_NA 0x0004
  1643. #define I40E_AQ_EVENT_LINK_FAULT 0x0008
  1644. #define I40E_AQ_EVENT_PHY_TEMP_ALARM 0x0010
  1645. #define I40E_AQ_EVENT_EXCESSIVE_ERRORS 0x0020
  1646. #define I40E_AQ_EVENT_SIGNAL_DETECT 0x0040
  1647. #define I40E_AQ_EVENT_AN_COMPLETED 0x0080
  1648. #define I40E_AQ_EVENT_MODULE_QUAL_FAIL 0x0100
  1649. #define I40E_AQ_EVENT_PORT_TX_SUSPENDED 0x0200
  1650. u8 reserved1[6];
  1651. };
  1652. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_phy_int_mask);
  1653. /* Get Local AN advt register (direct 0x0614)
  1654. * Set Local AN advt register (direct 0x0615)
  1655. * Get Link Partner AN advt register (direct 0x0616)
  1656. */
  1657. struct i40e_aqc_an_advt_reg {
  1658. __le32 local_an_reg0;
  1659. __le16 local_an_reg1;
  1660. u8 reserved[10];
  1661. };
  1662. I40E_CHECK_CMD_LENGTH(i40e_aqc_an_advt_reg);
  1663. /* Set Loopback mode (0x0618) */
  1664. struct i40e_aqc_set_lb_mode {
  1665. __le16 lb_mode;
  1666. #define I40E_AQ_LB_PHY_LOCAL 0x01
  1667. #define I40E_AQ_LB_PHY_REMOTE 0x02
  1668. #define I40E_AQ_LB_MAC_LOCAL 0x04
  1669. u8 reserved[14];
  1670. };
  1671. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_lb_mode);
  1672. /* Set PHY Debug command (0x0622) */
  1673. struct i40e_aqc_set_phy_debug {
  1674. u8 command_flags;
  1675. #define I40E_AQ_PHY_DEBUG_RESET_INTERNAL 0x02
  1676. #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SHIFT 2
  1677. #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_MASK (0x03 << \
  1678. I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SHIFT)
  1679. #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_NONE 0x00
  1680. #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_HARD 0x01
  1681. #define I40E_AQ_PHY_DEBUG_RESET_EXTERNAL_SOFT 0x02
  1682. /* Disable link manageability on a single port */
  1683. #define I40E_AQ_PHY_DEBUG_DISABLE_LINK_FW 0x10
  1684. /* Disable link manageability on all ports */
  1685. #define I40E_AQ_PHY_DEBUG_DISABLE_ALL_LINK_FW 0x20
  1686. u8 reserved[15];
  1687. };
  1688. I40E_CHECK_CMD_LENGTH(i40e_aqc_set_phy_debug);
  1689. enum i40e_aq_phy_reg_type {
  1690. I40E_AQC_PHY_REG_INTERNAL = 0x1,
  1691. I40E_AQC_PHY_REG_EXERNAL_BASET = 0x2,
  1692. I40E_AQC_PHY_REG_EXERNAL_MODULE = 0x3
  1693. };
  1694. /* Run PHY Activity (0x0626) */
  1695. struct i40e_aqc_run_phy_activity {
  1696. __le16 activity_id;
  1697. u8 flags;
  1698. u8 reserved1;
  1699. __le32 control;
  1700. __le32 data;
  1701. u8 reserved2[4];
  1702. };
  1703. I40E_CHECK_CMD_LENGTH(i40e_aqc_run_phy_activity);
  1704. /* NVM Read command (indirect 0x0701)
  1705. * NVM Erase commands (direct 0x0702)
  1706. * NVM Update commands (indirect 0x0703)
  1707. */
  1708. struct i40e_aqc_nvm_update {
  1709. u8 command_flags;
  1710. #define I40E_AQ_NVM_LAST_CMD 0x01
  1711. #define I40E_AQ_NVM_FLASH_ONLY 0x80
  1712. u8 module_pointer;
  1713. __le16 length;
  1714. __le32 offset;
  1715. __le32 addr_high;
  1716. __le32 addr_low;
  1717. };
  1718. I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_update);
  1719. /* NVM Config Read (indirect 0x0704) */
  1720. struct i40e_aqc_nvm_config_read {
  1721. __le16 cmd_flags;
  1722. #define I40E_AQ_ANVM_SINGLE_OR_MULTIPLE_FEATURES_MASK 1
  1723. #define I40E_AQ_ANVM_READ_SINGLE_FEATURE 0
  1724. #define I40E_AQ_ANVM_READ_MULTIPLE_FEATURES 1
  1725. __le16 element_count;
  1726. __le16 element_id; /* Feature/field ID */
  1727. __le16 element_id_msw; /* MSWord of field ID */
  1728. __le32 address_high;
  1729. __le32 address_low;
  1730. };
  1731. I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_config_read);
  1732. /* NVM Config Write (indirect 0x0705) */
  1733. struct i40e_aqc_nvm_config_write {
  1734. __le16 cmd_flags;
  1735. __le16 element_count;
  1736. u8 reserved[4];
  1737. __le32 address_high;
  1738. __le32 address_low;
  1739. };
  1740. I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_config_write);
  1741. /* Used for 0x0704 as well as for 0x0705 commands */
  1742. #define I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_SHIFT 1
  1743. #define I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_MASK \
  1744. BIT(I40E_AQ_ANVM_FEATURE_OR_IMMEDIATE_SHIFT)
  1745. #define I40E_AQ_ANVM_FEATURE 0
  1746. #define I40E_AQ_ANVM_IMMEDIATE_FIELD BIT(FEATURE_OR_IMMEDIATE_SHIFT)
  1747. struct i40e_aqc_nvm_config_data_feature {
  1748. __le16 feature_id;
  1749. #define I40E_AQ_ANVM_FEATURE_OPTION_OEM_ONLY 0x01
  1750. #define I40E_AQ_ANVM_FEATURE_OPTION_DWORD_MAP 0x08
  1751. #define I40E_AQ_ANVM_FEATURE_OPTION_POR_CSR 0x10
  1752. __le16 feature_options;
  1753. __le16 feature_selection;
  1754. };
  1755. I40E_CHECK_STRUCT_LEN(0x6, i40e_aqc_nvm_config_data_feature);
  1756. struct i40e_aqc_nvm_config_data_immediate_field {
  1757. __le32 field_id;
  1758. __le32 field_value;
  1759. __le16 field_options;
  1760. __le16 reserved;
  1761. };
  1762. I40E_CHECK_STRUCT_LEN(0xc, i40e_aqc_nvm_config_data_immediate_field);
  1763. /* OEM Post Update (indirect 0x0720)
  1764. * no command data struct used
  1765. */
  1766. struct i40e_aqc_nvm_oem_post_update {
  1767. #define I40E_AQ_NVM_OEM_POST_UPDATE_EXTERNAL_DATA 0x01
  1768. u8 sel_data;
  1769. u8 reserved[7];
  1770. };
  1771. I40E_CHECK_STRUCT_LEN(0x8, i40e_aqc_nvm_oem_post_update);
  1772. struct i40e_aqc_nvm_oem_post_update_buffer {
  1773. u8 str_len;
  1774. u8 dev_addr;
  1775. __le16 eeprom_addr;
  1776. u8 data[36];
  1777. };
  1778. I40E_CHECK_STRUCT_LEN(0x28, i40e_aqc_nvm_oem_post_update_buffer);
  1779. /* Thermal Sensor (indirect 0x0721)
  1780. * read or set thermal sensor configs and values
  1781. * takes a sensor and command specific data buffer, not detailed here
  1782. */
  1783. struct i40e_aqc_thermal_sensor {
  1784. u8 sensor_action;
  1785. #define I40E_AQ_THERMAL_SENSOR_READ_CONFIG 0
  1786. #define I40E_AQ_THERMAL_SENSOR_SET_CONFIG 1
  1787. #define I40E_AQ_THERMAL_SENSOR_READ_TEMP 2
  1788. u8 reserved[7];
  1789. __le32 addr_high;
  1790. __le32 addr_low;
  1791. };
  1792. I40E_CHECK_CMD_LENGTH(i40e_aqc_thermal_sensor);
  1793. /* Send to PF command (indirect 0x0801) id is only used by PF
  1794. * Send to VF command (indirect 0x0802) id is only used by PF
  1795. * Send to Peer PF command (indirect 0x0803)
  1796. */
  1797. struct i40e_aqc_pf_vf_message {
  1798. __le32 id;
  1799. u8 reserved[4];
  1800. __le32 addr_high;
  1801. __le32 addr_low;
  1802. };
  1803. I40E_CHECK_CMD_LENGTH(i40e_aqc_pf_vf_message);
  1804. /* Alternate structure */
  1805. /* Direct write (direct 0x0900)
  1806. * Direct read (direct 0x0902)
  1807. */
  1808. struct i40e_aqc_alternate_write {
  1809. __le32 address0;
  1810. __le32 data0;
  1811. __le32 address1;
  1812. __le32 data1;
  1813. };
  1814. I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_write);
  1815. /* Indirect write (indirect 0x0901)
  1816. * Indirect read (indirect 0x0903)
  1817. */
  1818. struct i40e_aqc_alternate_ind_write {
  1819. __le32 address;
  1820. __le32 length;
  1821. __le32 addr_high;
  1822. __le32 addr_low;
  1823. };
  1824. I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_ind_write);
  1825. /* Done alternate write (direct 0x0904)
  1826. * uses i40e_aq_desc
  1827. */
  1828. struct i40e_aqc_alternate_write_done {
  1829. __le16 cmd_flags;
  1830. #define I40E_AQ_ALTERNATE_MODE_BIOS_MASK 1
  1831. #define I40E_AQ_ALTERNATE_MODE_BIOS_LEGACY 0
  1832. #define I40E_AQ_ALTERNATE_MODE_BIOS_UEFI 1
  1833. #define I40E_AQ_ALTERNATE_RESET_NEEDED 2
  1834. u8 reserved[14];
  1835. };
  1836. I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_write_done);
  1837. /* Set OEM mode (direct 0x0905) */
  1838. struct i40e_aqc_alternate_set_mode {
  1839. __le32 mode;
  1840. #define I40E_AQ_ALTERNATE_MODE_NONE 0
  1841. #define I40E_AQ_ALTERNATE_MODE_OEM 1
  1842. u8 reserved[12];
  1843. };
  1844. I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_set_mode);
  1845. /* Clear port Alternate RAM (direct 0x0906) uses i40e_aq_desc */
  1846. /* async events 0x10xx */
  1847. /* Lan Queue Overflow Event (direct, 0x1001) */
  1848. struct i40e_aqc_lan_overflow {
  1849. __le32 prtdcb_rupto;
  1850. __le32 otx_ctl;
  1851. u8 reserved[8];
  1852. };
  1853. I40E_CHECK_CMD_LENGTH(i40e_aqc_lan_overflow);
  1854. /* Get LLDP MIB (indirect 0x0A00) */
  1855. struct i40e_aqc_lldp_get_mib {
  1856. u8 type;
  1857. u8 reserved1;
  1858. #define I40E_AQ_LLDP_MIB_TYPE_MASK 0x3
  1859. #define I40E_AQ_LLDP_MIB_LOCAL 0x0
  1860. #define I40E_AQ_LLDP_MIB_REMOTE 0x1
  1861. #define I40E_AQ_LLDP_MIB_LOCAL_AND_REMOTE 0x2
  1862. #define I40E_AQ_LLDP_BRIDGE_TYPE_MASK 0xC
  1863. #define I40E_AQ_LLDP_BRIDGE_TYPE_SHIFT 0x2
  1864. #define I40E_AQ_LLDP_BRIDGE_TYPE_NEAREST_BRIDGE 0x0
  1865. #define I40E_AQ_LLDP_BRIDGE_TYPE_NON_TPMR 0x1
  1866. #define I40E_AQ_LLDP_TX_SHIFT 0x4
  1867. #define I40E_AQ_LLDP_TX_MASK (0x03 << I40E_AQ_LLDP_TX_SHIFT)
  1868. /* TX pause flags use I40E_AQ_LINK_TX_* above */
  1869. __le16 local_len;
  1870. __le16 remote_len;
  1871. u8 reserved2[2];
  1872. __le32 addr_high;
  1873. __le32 addr_low;
  1874. };
  1875. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_get_mib);
  1876. /* Configure LLDP MIB Change Event (direct 0x0A01)
  1877. * also used for the event (with type in the command field)
  1878. */
  1879. struct i40e_aqc_lldp_update_mib {
  1880. u8 command;
  1881. #define I40E_AQ_LLDP_MIB_UPDATE_ENABLE 0x0
  1882. #define I40E_AQ_LLDP_MIB_UPDATE_DISABLE 0x1
  1883. u8 reserved[7];
  1884. __le32 addr_high;
  1885. __le32 addr_low;
  1886. };
  1887. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_update_mib);
  1888. /* Add LLDP TLV (indirect 0x0A02)
  1889. * Delete LLDP TLV (indirect 0x0A04)
  1890. */
  1891. struct i40e_aqc_lldp_add_tlv {
  1892. u8 type; /* only nearest bridge and non-TPMR from 0x0A00 */
  1893. u8 reserved1[1];
  1894. __le16 len;
  1895. u8 reserved2[4];
  1896. __le32 addr_high;
  1897. __le32 addr_low;
  1898. };
  1899. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_add_tlv);
  1900. /* Update LLDP TLV (indirect 0x0A03) */
  1901. struct i40e_aqc_lldp_update_tlv {
  1902. u8 type; /* only nearest bridge and non-TPMR from 0x0A00 */
  1903. u8 reserved;
  1904. __le16 old_len;
  1905. __le16 new_offset;
  1906. __le16 new_len;
  1907. __le32 addr_high;
  1908. __le32 addr_low;
  1909. };
  1910. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_update_tlv);
  1911. /* Stop LLDP (direct 0x0A05) */
  1912. struct i40e_aqc_lldp_stop {
  1913. u8 command;
  1914. #define I40E_AQ_LLDP_AGENT_STOP 0x0
  1915. #define I40E_AQ_LLDP_AGENT_SHUTDOWN 0x1
  1916. u8 reserved[15];
  1917. };
  1918. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_stop);
  1919. /* Start LLDP (direct 0x0A06) */
  1920. struct i40e_aqc_lldp_start {
  1921. u8 command;
  1922. #define I40E_AQ_LLDP_AGENT_START 0x1
  1923. u8 reserved[15];
  1924. };
  1925. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_start);
  1926. /* Get CEE DCBX Oper Config (0x0A07)
  1927. * uses the generic descriptor struct
  1928. * returns below as indirect response
  1929. */
  1930. #define I40E_AQC_CEE_APP_FCOE_SHIFT 0x0
  1931. #define I40E_AQC_CEE_APP_FCOE_MASK (0x7 << I40E_AQC_CEE_APP_FCOE_SHIFT)
  1932. #define I40E_AQC_CEE_APP_ISCSI_SHIFT 0x3
  1933. #define I40E_AQC_CEE_APP_ISCSI_MASK (0x7 << I40E_AQC_CEE_APP_ISCSI_SHIFT)
  1934. #define I40E_AQC_CEE_APP_FIP_SHIFT 0x8
  1935. #define I40E_AQC_CEE_APP_FIP_MASK (0x7 << I40E_AQC_CEE_APP_FIP_SHIFT)
  1936. #define I40E_AQC_CEE_PG_STATUS_SHIFT 0x0
  1937. #define I40E_AQC_CEE_PG_STATUS_MASK (0x7 << I40E_AQC_CEE_PG_STATUS_SHIFT)
  1938. #define I40E_AQC_CEE_PFC_STATUS_SHIFT 0x3
  1939. #define I40E_AQC_CEE_PFC_STATUS_MASK (0x7 << I40E_AQC_CEE_PFC_STATUS_SHIFT)
  1940. #define I40E_AQC_CEE_APP_STATUS_SHIFT 0x8
  1941. #define I40E_AQC_CEE_APP_STATUS_MASK (0x7 << I40E_AQC_CEE_APP_STATUS_SHIFT)
  1942. #define I40E_AQC_CEE_FCOE_STATUS_SHIFT 0x8
  1943. #define I40E_AQC_CEE_FCOE_STATUS_MASK (0x7 << I40E_AQC_CEE_FCOE_STATUS_SHIFT)
  1944. #define I40E_AQC_CEE_ISCSI_STATUS_SHIFT 0xB
  1945. #define I40E_AQC_CEE_ISCSI_STATUS_MASK (0x7 << I40E_AQC_CEE_ISCSI_STATUS_SHIFT)
  1946. #define I40E_AQC_CEE_FIP_STATUS_SHIFT 0x10
  1947. #define I40E_AQC_CEE_FIP_STATUS_MASK (0x7 << I40E_AQC_CEE_FIP_STATUS_SHIFT)
  1948. /* struct i40e_aqc_get_cee_dcb_cfg_v1_resp was originally defined with
  1949. * word boundary layout issues, which the Linux compilers silently deal
  1950. * with by adding padding, making the actual struct larger than designed.
  1951. * However, the FW compiler for the NIC is less lenient and complains
  1952. * about the struct. Hence, the struct defined here has an extra byte in
  1953. * fields reserved3 and reserved4 to directly acknowledge that padding,
  1954. * and the new length is used in the length check macro.
  1955. */
  1956. struct i40e_aqc_get_cee_dcb_cfg_v1_resp {
  1957. u8 reserved1;
  1958. u8 oper_num_tc;
  1959. u8 oper_prio_tc[4];
  1960. u8 reserved2;
  1961. u8 oper_tc_bw[8];
  1962. u8 oper_pfc_en;
  1963. u8 reserved3[2];
  1964. __le16 oper_app_prio;
  1965. u8 reserved4[2];
  1966. __le16 tlv_status;
  1967. };
  1968. I40E_CHECK_STRUCT_LEN(0x18, i40e_aqc_get_cee_dcb_cfg_v1_resp);
  1969. struct i40e_aqc_get_cee_dcb_cfg_resp {
  1970. u8 oper_num_tc;
  1971. u8 oper_prio_tc[4];
  1972. u8 oper_tc_bw[8];
  1973. u8 oper_pfc_en;
  1974. __le16 oper_app_prio;
  1975. #define I40E_AQC_CEE_APP_FCOE_SHIFT 0x0
  1976. #define I40E_AQC_CEE_APP_FCOE_MASK (0x7 << I40E_AQC_CEE_APP_FCOE_SHIFT)
  1977. #define I40E_AQC_CEE_APP_ISCSI_SHIFT 0x3
  1978. #define I40E_AQC_CEE_APP_ISCSI_MASK (0x7 << I40E_AQC_CEE_APP_ISCSI_SHIFT)
  1979. #define I40E_AQC_CEE_APP_FIP_SHIFT 0x8
  1980. #define I40E_AQC_CEE_APP_FIP_MASK (0x7 << I40E_AQC_CEE_APP_FIP_SHIFT)
  1981. #define I40E_AQC_CEE_APP_FIP_MASK (0x7 << I40E_AQC_CEE_APP_FIP_SHIFT)
  1982. __le32 tlv_status;
  1983. #define I40E_AQC_CEE_PG_STATUS_SHIFT 0x0
  1984. #define I40E_AQC_CEE_PG_STATUS_MASK (0x7 << I40E_AQC_CEE_PG_STATUS_SHIFT)
  1985. #define I40E_AQC_CEE_PFC_STATUS_SHIFT 0x3
  1986. #define I40E_AQC_CEE_PFC_STATUS_MASK (0x7 << I40E_AQC_CEE_PFC_STATUS_SHIFT)
  1987. #define I40E_AQC_CEE_APP_STATUS_SHIFT 0x8
  1988. #define I40E_AQC_CEE_APP_STATUS_MASK (0x7 << I40E_AQC_CEE_APP_STATUS_SHIFT)
  1989. u8 reserved[12];
  1990. };
  1991. I40E_CHECK_STRUCT_LEN(0x20, i40e_aqc_get_cee_dcb_cfg_resp);
  1992. /* Set Local LLDP MIB (indirect 0x0A08)
  1993. * Used to replace the local MIB of a given LLDP agent. e.g. DCBx
  1994. */
  1995. struct i40e_aqc_lldp_set_local_mib {
  1996. #define SET_LOCAL_MIB_AC_TYPE_DCBX_SHIFT 0
  1997. #define SET_LOCAL_MIB_AC_TYPE_DCBX_MASK BIT(SET_LOCAL_MIB_AC_TYPE_DCBX_SHIFT)
  1998. #define SET_LOCAL_MIB_AC_TYPE_LOCAL_MIB 0x0
  1999. #define SET_LOCAL_MIB_AC_TYPE_NON_WILLING_APPS_SHIFT (1)
  2000. #define SET_LOCAL_MIB_AC_TYPE_NON_WILLING_APPS_MASK \
  2001. BIT(SET_LOCAL_MIB_AC_TYPE_NON_WILLING_APPS_SHIFT)
  2002. #define SET_LOCAL_MIB_AC_TYPE_NON_WILLING_APPS 0x1
  2003. u8 type;
  2004. u8 reserved0;
  2005. __le16 length;
  2006. u8 reserved1[4];
  2007. __le32 address_high;
  2008. __le32 address_low;
  2009. };
  2010. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_set_local_mib);
  2011. /* Stop/Start LLDP Agent (direct 0x0A09)
  2012. * Used for stopping/starting specific LLDP agent. e.g. DCBx
  2013. */
  2014. struct i40e_aqc_lldp_stop_start_specific_agent {
  2015. #define I40E_AQC_START_SPECIFIC_AGENT_SHIFT 0
  2016. #define I40E_AQC_START_SPECIFIC_AGENT_MASK \
  2017. BIT(I40E_AQC_START_SPECIFIC_AGENT_SHIFT)
  2018. u8 command;
  2019. u8 reserved[15];
  2020. };
  2021. I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_stop_start_specific_agent);
  2022. /* Add Udp Tunnel command and completion (direct 0x0B00) */
  2023. struct i40e_aqc_add_udp_tunnel {
  2024. __le16 udp_port;
  2025. u8 reserved0[3];
  2026. u8 protocol_type;
  2027. #define I40E_AQC_TUNNEL_TYPE_VXLAN 0x00
  2028. #define I40E_AQC_TUNNEL_TYPE_NGE 0x01
  2029. #define I40E_AQC_TUNNEL_TYPE_TEREDO 0x10
  2030. #define I40E_AQC_TUNNEL_TYPE_VXLAN_GPE 0x11
  2031. u8 reserved1[10];
  2032. };
  2033. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_udp_tunnel);
  2034. struct i40e_aqc_add_udp_tunnel_completion {
  2035. __le16 udp_port;
  2036. u8 filter_entry_index;
  2037. u8 multiple_pfs;
  2038. #define I40E_AQC_SINGLE_PF 0x0
  2039. #define I40E_AQC_MULTIPLE_PFS 0x1
  2040. u8 total_filters;
  2041. u8 reserved[11];
  2042. };
  2043. I40E_CHECK_CMD_LENGTH(i40e_aqc_add_udp_tunnel_completion);
  2044. /* remove UDP Tunnel command (0x0B01) */
  2045. struct i40e_aqc_remove_udp_tunnel {
  2046. u8 reserved[2];
  2047. u8 index; /* 0 to 15 */
  2048. u8 reserved2[13];
  2049. };
  2050. I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_udp_tunnel);
  2051. struct i40e_aqc_del_udp_tunnel_completion {
  2052. __le16 udp_port;
  2053. u8 index; /* 0 to 15 */
  2054. u8 multiple_pfs;
  2055. u8 total_filters_used;
  2056. u8 reserved1[11];
  2057. };
  2058. I40E_CHECK_CMD_LENGTH(i40e_aqc_del_udp_tunnel_completion);
  2059. struct i40e_aqc_get_set_rss_key {
  2060. #define I40E_AQC_SET_RSS_KEY_VSI_VALID BIT(15)
  2061. #define I40E_AQC_SET_RSS_KEY_VSI_ID_SHIFT 0
  2062. #define I40E_AQC_SET_RSS_KEY_VSI_ID_MASK (0x3FF << \
  2063. I40E_AQC_SET_RSS_KEY_VSI_ID_SHIFT)
  2064. __le16 vsi_id;
  2065. u8 reserved[6];
  2066. __le32 addr_high;
  2067. __le32 addr_low;
  2068. };
  2069. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_set_rss_key);
  2070. struct i40e_aqc_get_set_rss_key_data {
  2071. u8 standard_rss_key[0x28];
  2072. u8 extended_hash_key[0xc];
  2073. };
  2074. I40E_CHECK_STRUCT_LEN(0x34, i40e_aqc_get_set_rss_key_data);
  2075. struct i40e_aqc_get_set_rss_lut {
  2076. #define I40E_AQC_SET_RSS_LUT_VSI_VALID BIT(15)
  2077. #define I40E_AQC_SET_RSS_LUT_VSI_ID_SHIFT 0
  2078. #define I40E_AQC_SET_RSS_LUT_VSI_ID_MASK (0x3FF << \
  2079. I40E_AQC_SET_RSS_LUT_VSI_ID_SHIFT)
  2080. __le16 vsi_id;
  2081. #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_SHIFT 0
  2082. #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_MASK BIT(I40E_AQC_SET_RSS_LUT_TABLE_TYPE_SHIFT)
  2083. #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_VSI 0
  2084. #define I40E_AQC_SET_RSS_LUT_TABLE_TYPE_PF 1
  2085. __le16 flags;
  2086. u8 reserved[4];
  2087. __le32 addr_high;
  2088. __le32 addr_low;
  2089. };
  2090. I40E_CHECK_CMD_LENGTH(i40e_aqc_get_set_rss_lut);
  2091. /* tunnel key structure 0x0B10 */
  2092. struct i40e_aqc_tunnel_key_structure {
  2093. u8 key1_off;
  2094. u8 key2_off;
  2095. u8 key1_len; /* 0 to 15 */
  2096. u8 key2_len; /* 0 to 15 */
  2097. u8 flags;
  2098. #define I40E_AQC_TUNNEL_KEY_STRUCT_OVERRIDE 0x01
  2099. /* response flags */
  2100. #define I40E_AQC_TUNNEL_KEY_STRUCT_SUCCESS 0x01
  2101. #define I40E_AQC_TUNNEL_KEY_STRUCT_MODIFIED 0x02
  2102. #define I40E_AQC_TUNNEL_KEY_STRUCT_OVERRIDDEN 0x03
  2103. u8 network_key_index;
  2104. #define I40E_AQC_NETWORK_KEY_INDEX_VXLAN 0x0
  2105. #define I40E_AQC_NETWORK_KEY_INDEX_NGE 0x1
  2106. #define I40E_AQC_NETWORK_KEY_INDEX_FLEX_MAC_IN_UDP 0x2
  2107. #define I40E_AQC_NETWORK_KEY_INDEX_GRE 0x3
  2108. u8 reserved[10];
  2109. };
  2110. I40E_CHECK_CMD_LENGTH(i40e_aqc_tunnel_key_structure);
  2111. /* OEM mode commands (direct 0xFE0x) */
  2112. struct i40e_aqc_oem_param_change {
  2113. __le32 param_type;
  2114. #define I40E_AQ_OEM_PARAM_TYPE_PF_CTL 0
  2115. #define I40E_AQ_OEM_PARAM_TYPE_BW_CTL 1
  2116. #define I40E_AQ_OEM_PARAM_MAC 2
  2117. __le32 param_value1;
  2118. __le16 param_value2;
  2119. u8 reserved[6];
  2120. };
  2121. I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_param_change);
  2122. struct i40e_aqc_oem_state_change {
  2123. __le32 state;
  2124. #define I40E_AQ_OEM_STATE_LINK_DOWN 0x0
  2125. #define I40E_AQ_OEM_STATE_LINK_UP 0x1
  2126. u8 reserved[12];
  2127. };
  2128. I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_state_change);
  2129. /* Initialize OCSD (0xFE02, direct) */
  2130. struct i40e_aqc_opc_oem_ocsd_initialize {
  2131. u8 type_status;
  2132. u8 reserved1[3];
  2133. __le32 ocsd_memory_block_addr_high;
  2134. __le32 ocsd_memory_block_addr_low;
  2135. __le32 requested_update_interval;
  2136. };
  2137. I40E_CHECK_CMD_LENGTH(i40e_aqc_opc_oem_ocsd_initialize);
  2138. /* Initialize OCBB (0xFE03, direct) */
  2139. struct i40e_aqc_opc_oem_ocbb_initialize {
  2140. u8 type_status;
  2141. u8 reserved1[3];
  2142. __le32 ocbb_memory_block_addr_high;
  2143. __le32 ocbb_memory_block_addr_low;
  2144. u8 reserved2[4];
  2145. };
  2146. I40E_CHECK_CMD_LENGTH(i40e_aqc_opc_oem_ocbb_initialize);
  2147. /* debug commands */
  2148. /* get device id (0xFF00) uses the generic structure */
  2149. /* set test more (0xFF01, internal) */
  2150. struct i40e_acq_set_test_mode {
  2151. u8 mode;
  2152. #define I40E_AQ_TEST_PARTIAL 0
  2153. #define I40E_AQ_TEST_FULL 1
  2154. #define I40E_AQ_TEST_NVM 2
  2155. u8 reserved[3];
  2156. u8 command;
  2157. #define I40E_AQ_TEST_OPEN 0
  2158. #define I40E_AQ_TEST_CLOSE 1
  2159. #define I40E_AQ_TEST_INC 2
  2160. u8 reserved2[3];
  2161. __le32 address_high;
  2162. __le32 address_low;
  2163. };
  2164. I40E_CHECK_CMD_LENGTH(i40e_acq_set_test_mode);
  2165. /* Debug Read Register command (0xFF03)
  2166. * Debug Write Register command (0xFF04)
  2167. */
  2168. struct i40e_aqc_debug_reg_read_write {
  2169. __le32 reserved;
  2170. __le32 address;
  2171. __le32 value_high;
  2172. __le32 value_low;
  2173. };
  2174. I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_reg_read_write);
  2175. /* Scatter/gather Reg Read (indirect 0xFF05)
  2176. * Scatter/gather Reg Write (indirect 0xFF06)
  2177. */
  2178. /* i40e_aq_desc is used for the command */
  2179. struct i40e_aqc_debug_reg_sg_element_data {
  2180. __le32 address;
  2181. __le32 value;
  2182. };
  2183. /* Debug Modify register (direct 0xFF07) */
  2184. struct i40e_aqc_debug_modify_reg {
  2185. __le32 address;
  2186. __le32 value;
  2187. __le32 clear_mask;
  2188. __le32 set_mask;
  2189. };
  2190. I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_modify_reg);
  2191. /* dump internal data (0xFF08, indirect) */
  2192. #define I40E_AQ_CLUSTER_ID_AUX 0
  2193. #define I40E_AQ_CLUSTER_ID_SWITCH_FLU 1
  2194. #define I40E_AQ_CLUSTER_ID_TXSCHED 2
  2195. #define I40E_AQ_CLUSTER_ID_HMC 3
  2196. #define I40E_AQ_CLUSTER_ID_MAC0 4
  2197. #define I40E_AQ_CLUSTER_ID_MAC1 5
  2198. #define I40E_AQ_CLUSTER_ID_MAC2 6
  2199. #define I40E_AQ_CLUSTER_ID_MAC3 7
  2200. #define I40E_AQ_CLUSTER_ID_DCB 8
  2201. #define I40E_AQ_CLUSTER_ID_EMP_MEM 9
  2202. #define I40E_AQ_CLUSTER_ID_PKT_BUF 10
  2203. #define I40E_AQ_CLUSTER_ID_ALTRAM 11
  2204. struct i40e_aqc_debug_dump_internals {
  2205. u8 cluster_id;
  2206. u8 table_id;
  2207. __le16 data_size;
  2208. __le32 idx;
  2209. __le32 address_high;
  2210. __le32 address_low;
  2211. };
  2212. I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_dump_internals);
  2213. struct i40e_aqc_debug_modify_internals {
  2214. u8 cluster_id;
  2215. u8 cluster_specific_params[7];
  2216. __le32 address_high;
  2217. __le32 address_low;
  2218. };
  2219. I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_modify_internals);
  2220. #endif /* _I40E_ADMINQ_CMD_H_ */