fman_tgec.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783
  1. /*
  2. * Copyright 2008-2015 Freescale Semiconductor Inc.
  3. *
  4. * Redistribution and use in source and binary forms, with or without
  5. * modification, are permitted provided that the following conditions are met:
  6. * * Redistributions of source code must retain the above copyright
  7. * notice, this list of conditions and the following disclaimer.
  8. * * Redistributions in binary form must reproduce the above copyright
  9. * notice, this list of conditions and the following disclaimer in the
  10. * documentation and/or other materials provided with the distribution.
  11. * * Neither the name of Freescale Semiconductor nor the
  12. * names of its contributors may be used to endorse or promote products
  13. * derived from this software without specific prior written permission.
  14. *
  15. *
  16. * ALTERNATIVELY, this software may be distributed under the terms of the
  17. * GNU General Public License ("GPL") as published by the Free Software
  18. * Foundation, either version 2 of that License or (at your option) any
  19. * later version.
  20. *
  21. * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
  22. * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  23. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  24. * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
  25. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  26. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  27. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  28. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  29. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  30. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  31. */
  32. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  33. #include "fman_tgec.h"
  34. #include "fman.h"
  35. #include <linux/slab.h>
  36. #include <linux/bitrev.h>
  37. #include <linux/io.h>
  38. #include <linux/crc32.h>
  39. /* Transmit Inter-Packet Gap Length Register (TX_IPG_LENGTH) */
  40. #define TGEC_TX_IPG_LENGTH_MASK 0x000003ff
  41. /* Command and Configuration Register (COMMAND_CONFIG) */
  42. #define CMD_CFG_NO_LEN_CHK 0x00020000
  43. #define CMD_CFG_PAUSE_IGNORE 0x00000100
  44. #define CMF_CFG_CRC_FWD 0x00000040
  45. #define CMD_CFG_PROMIS_EN 0x00000010
  46. #define CMD_CFG_RX_EN 0x00000002
  47. #define CMD_CFG_TX_EN 0x00000001
  48. /* Interrupt Mask Register (IMASK) */
  49. #define TGEC_IMASK_MDIO_SCAN_EVENT 0x00010000
  50. #define TGEC_IMASK_MDIO_CMD_CMPL 0x00008000
  51. #define TGEC_IMASK_REM_FAULT 0x00004000
  52. #define TGEC_IMASK_LOC_FAULT 0x00002000
  53. #define TGEC_IMASK_TX_ECC_ER 0x00001000
  54. #define TGEC_IMASK_TX_FIFO_UNFL 0x00000800
  55. #define TGEC_IMASK_TX_FIFO_OVFL 0x00000400
  56. #define TGEC_IMASK_TX_ER 0x00000200
  57. #define TGEC_IMASK_RX_FIFO_OVFL 0x00000100
  58. #define TGEC_IMASK_RX_ECC_ER 0x00000080
  59. #define TGEC_IMASK_RX_JAB_FRM 0x00000040
  60. #define TGEC_IMASK_RX_OVRSZ_FRM 0x00000020
  61. #define TGEC_IMASK_RX_RUNT_FRM 0x00000010
  62. #define TGEC_IMASK_RX_FRAG_FRM 0x00000008
  63. #define TGEC_IMASK_RX_LEN_ER 0x00000004
  64. #define TGEC_IMASK_RX_CRC_ER 0x00000002
  65. #define TGEC_IMASK_RX_ALIGN_ER 0x00000001
  66. /* Hashtable Control Register (HASHTABLE_CTRL) */
  67. #define TGEC_HASH_MCAST_SHIFT 23
  68. #define TGEC_HASH_MCAST_EN 0x00000200
  69. #define TGEC_HASH_ADR_MSK 0x000001ff
  70. #define DEFAULT_TX_IPG_LENGTH 12
  71. #define DEFAULT_MAX_FRAME_LENGTH 0x600
  72. #define DEFAULT_PAUSE_QUANT 0xf000
  73. /* number of pattern match registers (entries) */
  74. #define TGEC_NUM_OF_PADDRS 1
  75. /* Group address bit indication */
  76. #define GROUP_ADDRESS 0x0000010000000000LL
  77. /* Hash table size (= 32 bits*8 regs) */
  78. #define TGEC_HASH_TABLE_SIZE 512
  79. /* tGEC memory map */
  80. struct tgec_regs {
  81. u32 tgec_id; /* 0x000 Controller ID */
  82. u32 reserved001[1]; /* 0x004 */
  83. u32 command_config; /* 0x008 Control and configuration */
  84. u32 mac_addr_0; /* 0x00c Lower 32 bits of the MAC adr */
  85. u32 mac_addr_1; /* 0x010 Upper 16 bits of the MAC adr */
  86. u32 maxfrm; /* 0x014 Maximum frame length */
  87. u32 pause_quant; /* 0x018 Pause quanta */
  88. u32 rx_fifo_sections; /* 0x01c */
  89. u32 tx_fifo_sections; /* 0x020 */
  90. u32 rx_fifo_almost_f_e; /* 0x024 */
  91. u32 tx_fifo_almost_f_e; /* 0x028 */
  92. u32 hashtable_ctrl; /* 0x02c Hash table control */
  93. u32 mdio_cfg_status; /* 0x030 */
  94. u32 mdio_command; /* 0x034 */
  95. u32 mdio_data; /* 0x038 */
  96. u32 mdio_regaddr; /* 0x03c */
  97. u32 status; /* 0x040 */
  98. u32 tx_ipg_len; /* 0x044 Transmitter inter-packet-gap */
  99. u32 mac_addr_2; /* 0x048 Lower 32 bits of 2nd MAC adr */
  100. u32 mac_addr_3; /* 0x04c Upper 16 bits of 2nd MAC adr */
  101. u32 rx_fifo_ptr_rd; /* 0x050 */
  102. u32 rx_fifo_ptr_wr; /* 0x054 */
  103. u32 tx_fifo_ptr_rd; /* 0x058 */
  104. u32 tx_fifo_ptr_wr; /* 0x05c */
  105. u32 imask; /* 0x060 Interrupt mask */
  106. u32 ievent; /* 0x064 Interrupt event */
  107. u32 udp_port; /* 0x068 Defines a UDP Port number */
  108. u32 type_1588v2; /* 0x06c Type field for 1588v2 */
  109. u32 reserved070[4]; /* 0x070 */
  110. /* 10Ge Statistics Counter */
  111. u32 tfrm_u; /* 80 aFramesTransmittedOK */
  112. u32 tfrm_l; /* 84 aFramesTransmittedOK */
  113. u32 rfrm_u; /* 88 aFramesReceivedOK */
  114. u32 rfrm_l; /* 8c aFramesReceivedOK */
  115. u32 rfcs_u; /* 90 aFrameCheckSequenceErrors */
  116. u32 rfcs_l; /* 94 aFrameCheckSequenceErrors */
  117. u32 raln_u; /* 98 aAlignmentErrors */
  118. u32 raln_l; /* 9c aAlignmentErrors */
  119. u32 txpf_u; /* A0 aPAUSEMACCtrlFramesTransmitted */
  120. u32 txpf_l; /* A4 aPAUSEMACCtrlFramesTransmitted */
  121. u32 rxpf_u; /* A8 aPAUSEMACCtrlFramesReceived */
  122. u32 rxpf_l; /* Ac aPAUSEMACCtrlFramesReceived */
  123. u32 rlong_u; /* B0 aFrameTooLongErrors */
  124. u32 rlong_l; /* B4 aFrameTooLongErrors */
  125. u32 rflr_u; /* B8 aInRangeLengthErrors */
  126. u32 rflr_l; /* Bc aInRangeLengthErrors */
  127. u32 tvlan_u; /* C0 VLANTransmittedOK */
  128. u32 tvlan_l; /* C4 VLANTransmittedOK */
  129. u32 rvlan_u; /* C8 VLANReceivedOK */
  130. u32 rvlan_l; /* Cc VLANReceivedOK */
  131. u32 toct_u; /* D0 if_out_octets */
  132. u32 toct_l; /* D4 if_out_octets */
  133. u32 roct_u; /* D8 if_in_octets */
  134. u32 roct_l; /* Dc if_in_octets */
  135. u32 ruca_u; /* E0 if_in_ucast_pkts */
  136. u32 ruca_l; /* E4 if_in_ucast_pkts */
  137. u32 rmca_u; /* E8 ifInMulticastPkts */
  138. u32 rmca_l; /* Ec ifInMulticastPkts */
  139. u32 rbca_u; /* F0 ifInBroadcastPkts */
  140. u32 rbca_l; /* F4 ifInBroadcastPkts */
  141. u32 terr_u; /* F8 if_out_errors */
  142. u32 terr_l; /* Fc if_out_errors */
  143. u32 reserved100[2]; /* 100-108 */
  144. u32 tuca_u; /* 108 if_out_ucast_pkts */
  145. u32 tuca_l; /* 10c if_out_ucast_pkts */
  146. u32 tmca_u; /* 110 ifOutMulticastPkts */
  147. u32 tmca_l; /* 114 ifOutMulticastPkts */
  148. u32 tbca_u; /* 118 ifOutBroadcastPkts */
  149. u32 tbca_l; /* 11c ifOutBroadcastPkts */
  150. u32 rdrp_u; /* 120 etherStatsDropEvents */
  151. u32 rdrp_l; /* 124 etherStatsDropEvents */
  152. u32 reoct_u; /* 128 etherStatsOctets */
  153. u32 reoct_l; /* 12c etherStatsOctets */
  154. u32 rpkt_u; /* 130 etherStatsPkts */
  155. u32 rpkt_l; /* 134 etherStatsPkts */
  156. u32 trund_u; /* 138 etherStatsUndersizePkts */
  157. u32 trund_l; /* 13c etherStatsUndersizePkts */
  158. u32 r64_u; /* 140 etherStatsPkts64Octets */
  159. u32 r64_l; /* 144 etherStatsPkts64Octets */
  160. u32 r127_u; /* 148 etherStatsPkts65to127Octets */
  161. u32 r127_l; /* 14c etherStatsPkts65to127Octets */
  162. u32 r255_u; /* 150 etherStatsPkts128to255Octets */
  163. u32 r255_l; /* 154 etherStatsPkts128to255Octets */
  164. u32 r511_u; /* 158 etherStatsPkts256to511Octets */
  165. u32 r511_l; /* 15c etherStatsPkts256to511Octets */
  166. u32 r1023_u; /* 160 etherStatsPkts512to1023Octets */
  167. u32 r1023_l; /* 164 etherStatsPkts512to1023Octets */
  168. u32 r1518_u; /* 168 etherStatsPkts1024to1518Octets */
  169. u32 r1518_l; /* 16c etherStatsPkts1024to1518Octets */
  170. u32 r1519x_u; /* 170 etherStatsPkts1519toX */
  171. u32 r1519x_l; /* 174 etherStatsPkts1519toX */
  172. u32 trovr_u; /* 178 etherStatsOversizePkts */
  173. u32 trovr_l; /* 17c etherStatsOversizePkts */
  174. u32 trjbr_u; /* 180 etherStatsJabbers */
  175. u32 trjbr_l; /* 184 etherStatsJabbers */
  176. u32 trfrg_u; /* 188 etherStatsFragments */
  177. u32 trfrg_l; /* 18C etherStatsFragments */
  178. u32 rerr_u; /* 190 if_in_errors */
  179. u32 rerr_l; /* 194 if_in_errors */
  180. };
  181. struct tgec_cfg {
  182. bool pause_ignore;
  183. bool promiscuous_mode_enable;
  184. u16 max_frame_length;
  185. u16 pause_quant;
  186. u32 tx_ipg_length;
  187. };
  188. struct fman_mac {
  189. /* Pointer to the memory mapped registers. */
  190. struct tgec_regs __iomem *regs;
  191. /* MAC address of device; */
  192. u64 addr;
  193. u16 max_speed;
  194. void *dev_id; /* device cookie used by the exception cbs */
  195. fman_mac_exception_cb *exception_cb;
  196. fman_mac_exception_cb *event_cb;
  197. /* pointer to driver's global address hash table */
  198. struct eth_hash_t *multicast_addr_hash;
  199. /* pointer to driver's individual address hash table */
  200. struct eth_hash_t *unicast_addr_hash;
  201. u8 mac_id;
  202. u32 exceptions;
  203. struct tgec_cfg *cfg;
  204. void *fm;
  205. struct fman_rev_info fm_rev_info;
  206. };
  207. static void set_mac_address(struct tgec_regs __iomem *regs, u8 *adr)
  208. {
  209. u32 tmp0, tmp1;
  210. tmp0 = (u32)(adr[0] | adr[1] << 8 | adr[2] << 16 | adr[3] << 24);
  211. tmp1 = (u32)(adr[4] | adr[5] << 8);
  212. iowrite32be(tmp0, &regs->mac_addr_0);
  213. iowrite32be(tmp1, &regs->mac_addr_1);
  214. }
  215. static void set_dflts(struct tgec_cfg *cfg)
  216. {
  217. cfg->promiscuous_mode_enable = false;
  218. cfg->pause_ignore = false;
  219. cfg->tx_ipg_length = DEFAULT_TX_IPG_LENGTH;
  220. cfg->max_frame_length = DEFAULT_MAX_FRAME_LENGTH;
  221. cfg->pause_quant = DEFAULT_PAUSE_QUANT;
  222. }
  223. static int init(struct tgec_regs __iomem *regs, struct tgec_cfg *cfg,
  224. u32 exception_mask)
  225. {
  226. u32 tmp;
  227. /* Config */
  228. tmp = CMF_CFG_CRC_FWD;
  229. if (cfg->promiscuous_mode_enable)
  230. tmp |= CMD_CFG_PROMIS_EN;
  231. if (cfg->pause_ignore)
  232. tmp |= CMD_CFG_PAUSE_IGNORE;
  233. /* Payload length check disable */
  234. tmp |= CMD_CFG_NO_LEN_CHK;
  235. iowrite32be(tmp, &regs->command_config);
  236. /* Max Frame Length */
  237. iowrite32be((u32)cfg->max_frame_length, &regs->maxfrm);
  238. /* Pause Time */
  239. iowrite32be(cfg->pause_quant, &regs->pause_quant);
  240. /* clear all pending events and set-up interrupts */
  241. iowrite32be(0xffffffff, &regs->ievent);
  242. iowrite32be(ioread32be(&regs->imask) | exception_mask, &regs->imask);
  243. return 0;
  244. }
  245. static int check_init_parameters(struct fman_mac *tgec)
  246. {
  247. if (tgec->max_speed < SPEED_10000) {
  248. pr_err("10G MAC driver only support 10G speed\n");
  249. return -EINVAL;
  250. }
  251. if (tgec->addr == 0) {
  252. pr_err("Ethernet 10G MAC Must have valid MAC Address\n");
  253. return -EINVAL;
  254. }
  255. if (!tgec->exception_cb) {
  256. pr_err("uninitialized exception_cb\n");
  257. return -EINVAL;
  258. }
  259. if (!tgec->event_cb) {
  260. pr_err("uninitialized event_cb\n");
  261. return -EINVAL;
  262. }
  263. return 0;
  264. }
  265. static int get_exception_flag(enum fman_mac_exceptions exception)
  266. {
  267. u32 bit_mask;
  268. switch (exception) {
  269. case FM_MAC_EX_10G_MDIO_SCAN_EVENT:
  270. bit_mask = TGEC_IMASK_MDIO_SCAN_EVENT;
  271. break;
  272. case FM_MAC_EX_10G_MDIO_CMD_CMPL:
  273. bit_mask = TGEC_IMASK_MDIO_CMD_CMPL;
  274. break;
  275. case FM_MAC_EX_10G_REM_FAULT:
  276. bit_mask = TGEC_IMASK_REM_FAULT;
  277. break;
  278. case FM_MAC_EX_10G_LOC_FAULT:
  279. bit_mask = TGEC_IMASK_LOC_FAULT;
  280. break;
  281. case FM_MAC_EX_10G_TX_ECC_ER:
  282. bit_mask = TGEC_IMASK_TX_ECC_ER;
  283. break;
  284. case FM_MAC_EX_10G_TX_FIFO_UNFL:
  285. bit_mask = TGEC_IMASK_TX_FIFO_UNFL;
  286. break;
  287. case FM_MAC_EX_10G_TX_FIFO_OVFL:
  288. bit_mask = TGEC_IMASK_TX_FIFO_OVFL;
  289. break;
  290. case FM_MAC_EX_10G_TX_ER:
  291. bit_mask = TGEC_IMASK_TX_ER;
  292. break;
  293. case FM_MAC_EX_10G_RX_FIFO_OVFL:
  294. bit_mask = TGEC_IMASK_RX_FIFO_OVFL;
  295. break;
  296. case FM_MAC_EX_10G_RX_ECC_ER:
  297. bit_mask = TGEC_IMASK_RX_ECC_ER;
  298. break;
  299. case FM_MAC_EX_10G_RX_JAB_FRM:
  300. bit_mask = TGEC_IMASK_RX_JAB_FRM;
  301. break;
  302. case FM_MAC_EX_10G_RX_OVRSZ_FRM:
  303. bit_mask = TGEC_IMASK_RX_OVRSZ_FRM;
  304. break;
  305. case FM_MAC_EX_10G_RX_RUNT_FRM:
  306. bit_mask = TGEC_IMASK_RX_RUNT_FRM;
  307. break;
  308. case FM_MAC_EX_10G_RX_FRAG_FRM:
  309. bit_mask = TGEC_IMASK_RX_FRAG_FRM;
  310. break;
  311. case FM_MAC_EX_10G_RX_LEN_ER:
  312. bit_mask = TGEC_IMASK_RX_LEN_ER;
  313. break;
  314. case FM_MAC_EX_10G_RX_CRC_ER:
  315. bit_mask = TGEC_IMASK_RX_CRC_ER;
  316. break;
  317. case FM_MAC_EX_10G_RX_ALIGN_ER:
  318. bit_mask = TGEC_IMASK_RX_ALIGN_ER;
  319. break;
  320. default:
  321. bit_mask = 0;
  322. break;
  323. }
  324. return bit_mask;
  325. }
  326. static void tgec_err_exception(void *handle)
  327. {
  328. struct fman_mac *tgec = (struct fman_mac *)handle;
  329. struct tgec_regs __iomem *regs = tgec->regs;
  330. u32 event;
  331. /* do not handle MDIO events */
  332. event = ioread32be(&regs->ievent) &
  333. ~(TGEC_IMASK_MDIO_SCAN_EVENT |
  334. TGEC_IMASK_MDIO_CMD_CMPL);
  335. event &= ioread32be(&regs->imask);
  336. iowrite32be(event, &regs->ievent);
  337. if (event & TGEC_IMASK_REM_FAULT)
  338. tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_REM_FAULT);
  339. if (event & TGEC_IMASK_LOC_FAULT)
  340. tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_LOC_FAULT);
  341. if (event & TGEC_IMASK_TX_ECC_ER)
  342. tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_TX_ECC_ER);
  343. if (event & TGEC_IMASK_TX_FIFO_UNFL)
  344. tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_TX_FIFO_UNFL);
  345. if (event & TGEC_IMASK_TX_FIFO_OVFL)
  346. tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_TX_FIFO_OVFL);
  347. if (event & TGEC_IMASK_TX_ER)
  348. tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_TX_ER);
  349. if (event & TGEC_IMASK_RX_FIFO_OVFL)
  350. tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_RX_FIFO_OVFL);
  351. if (event & TGEC_IMASK_RX_ECC_ER)
  352. tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_RX_ECC_ER);
  353. if (event & TGEC_IMASK_RX_JAB_FRM)
  354. tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_RX_JAB_FRM);
  355. if (event & TGEC_IMASK_RX_OVRSZ_FRM)
  356. tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_RX_OVRSZ_FRM);
  357. if (event & TGEC_IMASK_RX_RUNT_FRM)
  358. tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_RX_RUNT_FRM);
  359. if (event & TGEC_IMASK_RX_FRAG_FRM)
  360. tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_RX_FRAG_FRM);
  361. if (event & TGEC_IMASK_RX_LEN_ER)
  362. tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_RX_LEN_ER);
  363. if (event & TGEC_IMASK_RX_CRC_ER)
  364. tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_RX_CRC_ER);
  365. if (event & TGEC_IMASK_RX_ALIGN_ER)
  366. tgec->exception_cb(tgec->dev_id, FM_MAC_EX_10G_RX_ALIGN_ER);
  367. }
  368. static void free_init_resources(struct fman_mac *tgec)
  369. {
  370. fman_unregister_intr(tgec->fm, FMAN_MOD_MAC, tgec->mac_id,
  371. FMAN_INTR_TYPE_ERR);
  372. /* release the driver's group hash table */
  373. free_hash_table(tgec->multicast_addr_hash);
  374. tgec->multicast_addr_hash = NULL;
  375. /* release the driver's individual hash table */
  376. free_hash_table(tgec->unicast_addr_hash);
  377. tgec->unicast_addr_hash = NULL;
  378. }
  379. static bool is_init_done(struct tgec_cfg *cfg)
  380. {
  381. /* Checks if tGEC driver parameters were initialized */
  382. if (!cfg)
  383. return true;
  384. return false;
  385. }
  386. int tgec_enable(struct fman_mac *tgec, enum comm_mode mode)
  387. {
  388. struct tgec_regs __iomem *regs = tgec->regs;
  389. u32 tmp;
  390. if (!is_init_done(tgec->cfg))
  391. return -EINVAL;
  392. tmp = ioread32be(&regs->command_config);
  393. if (mode & COMM_MODE_RX)
  394. tmp |= CMD_CFG_RX_EN;
  395. if (mode & COMM_MODE_TX)
  396. tmp |= CMD_CFG_TX_EN;
  397. iowrite32be(tmp, &regs->command_config);
  398. return 0;
  399. }
  400. int tgec_disable(struct fman_mac *tgec, enum comm_mode mode)
  401. {
  402. struct tgec_regs __iomem *regs = tgec->regs;
  403. u32 tmp;
  404. if (!is_init_done(tgec->cfg))
  405. return -EINVAL;
  406. tmp = ioread32be(&regs->command_config);
  407. if (mode & COMM_MODE_RX)
  408. tmp &= ~CMD_CFG_RX_EN;
  409. if (mode & COMM_MODE_TX)
  410. tmp &= ~CMD_CFG_TX_EN;
  411. iowrite32be(tmp, &regs->command_config);
  412. return 0;
  413. }
  414. int tgec_set_promiscuous(struct fman_mac *tgec, bool new_val)
  415. {
  416. struct tgec_regs __iomem *regs = tgec->regs;
  417. u32 tmp;
  418. if (!is_init_done(tgec->cfg))
  419. return -EINVAL;
  420. tmp = ioread32be(&regs->command_config);
  421. if (new_val)
  422. tmp |= CMD_CFG_PROMIS_EN;
  423. else
  424. tmp &= ~CMD_CFG_PROMIS_EN;
  425. iowrite32be(tmp, &regs->command_config);
  426. return 0;
  427. }
  428. int tgec_cfg_max_frame_len(struct fman_mac *tgec, u16 new_val)
  429. {
  430. if (is_init_done(tgec->cfg))
  431. return -EINVAL;
  432. tgec->cfg->max_frame_length = new_val;
  433. return 0;
  434. }
  435. int tgec_set_tx_pause_frames(struct fman_mac *tgec, u8 __maybe_unused priority,
  436. u16 pause_time, u16 __maybe_unused thresh_time)
  437. {
  438. struct tgec_regs __iomem *regs = tgec->regs;
  439. if (!is_init_done(tgec->cfg))
  440. return -EINVAL;
  441. iowrite32be((u32)pause_time, &regs->pause_quant);
  442. return 0;
  443. }
  444. int tgec_accept_rx_pause_frames(struct fman_mac *tgec, bool en)
  445. {
  446. struct tgec_regs __iomem *regs = tgec->regs;
  447. u32 tmp;
  448. if (!is_init_done(tgec->cfg))
  449. return -EINVAL;
  450. tmp = ioread32be(&regs->command_config);
  451. if (!en)
  452. tmp |= CMD_CFG_PAUSE_IGNORE;
  453. else
  454. tmp &= ~CMD_CFG_PAUSE_IGNORE;
  455. iowrite32be(tmp, &regs->command_config);
  456. return 0;
  457. }
  458. int tgec_modify_mac_address(struct fman_mac *tgec, enet_addr_t *p_enet_addr)
  459. {
  460. if (!is_init_done(tgec->cfg))
  461. return -EINVAL;
  462. tgec->addr = ENET_ADDR_TO_UINT64(*p_enet_addr);
  463. set_mac_address(tgec->regs, (u8 *)(*p_enet_addr));
  464. return 0;
  465. }
  466. int tgec_add_hash_mac_address(struct fman_mac *tgec, enet_addr_t *eth_addr)
  467. {
  468. struct tgec_regs __iomem *regs = tgec->regs;
  469. struct eth_hash_entry *hash_entry;
  470. u32 crc = 0xFFFFFFFF, hash;
  471. u64 addr;
  472. if (!is_init_done(tgec->cfg))
  473. return -EINVAL;
  474. addr = ENET_ADDR_TO_UINT64(*eth_addr);
  475. if (!(addr & GROUP_ADDRESS)) {
  476. /* Unicast addresses not supported in hash */
  477. pr_err("Unicast Address\n");
  478. return -EINVAL;
  479. }
  480. /* CRC calculation */
  481. crc = crc32_le(crc, (u8 *)eth_addr, ETH_ALEN);
  482. crc = bitrev32(crc);
  483. /* Take 9 MSB bits */
  484. hash = (crc >> TGEC_HASH_MCAST_SHIFT) & TGEC_HASH_ADR_MSK;
  485. /* Create element to be added to the driver hash table */
  486. hash_entry = kmalloc(sizeof(*hash_entry), GFP_KERNEL);
  487. if (!hash_entry)
  488. return -ENOMEM;
  489. hash_entry->addr = addr;
  490. INIT_LIST_HEAD(&hash_entry->node);
  491. list_add_tail(&hash_entry->node,
  492. &tgec->multicast_addr_hash->lsts[hash]);
  493. iowrite32be((hash | TGEC_HASH_MCAST_EN), &regs->hashtable_ctrl);
  494. return 0;
  495. }
  496. int tgec_del_hash_mac_address(struct fman_mac *tgec, enet_addr_t *eth_addr)
  497. {
  498. struct tgec_regs __iomem *regs = tgec->regs;
  499. struct eth_hash_entry *hash_entry = NULL;
  500. struct list_head *pos;
  501. u32 crc = 0xFFFFFFFF, hash;
  502. u64 addr;
  503. if (!is_init_done(tgec->cfg))
  504. return -EINVAL;
  505. addr = ((*(u64 *)eth_addr) >> 16);
  506. /* CRC calculation */
  507. crc = crc32_le(crc, (u8 *)eth_addr, ETH_ALEN);
  508. crc = bitrev32(crc);
  509. /* Take 9 MSB bits */
  510. hash = (crc >> TGEC_HASH_MCAST_SHIFT) & TGEC_HASH_ADR_MSK;
  511. list_for_each(pos, &tgec->multicast_addr_hash->lsts[hash]) {
  512. hash_entry = ETH_HASH_ENTRY_OBJ(pos);
  513. if (hash_entry->addr == addr) {
  514. list_del_init(&hash_entry->node);
  515. kfree(hash_entry);
  516. break;
  517. }
  518. }
  519. if (list_empty(&tgec->multicast_addr_hash->lsts[hash]))
  520. iowrite32be((hash & ~TGEC_HASH_MCAST_EN),
  521. &regs->hashtable_ctrl);
  522. return 0;
  523. }
  524. int tgec_get_version(struct fman_mac *tgec, u32 *mac_version)
  525. {
  526. struct tgec_regs __iomem *regs = tgec->regs;
  527. if (!is_init_done(tgec->cfg))
  528. return -EINVAL;
  529. *mac_version = ioread32be(&regs->tgec_id);
  530. return 0;
  531. }
  532. int tgec_set_exception(struct fman_mac *tgec,
  533. enum fman_mac_exceptions exception, bool enable)
  534. {
  535. struct tgec_regs __iomem *regs = tgec->regs;
  536. u32 bit_mask = 0;
  537. if (!is_init_done(tgec->cfg))
  538. return -EINVAL;
  539. bit_mask = get_exception_flag(exception);
  540. if (bit_mask) {
  541. if (enable)
  542. tgec->exceptions |= bit_mask;
  543. else
  544. tgec->exceptions &= ~bit_mask;
  545. } else {
  546. pr_err("Undefined exception\n");
  547. return -EINVAL;
  548. }
  549. if (enable)
  550. iowrite32be(ioread32be(&regs->imask) | bit_mask, &regs->imask);
  551. else
  552. iowrite32be(ioread32be(&regs->imask) & ~bit_mask, &regs->imask);
  553. return 0;
  554. }
  555. int tgec_init(struct fman_mac *tgec)
  556. {
  557. struct tgec_cfg *cfg;
  558. enet_addr_t eth_addr;
  559. int err;
  560. if (is_init_done(tgec->cfg))
  561. return -EINVAL;
  562. if (DEFAULT_RESET_ON_INIT &&
  563. (fman_reset_mac(tgec->fm, tgec->mac_id) != 0)) {
  564. pr_err("Can't reset MAC!\n");
  565. return -EINVAL;
  566. }
  567. err = check_init_parameters(tgec);
  568. if (err)
  569. return err;
  570. cfg = tgec->cfg;
  571. MAKE_ENET_ADDR_FROM_UINT64(tgec->addr, eth_addr);
  572. set_mac_address(tgec->regs, (u8 *)eth_addr);
  573. /* interrupts */
  574. /* FM_10G_REM_N_LCL_FLT_EX_10GMAC_ERRATA_SW005 Errata workaround */
  575. if (tgec->fm_rev_info.major <= 2)
  576. tgec->exceptions &= ~(TGEC_IMASK_REM_FAULT |
  577. TGEC_IMASK_LOC_FAULT);
  578. err = init(tgec->regs, cfg, tgec->exceptions);
  579. if (err) {
  580. free_init_resources(tgec);
  581. pr_err("TGEC version doesn't support this i/f mode\n");
  582. return err;
  583. }
  584. /* Max Frame Length */
  585. err = fman_set_mac_max_frame(tgec->fm, tgec->mac_id,
  586. cfg->max_frame_length);
  587. if (err) {
  588. pr_err("Setting max frame length FAILED\n");
  589. free_init_resources(tgec);
  590. return -EINVAL;
  591. }
  592. /* FM_TX_FIFO_CORRUPTION_ERRATA_10GMAC_A007 Errata workaround */
  593. if (tgec->fm_rev_info.major == 2) {
  594. struct tgec_regs __iomem *regs = tgec->regs;
  595. u32 tmp;
  596. /* restore the default tx ipg Length */
  597. tmp = (ioread32be(&regs->tx_ipg_len) &
  598. ~TGEC_TX_IPG_LENGTH_MASK) | 12;
  599. iowrite32be(tmp, &regs->tx_ipg_len);
  600. }
  601. tgec->multicast_addr_hash = alloc_hash_table(TGEC_HASH_TABLE_SIZE);
  602. if (!tgec->multicast_addr_hash) {
  603. free_init_resources(tgec);
  604. pr_err("allocation hash table is FAILED\n");
  605. return -ENOMEM;
  606. }
  607. tgec->unicast_addr_hash = alloc_hash_table(TGEC_HASH_TABLE_SIZE);
  608. if (!tgec->unicast_addr_hash) {
  609. free_init_resources(tgec);
  610. pr_err("allocation hash table is FAILED\n");
  611. return -ENOMEM;
  612. }
  613. fman_register_intr(tgec->fm, FMAN_MOD_MAC, tgec->mac_id,
  614. FMAN_INTR_TYPE_ERR, tgec_err_exception, tgec);
  615. kfree(cfg);
  616. tgec->cfg = NULL;
  617. return 0;
  618. }
  619. int tgec_free(struct fman_mac *tgec)
  620. {
  621. free_init_resources(tgec);
  622. kfree(tgec->cfg);
  623. kfree(tgec);
  624. return 0;
  625. }
  626. struct fman_mac *tgec_config(struct fman_mac_params *params)
  627. {
  628. struct fman_mac *tgec;
  629. struct tgec_cfg *cfg;
  630. void __iomem *base_addr;
  631. base_addr = params->base_addr;
  632. /* allocate memory for the UCC GETH data structure. */
  633. tgec = kzalloc(sizeof(*tgec), GFP_KERNEL);
  634. if (!tgec)
  635. return NULL;
  636. /* allocate memory for the 10G MAC driver parameters data structure. */
  637. cfg = kzalloc(sizeof(*cfg), GFP_KERNEL);
  638. if (!cfg) {
  639. tgec_free(tgec);
  640. return NULL;
  641. }
  642. /* Plant parameter structure pointer */
  643. tgec->cfg = cfg;
  644. set_dflts(cfg);
  645. tgec->regs = base_addr;
  646. tgec->addr = ENET_ADDR_TO_UINT64(params->addr);
  647. tgec->max_speed = params->max_speed;
  648. tgec->mac_id = params->mac_id;
  649. tgec->exceptions = (TGEC_IMASK_MDIO_SCAN_EVENT |
  650. TGEC_IMASK_REM_FAULT |
  651. TGEC_IMASK_LOC_FAULT |
  652. TGEC_IMASK_TX_ECC_ER |
  653. TGEC_IMASK_TX_FIFO_UNFL |
  654. TGEC_IMASK_TX_FIFO_OVFL |
  655. TGEC_IMASK_TX_ER |
  656. TGEC_IMASK_RX_FIFO_OVFL |
  657. TGEC_IMASK_RX_ECC_ER |
  658. TGEC_IMASK_RX_JAB_FRM |
  659. TGEC_IMASK_RX_OVRSZ_FRM |
  660. TGEC_IMASK_RX_RUNT_FRM |
  661. TGEC_IMASK_RX_FRAG_FRM |
  662. TGEC_IMASK_RX_CRC_ER |
  663. TGEC_IMASK_RX_ALIGN_ER);
  664. tgec->exception_cb = params->exception_cb;
  665. tgec->event_cb = params->event_cb;
  666. tgec->dev_id = params->dev_id;
  667. tgec->fm = params->fm;
  668. /* Save FMan revision */
  669. fman_get_revision(tgec->fm, &tgec->fm_rev_info);
  670. return tgec;
  671. }