uli526x.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844
  1. /*
  2. This program is free software; you can redistribute it and/or
  3. modify it under the terms of the GNU General Public License
  4. as published by the Free Software Foundation; either version 2
  5. of the License, or (at your option) any later version.
  6. This program is distributed in the hope that it will be useful,
  7. but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. GNU General Public License for more details.
  10. */
  11. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  12. #define DRV_NAME "uli526x"
  13. #define DRV_VERSION "0.9.3"
  14. #define DRV_RELDATE "2005-7-29"
  15. #include <linux/module.h>
  16. #include <linux/kernel.h>
  17. #include <linux/string.h>
  18. #include <linux/timer.h>
  19. #include <linux/errno.h>
  20. #include <linux/ioport.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/pci.h>
  23. #include <linux/init.h>
  24. #include <linux/netdevice.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/skbuff.h>
  28. #include <linux/delay.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/bitops.h>
  32. #include <asm/processor.h>
  33. #include <asm/io.h>
  34. #include <asm/dma.h>
  35. #include <linux/uaccess.h>
  36. #define uw32(reg, val) iowrite32(val, ioaddr + (reg))
  37. #define ur32(reg) ioread32(ioaddr + (reg))
  38. /* Board/System/Debug information/definition ---------------- */
  39. #define PCI_ULI5261_ID 0x526110B9 /* ULi M5261 ID*/
  40. #define PCI_ULI5263_ID 0x526310B9 /* ULi M5263 ID*/
  41. #define ULI526X_IO_SIZE 0x100
  42. #define TX_DESC_CNT 0x20 /* Allocated Tx descriptors */
  43. #define RX_DESC_CNT 0x30 /* Allocated Rx descriptors */
  44. #define TX_FREE_DESC_CNT (TX_DESC_CNT - 2) /* Max TX packet count */
  45. #define TX_WAKE_DESC_CNT (TX_DESC_CNT - 3) /* TX wakeup count */
  46. #define DESC_ALL_CNT (TX_DESC_CNT + RX_DESC_CNT)
  47. #define TX_BUF_ALLOC 0x600
  48. #define RX_ALLOC_SIZE 0x620
  49. #define ULI526X_RESET 1
  50. #define CR0_DEFAULT 0
  51. #define CR6_DEFAULT 0x22200000
  52. #define CR7_DEFAULT 0x180c1
  53. #define CR15_DEFAULT 0x06 /* TxJabber RxWatchdog */
  54. #define TDES0_ERR_MASK 0x4302 /* TXJT, LC, EC, FUE */
  55. #define MAX_PACKET_SIZE 1514
  56. #define ULI5261_MAX_MULTICAST 14
  57. #define RX_COPY_SIZE 100
  58. #define MAX_CHECK_PACKET 0x8000
  59. #define ULI526X_10MHF 0
  60. #define ULI526X_100MHF 1
  61. #define ULI526X_10MFD 4
  62. #define ULI526X_100MFD 5
  63. #define ULI526X_AUTO 8
  64. #define ULI526X_TXTH_72 0x400000 /* TX TH 72 byte */
  65. #define ULI526X_TXTH_96 0x404000 /* TX TH 96 byte */
  66. #define ULI526X_TXTH_128 0x0000 /* TX TH 128 byte */
  67. #define ULI526X_TXTH_256 0x4000 /* TX TH 256 byte */
  68. #define ULI526X_TXTH_512 0x8000 /* TX TH 512 byte */
  69. #define ULI526X_TXTH_1K 0xC000 /* TX TH 1K byte */
  70. #define ULI526X_TIMER_WUT (jiffies + HZ * 1)/* timer wakeup time : 1 second */
  71. #define ULI526X_TX_TIMEOUT ((16*HZ)/2) /* tx packet time-out time 8 s" */
  72. #define ULI526X_TX_KICK (4*HZ/2) /* tx packet Kick-out time 2 s" */
  73. #define ULI526X_DBUG(dbug_now, msg, value) \
  74. do { \
  75. if (uli526x_debug || (dbug_now)) \
  76. pr_err("%s %lx\n", (msg), (long) (value)); \
  77. } while (0)
  78. #define SHOW_MEDIA_TYPE(mode) \
  79. pr_err("Change Speed to %sMhz %s duplex\n", \
  80. mode & 1 ? "100" : "10", \
  81. mode & 4 ? "full" : "half");
  82. /* CR9 definition: SROM/MII */
  83. #define CR9_SROM_READ 0x4800
  84. #define CR9_SRCS 0x1
  85. #define CR9_SRCLK 0x2
  86. #define CR9_CRDOUT 0x8
  87. #define SROM_DATA_0 0x0
  88. #define SROM_DATA_1 0x4
  89. #define PHY_DATA_1 0x20000
  90. #define PHY_DATA_0 0x00000
  91. #define MDCLKH 0x10000
  92. #define PHY_POWER_DOWN 0x800
  93. #define SROM_V41_CODE 0x14
  94. /* Structure/enum declaration ------------------------------- */
  95. struct tx_desc {
  96. __le32 tdes0, tdes1, tdes2, tdes3; /* Data for the card */
  97. char *tx_buf_ptr; /* Data for us */
  98. struct tx_desc *next_tx_desc;
  99. } __attribute__(( aligned(32) ));
  100. struct rx_desc {
  101. __le32 rdes0, rdes1, rdes2, rdes3; /* Data for the card */
  102. struct sk_buff *rx_skb_ptr; /* Data for us */
  103. struct rx_desc *next_rx_desc;
  104. } __attribute__(( aligned(32) ));
  105. struct uli526x_board_info {
  106. struct uli_phy_ops {
  107. void (*write)(struct uli526x_board_info *, u8, u8, u16);
  108. u16 (*read)(struct uli526x_board_info *, u8, u8);
  109. } phy;
  110. struct net_device *next_dev; /* next device */
  111. struct pci_dev *pdev; /* PCI device */
  112. spinlock_t lock;
  113. void __iomem *ioaddr; /* I/O base address */
  114. u32 cr0_data;
  115. u32 cr5_data;
  116. u32 cr6_data;
  117. u32 cr7_data;
  118. u32 cr15_data;
  119. /* pointer for memory physical address */
  120. dma_addr_t buf_pool_dma_ptr; /* Tx buffer pool memory */
  121. dma_addr_t buf_pool_dma_start; /* Tx buffer pool align dword */
  122. dma_addr_t desc_pool_dma_ptr; /* descriptor pool memory */
  123. dma_addr_t first_tx_desc_dma;
  124. dma_addr_t first_rx_desc_dma;
  125. /* descriptor pointer */
  126. unsigned char *buf_pool_ptr; /* Tx buffer pool memory */
  127. unsigned char *buf_pool_start; /* Tx buffer pool align dword */
  128. unsigned char *desc_pool_ptr; /* descriptor pool memory */
  129. struct tx_desc *first_tx_desc;
  130. struct tx_desc *tx_insert_ptr;
  131. struct tx_desc *tx_remove_ptr;
  132. struct rx_desc *first_rx_desc;
  133. struct rx_desc *rx_insert_ptr;
  134. struct rx_desc *rx_ready_ptr; /* packet come pointer */
  135. unsigned long tx_packet_cnt; /* transmitted packet count */
  136. unsigned long rx_avail_cnt; /* available rx descriptor count */
  137. unsigned long interval_rx_cnt; /* rx packet count a callback time */
  138. u16 dbug_cnt;
  139. u16 NIC_capability; /* NIC media capability */
  140. u16 PHY_reg4; /* Saved Phyxcer register 4 value */
  141. u8 media_mode; /* user specify media mode */
  142. u8 op_mode; /* real work media mode */
  143. u8 phy_addr;
  144. u8 link_failed; /* Ever link failed */
  145. u8 wait_reset; /* Hardware failed, need to reset */
  146. struct timer_list timer;
  147. /* Driver defined statistic counter */
  148. unsigned long tx_fifo_underrun;
  149. unsigned long tx_loss_carrier;
  150. unsigned long tx_no_carrier;
  151. unsigned long tx_late_collision;
  152. unsigned long tx_excessive_collision;
  153. unsigned long tx_jabber_timeout;
  154. unsigned long reset_count;
  155. unsigned long reset_cr8;
  156. unsigned long reset_fatal;
  157. unsigned long reset_TXtimeout;
  158. /* NIC SROM data */
  159. unsigned char srom[128];
  160. u8 init;
  161. };
  162. enum uli526x_offsets {
  163. DCR0 = 0x00, DCR1 = 0x08, DCR2 = 0x10, DCR3 = 0x18, DCR4 = 0x20,
  164. DCR5 = 0x28, DCR6 = 0x30, DCR7 = 0x38, DCR8 = 0x40, DCR9 = 0x48,
  165. DCR10 = 0x50, DCR11 = 0x58, DCR12 = 0x60, DCR13 = 0x68, DCR14 = 0x70,
  166. DCR15 = 0x78
  167. };
  168. enum uli526x_CR6_bits {
  169. CR6_RXSC = 0x2, CR6_PBF = 0x8, CR6_PM = 0x40, CR6_PAM = 0x80,
  170. CR6_FDM = 0x200, CR6_TXSC = 0x2000, CR6_STI = 0x100000,
  171. CR6_SFT = 0x200000, CR6_RXA = 0x40000000, CR6_NO_PURGE = 0x20000000
  172. };
  173. /* Global variable declaration ----------------------------- */
  174. static int printed_version;
  175. static const char version[] =
  176. "ULi M5261/M5263 net driver, version " DRV_VERSION " (" DRV_RELDATE ")";
  177. static int uli526x_debug;
  178. static unsigned char uli526x_media_mode = ULI526X_AUTO;
  179. static u32 uli526x_cr6_user_set;
  180. /* For module input parameter */
  181. static int debug;
  182. static u32 cr6set;
  183. static int mode = 8;
  184. /* function declaration ------------------------------------- */
  185. static int uli526x_open(struct net_device *);
  186. static netdev_tx_t uli526x_start_xmit(struct sk_buff *,
  187. struct net_device *);
  188. static int uli526x_stop(struct net_device *);
  189. static void uli526x_set_filter_mode(struct net_device *);
  190. static const struct ethtool_ops netdev_ethtool_ops;
  191. static u16 read_srom_word(struct uli526x_board_info *, int);
  192. static irqreturn_t uli526x_interrupt(int, void *);
  193. #ifdef CONFIG_NET_POLL_CONTROLLER
  194. static void uli526x_poll(struct net_device *dev);
  195. #endif
  196. static void uli526x_descriptor_init(struct net_device *, void __iomem *);
  197. static void allocate_rx_buffer(struct net_device *);
  198. static void update_cr6(u32, void __iomem *);
  199. static void send_filter_frame(struct net_device *, int);
  200. static u16 phy_readby_cr9(struct uli526x_board_info *, u8, u8);
  201. static u16 phy_readby_cr10(struct uli526x_board_info *, u8, u8);
  202. static void phy_writeby_cr9(struct uli526x_board_info *, u8, u8, u16);
  203. static void phy_writeby_cr10(struct uli526x_board_info *, u8, u8, u16);
  204. static void phy_write_1bit(struct uli526x_board_info *db, u32);
  205. static u16 phy_read_1bit(struct uli526x_board_info *db);
  206. static u8 uli526x_sense_speed(struct uli526x_board_info *);
  207. static void uli526x_process_mode(struct uli526x_board_info *);
  208. static void uli526x_timer(unsigned long);
  209. static void uli526x_rx_packet(struct net_device *, struct uli526x_board_info *);
  210. static void uli526x_free_tx_pkt(struct net_device *, struct uli526x_board_info *);
  211. static void uli526x_reuse_skb(struct uli526x_board_info *, struct sk_buff *);
  212. static void uli526x_dynamic_reset(struct net_device *);
  213. static void uli526x_free_rxbuffer(struct uli526x_board_info *);
  214. static void uli526x_init(struct net_device *);
  215. static void uli526x_set_phyxcer(struct uli526x_board_info *);
  216. static void srom_clk_write(struct uli526x_board_info *db, u32 data)
  217. {
  218. void __iomem *ioaddr = db->ioaddr;
  219. uw32(DCR9, data | CR9_SROM_READ | CR9_SRCS);
  220. udelay(5);
  221. uw32(DCR9, data | CR9_SROM_READ | CR9_SRCS | CR9_SRCLK);
  222. udelay(5);
  223. uw32(DCR9, data | CR9_SROM_READ | CR9_SRCS);
  224. udelay(5);
  225. }
  226. /* ULI526X network board routine ---------------------------- */
  227. static const struct net_device_ops netdev_ops = {
  228. .ndo_open = uli526x_open,
  229. .ndo_stop = uli526x_stop,
  230. .ndo_start_xmit = uli526x_start_xmit,
  231. .ndo_set_rx_mode = uli526x_set_filter_mode,
  232. .ndo_set_mac_address = eth_mac_addr,
  233. .ndo_validate_addr = eth_validate_addr,
  234. #ifdef CONFIG_NET_POLL_CONTROLLER
  235. .ndo_poll_controller = uli526x_poll,
  236. #endif
  237. };
  238. /*
  239. * Search ULI526X board, allocate space and register it
  240. */
  241. static int uli526x_init_one(struct pci_dev *pdev,
  242. const struct pci_device_id *ent)
  243. {
  244. struct uli526x_board_info *db; /* board information structure */
  245. struct net_device *dev;
  246. void __iomem *ioaddr;
  247. int i, err;
  248. ULI526X_DBUG(0, "uli526x_init_one()", 0);
  249. if (!printed_version++)
  250. pr_info("%s\n", version);
  251. /* Init network device */
  252. dev = alloc_etherdev(sizeof(*db));
  253. if (dev == NULL)
  254. return -ENOMEM;
  255. SET_NETDEV_DEV(dev, &pdev->dev);
  256. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  257. pr_warn("32-bit PCI DMA not available\n");
  258. err = -ENODEV;
  259. goto err_out_free;
  260. }
  261. /* Enable Master/IO access, Disable memory access */
  262. err = pci_enable_device(pdev);
  263. if (err)
  264. goto err_out_free;
  265. if (!pci_resource_start(pdev, 0)) {
  266. pr_err("I/O base is zero\n");
  267. err = -ENODEV;
  268. goto err_out_disable;
  269. }
  270. if (pci_resource_len(pdev, 0) < (ULI526X_IO_SIZE) ) {
  271. pr_err("Allocated I/O size too small\n");
  272. err = -ENODEV;
  273. goto err_out_disable;
  274. }
  275. err = pci_request_regions(pdev, DRV_NAME);
  276. if (err < 0) {
  277. pr_err("Failed to request PCI regions\n");
  278. goto err_out_disable;
  279. }
  280. /* Init system & device */
  281. db = netdev_priv(dev);
  282. /* Allocate Tx/Rx descriptor memory */
  283. err = -ENOMEM;
  284. db->desc_pool_ptr = pci_alloc_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20, &db->desc_pool_dma_ptr);
  285. if (!db->desc_pool_ptr)
  286. goto err_out_release;
  287. db->buf_pool_ptr = pci_alloc_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4, &db->buf_pool_dma_ptr);
  288. if (!db->buf_pool_ptr)
  289. goto err_out_free_tx_desc;
  290. db->first_tx_desc = (struct tx_desc *) db->desc_pool_ptr;
  291. db->first_tx_desc_dma = db->desc_pool_dma_ptr;
  292. db->buf_pool_start = db->buf_pool_ptr;
  293. db->buf_pool_dma_start = db->buf_pool_dma_ptr;
  294. switch (ent->driver_data) {
  295. case PCI_ULI5263_ID:
  296. db->phy.write = phy_writeby_cr10;
  297. db->phy.read = phy_readby_cr10;
  298. break;
  299. default:
  300. db->phy.write = phy_writeby_cr9;
  301. db->phy.read = phy_readby_cr9;
  302. break;
  303. }
  304. /* IO region. */
  305. ioaddr = pci_iomap(pdev, 0, 0);
  306. if (!ioaddr)
  307. goto err_out_free_tx_buf;
  308. db->ioaddr = ioaddr;
  309. db->pdev = pdev;
  310. db->init = 1;
  311. pci_set_drvdata(pdev, dev);
  312. /* Register some necessary functions */
  313. dev->netdev_ops = &netdev_ops;
  314. dev->ethtool_ops = &netdev_ethtool_ops;
  315. spin_lock_init(&db->lock);
  316. /* read 64 word srom data */
  317. for (i = 0; i < 64; i++)
  318. ((__le16 *) db->srom)[i] = cpu_to_le16(read_srom_word(db, i));
  319. /* Set Node address */
  320. if(((u16 *) db->srom)[0] == 0xffff || ((u16 *) db->srom)[0] == 0) /* SROM absent, so read MAC address from ID Table */
  321. {
  322. uw32(DCR0, 0x10000); //Diagnosis mode
  323. uw32(DCR13, 0x1c0); //Reset dianostic pointer port
  324. uw32(DCR14, 0); //Clear reset port
  325. uw32(DCR14, 0x10); //Reset ID Table pointer
  326. uw32(DCR14, 0); //Clear reset port
  327. uw32(DCR13, 0); //Clear CR13
  328. uw32(DCR13, 0x1b0); //Select ID Table access port
  329. //Read MAC address from CR14
  330. for (i = 0; i < 6; i++)
  331. dev->dev_addr[i] = ur32(DCR14);
  332. //Read end
  333. uw32(DCR13, 0); //Clear CR13
  334. uw32(DCR0, 0); //Clear CR0
  335. udelay(10);
  336. }
  337. else /*Exist SROM*/
  338. {
  339. for (i = 0; i < 6; i++)
  340. dev->dev_addr[i] = db->srom[20 + i];
  341. }
  342. err = register_netdev (dev);
  343. if (err)
  344. goto err_out_unmap;
  345. netdev_info(dev, "ULi M%04lx at pci%s, %pM, irq %d\n",
  346. ent->driver_data >> 16, pci_name(pdev),
  347. dev->dev_addr, pdev->irq);
  348. pci_set_master(pdev);
  349. return 0;
  350. err_out_unmap:
  351. pci_iounmap(pdev, db->ioaddr);
  352. err_out_free_tx_buf:
  353. pci_free_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  354. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  355. err_out_free_tx_desc:
  356. pci_free_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20,
  357. db->desc_pool_ptr, db->desc_pool_dma_ptr);
  358. err_out_release:
  359. pci_release_regions(pdev);
  360. err_out_disable:
  361. pci_disable_device(pdev);
  362. err_out_free:
  363. free_netdev(dev);
  364. return err;
  365. }
  366. static void uli526x_remove_one(struct pci_dev *pdev)
  367. {
  368. struct net_device *dev = pci_get_drvdata(pdev);
  369. struct uli526x_board_info *db = netdev_priv(dev);
  370. unregister_netdev(dev);
  371. pci_iounmap(pdev, db->ioaddr);
  372. pci_free_consistent(db->pdev, sizeof(struct tx_desc) *
  373. DESC_ALL_CNT + 0x20, db->desc_pool_ptr,
  374. db->desc_pool_dma_ptr);
  375. pci_free_consistent(db->pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  376. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  377. pci_release_regions(pdev);
  378. pci_disable_device(pdev);
  379. free_netdev(dev);
  380. }
  381. /*
  382. * Open the interface.
  383. * The interface is opened whenever "ifconfig" activates it.
  384. */
  385. static int uli526x_open(struct net_device *dev)
  386. {
  387. int ret;
  388. struct uli526x_board_info *db = netdev_priv(dev);
  389. ULI526X_DBUG(0, "uli526x_open", 0);
  390. /* system variable init */
  391. db->cr6_data = CR6_DEFAULT | uli526x_cr6_user_set;
  392. db->tx_packet_cnt = 0;
  393. db->rx_avail_cnt = 0;
  394. db->link_failed = 1;
  395. netif_carrier_off(dev);
  396. db->wait_reset = 0;
  397. db->NIC_capability = 0xf; /* All capability*/
  398. db->PHY_reg4 = 0x1e0;
  399. /* CR6 operation mode decision */
  400. db->cr6_data |= ULI526X_TXTH_256;
  401. db->cr0_data = CR0_DEFAULT;
  402. /* Initialize ULI526X board */
  403. uli526x_init(dev);
  404. ret = request_irq(db->pdev->irq, uli526x_interrupt, IRQF_SHARED,
  405. dev->name, dev);
  406. if (ret)
  407. return ret;
  408. /* Active System Interface */
  409. netif_wake_queue(dev);
  410. /* set and active a timer process */
  411. init_timer(&db->timer);
  412. db->timer.expires = ULI526X_TIMER_WUT + HZ * 2;
  413. db->timer.data = (unsigned long)dev;
  414. db->timer.function = uli526x_timer;
  415. add_timer(&db->timer);
  416. return 0;
  417. }
  418. /* Initialize ULI526X board
  419. * Reset ULI526X board
  420. * Initialize TX/Rx descriptor chain structure
  421. * Send the set-up frame
  422. * Enable Tx/Rx machine
  423. */
  424. static void uli526x_init(struct net_device *dev)
  425. {
  426. struct uli526x_board_info *db = netdev_priv(dev);
  427. struct uli_phy_ops *phy = &db->phy;
  428. void __iomem *ioaddr = db->ioaddr;
  429. u8 phy_tmp;
  430. u8 timeout;
  431. u16 phy_reg_reset;
  432. ULI526X_DBUG(0, "uli526x_init()", 0);
  433. /* Reset M526x MAC controller */
  434. uw32(DCR0, ULI526X_RESET); /* RESET MAC */
  435. udelay(100);
  436. uw32(DCR0, db->cr0_data);
  437. udelay(5);
  438. /* Phy addr : In some boards,M5261/M5263 phy address != 1 */
  439. db->phy_addr = 1;
  440. for (phy_tmp = 0; phy_tmp < 32; phy_tmp++) {
  441. u16 phy_value;
  442. phy_value = phy->read(db, phy_tmp, 3); //peer add
  443. if (phy_value != 0xffff && phy_value != 0) {
  444. db->phy_addr = phy_tmp;
  445. break;
  446. }
  447. }
  448. if (phy_tmp == 32)
  449. pr_warn("Can not find the phy address!!!\n");
  450. /* Parser SROM and media mode */
  451. db->media_mode = uli526x_media_mode;
  452. /* phyxcer capability setting */
  453. phy_reg_reset = phy->read(db, db->phy_addr, 0);
  454. phy_reg_reset = (phy_reg_reset | 0x8000);
  455. phy->write(db, db->phy_addr, 0, phy_reg_reset);
  456. /* See IEEE 802.3-2002.pdf (Section 2, Chapter "22.2.4 Management
  457. * functions") or phy data sheet for details on phy reset
  458. */
  459. udelay(500);
  460. timeout = 10;
  461. while (timeout-- && phy->read(db, db->phy_addr, 0) & 0x8000)
  462. udelay(100);
  463. /* Process Phyxcer Media Mode */
  464. uli526x_set_phyxcer(db);
  465. /* Media Mode Process */
  466. if ( !(db->media_mode & ULI526X_AUTO) )
  467. db->op_mode = db->media_mode; /* Force Mode */
  468. /* Initialize Transmit/Receive descriptor and CR3/4 */
  469. uli526x_descriptor_init(dev, ioaddr);
  470. /* Init CR6 to program M526X operation */
  471. update_cr6(db->cr6_data, ioaddr);
  472. /* Send setup frame */
  473. send_filter_frame(dev, netdev_mc_count(dev)); /* M5261/M5263 */
  474. /* Init CR7, interrupt active bit */
  475. db->cr7_data = CR7_DEFAULT;
  476. uw32(DCR7, db->cr7_data);
  477. /* Init CR15, Tx jabber and Rx watchdog timer */
  478. uw32(DCR15, db->cr15_data);
  479. /* Enable ULI526X Tx/Rx function */
  480. db->cr6_data |= CR6_RXSC | CR6_TXSC;
  481. update_cr6(db->cr6_data, ioaddr);
  482. }
  483. /*
  484. * Hardware start transmission.
  485. * Send a packet to media from the upper layer.
  486. */
  487. static netdev_tx_t uli526x_start_xmit(struct sk_buff *skb,
  488. struct net_device *dev)
  489. {
  490. struct uli526x_board_info *db = netdev_priv(dev);
  491. void __iomem *ioaddr = db->ioaddr;
  492. struct tx_desc *txptr;
  493. unsigned long flags;
  494. ULI526X_DBUG(0, "uli526x_start_xmit", 0);
  495. /* Resource flag check */
  496. netif_stop_queue(dev);
  497. /* Too large packet check */
  498. if (skb->len > MAX_PACKET_SIZE) {
  499. netdev_err(dev, "big packet = %d\n", (u16)skb->len);
  500. dev_kfree_skb_any(skb);
  501. return NETDEV_TX_OK;
  502. }
  503. spin_lock_irqsave(&db->lock, flags);
  504. /* No Tx resource check, it never happen nromally */
  505. if (db->tx_packet_cnt >= TX_FREE_DESC_CNT) {
  506. spin_unlock_irqrestore(&db->lock, flags);
  507. netdev_err(dev, "No Tx resource %ld\n", db->tx_packet_cnt);
  508. return NETDEV_TX_BUSY;
  509. }
  510. /* Disable NIC interrupt */
  511. uw32(DCR7, 0);
  512. /* transmit this packet */
  513. txptr = db->tx_insert_ptr;
  514. skb_copy_from_linear_data(skb, txptr->tx_buf_ptr, skb->len);
  515. txptr->tdes1 = cpu_to_le32(0xe1000000 | skb->len);
  516. /* Point to next transmit free descriptor */
  517. db->tx_insert_ptr = txptr->next_tx_desc;
  518. /* Transmit Packet Process */
  519. if (db->tx_packet_cnt < TX_DESC_CNT) {
  520. txptr->tdes0 = cpu_to_le32(0x80000000); /* Set owner bit */
  521. db->tx_packet_cnt++; /* Ready to send */
  522. uw32(DCR1, 0x1); /* Issue Tx polling */
  523. netif_trans_update(dev); /* saved time stamp */
  524. }
  525. /* Tx resource check */
  526. if ( db->tx_packet_cnt < TX_FREE_DESC_CNT )
  527. netif_wake_queue(dev);
  528. /* Restore CR7 to enable interrupt */
  529. spin_unlock_irqrestore(&db->lock, flags);
  530. uw32(DCR7, db->cr7_data);
  531. /* free this SKB */
  532. dev_consume_skb_any(skb);
  533. return NETDEV_TX_OK;
  534. }
  535. /*
  536. * Stop the interface.
  537. * The interface is stopped when it is brought.
  538. */
  539. static int uli526x_stop(struct net_device *dev)
  540. {
  541. struct uli526x_board_info *db = netdev_priv(dev);
  542. void __iomem *ioaddr = db->ioaddr;
  543. /* disable system */
  544. netif_stop_queue(dev);
  545. /* deleted timer */
  546. del_timer_sync(&db->timer);
  547. /* Reset & stop ULI526X board */
  548. uw32(DCR0, ULI526X_RESET);
  549. udelay(5);
  550. db->phy.write(db, db->phy_addr, 0, 0x8000);
  551. /* free interrupt */
  552. free_irq(db->pdev->irq, dev);
  553. /* free allocated rx buffer */
  554. uli526x_free_rxbuffer(db);
  555. return 0;
  556. }
  557. /*
  558. * M5261/M5263 insterrupt handler
  559. * receive the packet to upper layer, free the transmitted packet
  560. */
  561. static irqreturn_t uli526x_interrupt(int irq, void *dev_id)
  562. {
  563. struct net_device *dev = dev_id;
  564. struct uli526x_board_info *db = netdev_priv(dev);
  565. void __iomem *ioaddr = db->ioaddr;
  566. unsigned long flags;
  567. spin_lock_irqsave(&db->lock, flags);
  568. uw32(DCR7, 0);
  569. /* Got ULI526X status */
  570. db->cr5_data = ur32(DCR5);
  571. uw32(DCR5, db->cr5_data);
  572. if ( !(db->cr5_data & 0x180c1) ) {
  573. /* Restore CR7 to enable interrupt mask */
  574. uw32(DCR7, db->cr7_data);
  575. spin_unlock_irqrestore(&db->lock, flags);
  576. return IRQ_HANDLED;
  577. }
  578. /* Check system status */
  579. if (db->cr5_data & 0x2000) {
  580. /* system bus error happen */
  581. ULI526X_DBUG(1, "System bus error happen. CR5=", db->cr5_data);
  582. db->reset_fatal++;
  583. db->wait_reset = 1; /* Need to RESET */
  584. spin_unlock_irqrestore(&db->lock, flags);
  585. return IRQ_HANDLED;
  586. }
  587. /* Received the coming packet */
  588. if ( (db->cr5_data & 0x40) && db->rx_avail_cnt )
  589. uli526x_rx_packet(dev, db);
  590. /* reallocate rx descriptor buffer */
  591. if (db->rx_avail_cnt<RX_DESC_CNT)
  592. allocate_rx_buffer(dev);
  593. /* Free the transmitted descriptor */
  594. if ( db->cr5_data & 0x01)
  595. uli526x_free_tx_pkt(dev, db);
  596. /* Restore CR7 to enable interrupt mask */
  597. uw32(DCR7, db->cr7_data);
  598. spin_unlock_irqrestore(&db->lock, flags);
  599. return IRQ_HANDLED;
  600. }
  601. #ifdef CONFIG_NET_POLL_CONTROLLER
  602. static void uli526x_poll(struct net_device *dev)
  603. {
  604. struct uli526x_board_info *db = netdev_priv(dev);
  605. /* ISR grabs the irqsave lock, so this should be safe */
  606. uli526x_interrupt(db->pdev->irq, dev);
  607. }
  608. #endif
  609. /*
  610. * Free TX resource after TX complete
  611. */
  612. static void uli526x_free_tx_pkt(struct net_device *dev,
  613. struct uli526x_board_info * db)
  614. {
  615. struct tx_desc *txptr;
  616. u32 tdes0;
  617. txptr = db->tx_remove_ptr;
  618. while(db->tx_packet_cnt) {
  619. tdes0 = le32_to_cpu(txptr->tdes0);
  620. if (tdes0 & 0x80000000)
  621. break;
  622. /* A packet sent completed */
  623. db->tx_packet_cnt--;
  624. dev->stats.tx_packets++;
  625. /* Transmit statistic counter */
  626. if ( tdes0 != 0x7fffffff ) {
  627. dev->stats.collisions += (tdes0 >> 3) & 0xf;
  628. dev->stats.tx_bytes += le32_to_cpu(txptr->tdes1) & 0x7ff;
  629. if (tdes0 & TDES0_ERR_MASK) {
  630. dev->stats.tx_errors++;
  631. if (tdes0 & 0x0002) { /* UnderRun */
  632. db->tx_fifo_underrun++;
  633. if ( !(db->cr6_data & CR6_SFT) ) {
  634. db->cr6_data = db->cr6_data | CR6_SFT;
  635. update_cr6(db->cr6_data, db->ioaddr);
  636. }
  637. }
  638. if (tdes0 & 0x0100)
  639. db->tx_excessive_collision++;
  640. if (tdes0 & 0x0200)
  641. db->tx_late_collision++;
  642. if (tdes0 & 0x0400)
  643. db->tx_no_carrier++;
  644. if (tdes0 & 0x0800)
  645. db->tx_loss_carrier++;
  646. if (tdes0 & 0x4000)
  647. db->tx_jabber_timeout++;
  648. }
  649. }
  650. txptr = txptr->next_tx_desc;
  651. }/* End of while */
  652. /* Update TX remove pointer to next */
  653. db->tx_remove_ptr = txptr;
  654. /* Resource available check */
  655. if ( db->tx_packet_cnt < TX_WAKE_DESC_CNT )
  656. netif_wake_queue(dev); /* Active upper layer, send again */
  657. }
  658. /*
  659. * Receive the come packet and pass to upper layer
  660. */
  661. static void uli526x_rx_packet(struct net_device *dev, struct uli526x_board_info * db)
  662. {
  663. struct rx_desc *rxptr;
  664. struct sk_buff *skb;
  665. int rxlen;
  666. u32 rdes0;
  667. rxptr = db->rx_ready_ptr;
  668. while(db->rx_avail_cnt) {
  669. rdes0 = le32_to_cpu(rxptr->rdes0);
  670. if (rdes0 & 0x80000000) /* packet owner check */
  671. {
  672. break;
  673. }
  674. db->rx_avail_cnt--;
  675. db->interval_rx_cnt++;
  676. pci_unmap_single(db->pdev, le32_to_cpu(rxptr->rdes2), RX_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  677. if ( (rdes0 & 0x300) != 0x300) {
  678. /* A packet without First/Last flag */
  679. /* reuse this SKB */
  680. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  681. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  682. } else {
  683. /* A packet with First/Last flag */
  684. rxlen = ( (rdes0 >> 16) & 0x3fff) - 4;
  685. /* error summary bit check */
  686. if (rdes0 & 0x8000) {
  687. /* This is a error packet */
  688. dev->stats.rx_errors++;
  689. if (rdes0 & 1)
  690. dev->stats.rx_fifo_errors++;
  691. if (rdes0 & 2)
  692. dev->stats.rx_crc_errors++;
  693. if (rdes0 & 0x80)
  694. dev->stats.rx_length_errors++;
  695. }
  696. if ( !(rdes0 & 0x8000) ||
  697. ((db->cr6_data & CR6_PM) && (rxlen>6)) ) {
  698. struct sk_buff *new_skb = NULL;
  699. skb = rxptr->rx_skb_ptr;
  700. /* Good packet, send to upper layer */
  701. /* Shorst packet used new SKB */
  702. if ((rxlen < RX_COPY_SIZE) &&
  703. (((new_skb = netdev_alloc_skb(dev, rxlen + 2)) != NULL))) {
  704. skb = new_skb;
  705. /* size less than COPY_SIZE, allocate a rxlen SKB */
  706. skb_reserve(skb, 2); /* 16byte align */
  707. memcpy(skb_put(skb, rxlen),
  708. skb_tail_pointer(rxptr->rx_skb_ptr),
  709. rxlen);
  710. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  711. } else
  712. skb_put(skb, rxlen);
  713. skb->protocol = eth_type_trans(skb, dev);
  714. netif_rx(skb);
  715. dev->stats.rx_packets++;
  716. dev->stats.rx_bytes += rxlen;
  717. } else {
  718. /* Reuse SKB buffer when the packet is error */
  719. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  720. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  721. }
  722. }
  723. rxptr = rxptr->next_rx_desc;
  724. }
  725. db->rx_ready_ptr = rxptr;
  726. }
  727. /*
  728. * Set ULI526X multicast address
  729. */
  730. static void uli526x_set_filter_mode(struct net_device * dev)
  731. {
  732. struct uli526x_board_info *db = netdev_priv(dev);
  733. unsigned long flags;
  734. ULI526X_DBUG(0, "uli526x_set_filter_mode()", 0);
  735. spin_lock_irqsave(&db->lock, flags);
  736. if (dev->flags & IFF_PROMISC) {
  737. ULI526X_DBUG(0, "Enable PROM Mode", 0);
  738. db->cr6_data |= CR6_PM | CR6_PBF;
  739. update_cr6(db->cr6_data, db->ioaddr);
  740. spin_unlock_irqrestore(&db->lock, flags);
  741. return;
  742. }
  743. if (dev->flags & IFF_ALLMULTI ||
  744. netdev_mc_count(dev) > ULI5261_MAX_MULTICAST) {
  745. ULI526X_DBUG(0, "Pass all multicast address",
  746. netdev_mc_count(dev));
  747. db->cr6_data &= ~(CR6_PM | CR6_PBF);
  748. db->cr6_data |= CR6_PAM;
  749. spin_unlock_irqrestore(&db->lock, flags);
  750. return;
  751. }
  752. ULI526X_DBUG(0, "Set multicast address", netdev_mc_count(dev));
  753. send_filter_frame(dev, netdev_mc_count(dev)); /* M5261/M5263 */
  754. spin_unlock_irqrestore(&db->lock, flags);
  755. }
  756. static void
  757. ULi_ethtool_gset(struct uli526x_board_info *db, struct ethtool_cmd *ecmd)
  758. {
  759. ecmd->supported = (SUPPORTED_10baseT_Half |
  760. SUPPORTED_10baseT_Full |
  761. SUPPORTED_100baseT_Half |
  762. SUPPORTED_100baseT_Full |
  763. SUPPORTED_Autoneg |
  764. SUPPORTED_MII);
  765. ecmd->advertising = (ADVERTISED_10baseT_Half |
  766. ADVERTISED_10baseT_Full |
  767. ADVERTISED_100baseT_Half |
  768. ADVERTISED_100baseT_Full |
  769. ADVERTISED_Autoneg |
  770. ADVERTISED_MII);
  771. ecmd->port = PORT_MII;
  772. ecmd->phy_address = db->phy_addr;
  773. ecmd->transceiver = XCVR_EXTERNAL;
  774. ethtool_cmd_speed_set(ecmd, SPEED_10);
  775. ecmd->duplex = DUPLEX_HALF;
  776. if(db->op_mode==ULI526X_100MHF || db->op_mode==ULI526X_100MFD)
  777. {
  778. ethtool_cmd_speed_set(ecmd, SPEED_100);
  779. }
  780. if(db->op_mode==ULI526X_10MFD || db->op_mode==ULI526X_100MFD)
  781. {
  782. ecmd->duplex = DUPLEX_FULL;
  783. }
  784. if(db->link_failed)
  785. {
  786. ethtool_cmd_speed_set(ecmd, SPEED_UNKNOWN);
  787. ecmd->duplex = DUPLEX_UNKNOWN;
  788. }
  789. if (db->media_mode & ULI526X_AUTO)
  790. {
  791. ecmd->autoneg = AUTONEG_ENABLE;
  792. }
  793. }
  794. static void netdev_get_drvinfo(struct net_device *dev,
  795. struct ethtool_drvinfo *info)
  796. {
  797. struct uli526x_board_info *np = netdev_priv(dev);
  798. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  799. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  800. strlcpy(info->bus_info, pci_name(np->pdev), sizeof(info->bus_info));
  801. }
  802. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd) {
  803. struct uli526x_board_info *np = netdev_priv(dev);
  804. ULi_ethtool_gset(np, cmd);
  805. return 0;
  806. }
  807. static u32 netdev_get_link(struct net_device *dev) {
  808. struct uli526x_board_info *np = netdev_priv(dev);
  809. if(np->link_failed)
  810. return 0;
  811. else
  812. return 1;
  813. }
  814. static void uli526x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  815. {
  816. wol->supported = WAKE_PHY | WAKE_MAGIC;
  817. wol->wolopts = 0;
  818. }
  819. static const struct ethtool_ops netdev_ethtool_ops = {
  820. .get_drvinfo = netdev_get_drvinfo,
  821. .get_settings = netdev_get_settings,
  822. .get_link = netdev_get_link,
  823. .get_wol = uli526x_get_wol,
  824. };
  825. /*
  826. * A periodic timer routine
  827. * Dynamic media sense, allocate Rx buffer...
  828. */
  829. static void uli526x_timer(unsigned long data)
  830. {
  831. struct net_device *dev = (struct net_device *) data;
  832. struct uli526x_board_info *db = netdev_priv(dev);
  833. struct uli_phy_ops *phy = &db->phy;
  834. void __iomem *ioaddr = db->ioaddr;
  835. unsigned long flags;
  836. u8 tmp_cr12 = 0;
  837. u32 tmp_cr8;
  838. //ULI526X_DBUG(0, "uli526x_timer()", 0);
  839. spin_lock_irqsave(&db->lock, flags);
  840. /* Dynamic reset ULI526X : system error or transmit time-out */
  841. tmp_cr8 = ur32(DCR8);
  842. if ( (db->interval_rx_cnt==0) && (tmp_cr8) ) {
  843. db->reset_cr8++;
  844. db->wait_reset = 1;
  845. }
  846. db->interval_rx_cnt = 0;
  847. /* TX polling kick monitor */
  848. if ( db->tx_packet_cnt &&
  849. time_after(jiffies, dev_trans_start(dev) + ULI526X_TX_KICK) ) {
  850. uw32(DCR1, 0x1); // Tx polling again
  851. // TX Timeout
  852. if ( time_after(jiffies, dev_trans_start(dev) + ULI526X_TX_TIMEOUT) ) {
  853. db->reset_TXtimeout++;
  854. db->wait_reset = 1;
  855. netdev_err(dev, " Tx timeout - resetting\n");
  856. }
  857. }
  858. if (db->wait_reset) {
  859. ULI526X_DBUG(0, "Dynamic Reset device", db->tx_packet_cnt);
  860. db->reset_count++;
  861. uli526x_dynamic_reset(dev);
  862. db->timer.expires = ULI526X_TIMER_WUT;
  863. add_timer(&db->timer);
  864. spin_unlock_irqrestore(&db->lock, flags);
  865. return;
  866. }
  867. /* Link status check, Dynamic media type change */
  868. if ((phy->read(db, db->phy_addr, 5) & 0x01e0)!=0)
  869. tmp_cr12 = 3;
  870. if ( !(tmp_cr12 & 0x3) && !db->link_failed ) {
  871. /* Link Failed */
  872. ULI526X_DBUG(0, "Link Failed", tmp_cr12);
  873. netif_carrier_off(dev);
  874. netdev_info(dev, "NIC Link is Down\n");
  875. db->link_failed = 1;
  876. /* For Force 10/100M Half/Full mode: Enable Auto-Nego mode */
  877. /* AUTO don't need */
  878. if ( !(db->media_mode & 0x8) )
  879. phy->write(db, db->phy_addr, 0, 0x1000);
  880. /* AUTO mode, if INT phyxcer link failed, select EXT device */
  881. if (db->media_mode & ULI526X_AUTO) {
  882. db->cr6_data&=~0x00000200; /* bit9=0, HD mode */
  883. update_cr6(db->cr6_data, db->ioaddr);
  884. }
  885. } else
  886. if ((tmp_cr12 & 0x3) && db->link_failed) {
  887. ULI526X_DBUG(0, "Link link OK", tmp_cr12);
  888. db->link_failed = 0;
  889. /* Auto Sense Speed */
  890. if ( (db->media_mode & ULI526X_AUTO) &&
  891. uli526x_sense_speed(db) )
  892. db->link_failed = 1;
  893. uli526x_process_mode(db);
  894. if(db->link_failed==0)
  895. {
  896. netdev_info(dev, "NIC Link is Up %d Mbps %s duplex\n",
  897. (db->op_mode == ULI526X_100MHF ||
  898. db->op_mode == ULI526X_100MFD)
  899. ? 100 : 10,
  900. (db->op_mode == ULI526X_10MFD ||
  901. db->op_mode == ULI526X_100MFD)
  902. ? "Full" : "Half");
  903. netif_carrier_on(dev);
  904. }
  905. /* SHOW_MEDIA_TYPE(db->op_mode); */
  906. }
  907. else if(!(tmp_cr12 & 0x3) && db->link_failed)
  908. {
  909. if(db->init==1)
  910. {
  911. netdev_info(dev, "NIC Link is Down\n");
  912. netif_carrier_off(dev);
  913. }
  914. }
  915. db->init = 0;
  916. /* Timer active again */
  917. db->timer.expires = ULI526X_TIMER_WUT;
  918. add_timer(&db->timer);
  919. spin_unlock_irqrestore(&db->lock, flags);
  920. }
  921. /*
  922. * Stop ULI526X board
  923. * Free Tx/Rx allocated memory
  924. * Init system variable
  925. */
  926. static void uli526x_reset_prepare(struct net_device *dev)
  927. {
  928. struct uli526x_board_info *db = netdev_priv(dev);
  929. void __iomem *ioaddr = db->ioaddr;
  930. /* Sopt MAC controller */
  931. db->cr6_data &= ~(CR6_RXSC | CR6_TXSC); /* Disable Tx/Rx */
  932. update_cr6(db->cr6_data, ioaddr);
  933. uw32(DCR7, 0); /* Disable Interrupt */
  934. uw32(DCR5, ur32(DCR5));
  935. /* Disable upper layer interface */
  936. netif_stop_queue(dev);
  937. /* Free Rx Allocate buffer */
  938. uli526x_free_rxbuffer(db);
  939. /* system variable init */
  940. db->tx_packet_cnt = 0;
  941. db->rx_avail_cnt = 0;
  942. db->link_failed = 1;
  943. db->init=1;
  944. db->wait_reset = 0;
  945. }
  946. /*
  947. * Dynamic reset the ULI526X board
  948. * Stop ULI526X board
  949. * Free Tx/Rx allocated memory
  950. * Reset ULI526X board
  951. * Re-initialize ULI526X board
  952. */
  953. static void uli526x_dynamic_reset(struct net_device *dev)
  954. {
  955. ULI526X_DBUG(0, "uli526x_dynamic_reset()", 0);
  956. uli526x_reset_prepare(dev);
  957. /* Re-initialize ULI526X board */
  958. uli526x_init(dev);
  959. /* Restart upper layer interface */
  960. netif_wake_queue(dev);
  961. }
  962. #ifdef CONFIG_PM
  963. /*
  964. * Suspend the interface.
  965. */
  966. static int uli526x_suspend(struct pci_dev *pdev, pm_message_t state)
  967. {
  968. struct net_device *dev = pci_get_drvdata(pdev);
  969. pci_power_t power_state;
  970. int err;
  971. ULI526X_DBUG(0, "uli526x_suspend", 0);
  972. pci_save_state(pdev);
  973. if (!netif_running(dev))
  974. return 0;
  975. netif_device_detach(dev);
  976. uli526x_reset_prepare(dev);
  977. power_state = pci_choose_state(pdev, state);
  978. pci_enable_wake(pdev, power_state, 0);
  979. err = pci_set_power_state(pdev, power_state);
  980. if (err) {
  981. netif_device_attach(dev);
  982. /* Re-initialize ULI526X board */
  983. uli526x_init(dev);
  984. /* Restart upper layer interface */
  985. netif_wake_queue(dev);
  986. }
  987. return err;
  988. }
  989. /*
  990. * Resume the interface.
  991. */
  992. static int uli526x_resume(struct pci_dev *pdev)
  993. {
  994. struct net_device *dev = pci_get_drvdata(pdev);
  995. int err;
  996. ULI526X_DBUG(0, "uli526x_resume", 0);
  997. pci_restore_state(pdev);
  998. if (!netif_running(dev))
  999. return 0;
  1000. err = pci_set_power_state(pdev, PCI_D0);
  1001. if (err) {
  1002. netdev_warn(dev, "Could not put device into D0\n");
  1003. return err;
  1004. }
  1005. netif_device_attach(dev);
  1006. /* Re-initialize ULI526X board */
  1007. uli526x_init(dev);
  1008. /* Restart upper layer interface */
  1009. netif_wake_queue(dev);
  1010. return 0;
  1011. }
  1012. #else /* !CONFIG_PM */
  1013. #define uli526x_suspend NULL
  1014. #define uli526x_resume NULL
  1015. #endif /* !CONFIG_PM */
  1016. /*
  1017. * free all allocated rx buffer
  1018. */
  1019. static void uli526x_free_rxbuffer(struct uli526x_board_info * db)
  1020. {
  1021. ULI526X_DBUG(0, "uli526x_free_rxbuffer()", 0);
  1022. /* free allocated rx buffer */
  1023. while (db->rx_avail_cnt) {
  1024. dev_kfree_skb(db->rx_ready_ptr->rx_skb_ptr);
  1025. db->rx_ready_ptr = db->rx_ready_ptr->next_rx_desc;
  1026. db->rx_avail_cnt--;
  1027. }
  1028. }
  1029. /*
  1030. * Reuse the SK buffer
  1031. */
  1032. static void uli526x_reuse_skb(struct uli526x_board_info *db, struct sk_buff * skb)
  1033. {
  1034. struct rx_desc *rxptr = db->rx_insert_ptr;
  1035. if (!(rxptr->rdes0 & cpu_to_le32(0x80000000))) {
  1036. rxptr->rx_skb_ptr = skb;
  1037. rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
  1038. skb_tail_pointer(skb),
  1039. RX_ALLOC_SIZE,
  1040. PCI_DMA_FROMDEVICE));
  1041. wmb();
  1042. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1043. db->rx_avail_cnt++;
  1044. db->rx_insert_ptr = rxptr->next_rx_desc;
  1045. } else
  1046. ULI526X_DBUG(0, "SK Buffer reuse method error", db->rx_avail_cnt);
  1047. }
  1048. /*
  1049. * Initialize transmit/Receive descriptor
  1050. * Using Chain structure, and allocate Tx/Rx buffer
  1051. */
  1052. static void uli526x_descriptor_init(struct net_device *dev, void __iomem *ioaddr)
  1053. {
  1054. struct uli526x_board_info *db = netdev_priv(dev);
  1055. struct tx_desc *tmp_tx;
  1056. struct rx_desc *tmp_rx;
  1057. unsigned char *tmp_buf;
  1058. dma_addr_t tmp_tx_dma, tmp_rx_dma;
  1059. dma_addr_t tmp_buf_dma;
  1060. int i;
  1061. ULI526X_DBUG(0, "uli526x_descriptor_init()", 0);
  1062. /* tx descriptor start pointer */
  1063. db->tx_insert_ptr = db->first_tx_desc;
  1064. db->tx_remove_ptr = db->first_tx_desc;
  1065. uw32(DCR4, db->first_tx_desc_dma); /* TX DESC address */
  1066. /* rx descriptor start pointer */
  1067. db->first_rx_desc = (void *)db->first_tx_desc + sizeof(struct tx_desc) * TX_DESC_CNT;
  1068. db->first_rx_desc_dma = db->first_tx_desc_dma + sizeof(struct tx_desc) * TX_DESC_CNT;
  1069. db->rx_insert_ptr = db->first_rx_desc;
  1070. db->rx_ready_ptr = db->first_rx_desc;
  1071. uw32(DCR3, db->first_rx_desc_dma); /* RX DESC address */
  1072. /* Init Transmit chain */
  1073. tmp_buf = db->buf_pool_start;
  1074. tmp_buf_dma = db->buf_pool_dma_start;
  1075. tmp_tx_dma = db->first_tx_desc_dma;
  1076. for (tmp_tx = db->first_tx_desc, i = 0; i < TX_DESC_CNT; i++, tmp_tx++) {
  1077. tmp_tx->tx_buf_ptr = tmp_buf;
  1078. tmp_tx->tdes0 = cpu_to_le32(0);
  1079. tmp_tx->tdes1 = cpu_to_le32(0x81000000); /* IC, chain */
  1080. tmp_tx->tdes2 = cpu_to_le32(tmp_buf_dma);
  1081. tmp_tx_dma += sizeof(struct tx_desc);
  1082. tmp_tx->tdes3 = cpu_to_le32(tmp_tx_dma);
  1083. tmp_tx->next_tx_desc = tmp_tx + 1;
  1084. tmp_buf = tmp_buf + TX_BUF_ALLOC;
  1085. tmp_buf_dma = tmp_buf_dma + TX_BUF_ALLOC;
  1086. }
  1087. (--tmp_tx)->tdes3 = cpu_to_le32(db->first_tx_desc_dma);
  1088. tmp_tx->next_tx_desc = db->first_tx_desc;
  1089. /* Init Receive descriptor chain */
  1090. tmp_rx_dma=db->first_rx_desc_dma;
  1091. for (tmp_rx = db->first_rx_desc, i = 0; i < RX_DESC_CNT; i++, tmp_rx++) {
  1092. tmp_rx->rdes0 = cpu_to_le32(0);
  1093. tmp_rx->rdes1 = cpu_to_le32(0x01000600);
  1094. tmp_rx_dma += sizeof(struct rx_desc);
  1095. tmp_rx->rdes3 = cpu_to_le32(tmp_rx_dma);
  1096. tmp_rx->next_rx_desc = tmp_rx + 1;
  1097. }
  1098. (--tmp_rx)->rdes3 = cpu_to_le32(db->first_rx_desc_dma);
  1099. tmp_rx->next_rx_desc = db->first_rx_desc;
  1100. /* pre-allocate Rx buffer */
  1101. allocate_rx_buffer(dev);
  1102. }
  1103. /*
  1104. * Update CR6 value
  1105. * Firstly stop ULI526X, then written value and start
  1106. */
  1107. static void update_cr6(u32 cr6_data, void __iomem *ioaddr)
  1108. {
  1109. uw32(DCR6, cr6_data);
  1110. udelay(5);
  1111. }
  1112. /*
  1113. * Send a setup frame for M5261/M5263
  1114. * This setup frame initialize ULI526X address filter mode
  1115. */
  1116. #ifdef __BIG_ENDIAN
  1117. #define FLT_SHIFT 16
  1118. #else
  1119. #define FLT_SHIFT 0
  1120. #endif
  1121. static void send_filter_frame(struct net_device *dev, int mc_cnt)
  1122. {
  1123. struct uli526x_board_info *db = netdev_priv(dev);
  1124. void __iomem *ioaddr = db->ioaddr;
  1125. struct netdev_hw_addr *ha;
  1126. struct tx_desc *txptr;
  1127. u16 * addrptr;
  1128. u32 * suptr;
  1129. int i;
  1130. ULI526X_DBUG(0, "send_filter_frame()", 0);
  1131. txptr = db->tx_insert_ptr;
  1132. suptr = (u32 *) txptr->tx_buf_ptr;
  1133. /* Node address */
  1134. addrptr = (u16 *) dev->dev_addr;
  1135. *suptr++ = addrptr[0] << FLT_SHIFT;
  1136. *suptr++ = addrptr[1] << FLT_SHIFT;
  1137. *suptr++ = addrptr[2] << FLT_SHIFT;
  1138. /* broadcast address */
  1139. *suptr++ = 0xffff << FLT_SHIFT;
  1140. *suptr++ = 0xffff << FLT_SHIFT;
  1141. *suptr++ = 0xffff << FLT_SHIFT;
  1142. /* fit the multicast address */
  1143. netdev_for_each_mc_addr(ha, dev) {
  1144. addrptr = (u16 *) ha->addr;
  1145. *suptr++ = addrptr[0] << FLT_SHIFT;
  1146. *suptr++ = addrptr[1] << FLT_SHIFT;
  1147. *suptr++ = addrptr[2] << FLT_SHIFT;
  1148. }
  1149. for (i = netdev_mc_count(dev); i < 14; i++) {
  1150. *suptr++ = 0xffff << FLT_SHIFT;
  1151. *suptr++ = 0xffff << FLT_SHIFT;
  1152. *suptr++ = 0xffff << FLT_SHIFT;
  1153. }
  1154. /* prepare the setup frame */
  1155. db->tx_insert_ptr = txptr->next_tx_desc;
  1156. txptr->tdes1 = cpu_to_le32(0x890000c0);
  1157. /* Resource Check and Send the setup packet */
  1158. if (db->tx_packet_cnt < TX_DESC_CNT) {
  1159. /* Resource Empty */
  1160. db->tx_packet_cnt++;
  1161. txptr->tdes0 = cpu_to_le32(0x80000000);
  1162. update_cr6(db->cr6_data | 0x2000, ioaddr);
  1163. uw32(DCR1, 0x1); /* Issue Tx polling */
  1164. update_cr6(db->cr6_data, ioaddr);
  1165. netif_trans_update(dev);
  1166. } else
  1167. netdev_err(dev, "No Tx resource - Send_filter_frame!\n");
  1168. }
  1169. /*
  1170. * Allocate rx buffer,
  1171. * As possible as allocate maxiumn Rx buffer
  1172. */
  1173. static void allocate_rx_buffer(struct net_device *dev)
  1174. {
  1175. struct uli526x_board_info *db = netdev_priv(dev);
  1176. struct rx_desc *rxptr;
  1177. struct sk_buff *skb;
  1178. rxptr = db->rx_insert_ptr;
  1179. while(db->rx_avail_cnt < RX_DESC_CNT) {
  1180. skb = netdev_alloc_skb(dev, RX_ALLOC_SIZE);
  1181. if (skb == NULL)
  1182. break;
  1183. rxptr->rx_skb_ptr = skb; /* FIXME (?) */
  1184. rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
  1185. skb_tail_pointer(skb),
  1186. RX_ALLOC_SIZE,
  1187. PCI_DMA_FROMDEVICE));
  1188. wmb();
  1189. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1190. rxptr = rxptr->next_rx_desc;
  1191. db->rx_avail_cnt++;
  1192. }
  1193. db->rx_insert_ptr = rxptr;
  1194. }
  1195. /*
  1196. * Read one word data from the serial ROM
  1197. */
  1198. static u16 read_srom_word(struct uli526x_board_info *db, int offset)
  1199. {
  1200. void __iomem *ioaddr = db->ioaddr;
  1201. u16 srom_data = 0;
  1202. int i;
  1203. uw32(DCR9, CR9_SROM_READ);
  1204. uw32(DCR9, CR9_SROM_READ | CR9_SRCS);
  1205. /* Send the Read Command 110b */
  1206. srom_clk_write(db, SROM_DATA_1);
  1207. srom_clk_write(db, SROM_DATA_1);
  1208. srom_clk_write(db, SROM_DATA_0);
  1209. /* Send the offset */
  1210. for (i = 5; i >= 0; i--) {
  1211. srom_data = (offset & (1 << i)) ? SROM_DATA_1 : SROM_DATA_0;
  1212. srom_clk_write(db, srom_data);
  1213. }
  1214. uw32(DCR9, CR9_SROM_READ | CR9_SRCS);
  1215. for (i = 16; i > 0; i--) {
  1216. uw32(DCR9, CR9_SROM_READ | CR9_SRCS | CR9_SRCLK);
  1217. udelay(5);
  1218. srom_data = (srom_data << 1) |
  1219. ((ur32(DCR9) & CR9_CRDOUT) ? 1 : 0);
  1220. uw32(DCR9, CR9_SROM_READ | CR9_SRCS);
  1221. udelay(5);
  1222. }
  1223. uw32(DCR9, CR9_SROM_READ);
  1224. return srom_data;
  1225. }
  1226. /*
  1227. * Auto sense the media mode
  1228. */
  1229. static u8 uli526x_sense_speed(struct uli526x_board_info * db)
  1230. {
  1231. struct uli_phy_ops *phy = &db->phy;
  1232. u8 ErrFlag = 0;
  1233. u16 phy_mode;
  1234. phy_mode = phy->read(db, db->phy_addr, 1);
  1235. phy_mode = phy->read(db, db->phy_addr, 1);
  1236. if ( (phy_mode & 0x24) == 0x24 ) {
  1237. phy_mode = ((phy->read(db, db->phy_addr, 5) & 0x01e0)<<7);
  1238. if(phy_mode&0x8000)
  1239. phy_mode = 0x8000;
  1240. else if(phy_mode&0x4000)
  1241. phy_mode = 0x4000;
  1242. else if(phy_mode&0x2000)
  1243. phy_mode = 0x2000;
  1244. else
  1245. phy_mode = 0x1000;
  1246. switch (phy_mode) {
  1247. case 0x1000: db->op_mode = ULI526X_10MHF; break;
  1248. case 0x2000: db->op_mode = ULI526X_10MFD; break;
  1249. case 0x4000: db->op_mode = ULI526X_100MHF; break;
  1250. case 0x8000: db->op_mode = ULI526X_100MFD; break;
  1251. default: db->op_mode = ULI526X_10MHF; ErrFlag = 1; break;
  1252. }
  1253. } else {
  1254. db->op_mode = ULI526X_10MHF;
  1255. ULI526X_DBUG(0, "Link Failed :", phy_mode);
  1256. ErrFlag = 1;
  1257. }
  1258. return ErrFlag;
  1259. }
  1260. /*
  1261. * Set 10/100 phyxcer capability
  1262. * AUTO mode : phyxcer register4 is NIC capability
  1263. * Force mode: phyxcer register4 is the force media
  1264. */
  1265. static void uli526x_set_phyxcer(struct uli526x_board_info *db)
  1266. {
  1267. struct uli_phy_ops *phy = &db->phy;
  1268. u16 phy_reg;
  1269. /* Phyxcer capability setting */
  1270. phy_reg = phy->read(db, db->phy_addr, 4) & ~0x01e0;
  1271. if (db->media_mode & ULI526X_AUTO) {
  1272. /* AUTO Mode */
  1273. phy_reg |= db->PHY_reg4;
  1274. } else {
  1275. /* Force Mode */
  1276. switch(db->media_mode) {
  1277. case ULI526X_10MHF: phy_reg |= 0x20; break;
  1278. case ULI526X_10MFD: phy_reg |= 0x40; break;
  1279. case ULI526X_100MHF: phy_reg |= 0x80; break;
  1280. case ULI526X_100MFD: phy_reg |= 0x100; break;
  1281. }
  1282. }
  1283. /* Write new capability to Phyxcer Reg4 */
  1284. if ( !(phy_reg & 0x01e0)) {
  1285. phy_reg|=db->PHY_reg4;
  1286. db->media_mode|=ULI526X_AUTO;
  1287. }
  1288. phy->write(db, db->phy_addr, 4, phy_reg);
  1289. /* Restart Auto-Negotiation */
  1290. phy->write(db, db->phy_addr, 0, 0x1200);
  1291. udelay(50);
  1292. }
  1293. /*
  1294. * Process op-mode
  1295. AUTO mode : PHY controller in Auto-negotiation Mode
  1296. * Force mode: PHY controller in force mode with HUB
  1297. * N-way force capability with SWITCH
  1298. */
  1299. static void uli526x_process_mode(struct uli526x_board_info *db)
  1300. {
  1301. struct uli_phy_ops *phy = &db->phy;
  1302. u16 phy_reg;
  1303. /* Full Duplex Mode Check */
  1304. if (db->op_mode & 0x4)
  1305. db->cr6_data |= CR6_FDM; /* Set Full Duplex Bit */
  1306. else
  1307. db->cr6_data &= ~CR6_FDM; /* Clear Full Duplex Bit */
  1308. update_cr6(db->cr6_data, db->ioaddr);
  1309. /* 10/100M phyxcer force mode need */
  1310. if (!(db->media_mode & 0x8)) {
  1311. /* Forece Mode */
  1312. phy_reg = phy->read(db, db->phy_addr, 6);
  1313. if (!(phy_reg & 0x1)) {
  1314. /* parter without N-Way capability */
  1315. phy_reg = 0x0;
  1316. switch(db->op_mode) {
  1317. case ULI526X_10MHF: phy_reg = 0x0; break;
  1318. case ULI526X_10MFD: phy_reg = 0x100; break;
  1319. case ULI526X_100MHF: phy_reg = 0x2000; break;
  1320. case ULI526X_100MFD: phy_reg = 0x2100; break;
  1321. }
  1322. phy->write(db, db->phy_addr, 0, phy_reg);
  1323. }
  1324. }
  1325. }
  1326. /* M5261/M5263 Chip */
  1327. static void phy_writeby_cr9(struct uli526x_board_info *db, u8 phy_addr,
  1328. u8 offset, u16 phy_data)
  1329. {
  1330. u16 i;
  1331. /* Send 33 synchronization clock to Phy controller */
  1332. for (i = 0; i < 35; i++)
  1333. phy_write_1bit(db, PHY_DATA_1);
  1334. /* Send start command(01) to Phy */
  1335. phy_write_1bit(db, PHY_DATA_0);
  1336. phy_write_1bit(db, PHY_DATA_1);
  1337. /* Send write command(01) to Phy */
  1338. phy_write_1bit(db, PHY_DATA_0);
  1339. phy_write_1bit(db, PHY_DATA_1);
  1340. /* Send Phy address */
  1341. for (i = 0x10; i > 0; i = i >> 1)
  1342. phy_write_1bit(db, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0);
  1343. /* Send register address */
  1344. for (i = 0x10; i > 0; i = i >> 1)
  1345. phy_write_1bit(db, offset & i ? PHY_DATA_1 : PHY_DATA_0);
  1346. /* written trasnition */
  1347. phy_write_1bit(db, PHY_DATA_1);
  1348. phy_write_1bit(db, PHY_DATA_0);
  1349. /* Write a word data to PHY controller */
  1350. for (i = 0x8000; i > 0; i >>= 1)
  1351. phy_write_1bit(db, phy_data & i ? PHY_DATA_1 : PHY_DATA_0);
  1352. }
  1353. static u16 phy_readby_cr9(struct uli526x_board_info *db, u8 phy_addr, u8 offset)
  1354. {
  1355. u16 phy_data;
  1356. int i;
  1357. /* Send 33 synchronization clock to Phy controller */
  1358. for (i = 0; i < 35; i++)
  1359. phy_write_1bit(db, PHY_DATA_1);
  1360. /* Send start command(01) to Phy */
  1361. phy_write_1bit(db, PHY_DATA_0);
  1362. phy_write_1bit(db, PHY_DATA_1);
  1363. /* Send read command(10) to Phy */
  1364. phy_write_1bit(db, PHY_DATA_1);
  1365. phy_write_1bit(db, PHY_DATA_0);
  1366. /* Send Phy address */
  1367. for (i = 0x10; i > 0; i = i >> 1)
  1368. phy_write_1bit(db, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0);
  1369. /* Send register address */
  1370. for (i = 0x10; i > 0; i = i >> 1)
  1371. phy_write_1bit(db, offset & i ? PHY_DATA_1 : PHY_DATA_0);
  1372. /* Skip transition state */
  1373. phy_read_1bit(db);
  1374. /* read 16bit data */
  1375. for (phy_data = 0, i = 0; i < 16; i++) {
  1376. phy_data <<= 1;
  1377. phy_data |= phy_read_1bit(db);
  1378. }
  1379. return phy_data;
  1380. }
  1381. static u16 phy_readby_cr10(struct uli526x_board_info *db, u8 phy_addr,
  1382. u8 offset)
  1383. {
  1384. void __iomem *ioaddr = db->ioaddr;
  1385. u32 cr10_value = phy_addr;
  1386. cr10_value = (cr10_value << 5) + offset;
  1387. cr10_value = (cr10_value << 16) + 0x08000000;
  1388. uw32(DCR10, cr10_value);
  1389. udelay(1);
  1390. while (1) {
  1391. cr10_value = ur32(DCR10);
  1392. if (cr10_value & 0x10000000)
  1393. break;
  1394. }
  1395. return cr10_value & 0x0ffff;
  1396. }
  1397. static void phy_writeby_cr10(struct uli526x_board_info *db, u8 phy_addr,
  1398. u8 offset, u16 phy_data)
  1399. {
  1400. void __iomem *ioaddr = db->ioaddr;
  1401. u32 cr10_value = phy_addr;
  1402. cr10_value = (cr10_value << 5) + offset;
  1403. cr10_value = (cr10_value << 16) + 0x04000000 + phy_data;
  1404. uw32(DCR10, cr10_value);
  1405. udelay(1);
  1406. }
  1407. /*
  1408. * Write one bit data to Phy Controller
  1409. */
  1410. static void phy_write_1bit(struct uli526x_board_info *db, u32 data)
  1411. {
  1412. void __iomem *ioaddr = db->ioaddr;
  1413. uw32(DCR9, data); /* MII Clock Low */
  1414. udelay(1);
  1415. uw32(DCR9, data | MDCLKH); /* MII Clock High */
  1416. udelay(1);
  1417. uw32(DCR9, data); /* MII Clock Low */
  1418. udelay(1);
  1419. }
  1420. /*
  1421. * Read one bit phy data from PHY controller
  1422. */
  1423. static u16 phy_read_1bit(struct uli526x_board_info *db)
  1424. {
  1425. void __iomem *ioaddr = db->ioaddr;
  1426. u16 phy_data;
  1427. uw32(DCR9, 0x50000);
  1428. udelay(1);
  1429. phy_data = (ur32(DCR9) >> 19) & 0x1;
  1430. uw32(DCR9, 0x40000);
  1431. udelay(1);
  1432. return phy_data;
  1433. }
  1434. static const struct pci_device_id uli526x_pci_tbl[] = {
  1435. { 0x10B9, 0x5261, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5261_ID },
  1436. { 0x10B9, 0x5263, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5263_ID },
  1437. { 0, }
  1438. };
  1439. MODULE_DEVICE_TABLE(pci, uli526x_pci_tbl);
  1440. static struct pci_driver uli526x_driver = {
  1441. .name = "uli526x",
  1442. .id_table = uli526x_pci_tbl,
  1443. .probe = uli526x_init_one,
  1444. .remove = uli526x_remove_one,
  1445. .suspend = uli526x_suspend,
  1446. .resume = uli526x_resume,
  1447. };
  1448. MODULE_AUTHOR("Peer Chen, peer.chen@uli.com.tw");
  1449. MODULE_DESCRIPTION("ULi M5261/M5263 fast ethernet driver");
  1450. MODULE_LICENSE("GPL");
  1451. module_param(debug, int, 0644);
  1452. module_param(mode, int, 0);
  1453. module_param(cr6set, int, 0);
  1454. MODULE_PARM_DESC(debug, "ULi M5261/M5263 enable debugging (0-1)");
  1455. MODULE_PARM_DESC(mode, "ULi M5261/M5263: Bit 0: 10/100Mbps, bit 2: duplex, bit 8: HomePNA");
  1456. /* Description:
  1457. * when user used insmod to add module, system invoked init_module()
  1458. * to register the services.
  1459. */
  1460. static int __init uli526x_init_module(void)
  1461. {
  1462. pr_info("%s\n", version);
  1463. printed_version = 1;
  1464. ULI526X_DBUG(0, "init_module() ", debug);
  1465. if (debug)
  1466. uli526x_debug = debug; /* set debug flag */
  1467. if (cr6set)
  1468. uli526x_cr6_user_set = cr6set;
  1469. switch (mode) {
  1470. case ULI526X_10MHF:
  1471. case ULI526X_100MHF:
  1472. case ULI526X_10MFD:
  1473. case ULI526X_100MFD:
  1474. uli526x_media_mode = mode;
  1475. break;
  1476. default:
  1477. uli526x_media_mode = ULI526X_AUTO;
  1478. break;
  1479. }
  1480. return pci_register_driver(&uli526x_driver);
  1481. }
  1482. /*
  1483. * Description:
  1484. * when user used rmmod to delete module, system invoked clean_module()
  1485. * to un-register all registered services.
  1486. */
  1487. static void __exit uli526x_cleanup_module(void)
  1488. {
  1489. ULI526X_DBUG(0, "uli526x_cleanup_module() ", debug);
  1490. pci_unregister_driver(&uli526x_driver);
  1491. }
  1492. module_init(uli526x_init_module);
  1493. module_exit(uli526x_cleanup_module);