thunder_bgx.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402
  1. /*
  2. * Copyright (C) 2015 Cavium, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of version 2 of the GNU General Public License
  6. * as published by the Free Software Foundation.
  7. */
  8. #include <linux/acpi.h>
  9. #include <linux/module.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/pci.h>
  12. #include <linux/netdevice.h>
  13. #include <linux/etherdevice.h>
  14. #include <linux/phy.h>
  15. #include <linux/of.h>
  16. #include <linux/of_mdio.h>
  17. #include <linux/of_net.h>
  18. #include "nic_reg.h"
  19. #include "nic.h"
  20. #include "thunder_bgx.h"
  21. #define DRV_NAME "thunder-BGX"
  22. #define DRV_VERSION "1.0"
  23. struct lmac {
  24. struct bgx *bgx;
  25. int dmac;
  26. u8 mac[ETH_ALEN];
  27. u8 lmac_type;
  28. u8 lane_to_sds;
  29. bool use_training;
  30. bool link_up;
  31. int lmacid; /* ID within BGX */
  32. int lmacid_bd; /* ID on board */
  33. struct net_device netdev;
  34. struct phy_device *phydev;
  35. unsigned int last_duplex;
  36. unsigned int last_link;
  37. unsigned int last_speed;
  38. bool is_sgmii;
  39. struct delayed_work dwork;
  40. struct workqueue_struct *check_link;
  41. };
  42. struct bgx {
  43. u8 bgx_id;
  44. struct lmac lmac[MAX_LMAC_PER_BGX];
  45. u8 lmac_count;
  46. u8 max_lmac;
  47. u8 acpi_lmac_idx;
  48. void __iomem *reg_base;
  49. struct pci_dev *pdev;
  50. bool is_dlm;
  51. bool is_rgx;
  52. };
  53. static struct bgx *bgx_vnic[MAX_BGX_THUNDER];
  54. static int lmac_count; /* Total no of LMACs in system */
  55. static int bgx_xaui_check_link(struct lmac *lmac);
  56. /* Supported devices */
  57. static const struct pci_device_id bgx_id_table[] = {
  58. { PCI_DEVICE(PCI_VENDOR_ID_CAVIUM, PCI_DEVICE_ID_THUNDER_BGX) },
  59. { PCI_DEVICE(PCI_VENDOR_ID_CAVIUM, PCI_DEVICE_ID_THUNDER_RGX) },
  60. { 0, } /* end of table */
  61. };
  62. MODULE_AUTHOR("Cavium Inc");
  63. MODULE_DESCRIPTION("Cavium Thunder BGX/MAC Driver");
  64. MODULE_LICENSE("GPL v2");
  65. MODULE_VERSION(DRV_VERSION);
  66. MODULE_DEVICE_TABLE(pci, bgx_id_table);
  67. /* The Cavium ThunderX network controller can *only* be found in SoCs
  68. * containing the ThunderX ARM64 CPU implementation. All accesses to the device
  69. * registers on this platform are implicitly strongly ordered with respect
  70. * to memory accesses. So writeq_relaxed() and readq_relaxed() are safe to use
  71. * with no memory barriers in this driver. The readq()/writeq() functions add
  72. * explicit ordering operation which in this case are redundant, and only
  73. * add overhead.
  74. */
  75. /* Register read/write APIs */
  76. static u64 bgx_reg_read(struct bgx *bgx, u8 lmac, u64 offset)
  77. {
  78. void __iomem *addr = bgx->reg_base + ((u32)lmac << 20) + offset;
  79. return readq_relaxed(addr);
  80. }
  81. static void bgx_reg_write(struct bgx *bgx, u8 lmac, u64 offset, u64 val)
  82. {
  83. void __iomem *addr = bgx->reg_base + ((u32)lmac << 20) + offset;
  84. writeq_relaxed(val, addr);
  85. }
  86. static void bgx_reg_modify(struct bgx *bgx, u8 lmac, u64 offset, u64 val)
  87. {
  88. void __iomem *addr = bgx->reg_base + ((u32)lmac << 20) + offset;
  89. writeq_relaxed(val | readq_relaxed(addr), addr);
  90. }
  91. static int bgx_poll_reg(struct bgx *bgx, u8 lmac, u64 reg, u64 mask, bool zero)
  92. {
  93. int timeout = 100;
  94. u64 reg_val;
  95. while (timeout) {
  96. reg_val = bgx_reg_read(bgx, lmac, reg);
  97. if (zero && !(reg_val & mask))
  98. return 0;
  99. if (!zero && (reg_val & mask))
  100. return 0;
  101. usleep_range(1000, 2000);
  102. timeout--;
  103. }
  104. return 1;
  105. }
  106. /* Return number of BGX present in HW */
  107. unsigned bgx_get_map(int node)
  108. {
  109. int i;
  110. unsigned map = 0;
  111. for (i = 0; i < MAX_BGX_PER_NODE; i++) {
  112. if (bgx_vnic[(node * MAX_BGX_PER_NODE) + i])
  113. map |= (1 << i);
  114. }
  115. return map;
  116. }
  117. EXPORT_SYMBOL(bgx_get_map);
  118. /* Return number of LMAC configured for this BGX */
  119. int bgx_get_lmac_count(int node, int bgx_idx)
  120. {
  121. struct bgx *bgx;
  122. bgx = bgx_vnic[(node * MAX_BGX_PER_NODE) + bgx_idx];
  123. if (bgx)
  124. return bgx->lmac_count;
  125. return 0;
  126. }
  127. EXPORT_SYMBOL(bgx_get_lmac_count);
  128. /* Returns the current link status of LMAC */
  129. void bgx_get_lmac_link_state(int node, int bgx_idx, int lmacid, void *status)
  130. {
  131. struct bgx_link_status *link = (struct bgx_link_status *)status;
  132. struct bgx *bgx;
  133. struct lmac *lmac;
  134. bgx = bgx_vnic[(node * MAX_BGX_PER_NODE) + bgx_idx];
  135. if (!bgx)
  136. return;
  137. lmac = &bgx->lmac[lmacid];
  138. link->mac_type = lmac->lmac_type;
  139. link->link_up = lmac->link_up;
  140. link->duplex = lmac->last_duplex;
  141. link->speed = lmac->last_speed;
  142. }
  143. EXPORT_SYMBOL(bgx_get_lmac_link_state);
  144. const u8 *bgx_get_lmac_mac(int node, int bgx_idx, int lmacid)
  145. {
  146. struct bgx *bgx = bgx_vnic[(node * MAX_BGX_PER_NODE) + bgx_idx];
  147. if (bgx)
  148. return bgx->lmac[lmacid].mac;
  149. return NULL;
  150. }
  151. EXPORT_SYMBOL(bgx_get_lmac_mac);
  152. void bgx_set_lmac_mac(int node, int bgx_idx, int lmacid, const u8 *mac)
  153. {
  154. struct bgx *bgx = bgx_vnic[(node * MAX_BGX_PER_NODE) + bgx_idx];
  155. if (!bgx)
  156. return;
  157. ether_addr_copy(bgx->lmac[lmacid].mac, mac);
  158. }
  159. EXPORT_SYMBOL(bgx_set_lmac_mac);
  160. void bgx_lmac_rx_tx_enable(int node, int bgx_idx, int lmacid, bool enable)
  161. {
  162. struct bgx *bgx = bgx_vnic[(node * MAX_BGX_PER_NODE) + bgx_idx];
  163. struct lmac *lmac;
  164. u64 cfg;
  165. if (!bgx)
  166. return;
  167. lmac = &bgx->lmac[lmacid];
  168. cfg = bgx_reg_read(bgx, lmacid, BGX_CMRX_CFG);
  169. if (enable)
  170. cfg |= CMR_PKT_RX_EN | CMR_PKT_TX_EN;
  171. else
  172. cfg &= ~(CMR_PKT_RX_EN | CMR_PKT_TX_EN);
  173. bgx_reg_write(bgx, lmacid, BGX_CMRX_CFG, cfg);
  174. if (bgx->is_rgx)
  175. xcv_setup_link(enable ? lmac->link_up : 0, lmac->last_speed);
  176. }
  177. EXPORT_SYMBOL(bgx_lmac_rx_tx_enable);
  178. void bgx_lmac_get_pfc(int node, int bgx_idx, int lmacid, void *pause)
  179. {
  180. struct pfc *pfc = (struct pfc *)pause;
  181. struct bgx *bgx = bgx_vnic[(node * MAX_BGX_PER_CN88XX) + bgx_idx];
  182. struct lmac *lmac;
  183. u64 cfg;
  184. if (!bgx)
  185. return;
  186. lmac = &bgx->lmac[lmacid];
  187. if (lmac->is_sgmii)
  188. return;
  189. cfg = bgx_reg_read(bgx, lmacid, BGX_SMUX_CBFC_CTL);
  190. pfc->fc_rx = cfg & RX_EN;
  191. pfc->fc_tx = cfg & TX_EN;
  192. pfc->autoneg = 0;
  193. }
  194. EXPORT_SYMBOL(bgx_lmac_get_pfc);
  195. void bgx_lmac_set_pfc(int node, int bgx_idx, int lmacid, void *pause)
  196. {
  197. struct pfc *pfc = (struct pfc *)pause;
  198. struct bgx *bgx = bgx_vnic[(node * MAX_BGX_PER_CN88XX) + bgx_idx];
  199. struct lmac *lmac;
  200. u64 cfg;
  201. if (!bgx)
  202. return;
  203. lmac = &bgx->lmac[lmacid];
  204. if (lmac->is_sgmii)
  205. return;
  206. cfg = bgx_reg_read(bgx, lmacid, BGX_SMUX_CBFC_CTL);
  207. cfg &= ~(RX_EN | TX_EN);
  208. cfg |= (pfc->fc_rx ? RX_EN : 0x00);
  209. cfg |= (pfc->fc_tx ? TX_EN : 0x00);
  210. bgx_reg_write(bgx, lmacid, BGX_SMUX_CBFC_CTL, cfg);
  211. }
  212. EXPORT_SYMBOL(bgx_lmac_set_pfc);
  213. static void bgx_sgmii_change_link_state(struct lmac *lmac)
  214. {
  215. struct bgx *bgx = lmac->bgx;
  216. u64 cmr_cfg;
  217. u64 port_cfg = 0;
  218. u64 misc_ctl = 0;
  219. cmr_cfg = bgx_reg_read(bgx, lmac->lmacid, BGX_CMRX_CFG);
  220. cmr_cfg &= ~CMR_EN;
  221. bgx_reg_write(bgx, lmac->lmacid, BGX_CMRX_CFG, cmr_cfg);
  222. port_cfg = bgx_reg_read(bgx, lmac->lmacid, BGX_GMP_GMI_PRTX_CFG);
  223. misc_ctl = bgx_reg_read(bgx, lmac->lmacid, BGX_GMP_PCS_MISCX_CTL);
  224. if (lmac->link_up) {
  225. misc_ctl &= ~PCS_MISC_CTL_GMX_ENO;
  226. port_cfg &= ~GMI_PORT_CFG_DUPLEX;
  227. port_cfg |= (lmac->last_duplex << 2);
  228. } else {
  229. misc_ctl |= PCS_MISC_CTL_GMX_ENO;
  230. }
  231. switch (lmac->last_speed) {
  232. case 10:
  233. port_cfg &= ~GMI_PORT_CFG_SPEED; /* speed 0 */
  234. port_cfg |= GMI_PORT_CFG_SPEED_MSB; /* speed_msb 1 */
  235. port_cfg &= ~GMI_PORT_CFG_SLOT_TIME; /* slottime 0 */
  236. misc_ctl &= ~PCS_MISC_CTL_SAMP_PT_MASK;
  237. misc_ctl |= 50; /* samp_pt */
  238. bgx_reg_write(bgx, lmac->lmacid, BGX_GMP_GMI_TXX_SLOT, 64);
  239. bgx_reg_write(bgx, lmac->lmacid, BGX_GMP_GMI_TXX_BURST, 0);
  240. break;
  241. case 100:
  242. port_cfg &= ~GMI_PORT_CFG_SPEED; /* speed 0 */
  243. port_cfg &= ~GMI_PORT_CFG_SPEED_MSB; /* speed_msb 0 */
  244. port_cfg &= ~GMI_PORT_CFG_SLOT_TIME; /* slottime 0 */
  245. misc_ctl &= ~PCS_MISC_CTL_SAMP_PT_MASK;
  246. misc_ctl |= 5; /* samp_pt */
  247. bgx_reg_write(bgx, lmac->lmacid, BGX_GMP_GMI_TXX_SLOT, 64);
  248. bgx_reg_write(bgx, lmac->lmacid, BGX_GMP_GMI_TXX_BURST, 0);
  249. break;
  250. case 1000:
  251. port_cfg |= GMI_PORT_CFG_SPEED; /* speed 1 */
  252. port_cfg &= ~GMI_PORT_CFG_SPEED_MSB; /* speed_msb 0 */
  253. port_cfg |= GMI_PORT_CFG_SLOT_TIME; /* slottime 1 */
  254. misc_ctl &= ~PCS_MISC_CTL_SAMP_PT_MASK;
  255. misc_ctl |= 1; /* samp_pt */
  256. bgx_reg_write(bgx, lmac->lmacid, BGX_GMP_GMI_TXX_SLOT, 512);
  257. if (lmac->last_duplex)
  258. bgx_reg_write(bgx, lmac->lmacid,
  259. BGX_GMP_GMI_TXX_BURST, 0);
  260. else
  261. bgx_reg_write(bgx, lmac->lmacid,
  262. BGX_GMP_GMI_TXX_BURST, 8192);
  263. break;
  264. default:
  265. break;
  266. }
  267. bgx_reg_write(bgx, lmac->lmacid, BGX_GMP_PCS_MISCX_CTL, misc_ctl);
  268. bgx_reg_write(bgx, lmac->lmacid, BGX_GMP_GMI_PRTX_CFG, port_cfg);
  269. port_cfg = bgx_reg_read(bgx, lmac->lmacid, BGX_GMP_GMI_PRTX_CFG);
  270. /* Re-enable lmac */
  271. cmr_cfg |= CMR_EN;
  272. bgx_reg_write(bgx, lmac->lmacid, BGX_CMRX_CFG, cmr_cfg);
  273. if (bgx->is_rgx && (cmr_cfg & (CMR_PKT_RX_EN | CMR_PKT_TX_EN)))
  274. xcv_setup_link(lmac->link_up, lmac->last_speed);
  275. }
  276. static void bgx_lmac_handler(struct net_device *netdev)
  277. {
  278. struct lmac *lmac = container_of(netdev, struct lmac, netdev);
  279. struct phy_device *phydev;
  280. int link_changed = 0;
  281. if (!lmac)
  282. return;
  283. phydev = lmac->phydev;
  284. if (!phydev->link && lmac->last_link)
  285. link_changed = -1;
  286. if (phydev->link &&
  287. (lmac->last_duplex != phydev->duplex ||
  288. lmac->last_link != phydev->link ||
  289. lmac->last_speed != phydev->speed)) {
  290. link_changed = 1;
  291. }
  292. lmac->last_link = phydev->link;
  293. lmac->last_speed = phydev->speed;
  294. lmac->last_duplex = phydev->duplex;
  295. if (!link_changed)
  296. return;
  297. if (link_changed > 0)
  298. lmac->link_up = true;
  299. else
  300. lmac->link_up = false;
  301. if (lmac->is_sgmii)
  302. bgx_sgmii_change_link_state(lmac);
  303. else
  304. bgx_xaui_check_link(lmac);
  305. }
  306. u64 bgx_get_rx_stats(int node, int bgx_idx, int lmac, int idx)
  307. {
  308. struct bgx *bgx;
  309. bgx = bgx_vnic[(node * MAX_BGX_PER_NODE) + bgx_idx];
  310. if (!bgx)
  311. return 0;
  312. if (idx > 8)
  313. lmac = 0;
  314. return bgx_reg_read(bgx, lmac, BGX_CMRX_RX_STAT0 + (idx * 8));
  315. }
  316. EXPORT_SYMBOL(bgx_get_rx_stats);
  317. u64 bgx_get_tx_stats(int node, int bgx_idx, int lmac, int idx)
  318. {
  319. struct bgx *bgx;
  320. bgx = bgx_vnic[(node * MAX_BGX_PER_NODE) + bgx_idx];
  321. if (!bgx)
  322. return 0;
  323. return bgx_reg_read(bgx, lmac, BGX_CMRX_TX_STAT0 + (idx * 8));
  324. }
  325. EXPORT_SYMBOL(bgx_get_tx_stats);
  326. static void bgx_flush_dmac_addrs(struct bgx *bgx, int lmac)
  327. {
  328. u64 offset;
  329. while (bgx->lmac[lmac].dmac > 0) {
  330. offset = ((bgx->lmac[lmac].dmac - 1) * sizeof(u64)) +
  331. (lmac * MAX_DMAC_PER_LMAC * sizeof(u64));
  332. bgx_reg_write(bgx, 0, BGX_CMR_RX_DMACX_CAM + offset, 0);
  333. bgx->lmac[lmac].dmac--;
  334. }
  335. }
  336. /* Configure BGX LMAC in internal loopback mode */
  337. void bgx_lmac_internal_loopback(int node, int bgx_idx,
  338. int lmac_idx, bool enable)
  339. {
  340. struct bgx *bgx;
  341. struct lmac *lmac;
  342. u64 cfg;
  343. bgx = bgx_vnic[(node * MAX_BGX_PER_NODE) + bgx_idx];
  344. if (!bgx)
  345. return;
  346. lmac = &bgx->lmac[lmac_idx];
  347. if (lmac->is_sgmii) {
  348. cfg = bgx_reg_read(bgx, lmac_idx, BGX_GMP_PCS_MRX_CTL);
  349. if (enable)
  350. cfg |= PCS_MRX_CTL_LOOPBACK1;
  351. else
  352. cfg &= ~PCS_MRX_CTL_LOOPBACK1;
  353. bgx_reg_write(bgx, lmac_idx, BGX_GMP_PCS_MRX_CTL, cfg);
  354. } else {
  355. cfg = bgx_reg_read(bgx, lmac_idx, BGX_SPUX_CONTROL1);
  356. if (enable)
  357. cfg |= SPU_CTL_LOOPBACK;
  358. else
  359. cfg &= ~SPU_CTL_LOOPBACK;
  360. bgx_reg_write(bgx, lmac_idx, BGX_SPUX_CONTROL1, cfg);
  361. }
  362. }
  363. EXPORT_SYMBOL(bgx_lmac_internal_loopback);
  364. static int bgx_lmac_sgmii_init(struct bgx *bgx, struct lmac *lmac)
  365. {
  366. int lmacid = lmac->lmacid;
  367. u64 cfg;
  368. bgx_reg_modify(bgx, lmacid, BGX_GMP_GMI_TXX_THRESH, 0x30);
  369. /* max packet size */
  370. bgx_reg_modify(bgx, lmacid, BGX_GMP_GMI_RXX_JABBER, MAX_FRAME_SIZE);
  371. /* Disable frame alignment if using preamble */
  372. cfg = bgx_reg_read(bgx, lmacid, BGX_GMP_GMI_TXX_APPEND);
  373. if (cfg & 1)
  374. bgx_reg_write(bgx, lmacid, BGX_GMP_GMI_TXX_SGMII_CTL, 0);
  375. /* Enable lmac */
  376. bgx_reg_modify(bgx, lmacid, BGX_CMRX_CFG, CMR_EN);
  377. /* PCS reset */
  378. bgx_reg_modify(bgx, lmacid, BGX_GMP_PCS_MRX_CTL, PCS_MRX_CTL_RESET);
  379. if (bgx_poll_reg(bgx, lmacid, BGX_GMP_PCS_MRX_CTL,
  380. PCS_MRX_CTL_RESET, true)) {
  381. dev_err(&bgx->pdev->dev, "BGX PCS reset not completed\n");
  382. return -1;
  383. }
  384. /* power down, reset autoneg, autoneg enable */
  385. cfg = bgx_reg_read(bgx, lmacid, BGX_GMP_PCS_MRX_CTL);
  386. cfg &= ~PCS_MRX_CTL_PWR_DN;
  387. cfg |= (PCS_MRX_CTL_RST_AN | PCS_MRX_CTL_AN_EN);
  388. bgx_reg_write(bgx, lmacid, BGX_GMP_PCS_MRX_CTL, cfg);
  389. if (lmac->lmac_type == BGX_MODE_QSGMII) {
  390. /* Disable disparity check for QSGMII */
  391. cfg = bgx_reg_read(bgx, lmacid, BGX_GMP_PCS_MISCX_CTL);
  392. cfg &= ~PCS_MISC_CTL_DISP_EN;
  393. bgx_reg_write(bgx, lmacid, BGX_GMP_PCS_MISCX_CTL, cfg);
  394. return 0;
  395. }
  396. if (lmac->lmac_type == BGX_MODE_SGMII) {
  397. if (bgx_poll_reg(bgx, lmacid, BGX_GMP_PCS_MRX_STATUS,
  398. PCS_MRX_STATUS_AN_CPT, false)) {
  399. dev_err(&bgx->pdev->dev, "BGX AN_CPT not completed\n");
  400. return -1;
  401. }
  402. }
  403. return 0;
  404. }
  405. static int bgx_lmac_xaui_init(struct bgx *bgx, struct lmac *lmac)
  406. {
  407. u64 cfg;
  408. int lmacid = lmac->lmacid;
  409. /* Reset SPU */
  410. bgx_reg_modify(bgx, lmacid, BGX_SPUX_CONTROL1, SPU_CTL_RESET);
  411. if (bgx_poll_reg(bgx, lmacid, BGX_SPUX_CONTROL1, SPU_CTL_RESET, true)) {
  412. dev_err(&bgx->pdev->dev, "BGX SPU reset not completed\n");
  413. return -1;
  414. }
  415. /* Disable LMAC */
  416. cfg = bgx_reg_read(bgx, lmacid, BGX_CMRX_CFG);
  417. cfg &= ~CMR_EN;
  418. bgx_reg_write(bgx, lmacid, BGX_CMRX_CFG, cfg);
  419. bgx_reg_modify(bgx, lmacid, BGX_SPUX_CONTROL1, SPU_CTL_LOW_POWER);
  420. /* Set interleaved running disparity for RXAUI */
  421. if (lmac->lmac_type == BGX_MODE_RXAUI)
  422. bgx_reg_modify(bgx, lmacid, BGX_SPUX_MISC_CONTROL,
  423. SPU_MISC_CTL_INTLV_RDISP);
  424. /* Clear receive packet disable */
  425. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_MISC_CONTROL);
  426. cfg &= ~SPU_MISC_CTL_RX_DIS;
  427. bgx_reg_write(bgx, lmacid, BGX_SPUX_MISC_CONTROL, cfg);
  428. /* clear all interrupts */
  429. cfg = bgx_reg_read(bgx, lmacid, BGX_SMUX_RX_INT);
  430. bgx_reg_write(bgx, lmacid, BGX_SMUX_RX_INT, cfg);
  431. cfg = bgx_reg_read(bgx, lmacid, BGX_SMUX_TX_INT);
  432. bgx_reg_write(bgx, lmacid, BGX_SMUX_TX_INT, cfg);
  433. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_INT);
  434. bgx_reg_write(bgx, lmacid, BGX_SPUX_INT, cfg);
  435. if (lmac->use_training) {
  436. bgx_reg_write(bgx, lmacid, BGX_SPUX_BR_PMD_LP_CUP, 0x00);
  437. bgx_reg_write(bgx, lmacid, BGX_SPUX_BR_PMD_LD_CUP, 0x00);
  438. bgx_reg_write(bgx, lmacid, BGX_SPUX_BR_PMD_LD_REP, 0x00);
  439. /* training enable */
  440. bgx_reg_modify(bgx, lmacid,
  441. BGX_SPUX_BR_PMD_CRTL, SPU_PMD_CRTL_TRAIN_EN);
  442. }
  443. /* Append FCS to each packet */
  444. bgx_reg_modify(bgx, lmacid, BGX_SMUX_TX_APPEND, SMU_TX_APPEND_FCS_D);
  445. /* Disable forward error correction */
  446. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_FEC_CONTROL);
  447. cfg &= ~SPU_FEC_CTL_FEC_EN;
  448. bgx_reg_write(bgx, lmacid, BGX_SPUX_FEC_CONTROL, cfg);
  449. /* Disable autoneg */
  450. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_AN_CONTROL);
  451. cfg = cfg & ~(SPU_AN_CTL_AN_EN | SPU_AN_CTL_XNP_EN);
  452. bgx_reg_write(bgx, lmacid, BGX_SPUX_AN_CONTROL, cfg);
  453. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_AN_ADV);
  454. if (lmac->lmac_type == BGX_MODE_10G_KR)
  455. cfg |= (1 << 23);
  456. else if (lmac->lmac_type == BGX_MODE_40G_KR)
  457. cfg |= (1 << 24);
  458. else
  459. cfg &= ~((1 << 23) | (1 << 24));
  460. cfg = cfg & (~((1ULL << 25) | (1ULL << 22) | (1ULL << 12)));
  461. bgx_reg_write(bgx, lmacid, BGX_SPUX_AN_ADV, cfg);
  462. cfg = bgx_reg_read(bgx, 0, BGX_SPU_DBG_CONTROL);
  463. cfg &= ~SPU_DBG_CTL_AN_ARB_LINK_CHK_EN;
  464. bgx_reg_write(bgx, 0, BGX_SPU_DBG_CONTROL, cfg);
  465. /* Enable lmac */
  466. bgx_reg_modify(bgx, lmacid, BGX_CMRX_CFG, CMR_EN);
  467. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_CONTROL1);
  468. cfg &= ~SPU_CTL_LOW_POWER;
  469. bgx_reg_write(bgx, lmacid, BGX_SPUX_CONTROL1, cfg);
  470. cfg = bgx_reg_read(bgx, lmacid, BGX_SMUX_TX_CTL);
  471. cfg &= ~SMU_TX_CTL_UNI_EN;
  472. cfg |= SMU_TX_CTL_DIC_EN;
  473. bgx_reg_write(bgx, lmacid, BGX_SMUX_TX_CTL, cfg);
  474. /* Enable receive and transmission of pause frames */
  475. bgx_reg_write(bgx, lmacid, BGX_SMUX_CBFC_CTL, ((0xffffULL << 32) |
  476. BCK_EN | DRP_EN | TX_EN | RX_EN));
  477. /* Configure pause time and interval */
  478. bgx_reg_write(bgx, lmacid,
  479. BGX_SMUX_TX_PAUSE_PKT_TIME, DEFAULT_PAUSE_TIME);
  480. cfg = bgx_reg_read(bgx, lmacid, BGX_SMUX_TX_PAUSE_PKT_INTERVAL);
  481. cfg &= ~0xFFFFull;
  482. bgx_reg_write(bgx, lmacid, BGX_SMUX_TX_PAUSE_PKT_INTERVAL,
  483. cfg | (DEFAULT_PAUSE_TIME - 0x1000));
  484. bgx_reg_write(bgx, lmacid, BGX_SMUX_TX_PAUSE_ZERO, 0x01);
  485. /* take lmac_count into account */
  486. bgx_reg_modify(bgx, lmacid, BGX_SMUX_TX_THRESH, (0x100 - 1));
  487. /* max packet size */
  488. bgx_reg_modify(bgx, lmacid, BGX_SMUX_RX_JABBER, MAX_FRAME_SIZE);
  489. return 0;
  490. }
  491. static int bgx_xaui_check_link(struct lmac *lmac)
  492. {
  493. struct bgx *bgx = lmac->bgx;
  494. int lmacid = lmac->lmacid;
  495. int lmac_type = lmac->lmac_type;
  496. u64 cfg;
  497. if (lmac->use_training) {
  498. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_INT);
  499. if (!(cfg & (1ull << 13))) {
  500. cfg = (1ull << 13) | (1ull << 14);
  501. bgx_reg_write(bgx, lmacid, BGX_SPUX_INT, cfg);
  502. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_BR_PMD_CRTL);
  503. cfg |= (1ull << 0);
  504. bgx_reg_write(bgx, lmacid, BGX_SPUX_BR_PMD_CRTL, cfg);
  505. return -1;
  506. }
  507. }
  508. /* wait for PCS to come out of reset */
  509. if (bgx_poll_reg(bgx, lmacid, BGX_SPUX_CONTROL1, SPU_CTL_RESET, true)) {
  510. dev_err(&bgx->pdev->dev, "BGX SPU reset not completed\n");
  511. return -1;
  512. }
  513. if ((lmac_type == BGX_MODE_10G_KR) || (lmac_type == BGX_MODE_XFI) ||
  514. (lmac_type == BGX_MODE_40G_KR) || (lmac_type == BGX_MODE_XLAUI)) {
  515. if (bgx_poll_reg(bgx, lmacid, BGX_SPUX_BR_STATUS1,
  516. SPU_BR_STATUS_BLK_LOCK, false)) {
  517. dev_err(&bgx->pdev->dev,
  518. "SPU_BR_STATUS_BLK_LOCK not completed\n");
  519. return -1;
  520. }
  521. } else {
  522. if (bgx_poll_reg(bgx, lmacid, BGX_SPUX_BX_STATUS,
  523. SPU_BX_STATUS_RX_ALIGN, false)) {
  524. dev_err(&bgx->pdev->dev,
  525. "SPU_BX_STATUS_RX_ALIGN not completed\n");
  526. return -1;
  527. }
  528. }
  529. /* Clear rcvflt bit (latching high) and read it back */
  530. if (bgx_reg_read(bgx, lmacid, BGX_SPUX_STATUS2) & SPU_STATUS2_RCVFLT)
  531. bgx_reg_modify(bgx, lmacid,
  532. BGX_SPUX_STATUS2, SPU_STATUS2_RCVFLT);
  533. if (bgx_reg_read(bgx, lmacid, BGX_SPUX_STATUS2) & SPU_STATUS2_RCVFLT) {
  534. dev_err(&bgx->pdev->dev, "Receive fault, retry training\n");
  535. if (lmac->use_training) {
  536. cfg = bgx_reg_read(bgx, lmacid, BGX_SPUX_INT);
  537. if (!(cfg & (1ull << 13))) {
  538. cfg = (1ull << 13) | (1ull << 14);
  539. bgx_reg_write(bgx, lmacid, BGX_SPUX_INT, cfg);
  540. cfg = bgx_reg_read(bgx, lmacid,
  541. BGX_SPUX_BR_PMD_CRTL);
  542. cfg |= (1ull << 0);
  543. bgx_reg_write(bgx, lmacid,
  544. BGX_SPUX_BR_PMD_CRTL, cfg);
  545. return -1;
  546. }
  547. }
  548. return -1;
  549. }
  550. /* Wait for BGX RX to be idle */
  551. if (bgx_poll_reg(bgx, lmacid, BGX_SMUX_CTL, SMU_CTL_RX_IDLE, false)) {
  552. dev_err(&bgx->pdev->dev, "SMU RX not idle\n");
  553. return -1;
  554. }
  555. /* Wait for BGX TX to be idle */
  556. if (bgx_poll_reg(bgx, lmacid, BGX_SMUX_CTL, SMU_CTL_TX_IDLE, false)) {
  557. dev_err(&bgx->pdev->dev, "SMU TX not idle\n");
  558. return -1;
  559. }
  560. /* Check for MAC RX faults */
  561. cfg = bgx_reg_read(bgx, lmacid, BGX_SMUX_RX_CTL);
  562. /* 0 - Link is okay, 1 - Local fault, 2 - Remote fault */
  563. cfg &= SMU_RX_CTL_STATUS;
  564. if (!cfg)
  565. return 0;
  566. /* Rx local/remote fault seen.
  567. * Do lmac reinit to see if condition recovers
  568. */
  569. bgx_lmac_xaui_init(bgx, lmac);
  570. return -1;
  571. }
  572. static void bgx_poll_for_link(struct work_struct *work)
  573. {
  574. struct lmac *lmac;
  575. u64 spu_link, smu_link;
  576. lmac = container_of(work, struct lmac, dwork.work);
  577. /* Receive link is latching low. Force it high and verify it */
  578. bgx_reg_modify(lmac->bgx, lmac->lmacid,
  579. BGX_SPUX_STATUS1, SPU_STATUS1_RCV_LNK);
  580. bgx_poll_reg(lmac->bgx, lmac->lmacid, BGX_SPUX_STATUS1,
  581. SPU_STATUS1_RCV_LNK, false);
  582. spu_link = bgx_reg_read(lmac->bgx, lmac->lmacid, BGX_SPUX_STATUS1);
  583. smu_link = bgx_reg_read(lmac->bgx, lmac->lmacid, BGX_SMUX_RX_CTL);
  584. if ((spu_link & SPU_STATUS1_RCV_LNK) &&
  585. !(smu_link & SMU_RX_CTL_STATUS)) {
  586. lmac->link_up = 1;
  587. if (lmac->lmac_type == BGX_MODE_XLAUI)
  588. lmac->last_speed = 40000;
  589. else
  590. lmac->last_speed = 10000;
  591. lmac->last_duplex = 1;
  592. } else {
  593. lmac->link_up = 0;
  594. lmac->last_speed = SPEED_UNKNOWN;
  595. lmac->last_duplex = DUPLEX_UNKNOWN;
  596. }
  597. if (lmac->last_link != lmac->link_up) {
  598. if (lmac->link_up) {
  599. if (bgx_xaui_check_link(lmac)) {
  600. /* Errors, clear link_up state */
  601. lmac->link_up = 0;
  602. lmac->last_speed = SPEED_UNKNOWN;
  603. lmac->last_duplex = DUPLEX_UNKNOWN;
  604. }
  605. }
  606. lmac->last_link = lmac->link_up;
  607. }
  608. queue_delayed_work(lmac->check_link, &lmac->dwork, HZ * 2);
  609. }
  610. static int phy_interface_mode(u8 lmac_type)
  611. {
  612. if (lmac_type == BGX_MODE_QSGMII)
  613. return PHY_INTERFACE_MODE_QSGMII;
  614. if (lmac_type == BGX_MODE_RGMII)
  615. return PHY_INTERFACE_MODE_RGMII;
  616. return PHY_INTERFACE_MODE_SGMII;
  617. }
  618. static int bgx_lmac_enable(struct bgx *bgx, u8 lmacid)
  619. {
  620. struct lmac *lmac;
  621. u64 cfg;
  622. lmac = &bgx->lmac[lmacid];
  623. lmac->bgx = bgx;
  624. if ((lmac->lmac_type == BGX_MODE_SGMII) ||
  625. (lmac->lmac_type == BGX_MODE_QSGMII) ||
  626. (lmac->lmac_type == BGX_MODE_RGMII)) {
  627. lmac->is_sgmii = 1;
  628. if (bgx_lmac_sgmii_init(bgx, lmac))
  629. return -1;
  630. } else {
  631. lmac->is_sgmii = 0;
  632. if (bgx_lmac_xaui_init(bgx, lmac))
  633. return -1;
  634. }
  635. if (lmac->is_sgmii) {
  636. cfg = bgx_reg_read(bgx, lmacid, BGX_GMP_GMI_TXX_APPEND);
  637. cfg |= ((1ull << 2) | (1ull << 1)); /* FCS and PAD */
  638. bgx_reg_modify(bgx, lmacid, BGX_GMP_GMI_TXX_APPEND, cfg);
  639. bgx_reg_write(bgx, lmacid, BGX_GMP_GMI_TXX_MIN_PKT, 60 - 1);
  640. } else {
  641. cfg = bgx_reg_read(bgx, lmacid, BGX_SMUX_TX_APPEND);
  642. cfg |= ((1ull << 2) | (1ull << 1)); /* FCS and PAD */
  643. bgx_reg_modify(bgx, lmacid, BGX_SMUX_TX_APPEND, cfg);
  644. bgx_reg_write(bgx, lmacid, BGX_SMUX_TX_MIN_PKT, 60 + 4);
  645. }
  646. /* Enable lmac */
  647. bgx_reg_modify(bgx, lmacid, BGX_CMRX_CFG, CMR_EN);
  648. /* Restore default cfg, incase low level firmware changed it */
  649. bgx_reg_write(bgx, lmacid, BGX_CMRX_RX_DMAC_CTL, 0x03);
  650. if ((lmac->lmac_type != BGX_MODE_XFI) &&
  651. (lmac->lmac_type != BGX_MODE_XLAUI) &&
  652. (lmac->lmac_type != BGX_MODE_40G_KR) &&
  653. (lmac->lmac_type != BGX_MODE_10G_KR)) {
  654. if (!lmac->phydev)
  655. return -ENODEV;
  656. lmac->phydev->dev_flags = 0;
  657. if (phy_connect_direct(&lmac->netdev, lmac->phydev,
  658. bgx_lmac_handler,
  659. phy_interface_mode(lmac->lmac_type)))
  660. return -ENODEV;
  661. phy_start_aneg(lmac->phydev);
  662. } else {
  663. lmac->check_link = alloc_workqueue("check_link", WQ_UNBOUND |
  664. WQ_MEM_RECLAIM, 1);
  665. if (!lmac->check_link)
  666. return -ENOMEM;
  667. INIT_DELAYED_WORK(&lmac->dwork, bgx_poll_for_link);
  668. queue_delayed_work(lmac->check_link, &lmac->dwork, 0);
  669. }
  670. return 0;
  671. }
  672. static void bgx_lmac_disable(struct bgx *bgx, u8 lmacid)
  673. {
  674. struct lmac *lmac;
  675. u64 cfg;
  676. lmac = &bgx->lmac[lmacid];
  677. if (lmac->check_link) {
  678. /* Destroy work queue */
  679. cancel_delayed_work_sync(&lmac->dwork);
  680. destroy_workqueue(lmac->check_link);
  681. }
  682. /* Disable packet reception */
  683. cfg = bgx_reg_read(bgx, lmacid, BGX_CMRX_CFG);
  684. cfg &= ~CMR_PKT_RX_EN;
  685. bgx_reg_write(bgx, lmacid, BGX_CMRX_CFG, cfg);
  686. /* Give chance for Rx/Tx FIFO to get drained */
  687. bgx_poll_reg(bgx, lmacid, BGX_CMRX_RX_FIFO_LEN, (u64)0x1FFF, true);
  688. bgx_poll_reg(bgx, lmacid, BGX_CMRX_TX_FIFO_LEN, (u64)0x3FFF, true);
  689. /* Disable packet transmission */
  690. cfg = bgx_reg_read(bgx, lmacid, BGX_CMRX_CFG);
  691. cfg &= ~CMR_PKT_TX_EN;
  692. bgx_reg_write(bgx, lmacid, BGX_CMRX_CFG, cfg);
  693. /* Disable serdes lanes */
  694. if (!lmac->is_sgmii)
  695. bgx_reg_modify(bgx, lmacid,
  696. BGX_SPUX_CONTROL1, SPU_CTL_LOW_POWER);
  697. else
  698. bgx_reg_modify(bgx, lmacid,
  699. BGX_GMP_PCS_MRX_CTL, PCS_MRX_CTL_PWR_DN);
  700. /* Disable LMAC */
  701. cfg = bgx_reg_read(bgx, lmacid, BGX_CMRX_CFG);
  702. cfg &= ~CMR_EN;
  703. bgx_reg_write(bgx, lmacid, BGX_CMRX_CFG, cfg);
  704. bgx_flush_dmac_addrs(bgx, lmacid);
  705. if ((lmac->lmac_type != BGX_MODE_XFI) &&
  706. (lmac->lmac_type != BGX_MODE_XLAUI) &&
  707. (lmac->lmac_type != BGX_MODE_40G_KR) &&
  708. (lmac->lmac_type != BGX_MODE_10G_KR) && lmac->phydev)
  709. phy_disconnect(lmac->phydev);
  710. lmac->phydev = NULL;
  711. }
  712. static void bgx_init_hw(struct bgx *bgx)
  713. {
  714. int i;
  715. struct lmac *lmac;
  716. bgx_reg_modify(bgx, 0, BGX_CMR_GLOBAL_CFG, CMR_GLOBAL_CFG_FCS_STRIP);
  717. if (bgx_reg_read(bgx, 0, BGX_CMR_BIST_STATUS))
  718. dev_err(&bgx->pdev->dev, "BGX%d BIST failed\n", bgx->bgx_id);
  719. /* Set lmac type and lane2serdes mapping */
  720. for (i = 0; i < bgx->lmac_count; i++) {
  721. lmac = &bgx->lmac[i];
  722. bgx_reg_write(bgx, i, BGX_CMRX_CFG,
  723. (lmac->lmac_type << 8) | lmac->lane_to_sds);
  724. bgx->lmac[i].lmacid_bd = lmac_count;
  725. lmac_count++;
  726. }
  727. bgx_reg_write(bgx, 0, BGX_CMR_TX_LMACS, bgx->lmac_count);
  728. bgx_reg_write(bgx, 0, BGX_CMR_RX_LMACS, bgx->lmac_count);
  729. /* Set the backpressure AND mask */
  730. for (i = 0; i < bgx->lmac_count; i++)
  731. bgx_reg_modify(bgx, 0, BGX_CMR_CHAN_MSK_AND,
  732. ((1ULL << MAX_BGX_CHANS_PER_LMAC) - 1) <<
  733. (i * MAX_BGX_CHANS_PER_LMAC));
  734. /* Disable all MAC filtering */
  735. for (i = 0; i < RX_DMAC_COUNT; i++)
  736. bgx_reg_write(bgx, 0, BGX_CMR_RX_DMACX_CAM + (i * 8), 0x00);
  737. /* Disable MAC steering (NCSI traffic) */
  738. for (i = 0; i < RX_TRAFFIC_STEER_RULE_COUNT; i++)
  739. bgx_reg_write(bgx, 0, BGX_CMR_RX_STREERING + (i * 8), 0x00);
  740. }
  741. static u8 bgx_get_lane2sds_cfg(struct bgx *bgx, struct lmac *lmac)
  742. {
  743. return (u8)(bgx_reg_read(bgx, lmac->lmacid, BGX_CMRX_CFG) & 0xFF);
  744. }
  745. static void bgx_print_qlm_mode(struct bgx *bgx, u8 lmacid)
  746. {
  747. struct device *dev = &bgx->pdev->dev;
  748. struct lmac *lmac;
  749. char str[20];
  750. u8 dlm;
  751. if (lmacid > bgx->max_lmac)
  752. return;
  753. lmac = &bgx->lmac[lmacid];
  754. dlm = (lmacid / 2) + (bgx->bgx_id * 2);
  755. if (!bgx->is_dlm)
  756. sprintf(str, "BGX%d QLM mode", bgx->bgx_id);
  757. else
  758. sprintf(str, "BGX%d DLM%d mode", bgx->bgx_id, dlm);
  759. switch (lmac->lmac_type) {
  760. case BGX_MODE_SGMII:
  761. dev_info(dev, "%s: SGMII\n", (char *)str);
  762. break;
  763. case BGX_MODE_XAUI:
  764. dev_info(dev, "%s: XAUI\n", (char *)str);
  765. break;
  766. case BGX_MODE_RXAUI:
  767. dev_info(dev, "%s: RXAUI\n", (char *)str);
  768. break;
  769. case BGX_MODE_XFI:
  770. if (!lmac->use_training)
  771. dev_info(dev, "%s: XFI\n", (char *)str);
  772. else
  773. dev_info(dev, "%s: 10G_KR\n", (char *)str);
  774. break;
  775. case BGX_MODE_XLAUI:
  776. if (!lmac->use_training)
  777. dev_info(dev, "%s: XLAUI\n", (char *)str);
  778. else
  779. dev_info(dev, "%s: 40G_KR4\n", (char *)str);
  780. break;
  781. case BGX_MODE_QSGMII:
  782. if ((lmacid == 0) &&
  783. (bgx_get_lane2sds_cfg(bgx, lmac) != lmacid))
  784. return;
  785. if ((lmacid == 2) &&
  786. (bgx_get_lane2sds_cfg(bgx, lmac) == lmacid))
  787. return;
  788. dev_info(dev, "%s: QSGMII\n", (char *)str);
  789. break;
  790. case BGX_MODE_RGMII:
  791. dev_info(dev, "%s: RGMII\n", (char *)str);
  792. break;
  793. case BGX_MODE_INVALID:
  794. /* Nothing to do */
  795. break;
  796. }
  797. }
  798. static void lmac_set_lane2sds(struct bgx *bgx, struct lmac *lmac)
  799. {
  800. switch (lmac->lmac_type) {
  801. case BGX_MODE_SGMII:
  802. case BGX_MODE_XFI:
  803. lmac->lane_to_sds = lmac->lmacid;
  804. break;
  805. case BGX_MODE_XAUI:
  806. case BGX_MODE_XLAUI:
  807. case BGX_MODE_RGMII:
  808. lmac->lane_to_sds = 0xE4;
  809. break;
  810. case BGX_MODE_RXAUI:
  811. lmac->lane_to_sds = (lmac->lmacid) ? 0xE : 0x4;
  812. break;
  813. case BGX_MODE_QSGMII:
  814. /* There is no way to determine if DLM0/2 is QSGMII or
  815. * DLM1/3 is configured to QSGMII as bootloader will
  816. * configure all LMACs, so take whatever is configured
  817. * by low level firmware.
  818. */
  819. lmac->lane_to_sds = bgx_get_lane2sds_cfg(bgx, lmac);
  820. break;
  821. default:
  822. lmac->lane_to_sds = 0;
  823. break;
  824. }
  825. }
  826. static void lmac_set_training(struct bgx *bgx, struct lmac *lmac, int lmacid)
  827. {
  828. if ((lmac->lmac_type != BGX_MODE_10G_KR) &&
  829. (lmac->lmac_type != BGX_MODE_40G_KR)) {
  830. lmac->use_training = 0;
  831. return;
  832. }
  833. lmac->use_training = bgx_reg_read(bgx, lmacid, BGX_SPUX_BR_PMD_CRTL) &
  834. SPU_PMD_CRTL_TRAIN_EN;
  835. }
  836. static void bgx_set_lmac_config(struct bgx *bgx, u8 idx)
  837. {
  838. struct lmac *lmac;
  839. struct lmac *olmac;
  840. u64 cmr_cfg;
  841. u8 lmac_type;
  842. u8 lane_to_sds;
  843. lmac = &bgx->lmac[idx];
  844. if (!bgx->is_dlm || bgx->is_rgx) {
  845. /* Read LMAC0 type to figure out QLM mode
  846. * This is configured by low level firmware
  847. */
  848. cmr_cfg = bgx_reg_read(bgx, 0, BGX_CMRX_CFG);
  849. lmac->lmac_type = (cmr_cfg >> 8) & 0x07;
  850. if (bgx->is_rgx)
  851. lmac->lmac_type = BGX_MODE_RGMII;
  852. lmac_set_training(bgx, lmac, 0);
  853. lmac_set_lane2sds(bgx, lmac);
  854. return;
  855. }
  856. /* On 81xx BGX can be split across 2 DLMs
  857. * firmware programs lmac_type of LMAC0 and LMAC2
  858. */
  859. if ((idx == 0) || (idx == 2)) {
  860. cmr_cfg = bgx_reg_read(bgx, idx, BGX_CMRX_CFG);
  861. lmac_type = (u8)((cmr_cfg >> 8) & 0x07);
  862. lane_to_sds = (u8)(cmr_cfg & 0xFF);
  863. /* Check if config is not reset value */
  864. if ((lmac_type == 0) && (lane_to_sds == 0xE4))
  865. lmac->lmac_type = BGX_MODE_INVALID;
  866. else
  867. lmac->lmac_type = lmac_type;
  868. lmac_set_training(bgx, lmac, lmac->lmacid);
  869. lmac_set_lane2sds(bgx, lmac);
  870. olmac = &bgx->lmac[idx + 1];
  871. /* Check if other LMAC on the same DLM is already configured by
  872. * firmware, if so use the same config or else set as same, as
  873. * that of LMAC 0/2.
  874. * This check is needed as on 80xx only one lane of each of the
  875. * DLM of BGX0 is used, so have to rely on firmware for
  876. * distingushing 80xx from 81xx.
  877. */
  878. cmr_cfg = bgx_reg_read(bgx, idx + 1, BGX_CMRX_CFG);
  879. lmac_type = (u8)((cmr_cfg >> 8) & 0x07);
  880. lane_to_sds = (u8)(cmr_cfg & 0xFF);
  881. if ((lmac_type == 0) && (lane_to_sds == 0xE4)) {
  882. olmac->lmac_type = lmac->lmac_type;
  883. lmac_set_lane2sds(bgx, olmac);
  884. } else {
  885. olmac->lmac_type = lmac_type;
  886. olmac->lane_to_sds = lane_to_sds;
  887. }
  888. lmac_set_training(bgx, olmac, olmac->lmacid);
  889. }
  890. }
  891. static bool is_dlm0_in_bgx_mode(struct bgx *bgx)
  892. {
  893. struct lmac *lmac;
  894. if (!bgx->is_dlm)
  895. return true;
  896. lmac = &bgx->lmac[0];
  897. if (lmac->lmac_type == BGX_MODE_INVALID)
  898. return false;
  899. return true;
  900. }
  901. static void bgx_get_qlm_mode(struct bgx *bgx)
  902. {
  903. struct lmac *lmac;
  904. struct lmac *lmac01;
  905. struct lmac *lmac23;
  906. u8 idx;
  907. /* Init all LMAC's type to invalid */
  908. for (idx = 0; idx < bgx->max_lmac; idx++) {
  909. lmac = &bgx->lmac[idx];
  910. lmac->lmacid = idx;
  911. lmac->lmac_type = BGX_MODE_INVALID;
  912. lmac->use_training = false;
  913. }
  914. /* It is assumed that low level firmware sets this value */
  915. bgx->lmac_count = bgx_reg_read(bgx, 0, BGX_CMR_RX_LMACS) & 0x7;
  916. if (bgx->lmac_count > bgx->max_lmac)
  917. bgx->lmac_count = bgx->max_lmac;
  918. for (idx = 0; idx < bgx->max_lmac; idx++)
  919. bgx_set_lmac_config(bgx, idx);
  920. if (!bgx->is_dlm || bgx->is_rgx) {
  921. bgx_print_qlm_mode(bgx, 0);
  922. return;
  923. }
  924. if (bgx->lmac_count) {
  925. bgx_print_qlm_mode(bgx, 0);
  926. bgx_print_qlm_mode(bgx, 2);
  927. }
  928. /* If DLM0 is not in BGX mode then LMAC0/1 have
  929. * to be configured with serdes lanes of DLM1
  930. */
  931. if (is_dlm0_in_bgx_mode(bgx) || (bgx->lmac_count > 2))
  932. return;
  933. for (idx = 0; idx < bgx->lmac_count; idx++) {
  934. lmac01 = &bgx->lmac[idx];
  935. lmac23 = &bgx->lmac[idx + 2];
  936. lmac01->lmac_type = lmac23->lmac_type;
  937. lmac01->lane_to_sds = lmac23->lane_to_sds;
  938. }
  939. }
  940. #ifdef CONFIG_ACPI
  941. static int acpi_get_mac_address(struct device *dev, struct acpi_device *adev,
  942. u8 *dst)
  943. {
  944. u8 mac[ETH_ALEN];
  945. int ret;
  946. ret = fwnode_property_read_u8_array(acpi_fwnode_handle(adev),
  947. "mac-address", mac, ETH_ALEN);
  948. if (ret)
  949. goto out;
  950. if (!is_valid_ether_addr(mac)) {
  951. dev_err(dev, "MAC address invalid: %pM\n", mac);
  952. ret = -EINVAL;
  953. goto out;
  954. }
  955. dev_info(dev, "MAC address set to: %pM\n", mac);
  956. memcpy(dst, mac, ETH_ALEN);
  957. out:
  958. return ret;
  959. }
  960. /* Currently only sets the MAC address. */
  961. static acpi_status bgx_acpi_register_phy(acpi_handle handle,
  962. u32 lvl, void *context, void **rv)
  963. {
  964. struct bgx *bgx = context;
  965. struct device *dev = &bgx->pdev->dev;
  966. struct acpi_device *adev;
  967. if (acpi_bus_get_device(handle, &adev))
  968. goto out;
  969. acpi_get_mac_address(dev, adev, bgx->lmac[bgx->acpi_lmac_idx].mac);
  970. SET_NETDEV_DEV(&bgx->lmac[bgx->acpi_lmac_idx].netdev, dev);
  971. bgx->lmac[bgx->acpi_lmac_idx].lmacid = bgx->acpi_lmac_idx;
  972. bgx->acpi_lmac_idx++; /* move to next LMAC */
  973. out:
  974. return AE_OK;
  975. }
  976. static acpi_status bgx_acpi_match_id(acpi_handle handle, u32 lvl,
  977. void *context, void **ret_val)
  978. {
  979. struct acpi_buffer string = { ACPI_ALLOCATE_BUFFER, NULL };
  980. struct bgx *bgx = context;
  981. char bgx_sel[5];
  982. snprintf(bgx_sel, 5, "BGX%d", bgx->bgx_id);
  983. if (ACPI_FAILURE(acpi_get_name(handle, ACPI_SINGLE_NAME, &string))) {
  984. pr_warn("Invalid link device\n");
  985. return AE_OK;
  986. }
  987. if (strncmp(string.pointer, bgx_sel, 4))
  988. return AE_OK;
  989. acpi_walk_namespace(ACPI_TYPE_DEVICE, handle, 1,
  990. bgx_acpi_register_phy, NULL, bgx, NULL);
  991. kfree(string.pointer);
  992. return AE_CTRL_TERMINATE;
  993. }
  994. static int bgx_init_acpi_phy(struct bgx *bgx)
  995. {
  996. acpi_get_devices(NULL, bgx_acpi_match_id, bgx, (void **)NULL);
  997. return 0;
  998. }
  999. #else
  1000. static int bgx_init_acpi_phy(struct bgx *bgx)
  1001. {
  1002. return -ENODEV;
  1003. }
  1004. #endif /* CONFIG_ACPI */
  1005. #if IS_ENABLED(CONFIG_OF_MDIO)
  1006. static int bgx_init_of_phy(struct bgx *bgx)
  1007. {
  1008. struct fwnode_handle *fwn;
  1009. struct device_node *node = NULL;
  1010. u8 lmac = 0;
  1011. device_for_each_child_node(&bgx->pdev->dev, fwn) {
  1012. struct phy_device *pd;
  1013. struct device_node *phy_np;
  1014. const char *mac;
  1015. /* Should always be an OF node. But if it is not, we
  1016. * cannot handle it, so exit the loop.
  1017. */
  1018. node = to_of_node(fwn);
  1019. if (!node)
  1020. break;
  1021. mac = of_get_mac_address(node);
  1022. if (mac)
  1023. ether_addr_copy(bgx->lmac[lmac].mac, mac);
  1024. SET_NETDEV_DEV(&bgx->lmac[lmac].netdev, &bgx->pdev->dev);
  1025. bgx->lmac[lmac].lmacid = lmac;
  1026. phy_np = of_parse_phandle(node, "phy-handle", 0);
  1027. /* If there is no phy or defective firmware presents
  1028. * this cortina phy, for which there is no driver
  1029. * support, ignore it.
  1030. */
  1031. if (phy_np &&
  1032. !of_device_is_compatible(phy_np, "cortina,cs4223-slice")) {
  1033. /* Wait until the phy drivers are available */
  1034. pd = of_phy_find_device(phy_np);
  1035. if (!pd)
  1036. goto defer;
  1037. bgx->lmac[lmac].phydev = pd;
  1038. }
  1039. lmac++;
  1040. if (lmac == bgx->max_lmac) {
  1041. of_node_put(node);
  1042. break;
  1043. }
  1044. }
  1045. return 0;
  1046. defer:
  1047. /* We are bailing out, try not to leak device reference counts
  1048. * for phy devices we may have already found.
  1049. */
  1050. while (lmac) {
  1051. if (bgx->lmac[lmac].phydev) {
  1052. put_device(&bgx->lmac[lmac].phydev->mdio.dev);
  1053. bgx->lmac[lmac].phydev = NULL;
  1054. }
  1055. lmac--;
  1056. }
  1057. of_node_put(node);
  1058. return -EPROBE_DEFER;
  1059. }
  1060. #else
  1061. static int bgx_init_of_phy(struct bgx *bgx)
  1062. {
  1063. return -ENODEV;
  1064. }
  1065. #endif /* CONFIG_OF_MDIO */
  1066. static int bgx_init_phy(struct bgx *bgx)
  1067. {
  1068. if (!acpi_disabled)
  1069. return bgx_init_acpi_phy(bgx);
  1070. return bgx_init_of_phy(bgx);
  1071. }
  1072. static int bgx_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1073. {
  1074. int err;
  1075. struct device *dev = &pdev->dev;
  1076. struct bgx *bgx = NULL;
  1077. u8 lmac;
  1078. u16 sdevid;
  1079. bgx = devm_kzalloc(dev, sizeof(*bgx), GFP_KERNEL);
  1080. if (!bgx)
  1081. return -ENOMEM;
  1082. bgx->pdev = pdev;
  1083. pci_set_drvdata(pdev, bgx);
  1084. err = pci_enable_device(pdev);
  1085. if (err) {
  1086. dev_err(dev, "Failed to enable PCI device\n");
  1087. pci_set_drvdata(pdev, NULL);
  1088. return err;
  1089. }
  1090. err = pci_request_regions(pdev, DRV_NAME);
  1091. if (err) {
  1092. dev_err(dev, "PCI request regions failed 0x%x\n", err);
  1093. goto err_disable_device;
  1094. }
  1095. /* MAP configuration registers */
  1096. bgx->reg_base = pcim_iomap(pdev, PCI_CFG_REG_BAR_NUM, 0);
  1097. if (!bgx->reg_base) {
  1098. dev_err(dev, "BGX: Cannot map CSR memory space, aborting\n");
  1099. err = -ENOMEM;
  1100. goto err_release_regions;
  1101. }
  1102. pci_read_config_word(pdev, PCI_DEVICE_ID, &sdevid);
  1103. if (sdevid != PCI_DEVICE_ID_THUNDER_RGX) {
  1104. bgx->bgx_id = (pci_resource_start(pdev,
  1105. PCI_CFG_REG_BAR_NUM) >> 24) & BGX_ID_MASK;
  1106. bgx->bgx_id += nic_get_node_id(pdev) * MAX_BGX_PER_NODE;
  1107. bgx->max_lmac = MAX_LMAC_PER_BGX;
  1108. bgx_vnic[bgx->bgx_id] = bgx;
  1109. } else {
  1110. bgx->is_rgx = true;
  1111. bgx->max_lmac = 1;
  1112. bgx->bgx_id = MAX_BGX_PER_CN81XX - 1;
  1113. bgx_vnic[bgx->bgx_id] = bgx;
  1114. xcv_init_hw();
  1115. }
  1116. /* On 81xx all are DLMs and on 83xx there are 3 BGX QLMs and one
  1117. * BGX i.e BGX2 can be split across 2 DLMs.
  1118. */
  1119. pci_read_config_word(pdev, PCI_SUBSYSTEM_ID, &sdevid);
  1120. if ((sdevid == PCI_SUBSYS_DEVID_81XX_BGX) ||
  1121. ((sdevid == PCI_SUBSYS_DEVID_83XX_BGX) && (bgx->bgx_id == 2)))
  1122. bgx->is_dlm = true;
  1123. bgx_get_qlm_mode(bgx);
  1124. err = bgx_init_phy(bgx);
  1125. if (err)
  1126. goto err_enable;
  1127. bgx_init_hw(bgx);
  1128. /* Enable all LMACs */
  1129. for (lmac = 0; lmac < bgx->lmac_count; lmac++) {
  1130. err = bgx_lmac_enable(bgx, lmac);
  1131. if (err) {
  1132. dev_err(dev, "BGX%d failed to enable lmac%d\n",
  1133. bgx->bgx_id, lmac);
  1134. while (lmac)
  1135. bgx_lmac_disable(bgx, --lmac);
  1136. goto err_enable;
  1137. }
  1138. }
  1139. return 0;
  1140. err_enable:
  1141. bgx_vnic[bgx->bgx_id] = NULL;
  1142. err_release_regions:
  1143. pci_release_regions(pdev);
  1144. err_disable_device:
  1145. pci_disable_device(pdev);
  1146. pci_set_drvdata(pdev, NULL);
  1147. return err;
  1148. }
  1149. static void bgx_remove(struct pci_dev *pdev)
  1150. {
  1151. struct bgx *bgx = pci_get_drvdata(pdev);
  1152. u8 lmac;
  1153. /* Disable all LMACs */
  1154. for (lmac = 0; lmac < bgx->lmac_count; lmac++)
  1155. bgx_lmac_disable(bgx, lmac);
  1156. bgx_vnic[bgx->bgx_id] = NULL;
  1157. pci_release_regions(pdev);
  1158. pci_disable_device(pdev);
  1159. pci_set_drvdata(pdev, NULL);
  1160. }
  1161. static struct pci_driver bgx_driver = {
  1162. .name = DRV_NAME,
  1163. .id_table = bgx_id_table,
  1164. .probe = bgx_probe,
  1165. .remove = bgx_remove,
  1166. };
  1167. static int __init bgx_init_module(void)
  1168. {
  1169. pr_info("%s, ver %s\n", DRV_NAME, DRV_VERSION);
  1170. return pci_register_driver(&bgx_driver);
  1171. }
  1172. static void __exit bgx_cleanup_module(void)
  1173. {
  1174. pci_unregister_driver(&bgx_driver);
  1175. }
  1176. module_init(bgx_init_module);
  1177. module_exit(bgx_cleanup_module);