octeon_droq.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025
  1. /**********************************************************************
  2. * Author: Cavium, Inc.
  3. *
  4. * Contact: support@cavium.com
  5. * Please include "LiquidIO" in the subject.
  6. *
  7. * Copyright (c) 2003-2016 Cavium, Inc.
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more details.
  17. ***********************************************************************/
  18. #include <linux/pci.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/vmalloc.h>
  21. #include "liquidio_common.h"
  22. #include "octeon_droq.h"
  23. #include "octeon_iq.h"
  24. #include "response_manager.h"
  25. #include "octeon_device.h"
  26. #include "octeon_main.h"
  27. #include "octeon_network.h"
  28. #include "cn66xx_regs.h"
  29. #include "cn66xx_device.h"
  30. #include "cn23xx_pf_device.h"
  31. #include "cn23xx_vf_device.h"
  32. struct niclist {
  33. struct list_head list;
  34. void *ptr;
  35. };
  36. struct __dispatch {
  37. struct list_head list;
  38. struct octeon_recv_info *rinfo;
  39. octeon_dispatch_fn_t disp_fn;
  40. };
  41. /** Get the argument that the user set when registering dispatch
  42. * function for a given opcode/subcode.
  43. * @param octeon_dev - the octeon device pointer.
  44. * @param opcode - the opcode for which the dispatch argument
  45. * is to be checked.
  46. * @param subcode - the subcode for which the dispatch argument
  47. * is to be checked.
  48. * @return Success: void * (argument to the dispatch function)
  49. * @return Failure: NULL
  50. *
  51. */
  52. static inline void *octeon_get_dispatch_arg(struct octeon_device *octeon_dev,
  53. u16 opcode, u16 subcode)
  54. {
  55. int idx;
  56. struct list_head *dispatch;
  57. void *fn_arg = NULL;
  58. u16 combined_opcode = OPCODE_SUBCODE(opcode, subcode);
  59. idx = combined_opcode & OCTEON_OPCODE_MASK;
  60. spin_lock_bh(&octeon_dev->dispatch.lock);
  61. if (octeon_dev->dispatch.count == 0) {
  62. spin_unlock_bh(&octeon_dev->dispatch.lock);
  63. return NULL;
  64. }
  65. if (octeon_dev->dispatch.dlist[idx].opcode == combined_opcode) {
  66. fn_arg = octeon_dev->dispatch.dlist[idx].arg;
  67. } else {
  68. list_for_each(dispatch,
  69. &octeon_dev->dispatch.dlist[idx].list) {
  70. if (((struct octeon_dispatch *)dispatch)->opcode ==
  71. combined_opcode) {
  72. fn_arg = ((struct octeon_dispatch *)
  73. dispatch)->arg;
  74. break;
  75. }
  76. }
  77. }
  78. spin_unlock_bh(&octeon_dev->dispatch.lock);
  79. return fn_arg;
  80. }
  81. /** Check for packets on Droq. This function should be called with lock held.
  82. * @param droq - Droq on which count is checked.
  83. * @return Returns packet count.
  84. */
  85. u32 octeon_droq_check_hw_for_pkts(struct octeon_droq *droq)
  86. {
  87. u32 pkt_count = 0;
  88. u32 last_count;
  89. pkt_count = readl(droq->pkts_sent_reg);
  90. last_count = pkt_count - droq->pkt_count;
  91. droq->pkt_count = pkt_count;
  92. /* we shall write to cnts at napi irq enable or end of droq tasklet */
  93. if (last_count)
  94. atomic_add(last_count, &droq->pkts_pending);
  95. return last_count;
  96. }
  97. static void octeon_droq_compute_max_packet_bufs(struct octeon_droq *droq)
  98. {
  99. u32 count = 0;
  100. /* max_empty_descs is the max. no. of descs that can have no buffers.
  101. * If the empty desc count goes beyond this value, we cannot safely
  102. * read in a 64K packet sent by Octeon
  103. * (64K is max pkt size from Octeon)
  104. */
  105. droq->max_empty_descs = 0;
  106. do {
  107. droq->max_empty_descs++;
  108. count += droq->buffer_size;
  109. } while (count < (64 * 1024));
  110. droq->max_empty_descs = droq->max_count - droq->max_empty_descs;
  111. }
  112. static void octeon_droq_reset_indices(struct octeon_droq *droq)
  113. {
  114. droq->read_idx = 0;
  115. droq->write_idx = 0;
  116. droq->refill_idx = 0;
  117. droq->refill_count = 0;
  118. atomic_set(&droq->pkts_pending, 0);
  119. }
  120. static void
  121. octeon_droq_destroy_ring_buffers(struct octeon_device *oct,
  122. struct octeon_droq *droq)
  123. {
  124. u32 i;
  125. struct octeon_skb_page_info *pg_info;
  126. for (i = 0; i < droq->max_count; i++) {
  127. pg_info = &droq->recv_buf_list[i].pg_info;
  128. if (pg_info->dma)
  129. lio_unmap_ring(oct->pci_dev,
  130. (u64)pg_info->dma);
  131. pg_info->dma = 0;
  132. if (pg_info->page)
  133. recv_buffer_destroy(droq->recv_buf_list[i].buffer,
  134. pg_info);
  135. if (droq->desc_ring && droq->desc_ring[i].info_ptr)
  136. lio_unmap_ring_info(oct->pci_dev,
  137. (u64)droq->
  138. desc_ring[i].info_ptr,
  139. OCT_DROQ_INFO_SIZE);
  140. droq->recv_buf_list[i].buffer = NULL;
  141. }
  142. octeon_droq_reset_indices(droq);
  143. }
  144. static int
  145. octeon_droq_setup_ring_buffers(struct octeon_device *oct,
  146. struct octeon_droq *droq)
  147. {
  148. u32 i;
  149. void *buf;
  150. struct octeon_droq_desc *desc_ring = droq->desc_ring;
  151. for (i = 0; i < droq->max_count; i++) {
  152. buf = recv_buffer_alloc(oct, &droq->recv_buf_list[i].pg_info);
  153. if (!buf) {
  154. dev_err(&oct->pci_dev->dev, "%s buffer alloc failed\n",
  155. __func__);
  156. droq->stats.rx_alloc_failure++;
  157. return -ENOMEM;
  158. }
  159. droq->recv_buf_list[i].buffer = buf;
  160. droq->recv_buf_list[i].data = get_rbd(buf);
  161. droq->info_list[i].length = 0;
  162. /* map ring buffers into memory */
  163. desc_ring[i].info_ptr = lio_map_ring_info(droq, i);
  164. desc_ring[i].buffer_ptr =
  165. lio_map_ring(droq->recv_buf_list[i].buffer);
  166. }
  167. octeon_droq_reset_indices(droq);
  168. octeon_droq_compute_max_packet_bufs(droq);
  169. return 0;
  170. }
  171. int octeon_delete_droq(struct octeon_device *oct, u32 q_no)
  172. {
  173. struct octeon_droq *droq = oct->droq[q_no];
  174. dev_dbg(&oct->pci_dev->dev, "%s[%d]\n", __func__, q_no);
  175. octeon_droq_destroy_ring_buffers(oct, droq);
  176. vfree(droq->recv_buf_list);
  177. if (droq->info_base_addr)
  178. cnnic_free_aligned_dma(oct->pci_dev, droq->info_list,
  179. droq->info_alloc_size,
  180. droq->info_base_addr,
  181. droq->info_list_dma);
  182. if (droq->desc_ring)
  183. lio_dma_free(oct, (droq->max_count * OCT_DROQ_DESC_SIZE),
  184. droq->desc_ring, droq->desc_ring_dma);
  185. memset(droq, 0, OCT_DROQ_SIZE);
  186. return 0;
  187. }
  188. int octeon_init_droq(struct octeon_device *oct,
  189. u32 q_no,
  190. u32 num_descs,
  191. u32 desc_size,
  192. void *app_ctx)
  193. {
  194. struct octeon_droq *droq;
  195. u32 desc_ring_size = 0, c_num_descs = 0, c_buf_size = 0;
  196. u32 c_pkts_per_intr = 0, c_refill_threshold = 0;
  197. int orig_node = dev_to_node(&oct->pci_dev->dev);
  198. int numa_node = cpu_to_node(q_no % num_online_cpus());
  199. dev_dbg(&oct->pci_dev->dev, "%s[%d]\n", __func__, q_no);
  200. droq = oct->droq[q_no];
  201. memset(droq, 0, OCT_DROQ_SIZE);
  202. droq->oct_dev = oct;
  203. droq->q_no = q_no;
  204. if (app_ctx)
  205. droq->app_ctx = app_ctx;
  206. else
  207. droq->app_ctx = (void *)(size_t)q_no;
  208. c_num_descs = num_descs;
  209. c_buf_size = desc_size;
  210. if (OCTEON_CN6XXX(oct)) {
  211. struct octeon_config *conf6x = CHIP_CONF(oct, cn6xxx);
  212. c_pkts_per_intr = (u32)CFG_GET_OQ_PKTS_PER_INTR(conf6x);
  213. c_refill_threshold =
  214. (u32)CFG_GET_OQ_REFILL_THRESHOLD(conf6x);
  215. } else if (OCTEON_CN23XX_PF(oct)) {
  216. struct octeon_config *conf23 = CHIP_CONF(oct, cn23xx_pf);
  217. c_pkts_per_intr = (u32)CFG_GET_OQ_PKTS_PER_INTR(conf23);
  218. c_refill_threshold = (u32)CFG_GET_OQ_REFILL_THRESHOLD(conf23);
  219. } else if (OCTEON_CN23XX_VF(oct)) {
  220. struct octeon_config *conf23 = CHIP_CONF(oct, cn23xx_vf);
  221. c_pkts_per_intr = (u32)CFG_GET_OQ_PKTS_PER_INTR(conf23);
  222. c_refill_threshold = (u32)CFG_GET_OQ_REFILL_THRESHOLD(conf23);
  223. } else {
  224. return 1;
  225. }
  226. droq->max_count = c_num_descs;
  227. droq->buffer_size = c_buf_size;
  228. desc_ring_size = droq->max_count * OCT_DROQ_DESC_SIZE;
  229. set_dev_node(&oct->pci_dev->dev, numa_node);
  230. droq->desc_ring = lio_dma_alloc(oct, desc_ring_size,
  231. (dma_addr_t *)&droq->desc_ring_dma);
  232. set_dev_node(&oct->pci_dev->dev, orig_node);
  233. if (!droq->desc_ring)
  234. droq->desc_ring = lio_dma_alloc(oct, desc_ring_size,
  235. (dma_addr_t *)&droq->desc_ring_dma);
  236. if (!droq->desc_ring) {
  237. dev_err(&oct->pci_dev->dev,
  238. "Output queue %d ring alloc failed\n", q_no);
  239. return 1;
  240. }
  241. dev_dbg(&oct->pci_dev->dev, "droq[%d]: desc_ring: virt: 0x%p, dma: %lx\n",
  242. q_no, droq->desc_ring, droq->desc_ring_dma);
  243. dev_dbg(&oct->pci_dev->dev, "droq[%d]: num_desc: %d\n", q_no,
  244. droq->max_count);
  245. droq->info_list =
  246. cnnic_numa_alloc_aligned_dma((droq->max_count *
  247. OCT_DROQ_INFO_SIZE),
  248. &droq->info_alloc_size,
  249. &droq->info_base_addr,
  250. numa_node);
  251. if (!droq->info_list) {
  252. dev_err(&oct->pci_dev->dev, "Cannot allocate memory for info list.\n");
  253. lio_dma_free(oct, (droq->max_count * OCT_DROQ_DESC_SIZE),
  254. droq->desc_ring, droq->desc_ring_dma);
  255. return 1;
  256. }
  257. droq->recv_buf_list = (struct octeon_recv_buffer *)
  258. vmalloc_node(droq->max_count *
  259. OCT_DROQ_RECVBUF_SIZE,
  260. numa_node);
  261. if (!droq->recv_buf_list)
  262. droq->recv_buf_list = (struct octeon_recv_buffer *)
  263. vmalloc(droq->max_count *
  264. OCT_DROQ_RECVBUF_SIZE);
  265. if (!droq->recv_buf_list) {
  266. dev_err(&oct->pci_dev->dev, "Output queue recv buf list alloc failed\n");
  267. goto init_droq_fail;
  268. }
  269. if (octeon_droq_setup_ring_buffers(oct, droq))
  270. goto init_droq_fail;
  271. droq->pkts_per_intr = c_pkts_per_intr;
  272. droq->refill_threshold = c_refill_threshold;
  273. dev_dbg(&oct->pci_dev->dev, "DROQ INIT: max_empty_descs: %d\n",
  274. droq->max_empty_descs);
  275. spin_lock_init(&droq->lock);
  276. INIT_LIST_HEAD(&droq->dispatch_list);
  277. /* For 56xx Pass1, this function won't be called, so no checks. */
  278. oct->fn_list.setup_oq_regs(oct, q_no);
  279. oct->io_qmask.oq |= BIT_ULL(q_no);
  280. return 0;
  281. init_droq_fail:
  282. octeon_delete_droq(oct, q_no);
  283. return 1;
  284. }
  285. /* octeon_create_recv_info
  286. * Parameters:
  287. * octeon_dev - pointer to the octeon device structure
  288. * droq - droq in which the packet arrived.
  289. * buf_cnt - no. of buffers used by the packet.
  290. * idx - index in the descriptor for the first buffer in the packet.
  291. * Description:
  292. * Allocates a recv_info_t and copies the buffer addresses for packet data
  293. * into the recv_pkt space which starts at an 8B offset from recv_info_t.
  294. * Flags the descriptors for refill later. If available descriptors go
  295. * below the threshold to receive a 64K pkt, new buffers are first allocated
  296. * before the recv_pkt_t is created.
  297. * This routine will be called in interrupt context.
  298. * Returns:
  299. * Success: Pointer to recv_info_t
  300. * Failure: NULL.
  301. * Locks:
  302. * The droq->lock is held when this routine is called.
  303. */
  304. static inline struct octeon_recv_info *octeon_create_recv_info(
  305. struct octeon_device *octeon_dev,
  306. struct octeon_droq *droq,
  307. u32 buf_cnt,
  308. u32 idx)
  309. {
  310. struct octeon_droq_info *info;
  311. struct octeon_recv_pkt *recv_pkt;
  312. struct octeon_recv_info *recv_info;
  313. u32 i, bytes_left;
  314. struct octeon_skb_page_info *pg_info;
  315. info = &droq->info_list[idx];
  316. recv_info = octeon_alloc_recv_info(sizeof(struct __dispatch));
  317. if (!recv_info)
  318. return NULL;
  319. recv_pkt = recv_info->recv_pkt;
  320. recv_pkt->rh = info->rh;
  321. recv_pkt->length = (u32)info->length;
  322. recv_pkt->buffer_count = (u16)buf_cnt;
  323. recv_pkt->octeon_id = (u16)octeon_dev->octeon_id;
  324. i = 0;
  325. bytes_left = (u32)info->length;
  326. while (buf_cnt) {
  327. {
  328. pg_info = &droq->recv_buf_list[idx].pg_info;
  329. lio_unmap_ring(octeon_dev->pci_dev,
  330. (u64)pg_info->dma);
  331. pg_info->page = NULL;
  332. pg_info->dma = 0;
  333. }
  334. recv_pkt->buffer_size[i] =
  335. (bytes_left >=
  336. droq->buffer_size) ? droq->buffer_size : bytes_left;
  337. recv_pkt->buffer_ptr[i] = droq->recv_buf_list[idx].buffer;
  338. droq->recv_buf_list[idx].buffer = NULL;
  339. idx = incr_index(idx, 1, droq->max_count);
  340. bytes_left -= droq->buffer_size;
  341. i++;
  342. buf_cnt--;
  343. }
  344. return recv_info;
  345. }
  346. /* If we were not able to refill all buffers, try to move around
  347. * the buffers that were not dispatched.
  348. */
  349. static inline u32
  350. octeon_droq_refill_pullup_descs(struct octeon_droq *droq,
  351. struct octeon_droq_desc *desc_ring)
  352. {
  353. u32 desc_refilled = 0;
  354. u32 refill_index = droq->refill_idx;
  355. while (refill_index != droq->read_idx) {
  356. if (droq->recv_buf_list[refill_index].buffer) {
  357. droq->recv_buf_list[droq->refill_idx].buffer =
  358. droq->recv_buf_list[refill_index].buffer;
  359. droq->recv_buf_list[droq->refill_idx].data =
  360. droq->recv_buf_list[refill_index].data;
  361. desc_ring[droq->refill_idx].buffer_ptr =
  362. desc_ring[refill_index].buffer_ptr;
  363. droq->recv_buf_list[refill_index].buffer = NULL;
  364. desc_ring[refill_index].buffer_ptr = 0;
  365. do {
  366. droq->refill_idx = incr_index(droq->refill_idx,
  367. 1,
  368. droq->max_count);
  369. desc_refilled++;
  370. droq->refill_count--;
  371. } while (droq->recv_buf_list[droq->refill_idx].
  372. buffer);
  373. }
  374. refill_index = incr_index(refill_index, 1, droq->max_count);
  375. } /* while */
  376. return desc_refilled;
  377. }
  378. /* octeon_droq_refill
  379. * Parameters:
  380. * droq - droq in which descriptors require new buffers.
  381. * Description:
  382. * Called during normal DROQ processing in interrupt mode or by the poll
  383. * thread to refill the descriptors from which buffers were dispatched
  384. * to upper layers. Attempts to allocate new buffers. If that fails, moves
  385. * up buffers (that were not dispatched) to form a contiguous ring.
  386. * Returns:
  387. * No of descriptors refilled.
  388. * Locks:
  389. * This routine is called with droq->lock held.
  390. */
  391. static u32
  392. octeon_droq_refill(struct octeon_device *octeon_dev, struct octeon_droq *droq)
  393. {
  394. struct octeon_droq_desc *desc_ring;
  395. void *buf = NULL;
  396. u8 *data;
  397. u32 desc_refilled = 0;
  398. struct octeon_skb_page_info *pg_info;
  399. desc_ring = droq->desc_ring;
  400. while (droq->refill_count && (desc_refilled < droq->max_count)) {
  401. /* If a valid buffer exists (happens if there is no dispatch),
  402. * reuse
  403. * the buffer, else allocate.
  404. */
  405. if (!droq->recv_buf_list[droq->refill_idx].buffer) {
  406. pg_info =
  407. &droq->recv_buf_list[droq->refill_idx].pg_info;
  408. /* Either recycle the existing pages or go for
  409. * new page alloc
  410. */
  411. if (pg_info->page)
  412. buf = recv_buffer_reuse(octeon_dev, pg_info);
  413. else
  414. buf = recv_buffer_alloc(octeon_dev, pg_info);
  415. /* If a buffer could not be allocated, no point in
  416. * continuing
  417. */
  418. if (!buf) {
  419. droq->stats.rx_alloc_failure++;
  420. break;
  421. }
  422. droq->recv_buf_list[droq->refill_idx].buffer =
  423. buf;
  424. data = get_rbd(buf);
  425. } else {
  426. data = get_rbd(droq->recv_buf_list
  427. [droq->refill_idx].buffer);
  428. }
  429. droq->recv_buf_list[droq->refill_idx].data = data;
  430. desc_ring[droq->refill_idx].buffer_ptr =
  431. lio_map_ring(droq->recv_buf_list[droq->
  432. refill_idx].buffer);
  433. /* Reset any previous values in the length field. */
  434. droq->info_list[droq->refill_idx].length = 0;
  435. droq->refill_idx = incr_index(droq->refill_idx, 1,
  436. droq->max_count);
  437. desc_refilled++;
  438. droq->refill_count--;
  439. }
  440. if (droq->refill_count)
  441. desc_refilled +=
  442. octeon_droq_refill_pullup_descs(droq, desc_ring);
  443. /* if droq->refill_count
  444. * The refill count would not change in pass two. We only moved buffers
  445. * to close the gap in the ring, but we would still have the same no. of
  446. * buffers to refill.
  447. */
  448. return desc_refilled;
  449. }
  450. static inline u32
  451. octeon_droq_get_bufcount(u32 buf_size, u32 total_len)
  452. {
  453. u32 buf_cnt = 0;
  454. while (total_len > (buf_size * buf_cnt))
  455. buf_cnt++;
  456. return buf_cnt;
  457. }
  458. static int
  459. octeon_droq_dispatch_pkt(struct octeon_device *oct,
  460. struct octeon_droq *droq,
  461. union octeon_rh *rh,
  462. struct octeon_droq_info *info)
  463. {
  464. u32 cnt;
  465. octeon_dispatch_fn_t disp_fn;
  466. struct octeon_recv_info *rinfo;
  467. cnt = octeon_droq_get_bufcount(droq->buffer_size, (u32)info->length);
  468. disp_fn = octeon_get_dispatch(oct, (u16)rh->r.opcode,
  469. (u16)rh->r.subcode);
  470. if (disp_fn) {
  471. rinfo = octeon_create_recv_info(oct, droq, cnt, droq->read_idx);
  472. if (rinfo) {
  473. struct __dispatch *rdisp = rinfo->rsvd;
  474. rdisp->rinfo = rinfo;
  475. rdisp->disp_fn = disp_fn;
  476. rinfo->recv_pkt->rh = *rh;
  477. list_add_tail(&rdisp->list,
  478. &droq->dispatch_list);
  479. } else {
  480. droq->stats.dropped_nomem++;
  481. }
  482. } else {
  483. dev_err(&oct->pci_dev->dev, "DROQ: No dispatch function (opcode %u/%u)\n",
  484. (unsigned int)rh->r.opcode,
  485. (unsigned int)rh->r.subcode);
  486. droq->stats.dropped_nodispatch++;
  487. }
  488. return cnt;
  489. }
  490. static inline void octeon_droq_drop_packets(struct octeon_device *oct,
  491. struct octeon_droq *droq,
  492. u32 cnt)
  493. {
  494. u32 i = 0, buf_cnt;
  495. struct octeon_droq_info *info;
  496. for (i = 0; i < cnt; i++) {
  497. info = &droq->info_list[droq->read_idx];
  498. octeon_swap_8B_data((u64 *)info, 2);
  499. if (info->length) {
  500. info->length -= OCT_RH_SIZE;
  501. droq->stats.bytes_received += info->length;
  502. buf_cnt = octeon_droq_get_bufcount(droq->buffer_size,
  503. (u32)info->length);
  504. } else {
  505. dev_err(&oct->pci_dev->dev, "DROQ: In drop: pkt with len 0\n");
  506. buf_cnt = 1;
  507. }
  508. droq->read_idx = incr_index(droq->read_idx, buf_cnt,
  509. droq->max_count);
  510. droq->refill_count += buf_cnt;
  511. }
  512. }
  513. static u32
  514. octeon_droq_fast_process_packets(struct octeon_device *oct,
  515. struct octeon_droq *droq,
  516. u32 pkts_to_process)
  517. {
  518. struct octeon_droq_info *info;
  519. union octeon_rh *rh;
  520. u32 pkt, total_len = 0, pkt_count;
  521. pkt_count = pkts_to_process;
  522. for (pkt = 0; pkt < pkt_count; pkt++) {
  523. u32 pkt_len = 0;
  524. struct sk_buff *nicbuf = NULL;
  525. struct octeon_skb_page_info *pg_info;
  526. void *buf;
  527. info = &droq->info_list[droq->read_idx];
  528. octeon_swap_8B_data((u64 *)info, 2);
  529. if (!info->length) {
  530. dev_err(&oct->pci_dev->dev,
  531. "DROQ[%d] idx: %d len:0, pkt_cnt: %d\n",
  532. droq->q_no, droq->read_idx, pkt_count);
  533. print_hex_dump_bytes("", DUMP_PREFIX_ADDRESS,
  534. (u8 *)info,
  535. OCT_DROQ_INFO_SIZE);
  536. break;
  537. }
  538. /* Len of resp hdr in included in the received data len. */
  539. info->length -= OCT_RH_SIZE;
  540. rh = &info->rh;
  541. total_len += (u32)info->length;
  542. if (opcode_slow_path(rh)) {
  543. u32 buf_cnt;
  544. buf_cnt = octeon_droq_dispatch_pkt(oct, droq, rh, info);
  545. droq->read_idx = incr_index(droq->read_idx,
  546. buf_cnt, droq->max_count);
  547. droq->refill_count += buf_cnt;
  548. } else {
  549. if (info->length <= droq->buffer_size) {
  550. pkt_len = (u32)info->length;
  551. nicbuf = droq->recv_buf_list[
  552. droq->read_idx].buffer;
  553. pg_info = &droq->recv_buf_list[
  554. droq->read_idx].pg_info;
  555. if (recv_buffer_recycle(oct, pg_info))
  556. pg_info->page = NULL;
  557. droq->recv_buf_list[droq->read_idx].buffer =
  558. NULL;
  559. droq->read_idx = incr_index(droq->read_idx, 1,
  560. droq->max_count);
  561. droq->refill_count++;
  562. } else {
  563. nicbuf = octeon_fast_packet_alloc((u32)
  564. info->length);
  565. pkt_len = 0;
  566. /* nicbuf allocation can fail. We'll handle it
  567. * inside the loop.
  568. */
  569. while (pkt_len < info->length) {
  570. int cpy_len, idx = droq->read_idx;
  571. cpy_len = ((pkt_len + droq->buffer_size)
  572. > info->length) ?
  573. ((u32)info->length - pkt_len) :
  574. droq->buffer_size;
  575. if (nicbuf) {
  576. octeon_fast_packet_next(droq,
  577. nicbuf,
  578. cpy_len,
  579. idx);
  580. buf = droq->recv_buf_list[idx].
  581. buffer;
  582. recv_buffer_fast_free(buf);
  583. droq->recv_buf_list[idx].buffer
  584. = NULL;
  585. } else {
  586. droq->stats.rx_alloc_failure++;
  587. }
  588. pkt_len += cpy_len;
  589. droq->read_idx =
  590. incr_index(droq->read_idx, 1,
  591. droq->max_count);
  592. droq->refill_count++;
  593. }
  594. }
  595. if (nicbuf) {
  596. if (droq->ops.fptr) {
  597. droq->ops.fptr(oct->octeon_id,
  598. nicbuf, pkt_len,
  599. rh, &droq->napi,
  600. droq->ops.farg);
  601. } else {
  602. recv_buffer_free(nicbuf);
  603. }
  604. }
  605. }
  606. if (droq->refill_count >= droq->refill_threshold) {
  607. int desc_refilled = octeon_droq_refill(oct, droq);
  608. /* Flush the droq descriptor data to memory to be sure
  609. * that when we update the credits the data in memory
  610. * is accurate.
  611. */
  612. wmb();
  613. writel((desc_refilled), droq->pkts_credit_reg);
  614. /* make sure mmio write completes */
  615. mmiowb();
  616. }
  617. } /* for (each packet)... */
  618. /* Increment refill_count by the number of buffers processed. */
  619. droq->stats.pkts_received += pkt;
  620. droq->stats.bytes_received += total_len;
  621. if ((droq->ops.drop_on_max) && (pkts_to_process - pkt)) {
  622. octeon_droq_drop_packets(oct, droq, (pkts_to_process - pkt));
  623. droq->stats.dropped_toomany += (pkts_to_process - pkt);
  624. return pkts_to_process;
  625. }
  626. return pkt;
  627. }
  628. int
  629. octeon_droq_process_packets(struct octeon_device *oct,
  630. struct octeon_droq *droq,
  631. u32 budget)
  632. {
  633. u32 pkt_count = 0, pkts_processed = 0;
  634. struct list_head *tmp, *tmp2;
  635. /* Grab the droq lock */
  636. spin_lock(&droq->lock);
  637. octeon_droq_check_hw_for_pkts(droq);
  638. pkt_count = atomic_read(&droq->pkts_pending);
  639. if (!pkt_count) {
  640. spin_unlock(&droq->lock);
  641. return 0;
  642. }
  643. if (pkt_count > budget)
  644. pkt_count = budget;
  645. pkts_processed = octeon_droq_fast_process_packets(oct, droq, pkt_count);
  646. atomic_sub(pkts_processed, &droq->pkts_pending);
  647. /* Release the spin lock */
  648. spin_unlock(&droq->lock);
  649. list_for_each_safe(tmp, tmp2, &droq->dispatch_list) {
  650. struct __dispatch *rdisp = (struct __dispatch *)tmp;
  651. list_del(tmp);
  652. rdisp->disp_fn(rdisp->rinfo,
  653. octeon_get_dispatch_arg
  654. (oct,
  655. (u16)rdisp->rinfo->recv_pkt->rh.r.opcode,
  656. (u16)rdisp->rinfo->recv_pkt->rh.r.subcode));
  657. }
  658. /* If there are packets pending. schedule tasklet again */
  659. if (atomic_read(&droq->pkts_pending))
  660. return 1;
  661. return 0;
  662. }
  663. /**
  664. * Utility function to poll for packets. check_hw_for_packets must be
  665. * called before calling this routine.
  666. */
  667. static int
  668. octeon_droq_process_poll_pkts(struct octeon_device *oct,
  669. struct octeon_droq *droq, u32 budget)
  670. {
  671. struct list_head *tmp, *tmp2;
  672. u32 pkts_available = 0, pkts_processed = 0;
  673. u32 total_pkts_processed = 0;
  674. if (budget > droq->max_count)
  675. budget = droq->max_count;
  676. spin_lock(&droq->lock);
  677. while (total_pkts_processed < budget) {
  678. octeon_droq_check_hw_for_pkts(droq);
  679. pkts_available = min((budget - total_pkts_processed),
  680. (u32)(atomic_read(&droq->pkts_pending)));
  681. if (pkts_available == 0)
  682. break;
  683. pkts_processed =
  684. octeon_droq_fast_process_packets(oct, droq,
  685. pkts_available);
  686. atomic_sub(pkts_processed, &droq->pkts_pending);
  687. total_pkts_processed += pkts_processed;
  688. }
  689. spin_unlock(&droq->lock);
  690. list_for_each_safe(tmp, tmp2, &droq->dispatch_list) {
  691. struct __dispatch *rdisp = (struct __dispatch *)tmp;
  692. list_del(tmp);
  693. rdisp->disp_fn(rdisp->rinfo,
  694. octeon_get_dispatch_arg
  695. (oct,
  696. (u16)rdisp->rinfo->recv_pkt->rh.r.opcode,
  697. (u16)rdisp->rinfo->recv_pkt->rh.r.subcode));
  698. }
  699. return total_pkts_processed;
  700. }
  701. int
  702. octeon_process_droq_poll_cmd(struct octeon_device *oct, u32 q_no, int cmd,
  703. u32 arg)
  704. {
  705. struct octeon_droq *droq;
  706. droq = oct->droq[q_no];
  707. if (cmd == POLL_EVENT_PROCESS_PKTS)
  708. return octeon_droq_process_poll_pkts(oct, droq, arg);
  709. if (cmd == POLL_EVENT_PENDING_PKTS) {
  710. u32 pkt_cnt = atomic_read(&droq->pkts_pending);
  711. return octeon_droq_process_packets(oct, droq, pkt_cnt);
  712. }
  713. if (cmd == POLL_EVENT_ENABLE_INTR) {
  714. u32 value;
  715. unsigned long flags;
  716. /* Enable Pkt Interrupt */
  717. switch (oct->chip_id) {
  718. case OCTEON_CN66XX:
  719. case OCTEON_CN68XX: {
  720. struct octeon_cn6xxx *cn6xxx =
  721. (struct octeon_cn6xxx *)oct->chip;
  722. spin_lock_irqsave
  723. (&cn6xxx->lock_for_droq_int_enb_reg, flags);
  724. value =
  725. octeon_read_csr(oct,
  726. CN6XXX_SLI_PKT_TIME_INT_ENB);
  727. value |= (1 << q_no);
  728. octeon_write_csr(oct,
  729. CN6XXX_SLI_PKT_TIME_INT_ENB,
  730. value);
  731. value =
  732. octeon_read_csr(oct,
  733. CN6XXX_SLI_PKT_CNT_INT_ENB);
  734. value |= (1 << q_no);
  735. octeon_write_csr(oct,
  736. CN6XXX_SLI_PKT_CNT_INT_ENB,
  737. value);
  738. /* don't bother flushing the enables */
  739. spin_unlock_irqrestore
  740. (&cn6xxx->lock_for_droq_int_enb_reg, flags);
  741. return 0;
  742. }
  743. break;
  744. case OCTEON_CN23XX_PF_VID: {
  745. lio_enable_irq(oct->droq[q_no], oct->instr_queue[q_no]);
  746. }
  747. break;
  748. case OCTEON_CN23XX_VF_VID:
  749. lio_enable_irq(oct->droq[q_no], oct->instr_queue[q_no]);
  750. break;
  751. }
  752. return 0;
  753. }
  754. dev_err(&oct->pci_dev->dev, "%s Unknown command: %d\n", __func__, cmd);
  755. return -EINVAL;
  756. }
  757. int octeon_register_droq_ops(struct octeon_device *oct, u32 q_no,
  758. struct octeon_droq_ops *ops)
  759. {
  760. struct octeon_droq *droq;
  761. unsigned long flags;
  762. struct octeon_config *oct_cfg = NULL;
  763. oct_cfg = octeon_get_conf(oct);
  764. if (!oct_cfg)
  765. return -EINVAL;
  766. if (!(ops)) {
  767. dev_err(&oct->pci_dev->dev, "%s: droq_ops pointer is NULL\n",
  768. __func__);
  769. return -EINVAL;
  770. }
  771. if (q_no >= CFG_GET_OQ_MAX_Q(oct_cfg)) {
  772. dev_err(&oct->pci_dev->dev, "%s: droq id (%d) exceeds MAX (%d)\n",
  773. __func__, q_no, (oct->num_oqs - 1));
  774. return -EINVAL;
  775. }
  776. droq = oct->droq[q_no];
  777. spin_lock_irqsave(&droq->lock, flags);
  778. memcpy(&droq->ops, ops, sizeof(struct octeon_droq_ops));
  779. spin_unlock_irqrestore(&droq->lock, flags);
  780. return 0;
  781. }
  782. int octeon_unregister_droq_ops(struct octeon_device *oct, u32 q_no)
  783. {
  784. unsigned long flags;
  785. struct octeon_droq *droq;
  786. struct octeon_config *oct_cfg = NULL;
  787. oct_cfg = octeon_get_conf(oct);
  788. if (!oct_cfg)
  789. return -EINVAL;
  790. if (q_no >= CFG_GET_OQ_MAX_Q(oct_cfg)) {
  791. dev_err(&oct->pci_dev->dev, "%s: droq id (%d) exceeds MAX (%d)\n",
  792. __func__, q_no, oct->num_oqs - 1);
  793. return -EINVAL;
  794. }
  795. droq = oct->droq[q_no];
  796. if (!droq) {
  797. dev_info(&oct->pci_dev->dev,
  798. "Droq id (%d) not available.\n", q_no);
  799. return 0;
  800. }
  801. spin_lock_irqsave(&droq->lock, flags);
  802. droq->ops.fptr = NULL;
  803. droq->ops.farg = NULL;
  804. droq->ops.drop_on_max = 0;
  805. spin_unlock_irqrestore(&droq->lock, flags);
  806. return 0;
  807. }
  808. int octeon_create_droq(struct octeon_device *oct,
  809. u32 q_no, u32 num_descs,
  810. u32 desc_size, void *app_ctx)
  811. {
  812. struct octeon_droq *droq;
  813. int numa_node = cpu_to_node(q_no % num_online_cpus());
  814. if (oct->droq[q_no]) {
  815. dev_dbg(&oct->pci_dev->dev, "Droq already in use. Cannot create droq %d again\n",
  816. q_no);
  817. return 1;
  818. }
  819. /* Allocate the DS for the new droq. */
  820. droq = vmalloc_node(sizeof(*droq), numa_node);
  821. if (!droq)
  822. droq = vmalloc(sizeof(*droq));
  823. if (!droq)
  824. return -1;
  825. memset(droq, 0, sizeof(struct octeon_droq));
  826. /*Disable the pkt o/p for this Q */
  827. octeon_set_droq_pkt_op(oct, q_no, 0);
  828. oct->droq[q_no] = droq;
  829. /* Initialize the Droq */
  830. if (octeon_init_droq(oct, q_no, num_descs, desc_size, app_ctx)) {
  831. vfree(oct->droq[q_no]);
  832. oct->droq[q_no] = NULL;
  833. return -1;
  834. }
  835. oct->num_oqs++;
  836. dev_dbg(&oct->pci_dev->dev, "%s: Total number of OQ: %d\n", __func__,
  837. oct->num_oqs);
  838. /* Global Droq register settings */
  839. /* As of now not required, as setting are done for all 32 Droqs at
  840. * the same time.
  841. */
  842. return 0;
  843. }