atl2.c 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085
  1. /*
  2. * Copyright(c) 2006 - 2007 Atheros Corporation. All rights reserved.
  3. * Copyright(c) 2007 - 2008 Chris Snook <csnook@redhat.com>
  4. *
  5. * Derived from Intel e1000 driver
  6. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the Free
  10. * Software Foundation; either version 2 of the License, or (at your option)
  11. * any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program; if not, write to the Free Software Foundation, Inc., 59
  20. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  21. */
  22. #include <linux/atomic.h>
  23. #include <linux/crc32.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/hardirq.h>
  28. #include <linux/if_vlan.h>
  29. #include <linux/in.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/ip.h>
  32. #include <linux/irqflags.h>
  33. #include <linux/irqreturn.h>
  34. #include <linux/mii.h>
  35. #include <linux/net.h>
  36. #include <linux/netdevice.h>
  37. #include <linux/pci.h>
  38. #include <linux/pci_ids.h>
  39. #include <linux/pm.h>
  40. #include <linux/skbuff.h>
  41. #include <linux/slab.h>
  42. #include <linux/spinlock.h>
  43. #include <linux/string.h>
  44. #include <linux/tcp.h>
  45. #include <linux/timer.h>
  46. #include <linux/types.h>
  47. #include <linux/workqueue.h>
  48. #include "atl2.h"
  49. #define ATL2_DRV_VERSION "2.2.3"
  50. static const char atl2_driver_name[] = "atl2";
  51. static const char atl2_driver_string[] = "Atheros(R) L2 Ethernet Driver";
  52. static const char atl2_copyright[] = "Copyright (c) 2007 Atheros Corporation.";
  53. static const char atl2_driver_version[] = ATL2_DRV_VERSION;
  54. static const struct ethtool_ops atl2_ethtool_ops;
  55. MODULE_AUTHOR("Atheros Corporation <xiong.huang@atheros.com>, Chris Snook <csnook@redhat.com>");
  56. MODULE_DESCRIPTION("Atheros Fast Ethernet Network Driver");
  57. MODULE_LICENSE("GPL");
  58. MODULE_VERSION(ATL2_DRV_VERSION);
  59. /*
  60. * atl2_pci_tbl - PCI Device ID Table
  61. */
  62. static const struct pci_device_id atl2_pci_tbl[] = {
  63. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L2)},
  64. /* required last entry */
  65. {0,}
  66. };
  67. MODULE_DEVICE_TABLE(pci, atl2_pci_tbl);
  68. static void atl2_check_options(struct atl2_adapter *adapter);
  69. /**
  70. * atl2_sw_init - Initialize general software structures (struct atl2_adapter)
  71. * @adapter: board private structure to initialize
  72. *
  73. * atl2_sw_init initializes the Adapter private data structure.
  74. * Fields are initialized based on PCI device information and
  75. * OS network device settings (MTU size).
  76. */
  77. static int atl2_sw_init(struct atl2_adapter *adapter)
  78. {
  79. struct atl2_hw *hw = &adapter->hw;
  80. struct pci_dev *pdev = adapter->pdev;
  81. /* PCI config space info */
  82. hw->vendor_id = pdev->vendor;
  83. hw->device_id = pdev->device;
  84. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  85. hw->subsystem_id = pdev->subsystem_device;
  86. hw->revision_id = pdev->revision;
  87. pci_read_config_word(pdev, PCI_COMMAND, &hw->pci_cmd_word);
  88. adapter->wol = 0;
  89. adapter->ict = 50000; /* ~100ms */
  90. adapter->link_speed = SPEED_0; /* hardware init */
  91. adapter->link_duplex = FULL_DUPLEX;
  92. hw->phy_configured = false;
  93. hw->preamble_len = 7;
  94. hw->ipgt = 0x60;
  95. hw->min_ifg = 0x50;
  96. hw->ipgr1 = 0x40;
  97. hw->ipgr2 = 0x60;
  98. hw->retry_buf = 2;
  99. hw->max_retry = 0xf;
  100. hw->lcol = 0x37;
  101. hw->jam_ipg = 7;
  102. hw->fc_rxd_hi = 0;
  103. hw->fc_rxd_lo = 0;
  104. hw->max_frame_size = adapter->netdev->mtu;
  105. spin_lock_init(&adapter->stats_lock);
  106. set_bit(__ATL2_DOWN, &adapter->flags);
  107. return 0;
  108. }
  109. /**
  110. * atl2_set_multi - Multicast and Promiscuous mode set
  111. * @netdev: network interface device structure
  112. *
  113. * The set_multi entry point is called whenever the multicast address
  114. * list or the network interface flags are updated. This routine is
  115. * responsible for configuring the hardware for proper multicast,
  116. * promiscuous mode, and all-multi behavior.
  117. */
  118. static void atl2_set_multi(struct net_device *netdev)
  119. {
  120. struct atl2_adapter *adapter = netdev_priv(netdev);
  121. struct atl2_hw *hw = &adapter->hw;
  122. struct netdev_hw_addr *ha;
  123. u32 rctl;
  124. u32 hash_value;
  125. /* Check for Promiscuous and All Multicast modes */
  126. rctl = ATL2_READ_REG(hw, REG_MAC_CTRL);
  127. if (netdev->flags & IFF_PROMISC) {
  128. rctl |= MAC_CTRL_PROMIS_EN;
  129. } else if (netdev->flags & IFF_ALLMULTI) {
  130. rctl |= MAC_CTRL_MC_ALL_EN;
  131. rctl &= ~MAC_CTRL_PROMIS_EN;
  132. } else
  133. rctl &= ~(MAC_CTRL_PROMIS_EN | MAC_CTRL_MC_ALL_EN);
  134. ATL2_WRITE_REG(hw, REG_MAC_CTRL, rctl);
  135. /* clear the old settings from the multicast hash table */
  136. ATL2_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  137. ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  138. /* comoute mc addresses' hash value ,and put it into hash table */
  139. netdev_for_each_mc_addr(ha, netdev) {
  140. hash_value = atl2_hash_mc_addr(hw, ha->addr);
  141. atl2_hash_set(hw, hash_value);
  142. }
  143. }
  144. static void init_ring_ptrs(struct atl2_adapter *adapter)
  145. {
  146. /* Read / Write Ptr Initialize: */
  147. adapter->txd_write_ptr = 0;
  148. atomic_set(&adapter->txd_read_ptr, 0);
  149. adapter->rxd_read_ptr = 0;
  150. adapter->rxd_write_ptr = 0;
  151. atomic_set(&adapter->txs_write_ptr, 0);
  152. adapter->txs_next_clear = 0;
  153. }
  154. /**
  155. * atl2_configure - Configure Transmit&Receive Unit after Reset
  156. * @adapter: board private structure
  157. *
  158. * Configure the Tx /Rx unit of the MAC after a reset.
  159. */
  160. static int atl2_configure(struct atl2_adapter *adapter)
  161. {
  162. struct atl2_hw *hw = &adapter->hw;
  163. u32 value;
  164. /* clear interrupt status */
  165. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0xffffffff);
  166. /* set MAC Address */
  167. value = (((u32)hw->mac_addr[2]) << 24) |
  168. (((u32)hw->mac_addr[3]) << 16) |
  169. (((u32)hw->mac_addr[4]) << 8) |
  170. (((u32)hw->mac_addr[5]));
  171. ATL2_WRITE_REG(hw, REG_MAC_STA_ADDR, value);
  172. value = (((u32)hw->mac_addr[0]) << 8) |
  173. (((u32)hw->mac_addr[1]));
  174. ATL2_WRITE_REG(hw, (REG_MAC_STA_ADDR+4), value);
  175. /* HI base address */
  176. ATL2_WRITE_REG(hw, REG_DESC_BASE_ADDR_HI,
  177. (u32)((adapter->ring_dma & 0xffffffff00000000ULL) >> 32));
  178. /* LO base address */
  179. ATL2_WRITE_REG(hw, REG_TXD_BASE_ADDR_LO,
  180. (u32)(adapter->txd_dma & 0x00000000ffffffffULL));
  181. ATL2_WRITE_REG(hw, REG_TXS_BASE_ADDR_LO,
  182. (u32)(adapter->txs_dma & 0x00000000ffffffffULL));
  183. ATL2_WRITE_REG(hw, REG_RXD_BASE_ADDR_LO,
  184. (u32)(adapter->rxd_dma & 0x00000000ffffffffULL));
  185. /* element count */
  186. ATL2_WRITE_REGW(hw, REG_TXD_MEM_SIZE, (u16)(adapter->txd_ring_size/4));
  187. ATL2_WRITE_REGW(hw, REG_TXS_MEM_SIZE, (u16)adapter->txs_ring_size);
  188. ATL2_WRITE_REGW(hw, REG_RXD_BUF_NUM, (u16)adapter->rxd_ring_size);
  189. /* config Internal SRAM */
  190. /*
  191. ATL2_WRITE_REGW(hw, REG_SRAM_TXRAM_END, sram_tx_end);
  192. ATL2_WRITE_REGW(hw, REG_SRAM_TXRAM_END, sram_rx_end);
  193. */
  194. /* config IPG/IFG */
  195. value = (((u32)hw->ipgt & MAC_IPG_IFG_IPGT_MASK) <<
  196. MAC_IPG_IFG_IPGT_SHIFT) |
  197. (((u32)hw->min_ifg & MAC_IPG_IFG_MIFG_MASK) <<
  198. MAC_IPG_IFG_MIFG_SHIFT) |
  199. (((u32)hw->ipgr1 & MAC_IPG_IFG_IPGR1_MASK) <<
  200. MAC_IPG_IFG_IPGR1_SHIFT)|
  201. (((u32)hw->ipgr2 & MAC_IPG_IFG_IPGR2_MASK) <<
  202. MAC_IPG_IFG_IPGR2_SHIFT);
  203. ATL2_WRITE_REG(hw, REG_MAC_IPG_IFG, value);
  204. /* config Half-Duplex Control */
  205. value = ((u32)hw->lcol & MAC_HALF_DUPLX_CTRL_LCOL_MASK) |
  206. (((u32)hw->max_retry & MAC_HALF_DUPLX_CTRL_RETRY_MASK) <<
  207. MAC_HALF_DUPLX_CTRL_RETRY_SHIFT) |
  208. MAC_HALF_DUPLX_CTRL_EXC_DEF_EN |
  209. (0xa << MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT) |
  210. (((u32)hw->jam_ipg & MAC_HALF_DUPLX_CTRL_JAMIPG_MASK) <<
  211. MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT);
  212. ATL2_WRITE_REG(hw, REG_MAC_HALF_DUPLX_CTRL, value);
  213. /* set Interrupt Moderator Timer */
  214. ATL2_WRITE_REGW(hw, REG_IRQ_MODU_TIMER_INIT, adapter->imt);
  215. ATL2_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_ITIMER_EN);
  216. /* set Interrupt Clear Timer */
  217. ATL2_WRITE_REGW(hw, REG_CMBDISDMA_TIMER, adapter->ict);
  218. /* set MTU */
  219. ATL2_WRITE_REG(hw, REG_MTU, adapter->netdev->mtu +
  220. ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN);
  221. /* 1590 */
  222. ATL2_WRITE_REG(hw, REG_TX_CUT_THRESH, 0x177);
  223. /* flow control */
  224. ATL2_WRITE_REGW(hw, REG_PAUSE_ON_TH, hw->fc_rxd_hi);
  225. ATL2_WRITE_REGW(hw, REG_PAUSE_OFF_TH, hw->fc_rxd_lo);
  226. /* Init mailbox */
  227. ATL2_WRITE_REGW(hw, REG_MB_TXD_WR_IDX, (u16)adapter->txd_write_ptr);
  228. ATL2_WRITE_REGW(hw, REG_MB_RXD_RD_IDX, (u16)adapter->rxd_read_ptr);
  229. /* enable DMA read/write */
  230. ATL2_WRITE_REGB(hw, REG_DMAR, DMAR_EN);
  231. ATL2_WRITE_REGB(hw, REG_DMAW, DMAW_EN);
  232. value = ATL2_READ_REG(&adapter->hw, REG_ISR);
  233. if ((value & ISR_PHY_LINKDOWN) != 0)
  234. value = 1; /* config failed */
  235. else
  236. value = 0;
  237. /* clear all interrupt status */
  238. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0x3fffffff);
  239. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0);
  240. return value;
  241. }
  242. /**
  243. * atl2_setup_ring_resources - allocate Tx / RX descriptor resources
  244. * @adapter: board private structure
  245. *
  246. * Return 0 on success, negative on failure
  247. */
  248. static s32 atl2_setup_ring_resources(struct atl2_adapter *adapter)
  249. {
  250. struct pci_dev *pdev = adapter->pdev;
  251. int size;
  252. u8 offset = 0;
  253. /* real ring DMA buffer */
  254. adapter->ring_size = size =
  255. adapter->txd_ring_size * 1 + 7 + /* dword align */
  256. adapter->txs_ring_size * 4 + 7 + /* dword align */
  257. adapter->rxd_ring_size * 1536 + 127; /* 128bytes align */
  258. adapter->ring_vir_addr = pci_alloc_consistent(pdev, size,
  259. &adapter->ring_dma);
  260. if (!adapter->ring_vir_addr)
  261. return -ENOMEM;
  262. memset(adapter->ring_vir_addr, 0, adapter->ring_size);
  263. /* Init TXD Ring */
  264. adapter->txd_dma = adapter->ring_dma ;
  265. offset = (adapter->txd_dma & 0x7) ? (8 - (adapter->txd_dma & 0x7)) : 0;
  266. adapter->txd_dma += offset;
  267. adapter->txd_ring = adapter->ring_vir_addr + offset;
  268. /* Init TXS Ring */
  269. adapter->txs_dma = adapter->txd_dma + adapter->txd_ring_size;
  270. offset = (adapter->txs_dma & 0x7) ? (8 - (adapter->txs_dma & 0x7)) : 0;
  271. adapter->txs_dma += offset;
  272. adapter->txs_ring = (struct tx_pkt_status *)
  273. (((u8 *)adapter->txd_ring) + (adapter->txd_ring_size + offset));
  274. /* Init RXD Ring */
  275. adapter->rxd_dma = adapter->txs_dma + adapter->txs_ring_size * 4;
  276. offset = (adapter->rxd_dma & 127) ?
  277. (128 - (adapter->rxd_dma & 127)) : 0;
  278. if (offset > 7)
  279. offset -= 8;
  280. else
  281. offset += (128 - 8);
  282. adapter->rxd_dma += offset;
  283. adapter->rxd_ring = (struct rx_desc *) (((u8 *)adapter->txs_ring) +
  284. (adapter->txs_ring_size * 4 + offset));
  285. /*
  286. * Read / Write Ptr Initialize:
  287. * init_ring_ptrs(adapter);
  288. */
  289. return 0;
  290. }
  291. /**
  292. * atl2_irq_enable - Enable default interrupt generation settings
  293. * @adapter: board private structure
  294. */
  295. static inline void atl2_irq_enable(struct atl2_adapter *adapter)
  296. {
  297. ATL2_WRITE_REG(&adapter->hw, REG_IMR, IMR_NORMAL_MASK);
  298. ATL2_WRITE_FLUSH(&adapter->hw);
  299. }
  300. /**
  301. * atl2_irq_disable - Mask off interrupt generation on the NIC
  302. * @adapter: board private structure
  303. */
  304. static inline void atl2_irq_disable(struct atl2_adapter *adapter)
  305. {
  306. ATL2_WRITE_REG(&adapter->hw, REG_IMR, 0);
  307. ATL2_WRITE_FLUSH(&adapter->hw);
  308. synchronize_irq(adapter->pdev->irq);
  309. }
  310. static void __atl2_vlan_mode(netdev_features_t features, u32 *ctrl)
  311. {
  312. if (features & NETIF_F_HW_VLAN_CTAG_RX) {
  313. /* enable VLAN tag insert/strip */
  314. *ctrl |= MAC_CTRL_RMV_VLAN;
  315. } else {
  316. /* disable VLAN tag insert/strip */
  317. *ctrl &= ~MAC_CTRL_RMV_VLAN;
  318. }
  319. }
  320. static void atl2_vlan_mode(struct net_device *netdev,
  321. netdev_features_t features)
  322. {
  323. struct atl2_adapter *adapter = netdev_priv(netdev);
  324. u32 ctrl;
  325. atl2_irq_disable(adapter);
  326. ctrl = ATL2_READ_REG(&adapter->hw, REG_MAC_CTRL);
  327. __atl2_vlan_mode(features, &ctrl);
  328. ATL2_WRITE_REG(&adapter->hw, REG_MAC_CTRL, ctrl);
  329. atl2_irq_enable(adapter);
  330. }
  331. static void atl2_restore_vlan(struct atl2_adapter *adapter)
  332. {
  333. atl2_vlan_mode(adapter->netdev, adapter->netdev->features);
  334. }
  335. static netdev_features_t atl2_fix_features(struct net_device *netdev,
  336. netdev_features_t features)
  337. {
  338. /*
  339. * Since there is no support for separate rx/tx vlan accel
  340. * enable/disable make sure tx flag is always in same state as rx.
  341. */
  342. if (features & NETIF_F_HW_VLAN_CTAG_RX)
  343. features |= NETIF_F_HW_VLAN_CTAG_TX;
  344. else
  345. features &= ~NETIF_F_HW_VLAN_CTAG_TX;
  346. return features;
  347. }
  348. static int atl2_set_features(struct net_device *netdev,
  349. netdev_features_t features)
  350. {
  351. netdev_features_t changed = netdev->features ^ features;
  352. if (changed & NETIF_F_HW_VLAN_CTAG_RX)
  353. atl2_vlan_mode(netdev, features);
  354. return 0;
  355. }
  356. static void atl2_intr_rx(struct atl2_adapter *adapter)
  357. {
  358. struct net_device *netdev = adapter->netdev;
  359. struct rx_desc *rxd;
  360. struct sk_buff *skb;
  361. do {
  362. rxd = adapter->rxd_ring+adapter->rxd_write_ptr;
  363. if (!rxd->status.update)
  364. break; /* end of tx */
  365. /* clear this flag at once */
  366. rxd->status.update = 0;
  367. if (rxd->status.ok && rxd->status.pkt_size >= 60) {
  368. int rx_size = (int)(rxd->status.pkt_size - 4);
  369. /* alloc new buffer */
  370. skb = netdev_alloc_skb_ip_align(netdev, rx_size);
  371. if (NULL == skb) {
  372. /*
  373. * Check that some rx space is free. If not,
  374. * free one and mark stats->rx_dropped++.
  375. */
  376. netdev->stats.rx_dropped++;
  377. break;
  378. }
  379. memcpy(skb->data, rxd->packet, rx_size);
  380. skb_put(skb, rx_size);
  381. skb->protocol = eth_type_trans(skb, netdev);
  382. if (rxd->status.vlan) {
  383. u16 vlan_tag = (rxd->status.vtag>>4) |
  384. ((rxd->status.vtag&7) << 13) |
  385. ((rxd->status.vtag&8) << 9);
  386. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
  387. }
  388. netif_rx(skb);
  389. netdev->stats.rx_bytes += rx_size;
  390. netdev->stats.rx_packets++;
  391. } else {
  392. netdev->stats.rx_errors++;
  393. if (rxd->status.ok && rxd->status.pkt_size <= 60)
  394. netdev->stats.rx_length_errors++;
  395. if (rxd->status.mcast)
  396. netdev->stats.multicast++;
  397. if (rxd->status.crc)
  398. netdev->stats.rx_crc_errors++;
  399. if (rxd->status.align)
  400. netdev->stats.rx_frame_errors++;
  401. }
  402. /* advance write ptr */
  403. if (++adapter->rxd_write_ptr == adapter->rxd_ring_size)
  404. adapter->rxd_write_ptr = 0;
  405. } while (1);
  406. /* update mailbox? */
  407. adapter->rxd_read_ptr = adapter->rxd_write_ptr;
  408. ATL2_WRITE_REGW(&adapter->hw, REG_MB_RXD_RD_IDX, adapter->rxd_read_ptr);
  409. }
  410. static void atl2_intr_tx(struct atl2_adapter *adapter)
  411. {
  412. struct net_device *netdev = adapter->netdev;
  413. u32 txd_read_ptr;
  414. u32 txs_write_ptr;
  415. struct tx_pkt_status *txs;
  416. struct tx_pkt_header *txph;
  417. int free_hole = 0;
  418. do {
  419. txs_write_ptr = (u32) atomic_read(&adapter->txs_write_ptr);
  420. txs = adapter->txs_ring + txs_write_ptr;
  421. if (!txs->update)
  422. break; /* tx stop here */
  423. free_hole = 1;
  424. txs->update = 0;
  425. if (++txs_write_ptr == adapter->txs_ring_size)
  426. txs_write_ptr = 0;
  427. atomic_set(&adapter->txs_write_ptr, (int)txs_write_ptr);
  428. txd_read_ptr = (u32) atomic_read(&adapter->txd_read_ptr);
  429. txph = (struct tx_pkt_header *)
  430. (((u8 *)adapter->txd_ring) + txd_read_ptr);
  431. if (txph->pkt_size != txs->pkt_size) {
  432. struct tx_pkt_status *old_txs = txs;
  433. printk(KERN_WARNING
  434. "%s: txs packet size not consistent with txd"
  435. " txd_:0x%08x, txs_:0x%08x!\n",
  436. adapter->netdev->name,
  437. *(u32 *)txph, *(u32 *)txs);
  438. printk(KERN_WARNING
  439. "txd read ptr: 0x%x\n",
  440. txd_read_ptr);
  441. txs = adapter->txs_ring + txs_write_ptr;
  442. printk(KERN_WARNING
  443. "txs-behind:0x%08x\n",
  444. *(u32 *)txs);
  445. if (txs_write_ptr < 2) {
  446. txs = adapter->txs_ring +
  447. (adapter->txs_ring_size +
  448. txs_write_ptr - 2);
  449. } else {
  450. txs = adapter->txs_ring + (txs_write_ptr - 2);
  451. }
  452. printk(KERN_WARNING
  453. "txs-before:0x%08x\n",
  454. *(u32 *)txs);
  455. txs = old_txs;
  456. }
  457. /* 4for TPH */
  458. txd_read_ptr += (((u32)(txph->pkt_size) + 7) & ~3);
  459. if (txd_read_ptr >= adapter->txd_ring_size)
  460. txd_read_ptr -= adapter->txd_ring_size;
  461. atomic_set(&adapter->txd_read_ptr, (int)txd_read_ptr);
  462. /* tx statistics: */
  463. if (txs->ok) {
  464. netdev->stats.tx_bytes += txs->pkt_size;
  465. netdev->stats.tx_packets++;
  466. }
  467. else
  468. netdev->stats.tx_errors++;
  469. if (txs->defer)
  470. netdev->stats.collisions++;
  471. if (txs->abort_col)
  472. netdev->stats.tx_aborted_errors++;
  473. if (txs->late_col)
  474. netdev->stats.tx_window_errors++;
  475. if (txs->underun)
  476. netdev->stats.tx_fifo_errors++;
  477. } while (1);
  478. if (free_hole) {
  479. if (netif_queue_stopped(adapter->netdev) &&
  480. netif_carrier_ok(adapter->netdev))
  481. netif_wake_queue(adapter->netdev);
  482. }
  483. }
  484. static void atl2_check_for_link(struct atl2_adapter *adapter)
  485. {
  486. struct net_device *netdev = adapter->netdev;
  487. u16 phy_data = 0;
  488. spin_lock(&adapter->stats_lock);
  489. atl2_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  490. atl2_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  491. spin_unlock(&adapter->stats_lock);
  492. /* notify upper layer link down ASAP */
  493. if (!(phy_data & BMSR_LSTATUS)) { /* Link Down */
  494. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  495. printk(KERN_INFO "%s: %s NIC Link is Down\n",
  496. atl2_driver_name, netdev->name);
  497. adapter->link_speed = SPEED_0;
  498. netif_carrier_off(netdev);
  499. netif_stop_queue(netdev);
  500. }
  501. }
  502. schedule_work(&adapter->link_chg_task);
  503. }
  504. static inline void atl2_clear_phy_int(struct atl2_adapter *adapter)
  505. {
  506. u16 phy_data;
  507. spin_lock(&adapter->stats_lock);
  508. atl2_read_phy_reg(&adapter->hw, 19, &phy_data);
  509. spin_unlock(&adapter->stats_lock);
  510. }
  511. /**
  512. * atl2_intr - Interrupt Handler
  513. * @irq: interrupt number
  514. * @data: pointer to a network interface device structure
  515. */
  516. static irqreturn_t atl2_intr(int irq, void *data)
  517. {
  518. struct atl2_adapter *adapter = netdev_priv(data);
  519. struct atl2_hw *hw = &adapter->hw;
  520. u32 status;
  521. status = ATL2_READ_REG(hw, REG_ISR);
  522. if (0 == status)
  523. return IRQ_NONE;
  524. /* link event */
  525. if (status & ISR_PHY)
  526. atl2_clear_phy_int(adapter);
  527. /* clear ISR status, and Enable CMB DMA/Disable Interrupt */
  528. ATL2_WRITE_REG(hw, REG_ISR, status | ISR_DIS_INT);
  529. /* check if PCIE PHY Link down */
  530. if (status & ISR_PHY_LINKDOWN) {
  531. if (netif_running(adapter->netdev)) { /* reset MAC */
  532. ATL2_WRITE_REG(hw, REG_ISR, 0);
  533. ATL2_WRITE_REG(hw, REG_IMR, 0);
  534. ATL2_WRITE_FLUSH(hw);
  535. schedule_work(&adapter->reset_task);
  536. return IRQ_HANDLED;
  537. }
  538. }
  539. /* check if DMA read/write error? */
  540. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  541. ATL2_WRITE_REG(hw, REG_ISR, 0);
  542. ATL2_WRITE_REG(hw, REG_IMR, 0);
  543. ATL2_WRITE_FLUSH(hw);
  544. schedule_work(&adapter->reset_task);
  545. return IRQ_HANDLED;
  546. }
  547. /* link event */
  548. if (status & (ISR_PHY | ISR_MANUAL)) {
  549. adapter->netdev->stats.tx_carrier_errors++;
  550. atl2_check_for_link(adapter);
  551. }
  552. /* transmit event */
  553. if (status & ISR_TX_EVENT)
  554. atl2_intr_tx(adapter);
  555. /* rx exception */
  556. if (status & ISR_RX_EVENT)
  557. atl2_intr_rx(adapter);
  558. /* re-enable Interrupt */
  559. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0);
  560. return IRQ_HANDLED;
  561. }
  562. static int atl2_request_irq(struct atl2_adapter *adapter)
  563. {
  564. struct net_device *netdev = adapter->netdev;
  565. int flags, err = 0;
  566. flags = IRQF_SHARED;
  567. adapter->have_msi = true;
  568. err = pci_enable_msi(adapter->pdev);
  569. if (err)
  570. adapter->have_msi = false;
  571. if (adapter->have_msi)
  572. flags &= ~IRQF_SHARED;
  573. return request_irq(adapter->pdev->irq, atl2_intr, flags, netdev->name,
  574. netdev);
  575. }
  576. /**
  577. * atl2_free_ring_resources - Free Tx / RX descriptor Resources
  578. * @adapter: board private structure
  579. *
  580. * Free all transmit software resources
  581. */
  582. static void atl2_free_ring_resources(struct atl2_adapter *adapter)
  583. {
  584. struct pci_dev *pdev = adapter->pdev;
  585. pci_free_consistent(pdev, adapter->ring_size, adapter->ring_vir_addr,
  586. adapter->ring_dma);
  587. }
  588. /**
  589. * atl2_open - Called when a network interface is made active
  590. * @netdev: network interface device structure
  591. *
  592. * Returns 0 on success, negative value on failure
  593. *
  594. * The open entry point is called when a network interface is made
  595. * active by the system (IFF_UP). At this point all resources needed
  596. * for transmit and receive operations are allocated, the interrupt
  597. * handler is registered with the OS, the watchdog timer is started,
  598. * and the stack is notified that the interface is ready.
  599. */
  600. static int atl2_open(struct net_device *netdev)
  601. {
  602. struct atl2_adapter *adapter = netdev_priv(netdev);
  603. int err;
  604. u32 val;
  605. /* disallow open during test */
  606. if (test_bit(__ATL2_TESTING, &adapter->flags))
  607. return -EBUSY;
  608. /* allocate transmit descriptors */
  609. err = atl2_setup_ring_resources(adapter);
  610. if (err)
  611. return err;
  612. err = atl2_init_hw(&adapter->hw);
  613. if (err) {
  614. err = -EIO;
  615. goto err_init_hw;
  616. }
  617. /* hardware has been reset, we need to reload some things */
  618. atl2_set_multi(netdev);
  619. init_ring_ptrs(adapter);
  620. atl2_restore_vlan(adapter);
  621. if (atl2_configure(adapter)) {
  622. err = -EIO;
  623. goto err_config;
  624. }
  625. err = atl2_request_irq(adapter);
  626. if (err)
  627. goto err_req_irq;
  628. clear_bit(__ATL2_DOWN, &adapter->flags);
  629. mod_timer(&adapter->watchdog_timer, round_jiffies(jiffies + 4*HZ));
  630. val = ATL2_READ_REG(&adapter->hw, REG_MASTER_CTRL);
  631. ATL2_WRITE_REG(&adapter->hw, REG_MASTER_CTRL,
  632. val | MASTER_CTRL_MANUAL_INT);
  633. atl2_irq_enable(adapter);
  634. return 0;
  635. err_init_hw:
  636. err_req_irq:
  637. err_config:
  638. atl2_free_ring_resources(adapter);
  639. atl2_reset_hw(&adapter->hw);
  640. return err;
  641. }
  642. static void atl2_down(struct atl2_adapter *adapter)
  643. {
  644. struct net_device *netdev = adapter->netdev;
  645. /* signal that we're down so the interrupt handler does not
  646. * reschedule our watchdog timer */
  647. set_bit(__ATL2_DOWN, &adapter->flags);
  648. netif_tx_disable(netdev);
  649. /* reset MAC to disable all RX/TX */
  650. atl2_reset_hw(&adapter->hw);
  651. msleep(1);
  652. atl2_irq_disable(adapter);
  653. del_timer_sync(&adapter->watchdog_timer);
  654. del_timer_sync(&adapter->phy_config_timer);
  655. clear_bit(0, &adapter->cfg_phy);
  656. netif_carrier_off(netdev);
  657. adapter->link_speed = SPEED_0;
  658. adapter->link_duplex = -1;
  659. }
  660. static void atl2_free_irq(struct atl2_adapter *adapter)
  661. {
  662. struct net_device *netdev = adapter->netdev;
  663. free_irq(adapter->pdev->irq, netdev);
  664. #ifdef CONFIG_PCI_MSI
  665. if (adapter->have_msi)
  666. pci_disable_msi(adapter->pdev);
  667. #endif
  668. }
  669. /**
  670. * atl2_close - Disables a network interface
  671. * @netdev: network interface device structure
  672. *
  673. * Returns 0, this is not allowed to fail
  674. *
  675. * The close entry point is called when an interface is de-activated
  676. * by the OS. The hardware is still under the drivers control, but
  677. * needs to be disabled. A global MAC reset is issued to stop the
  678. * hardware, and all transmit and receive resources are freed.
  679. */
  680. static int atl2_close(struct net_device *netdev)
  681. {
  682. struct atl2_adapter *adapter = netdev_priv(netdev);
  683. WARN_ON(test_bit(__ATL2_RESETTING, &adapter->flags));
  684. atl2_down(adapter);
  685. atl2_free_irq(adapter);
  686. atl2_free_ring_resources(adapter);
  687. return 0;
  688. }
  689. static inline int TxsFreeUnit(struct atl2_adapter *adapter)
  690. {
  691. u32 txs_write_ptr = (u32) atomic_read(&adapter->txs_write_ptr);
  692. return (adapter->txs_next_clear >= txs_write_ptr) ?
  693. (int) (adapter->txs_ring_size - adapter->txs_next_clear +
  694. txs_write_ptr - 1) :
  695. (int) (txs_write_ptr - adapter->txs_next_clear - 1);
  696. }
  697. static inline int TxdFreeBytes(struct atl2_adapter *adapter)
  698. {
  699. u32 txd_read_ptr = (u32)atomic_read(&adapter->txd_read_ptr);
  700. return (adapter->txd_write_ptr >= txd_read_ptr) ?
  701. (int) (adapter->txd_ring_size - adapter->txd_write_ptr +
  702. txd_read_ptr - 1) :
  703. (int) (txd_read_ptr - adapter->txd_write_ptr - 1);
  704. }
  705. static netdev_tx_t atl2_xmit_frame(struct sk_buff *skb,
  706. struct net_device *netdev)
  707. {
  708. struct atl2_adapter *adapter = netdev_priv(netdev);
  709. struct tx_pkt_header *txph;
  710. u32 offset, copy_len;
  711. int txs_unused;
  712. int txbuf_unused;
  713. if (test_bit(__ATL2_DOWN, &adapter->flags)) {
  714. dev_kfree_skb_any(skb);
  715. return NETDEV_TX_OK;
  716. }
  717. if (unlikely(skb->len <= 0)) {
  718. dev_kfree_skb_any(skb);
  719. return NETDEV_TX_OK;
  720. }
  721. txs_unused = TxsFreeUnit(adapter);
  722. txbuf_unused = TxdFreeBytes(adapter);
  723. if (skb->len + sizeof(struct tx_pkt_header) + 4 > txbuf_unused ||
  724. txs_unused < 1) {
  725. /* not enough resources */
  726. netif_stop_queue(netdev);
  727. return NETDEV_TX_BUSY;
  728. }
  729. offset = adapter->txd_write_ptr;
  730. txph = (struct tx_pkt_header *) (((u8 *)adapter->txd_ring) + offset);
  731. *(u32 *)txph = 0;
  732. txph->pkt_size = skb->len;
  733. offset += 4;
  734. if (offset >= adapter->txd_ring_size)
  735. offset -= adapter->txd_ring_size;
  736. copy_len = adapter->txd_ring_size - offset;
  737. if (copy_len >= skb->len) {
  738. memcpy(((u8 *)adapter->txd_ring) + offset, skb->data, skb->len);
  739. offset += ((u32)(skb->len + 3) & ~3);
  740. } else {
  741. memcpy(((u8 *)adapter->txd_ring)+offset, skb->data, copy_len);
  742. memcpy((u8 *)adapter->txd_ring, skb->data+copy_len,
  743. skb->len-copy_len);
  744. offset = ((u32)(skb->len-copy_len + 3) & ~3);
  745. }
  746. #ifdef NETIF_F_HW_VLAN_CTAG_TX
  747. if (skb_vlan_tag_present(skb)) {
  748. u16 vlan_tag = skb_vlan_tag_get(skb);
  749. vlan_tag = (vlan_tag << 4) |
  750. (vlan_tag >> 13) |
  751. ((vlan_tag >> 9) & 0x8);
  752. txph->ins_vlan = 1;
  753. txph->vlan = vlan_tag;
  754. }
  755. #endif
  756. if (offset >= adapter->txd_ring_size)
  757. offset -= adapter->txd_ring_size;
  758. adapter->txd_write_ptr = offset;
  759. /* clear txs before send */
  760. adapter->txs_ring[adapter->txs_next_clear].update = 0;
  761. if (++adapter->txs_next_clear == adapter->txs_ring_size)
  762. adapter->txs_next_clear = 0;
  763. ATL2_WRITE_REGW(&adapter->hw, REG_MB_TXD_WR_IDX,
  764. (adapter->txd_write_ptr >> 2));
  765. mmiowb();
  766. dev_kfree_skb_any(skb);
  767. return NETDEV_TX_OK;
  768. }
  769. /**
  770. * atl2_change_mtu - Change the Maximum Transfer Unit
  771. * @netdev: network interface device structure
  772. * @new_mtu: new value for maximum frame size
  773. *
  774. * Returns 0 on success, negative on failure
  775. */
  776. static int atl2_change_mtu(struct net_device *netdev, int new_mtu)
  777. {
  778. struct atl2_adapter *adapter = netdev_priv(netdev);
  779. struct atl2_hw *hw = &adapter->hw;
  780. /* set MTU */
  781. netdev->mtu = new_mtu;
  782. hw->max_frame_size = new_mtu;
  783. ATL2_WRITE_REG(hw, REG_MTU, new_mtu + ETH_HLEN +
  784. VLAN_HLEN + ETH_FCS_LEN);
  785. return 0;
  786. }
  787. /**
  788. * atl2_set_mac - Change the Ethernet Address of the NIC
  789. * @netdev: network interface device structure
  790. * @p: pointer to an address structure
  791. *
  792. * Returns 0 on success, negative on failure
  793. */
  794. static int atl2_set_mac(struct net_device *netdev, void *p)
  795. {
  796. struct atl2_adapter *adapter = netdev_priv(netdev);
  797. struct sockaddr *addr = p;
  798. if (!is_valid_ether_addr(addr->sa_data))
  799. return -EADDRNOTAVAIL;
  800. if (netif_running(netdev))
  801. return -EBUSY;
  802. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  803. memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
  804. atl2_set_mac_addr(&adapter->hw);
  805. return 0;
  806. }
  807. static int atl2_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  808. {
  809. struct atl2_adapter *adapter = netdev_priv(netdev);
  810. struct mii_ioctl_data *data = if_mii(ifr);
  811. unsigned long flags;
  812. switch (cmd) {
  813. case SIOCGMIIPHY:
  814. data->phy_id = 0;
  815. break;
  816. case SIOCGMIIREG:
  817. spin_lock_irqsave(&adapter->stats_lock, flags);
  818. if (atl2_read_phy_reg(&adapter->hw,
  819. data->reg_num & 0x1F, &data->val_out)) {
  820. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  821. return -EIO;
  822. }
  823. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  824. break;
  825. case SIOCSMIIREG:
  826. if (data->reg_num & ~(0x1F))
  827. return -EFAULT;
  828. spin_lock_irqsave(&adapter->stats_lock, flags);
  829. if (atl2_write_phy_reg(&adapter->hw, data->reg_num,
  830. data->val_in)) {
  831. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  832. return -EIO;
  833. }
  834. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  835. break;
  836. default:
  837. return -EOPNOTSUPP;
  838. }
  839. return 0;
  840. }
  841. static int atl2_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  842. {
  843. switch (cmd) {
  844. case SIOCGMIIPHY:
  845. case SIOCGMIIREG:
  846. case SIOCSMIIREG:
  847. return atl2_mii_ioctl(netdev, ifr, cmd);
  848. #ifdef ETHTOOL_OPS_COMPAT
  849. case SIOCETHTOOL:
  850. return ethtool_ioctl(ifr);
  851. #endif
  852. default:
  853. return -EOPNOTSUPP;
  854. }
  855. }
  856. /**
  857. * atl2_tx_timeout - Respond to a Tx Hang
  858. * @netdev: network interface device structure
  859. */
  860. static void atl2_tx_timeout(struct net_device *netdev)
  861. {
  862. struct atl2_adapter *adapter = netdev_priv(netdev);
  863. /* Do the reset outside of interrupt context */
  864. schedule_work(&adapter->reset_task);
  865. }
  866. /**
  867. * atl2_watchdog - Timer Call-back
  868. * @data: pointer to netdev cast into an unsigned long
  869. */
  870. static void atl2_watchdog(unsigned long data)
  871. {
  872. struct atl2_adapter *adapter = (struct atl2_adapter *) data;
  873. if (!test_bit(__ATL2_DOWN, &adapter->flags)) {
  874. u32 drop_rxd, drop_rxs;
  875. unsigned long flags;
  876. spin_lock_irqsave(&adapter->stats_lock, flags);
  877. drop_rxd = ATL2_READ_REG(&adapter->hw, REG_STS_RXD_OV);
  878. drop_rxs = ATL2_READ_REG(&adapter->hw, REG_STS_RXS_OV);
  879. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  880. adapter->netdev->stats.rx_over_errors += drop_rxd + drop_rxs;
  881. /* Reset the timer */
  882. mod_timer(&adapter->watchdog_timer,
  883. round_jiffies(jiffies + 4 * HZ));
  884. }
  885. }
  886. /**
  887. * atl2_phy_config - Timer Call-back
  888. * @data: pointer to netdev cast into an unsigned long
  889. */
  890. static void atl2_phy_config(unsigned long data)
  891. {
  892. struct atl2_adapter *adapter = (struct atl2_adapter *) data;
  893. struct atl2_hw *hw = &adapter->hw;
  894. unsigned long flags;
  895. spin_lock_irqsave(&adapter->stats_lock, flags);
  896. atl2_write_phy_reg(hw, MII_ADVERTISE, hw->mii_autoneg_adv_reg);
  897. atl2_write_phy_reg(hw, MII_BMCR, MII_CR_RESET | MII_CR_AUTO_NEG_EN |
  898. MII_CR_RESTART_AUTO_NEG);
  899. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  900. clear_bit(0, &adapter->cfg_phy);
  901. }
  902. static int atl2_up(struct atl2_adapter *adapter)
  903. {
  904. struct net_device *netdev = adapter->netdev;
  905. int err = 0;
  906. u32 val;
  907. /* hardware has been reset, we need to reload some things */
  908. err = atl2_init_hw(&adapter->hw);
  909. if (err) {
  910. err = -EIO;
  911. return err;
  912. }
  913. atl2_set_multi(netdev);
  914. init_ring_ptrs(adapter);
  915. atl2_restore_vlan(adapter);
  916. if (atl2_configure(adapter)) {
  917. err = -EIO;
  918. goto err_up;
  919. }
  920. clear_bit(__ATL2_DOWN, &adapter->flags);
  921. val = ATL2_READ_REG(&adapter->hw, REG_MASTER_CTRL);
  922. ATL2_WRITE_REG(&adapter->hw, REG_MASTER_CTRL, val |
  923. MASTER_CTRL_MANUAL_INT);
  924. atl2_irq_enable(adapter);
  925. err_up:
  926. return err;
  927. }
  928. static void atl2_reinit_locked(struct atl2_adapter *adapter)
  929. {
  930. WARN_ON(in_interrupt());
  931. while (test_and_set_bit(__ATL2_RESETTING, &adapter->flags))
  932. msleep(1);
  933. atl2_down(adapter);
  934. atl2_up(adapter);
  935. clear_bit(__ATL2_RESETTING, &adapter->flags);
  936. }
  937. static void atl2_reset_task(struct work_struct *work)
  938. {
  939. struct atl2_adapter *adapter;
  940. adapter = container_of(work, struct atl2_adapter, reset_task);
  941. atl2_reinit_locked(adapter);
  942. }
  943. static void atl2_setup_mac_ctrl(struct atl2_adapter *adapter)
  944. {
  945. u32 value;
  946. struct atl2_hw *hw = &adapter->hw;
  947. struct net_device *netdev = adapter->netdev;
  948. /* Config MAC CTRL Register */
  949. value = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN | MAC_CTRL_MACLP_CLK_PHY;
  950. /* duplex */
  951. if (FULL_DUPLEX == adapter->link_duplex)
  952. value |= MAC_CTRL_DUPLX;
  953. /* flow control */
  954. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  955. /* PAD & CRC */
  956. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  957. /* preamble length */
  958. value |= (((u32)adapter->hw.preamble_len & MAC_CTRL_PRMLEN_MASK) <<
  959. MAC_CTRL_PRMLEN_SHIFT);
  960. /* vlan */
  961. __atl2_vlan_mode(netdev->features, &value);
  962. /* filter mode */
  963. value |= MAC_CTRL_BC_EN;
  964. if (netdev->flags & IFF_PROMISC)
  965. value |= MAC_CTRL_PROMIS_EN;
  966. else if (netdev->flags & IFF_ALLMULTI)
  967. value |= MAC_CTRL_MC_ALL_EN;
  968. /* half retry buffer */
  969. value |= (((u32)(adapter->hw.retry_buf &
  970. MAC_CTRL_HALF_LEFT_BUF_MASK)) << MAC_CTRL_HALF_LEFT_BUF_SHIFT);
  971. ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
  972. }
  973. static int atl2_check_link(struct atl2_adapter *adapter)
  974. {
  975. struct atl2_hw *hw = &adapter->hw;
  976. struct net_device *netdev = adapter->netdev;
  977. int ret_val;
  978. u16 speed, duplex, phy_data;
  979. int reconfig = 0;
  980. /* MII_BMSR must read twise */
  981. atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
  982. atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
  983. if (!(phy_data&BMSR_LSTATUS)) { /* link down */
  984. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  985. u32 value;
  986. /* disable rx */
  987. value = ATL2_READ_REG(hw, REG_MAC_CTRL);
  988. value &= ~MAC_CTRL_RX_EN;
  989. ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
  990. adapter->link_speed = SPEED_0;
  991. netif_carrier_off(netdev);
  992. netif_stop_queue(netdev);
  993. }
  994. return 0;
  995. }
  996. /* Link Up */
  997. ret_val = atl2_get_speed_and_duplex(hw, &speed, &duplex);
  998. if (ret_val)
  999. return ret_val;
  1000. switch (hw->MediaType) {
  1001. case MEDIA_TYPE_100M_FULL:
  1002. if (speed != SPEED_100 || duplex != FULL_DUPLEX)
  1003. reconfig = 1;
  1004. break;
  1005. case MEDIA_TYPE_100M_HALF:
  1006. if (speed != SPEED_100 || duplex != HALF_DUPLEX)
  1007. reconfig = 1;
  1008. break;
  1009. case MEDIA_TYPE_10M_FULL:
  1010. if (speed != SPEED_10 || duplex != FULL_DUPLEX)
  1011. reconfig = 1;
  1012. break;
  1013. case MEDIA_TYPE_10M_HALF:
  1014. if (speed != SPEED_10 || duplex != HALF_DUPLEX)
  1015. reconfig = 1;
  1016. break;
  1017. }
  1018. /* link result is our setting */
  1019. if (reconfig == 0) {
  1020. if (adapter->link_speed != speed ||
  1021. adapter->link_duplex != duplex) {
  1022. adapter->link_speed = speed;
  1023. adapter->link_duplex = duplex;
  1024. atl2_setup_mac_ctrl(adapter);
  1025. printk(KERN_INFO "%s: %s NIC Link is Up<%d Mbps %s>\n",
  1026. atl2_driver_name, netdev->name,
  1027. adapter->link_speed,
  1028. adapter->link_duplex == FULL_DUPLEX ?
  1029. "Full Duplex" : "Half Duplex");
  1030. }
  1031. if (!netif_carrier_ok(netdev)) { /* Link down -> Up */
  1032. netif_carrier_on(netdev);
  1033. netif_wake_queue(netdev);
  1034. }
  1035. return 0;
  1036. }
  1037. /* change original link status */
  1038. if (netif_carrier_ok(netdev)) {
  1039. u32 value;
  1040. /* disable rx */
  1041. value = ATL2_READ_REG(hw, REG_MAC_CTRL);
  1042. value &= ~MAC_CTRL_RX_EN;
  1043. ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
  1044. adapter->link_speed = SPEED_0;
  1045. netif_carrier_off(netdev);
  1046. netif_stop_queue(netdev);
  1047. }
  1048. /* auto-neg, insert timer to re-config phy
  1049. * (if interval smaller than 5 seconds, something strange) */
  1050. if (!test_bit(__ATL2_DOWN, &adapter->flags)) {
  1051. if (!test_and_set_bit(0, &adapter->cfg_phy))
  1052. mod_timer(&adapter->phy_config_timer,
  1053. round_jiffies(jiffies + 5 * HZ));
  1054. }
  1055. return 0;
  1056. }
  1057. /**
  1058. * atl2_link_chg_task - deal with link change event Out of interrupt context
  1059. */
  1060. static void atl2_link_chg_task(struct work_struct *work)
  1061. {
  1062. struct atl2_adapter *adapter;
  1063. unsigned long flags;
  1064. adapter = container_of(work, struct atl2_adapter, link_chg_task);
  1065. spin_lock_irqsave(&adapter->stats_lock, flags);
  1066. atl2_check_link(adapter);
  1067. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  1068. }
  1069. static void atl2_setup_pcicmd(struct pci_dev *pdev)
  1070. {
  1071. u16 cmd;
  1072. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  1073. if (cmd & PCI_COMMAND_INTX_DISABLE)
  1074. cmd &= ~PCI_COMMAND_INTX_DISABLE;
  1075. if (cmd & PCI_COMMAND_IO)
  1076. cmd &= ~PCI_COMMAND_IO;
  1077. if (0 == (cmd & PCI_COMMAND_MEMORY))
  1078. cmd |= PCI_COMMAND_MEMORY;
  1079. if (0 == (cmd & PCI_COMMAND_MASTER))
  1080. cmd |= PCI_COMMAND_MASTER;
  1081. pci_write_config_word(pdev, PCI_COMMAND, cmd);
  1082. /*
  1083. * some motherboards BIOS(PXE/EFI) driver may set PME
  1084. * while they transfer control to OS (Windows/Linux)
  1085. * so we should clear this bit before NIC work normally
  1086. */
  1087. pci_write_config_dword(pdev, REG_PM_CTRLSTAT, 0);
  1088. }
  1089. #ifdef CONFIG_NET_POLL_CONTROLLER
  1090. static void atl2_poll_controller(struct net_device *netdev)
  1091. {
  1092. disable_irq(netdev->irq);
  1093. atl2_intr(netdev->irq, netdev);
  1094. enable_irq(netdev->irq);
  1095. }
  1096. #endif
  1097. static const struct net_device_ops atl2_netdev_ops = {
  1098. .ndo_open = atl2_open,
  1099. .ndo_stop = atl2_close,
  1100. .ndo_start_xmit = atl2_xmit_frame,
  1101. .ndo_set_rx_mode = atl2_set_multi,
  1102. .ndo_validate_addr = eth_validate_addr,
  1103. .ndo_set_mac_address = atl2_set_mac,
  1104. .ndo_change_mtu = atl2_change_mtu,
  1105. .ndo_fix_features = atl2_fix_features,
  1106. .ndo_set_features = atl2_set_features,
  1107. .ndo_do_ioctl = atl2_ioctl,
  1108. .ndo_tx_timeout = atl2_tx_timeout,
  1109. #ifdef CONFIG_NET_POLL_CONTROLLER
  1110. .ndo_poll_controller = atl2_poll_controller,
  1111. #endif
  1112. };
  1113. /**
  1114. * atl2_probe - Device Initialization Routine
  1115. * @pdev: PCI device information struct
  1116. * @ent: entry in atl2_pci_tbl
  1117. *
  1118. * Returns 0 on success, negative on failure
  1119. *
  1120. * atl2_probe initializes an adapter identified by a pci_dev structure.
  1121. * The OS initialization, configuring of the adapter private structure,
  1122. * and a hardware reset occur.
  1123. */
  1124. static int atl2_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1125. {
  1126. struct net_device *netdev;
  1127. struct atl2_adapter *adapter;
  1128. static int cards_found;
  1129. unsigned long mmio_start;
  1130. int mmio_len;
  1131. int err;
  1132. cards_found = 0;
  1133. err = pci_enable_device(pdev);
  1134. if (err)
  1135. return err;
  1136. /*
  1137. * atl2 is a shared-high-32-bit device, so we're stuck with 32-bit DMA
  1138. * until the kernel has the proper infrastructure to support 64-bit DMA
  1139. * on these devices.
  1140. */
  1141. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) &&
  1142. pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1143. printk(KERN_ERR "atl2: No usable DMA configuration, aborting\n");
  1144. goto err_dma;
  1145. }
  1146. /* Mark all PCI regions associated with PCI device
  1147. * pdev as being reserved by owner atl2_driver_name */
  1148. err = pci_request_regions(pdev, atl2_driver_name);
  1149. if (err)
  1150. goto err_pci_reg;
  1151. /* Enables bus-mastering on the device and calls
  1152. * pcibios_set_master to do the needed arch specific settings */
  1153. pci_set_master(pdev);
  1154. err = -ENOMEM;
  1155. netdev = alloc_etherdev(sizeof(struct atl2_adapter));
  1156. if (!netdev)
  1157. goto err_alloc_etherdev;
  1158. SET_NETDEV_DEV(netdev, &pdev->dev);
  1159. pci_set_drvdata(pdev, netdev);
  1160. adapter = netdev_priv(netdev);
  1161. adapter->netdev = netdev;
  1162. adapter->pdev = pdev;
  1163. adapter->hw.back = adapter;
  1164. mmio_start = pci_resource_start(pdev, 0x0);
  1165. mmio_len = pci_resource_len(pdev, 0x0);
  1166. adapter->hw.mem_rang = (u32)mmio_len;
  1167. adapter->hw.hw_addr = ioremap(mmio_start, mmio_len);
  1168. if (!adapter->hw.hw_addr) {
  1169. err = -EIO;
  1170. goto err_ioremap;
  1171. }
  1172. atl2_setup_pcicmd(pdev);
  1173. netdev->netdev_ops = &atl2_netdev_ops;
  1174. netdev->ethtool_ops = &atl2_ethtool_ops;
  1175. netdev->watchdog_timeo = 5 * HZ;
  1176. netdev->min_mtu = 40;
  1177. netdev->max_mtu = ETH_DATA_LEN + VLAN_HLEN;
  1178. strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
  1179. netdev->mem_start = mmio_start;
  1180. netdev->mem_end = mmio_start + mmio_len;
  1181. adapter->bd_number = cards_found;
  1182. adapter->pci_using_64 = false;
  1183. /* setup the private structure */
  1184. err = atl2_sw_init(adapter);
  1185. if (err)
  1186. goto err_sw_init;
  1187. err = -EIO;
  1188. netdev->hw_features = NETIF_F_HW_VLAN_CTAG_RX;
  1189. netdev->features |= (NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
  1190. /* Init PHY as early as possible due to power saving issue */
  1191. atl2_phy_init(&adapter->hw);
  1192. /* reset the controller to
  1193. * put the device in a known good starting state */
  1194. if (atl2_reset_hw(&adapter->hw)) {
  1195. err = -EIO;
  1196. goto err_reset;
  1197. }
  1198. /* copy the MAC address out of the EEPROM */
  1199. atl2_read_mac_addr(&adapter->hw);
  1200. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  1201. if (!is_valid_ether_addr(netdev->dev_addr)) {
  1202. err = -EIO;
  1203. goto err_eeprom;
  1204. }
  1205. atl2_check_options(adapter);
  1206. setup_timer(&adapter->watchdog_timer, atl2_watchdog,
  1207. (unsigned long)adapter);
  1208. setup_timer(&adapter->phy_config_timer, atl2_phy_config,
  1209. (unsigned long)adapter);
  1210. INIT_WORK(&adapter->reset_task, atl2_reset_task);
  1211. INIT_WORK(&adapter->link_chg_task, atl2_link_chg_task);
  1212. strcpy(netdev->name, "eth%d"); /* ?? */
  1213. err = register_netdev(netdev);
  1214. if (err)
  1215. goto err_register;
  1216. /* assume we have no link for now */
  1217. netif_carrier_off(netdev);
  1218. netif_stop_queue(netdev);
  1219. cards_found++;
  1220. return 0;
  1221. err_reset:
  1222. err_register:
  1223. err_sw_init:
  1224. err_eeprom:
  1225. iounmap(adapter->hw.hw_addr);
  1226. err_ioremap:
  1227. free_netdev(netdev);
  1228. err_alloc_etherdev:
  1229. pci_release_regions(pdev);
  1230. err_pci_reg:
  1231. err_dma:
  1232. pci_disable_device(pdev);
  1233. return err;
  1234. }
  1235. /**
  1236. * atl2_remove - Device Removal Routine
  1237. * @pdev: PCI device information struct
  1238. *
  1239. * atl2_remove is called by the PCI subsystem to alert the driver
  1240. * that it should release a PCI device. The could be caused by a
  1241. * Hot-Plug event, or because the driver is going to be removed from
  1242. * memory.
  1243. */
  1244. /* FIXME: write the original MAC address back in case it was changed from a
  1245. * BIOS-set value, as in atl1 -- CHS */
  1246. static void atl2_remove(struct pci_dev *pdev)
  1247. {
  1248. struct net_device *netdev = pci_get_drvdata(pdev);
  1249. struct atl2_adapter *adapter = netdev_priv(netdev);
  1250. /* flush_scheduled work may reschedule our watchdog task, so
  1251. * explicitly disable watchdog tasks from being rescheduled */
  1252. set_bit(__ATL2_DOWN, &adapter->flags);
  1253. del_timer_sync(&adapter->watchdog_timer);
  1254. del_timer_sync(&adapter->phy_config_timer);
  1255. cancel_work_sync(&adapter->reset_task);
  1256. cancel_work_sync(&adapter->link_chg_task);
  1257. unregister_netdev(netdev);
  1258. atl2_force_ps(&adapter->hw);
  1259. iounmap(adapter->hw.hw_addr);
  1260. pci_release_regions(pdev);
  1261. free_netdev(netdev);
  1262. pci_disable_device(pdev);
  1263. }
  1264. static int atl2_suspend(struct pci_dev *pdev, pm_message_t state)
  1265. {
  1266. struct net_device *netdev = pci_get_drvdata(pdev);
  1267. struct atl2_adapter *adapter = netdev_priv(netdev);
  1268. struct atl2_hw *hw = &adapter->hw;
  1269. u16 speed, duplex;
  1270. u32 ctrl = 0;
  1271. u32 wufc = adapter->wol;
  1272. #ifdef CONFIG_PM
  1273. int retval = 0;
  1274. #endif
  1275. netif_device_detach(netdev);
  1276. if (netif_running(netdev)) {
  1277. WARN_ON(test_bit(__ATL2_RESETTING, &adapter->flags));
  1278. atl2_down(adapter);
  1279. }
  1280. #ifdef CONFIG_PM
  1281. retval = pci_save_state(pdev);
  1282. if (retval)
  1283. return retval;
  1284. #endif
  1285. atl2_read_phy_reg(hw, MII_BMSR, (u16 *)&ctrl);
  1286. atl2_read_phy_reg(hw, MII_BMSR, (u16 *)&ctrl);
  1287. if (ctrl & BMSR_LSTATUS)
  1288. wufc &= ~ATLX_WUFC_LNKC;
  1289. if (0 != (ctrl & BMSR_LSTATUS) && 0 != wufc) {
  1290. u32 ret_val;
  1291. /* get current link speed & duplex */
  1292. ret_val = atl2_get_speed_and_duplex(hw, &speed, &duplex);
  1293. if (ret_val) {
  1294. printk(KERN_DEBUG
  1295. "%s: get speed&duplex error while suspend\n",
  1296. atl2_driver_name);
  1297. goto wol_dis;
  1298. }
  1299. ctrl = 0;
  1300. /* turn on magic packet wol */
  1301. if (wufc & ATLX_WUFC_MAG)
  1302. ctrl |= (WOL_MAGIC_EN | WOL_MAGIC_PME_EN);
  1303. /* ignore Link Chg event when Link is up */
  1304. ATL2_WRITE_REG(hw, REG_WOL_CTRL, ctrl);
  1305. /* Config MAC CTRL Register */
  1306. ctrl = MAC_CTRL_RX_EN | MAC_CTRL_MACLP_CLK_PHY;
  1307. if (FULL_DUPLEX == adapter->link_duplex)
  1308. ctrl |= MAC_CTRL_DUPLX;
  1309. ctrl |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  1310. ctrl |= (((u32)adapter->hw.preamble_len &
  1311. MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  1312. ctrl |= (((u32)(adapter->hw.retry_buf &
  1313. MAC_CTRL_HALF_LEFT_BUF_MASK)) <<
  1314. MAC_CTRL_HALF_LEFT_BUF_SHIFT);
  1315. if (wufc & ATLX_WUFC_MAG) {
  1316. /* magic packet maybe Broadcast&multicast&Unicast */
  1317. ctrl |= MAC_CTRL_BC_EN;
  1318. }
  1319. ATL2_WRITE_REG(hw, REG_MAC_CTRL, ctrl);
  1320. /* pcie patch */
  1321. ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
  1322. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1323. ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1324. ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
  1325. ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
  1326. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
  1327. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  1328. goto suspend_exit;
  1329. }
  1330. if (0 == (ctrl&BMSR_LSTATUS) && 0 != (wufc&ATLX_WUFC_LNKC)) {
  1331. /* link is down, so only LINK CHG WOL event enable */
  1332. ctrl |= (WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN);
  1333. ATL2_WRITE_REG(hw, REG_WOL_CTRL, ctrl);
  1334. ATL2_WRITE_REG(hw, REG_MAC_CTRL, 0);
  1335. /* pcie patch */
  1336. ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
  1337. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1338. ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1339. ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
  1340. ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
  1341. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
  1342. hw->phy_configured = false; /* re-init PHY when resume */
  1343. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  1344. goto suspend_exit;
  1345. }
  1346. wol_dis:
  1347. /* WOL disabled */
  1348. ATL2_WRITE_REG(hw, REG_WOL_CTRL, 0);
  1349. /* pcie patch */
  1350. ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
  1351. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1352. ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1353. ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
  1354. ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
  1355. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
  1356. atl2_force_ps(hw);
  1357. hw->phy_configured = false; /* re-init PHY when resume */
  1358. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  1359. suspend_exit:
  1360. if (netif_running(netdev))
  1361. atl2_free_irq(adapter);
  1362. pci_disable_device(pdev);
  1363. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1364. return 0;
  1365. }
  1366. #ifdef CONFIG_PM
  1367. static int atl2_resume(struct pci_dev *pdev)
  1368. {
  1369. struct net_device *netdev = pci_get_drvdata(pdev);
  1370. struct atl2_adapter *adapter = netdev_priv(netdev);
  1371. u32 err;
  1372. pci_set_power_state(pdev, PCI_D0);
  1373. pci_restore_state(pdev);
  1374. err = pci_enable_device(pdev);
  1375. if (err) {
  1376. printk(KERN_ERR
  1377. "atl2: Cannot enable PCI device from suspend\n");
  1378. return err;
  1379. }
  1380. pci_set_master(pdev);
  1381. ATL2_READ_REG(&adapter->hw, REG_WOL_CTRL); /* clear WOL status */
  1382. pci_enable_wake(pdev, PCI_D3hot, 0);
  1383. pci_enable_wake(pdev, PCI_D3cold, 0);
  1384. ATL2_WRITE_REG(&adapter->hw, REG_WOL_CTRL, 0);
  1385. if (netif_running(netdev)) {
  1386. err = atl2_request_irq(adapter);
  1387. if (err)
  1388. return err;
  1389. }
  1390. atl2_reset_hw(&adapter->hw);
  1391. if (netif_running(netdev))
  1392. atl2_up(adapter);
  1393. netif_device_attach(netdev);
  1394. return 0;
  1395. }
  1396. #endif
  1397. static void atl2_shutdown(struct pci_dev *pdev)
  1398. {
  1399. atl2_suspend(pdev, PMSG_SUSPEND);
  1400. }
  1401. static struct pci_driver atl2_driver = {
  1402. .name = atl2_driver_name,
  1403. .id_table = atl2_pci_tbl,
  1404. .probe = atl2_probe,
  1405. .remove = atl2_remove,
  1406. /* Power Management Hooks */
  1407. .suspend = atl2_suspend,
  1408. #ifdef CONFIG_PM
  1409. .resume = atl2_resume,
  1410. #endif
  1411. .shutdown = atl2_shutdown,
  1412. };
  1413. /**
  1414. * atl2_init_module - Driver Registration Routine
  1415. *
  1416. * atl2_init_module is the first routine called when the driver is
  1417. * loaded. All it does is register with the PCI subsystem.
  1418. */
  1419. static int __init atl2_init_module(void)
  1420. {
  1421. printk(KERN_INFO "%s - version %s\n", atl2_driver_string,
  1422. atl2_driver_version);
  1423. printk(KERN_INFO "%s\n", atl2_copyright);
  1424. return pci_register_driver(&atl2_driver);
  1425. }
  1426. module_init(atl2_init_module);
  1427. /**
  1428. * atl2_exit_module - Driver Exit Cleanup Routine
  1429. *
  1430. * atl2_exit_module is called just before the driver is removed
  1431. * from memory.
  1432. */
  1433. static void __exit atl2_exit_module(void)
  1434. {
  1435. pci_unregister_driver(&atl2_driver);
  1436. }
  1437. module_exit(atl2_exit_module);
  1438. static void atl2_read_pci_cfg(struct atl2_hw *hw, u32 reg, u16 *value)
  1439. {
  1440. struct atl2_adapter *adapter = hw->back;
  1441. pci_read_config_word(adapter->pdev, reg, value);
  1442. }
  1443. static void atl2_write_pci_cfg(struct atl2_hw *hw, u32 reg, u16 *value)
  1444. {
  1445. struct atl2_adapter *adapter = hw->back;
  1446. pci_write_config_word(adapter->pdev, reg, *value);
  1447. }
  1448. static int atl2_get_link_ksettings(struct net_device *netdev,
  1449. struct ethtool_link_ksettings *cmd)
  1450. {
  1451. struct atl2_adapter *adapter = netdev_priv(netdev);
  1452. struct atl2_hw *hw = &adapter->hw;
  1453. u32 supported, advertising;
  1454. supported = (SUPPORTED_10baseT_Half |
  1455. SUPPORTED_10baseT_Full |
  1456. SUPPORTED_100baseT_Half |
  1457. SUPPORTED_100baseT_Full |
  1458. SUPPORTED_Autoneg |
  1459. SUPPORTED_TP);
  1460. advertising = ADVERTISED_TP;
  1461. advertising |= ADVERTISED_Autoneg;
  1462. advertising |= hw->autoneg_advertised;
  1463. cmd->base.port = PORT_TP;
  1464. cmd->base.phy_address = 0;
  1465. if (adapter->link_speed != SPEED_0) {
  1466. cmd->base.speed = adapter->link_speed;
  1467. if (adapter->link_duplex == FULL_DUPLEX)
  1468. cmd->base.duplex = DUPLEX_FULL;
  1469. else
  1470. cmd->base.duplex = DUPLEX_HALF;
  1471. } else {
  1472. cmd->base.speed = SPEED_UNKNOWN;
  1473. cmd->base.duplex = DUPLEX_UNKNOWN;
  1474. }
  1475. cmd->base.autoneg = AUTONEG_ENABLE;
  1476. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
  1477. supported);
  1478. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
  1479. advertising);
  1480. return 0;
  1481. }
  1482. static int atl2_set_link_ksettings(struct net_device *netdev,
  1483. const struct ethtool_link_ksettings *cmd)
  1484. {
  1485. struct atl2_adapter *adapter = netdev_priv(netdev);
  1486. struct atl2_hw *hw = &adapter->hw;
  1487. u32 advertising;
  1488. ethtool_convert_link_mode_to_legacy_u32(&advertising,
  1489. cmd->link_modes.advertising);
  1490. while (test_and_set_bit(__ATL2_RESETTING, &adapter->flags))
  1491. msleep(1);
  1492. if (cmd->base.autoneg == AUTONEG_ENABLE) {
  1493. #define MY_ADV_MASK (ADVERTISE_10_HALF | \
  1494. ADVERTISE_10_FULL | \
  1495. ADVERTISE_100_HALF| \
  1496. ADVERTISE_100_FULL)
  1497. if ((advertising & MY_ADV_MASK) == MY_ADV_MASK) {
  1498. hw->MediaType = MEDIA_TYPE_AUTO_SENSOR;
  1499. hw->autoneg_advertised = MY_ADV_MASK;
  1500. } else if ((advertising & MY_ADV_MASK) == ADVERTISE_100_FULL) {
  1501. hw->MediaType = MEDIA_TYPE_100M_FULL;
  1502. hw->autoneg_advertised = ADVERTISE_100_FULL;
  1503. } else if ((advertising & MY_ADV_MASK) == ADVERTISE_100_HALF) {
  1504. hw->MediaType = MEDIA_TYPE_100M_HALF;
  1505. hw->autoneg_advertised = ADVERTISE_100_HALF;
  1506. } else if ((advertising & MY_ADV_MASK) == ADVERTISE_10_FULL) {
  1507. hw->MediaType = MEDIA_TYPE_10M_FULL;
  1508. hw->autoneg_advertised = ADVERTISE_10_FULL;
  1509. } else if ((advertising & MY_ADV_MASK) == ADVERTISE_10_HALF) {
  1510. hw->MediaType = MEDIA_TYPE_10M_HALF;
  1511. hw->autoneg_advertised = ADVERTISE_10_HALF;
  1512. } else {
  1513. clear_bit(__ATL2_RESETTING, &adapter->flags);
  1514. return -EINVAL;
  1515. }
  1516. advertising = hw->autoneg_advertised |
  1517. ADVERTISED_TP | ADVERTISED_Autoneg;
  1518. } else {
  1519. clear_bit(__ATL2_RESETTING, &adapter->flags);
  1520. return -EINVAL;
  1521. }
  1522. /* reset the link */
  1523. if (netif_running(adapter->netdev)) {
  1524. atl2_down(adapter);
  1525. atl2_up(adapter);
  1526. } else
  1527. atl2_reset_hw(&adapter->hw);
  1528. clear_bit(__ATL2_RESETTING, &adapter->flags);
  1529. return 0;
  1530. }
  1531. static u32 atl2_get_msglevel(struct net_device *netdev)
  1532. {
  1533. return 0;
  1534. }
  1535. /*
  1536. * It's sane for this to be empty, but we might want to take advantage of this.
  1537. */
  1538. static void atl2_set_msglevel(struct net_device *netdev, u32 data)
  1539. {
  1540. }
  1541. static int atl2_get_regs_len(struct net_device *netdev)
  1542. {
  1543. #define ATL2_REGS_LEN 42
  1544. return sizeof(u32) * ATL2_REGS_LEN;
  1545. }
  1546. static void atl2_get_regs(struct net_device *netdev,
  1547. struct ethtool_regs *regs, void *p)
  1548. {
  1549. struct atl2_adapter *adapter = netdev_priv(netdev);
  1550. struct atl2_hw *hw = &adapter->hw;
  1551. u32 *regs_buff = p;
  1552. u16 phy_data;
  1553. memset(p, 0, sizeof(u32) * ATL2_REGS_LEN);
  1554. regs->version = (1 << 24) | (hw->revision_id << 16) | hw->device_id;
  1555. regs_buff[0] = ATL2_READ_REG(hw, REG_VPD_CAP);
  1556. regs_buff[1] = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
  1557. regs_buff[2] = ATL2_READ_REG(hw, REG_SPI_FLASH_CONFIG);
  1558. regs_buff[3] = ATL2_READ_REG(hw, REG_TWSI_CTRL);
  1559. regs_buff[4] = ATL2_READ_REG(hw, REG_PCIE_DEV_MISC_CTRL);
  1560. regs_buff[5] = ATL2_READ_REG(hw, REG_MASTER_CTRL);
  1561. regs_buff[6] = ATL2_READ_REG(hw, REG_MANUAL_TIMER_INIT);
  1562. regs_buff[7] = ATL2_READ_REG(hw, REG_IRQ_MODU_TIMER_INIT);
  1563. regs_buff[8] = ATL2_READ_REG(hw, REG_PHY_ENABLE);
  1564. regs_buff[9] = ATL2_READ_REG(hw, REG_CMBDISDMA_TIMER);
  1565. regs_buff[10] = ATL2_READ_REG(hw, REG_IDLE_STATUS);
  1566. regs_buff[11] = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  1567. regs_buff[12] = ATL2_READ_REG(hw, REG_SERDES_LOCK);
  1568. regs_buff[13] = ATL2_READ_REG(hw, REG_MAC_CTRL);
  1569. regs_buff[14] = ATL2_READ_REG(hw, REG_MAC_IPG_IFG);
  1570. regs_buff[15] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR);
  1571. regs_buff[16] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR+4);
  1572. regs_buff[17] = ATL2_READ_REG(hw, REG_RX_HASH_TABLE);
  1573. regs_buff[18] = ATL2_READ_REG(hw, REG_RX_HASH_TABLE+4);
  1574. regs_buff[19] = ATL2_READ_REG(hw, REG_MAC_HALF_DUPLX_CTRL);
  1575. regs_buff[20] = ATL2_READ_REG(hw, REG_MTU);
  1576. regs_buff[21] = ATL2_READ_REG(hw, REG_WOL_CTRL);
  1577. regs_buff[22] = ATL2_READ_REG(hw, REG_SRAM_TXRAM_END);
  1578. regs_buff[23] = ATL2_READ_REG(hw, REG_DESC_BASE_ADDR_HI);
  1579. regs_buff[24] = ATL2_READ_REG(hw, REG_TXD_BASE_ADDR_LO);
  1580. regs_buff[25] = ATL2_READ_REG(hw, REG_TXD_MEM_SIZE);
  1581. regs_buff[26] = ATL2_READ_REG(hw, REG_TXS_BASE_ADDR_LO);
  1582. regs_buff[27] = ATL2_READ_REG(hw, REG_TXS_MEM_SIZE);
  1583. regs_buff[28] = ATL2_READ_REG(hw, REG_RXD_BASE_ADDR_LO);
  1584. regs_buff[29] = ATL2_READ_REG(hw, REG_RXD_BUF_NUM);
  1585. regs_buff[30] = ATL2_READ_REG(hw, REG_DMAR);
  1586. regs_buff[31] = ATL2_READ_REG(hw, REG_TX_CUT_THRESH);
  1587. regs_buff[32] = ATL2_READ_REG(hw, REG_DMAW);
  1588. regs_buff[33] = ATL2_READ_REG(hw, REG_PAUSE_ON_TH);
  1589. regs_buff[34] = ATL2_READ_REG(hw, REG_PAUSE_OFF_TH);
  1590. regs_buff[35] = ATL2_READ_REG(hw, REG_MB_TXD_WR_IDX);
  1591. regs_buff[36] = ATL2_READ_REG(hw, REG_MB_RXD_RD_IDX);
  1592. regs_buff[38] = ATL2_READ_REG(hw, REG_ISR);
  1593. regs_buff[39] = ATL2_READ_REG(hw, REG_IMR);
  1594. atl2_read_phy_reg(hw, MII_BMCR, &phy_data);
  1595. regs_buff[40] = (u32)phy_data;
  1596. atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
  1597. regs_buff[41] = (u32)phy_data;
  1598. }
  1599. static int atl2_get_eeprom_len(struct net_device *netdev)
  1600. {
  1601. struct atl2_adapter *adapter = netdev_priv(netdev);
  1602. if (!atl2_check_eeprom_exist(&adapter->hw))
  1603. return 512;
  1604. else
  1605. return 0;
  1606. }
  1607. static int atl2_get_eeprom(struct net_device *netdev,
  1608. struct ethtool_eeprom *eeprom, u8 *bytes)
  1609. {
  1610. struct atl2_adapter *adapter = netdev_priv(netdev);
  1611. struct atl2_hw *hw = &adapter->hw;
  1612. u32 *eeprom_buff;
  1613. int first_dword, last_dword;
  1614. int ret_val = 0;
  1615. int i;
  1616. if (eeprom->len == 0)
  1617. return -EINVAL;
  1618. if (atl2_check_eeprom_exist(hw))
  1619. return -EINVAL;
  1620. eeprom->magic = hw->vendor_id | (hw->device_id << 16);
  1621. first_dword = eeprom->offset >> 2;
  1622. last_dword = (eeprom->offset + eeprom->len - 1) >> 2;
  1623. eeprom_buff = kmalloc(sizeof(u32) * (last_dword - first_dword + 1),
  1624. GFP_KERNEL);
  1625. if (!eeprom_buff)
  1626. return -ENOMEM;
  1627. for (i = first_dword; i < last_dword; i++) {
  1628. if (!atl2_read_eeprom(hw, i*4, &(eeprom_buff[i-first_dword]))) {
  1629. ret_val = -EIO;
  1630. goto free;
  1631. }
  1632. }
  1633. memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 3),
  1634. eeprom->len);
  1635. free:
  1636. kfree(eeprom_buff);
  1637. return ret_val;
  1638. }
  1639. static int atl2_set_eeprom(struct net_device *netdev,
  1640. struct ethtool_eeprom *eeprom, u8 *bytes)
  1641. {
  1642. struct atl2_adapter *adapter = netdev_priv(netdev);
  1643. struct atl2_hw *hw = &adapter->hw;
  1644. u32 *eeprom_buff;
  1645. u32 *ptr;
  1646. int max_len, first_dword, last_dword, ret_val = 0;
  1647. int i;
  1648. if (eeprom->len == 0)
  1649. return -EOPNOTSUPP;
  1650. if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
  1651. return -EFAULT;
  1652. max_len = 512;
  1653. first_dword = eeprom->offset >> 2;
  1654. last_dword = (eeprom->offset + eeprom->len - 1) >> 2;
  1655. eeprom_buff = kmalloc(max_len, GFP_KERNEL);
  1656. if (!eeprom_buff)
  1657. return -ENOMEM;
  1658. ptr = eeprom_buff;
  1659. if (eeprom->offset & 3) {
  1660. /* need read/modify/write of first changed EEPROM word */
  1661. /* only the second byte of the word is being modified */
  1662. if (!atl2_read_eeprom(hw, first_dword*4, &(eeprom_buff[0]))) {
  1663. ret_val = -EIO;
  1664. goto out;
  1665. }
  1666. ptr++;
  1667. }
  1668. if (((eeprom->offset + eeprom->len) & 3)) {
  1669. /*
  1670. * need read/modify/write of last changed EEPROM word
  1671. * only the first byte of the word is being modified
  1672. */
  1673. if (!atl2_read_eeprom(hw, last_dword * 4,
  1674. &(eeprom_buff[last_dword - first_dword]))) {
  1675. ret_val = -EIO;
  1676. goto out;
  1677. }
  1678. }
  1679. /* Device's eeprom is always little-endian, word addressable */
  1680. memcpy(ptr, bytes, eeprom->len);
  1681. for (i = 0; i < last_dword - first_dword + 1; i++) {
  1682. if (!atl2_write_eeprom(hw, ((first_dword+i)*4), eeprom_buff[i])) {
  1683. ret_val = -EIO;
  1684. goto out;
  1685. }
  1686. }
  1687. out:
  1688. kfree(eeprom_buff);
  1689. return ret_val;
  1690. }
  1691. static void atl2_get_drvinfo(struct net_device *netdev,
  1692. struct ethtool_drvinfo *drvinfo)
  1693. {
  1694. struct atl2_adapter *adapter = netdev_priv(netdev);
  1695. strlcpy(drvinfo->driver, atl2_driver_name, sizeof(drvinfo->driver));
  1696. strlcpy(drvinfo->version, atl2_driver_version,
  1697. sizeof(drvinfo->version));
  1698. strlcpy(drvinfo->fw_version, "L2", sizeof(drvinfo->fw_version));
  1699. strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
  1700. sizeof(drvinfo->bus_info));
  1701. }
  1702. static void atl2_get_wol(struct net_device *netdev,
  1703. struct ethtool_wolinfo *wol)
  1704. {
  1705. struct atl2_adapter *adapter = netdev_priv(netdev);
  1706. wol->supported = WAKE_MAGIC;
  1707. wol->wolopts = 0;
  1708. if (adapter->wol & ATLX_WUFC_EX)
  1709. wol->wolopts |= WAKE_UCAST;
  1710. if (adapter->wol & ATLX_WUFC_MC)
  1711. wol->wolopts |= WAKE_MCAST;
  1712. if (adapter->wol & ATLX_WUFC_BC)
  1713. wol->wolopts |= WAKE_BCAST;
  1714. if (adapter->wol & ATLX_WUFC_MAG)
  1715. wol->wolopts |= WAKE_MAGIC;
  1716. if (adapter->wol & ATLX_WUFC_LNKC)
  1717. wol->wolopts |= WAKE_PHY;
  1718. }
  1719. static int atl2_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
  1720. {
  1721. struct atl2_adapter *adapter = netdev_priv(netdev);
  1722. if (wol->wolopts & (WAKE_ARP | WAKE_MAGICSECURE))
  1723. return -EOPNOTSUPP;
  1724. if (wol->wolopts & (WAKE_UCAST | WAKE_BCAST | WAKE_MCAST))
  1725. return -EOPNOTSUPP;
  1726. /* these settings will always override what we currently have */
  1727. adapter->wol = 0;
  1728. if (wol->wolopts & WAKE_MAGIC)
  1729. adapter->wol |= ATLX_WUFC_MAG;
  1730. if (wol->wolopts & WAKE_PHY)
  1731. adapter->wol |= ATLX_WUFC_LNKC;
  1732. return 0;
  1733. }
  1734. static int atl2_nway_reset(struct net_device *netdev)
  1735. {
  1736. struct atl2_adapter *adapter = netdev_priv(netdev);
  1737. if (netif_running(netdev))
  1738. atl2_reinit_locked(adapter);
  1739. return 0;
  1740. }
  1741. static const struct ethtool_ops atl2_ethtool_ops = {
  1742. .get_drvinfo = atl2_get_drvinfo,
  1743. .get_regs_len = atl2_get_regs_len,
  1744. .get_regs = atl2_get_regs,
  1745. .get_wol = atl2_get_wol,
  1746. .set_wol = atl2_set_wol,
  1747. .get_msglevel = atl2_get_msglevel,
  1748. .set_msglevel = atl2_set_msglevel,
  1749. .nway_reset = atl2_nway_reset,
  1750. .get_link = ethtool_op_get_link,
  1751. .get_eeprom_len = atl2_get_eeprom_len,
  1752. .get_eeprom = atl2_get_eeprom,
  1753. .set_eeprom = atl2_set_eeprom,
  1754. .get_link_ksettings = atl2_get_link_ksettings,
  1755. .set_link_ksettings = atl2_set_link_ksettings,
  1756. };
  1757. #define LBYTESWAP(a) ((((a) & 0x00ff00ff) << 8) | \
  1758. (((a) & 0xff00ff00) >> 8))
  1759. #define LONGSWAP(a) ((LBYTESWAP(a) << 16) | (LBYTESWAP(a) >> 16))
  1760. #define SHORTSWAP(a) (((a) << 8) | ((a) >> 8))
  1761. /*
  1762. * Reset the transmit and receive units; mask and clear all interrupts.
  1763. *
  1764. * hw - Struct containing variables accessed by shared code
  1765. * return : 0 or idle status (if error)
  1766. */
  1767. static s32 atl2_reset_hw(struct atl2_hw *hw)
  1768. {
  1769. u32 icr;
  1770. u16 pci_cfg_cmd_word;
  1771. int i;
  1772. /* Workaround for PCI problem when BIOS sets MMRBC incorrectly. */
  1773. atl2_read_pci_cfg(hw, PCI_REG_COMMAND, &pci_cfg_cmd_word);
  1774. if ((pci_cfg_cmd_word &
  1775. (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER)) !=
  1776. (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER)) {
  1777. pci_cfg_cmd_word |=
  1778. (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER);
  1779. atl2_write_pci_cfg(hw, PCI_REG_COMMAND, &pci_cfg_cmd_word);
  1780. }
  1781. /* Clear Interrupt mask to stop board from generating
  1782. * interrupts & Clear any pending interrupt events
  1783. */
  1784. /* FIXME */
  1785. /* ATL2_WRITE_REG(hw, REG_IMR, 0); */
  1786. /* ATL2_WRITE_REG(hw, REG_ISR, 0xffffffff); */
  1787. /* Issue Soft Reset to the MAC. This will reset the chip's
  1788. * transmit, receive, DMA. It will not effect
  1789. * the current PCI configuration. The global reset bit is self-
  1790. * clearing, and should clear within a microsecond.
  1791. */
  1792. ATL2_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_SOFT_RST);
  1793. wmb();
  1794. msleep(1); /* delay about 1ms */
  1795. /* Wait at least 10ms for All module to be Idle */
  1796. for (i = 0; i < 10; i++) {
  1797. icr = ATL2_READ_REG(hw, REG_IDLE_STATUS);
  1798. if (!icr)
  1799. break;
  1800. msleep(1); /* delay 1 ms */
  1801. cpu_relax();
  1802. }
  1803. if (icr)
  1804. return icr;
  1805. return 0;
  1806. }
  1807. #define CUSTOM_SPI_CS_SETUP 2
  1808. #define CUSTOM_SPI_CLK_HI 2
  1809. #define CUSTOM_SPI_CLK_LO 2
  1810. #define CUSTOM_SPI_CS_HOLD 2
  1811. #define CUSTOM_SPI_CS_HI 3
  1812. static struct atl2_spi_flash_dev flash_table[] =
  1813. {
  1814. /* MFR WRSR READ PROGRAM WREN WRDI RDSR RDID SECTOR_ERASE CHIP_ERASE */
  1815. {"Atmel", 0x0, 0x03, 0x02, 0x06, 0x04, 0x05, 0x15, 0x52, 0x62 },
  1816. {"SST", 0x01, 0x03, 0x02, 0x06, 0x04, 0x05, 0x90, 0x20, 0x60 },
  1817. {"ST", 0x01, 0x03, 0x02, 0x06, 0x04, 0x05, 0xAB, 0xD8, 0xC7 },
  1818. };
  1819. static bool atl2_spi_read(struct atl2_hw *hw, u32 addr, u32 *buf)
  1820. {
  1821. int i;
  1822. u32 value;
  1823. ATL2_WRITE_REG(hw, REG_SPI_DATA, 0);
  1824. ATL2_WRITE_REG(hw, REG_SPI_ADDR, addr);
  1825. value = SPI_FLASH_CTRL_WAIT_READY |
  1826. (CUSTOM_SPI_CS_SETUP & SPI_FLASH_CTRL_CS_SETUP_MASK) <<
  1827. SPI_FLASH_CTRL_CS_SETUP_SHIFT |
  1828. (CUSTOM_SPI_CLK_HI & SPI_FLASH_CTRL_CLK_HI_MASK) <<
  1829. SPI_FLASH_CTRL_CLK_HI_SHIFT |
  1830. (CUSTOM_SPI_CLK_LO & SPI_FLASH_CTRL_CLK_LO_MASK) <<
  1831. SPI_FLASH_CTRL_CLK_LO_SHIFT |
  1832. (CUSTOM_SPI_CS_HOLD & SPI_FLASH_CTRL_CS_HOLD_MASK) <<
  1833. SPI_FLASH_CTRL_CS_HOLD_SHIFT |
  1834. (CUSTOM_SPI_CS_HI & SPI_FLASH_CTRL_CS_HI_MASK) <<
  1835. SPI_FLASH_CTRL_CS_HI_SHIFT |
  1836. (0x1 & SPI_FLASH_CTRL_INS_MASK) << SPI_FLASH_CTRL_INS_SHIFT;
  1837. ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
  1838. value |= SPI_FLASH_CTRL_START;
  1839. ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
  1840. for (i = 0; i < 10; i++) {
  1841. msleep(1);
  1842. value = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
  1843. if (!(value & SPI_FLASH_CTRL_START))
  1844. break;
  1845. }
  1846. if (value & SPI_FLASH_CTRL_START)
  1847. return false;
  1848. *buf = ATL2_READ_REG(hw, REG_SPI_DATA);
  1849. return true;
  1850. }
  1851. /*
  1852. * get_permanent_address
  1853. * return 0 if get valid mac address,
  1854. */
  1855. static int get_permanent_address(struct atl2_hw *hw)
  1856. {
  1857. u32 Addr[2];
  1858. u32 i, Control;
  1859. u16 Register;
  1860. u8 EthAddr[ETH_ALEN];
  1861. bool KeyValid;
  1862. if (is_valid_ether_addr(hw->perm_mac_addr))
  1863. return 0;
  1864. Addr[0] = 0;
  1865. Addr[1] = 0;
  1866. if (!atl2_check_eeprom_exist(hw)) { /* eeprom exists */
  1867. Register = 0;
  1868. KeyValid = false;
  1869. /* Read out all EEPROM content */
  1870. i = 0;
  1871. while (1) {
  1872. if (atl2_read_eeprom(hw, i + 0x100, &Control)) {
  1873. if (KeyValid) {
  1874. if (Register == REG_MAC_STA_ADDR)
  1875. Addr[0] = Control;
  1876. else if (Register ==
  1877. (REG_MAC_STA_ADDR + 4))
  1878. Addr[1] = Control;
  1879. KeyValid = false;
  1880. } else if ((Control & 0xff) == 0x5A) {
  1881. KeyValid = true;
  1882. Register = (u16) (Control >> 16);
  1883. } else {
  1884. /* assume data end while encount an invalid KEYWORD */
  1885. break;
  1886. }
  1887. } else {
  1888. break; /* read error */
  1889. }
  1890. i += 4;
  1891. }
  1892. *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
  1893. *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *) &Addr[1]);
  1894. if (is_valid_ether_addr(EthAddr)) {
  1895. memcpy(hw->perm_mac_addr, EthAddr, ETH_ALEN);
  1896. return 0;
  1897. }
  1898. return 1;
  1899. }
  1900. /* see if SPI flash exists? */
  1901. Addr[0] = 0;
  1902. Addr[1] = 0;
  1903. Register = 0;
  1904. KeyValid = false;
  1905. i = 0;
  1906. while (1) {
  1907. if (atl2_spi_read(hw, i + 0x1f000, &Control)) {
  1908. if (KeyValid) {
  1909. if (Register == REG_MAC_STA_ADDR)
  1910. Addr[0] = Control;
  1911. else if (Register == (REG_MAC_STA_ADDR + 4))
  1912. Addr[1] = Control;
  1913. KeyValid = false;
  1914. } else if ((Control & 0xff) == 0x5A) {
  1915. KeyValid = true;
  1916. Register = (u16) (Control >> 16);
  1917. } else {
  1918. break; /* data end */
  1919. }
  1920. } else {
  1921. break; /* read error */
  1922. }
  1923. i += 4;
  1924. }
  1925. *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
  1926. *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *)&Addr[1]);
  1927. if (is_valid_ether_addr(EthAddr)) {
  1928. memcpy(hw->perm_mac_addr, EthAddr, ETH_ALEN);
  1929. return 0;
  1930. }
  1931. /* maybe MAC-address is from BIOS */
  1932. Addr[0] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR);
  1933. Addr[1] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR + 4);
  1934. *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
  1935. *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *) &Addr[1]);
  1936. if (is_valid_ether_addr(EthAddr)) {
  1937. memcpy(hw->perm_mac_addr, EthAddr, ETH_ALEN);
  1938. return 0;
  1939. }
  1940. return 1;
  1941. }
  1942. /*
  1943. * Reads the adapter's MAC address from the EEPROM
  1944. *
  1945. * hw - Struct containing variables accessed by shared code
  1946. */
  1947. static s32 atl2_read_mac_addr(struct atl2_hw *hw)
  1948. {
  1949. if (get_permanent_address(hw)) {
  1950. /* for test */
  1951. /* FIXME: shouldn't we use eth_random_addr() here? */
  1952. hw->perm_mac_addr[0] = 0x00;
  1953. hw->perm_mac_addr[1] = 0x13;
  1954. hw->perm_mac_addr[2] = 0x74;
  1955. hw->perm_mac_addr[3] = 0x00;
  1956. hw->perm_mac_addr[4] = 0x5c;
  1957. hw->perm_mac_addr[5] = 0x38;
  1958. }
  1959. memcpy(hw->mac_addr, hw->perm_mac_addr, ETH_ALEN);
  1960. return 0;
  1961. }
  1962. /*
  1963. * Hashes an address to determine its location in the multicast table
  1964. *
  1965. * hw - Struct containing variables accessed by shared code
  1966. * mc_addr - the multicast address to hash
  1967. *
  1968. * atl2_hash_mc_addr
  1969. * purpose
  1970. * set hash value for a multicast address
  1971. * hash calcu processing :
  1972. * 1. calcu 32bit CRC for multicast address
  1973. * 2. reverse crc with MSB to LSB
  1974. */
  1975. static u32 atl2_hash_mc_addr(struct atl2_hw *hw, u8 *mc_addr)
  1976. {
  1977. u32 crc32, value;
  1978. int i;
  1979. value = 0;
  1980. crc32 = ether_crc_le(6, mc_addr);
  1981. for (i = 0; i < 32; i++)
  1982. value |= (((crc32 >> i) & 1) << (31 - i));
  1983. return value;
  1984. }
  1985. /*
  1986. * Sets the bit in the multicast table corresponding to the hash value.
  1987. *
  1988. * hw - Struct containing variables accessed by shared code
  1989. * hash_value - Multicast address hash value
  1990. */
  1991. static void atl2_hash_set(struct atl2_hw *hw, u32 hash_value)
  1992. {
  1993. u32 hash_bit, hash_reg;
  1994. u32 mta;
  1995. /* The HASH Table is a register array of 2 32-bit registers.
  1996. * It is treated like an array of 64 bits. We want to set
  1997. * bit BitArray[hash_value]. So we figure out what register
  1998. * the bit is in, read it, OR in the new bit, then write
  1999. * back the new value. The register is determined by the
  2000. * upper 7 bits of the hash value and the bit within that
  2001. * register are determined by the lower 5 bits of the value.
  2002. */
  2003. hash_reg = (hash_value >> 31) & 0x1;
  2004. hash_bit = (hash_value >> 26) & 0x1F;
  2005. mta = ATL2_READ_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg);
  2006. mta |= (1 << hash_bit);
  2007. ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg, mta);
  2008. }
  2009. /*
  2010. * atl2_init_pcie - init PCIE module
  2011. */
  2012. static void atl2_init_pcie(struct atl2_hw *hw)
  2013. {
  2014. u32 value;
  2015. value = LTSSM_TEST_MODE_DEF;
  2016. ATL2_WRITE_REG(hw, REG_LTSSM_TEST_MODE, value);
  2017. value = PCIE_DLL_TX_CTRL1_DEF;
  2018. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, value);
  2019. }
  2020. static void atl2_init_flash_opcode(struct atl2_hw *hw)
  2021. {
  2022. if (hw->flash_vendor >= ARRAY_SIZE(flash_table))
  2023. hw->flash_vendor = 0; /* ATMEL */
  2024. /* Init OP table */
  2025. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_PROGRAM,
  2026. flash_table[hw->flash_vendor].cmdPROGRAM);
  2027. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_SC_ERASE,
  2028. flash_table[hw->flash_vendor].cmdSECTOR_ERASE);
  2029. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_CHIP_ERASE,
  2030. flash_table[hw->flash_vendor].cmdCHIP_ERASE);
  2031. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_RDID,
  2032. flash_table[hw->flash_vendor].cmdRDID);
  2033. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_WREN,
  2034. flash_table[hw->flash_vendor].cmdWREN);
  2035. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_RDSR,
  2036. flash_table[hw->flash_vendor].cmdRDSR);
  2037. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_WRSR,
  2038. flash_table[hw->flash_vendor].cmdWRSR);
  2039. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_READ,
  2040. flash_table[hw->flash_vendor].cmdREAD);
  2041. }
  2042. /********************************************************************
  2043. * Performs basic configuration of the adapter.
  2044. *
  2045. * hw - Struct containing variables accessed by shared code
  2046. * Assumes that the controller has previously been reset and is in a
  2047. * post-reset uninitialized state. Initializes multicast table,
  2048. * and Calls routines to setup link
  2049. * Leaves the transmit and receive units disabled and uninitialized.
  2050. ********************************************************************/
  2051. static s32 atl2_init_hw(struct atl2_hw *hw)
  2052. {
  2053. u32 ret_val = 0;
  2054. atl2_init_pcie(hw);
  2055. /* Zero out the Multicast HASH table */
  2056. /* clear the old settings from the multicast hash table */
  2057. ATL2_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  2058. ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  2059. atl2_init_flash_opcode(hw);
  2060. ret_val = atl2_phy_init(hw);
  2061. return ret_val;
  2062. }
  2063. /*
  2064. * Detects the current speed and duplex settings of the hardware.
  2065. *
  2066. * hw - Struct containing variables accessed by shared code
  2067. * speed - Speed of the connection
  2068. * duplex - Duplex setting of the connection
  2069. */
  2070. static s32 atl2_get_speed_and_duplex(struct atl2_hw *hw, u16 *speed,
  2071. u16 *duplex)
  2072. {
  2073. s32 ret_val;
  2074. u16 phy_data;
  2075. /* Read PHY Specific Status Register (17) */
  2076. ret_val = atl2_read_phy_reg(hw, MII_ATLX_PSSR, &phy_data);
  2077. if (ret_val)
  2078. return ret_val;
  2079. if (!(phy_data & MII_ATLX_PSSR_SPD_DPLX_RESOLVED))
  2080. return ATLX_ERR_PHY_RES;
  2081. switch (phy_data & MII_ATLX_PSSR_SPEED) {
  2082. case MII_ATLX_PSSR_100MBS:
  2083. *speed = SPEED_100;
  2084. break;
  2085. case MII_ATLX_PSSR_10MBS:
  2086. *speed = SPEED_10;
  2087. break;
  2088. default:
  2089. return ATLX_ERR_PHY_SPEED;
  2090. }
  2091. if (phy_data & MII_ATLX_PSSR_DPLX)
  2092. *duplex = FULL_DUPLEX;
  2093. else
  2094. *duplex = HALF_DUPLEX;
  2095. return 0;
  2096. }
  2097. /*
  2098. * Reads the value from a PHY register
  2099. * hw - Struct containing variables accessed by shared code
  2100. * reg_addr - address of the PHY register to read
  2101. */
  2102. static s32 atl2_read_phy_reg(struct atl2_hw *hw, u16 reg_addr, u16 *phy_data)
  2103. {
  2104. u32 val;
  2105. int i;
  2106. val = ((u32)(reg_addr & MDIO_REG_ADDR_MASK)) << MDIO_REG_ADDR_SHIFT |
  2107. MDIO_START |
  2108. MDIO_SUP_PREAMBLE |
  2109. MDIO_RW |
  2110. MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  2111. ATL2_WRITE_REG(hw, REG_MDIO_CTRL, val);
  2112. wmb();
  2113. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  2114. udelay(2);
  2115. val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  2116. if (!(val & (MDIO_START | MDIO_BUSY)))
  2117. break;
  2118. wmb();
  2119. }
  2120. if (!(val & (MDIO_START | MDIO_BUSY))) {
  2121. *phy_data = (u16)val;
  2122. return 0;
  2123. }
  2124. return ATLX_ERR_PHY;
  2125. }
  2126. /*
  2127. * Writes a value to a PHY register
  2128. * hw - Struct containing variables accessed by shared code
  2129. * reg_addr - address of the PHY register to write
  2130. * data - data to write to the PHY
  2131. */
  2132. static s32 atl2_write_phy_reg(struct atl2_hw *hw, u32 reg_addr, u16 phy_data)
  2133. {
  2134. int i;
  2135. u32 val;
  2136. val = ((u32)(phy_data & MDIO_DATA_MASK)) << MDIO_DATA_SHIFT |
  2137. (reg_addr & MDIO_REG_ADDR_MASK) << MDIO_REG_ADDR_SHIFT |
  2138. MDIO_SUP_PREAMBLE |
  2139. MDIO_START |
  2140. MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  2141. ATL2_WRITE_REG(hw, REG_MDIO_CTRL, val);
  2142. wmb();
  2143. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  2144. udelay(2);
  2145. val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  2146. if (!(val & (MDIO_START | MDIO_BUSY)))
  2147. break;
  2148. wmb();
  2149. }
  2150. if (!(val & (MDIO_START | MDIO_BUSY)))
  2151. return 0;
  2152. return ATLX_ERR_PHY;
  2153. }
  2154. /*
  2155. * Configures PHY autoneg and flow control advertisement settings
  2156. *
  2157. * hw - Struct containing variables accessed by shared code
  2158. */
  2159. static s32 atl2_phy_setup_autoneg_adv(struct atl2_hw *hw)
  2160. {
  2161. s32 ret_val;
  2162. s16 mii_autoneg_adv_reg;
  2163. /* Read the MII Auto-Neg Advertisement Register (Address 4). */
  2164. mii_autoneg_adv_reg = MII_AR_DEFAULT_CAP_MASK;
  2165. /* Need to parse autoneg_advertised and set up
  2166. * the appropriate PHY registers. First we will parse for
  2167. * autoneg_advertised software override. Since we can advertise
  2168. * a plethora of combinations, we need to check each bit
  2169. * individually.
  2170. */
  2171. /* First we clear all the 10/100 mb speed bits in the Auto-Neg
  2172. * Advertisement Register (Address 4) and the 1000 mb speed bits in
  2173. * the 1000Base-T Control Register (Address 9). */
  2174. mii_autoneg_adv_reg &= ~MII_AR_SPEED_MASK;
  2175. /* Need to parse MediaType and setup the
  2176. * appropriate PHY registers. */
  2177. switch (hw->MediaType) {
  2178. case MEDIA_TYPE_AUTO_SENSOR:
  2179. mii_autoneg_adv_reg |=
  2180. (MII_AR_10T_HD_CAPS |
  2181. MII_AR_10T_FD_CAPS |
  2182. MII_AR_100TX_HD_CAPS|
  2183. MII_AR_100TX_FD_CAPS);
  2184. hw->autoneg_advertised =
  2185. ADVERTISE_10_HALF |
  2186. ADVERTISE_10_FULL |
  2187. ADVERTISE_100_HALF|
  2188. ADVERTISE_100_FULL;
  2189. break;
  2190. case MEDIA_TYPE_100M_FULL:
  2191. mii_autoneg_adv_reg |= MII_AR_100TX_FD_CAPS;
  2192. hw->autoneg_advertised = ADVERTISE_100_FULL;
  2193. break;
  2194. case MEDIA_TYPE_100M_HALF:
  2195. mii_autoneg_adv_reg |= MII_AR_100TX_HD_CAPS;
  2196. hw->autoneg_advertised = ADVERTISE_100_HALF;
  2197. break;
  2198. case MEDIA_TYPE_10M_FULL:
  2199. mii_autoneg_adv_reg |= MII_AR_10T_FD_CAPS;
  2200. hw->autoneg_advertised = ADVERTISE_10_FULL;
  2201. break;
  2202. default:
  2203. mii_autoneg_adv_reg |= MII_AR_10T_HD_CAPS;
  2204. hw->autoneg_advertised = ADVERTISE_10_HALF;
  2205. break;
  2206. }
  2207. /* flow control fixed to enable all */
  2208. mii_autoneg_adv_reg |= (MII_AR_ASM_DIR | MII_AR_PAUSE);
  2209. hw->mii_autoneg_adv_reg = mii_autoneg_adv_reg;
  2210. ret_val = atl2_write_phy_reg(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
  2211. if (ret_val)
  2212. return ret_val;
  2213. return 0;
  2214. }
  2215. /*
  2216. * Resets the PHY and make all config validate
  2217. *
  2218. * hw - Struct containing variables accessed by shared code
  2219. *
  2220. * Sets bit 15 and 12 of the MII Control regiser (for F001 bug)
  2221. */
  2222. static s32 atl2_phy_commit(struct atl2_hw *hw)
  2223. {
  2224. s32 ret_val;
  2225. u16 phy_data;
  2226. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN | MII_CR_RESTART_AUTO_NEG;
  2227. ret_val = atl2_write_phy_reg(hw, MII_BMCR, phy_data);
  2228. if (ret_val) {
  2229. u32 val;
  2230. int i;
  2231. /* pcie serdes link may be down ! */
  2232. for (i = 0; i < 25; i++) {
  2233. msleep(1);
  2234. val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  2235. if (!(val & (MDIO_START | MDIO_BUSY)))
  2236. break;
  2237. }
  2238. if (0 != (val & (MDIO_START | MDIO_BUSY))) {
  2239. printk(KERN_ERR "atl2: PCIe link down for at least 25ms !\n");
  2240. return ret_val;
  2241. }
  2242. }
  2243. return 0;
  2244. }
  2245. static s32 atl2_phy_init(struct atl2_hw *hw)
  2246. {
  2247. s32 ret_val;
  2248. u16 phy_val;
  2249. if (hw->phy_configured)
  2250. return 0;
  2251. /* Enable PHY */
  2252. ATL2_WRITE_REGW(hw, REG_PHY_ENABLE, 1);
  2253. ATL2_WRITE_FLUSH(hw);
  2254. msleep(1);
  2255. /* check if the PHY is in powersaving mode */
  2256. atl2_write_phy_reg(hw, MII_DBG_ADDR, 0);
  2257. atl2_read_phy_reg(hw, MII_DBG_DATA, &phy_val);
  2258. /* 024E / 124E 0r 0274 / 1274 ? */
  2259. if (phy_val & 0x1000) {
  2260. phy_val &= ~0x1000;
  2261. atl2_write_phy_reg(hw, MII_DBG_DATA, phy_val);
  2262. }
  2263. msleep(1);
  2264. /*Enable PHY LinkChange Interrupt */
  2265. ret_val = atl2_write_phy_reg(hw, 18, 0xC00);
  2266. if (ret_val)
  2267. return ret_val;
  2268. /* setup AutoNeg parameters */
  2269. ret_val = atl2_phy_setup_autoneg_adv(hw);
  2270. if (ret_val)
  2271. return ret_val;
  2272. /* SW.Reset & En-Auto-Neg to restart Auto-Neg */
  2273. ret_val = atl2_phy_commit(hw);
  2274. if (ret_val)
  2275. return ret_val;
  2276. hw->phy_configured = true;
  2277. return ret_val;
  2278. }
  2279. static void atl2_set_mac_addr(struct atl2_hw *hw)
  2280. {
  2281. u32 value;
  2282. /* 00-0B-6A-F6-00-DC
  2283. * 0: 6AF600DC 1: 000B
  2284. * low dword */
  2285. value = (((u32)hw->mac_addr[2]) << 24) |
  2286. (((u32)hw->mac_addr[3]) << 16) |
  2287. (((u32)hw->mac_addr[4]) << 8) |
  2288. (((u32)hw->mac_addr[5]));
  2289. ATL2_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 0, value);
  2290. /* hight dword */
  2291. value = (((u32)hw->mac_addr[0]) << 8) |
  2292. (((u32)hw->mac_addr[1]));
  2293. ATL2_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 1, value);
  2294. }
  2295. /*
  2296. * check_eeprom_exist
  2297. * return 0 if eeprom exist
  2298. */
  2299. static int atl2_check_eeprom_exist(struct atl2_hw *hw)
  2300. {
  2301. u32 value;
  2302. value = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
  2303. if (value & SPI_FLASH_CTRL_EN_VPD) {
  2304. value &= ~SPI_FLASH_CTRL_EN_VPD;
  2305. ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
  2306. }
  2307. value = ATL2_READ_REGW(hw, REG_PCIE_CAP_LIST);
  2308. return ((value & 0xFF00) == 0x6C00) ? 0 : 1;
  2309. }
  2310. /* FIXME: This doesn't look right. -- CHS */
  2311. static bool atl2_write_eeprom(struct atl2_hw *hw, u32 offset, u32 value)
  2312. {
  2313. return true;
  2314. }
  2315. static bool atl2_read_eeprom(struct atl2_hw *hw, u32 Offset, u32 *pValue)
  2316. {
  2317. int i;
  2318. u32 Control;
  2319. if (Offset & 0x3)
  2320. return false; /* address do not align */
  2321. ATL2_WRITE_REG(hw, REG_VPD_DATA, 0);
  2322. Control = (Offset & VPD_CAP_VPD_ADDR_MASK) << VPD_CAP_VPD_ADDR_SHIFT;
  2323. ATL2_WRITE_REG(hw, REG_VPD_CAP, Control);
  2324. for (i = 0; i < 10; i++) {
  2325. msleep(2);
  2326. Control = ATL2_READ_REG(hw, REG_VPD_CAP);
  2327. if (Control & VPD_CAP_VPD_FLAG)
  2328. break;
  2329. }
  2330. if (Control & VPD_CAP_VPD_FLAG) {
  2331. *pValue = ATL2_READ_REG(hw, REG_VPD_DATA);
  2332. return true;
  2333. }
  2334. return false; /* timeout */
  2335. }
  2336. static void atl2_force_ps(struct atl2_hw *hw)
  2337. {
  2338. u16 phy_val;
  2339. atl2_write_phy_reg(hw, MII_DBG_ADDR, 0);
  2340. atl2_read_phy_reg(hw, MII_DBG_DATA, &phy_val);
  2341. atl2_write_phy_reg(hw, MII_DBG_DATA, phy_val | 0x1000);
  2342. atl2_write_phy_reg(hw, MII_DBG_ADDR, 2);
  2343. atl2_write_phy_reg(hw, MII_DBG_DATA, 0x3000);
  2344. atl2_write_phy_reg(hw, MII_DBG_ADDR, 3);
  2345. atl2_write_phy_reg(hw, MII_DBG_DATA, 0);
  2346. }
  2347. /* This is the only thing that needs to be changed to adjust the
  2348. * maximum number of ports that the driver can manage.
  2349. */
  2350. #define ATL2_MAX_NIC 4
  2351. #define OPTION_UNSET -1
  2352. #define OPTION_DISABLED 0
  2353. #define OPTION_ENABLED 1
  2354. /* All parameters are treated the same, as an integer array of values.
  2355. * This macro just reduces the need to repeat the same declaration code
  2356. * over and over (plus this helps to avoid typo bugs).
  2357. */
  2358. #define ATL2_PARAM_INIT {[0 ... ATL2_MAX_NIC] = OPTION_UNSET}
  2359. #ifndef module_param_array
  2360. /* Module Parameters are always initialized to -1, so that the driver
  2361. * can tell the difference between no user specified value or the
  2362. * user asking for the default value.
  2363. * The true default values are loaded in when atl2_check_options is called.
  2364. *
  2365. * This is a GCC extension to ANSI C.
  2366. * See the item "Labeled Elements in Initializers" in the section
  2367. * "Extensions to the C Language Family" of the GCC documentation.
  2368. */
  2369. #define ATL2_PARAM(X, desc) \
  2370. static const int X[ATL2_MAX_NIC + 1] = ATL2_PARAM_INIT; \
  2371. MODULE_PARM(X, "1-" __MODULE_STRING(ATL2_MAX_NIC) "i"); \
  2372. MODULE_PARM_DESC(X, desc);
  2373. #else
  2374. #define ATL2_PARAM(X, desc) \
  2375. static int X[ATL2_MAX_NIC+1] = ATL2_PARAM_INIT; \
  2376. static unsigned int num_##X; \
  2377. module_param_array_named(X, X, int, &num_##X, 0); \
  2378. MODULE_PARM_DESC(X, desc);
  2379. #endif
  2380. /*
  2381. * Transmit Memory Size
  2382. * Valid Range: 64-2048
  2383. * Default Value: 128
  2384. */
  2385. #define ATL2_MIN_TX_MEMSIZE 4 /* 4KB */
  2386. #define ATL2_MAX_TX_MEMSIZE 64 /* 64KB */
  2387. #define ATL2_DEFAULT_TX_MEMSIZE 8 /* 8KB */
  2388. ATL2_PARAM(TxMemSize, "Bytes of Transmit Memory");
  2389. /*
  2390. * Receive Memory Block Count
  2391. * Valid Range: 16-512
  2392. * Default Value: 128
  2393. */
  2394. #define ATL2_MIN_RXD_COUNT 16
  2395. #define ATL2_MAX_RXD_COUNT 512
  2396. #define ATL2_DEFAULT_RXD_COUNT 64
  2397. ATL2_PARAM(RxMemBlock, "Number of receive memory block");
  2398. /*
  2399. * User Specified MediaType Override
  2400. *
  2401. * Valid Range: 0-5
  2402. * - 0 - auto-negotiate at all supported speeds
  2403. * - 1 - only link at 1000Mbps Full Duplex
  2404. * - 2 - only link at 100Mbps Full Duplex
  2405. * - 3 - only link at 100Mbps Half Duplex
  2406. * - 4 - only link at 10Mbps Full Duplex
  2407. * - 5 - only link at 10Mbps Half Duplex
  2408. * Default Value: 0
  2409. */
  2410. ATL2_PARAM(MediaType, "MediaType Select");
  2411. /*
  2412. * Interrupt Moderate Timer in units of 2048 ns (~2 us)
  2413. * Valid Range: 10-65535
  2414. * Default Value: 45000(90ms)
  2415. */
  2416. #define INT_MOD_DEFAULT_CNT 100 /* 200us */
  2417. #define INT_MOD_MAX_CNT 65000
  2418. #define INT_MOD_MIN_CNT 50
  2419. ATL2_PARAM(IntModTimer, "Interrupt Moderator Timer");
  2420. /*
  2421. * FlashVendor
  2422. * Valid Range: 0-2
  2423. * 0 - Atmel
  2424. * 1 - SST
  2425. * 2 - ST
  2426. */
  2427. ATL2_PARAM(FlashVendor, "SPI Flash Vendor");
  2428. #define AUTONEG_ADV_DEFAULT 0x2F
  2429. #define AUTONEG_ADV_MASK 0x2F
  2430. #define FLOW_CONTROL_DEFAULT FLOW_CONTROL_FULL
  2431. #define FLASH_VENDOR_DEFAULT 0
  2432. #define FLASH_VENDOR_MIN 0
  2433. #define FLASH_VENDOR_MAX 2
  2434. struct atl2_option {
  2435. enum { enable_option, range_option, list_option } type;
  2436. char *name;
  2437. char *err;
  2438. int def;
  2439. union {
  2440. struct { /* range_option info */
  2441. int min;
  2442. int max;
  2443. } r;
  2444. struct { /* list_option info */
  2445. int nr;
  2446. struct atl2_opt_list { int i; char *str; } *p;
  2447. } l;
  2448. } arg;
  2449. };
  2450. static int atl2_validate_option(int *value, struct atl2_option *opt)
  2451. {
  2452. int i;
  2453. struct atl2_opt_list *ent;
  2454. if (*value == OPTION_UNSET) {
  2455. *value = opt->def;
  2456. return 0;
  2457. }
  2458. switch (opt->type) {
  2459. case enable_option:
  2460. switch (*value) {
  2461. case OPTION_ENABLED:
  2462. printk(KERN_INFO "%s Enabled\n", opt->name);
  2463. return 0;
  2464. case OPTION_DISABLED:
  2465. printk(KERN_INFO "%s Disabled\n", opt->name);
  2466. return 0;
  2467. }
  2468. break;
  2469. case range_option:
  2470. if (*value >= opt->arg.r.min && *value <= opt->arg.r.max) {
  2471. printk(KERN_INFO "%s set to %i\n", opt->name, *value);
  2472. return 0;
  2473. }
  2474. break;
  2475. case list_option:
  2476. for (i = 0; i < opt->arg.l.nr; i++) {
  2477. ent = &opt->arg.l.p[i];
  2478. if (*value == ent->i) {
  2479. if (ent->str[0] != '\0')
  2480. printk(KERN_INFO "%s\n", ent->str);
  2481. return 0;
  2482. }
  2483. }
  2484. break;
  2485. default:
  2486. BUG();
  2487. }
  2488. printk(KERN_INFO "Invalid %s specified (%i) %s\n",
  2489. opt->name, *value, opt->err);
  2490. *value = opt->def;
  2491. return -1;
  2492. }
  2493. /**
  2494. * atl2_check_options - Range Checking for Command Line Parameters
  2495. * @adapter: board private structure
  2496. *
  2497. * This routine checks all command line parameters for valid user
  2498. * input. If an invalid value is given, or if no user specified
  2499. * value exists, a default value is used. The final value is stored
  2500. * in a variable in the adapter structure.
  2501. */
  2502. static void atl2_check_options(struct atl2_adapter *adapter)
  2503. {
  2504. int val;
  2505. struct atl2_option opt;
  2506. int bd = adapter->bd_number;
  2507. if (bd >= ATL2_MAX_NIC) {
  2508. printk(KERN_NOTICE "Warning: no configuration for board #%i\n",
  2509. bd);
  2510. printk(KERN_NOTICE "Using defaults for all values\n");
  2511. #ifndef module_param_array
  2512. bd = ATL2_MAX_NIC;
  2513. #endif
  2514. }
  2515. /* Bytes of Transmit Memory */
  2516. opt.type = range_option;
  2517. opt.name = "Bytes of Transmit Memory";
  2518. opt.err = "using default of " __MODULE_STRING(ATL2_DEFAULT_TX_MEMSIZE);
  2519. opt.def = ATL2_DEFAULT_TX_MEMSIZE;
  2520. opt.arg.r.min = ATL2_MIN_TX_MEMSIZE;
  2521. opt.arg.r.max = ATL2_MAX_TX_MEMSIZE;
  2522. #ifdef module_param_array
  2523. if (num_TxMemSize > bd) {
  2524. #endif
  2525. val = TxMemSize[bd];
  2526. atl2_validate_option(&val, &opt);
  2527. adapter->txd_ring_size = ((u32) val) * 1024;
  2528. #ifdef module_param_array
  2529. } else
  2530. adapter->txd_ring_size = ((u32)opt.def) * 1024;
  2531. #endif
  2532. /* txs ring size: */
  2533. adapter->txs_ring_size = adapter->txd_ring_size / 128;
  2534. if (adapter->txs_ring_size > 160)
  2535. adapter->txs_ring_size = 160;
  2536. /* Receive Memory Block Count */
  2537. opt.type = range_option;
  2538. opt.name = "Number of receive memory block";
  2539. opt.err = "using default of " __MODULE_STRING(ATL2_DEFAULT_RXD_COUNT);
  2540. opt.def = ATL2_DEFAULT_RXD_COUNT;
  2541. opt.arg.r.min = ATL2_MIN_RXD_COUNT;
  2542. opt.arg.r.max = ATL2_MAX_RXD_COUNT;
  2543. #ifdef module_param_array
  2544. if (num_RxMemBlock > bd) {
  2545. #endif
  2546. val = RxMemBlock[bd];
  2547. atl2_validate_option(&val, &opt);
  2548. adapter->rxd_ring_size = (u32)val;
  2549. /* FIXME */
  2550. /* ((u16)val)&~1; */ /* even number */
  2551. #ifdef module_param_array
  2552. } else
  2553. adapter->rxd_ring_size = (u32)opt.def;
  2554. #endif
  2555. /* init RXD Flow control value */
  2556. adapter->hw.fc_rxd_hi = (adapter->rxd_ring_size / 8) * 7;
  2557. adapter->hw.fc_rxd_lo = (ATL2_MIN_RXD_COUNT / 8) >
  2558. (adapter->rxd_ring_size / 12) ? (ATL2_MIN_RXD_COUNT / 8) :
  2559. (adapter->rxd_ring_size / 12);
  2560. /* Interrupt Moderate Timer */
  2561. opt.type = range_option;
  2562. opt.name = "Interrupt Moderate Timer";
  2563. opt.err = "using default of " __MODULE_STRING(INT_MOD_DEFAULT_CNT);
  2564. opt.def = INT_MOD_DEFAULT_CNT;
  2565. opt.arg.r.min = INT_MOD_MIN_CNT;
  2566. opt.arg.r.max = INT_MOD_MAX_CNT;
  2567. #ifdef module_param_array
  2568. if (num_IntModTimer > bd) {
  2569. #endif
  2570. val = IntModTimer[bd];
  2571. atl2_validate_option(&val, &opt);
  2572. adapter->imt = (u16) val;
  2573. #ifdef module_param_array
  2574. } else
  2575. adapter->imt = (u16)(opt.def);
  2576. #endif
  2577. /* Flash Vendor */
  2578. opt.type = range_option;
  2579. opt.name = "SPI Flash Vendor";
  2580. opt.err = "using default of " __MODULE_STRING(FLASH_VENDOR_DEFAULT);
  2581. opt.def = FLASH_VENDOR_DEFAULT;
  2582. opt.arg.r.min = FLASH_VENDOR_MIN;
  2583. opt.arg.r.max = FLASH_VENDOR_MAX;
  2584. #ifdef module_param_array
  2585. if (num_FlashVendor > bd) {
  2586. #endif
  2587. val = FlashVendor[bd];
  2588. atl2_validate_option(&val, &opt);
  2589. adapter->hw.flash_vendor = (u8) val;
  2590. #ifdef module_param_array
  2591. } else
  2592. adapter->hw.flash_vendor = (u8)(opt.def);
  2593. #endif
  2594. /* MediaType */
  2595. opt.type = range_option;
  2596. opt.name = "Speed/Duplex Selection";
  2597. opt.err = "using default of " __MODULE_STRING(MEDIA_TYPE_AUTO_SENSOR);
  2598. opt.def = MEDIA_TYPE_AUTO_SENSOR;
  2599. opt.arg.r.min = MEDIA_TYPE_AUTO_SENSOR;
  2600. opt.arg.r.max = MEDIA_TYPE_10M_HALF;
  2601. #ifdef module_param_array
  2602. if (num_MediaType > bd) {
  2603. #endif
  2604. val = MediaType[bd];
  2605. atl2_validate_option(&val, &opt);
  2606. adapter->hw.MediaType = (u16) val;
  2607. #ifdef module_param_array
  2608. } else
  2609. adapter->hw.MediaType = (u16)(opt.def);
  2610. #endif
  2611. }