xgene_enet_main.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159
  1. /* Applied Micro X-Gene SoC Ethernet Driver
  2. *
  3. * Copyright (c) 2014, Applied Micro Circuits Corporation
  4. * Authors: Iyappan Subramanian <isubramanian@apm.com>
  5. * Ravi Patel <rapatel@apm.com>
  6. * Keyur Chudgar <kchudgar@apm.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #include <linux/gpio.h>
  22. #include "xgene_enet_main.h"
  23. #include "xgene_enet_hw.h"
  24. #include "xgene_enet_sgmac.h"
  25. #include "xgene_enet_xgmac.h"
  26. #define RES_ENET_CSR 0
  27. #define RES_RING_CSR 1
  28. #define RES_RING_CMD 2
  29. static const struct of_device_id xgene_enet_of_match[];
  30. static const struct acpi_device_id xgene_enet_acpi_match[];
  31. static void xgene_enet_init_bufpool(struct xgene_enet_desc_ring *buf_pool)
  32. {
  33. struct xgene_enet_raw_desc16 *raw_desc;
  34. int i;
  35. if (!buf_pool)
  36. return;
  37. for (i = 0; i < buf_pool->slots; i++) {
  38. raw_desc = &buf_pool->raw_desc16[i];
  39. /* Hardware expects descriptor in little endian format */
  40. raw_desc->m0 = cpu_to_le64(i |
  41. SET_VAL(FPQNUM, buf_pool->dst_ring_num) |
  42. SET_VAL(STASH, 3));
  43. }
  44. }
  45. static u16 xgene_enet_get_data_len(u64 bufdatalen)
  46. {
  47. u16 hw_len, mask;
  48. hw_len = GET_VAL(BUFDATALEN, bufdatalen);
  49. if (unlikely(hw_len == 0x7800)) {
  50. return 0;
  51. } else if (!(hw_len & BIT(14))) {
  52. mask = GENMASK(13, 0);
  53. return (hw_len & mask) ? (hw_len & mask) : SIZE_16K;
  54. } else if (!(hw_len & GENMASK(13, 12))) {
  55. mask = GENMASK(11, 0);
  56. return (hw_len & mask) ? (hw_len & mask) : SIZE_4K;
  57. } else {
  58. mask = GENMASK(11, 0);
  59. return (hw_len & mask) ? (hw_len & mask) : SIZE_2K;
  60. }
  61. }
  62. static u16 xgene_enet_set_data_len(u32 size)
  63. {
  64. u16 hw_len;
  65. hw_len = (size == SIZE_4K) ? BIT(14) : 0;
  66. return hw_len;
  67. }
  68. static int xgene_enet_refill_pagepool(struct xgene_enet_desc_ring *buf_pool,
  69. u32 nbuf)
  70. {
  71. struct xgene_enet_raw_desc16 *raw_desc;
  72. struct xgene_enet_pdata *pdata;
  73. struct net_device *ndev;
  74. dma_addr_t dma_addr;
  75. struct device *dev;
  76. struct page *page;
  77. u32 slots, tail;
  78. u16 hw_len;
  79. int i;
  80. if (unlikely(!buf_pool))
  81. return 0;
  82. ndev = buf_pool->ndev;
  83. pdata = netdev_priv(ndev);
  84. dev = ndev_to_dev(ndev);
  85. slots = buf_pool->slots - 1;
  86. tail = buf_pool->tail;
  87. for (i = 0; i < nbuf; i++) {
  88. raw_desc = &buf_pool->raw_desc16[tail];
  89. page = dev_alloc_page();
  90. if (unlikely(!page))
  91. return -ENOMEM;
  92. dma_addr = dma_map_page(dev, page, 0,
  93. PAGE_SIZE, DMA_FROM_DEVICE);
  94. if (unlikely(dma_mapping_error(dev, dma_addr))) {
  95. put_page(page);
  96. return -ENOMEM;
  97. }
  98. hw_len = xgene_enet_set_data_len(PAGE_SIZE);
  99. raw_desc->m1 = cpu_to_le64(SET_VAL(DATAADDR, dma_addr) |
  100. SET_VAL(BUFDATALEN, hw_len) |
  101. SET_BIT(COHERENT));
  102. buf_pool->frag_page[tail] = page;
  103. tail = (tail + 1) & slots;
  104. }
  105. pdata->ring_ops->wr_cmd(buf_pool, nbuf);
  106. buf_pool->tail = tail;
  107. return 0;
  108. }
  109. static int xgene_enet_refill_bufpool(struct xgene_enet_desc_ring *buf_pool,
  110. u32 nbuf)
  111. {
  112. struct sk_buff *skb;
  113. struct xgene_enet_raw_desc16 *raw_desc;
  114. struct xgene_enet_pdata *pdata;
  115. struct net_device *ndev;
  116. struct device *dev;
  117. dma_addr_t dma_addr;
  118. u32 tail = buf_pool->tail;
  119. u32 slots = buf_pool->slots - 1;
  120. u16 bufdatalen, len;
  121. int i;
  122. ndev = buf_pool->ndev;
  123. dev = ndev_to_dev(buf_pool->ndev);
  124. pdata = netdev_priv(ndev);
  125. bufdatalen = BUF_LEN_CODE_2K | (SKB_BUFFER_SIZE & GENMASK(11, 0));
  126. len = XGENE_ENET_STD_MTU;
  127. for (i = 0; i < nbuf; i++) {
  128. raw_desc = &buf_pool->raw_desc16[tail];
  129. skb = netdev_alloc_skb_ip_align(ndev, len);
  130. if (unlikely(!skb))
  131. return -ENOMEM;
  132. dma_addr = dma_map_single(dev, skb->data, len, DMA_FROM_DEVICE);
  133. if (dma_mapping_error(dev, dma_addr)) {
  134. netdev_err(ndev, "DMA mapping error\n");
  135. dev_kfree_skb_any(skb);
  136. return -EINVAL;
  137. }
  138. buf_pool->rx_skb[tail] = skb;
  139. raw_desc->m1 = cpu_to_le64(SET_VAL(DATAADDR, dma_addr) |
  140. SET_VAL(BUFDATALEN, bufdatalen) |
  141. SET_BIT(COHERENT));
  142. tail = (tail + 1) & slots;
  143. }
  144. pdata->ring_ops->wr_cmd(buf_pool, nbuf);
  145. buf_pool->tail = tail;
  146. return 0;
  147. }
  148. static u8 xgene_enet_hdr_len(const void *data)
  149. {
  150. const struct ethhdr *eth = data;
  151. return (eth->h_proto == htons(ETH_P_8021Q)) ? VLAN_ETH_HLEN : ETH_HLEN;
  152. }
  153. static void xgene_enet_delete_bufpool(struct xgene_enet_desc_ring *buf_pool)
  154. {
  155. struct device *dev = ndev_to_dev(buf_pool->ndev);
  156. struct xgene_enet_raw_desc16 *raw_desc;
  157. dma_addr_t dma_addr;
  158. int i;
  159. /* Free up the buffers held by hardware */
  160. for (i = 0; i < buf_pool->slots; i++) {
  161. if (buf_pool->rx_skb[i]) {
  162. dev_kfree_skb_any(buf_pool->rx_skb[i]);
  163. raw_desc = &buf_pool->raw_desc16[i];
  164. dma_addr = GET_VAL(DATAADDR, le64_to_cpu(raw_desc->m1));
  165. dma_unmap_single(dev, dma_addr, XGENE_ENET_MAX_MTU,
  166. DMA_FROM_DEVICE);
  167. }
  168. }
  169. }
  170. static void xgene_enet_delete_pagepool(struct xgene_enet_desc_ring *buf_pool)
  171. {
  172. struct device *dev = ndev_to_dev(buf_pool->ndev);
  173. dma_addr_t dma_addr;
  174. struct page *page;
  175. int i;
  176. /* Free up the buffers held by hardware */
  177. for (i = 0; i < buf_pool->slots; i++) {
  178. page = buf_pool->frag_page[i];
  179. if (page) {
  180. dma_addr = buf_pool->frag_dma_addr[i];
  181. dma_unmap_page(dev, dma_addr, PAGE_SIZE,
  182. DMA_FROM_DEVICE);
  183. put_page(page);
  184. }
  185. }
  186. }
  187. static irqreturn_t xgene_enet_rx_irq(const int irq, void *data)
  188. {
  189. struct xgene_enet_desc_ring *rx_ring = data;
  190. if (napi_schedule_prep(&rx_ring->napi)) {
  191. disable_irq_nosync(irq);
  192. __napi_schedule(&rx_ring->napi);
  193. }
  194. return IRQ_HANDLED;
  195. }
  196. static int xgene_enet_tx_completion(struct xgene_enet_desc_ring *cp_ring,
  197. struct xgene_enet_raw_desc *raw_desc)
  198. {
  199. struct xgene_enet_pdata *pdata = netdev_priv(cp_ring->ndev);
  200. struct sk_buff *skb;
  201. struct device *dev;
  202. skb_frag_t *frag;
  203. dma_addr_t *frag_dma_addr;
  204. u16 skb_index;
  205. u8 status;
  206. int i, ret = 0;
  207. u8 mss_index;
  208. skb_index = GET_VAL(USERINFO, le64_to_cpu(raw_desc->m0));
  209. skb = cp_ring->cp_skb[skb_index];
  210. frag_dma_addr = &cp_ring->frag_dma_addr[skb_index * MAX_SKB_FRAGS];
  211. dev = ndev_to_dev(cp_ring->ndev);
  212. dma_unmap_single(dev, GET_VAL(DATAADDR, le64_to_cpu(raw_desc->m1)),
  213. skb_headlen(skb),
  214. DMA_TO_DEVICE);
  215. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  216. frag = &skb_shinfo(skb)->frags[i];
  217. dma_unmap_page(dev, frag_dma_addr[i], skb_frag_size(frag),
  218. DMA_TO_DEVICE);
  219. }
  220. if (GET_BIT(ET, le64_to_cpu(raw_desc->m3))) {
  221. mss_index = GET_VAL(MSS, le64_to_cpu(raw_desc->m3));
  222. spin_lock(&pdata->mss_lock);
  223. pdata->mss_refcnt[mss_index]--;
  224. spin_unlock(&pdata->mss_lock);
  225. }
  226. /* Checking for error */
  227. status = GET_VAL(LERR, le64_to_cpu(raw_desc->m0));
  228. if (unlikely(status > 2)) {
  229. xgene_enet_parse_error(cp_ring, netdev_priv(cp_ring->ndev),
  230. status);
  231. ret = -EIO;
  232. }
  233. if (likely(skb)) {
  234. dev_kfree_skb_any(skb);
  235. } else {
  236. netdev_err(cp_ring->ndev, "completion skb is NULL\n");
  237. ret = -EIO;
  238. }
  239. return ret;
  240. }
  241. static int xgene_enet_setup_mss(struct net_device *ndev, u32 mss)
  242. {
  243. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  244. bool mss_index_found = false;
  245. int mss_index;
  246. int i;
  247. spin_lock(&pdata->mss_lock);
  248. /* Reuse the slot if MSS matches */
  249. for (i = 0; !mss_index_found && i < NUM_MSS_REG; i++) {
  250. if (pdata->mss[i] == mss) {
  251. pdata->mss_refcnt[i]++;
  252. mss_index = i;
  253. mss_index_found = true;
  254. }
  255. }
  256. /* Overwrite the slot with ref_count = 0 */
  257. for (i = 0; !mss_index_found && i < NUM_MSS_REG; i++) {
  258. if (!pdata->mss_refcnt[i]) {
  259. pdata->mss_refcnt[i]++;
  260. pdata->mac_ops->set_mss(pdata, mss, i);
  261. pdata->mss[i] = mss;
  262. mss_index = i;
  263. mss_index_found = true;
  264. }
  265. }
  266. /* No slots with ref_count = 0 available, return busy */
  267. if (!mss_index_found)
  268. mss_index = -EBUSY;
  269. spin_unlock(&pdata->mss_lock);
  270. return mss_index;
  271. }
  272. static int xgene_enet_work_msg(struct sk_buff *skb, u64 *hopinfo)
  273. {
  274. struct net_device *ndev = skb->dev;
  275. struct iphdr *iph;
  276. u8 l3hlen = 0, l4hlen = 0;
  277. u8 ethhdr, proto = 0, csum_enable = 0;
  278. u32 hdr_len, mss = 0;
  279. u32 i, len, nr_frags;
  280. int mss_index;
  281. ethhdr = xgene_enet_hdr_len(skb->data);
  282. if (unlikely(skb->protocol != htons(ETH_P_IP)) &&
  283. unlikely(skb->protocol != htons(ETH_P_8021Q)))
  284. goto out;
  285. if (unlikely(!(skb->dev->features & NETIF_F_IP_CSUM)))
  286. goto out;
  287. iph = ip_hdr(skb);
  288. if (unlikely(ip_is_fragment(iph)))
  289. goto out;
  290. if (likely(iph->protocol == IPPROTO_TCP)) {
  291. l4hlen = tcp_hdrlen(skb) >> 2;
  292. csum_enable = 1;
  293. proto = TSO_IPPROTO_TCP;
  294. if (ndev->features & NETIF_F_TSO) {
  295. hdr_len = ethhdr + ip_hdrlen(skb) + tcp_hdrlen(skb);
  296. mss = skb_shinfo(skb)->gso_size;
  297. if (skb_is_nonlinear(skb)) {
  298. len = skb_headlen(skb);
  299. nr_frags = skb_shinfo(skb)->nr_frags;
  300. for (i = 0; i < 2 && i < nr_frags; i++)
  301. len += skb_shinfo(skb)->frags[i].size;
  302. /* HW requires header must reside in 3 buffer */
  303. if (unlikely(hdr_len > len)) {
  304. if (skb_linearize(skb))
  305. return 0;
  306. }
  307. }
  308. if (!mss || ((skb->len - hdr_len) <= mss))
  309. goto out;
  310. mss_index = xgene_enet_setup_mss(ndev, mss);
  311. if (unlikely(mss_index < 0))
  312. return -EBUSY;
  313. *hopinfo |= SET_BIT(ET) | SET_VAL(MSS, mss_index);
  314. }
  315. } else if (iph->protocol == IPPROTO_UDP) {
  316. l4hlen = UDP_HDR_SIZE;
  317. csum_enable = 1;
  318. }
  319. out:
  320. l3hlen = ip_hdrlen(skb) >> 2;
  321. *hopinfo |= SET_VAL(TCPHDR, l4hlen) |
  322. SET_VAL(IPHDR, l3hlen) |
  323. SET_VAL(ETHHDR, ethhdr) |
  324. SET_VAL(EC, csum_enable) |
  325. SET_VAL(IS, proto) |
  326. SET_BIT(IC) |
  327. SET_BIT(TYPE_ETH_WORK_MESSAGE);
  328. return 0;
  329. }
  330. static u16 xgene_enet_encode_len(u16 len)
  331. {
  332. return (len == BUFLEN_16K) ? 0 : len;
  333. }
  334. static void xgene_set_addr_len(__le64 *desc, u32 idx, dma_addr_t addr, u32 len)
  335. {
  336. desc[idx ^ 1] = cpu_to_le64(SET_VAL(DATAADDR, addr) |
  337. SET_VAL(BUFDATALEN, len));
  338. }
  339. static __le64 *xgene_enet_get_exp_bufs(struct xgene_enet_desc_ring *ring)
  340. {
  341. __le64 *exp_bufs;
  342. exp_bufs = &ring->exp_bufs[ring->exp_buf_tail * MAX_EXP_BUFFS];
  343. memset(exp_bufs, 0, sizeof(__le64) * MAX_EXP_BUFFS);
  344. ring->exp_buf_tail = (ring->exp_buf_tail + 1) & ((ring->slots / 2) - 1);
  345. return exp_bufs;
  346. }
  347. static dma_addr_t *xgene_get_frag_dma_array(struct xgene_enet_desc_ring *ring)
  348. {
  349. return &ring->cp_ring->frag_dma_addr[ring->tail * MAX_SKB_FRAGS];
  350. }
  351. static int xgene_enet_setup_tx_desc(struct xgene_enet_desc_ring *tx_ring,
  352. struct sk_buff *skb)
  353. {
  354. struct device *dev = ndev_to_dev(tx_ring->ndev);
  355. struct xgene_enet_pdata *pdata = netdev_priv(tx_ring->ndev);
  356. struct xgene_enet_raw_desc *raw_desc;
  357. __le64 *exp_desc = NULL, *exp_bufs = NULL;
  358. dma_addr_t dma_addr, pbuf_addr, *frag_dma_addr;
  359. skb_frag_t *frag;
  360. u16 tail = tx_ring->tail;
  361. u64 hopinfo = 0;
  362. u32 len, hw_len;
  363. u8 ll = 0, nv = 0, idx = 0;
  364. bool split = false;
  365. u32 size, offset, ell_bytes = 0;
  366. u32 i, fidx, nr_frags, count = 1;
  367. int ret;
  368. raw_desc = &tx_ring->raw_desc[tail];
  369. tail = (tail + 1) & (tx_ring->slots - 1);
  370. memset(raw_desc, 0, sizeof(struct xgene_enet_raw_desc));
  371. ret = xgene_enet_work_msg(skb, &hopinfo);
  372. if (ret)
  373. return ret;
  374. raw_desc->m3 = cpu_to_le64(SET_VAL(HENQNUM, tx_ring->dst_ring_num) |
  375. hopinfo);
  376. len = skb_headlen(skb);
  377. hw_len = xgene_enet_encode_len(len);
  378. dma_addr = dma_map_single(dev, skb->data, len, DMA_TO_DEVICE);
  379. if (dma_mapping_error(dev, dma_addr)) {
  380. netdev_err(tx_ring->ndev, "DMA mapping error\n");
  381. return -EINVAL;
  382. }
  383. /* Hardware expects descriptor in little endian format */
  384. raw_desc->m1 = cpu_to_le64(SET_VAL(DATAADDR, dma_addr) |
  385. SET_VAL(BUFDATALEN, hw_len) |
  386. SET_BIT(COHERENT));
  387. if (!skb_is_nonlinear(skb))
  388. goto out;
  389. /* scatter gather */
  390. nv = 1;
  391. exp_desc = (void *)&tx_ring->raw_desc[tail];
  392. tail = (tail + 1) & (tx_ring->slots - 1);
  393. memset(exp_desc, 0, sizeof(struct xgene_enet_raw_desc));
  394. nr_frags = skb_shinfo(skb)->nr_frags;
  395. for (i = nr_frags; i < 4 ; i++)
  396. exp_desc[i ^ 1] = cpu_to_le64(LAST_BUFFER);
  397. frag_dma_addr = xgene_get_frag_dma_array(tx_ring);
  398. for (i = 0, fidx = 0; split || (fidx < nr_frags); i++) {
  399. if (!split) {
  400. frag = &skb_shinfo(skb)->frags[fidx];
  401. size = skb_frag_size(frag);
  402. offset = 0;
  403. pbuf_addr = skb_frag_dma_map(dev, frag, 0, size,
  404. DMA_TO_DEVICE);
  405. if (dma_mapping_error(dev, pbuf_addr))
  406. return -EINVAL;
  407. frag_dma_addr[fidx] = pbuf_addr;
  408. fidx++;
  409. if (size > BUFLEN_16K)
  410. split = true;
  411. }
  412. if (size > BUFLEN_16K) {
  413. len = BUFLEN_16K;
  414. size -= BUFLEN_16K;
  415. } else {
  416. len = size;
  417. split = false;
  418. }
  419. dma_addr = pbuf_addr + offset;
  420. hw_len = xgene_enet_encode_len(len);
  421. switch (i) {
  422. case 0:
  423. case 1:
  424. case 2:
  425. xgene_set_addr_len(exp_desc, i, dma_addr, hw_len);
  426. break;
  427. case 3:
  428. if (split || (fidx != nr_frags)) {
  429. exp_bufs = xgene_enet_get_exp_bufs(tx_ring);
  430. xgene_set_addr_len(exp_bufs, idx, dma_addr,
  431. hw_len);
  432. idx++;
  433. ell_bytes += len;
  434. } else {
  435. xgene_set_addr_len(exp_desc, i, dma_addr,
  436. hw_len);
  437. }
  438. break;
  439. default:
  440. xgene_set_addr_len(exp_bufs, idx, dma_addr, hw_len);
  441. idx++;
  442. ell_bytes += len;
  443. break;
  444. }
  445. if (split)
  446. offset += BUFLEN_16K;
  447. }
  448. count++;
  449. if (idx) {
  450. ll = 1;
  451. dma_addr = dma_map_single(dev, exp_bufs,
  452. sizeof(u64) * MAX_EXP_BUFFS,
  453. DMA_TO_DEVICE);
  454. if (dma_mapping_error(dev, dma_addr)) {
  455. dev_kfree_skb_any(skb);
  456. return -EINVAL;
  457. }
  458. i = ell_bytes >> LL_BYTES_LSB_LEN;
  459. exp_desc[2] = cpu_to_le64(SET_VAL(DATAADDR, dma_addr) |
  460. SET_VAL(LL_BYTES_MSB, i) |
  461. SET_VAL(LL_LEN, idx));
  462. raw_desc->m2 = cpu_to_le64(SET_VAL(LL_BYTES_LSB, ell_bytes));
  463. }
  464. out:
  465. raw_desc->m0 = cpu_to_le64(SET_VAL(LL, ll) | SET_VAL(NV, nv) |
  466. SET_VAL(USERINFO, tx_ring->tail));
  467. tx_ring->cp_ring->cp_skb[tx_ring->tail] = skb;
  468. pdata->tx_level[tx_ring->cp_ring->index] += count;
  469. tx_ring->tail = tail;
  470. return count;
  471. }
  472. static netdev_tx_t xgene_enet_start_xmit(struct sk_buff *skb,
  473. struct net_device *ndev)
  474. {
  475. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  476. struct xgene_enet_desc_ring *tx_ring;
  477. int index = skb->queue_mapping;
  478. u32 tx_level = pdata->tx_level[index];
  479. int count;
  480. tx_ring = pdata->tx_ring[index];
  481. if (tx_level < pdata->txc_level[index])
  482. tx_level += ((typeof(pdata->tx_level[index]))~0U);
  483. if ((tx_level - pdata->txc_level[index]) > pdata->tx_qcnt_hi) {
  484. netif_stop_subqueue(ndev, index);
  485. return NETDEV_TX_BUSY;
  486. }
  487. if (skb_padto(skb, XGENE_MIN_ENET_FRAME_SIZE))
  488. return NETDEV_TX_OK;
  489. count = xgene_enet_setup_tx_desc(tx_ring, skb);
  490. if (count == -EBUSY)
  491. return NETDEV_TX_BUSY;
  492. if (count <= 0) {
  493. dev_kfree_skb_any(skb);
  494. return NETDEV_TX_OK;
  495. }
  496. skb_tx_timestamp(skb);
  497. tx_ring->tx_packets++;
  498. tx_ring->tx_bytes += skb->len;
  499. pdata->ring_ops->wr_cmd(tx_ring, count);
  500. return NETDEV_TX_OK;
  501. }
  502. static void xgene_enet_skip_csum(struct sk_buff *skb)
  503. {
  504. struct iphdr *iph = ip_hdr(skb);
  505. if (!ip_is_fragment(iph) ||
  506. (iph->protocol != IPPROTO_TCP && iph->protocol != IPPROTO_UDP)) {
  507. skb->ip_summed = CHECKSUM_UNNECESSARY;
  508. }
  509. }
  510. static void xgene_enet_free_pagepool(struct xgene_enet_desc_ring *buf_pool,
  511. struct xgene_enet_raw_desc *raw_desc,
  512. struct xgene_enet_raw_desc *exp_desc)
  513. {
  514. __le64 *desc = (void *)exp_desc;
  515. dma_addr_t dma_addr;
  516. struct device *dev;
  517. struct page *page;
  518. u16 slots, head;
  519. u32 frag_size;
  520. int i;
  521. if (!buf_pool || !raw_desc || !exp_desc ||
  522. (!GET_VAL(NV, le64_to_cpu(raw_desc->m0))))
  523. return;
  524. dev = ndev_to_dev(buf_pool->ndev);
  525. slots = buf_pool->slots - 1;
  526. head = buf_pool->head;
  527. for (i = 0; i < 4; i++) {
  528. frag_size = xgene_enet_get_data_len(le64_to_cpu(desc[i ^ 1]));
  529. if (!frag_size)
  530. break;
  531. dma_addr = GET_VAL(DATAADDR, le64_to_cpu(desc[i ^ 1]));
  532. dma_unmap_page(dev, dma_addr, PAGE_SIZE, DMA_FROM_DEVICE);
  533. page = buf_pool->frag_page[head];
  534. put_page(page);
  535. buf_pool->frag_page[head] = NULL;
  536. head = (head + 1) & slots;
  537. }
  538. buf_pool->head = head;
  539. }
  540. static int xgene_enet_rx_frame(struct xgene_enet_desc_ring *rx_ring,
  541. struct xgene_enet_raw_desc *raw_desc,
  542. struct xgene_enet_raw_desc *exp_desc)
  543. {
  544. struct xgene_enet_desc_ring *buf_pool, *page_pool;
  545. u32 datalen, frag_size, skb_index;
  546. struct net_device *ndev;
  547. dma_addr_t dma_addr;
  548. struct sk_buff *skb;
  549. struct device *dev;
  550. struct page *page;
  551. u16 slots, head;
  552. int i, ret = 0;
  553. __le64 *desc;
  554. u8 status;
  555. bool nv;
  556. ndev = rx_ring->ndev;
  557. dev = ndev_to_dev(rx_ring->ndev);
  558. buf_pool = rx_ring->buf_pool;
  559. page_pool = rx_ring->page_pool;
  560. dma_unmap_single(dev, GET_VAL(DATAADDR, le64_to_cpu(raw_desc->m1)),
  561. XGENE_ENET_STD_MTU, DMA_FROM_DEVICE);
  562. skb_index = GET_VAL(USERINFO, le64_to_cpu(raw_desc->m0));
  563. skb = buf_pool->rx_skb[skb_index];
  564. buf_pool->rx_skb[skb_index] = NULL;
  565. /* checking for error */
  566. status = (GET_VAL(ELERR, le64_to_cpu(raw_desc->m0)) << LERR_LEN) ||
  567. GET_VAL(LERR, le64_to_cpu(raw_desc->m0));
  568. if (unlikely(status > 2)) {
  569. dev_kfree_skb_any(skb);
  570. xgene_enet_free_pagepool(page_pool, raw_desc, exp_desc);
  571. xgene_enet_parse_error(rx_ring, netdev_priv(rx_ring->ndev),
  572. status);
  573. ret = -EIO;
  574. goto out;
  575. }
  576. /* strip off CRC as HW isn't doing this */
  577. datalen = xgene_enet_get_data_len(le64_to_cpu(raw_desc->m1));
  578. nv = GET_VAL(NV, le64_to_cpu(raw_desc->m0));
  579. if (!nv)
  580. datalen -= 4;
  581. skb_put(skb, datalen);
  582. prefetch(skb->data - NET_IP_ALIGN);
  583. if (!nv)
  584. goto skip_jumbo;
  585. slots = page_pool->slots - 1;
  586. head = page_pool->head;
  587. desc = (void *)exp_desc;
  588. for (i = 0; i < 4; i++) {
  589. frag_size = xgene_enet_get_data_len(le64_to_cpu(desc[i ^ 1]));
  590. if (!frag_size)
  591. break;
  592. dma_addr = GET_VAL(DATAADDR, le64_to_cpu(desc[i ^ 1]));
  593. dma_unmap_page(dev, dma_addr, PAGE_SIZE, DMA_FROM_DEVICE);
  594. page = page_pool->frag_page[head];
  595. skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page, 0,
  596. frag_size, PAGE_SIZE);
  597. datalen += frag_size;
  598. page_pool->frag_page[head] = NULL;
  599. head = (head + 1) & slots;
  600. }
  601. page_pool->head = head;
  602. rx_ring->npagepool -= skb_shinfo(skb)->nr_frags;
  603. skip_jumbo:
  604. skb_checksum_none_assert(skb);
  605. skb->protocol = eth_type_trans(skb, ndev);
  606. if (likely((ndev->features & NETIF_F_IP_CSUM) &&
  607. skb->protocol == htons(ETH_P_IP))) {
  608. xgene_enet_skip_csum(skb);
  609. }
  610. rx_ring->rx_packets++;
  611. rx_ring->rx_bytes += datalen;
  612. napi_gro_receive(&rx_ring->napi, skb);
  613. out:
  614. if (rx_ring->npagepool <= 0) {
  615. ret = xgene_enet_refill_pagepool(page_pool, NUM_NXTBUFPOOL);
  616. rx_ring->npagepool = NUM_NXTBUFPOOL;
  617. if (ret)
  618. return ret;
  619. }
  620. if (--rx_ring->nbufpool == 0) {
  621. ret = xgene_enet_refill_bufpool(buf_pool, NUM_BUFPOOL);
  622. rx_ring->nbufpool = NUM_BUFPOOL;
  623. }
  624. return ret;
  625. }
  626. static bool is_rx_desc(struct xgene_enet_raw_desc *raw_desc)
  627. {
  628. return GET_VAL(FPQNUM, le64_to_cpu(raw_desc->m0)) ? true : false;
  629. }
  630. static int xgene_enet_process_ring(struct xgene_enet_desc_ring *ring,
  631. int budget)
  632. {
  633. struct net_device *ndev = ring->ndev;
  634. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  635. struct xgene_enet_raw_desc *raw_desc, *exp_desc;
  636. u16 head = ring->head;
  637. u16 slots = ring->slots - 1;
  638. int ret, desc_count, count = 0, processed = 0;
  639. bool is_completion;
  640. do {
  641. raw_desc = &ring->raw_desc[head];
  642. desc_count = 0;
  643. is_completion = false;
  644. exp_desc = NULL;
  645. if (unlikely(xgene_enet_is_desc_slot_empty(raw_desc)))
  646. break;
  647. /* read fpqnum field after dataaddr field */
  648. dma_rmb();
  649. if (GET_BIT(NV, le64_to_cpu(raw_desc->m0))) {
  650. head = (head + 1) & slots;
  651. exp_desc = &ring->raw_desc[head];
  652. if (unlikely(xgene_enet_is_desc_slot_empty(exp_desc))) {
  653. head = (head - 1) & slots;
  654. break;
  655. }
  656. dma_rmb();
  657. count++;
  658. desc_count++;
  659. }
  660. if (is_rx_desc(raw_desc)) {
  661. ret = xgene_enet_rx_frame(ring, raw_desc, exp_desc);
  662. } else {
  663. ret = xgene_enet_tx_completion(ring, raw_desc);
  664. is_completion = true;
  665. }
  666. xgene_enet_mark_desc_slot_empty(raw_desc);
  667. if (exp_desc)
  668. xgene_enet_mark_desc_slot_empty(exp_desc);
  669. head = (head + 1) & slots;
  670. count++;
  671. desc_count++;
  672. processed++;
  673. if (is_completion)
  674. pdata->txc_level[ring->index] += desc_count;
  675. if (ret)
  676. break;
  677. } while (--budget);
  678. if (likely(count)) {
  679. pdata->ring_ops->wr_cmd(ring, -count);
  680. ring->head = head;
  681. if (__netif_subqueue_stopped(ndev, ring->index))
  682. netif_start_subqueue(ndev, ring->index);
  683. }
  684. return processed;
  685. }
  686. static int xgene_enet_napi(struct napi_struct *napi, const int budget)
  687. {
  688. struct xgene_enet_desc_ring *ring;
  689. int processed;
  690. ring = container_of(napi, struct xgene_enet_desc_ring, napi);
  691. processed = xgene_enet_process_ring(ring, budget);
  692. if (processed != budget) {
  693. napi_complete(napi);
  694. enable_irq(ring->irq);
  695. }
  696. return processed;
  697. }
  698. static void xgene_enet_timeout(struct net_device *ndev)
  699. {
  700. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  701. struct netdev_queue *txq;
  702. int i;
  703. pdata->mac_ops->reset(pdata);
  704. for (i = 0; i < pdata->txq_cnt; i++) {
  705. txq = netdev_get_tx_queue(ndev, i);
  706. txq->trans_start = jiffies;
  707. netif_tx_start_queue(txq);
  708. }
  709. }
  710. static void xgene_enet_set_irq_name(struct net_device *ndev)
  711. {
  712. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  713. struct xgene_enet_desc_ring *ring;
  714. int i;
  715. for (i = 0; i < pdata->rxq_cnt; i++) {
  716. ring = pdata->rx_ring[i];
  717. if (!pdata->cq_cnt) {
  718. snprintf(ring->irq_name, IRQ_ID_SIZE, "%s-rx-txc",
  719. ndev->name);
  720. } else {
  721. snprintf(ring->irq_name, IRQ_ID_SIZE, "%s-rx-%d",
  722. ndev->name, i);
  723. }
  724. }
  725. for (i = 0; i < pdata->cq_cnt; i++) {
  726. ring = pdata->tx_ring[i]->cp_ring;
  727. snprintf(ring->irq_name, IRQ_ID_SIZE, "%s-txc-%d",
  728. ndev->name, i);
  729. }
  730. }
  731. static int xgene_enet_register_irq(struct net_device *ndev)
  732. {
  733. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  734. struct device *dev = ndev_to_dev(ndev);
  735. struct xgene_enet_desc_ring *ring;
  736. int ret = 0, i;
  737. xgene_enet_set_irq_name(ndev);
  738. for (i = 0; i < pdata->rxq_cnt; i++) {
  739. ring = pdata->rx_ring[i];
  740. irq_set_status_flags(ring->irq, IRQ_DISABLE_UNLAZY);
  741. ret = devm_request_irq(dev, ring->irq, xgene_enet_rx_irq,
  742. 0, ring->irq_name, ring);
  743. if (ret) {
  744. netdev_err(ndev, "Failed to request irq %s\n",
  745. ring->irq_name);
  746. }
  747. }
  748. for (i = 0; i < pdata->cq_cnt; i++) {
  749. ring = pdata->tx_ring[i]->cp_ring;
  750. irq_set_status_flags(ring->irq, IRQ_DISABLE_UNLAZY);
  751. ret = devm_request_irq(dev, ring->irq, xgene_enet_rx_irq,
  752. 0, ring->irq_name, ring);
  753. if (ret) {
  754. netdev_err(ndev, "Failed to request irq %s\n",
  755. ring->irq_name);
  756. }
  757. }
  758. return ret;
  759. }
  760. static void xgene_enet_free_irq(struct net_device *ndev)
  761. {
  762. struct xgene_enet_pdata *pdata;
  763. struct xgene_enet_desc_ring *ring;
  764. struct device *dev;
  765. int i;
  766. pdata = netdev_priv(ndev);
  767. dev = ndev_to_dev(ndev);
  768. for (i = 0; i < pdata->rxq_cnt; i++) {
  769. ring = pdata->rx_ring[i];
  770. irq_clear_status_flags(ring->irq, IRQ_DISABLE_UNLAZY);
  771. devm_free_irq(dev, ring->irq, ring);
  772. }
  773. for (i = 0; i < pdata->cq_cnt; i++) {
  774. ring = pdata->tx_ring[i]->cp_ring;
  775. irq_clear_status_flags(ring->irq, IRQ_DISABLE_UNLAZY);
  776. devm_free_irq(dev, ring->irq, ring);
  777. }
  778. }
  779. static void xgene_enet_napi_enable(struct xgene_enet_pdata *pdata)
  780. {
  781. struct napi_struct *napi;
  782. int i;
  783. for (i = 0; i < pdata->rxq_cnt; i++) {
  784. napi = &pdata->rx_ring[i]->napi;
  785. napi_enable(napi);
  786. }
  787. for (i = 0; i < pdata->cq_cnt; i++) {
  788. napi = &pdata->tx_ring[i]->cp_ring->napi;
  789. napi_enable(napi);
  790. }
  791. }
  792. static void xgene_enet_napi_disable(struct xgene_enet_pdata *pdata)
  793. {
  794. struct napi_struct *napi;
  795. int i;
  796. for (i = 0; i < pdata->rxq_cnt; i++) {
  797. napi = &pdata->rx_ring[i]->napi;
  798. napi_disable(napi);
  799. }
  800. for (i = 0; i < pdata->cq_cnt; i++) {
  801. napi = &pdata->tx_ring[i]->cp_ring->napi;
  802. napi_disable(napi);
  803. }
  804. }
  805. static int xgene_enet_open(struct net_device *ndev)
  806. {
  807. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  808. const struct xgene_mac_ops *mac_ops = pdata->mac_ops;
  809. int ret;
  810. ret = netif_set_real_num_tx_queues(ndev, pdata->txq_cnt);
  811. if (ret)
  812. return ret;
  813. ret = netif_set_real_num_rx_queues(ndev, pdata->rxq_cnt);
  814. if (ret)
  815. return ret;
  816. xgene_enet_napi_enable(pdata);
  817. ret = xgene_enet_register_irq(ndev);
  818. if (ret)
  819. return ret;
  820. if (ndev->phydev) {
  821. phy_start(ndev->phydev);
  822. } else {
  823. schedule_delayed_work(&pdata->link_work, PHY_POLL_LINK_OFF);
  824. netif_carrier_off(ndev);
  825. }
  826. mac_ops->tx_enable(pdata);
  827. mac_ops->rx_enable(pdata);
  828. netif_tx_start_all_queues(ndev);
  829. return ret;
  830. }
  831. static int xgene_enet_close(struct net_device *ndev)
  832. {
  833. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  834. const struct xgene_mac_ops *mac_ops = pdata->mac_ops;
  835. int i;
  836. netif_tx_stop_all_queues(ndev);
  837. mac_ops->tx_disable(pdata);
  838. mac_ops->rx_disable(pdata);
  839. if (ndev->phydev)
  840. phy_stop(ndev->phydev);
  841. else
  842. cancel_delayed_work_sync(&pdata->link_work);
  843. xgene_enet_free_irq(ndev);
  844. xgene_enet_napi_disable(pdata);
  845. for (i = 0; i < pdata->rxq_cnt; i++)
  846. xgene_enet_process_ring(pdata->rx_ring[i], -1);
  847. return 0;
  848. }
  849. static void xgene_enet_delete_ring(struct xgene_enet_desc_ring *ring)
  850. {
  851. struct xgene_enet_pdata *pdata;
  852. struct device *dev;
  853. pdata = netdev_priv(ring->ndev);
  854. dev = ndev_to_dev(ring->ndev);
  855. pdata->ring_ops->clear(ring);
  856. dmam_free_coherent(dev, ring->size, ring->desc_addr, ring->dma);
  857. }
  858. static void xgene_enet_delete_desc_rings(struct xgene_enet_pdata *pdata)
  859. {
  860. struct xgene_enet_desc_ring *buf_pool, *page_pool;
  861. struct xgene_enet_desc_ring *ring;
  862. int i;
  863. for (i = 0; i < pdata->txq_cnt; i++) {
  864. ring = pdata->tx_ring[i];
  865. if (ring) {
  866. xgene_enet_delete_ring(ring);
  867. pdata->port_ops->clear(pdata, ring);
  868. if (pdata->cq_cnt)
  869. xgene_enet_delete_ring(ring->cp_ring);
  870. pdata->tx_ring[i] = NULL;
  871. }
  872. }
  873. for (i = 0; i < pdata->rxq_cnt; i++) {
  874. ring = pdata->rx_ring[i];
  875. if (ring) {
  876. page_pool = ring->page_pool;
  877. if (page_pool) {
  878. xgene_enet_delete_pagepool(page_pool);
  879. xgene_enet_delete_ring(page_pool);
  880. pdata->port_ops->clear(pdata, page_pool);
  881. }
  882. buf_pool = ring->buf_pool;
  883. xgene_enet_delete_bufpool(buf_pool);
  884. xgene_enet_delete_ring(buf_pool);
  885. pdata->port_ops->clear(pdata, buf_pool);
  886. xgene_enet_delete_ring(ring);
  887. pdata->rx_ring[i] = NULL;
  888. }
  889. }
  890. }
  891. static int xgene_enet_get_ring_size(struct device *dev,
  892. enum xgene_enet_ring_cfgsize cfgsize)
  893. {
  894. int size = -EINVAL;
  895. switch (cfgsize) {
  896. case RING_CFGSIZE_512B:
  897. size = 0x200;
  898. break;
  899. case RING_CFGSIZE_2KB:
  900. size = 0x800;
  901. break;
  902. case RING_CFGSIZE_16KB:
  903. size = 0x4000;
  904. break;
  905. case RING_CFGSIZE_64KB:
  906. size = 0x10000;
  907. break;
  908. case RING_CFGSIZE_512KB:
  909. size = 0x80000;
  910. break;
  911. default:
  912. dev_err(dev, "Unsupported cfg ring size %d\n", cfgsize);
  913. break;
  914. }
  915. return size;
  916. }
  917. static void xgene_enet_free_desc_ring(struct xgene_enet_desc_ring *ring)
  918. {
  919. struct xgene_enet_pdata *pdata;
  920. struct device *dev;
  921. if (!ring)
  922. return;
  923. dev = ndev_to_dev(ring->ndev);
  924. pdata = netdev_priv(ring->ndev);
  925. if (ring->desc_addr) {
  926. pdata->ring_ops->clear(ring);
  927. dmam_free_coherent(dev, ring->size, ring->desc_addr, ring->dma);
  928. }
  929. devm_kfree(dev, ring);
  930. }
  931. static void xgene_enet_free_desc_rings(struct xgene_enet_pdata *pdata)
  932. {
  933. struct xgene_enet_desc_ring *page_pool;
  934. struct device *dev = &pdata->pdev->dev;
  935. struct xgene_enet_desc_ring *ring;
  936. void *p;
  937. int i;
  938. for (i = 0; i < pdata->txq_cnt; i++) {
  939. ring = pdata->tx_ring[i];
  940. if (ring) {
  941. if (ring->cp_ring && ring->cp_ring->cp_skb)
  942. devm_kfree(dev, ring->cp_ring->cp_skb);
  943. if (ring->cp_ring && pdata->cq_cnt)
  944. xgene_enet_free_desc_ring(ring->cp_ring);
  945. xgene_enet_free_desc_ring(ring);
  946. }
  947. }
  948. for (i = 0; i < pdata->rxq_cnt; i++) {
  949. ring = pdata->rx_ring[i];
  950. if (ring) {
  951. if (ring->buf_pool) {
  952. if (ring->buf_pool->rx_skb)
  953. devm_kfree(dev, ring->buf_pool->rx_skb);
  954. xgene_enet_free_desc_ring(ring->buf_pool);
  955. }
  956. page_pool = ring->page_pool;
  957. if (page_pool) {
  958. p = page_pool->frag_page;
  959. if (p)
  960. devm_kfree(dev, p);
  961. p = page_pool->frag_dma_addr;
  962. if (p)
  963. devm_kfree(dev, p);
  964. }
  965. xgene_enet_free_desc_ring(ring);
  966. }
  967. }
  968. }
  969. static bool is_irq_mbox_required(struct xgene_enet_pdata *pdata,
  970. struct xgene_enet_desc_ring *ring)
  971. {
  972. if ((pdata->enet_id == XGENE_ENET2) &&
  973. (xgene_enet_ring_owner(ring->id) == RING_OWNER_CPU)) {
  974. return true;
  975. }
  976. return false;
  977. }
  978. static void __iomem *xgene_enet_ring_cmd_base(struct xgene_enet_pdata *pdata,
  979. struct xgene_enet_desc_ring *ring)
  980. {
  981. u8 num_ring_id_shift = pdata->ring_ops->num_ring_id_shift;
  982. return pdata->ring_cmd_addr + (ring->num << num_ring_id_shift);
  983. }
  984. static struct xgene_enet_desc_ring *xgene_enet_create_desc_ring(
  985. struct net_device *ndev, u32 ring_num,
  986. enum xgene_enet_ring_cfgsize cfgsize, u32 ring_id)
  987. {
  988. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  989. struct device *dev = ndev_to_dev(ndev);
  990. struct xgene_enet_desc_ring *ring;
  991. void *irq_mbox_addr;
  992. int size;
  993. size = xgene_enet_get_ring_size(dev, cfgsize);
  994. if (size < 0)
  995. return NULL;
  996. ring = devm_kzalloc(dev, sizeof(struct xgene_enet_desc_ring),
  997. GFP_KERNEL);
  998. if (!ring)
  999. return NULL;
  1000. ring->ndev = ndev;
  1001. ring->num = ring_num;
  1002. ring->cfgsize = cfgsize;
  1003. ring->id = ring_id;
  1004. ring->desc_addr = dmam_alloc_coherent(dev, size, &ring->dma,
  1005. GFP_KERNEL | __GFP_ZERO);
  1006. if (!ring->desc_addr) {
  1007. devm_kfree(dev, ring);
  1008. return NULL;
  1009. }
  1010. ring->size = size;
  1011. if (is_irq_mbox_required(pdata, ring)) {
  1012. irq_mbox_addr = dmam_alloc_coherent(dev, INTR_MBOX_SIZE,
  1013. &ring->irq_mbox_dma,
  1014. GFP_KERNEL | __GFP_ZERO);
  1015. if (!irq_mbox_addr) {
  1016. dmam_free_coherent(dev, size, ring->desc_addr,
  1017. ring->dma);
  1018. devm_kfree(dev, ring);
  1019. return NULL;
  1020. }
  1021. ring->irq_mbox_addr = irq_mbox_addr;
  1022. }
  1023. ring->cmd_base = xgene_enet_ring_cmd_base(pdata, ring);
  1024. ring->cmd = ring->cmd_base + INC_DEC_CMD_ADDR;
  1025. ring = pdata->ring_ops->setup(ring);
  1026. netdev_dbg(ndev, "ring info: num=%d size=%d id=%d slots=%d\n",
  1027. ring->num, ring->size, ring->id, ring->slots);
  1028. return ring;
  1029. }
  1030. static u16 xgene_enet_get_ring_id(enum xgene_ring_owner owner, u8 bufnum)
  1031. {
  1032. return (owner << 6) | (bufnum & GENMASK(5, 0));
  1033. }
  1034. static enum xgene_ring_owner xgene_derive_ring_owner(struct xgene_enet_pdata *p)
  1035. {
  1036. enum xgene_ring_owner owner;
  1037. if (p->enet_id == XGENE_ENET1) {
  1038. switch (p->phy_mode) {
  1039. case PHY_INTERFACE_MODE_SGMII:
  1040. owner = RING_OWNER_ETH0;
  1041. break;
  1042. default:
  1043. owner = (!p->port_id) ? RING_OWNER_ETH0 :
  1044. RING_OWNER_ETH1;
  1045. break;
  1046. }
  1047. } else {
  1048. owner = (!p->port_id) ? RING_OWNER_ETH0 : RING_OWNER_ETH1;
  1049. }
  1050. return owner;
  1051. }
  1052. static u8 xgene_start_cpu_bufnum(struct xgene_enet_pdata *pdata)
  1053. {
  1054. struct device *dev = &pdata->pdev->dev;
  1055. u32 cpu_bufnum;
  1056. int ret;
  1057. ret = device_property_read_u32(dev, "channel", &cpu_bufnum);
  1058. return (!ret) ? cpu_bufnum : pdata->cpu_bufnum;
  1059. }
  1060. static int xgene_enet_create_desc_rings(struct net_device *ndev)
  1061. {
  1062. struct xgene_enet_desc_ring *rx_ring, *tx_ring, *cp_ring;
  1063. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  1064. struct xgene_enet_desc_ring *page_pool = NULL;
  1065. struct xgene_enet_desc_ring *buf_pool = NULL;
  1066. struct device *dev = ndev_to_dev(ndev);
  1067. u8 eth_bufnum = pdata->eth_bufnum;
  1068. u8 bp_bufnum = pdata->bp_bufnum;
  1069. u16 ring_num = pdata->ring_num;
  1070. enum xgene_ring_owner owner;
  1071. dma_addr_t dma_exp_bufs;
  1072. u16 ring_id, slots;
  1073. __le64 *exp_bufs;
  1074. int i, ret, size;
  1075. u8 cpu_bufnum;
  1076. cpu_bufnum = xgene_start_cpu_bufnum(pdata);
  1077. for (i = 0; i < pdata->rxq_cnt; i++) {
  1078. /* allocate rx descriptor ring */
  1079. owner = xgene_derive_ring_owner(pdata);
  1080. ring_id = xgene_enet_get_ring_id(RING_OWNER_CPU, cpu_bufnum++);
  1081. rx_ring = xgene_enet_create_desc_ring(ndev, ring_num++,
  1082. RING_CFGSIZE_16KB,
  1083. ring_id);
  1084. if (!rx_ring) {
  1085. ret = -ENOMEM;
  1086. goto err;
  1087. }
  1088. /* allocate buffer pool for receiving packets */
  1089. owner = xgene_derive_ring_owner(pdata);
  1090. ring_id = xgene_enet_get_ring_id(owner, bp_bufnum++);
  1091. buf_pool = xgene_enet_create_desc_ring(ndev, ring_num++,
  1092. RING_CFGSIZE_16KB,
  1093. ring_id);
  1094. if (!buf_pool) {
  1095. ret = -ENOMEM;
  1096. goto err;
  1097. }
  1098. rx_ring->nbufpool = NUM_BUFPOOL;
  1099. rx_ring->npagepool = NUM_NXTBUFPOOL;
  1100. rx_ring->irq = pdata->irqs[i];
  1101. buf_pool->rx_skb = devm_kcalloc(dev, buf_pool->slots,
  1102. sizeof(struct sk_buff *),
  1103. GFP_KERNEL);
  1104. if (!buf_pool->rx_skb) {
  1105. ret = -ENOMEM;
  1106. goto err;
  1107. }
  1108. buf_pool->dst_ring_num = xgene_enet_dst_ring_num(buf_pool);
  1109. rx_ring->buf_pool = buf_pool;
  1110. pdata->rx_ring[i] = rx_ring;
  1111. if ((pdata->enet_id == XGENE_ENET1 && pdata->rxq_cnt > 4) ||
  1112. (pdata->enet_id == XGENE_ENET2 && pdata->rxq_cnt > 16)) {
  1113. break;
  1114. }
  1115. /* allocate next buffer pool for jumbo packets */
  1116. owner = xgene_derive_ring_owner(pdata);
  1117. ring_id = xgene_enet_get_ring_id(owner, bp_bufnum++);
  1118. page_pool = xgene_enet_create_desc_ring(ndev, ring_num++,
  1119. RING_CFGSIZE_16KB,
  1120. ring_id);
  1121. if (!page_pool) {
  1122. ret = -ENOMEM;
  1123. goto err;
  1124. }
  1125. slots = page_pool->slots;
  1126. page_pool->frag_page = devm_kcalloc(dev, slots,
  1127. sizeof(struct page *),
  1128. GFP_KERNEL);
  1129. if (!page_pool->frag_page) {
  1130. ret = -ENOMEM;
  1131. goto err;
  1132. }
  1133. page_pool->frag_dma_addr = devm_kcalloc(dev, slots,
  1134. sizeof(dma_addr_t),
  1135. GFP_KERNEL);
  1136. if (!page_pool->frag_dma_addr) {
  1137. ret = -ENOMEM;
  1138. goto err;
  1139. }
  1140. page_pool->dst_ring_num = xgene_enet_dst_ring_num(page_pool);
  1141. rx_ring->page_pool = page_pool;
  1142. }
  1143. for (i = 0; i < pdata->txq_cnt; i++) {
  1144. /* allocate tx descriptor ring */
  1145. owner = xgene_derive_ring_owner(pdata);
  1146. ring_id = xgene_enet_get_ring_id(owner, eth_bufnum++);
  1147. tx_ring = xgene_enet_create_desc_ring(ndev, ring_num++,
  1148. RING_CFGSIZE_16KB,
  1149. ring_id);
  1150. if (!tx_ring) {
  1151. ret = -ENOMEM;
  1152. goto err;
  1153. }
  1154. size = (tx_ring->slots / 2) * sizeof(__le64) * MAX_EXP_BUFFS;
  1155. exp_bufs = dmam_alloc_coherent(dev, size, &dma_exp_bufs,
  1156. GFP_KERNEL | __GFP_ZERO);
  1157. if (!exp_bufs) {
  1158. ret = -ENOMEM;
  1159. goto err;
  1160. }
  1161. tx_ring->exp_bufs = exp_bufs;
  1162. pdata->tx_ring[i] = tx_ring;
  1163. if (!pdata->cq_cnt) {
  1164. cp_ring = pdata->rx_ring[i];
  1165. } else {
  1166. /* allocate tx completion descriptor ring */
  1167. ring_id = xgene_enet_get_ring_id(RING_OWNER_CPU,
  1168. cpu_bufnum++);
  1169. cp_ring = xgene_enet_create_desc_ring(ndev, ring_num++,
  1170. RING_CFGSIZE_16KB,
  1171. ring_id);
  1172. if (!cp_ring) {
  1173. ret = -ENOMEM;
  1174. goto err;
  1175. }
  1176. cp_ring->irq = pdata->irqs[pdata->rxq_cnt + i];
  1177. cp_ring->index = i;
  1178. }
  1179. cp_ring->cp_skb = devm_kcalloc(dev, tx_ring->slots,
  1180. sizeof(struct sk_buff *),
  1181. GFP_KERNEL);
  1182. if (!cp_ring->cp_skb) {
  1183. ret = -ENOMEM;
  1184. goto err;
  1185. }
  1186. size = sizeof(dma_addr_t) * MAX_SKB_FRAGS;
  1187. cp_ring->frag_dma_addr = devm_kcalloc(dev, tx_ring->slots,
  1188. size, GFP_KERNEL);
  1189. if (!cp_ring->frag_dma_addr) {
  1190. devm_kfree(dev, cp_ring->cp_skb);
  1191. ret = -ENOMEM;
  1192. goto err;
  1193. }
  1194. tx_ring->cp_ring = cp_ring;
  1195. tx_ring->dst_ring_num = xgene_enet_dst_ring_num(cp_ring);
  1196. }
  1197. if (pdata->ring_ops->coalesce)
  1198. pdata->ring_ops->coalesce(pdata->tx_ring[0]);
  1199. pdata->tx_qcnt_hi = pdata->tx_ring[0]->slots - 128;
  1200. return 0;
  1201. err:
  1202. xgene_enet_free_desc_rings(pdata);
  1203. return ret;
  1204. }
  1205. static struct rtnl_link_stats64 *xgene_enet_get_stats64(
  1206. struct net_device *ndev,
  1207. struct rtnl_link_stats64 *storage)
  1208. {
  1209. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  1210. struct rtnl_link_stats64 *stats = &pdata->stats;
  1211. struct xgene_enet_desc_ring *ring;
  1212. int i;
  1213. memset(stats, 0, sizeof(struct rtnl_link_stats64));
  1214. for (i = 0; i < pdata->txq_cnt; i++) {
  1215. ring = pdata->tx_ring[i];
  1216. if (ring) {
  1217. stats->tx_packets += ring->tx_packets;
  1218. stats->tx_bytes += ring->tx_bytes;
  1219. }
  1220. }
  1221. for (i = 0; i < pdata->rxq_cnt; i++) {
  1222. ring = pdata->rx_ring[i];
  1223. if (ring) {
  1224. stats->rx_packets += ring->rx_packets;
  1225. stats->rx_bytes += ring->rx_bytes;
  1226. stats->rx_errors += ring->rx_length_errors +
  1227. ring->rx_crc_errors +
  1228. ring->rx_frame_errors +
  1229. ring->rx_fifo_errors;
  1230. stats->rx_dropped += ring->rx_dropped;
  1231. }
  1232. }
  1233. memcpy(storage, stats, sizeof(struct rtnl_link_stats64));
  1234. return storage;
  1235. }
  1236. static int xgene_enet_set_mac_address(struct net_device *ndev, void *addr)
  1237. {
  1238. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  1239. int ret;
  1240. ret = eth_mac_addr(ndev, addr);
  1241. if (ret)
  1242. return ret;
  1243. pdata->mac_ops->set_mac_addr(pdata);
  1244. return ret;
  1245. }
  1246. static int xgene_change_mtu(struct net_device *ndev, int new_mtu)
  1247. {
  1248. struct xgene_enet_pdata *pdata = netdev_priv(ndev);
  1249. int frame_size;
  1250. if (!netif_running(ndev))
  1251. return 0;
  1252. frame_size = (new_mtu > ETH_DATA_LEN) ? (new_mtu + 18) : 0x600;
  1253. xgene_enet_close(ndev);
  1254. ndev->mtu = new_mtu;
  1255. pdata->mac_ops->set_framesize(pdata, frame_size);
  1256. xgene_enet_open(ndev);
  1257. return 0;
  1258. }
  1259. static const struct net_device_ops xgene_ndev_ops = {
  1260. .ndo_open = xgene_enet_open,
  1261. .ndo_stop = xgene_enet_close,
  1262. .ndo_start_xmit = xgene_enet_start_xmit,
  1263. .ndo_tx_timeout = xgene_enet_timeout,
  1264. .ndo_get_stats64 = xgene_enet_get_stats64,
  1265. .ndo_change_mtu = xgene_change_mtu,
  1266. .ndo_set_mac_address = xgene_enet_set_mac_address,
  1267. };
  1268. #ifdef CONFIG_ACPI
  1269. static void xgene_get_port_id_acpi(struct device *dev,
  1270. struct xgene_enet_pdata *pdata)
  1271. {
  1272. acpi_status status;
  1273. u64 temp;
  1274. status = acpi_evaluate_integer(ACPI_HANDLE(dev), "_SUN", NULL, &temp);
  1275. if (ACPI_FAILURE(status)) {
  1276. pdata->port_id = 0;
  1277. } else {
  1278. pdata->port_id = temp;
  1279. }
  1280. return;
  1281. }
  1282. #endif
  1283. static void xgene_get_port_id_dt(struct device *dev, struct xgene_enet_pdata *pdata)
  1284. {
  1285. u32 id = 0;
  1286. of_property_read_u32(dev->of_node, "port-id", &id);
  1287. pdata->port_id = id & BIT(0);
  1288. return;
  1289. }
  1290. static int xgene_get_tx_delay(struct xgene_enet_pdata *pdata)
  1291. {
  1292. struct device *dev = &pdata->pdev->dev;
  1293. int delay, ret;
  1294. ret = of_property_read_u32(dev->of_node, "tx-delay", &delay);
  1295. if (ret) {
  1296. pdata->tx_delay = 4;
  1297. return 0;
  1298. }
  1299. if (delay < 0 || delay > 7) {
  1300. dev_err(dev, "Invalid tx-delay specified\n");
  1301. return -EINVAL;
  1302. }
  1303. pdata->tx_delay = delay;
  1304. return 0;
  1305. }
  1306. static int xgene_get_rx_delay(struct xgene_enet_pdata *pdata)
  1307. {
  1308. struct device *dev = &pdata->pdev->dev;
  1309. int delay, ret;
  1310. ret = of_property_read_u32(dev->of_node, "rx-delay", &delay);
  1311. if (ret) {
  1312. pdata->rx_delay = 2;
  1313. return 0;
  1314. }
  1315. if (delay < 0 || delay > 7) {
  1316. dev_err(dev, "Invalid rx-delay specified\n");
  1317. return -EINVAL;
  1318. }
  1319. pdata->rx_delay = delay;
  1320. return 0;
  1321. }
  1322. static int xgene_enet_get_irqs(struct xgene_enet_pdata *pdata)
  1323. {
  1324. struct platform_device *pdev = pdata->pdev;
  1325. struct device *dev = &pdev->dev;
  1326. int i, ret, max_irqs;
  1327. if (pdata->phy_mode == PHY_INTERFACE_MODE_RGMII)
  1328. max_irqs = 1;
  1329. else if (pdata->phy_mode == PHY_INTERFACE_MODE_SGMII)
  1330. max_irqs = 2;
  1331. else
  1332. max_irqs = XGENE_MAX_ENET_IRQ;
  1333. for (i = 0; i < max_irqs; i++) {
  1334. ret = platform_get_irq(pdev, i);
  1335. if (ret <= 0) {
  1336. if (pdata->phy_mode == PHY_INTERFACE_MODE_XGMII) {
  1337. max_irqs = i;
  1338. pdata->rxq_cnt = max_irqs / 2;
  1339. pdata->txq_cnt = max_irqs / 2;
  1340. pdata->cq_cnt = max_irqs / 2;
  1341. break;
  1342. }
  1343. dev_err(dev, "Unable to get ENET IRQ\n");
  1344. ret = ret ? : -ENXIO;
  1345. return ret;
  1346. }
  1347. pdata->irqs[i] = ret;
  1348. }
  1349. return 0;
  1350. }
  1351. static int xgene_enet_check_phy_handle(struct xgene_enet_pdata *pdata)
  1352. {
  1353. int ret;
  1354. if (pdata->phy_mode == PHY_INTERFACE_MODE_XGMII)
  1355. return 0;
  1356. if (!IS_ENABLED(CONFIG_MDIO_XGENE))
  1357. return 0;
  1358. ret = xgene_enet_phy_connect(pdata->ndev);
  1359. if (!ret)
  1360. pdata->mdio_driver = true;
  1361. return 0;
  1362. }
  1363. static void xgene_enet_gpiod_get(struct xgene_enet_pdata *pdata)
  1364. {
  1365. struct device *dev = &pdata->pdev->dev;
  1366. pdata->sfp_gpio_en = false;
  1367. if (pdata->phy_mode != PHY_INTERFACE_MODE_XGMII ||
  1368. (!device_property_present(dev, "sfp-gpios") &&
  1369. !device_property_present(dev, "rxlos-gpios")))
  1370. return;
  1371. pdata->sfp_gpio_en = true;
  1372. pdata->sfp_rdy = gpiod_get(dev, "rxlos", GPIOD_IN);
  1373. if (IS_ERR(pdata->sfp_rdy))
  1374. pdata->sfp_rdy = gpiod_get(dev, "sfp", GPIOD_IN);
  1375. }
  1376. static int xgene_enet_get_resources(struct xgene_enet_pdata *pdata)
  1377. {
  1378. struct platform_device *pdev;
  1379. struct net_device *ndev;
  1380. struct device *dev;
  1381. struct resource *res;
  1382. void __iomem *base_addr;
  1383. u32 offset;
  1384. int ret = 0;
  1385. pdev = pdata->pdev;
  1386. dev = &pdev->dev;
  1387. ndev = pdata->ndev;
  1388. res = platform_get_resource(pdev, IORESOURCE_MEM, RES_ENET_CSR);
  1389. if (!res) {
  1390. dev_err(dev, "Resource enet_csr not defined\n");
  1391. return -ENODEV;
  1392. }
  1393. pdata->base_addr = devm_ioremap(dev, res->start, resource_size(res));
  1394. if (!pdata->base_addr) {
  1395. dev_err(dev, "Unable to retrieve ENET Port CSR region\n");
  1396. return -ENOMEM;
  1397. }
  1398. res = platform_get_resource(pdev, IORESOURCE_MEM, RES_RING_CSR);
  1399. if (!res) {
  1400. dev_err(dev, "Resource ring_csr not defined\n");
  1401. return -ENODEV;
  1402. }
  1403. pdata->ring_csr_addr = devm_ioremap(dev, res->start,
  1404. resource_size(res));
  1405. if (!pdata->ring_csr_addr) {
  1406. dev_err(dev, "Unable to retrieve ENET Ring CSR region\n");
  1407. return -ENOMEM;
  1408. }
  1409. res = platform_get_resource(pdev, IORESOURCE_MEM, RES_RING_CMD);
  1410. if (!res) {
  1411. dev_err(dev, "Resource ring_cmd not defined\n");
  1412. return -ENODEV;
  1413. }
  1414. pdata->ring_cmd_addr = devm_ioremap(dev, res->start,
  1415. resource_size(res));
  1416. if (!pdata->ring_cmd_addr) {
  1417. dev_err(dev, "Unable to retrieve ENET Ring command region\n");
  1418. return -ENOMEM;
  1419. }
  1420. if (dev->of_node)
  1421. xgene_get_port_id_dt(dev, pdata);
  1422. #ifdef CONFIG_ACPI
  1423. else
  1424. xgene_get_port_id_acpi(dev, pdata);
  1425. #endif
  1426. if (!device_get_mac_address(dev, ndev->dev_addr, ETH_ALEN))
  1427. eth_hw_addr_random(ndev);
  1428. memcpy(ndev->perm_addr, ndev->dev_addr, ndev->addr_len);
  1429. pdata->phy_mode = device_get_phy_mode(dev);
  1430. if (pdata->phy_mode < 0) {
  1431. dev_err(dev, "Unable to get phy-connection-type\n");
  1432. return pdata->phy_mode;
  1433. }
  1434. if (pdata->phy_mode != PHY_INTERFACE_MODE_RGMII &&
  1435. pdata->phy_mode != PHY_INTERFACE_MODE_SGMII &&
  1436. pdata->phy_mode != PHY_INTERFACE_MODE_XGMII) {
  1437. dev_err(dev, "Incorrect phy-connection-type specified\n");
  1438. return -ENODEV;
  1439. }
  1440. ret = xgene_get_tx_delay(pdata);
  1441. if (ret)
  1442. return ret;
  1443. ret = xgene_get_rx_delay(pdata);
  1444. if (ret)
  1445. return ret;
  1446. ret = xgene_enet_get_irqs(pdata);
  1447. if (ret)
  1448. return ret;
  1449. ret = xgene_enet_check_phy_handle(pdata);
  1450. if (ret)
  1451. return ret;
  1452. xgene_enet_gpiod_get(pdata);
  1453. pdata->clk = devm_clk_get(&pdev->dev, NULL);
  1454. if (IS_ERR(pdata->clk)) {
  1455. /* Firmware may have set up the clock already. */
  1456. dev_info(dev, "clocks have been setup already\n");
  1457. }
  1458. if (pdata->phy_mode != PHY_INTERFACE_MODE_XGMII)
  1459. base_addr = pdata->base_addr - (pdata->port_id * MAC_OFFSET);
  1460. else
  1461. base_addr = pdata->base_addr;
  1462. pdata->eth_csr_addr = base_addr + BLOCK_ETH_CSR_OFFSET;
  1463. pdata->cle.base = base_addr + BLOCK_ETH_CLE_CSR_OFFSET;
  1464. pdata->eth_ring_if_addr = base_addr + BLOCK_ETH_RING_IF_OFFSET;
  1465. pdata->eth_diag_csr_addr = base_addr + BLOCK_ETH_DIAG_CSR_OFFSET;
  1466. if (pdata->phy_mode == PHY_INTERFACE_MODE_RGMII ||
  1467. pdata->phy_mode == PHY_INTERFACE_MODE_SGMII) {
  1468. pdata->mcx_mac_addr = pdata->base_addr + BLOCK_ETH_MAC_OFFSET;
  1469. offset = (pdata->enet_id == XGENE_ENET1) ?
  1470. BLOCK_ETH_MAC_CSR_OFFSET :
  1471. X2_BLOCK_ETH_MAC_CSR_OFFSET;
  1472. pdata->mcx_mac_csr_addr = base_addr + offset;
  1473. } else {
  1474. pdata->mcx_mac_addr = base_addr + BLOCK_AXG_MAC_OFFSET;
  1475. pdata->mcx_mac_csr_addr = base_addr + BLOCK_AXG_MAC_CSR_OFFSET;
  1476. pdata->pcs_addr = base_addr + BLOCK_PCS_OFFSET;
  1477. }
  1478. pdata->rx_buff_cnt = NUM_PKT_BUF;
  1479. return 0;
  1480. }
  1481. static int xgene_enet_init_hw(struct xgene_enet_pdata *pdata)
  1482. {
  1483. struct xgene_enet_cle *enet_cle = &pdata->cle;
  1484. struct xgene_enet_desc_ring *page_pool;
  1485. struct net_device *ndev = pdata->ndev;
  1486. struct xgene_enet_desc_ring *buf_pool;
  1487. u16 dst_ring_num, ring_id;
  1488. int i, ret;
  1489. u32 count;
  1490. ret = pdata->port_ops->reset(pdata);
  1491. if (ret)
  1492. return ret;
  1493. ret = xgene_enet_create_desc_rings(ndev);
  1494. if (ret) {
  1495. netdev_err(ndev, "Error in ring configuration\n");
  1496. return ret;
  1497. }
  1498. /* setup buffer pool */
  1499. for (i = 0; i < pdata->rxq_cnt; i++) {
  1500. buf_pool = pdata->rx_ring[i]->buf_pool;
  1501. xgene_enet_init_bufpool(buf_pool);
  1502. page_pool = pdata->rx_ring[i]->page_pool;
  1503. xgene_enet_init_bufpool(page_pool);
  1504. count = pdata->rx_buff_cnt;
  1505. ret = xgene_enet_refill_bufpool(buf_pool, count);
  1506. if (ret)
  1507. goto err;
  1508. ret = xgene_enet_refill_pagepool(page_pool, count);
  1509. if (ret)
  1510. goto err;
  1511. }
  1512. dst_ring_num = xgene_enet_dst_ring_num(pdata->rx_ring[0]);
  1513. buf_pool = pdata->rx_ring[0]->buf_pool;
  1514. if (pdata->phy_mode == PHY_INTERFACE_MODE_XGMII) {
  1515. /* Initialize and Enable PreClassifier Tree */
  1516. enet_cle->max_nodes = 512;
  1517. enet_cle->max_dbptrs = 1024;
  1518. enet_cle->parsers = 3;
  1519. enet_cle->active_parser = PARSER_ALL;
  1520. enet_cle->ptree.start_node = 0;
  1521. enet_cle->ptree.start_dbptr = 0;
  1522. enet_cle->jump_bytes = 8;
  1523. ret = pdata->cle_ops->cle_init(pdata);
  1524. if (ret) {
  1525. netdev_err(ndev, "Preclass Tree init error\n");
  1526. goto err;
  1527. }
  1528. } else {
  1529. dst_ring_num = xgene_enet_dst_ring_num(pdata->rx_ring[0]);
  1530. buf_pool = pdata->rx_ring[0]->buf_pool;
  1531. page_pool = pdata->rx_ring[0]->page_pool;
  1532. ring_id = (page_pool) ? page_pool->id : 0;
  1533. pdata->port_ops->cle_bypass(pdata, dst_ring_num,
  1534. buf_pool->id, ring_id);
  1535. }
  1536. ndev->max_mtu = XGENE_ENET_MAX_MTU;
  1537. pdata->phy_speed = SPEED_UNKNOWN;
  1538. pdata->mac_ops->init(pdata);
  1539. return ret;
  1540. err:
  1541. xgene_enet_delete_desc_rings(pdata);
  1542. return ret;
  1543. }
  1544. static void xgene_enet_setup_ops(struct xgene_enet_pdata *pdata)
  1545. {
  1546. switch (pdata->phy_mode) {
  1547. case PHY_INTERFACE_MODE_RGMII:
  1548. pdata->mac_ops = &xgene_gmac_ops;
  1549. pdata->port_ops = &xgene_gport_ops;
  1550. pdata->rm = RM3;
  1551. pdata->rxq_cnt = 1;
  1552. pdata->txq_cnt = 1;
  1553. pdata->cq_cnt = 0;
  1554. break;
  1555. case PHY_INTERFACE_MODE_SGMII:
  1556. pdata->mac_ops = &xgene_sgmac_ops;
  1557. pdata->port_ops = &xgene_sgport_ops;
  1558. pdata->rm = RM1;
  1559. pdata->rxq_cnt = 1;
  1560. pdata->txq_cnt = 1;
  1561. pdata->cq_cnt = 1;
  1562. break;
  1563. default:
  1564. pdata->mac_ops = &xgene_xgmac_ops;
  1565. pdata->port_ops = &xgene_xgport_ops;
  1566. pdata->cle_ops = &xgene_cle3in_ops;
  1567. pdata->rm = RM0;
  1568. if (!pdata->rxq_cnt) {
  1569. pdata->rxq_cnt = XGENE_NUM_RX_RING;
  1570. pdata->txq_cnt = XGENE_NUM_TX_RING;
  1571. pdata->cq_cnt = XGENE_NUM_TXC_RING;
  1572. }
  1573. break;
  1574. }
  1575. if (pdata->enet_id == XGENE_ENET1) {
  1576. switch (pdata->port_id) {
  1577. case 0:
  1578. if (pdata->phy_mode == PHY_INTERFACE_MODE_XGMII) {
  1579. pdata->cpu_bufnum = X2_START_CPU_BUFNUM_0;
  1580. pdata->eth_bufnum = X2_START_ETH_BUFNUM_0;
  1581. pdata->bp_bufnum = X2_START_BP_BUFNUM_0;
  1582. pdata->ring_num = START_RING_NUM_0;
  1583. } else {
  1584. pdata->cpu_bufnum = START_CPU_BUFNUM_0;
  1585. pdata->eth_bufnum = START_ETH_BUFNUM_0;
  1586. pdata->bp_bufnum = START_BP_BUFNUM_0;
  1587. pdata->ring_num = START_RING_NUM_0;
  1588. }
  1589. break;
  1590. case 1:
  1591. if (pdata->phy_mode == PHY_INTERFACE_MODE_XGMII) {
  1592. pdata->cpu_bufnum = XG_START_CPU_BUFNUM_1;
  1593. pdata->eth_bufnum = XG_START_ETH_BUFNUM_1;
  1594. pdata->bp_bufnum = XG_START_BP_BUFNUM_1;
  1595. pdata->ring_num = XG_START_RING_NUM_1;
  1596. } else {
  1597. pdata->cpu_bufnum = START_CPU_BUFNUM_1;
  1598. pdata->eth_bufnum = START_ETH_BUFNUM_1;
  1599. pdata->bp_bufnum = START_BP_BUFNUM_1;
  1600. pdata->ring_num = START_RING_NUM_1;
  1601. }
  1602. break;
  1603. default:
  1604. break;
  1605. }
  1606. pdata->ring_ops = &xgene_ring1_ops;
  1607. } else {
  1608. switch (pdata->port_id) {
  1609. case 0:
  1610. pdata->cpu_bufnum = X2_START_CPU_BUFNUM_0;
  1611. pdata->eth_bufnum = X2_START_ETH_BUFNUM_0;
  1612. pdata->bp_bufnum = X2_START_BP_BUFNUM_0;
  1613. pdata->ring_num = X2_START_RING_NUM_0;
  1614. break;
  1615. case 1:
  1616. pdata->cpu_bufnum = X2_START_CPU_BUFNUM_1;
  1617. pdata->eth_bufnum = X2_START_ETH_BUFNUM_1;
  1618. pdata->bp_bufnum = X2_START_BP_BUFNUM_1;
  1619. pdata->ring_num = X2_START_RING_NUM_1;
  1620. break;
  1621. default:
  1622. break;
  1623. }
  1624. pdata->rm = RM0;
  1625. pdata->ring_ops = &xgene_ring2_ops;
  1626. }
  1627. }
  1628. static void xgene_enet_napi_add(struct xgene_enet_pdata *pdata)
  1629. {
  1630. struct napi_struct *napi;
  1631. int i;
  1632. for (i = 0; i < pdata->rxq_cnt; i++) {
  1633. napi = &pdata->rx_ring[i]->napi;
  1634. netif_napi_add(pdata->ndev, napi, xgene_enet_napi,
  1635. NAPI_POLL_WEIGHT);
  1636. }
  1637. for (i = 0; i < pdata->cq_cnt; i++) {
  1638. napi = &pdata->tx_ring[i]->cp_ring->napi;
  1639. netif_napi_add(pdata->ndev, napi, xgene_enet_napi,
  1640. NAPI_POLL_WEIGHT);
  1641. }
  1642. }
  1643. static int xgene_enet_probe(struct platform_device *pdev)
  1644. {
  1645. struct net_device *ndev;
  1646. struct xgene_enet_pdata *pdata;
  1647. struct device *dev = &pdev->dev;
  1648. void (*link_state)(struct work_struct *);
  1649. const struct of_device_id *of_id;
  1650. int ret;
  1651. ndev = alloc_etherdev_mqs(sizeof(struct xgene_enet_pdata),
  1652. XGENE_NUM_RX_RING, XGENE_NUM_TX_RING);
  1653. if (!ndev)
  1654. return -ENOMEM;
  1655. pdata = netdev_priv(ndev);
  1656. pdata->pdev = pdev;
  1657. pdata->ndev = ndev;
  1658. SET_NETDEV_DEV(ndev, dev);
  1659. platform_set_drvdata(pdev, pdata);
  1660. ndev->netdev_ops = &xgene_ndev_ops;
  1661. xgene_enet_set_ethtool_ops(ndev);
  1662. ndev->features |= NETIF_F_IP_CSUM |
  1663. NETIF_F_GSO |
  1664. NETIF_F_GRO |
  1665. NETIF_F_SG;
  1666. of_id = of_match_device(xgene_enet_of_match, &pdev->dev);
  1667. if (of_id) {
  1668. pdata->enet_id = (enum xgene_enet_id)of_id->data;
  1669. }
  1670. #ifdef CONFIG_ACPI
  1671. else {
  1672. const struct acpi_device_id *acpi_id;
  1673. acpi_id = acpi_match_device(xgene_enet_acpi_match, &pdev->dev);
  1674. if (acpi_id)
  1675. pdata->enet_id = (enum xgene_enet_id) acpi_id->driver_data;
  1676. }
  1677. #endif
  1678. if (!pdata->enet_id) {
  1679. ret = -ENODEV;
  1680. goto err;
  1681. }
  1682. ret = xgene_enet_get_resources(pdata);
  1683. if (ret)
  1684. goto err;
  1685. xgene_enet_setup_ops(pdata);
  1686. if (pdata->phy_mode == PHY_INTERFACE_MODE_XGMII) {
  1687. ndev->features |= NETIF_F_TSO;
  1688. spin_lock_init(&pdata->mss_lock);
  1689. }
  1690. ndev->hw_features = ndev->features;
  1691. ret = dma_coerce_mask_and_coherent(dev, DMA_BIT_MASK(64));
  1692. if (ret) {
  1693. netdev_err(ndev, "No usable DMA configuration\n");
  1694. goto err;
  1695. }
  1696. ret = xgene_enet_init_hw(pdata);
  1697. if (ret)
  1698. goto err;
  1699. link_state = pdata->mac_ops->link_state;
  1700. if (pdata->phy_mode == PHY_INTERFACE_MODE_XGMII) {
  1701. INIT_DELAYED_WORK(&pdata->link_work, link_state);
  1702. } else if (!pdata->mdio_driver) {
  1703. if (pdata->phy_mode == PHY_INTERFACE_MODE_RGMII)
  1704. ret = xgene_enet_mdio_config(pdata);
  1705. else
  1706. INIT_DELAYED_WORK(&pdata->link_work, link_state);
  1707. if (ret)
  1708. goto err1;
  1709. }
  1710. xgene_enet_napi_add(pdata);
  1711. ret = register_netdev(ndev);
  1712. if (ret) {
  1713. netdev_err(ndev, "Failed to register netdev\n");
  1714. goto err2;
  1715. }
  1716. return 0;
  1717. err2:
  1718. /*
  1719. * If necessary, free_netdev() will call netif_napi_del() and undo
  1720. * the effects of xgene_enet_napi_add()'s calls to netif_napi_add().
  1721. */
  1722. if (pdata->mdio_driver)
  1723. xgene_enet_phy_disconnect(pdata);
  1724. else if (pdata->phy_mode == PHY_INTERFACE_MODE_RGMII)
  1725. xgene_enet_mdio_remove(pdata);
  1726. err1:
  1727. xgene_enet_delete_desc_rings(pdata);
  1728. err:
  1729. free_netdev(ndev);
  1730. return ret;
  1731. }
  1732. static int xgene_enet_remove(struct platform_device *pdev)
  1733. {
  1734. struct xgene_enet_pdata *pdata;
  1735. struct net_device *ndev;
  1736. pdata = platform_get_drvdata(pdev);
  1737. ndev = pdata->ndev;
  1738. rtnl_lock();
  1739. if (netif_running(ndev))
  1740. dev_close(ndev);
  1741. rtnl_unlock();
  1742. if (pdata->mdio_driver)
  1743. xgene_enet_phy_disconnect(pdata);
  1744. else if (pdata->phy_mode == PHY_INTERFACE_MODE_RGMII)
  1745. xgene_enet_mdio_remove(pdata);
  1746. unregister_netdev(ndev);
  1747. pdata->port_ops->shutdown(pdata);
  1748. xgene_enet_delete_desc_rings(pdata);
  1749. free_netdev(ndev);
  1750. return 0;
  1751. }
  1752. static void xgene_enet_shutdown(struct platform_device *pdev)
  1753. {
  1754. struct xgene_enet_pdata *pdata;
  1755. pdata = platform_get_drvdata(pdev);
  1756. if (!pdata)
  1757. return;
  1758. if (!pdata->ndev)
  1759. return;
  1760. xgene_enet_remove(pdev);
  1761. }
  1762. #ifdef CONFIG_ACPI
  1763. static const struct acpi_device_id xgene_enet_acpi_match[] = {
  1764. { "APMC0D05", XGENE_ENET1},
  1765. { "APMC0D30", XGENE_ENET1},
  1766. { "APMC0D31", XGENE_ENET1},
  1767. { "APMC0D3F", XGENE_ENET1},
  1768. { "APMC0D26", XGENE_ENET2},
  1769. { "APMC0D25", XGENE_ENET2},
  1770. { }
  1771. };
  1772. MODULE_DEVICE_TABLE(acpi, xgene_enet_acpi_match);
  1773. #endif
  1774. #ifdef CONFIG_OF
  1775. static const struct of_device_id xgene_enet_of_match[] = {
  1776. {.compatible = "apm,xgene-enet", .data = (void *)XGENE_ENET1},
  1777. {.compatible = "apm,xgene1-sgenet", .data = (void *)XGENE_ENET1},
  1778. {.compatible = "apm,xgene1-xgenet", .data = (void *)XGENE_ENET1},
  1779. {.compatible = "apm,xgene2-sgenet", .data = (void *)XGENE_ENET2},
  1780. {.compatible = "apm,xgene2-xgenet", .data = (void *)XGENE_ENET2},
  1781. {},
  1782. };
  1783. MODULE_DEVICE_TABLE(of, xgene_enet_of_match);
  1784. #endif
  1785. static struct platform_driver xgene_enet_driver = {
  1786. .driver = {
  1787. .name = "xgene-enet",
  1788. .of_match_table = of_match_ptr(xgene_enet_of_match),
  1789. .acpi_match_table = ACPI_PTR(xgene_enet_acpi_match),
  1790. },
  1791. .probe = xgene_enet_probe,
  1792. .remove = xgene_enet_remove,
  1793. .shutdown = xgene_enet_shutdown,
  1794. };
  1795. module_platform_driver(xgene_enet_driver);
  1796. MODULE_DESCRIPTION("APM X-Gene SoC Ethernet driver");
  1797. MODULE_VERSION(XGENE_DRV_VERSION);
  1798. MODULE_AUTHOR("Iyappan Subramanian <isubramanian@apm.com>");
  1799. MODULE_AUTHOR("Keyur Chudgar <kchudgar@apm.com>");
  1800. MODULE_LICENSE("GPL");