xgbe-phy-v2.c 82 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084
  1. /*
  2. * AMD 10Gb Ethernet driver
  3. *
  4. * This file is available to you under your choice of the following two
  5. * licenses:
  6. *
  7. * License 1: GPLv2
  8. *
  9. * Copyright (c) 2016 Advanced Micro Devices, Inc.
  10. *
  11. * This file is free software; you may copy, redistribute and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation, either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This file is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  19. * General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  23. *
  24. * This file incorporates work covered by the following copyright and
  25. * permission notice:
  26. * The Synopsys DWC ETHER XGMAC Software Driver and documentation
  27. * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
  28. * Inc. unless otherwise expressly agreed to in writing between Synopsys
  29. * and you.
  30. *
  31. * The Software IS NOT an item of Licensed Software or Licensed Product
  32. * under any End User Software License Agreement or Agreement for Licensed
  33. * Product with Synopsys or any supplement thereto. Permission is hereby
  34. * granted, free of charge, to any person obtaining a copy of this software
  35. * annotated with this license and the Software, to deal in the Software
  36. * without restriction, including without limitation the rights to use,
  37. * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
  38. * of the Software, and to permit persons to whom the Software is furnished
  39. * to do so, subject to the following conditions:
  40. *
  41. * The above copyright notice and this permission notice shall be included
  42. * in all copies or substantial portions of the Software.
  43. *
  44. * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
  45. * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
  46. * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
  47. * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
  48. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  49. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  50. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  51. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  52. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  53. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  54. * THE POSSIBILITY OF SUCH DAMAGE.
  55. *
  56. *
  57. * License 2: Modified BSD
  58. *
  59. * Copyright (c) 2016 Advanced Micro Devices, Inc.
  60. * All rights reserved.
  61. *
  62. * Redistribution and use in source and binary forms, with or without
  63. * modification, are permitted provided that the following conditions are met:
  64. * * Redistributions of source code must retain the above copyright
  65. * notice, this list of conditions and the following disclaimer.
  66. * * Redistributions in binary form must reproduce the above copyright
  67. * notice, this list of conditions and the following disclaimer in the
  68. * documentation and/or other materials provided with the distribution.
  69. * * Neither the name of Advanced Micro Devices, Inc. nor the
  70. * names of its contributors may be used to endorse or promote products
  71. * derived from this software without specific prior written permission.
  72. *
  73. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  74. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  75. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  76. * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
  77. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  78. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  79. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  80. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  81. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  82. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  83. *
  84. * This file incorporates work covered by the following copyright and
  85. * permission notice:
  86. * The Synopsys DWC ETHER XGMAC Software Driver and documentation
  87. * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
  88. * Inc. unless otherwise expressly agreed to in writing between Synopsys
  89. * and you.
  90. *
  91. * The Software IS NOT an item of Licensed Software or Licensed Product
  92. * under any End User Software License Agreement or Agreement for Licensed
  93. * Product with Synopsys or any supplement thereto. Permission is hereby
  94. * granted, free of charge, to any person obtaining a copy of this software
  95. * annotated with this license and the Software, to deal in the Software
  96. * without restriction, including without limitation the rights to use,
  97. * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
  98. * of the Software, and to permit persons to whom the Software is furnished
  99. * to do so, subject to the following conditions:
  100. *
  101. * The above copyright notice and this permission notice shall be included
  102. * in all copies or substantial portions of the Software.
  103. *
  104. * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
  105. * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
  106. * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
  107. * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
  108. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  109. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  110. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  111. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  112. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  113. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  114. * THE POSSIBILITY OF SUCH DAMAGE.
  115. */
  116. #include <linux/module.h>
  117. #include <linux/device.h>
  118. #include <linux/kmod.h>
  119. #include <linux/mdio.h>
  120. #include <linux/phy.h>
  121. #include "xgbe.h"
  122. #include "xgbe-common.h"
  123. #define XGBE_PHY_PORT_SPEED_100 BIT(0)
  124. #define XGBE_PHY_PORT_SPEED_1000 BIT(1)
  125. #define XGBE_PHY_PORT_SPEED_2500 BIT(2)
  126. #define XGBE_PHY_PORT_SPEED_10000 BIT(3)
  127. #define XGBE_MUTEX_RELEASE 0x80000000
  128. #define XGBE_SFP_DIRECT 7
  129. /* I2C target addresses */
  130. #define XGBE_SFP_SERIAL_ID_ADDRESS 0x50
  131. #define XGBE_SFP_DIAG_INFO_ADDRESS 0x51
  132. #define XGBE_SFP_PHY_ADDRESS 0x56
  133. #define XGBE_GPIO_ADDRESS_PCA9555 0x20
  134. /* SFP sideband signal indicators */
  135. #define XGBE_GPIO_NO_TX_FAULT BIT(0)
  136. #define XGBE_GPIO_NO_RATE_SELECT BIT(1)
  137. #define XGBE_GPIO_NO_MOD_ABSENT BIT(2)
  138. #define XGBE_GPIO_NO_RX_LOS BIT(3)
  139. /* Rate-change complete wait/retry count */
  140. #define XGBE_RATECHANGE_COUNT 500
  141. enum xgbe_port_mode {
  142. XGBE_PORT_MODE_RSVD = 0,
  143. XGBE_PORT_MODE_BACKPLANE,
  144. XGBE_PORT_MODE_BACKPLANE_2500,
  145. XGBE_PORT_MODE_1000BASE_T,
  146. XGBE_PORT_MODE_1000BASE_X,
  147. XGBE_PORT_MODE_NBASE_T,
  148. XGBE_PORT_MODE_10GBASE_T,
  149. XGBE_PORT_MODE_10GBASE_R,
  150. XGBE_PORT_MODE_SFP,
  151. XGBE_PORT_MODE_MAX,
  152. };
  153. enum xgbe_conn_type {
  154. XGBE_CONN_TYPE_NONE = 0,
  155. XGBE_CONN_TYPE_SFP,
  156. XGBE_CONN_TYPE_MDIO,
  157. XGBE_CONN_TYPE_RSVD1,
  158. XGBE_CONN_TYPE_BACKPLANE,
  159. XGBE_CONN_TYPE_MAX,
  160. };
  161. /* SFP/SFP+ related definitions */
  162. enum xgbe_sfp_comm {
  163. XGBE_SFP_COMM_DIRECT = 0,
  164. XGBE_SFP_COMM_PCA9545,
  165. };
  166. enum xgbe_sfp_cable {
  167. XGBE_SFP_CABLE_UNKNOWN = 0,
  168. XGBE_SFP_CABLE_ACTIVE,
  169. XGBE_SFP_CABLE_PASSIVE,
  170. };
  171. enum xgbe_sfp_base {
  172. XGBE_SFP_BASE_UNKNOWN = 0,
  173. XGBE_SFP_BASE_1000_T,
  174. XGBE_SFP_BASE_1000_SX,
  175. XGBE_SFP_BASE_1000_LX,
  176. XGBE_SFP_BASE_1000_CX,
  177. XGBE_SFP_BASE_10000_SR,
  178. XGBE_SFP_BASE_10000_LR,
  179. XGBE_SFP_BASE_10000_LRM,
  180. XGBE_SFP_BASE_10000_ER,
  181. XGBE_SFP_BASE_10000_CR,
  182. };
  183. enum xgbe_sfp_speed {
  184. XGBE_SFP_SPEED_UNKNOWN = 0,
  185. XGBE_SFP_SPEED_100_1000,
  186. XGBE_SFP_SPEED_1000,
  187. XGBE_SFP_SPEED_10000,
  188. };
  189. /* SFP Serial ID Base ID values relative to an offset of 0 */
  190. #define XGBE_SFP_BASE_ID 0
  191. #define XGBE_SFP_ID_SFP 0x03
  192. #define XGBE_SFP_BASE_EXT_ID 1
  193. #define XGBE_SFP_EXT_ID_SFP 0x04
  194. #define XGBE_SFP_BASE_10GBE_CC 3
  195. #define XGBE_SFP_BASE_10GBE_CC_SR BIT(4)
  196. #define XGBE_SFP_BASE_10GBE_CC_LR BIT(5)
  197. #define XGBE_SFP_BASE_10GBE_CC_LRM BIT(6)
  198. #define XGBE_SFP_BASE_10GBE_CC_ER BIT(7)
  199. #define XGBE_SFP_BASE_1GBE_CC 6
  200. #define XGBE_SFP_BASE_1GBE_CC_SX BIT(0)
  201. #define XGBE_SFP_BASE_1GBE_CC_LX BIT(1)
  202. #define XGBE_SFP_BASE_1GBE_CC_CX BIT(2)
  203. #define XGBE_SFP_BASE_1GBE_CC_T BIT(3)
  204. #define XGBE_SFP_BASE_CABLE 8
  205. #define XGBE_SFP_BASE_CABLE_PASSIVE BIT(2)
  206. #define XGBE_SFP_BASE_CABLE_ACTIVE BIT(3)
  207. #define XGBE_SFP_BASE_BR 12
  208. #define XGBE_SFP_BASE_BR_1GBE_MIN 0x0a
  209. #define XGBE_SFP_BASE_BR_1GBE_MAX 0x0d
  210. #define XGBE_SFP_BASE_BR_10GBE_MIN 0x64
  211. #define XGBE_SFP_BASE_BR_10GBE_MAX 0x68
  212. #define XGBE_SFP_BASE_CU_CABLE_LEN 18
  213. #define XGBE_SFP_BASE_VENDOR_NAME 20
  214. #define XGBE_SFP_BASE_VENDOR_NAME_LEN 16
  215. #define XGBE_SFP_BASE_VENDOR_PN 40
  216. #define XGBE_SFP_BASE_VENDOR_PN_LEN 16
  217. #define XGBE_SFP_BASE_VENDOR_REV 56
  218. #define XGBE_SFP_BASE_VENDOR_REV_LEN 4
  219. #define XGBE_SFP_BASE_CC 63
  220. /* SFP Serial ID Extended ID values relative to an offset of 64 */
  221. #define XGBE_SFP_BASE_VENDOR_SN 4
  222. #define XGBE_SFP_BASE_VENDOR_SN_LEN 16
  223. #define XGBE_SFP_EXTD_DIAG 28
  224. #define XGBE_SFP_EXTD_DIAG_ADDR_CHANGE BIT(2)
  225. #define XGBE_SFP_EXTD_SFF_8472 30
  226. #define XGBE_SFP_EXTD_CC 31
  227. struct xgbe_sfp_eeprom {
  228. u8 base[64];
  229. u8 extd[32];
  230. u8 vendor[32];
  231. };
  232. #define XGBE_BEL_FUSE_VENDOR "BEL-FUSE "
  233. #define XGBE_BEL_FUSE_PARTNO "1GBT-SFP06 "
  234. struct xgbe_sfp_ascii {
  235. union {
  236. char vendor[XGBE_SFP_BASE_VENDOR_NAME_LEN + 1];
  237. char partno[XGBE_SFP_BASE_VENDOR_PN_LEN + 1];
  238. char rev[XGBE_SFP_BASE_VENDOR_REV_LEN + 1];
  239. char serno[XGBE_SFP_BASE_VENDOR_SN_LEN + 1];
  240. } u;
  241. };
  242. /* MDIO PHY reset types */
  243. enum xgbe_mdio_reset {
  244. XGBE_MDIO_RESET_NONE = 0,
  245. XGBE_MDIO_RESET_I2C_GPIO,
  246. XGBE_MDIO_RESET_INT_GPIO,
  247. XGBE_MDIO_RESET_MAX,
  248. };
  249. /* Re-driver related definitions */
  250. enum xgbe_phy_redrv_if {
  251. XGBE_PHY_REDRV_IF_MDIO = 0,
  252. XGBE_PHY_REDRV_IF_I2C,
  253. XGBE_PHY_REDRV_IF_MAX,
  254. };
  255. enum xgbe_phy_redrv_model {
  256. XGBE_PHY_REDRV_MODEL_4223 = 0,
  257. XGBE_PHY_REDRV_MODEL_4227,
  258. XGBE_PHY_REDRV_MODEL_MAX,
  259. };
  260. enum xgbe_phy_redrv_mode {
  261. XGBE_PHY_REDRV_MODE_CX = 5,
  262. XGBE_PHY_REDRV_MODE_SR = 9,
  263. };
  264. #define XGBE_PHY_REDRV_MODE_REG 0x12b0
  265. /* PHY related configuration information */
  266. struct xgbe_phy_data {
  267. enum xgbe_port_mode port_mode;
  268. unsigned int port_id;
  269. unsigned int port_speeds;
  270. enum xgbe_conn_type conn_type;
  271. enum xgbe_mode cur_mode;
  272. enum xgbe_mode start_mode;
  273. unsigned int rrc_count;
  274. unsigned int mdio_addr;
  275. unsigned int comm_owned;
  276. /* SFP Support */
  277. enum xgbe_sfp_comm sfp_comm;
  278. unsigned int sfp_mux_address;
  279. unsigned int sfp_mux_channel;
  280. unsigned int sfp_gpio_address;
  281. unsigned int sfp_gpio_mask;
  282. unsigned int sfp_gpio_rx_los;
  283. unsigned int sfp_gpio_tx_fault;
  284. unsigned int sfp_gpio_mod_absent;
  285. unsigned int sfp_gpio_rate_select;
  286. unsigned int sfp_rx_los;
  287. unsigned int sfp_tx_fault;
  288. unsigned int sfp_mod_absent;
  289. unsigned int sfp_diags;
  290. unsigned int sfp_changed;
  291. unsigned int sfp_phy_avail;
  292. unsigned int sfp_cable_len;
  293. enum xgbe_sfp_base sfp_base;
  294. enum xgbe_sfp_cable sfp_cable;
  295. enum xgbe_sfp_speed sfp_speed;
  296. struct xgbe_sfp_eeprom sfp_eeprom;
  297. /* External PHY support */
  298. enum xgbe_mdio_mode phydev_mode;
  299. struct mii_bus *mii;
  300. struct phy_device *phydev;
  301. enum xgbe_mdio_reset mdio_reset;
  302. unsigned int mdio_reset_addr;
  303. unsigned int mdio_reset_gpio;
  304. /* Re-driver support */
  305. unsigned int redrv;
  306. unsigned int redrv_if;
  307. unsigned int redrv_addr;
  308. unsigned int redrv_lane;
  309. unsigned int redrv_model;
  310. };
  311. /* I2C, MDIO and GPIO lines are muxed, so only one device at a time */
  312. static DEFINE_MUTEX(xgbe_phy_comm_lock);
  313. static enum xgbe_an_mode xgbe_phy_an_mode(struct xgbe_prv_data *pdata);
  314. static int xgbe_phy_i2c_xfer(struct xgbe_prv_data *pdata,
  315. struct xgbe_i2c_op *i2c_op)
  316. {
  317. struct xgbe_phy_data *phy_data = pdata->phy_data;
  318. /* Be sure we own the bus */
  319. if (WARN_ON(!phy_data->comm_owned))
  320. return -EIO;
  321. return pdata->i2c_if.i2c_xfer(pdata, i2c_op);
  322. }
  323. static int xgbe_phy_redrv_write(struct xgbe_prv_data *pdata, unsigned int reg,
  324. unsigned int val)
  325. {
  326. struct xgbe_phy_data *phy_data = pdata->phy_data;
  327. struct xgbe_i2c_op i2c_op;
  328. __be16 *redrv_val;
  329. u8 redrv_data[5], csum;
  330. unsigned int i, retry;
  331. int ret;
  332. /* High byte of register contains read/write indicator */
  333. redrv_data[0] = ((reg >> 8) & 0xff) << 1;
  334. redrv_data[1] = reg & 0xff;
  335. redrv_val = (__be16 *)&redrv_data[2];
  336. *redrv_val = cpu_to_be16(val);
  337. /* Calculate 1 byte checksum */
  338. csum = 0;
  339. for (i = 0; i < 4; i++) {
  340. csum += redrv_data[i];
  341. if (redrv_data[i] > csum)
  342. csum++;
  343. }
  344. redrv_data[4] = ~csum;
  345. retry = 1;
  346. again1:
  347. i2c_op.cmd = XGBE_I2C_CMD_WRITE;
  348. i2c_op.target = phy_data->redrv_addr;
  349. i2c_op.len = sizeof(redrv_data);
  350. i2c_op.buf = redrv_data;
  351. ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
  352. if (ret) {
  353. if ((ret == -EAGAIN) && retry--)
  354. goto again1;
  355. return ret;
  356. }
  357. retry = 1;
  358. again2:
  359. i2c_op.cmd = XGBE_I2C_CMD_READ;
  360. i2c_op.target = phy_data->redrv_addr;
  361. i2c_op.len = 1;
  362. i2c_op.buf = redrv_data;
  363. ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
  364. if (ret) {
  365. if ((ret == -EAGAIN) && retry--)
  366. goto again2;
  367. return ret;
  368. }
  369. if (redrv_data[0] != 0xff) {
  370. netif_dbg(pdata, drv, pdata->netdev,
  371. "Redriver write checksum error\n");
  372. ret = -EIO;
  373. }
  374. return ret;
  375. }
  376. static int xgbe_phy_i2c_write(struct xgbe_prv_data *pdata, unsigned int target,
  377. void *val, unsigned int val_len)
  378. {
  379. struct xgbe_i2c_op i2c_op;
  380. int retry, ret;
  381. retry = 1;
  382. again:
  383. /* Write the specfied register */
  384. i2c_op.cmd = XGBE_I2C_CMD_WRITE;
  385. i2c_op.target = target;
  386. i2c_op.len = val_len;
  387. i2c_op.buf = val;
  388. ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
  389. if ((ret == -EAGAIN) && retry--)
  390. goto again;
  391. return ret;
  392. }
  393. static int xgbe_phy_i2c_read(struct xgbe_prv_data *pdata, unsigned int target,
  394. void *reg, unsigned int reg_len,
  395. void *val, unsigned int val_len)
  396. {
  397. struct xgbe_i2c_op i2c_op;
  398. int retry, ret;
  399. retry = 1;
  400. again1:
  401. /* Set the specified register to read */
  402. i2c_op.cmd = XGBE_I2C_CMD_WRITE;
  403. i2c_op.target = target;
  404. i2c_op.len = reg_len;
  405. i2c_op.buf = reg;
  406. ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
  407. if (ret) {
  408. if ((ret == -EAGAIN) && retry--)
  409. goto again1;
  410. return ret;
  411. }
  412. retry = 1;
  413. again2:
  414. /* Read the specfied register */
  415. i2c_op.cmd = XGBE_I2C_CMD_READ;
  416. i2c_op.target = target;
  417. i2c_op.len = val_len;
  418. i2c_op.buf = val;
  419. ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
  420. if ((ret == -EAGAIN) && retry--)
  421. goto again2;
  422. return ret;
  423. }
  424. static int xgbe_phy_sfp_put_mux(struct xgbe_prv_data *pdata)
  425. {
  426. struct xgbe_phy_data *phy_data = pdata->phy_data;
  427. struct xgbe_i2c_op i2c_op;
  428. u8 mux_channel;
  429. if (phy_data->sfp_comm == XGBE_SFP_COMM_DIRECT)
  430. return 0;
  431. /* Select no mux channels */
  432. mux_channel = 0;
  433. i2c_op.cmd = XGBE_I2C_CMD_WRITE;
  434. i2c_op.target = phy_data->sfp_mux_address;
  435. i2c_op.len = sizeof(mux_channel);
  436. i2c_op.buf = &mux_channel;
  437. return xgbe_phy_i2c_xfer(pdata, &i2c_op);
  438. }
  439. static int xgbe_phy_sfp_get_mux(struct xgbe_prv_data *pdata)
  440. {
  441. struct xgbe_phy_data *phy_data = pdata->phy_data;
  442. struct xgbe_i2c_op i2c_op;
  443. u8 mux_channel;
  444. if (phy_data->sfp_comm == XGBE_SFP_COMM_DIRECT)
  445. return 0;
  446. /* Select desired mux channel */
  447. mux_channel = 1 << phy_data->sfp_mux_channel;
  448. i2c_op.cmd = XGBE_I2C_CMD_WRITE;
  449. i2c_op.target = phy_data->sfp_mux_address;
  450. i2c_op.len = sizeof(mux_channel);
  451. i2c_op.buf = &mux_channel;
  452. return xgbe_phy_i2c_xfer(pdata, &i2c_op);
  453. }
  454. static void xgbe_phy_put_comm_ownership(struct xgbe_prv_data *pdata)
  455. {
  456. struct xgbe_phy_data *phy_data = pdata->phy_data;
  457. phy_data->comm_owned = 0;
  458. mutex_unlock(&xgbe_phy_comm_lock);
  459. }
  460. static int xgbe_phy_get_comm_ownership(struct xgbe_prv_data *pdata)
  461. {
  462. struct xgbe_phy_data *phy_data = pdata->phy_data;
  463. unsigned long timeout;
  464. unsigned int mutex_id;
  465. if (phy_data->comm_owned)
  466. return 0;
  467. /* The I2C and MDIO/GPIO bus is multiplexed between multiple devices,
  468. * the driver needs to take the software mutex and then the hardware
  469. * mutexes before being able to use the busses.
  470. */
  471. mutex_lock(&xgbe_phy_comm_lock);
  472. /* Clear the mutexes */
  473. XP_IOWRITE(pdata, XP_I2C_MUTEX, XGBE_MUTEX_RELEASE);
  474. XP_IOWRITE(pdata, XP_MDIO_MUTEX, XGBE_MUTEX_RELEASE);
  475. /* Mutex formats are the same for I2C and MDIO/GPIO */
  476. mutex_id = 0;
  477. XP_SET_BITS(mutex_id, XP_I2C_MUTEX, ID, phy_data->port_id);
  478. XP_SET_BITS(mutex_id, XP_I2C_MUTEX, ACTIVE, 1);
  479. timeout = jiffies + (5 * HZ);
  480. while (time_before(jiffies, timeout)) {
  481. /* Must be all zeroes in order to obtain the mutex */
  482. if (XP_IOREAD(pdata, XP_I2C_MUTEX) ||
  483. XP_IOREAD(pdata, XP_MDIO_MUTEX)) {
  484. usleep_range(100, 200);
  485. continue;
  486. }
  487. /* Obtain the mutex */
  488. XP_IOWRITE(pdata, XP_I2C_MUTEX, mutex_id);
  489. XP_IOWRITE(pdata, XP_MDIO_MUTEX, mutex_id);
  490. phy_data->comm_owned = 1;
  491. return 0;
  492. }
  493. mutex_unlock(&xgbe_phy_comm_lock);
  494. netdev_err(pdata->netdev, "unable to obtain hardware mutexes\n");
  495. return -ETIMEDOUT;
  496. }
  497. static int xgbe_phy_mdio_mii_write(struct xgbe_prv_data *pdata, int addr,
  498. int reg, u16 val)
  499. {
  500. struct xgbe_phy_data *phy_data = pdata->phy_data;
  501. if (reg & MII_ADDR_C45) {
  502. if (phy_data->phydev_mode != XGBE_MDIO_MODE_CL45)
  503. return -ENOTSUPP;
  504. } else {
  505. if (phy_data->phydev_mode != XGBE_MDIO_MODE_CL22)
  506. return -ENOTSUPP;
  507. }
  508. return pdata->hw_if.write_ext_mii_regs(pdata, addr, reg, val);
  509. }
  510. static int xgbe_phy_i2c_mii_write(struct xgbe_prv_data *pdata, int reg, u16 val)
  511. {
  512. __be16 *mii_val;
  513. u8 mii_data[3];
  514. int ret;
  515. ret = xgbe_phy_sfp_get_mux(pdata);
  516. if (ret)
  517. return ret;
  518. mii_data[0] = reg & 0xff;
  519. mii_val = (__be16 *)&mii_data[1];
  520. *mii_val = cpu_to_be16(val);
  521. ret = xgbe_phy_i2c_write(pdata, XGBE_SFP_PHY_ADDRESS,
  522. mii_data, sizeof(mii_data));
  523. xgbe_phy_sfp_put_mux(pdata);
  524. return ret;
  525. }
  526. static int xgbe_phy_mii_write(struct mii_bus *mii, int addr, int reg, u16 val)
  527. {
  528. struct xgbe_prv_data *pdata = mii->priv;
  529. struct xgbe_phy_data *phy_data = pdata->phy_data;
  530. int ret;
  531. ret = xgbe_phy_get_comm_ownership(pdata);
  532. if (ret)
  533. return ret;
  534. if (phy_data->conn_type == XGBE_CONN_TYPE_SFP)
  535. ret = xgbe_phy_i2c_mii_write(pdata, reg, val);
  536. else if (phy_data->conn_type & XGBE_CONN_TYPE_MDIO)
  537. ret = xgbe_phy_mdio_mii_write(pdata, addr, reg, val);
  538. else
  539. ret = -ENOTSUPP;
  540. xgbe_phy_put_comm_ownership(pdata);
  541. return ret;
  542. }
  543. static int xgbe_phy_mdio_mii_read(struct xgbe_prv_data *pdata, int addr,
  544. int reg)
  545. {
  546. struct xgbe_phy_data *phy_data = pdata->phy_data;
  547. if (reg & MII_ADDR_C45) {
  548. if (phy_data->phydev_mode != XGBE_MDIO_MODE_CL45)
  549. return -ENOTSUPP;
  550. } else {
  551. if (phy_data->phydev_mode != XGBE_MDIO_MODE_CL22)
  552. return -ENOTSUPP;
  553. }
  554. return pdata->hw_if.read_ext_mii_regs(pdata, addr, reg);
  555. }
  556. static int xgbe_phy_i2c_mii_read(struct xgbe_prv_data *pdata, int reg)
  557. {
  558. __be16 mii_val;
  559. u8 mii_reg;
  560. int ret;
  561. ret = xgbe_phy_sfp_get_mux(pdata);
  562. if (ret)
  563. return ret;
  564. mii_reg = reg;
  565. ret = xgbe_phy_i2c_read(pdata, XGBE_SFP_PHY_ADDRESS,
  566. &mii_reg, sizeof(mii_reg),
  567. &mii_val, sizeof(mii_val));
  568. if (!ret)
  569. ret = be16_to_cpu(mii_val);
  570. xgbe_phy_sfp_put_mux(pdata);
  571. return ret;
  572. }
  573. static int xgbe_phy_mii_read(struct mii_bus *mii, int addr, int reg)
  574. {
  575. struct xgbe_prv_data *pdata = mii->priv;
  576. struct xgbe_phy_data *phy_data = pdata->phy_data;
  577. int ret;
  578. ret = xgbe_phy_get_comm_ownership(pdata);
  579. if (ret)
  580. return ret;
  581. if (phy_data->conn_type == XGBE_CONN_TYPE_SFP)
  582. ret = xgbe_phy_i2c_mii_read(pdata, reg);
  583. else if (phy_data->conn_type & XGBE_CONN_TYPE_MDIO)
  584. ret = xgbe_phy_mdio_mii_read(pdata, addr, reg);
  585. else
  586. ret = -ENOTSUPP;
  587. xgbe_phy_put_comm_ownership(pdata);
  588. return ret;
  589. }
  590. static void xgbe_phy_sfp_phy_settings(struct xgbe_prv_data *pdata)
  591. {
  592. struct xgbe_phy_data *phy_data = pdata->phy_data;
  593. if (phy_data->sfp_mod_absent) {
  594. pdata->phy.speed = SPEED_UNKNOWN;
  595. pdata->phy.duplex = DUPLEX_UNKNOWN;
  596. pdata->phy.autoneg = AUTONEG_ENABLE;
  597. pdata->phy.advertising = pdata->phy.supported;
  598. }
  599. pdata->phy.advertising &= ~ADVERTISED_Autoneg;
  600. pdata->phy.advertising &= ~ADVERTISED_TP;
  601. pdata->phy.advertising &= ~ADVERTISED_FIBRE;
  602. pdata->phy.advertising &= ~ADVERTISED_100baseT_Full;
  603. pdata->phy.advertising &= ~ADVERTISED_1000baseT_Full;
  604. pdata->phy.advertising &= ~ADVERTISED_10000baseT_Full;
  605. pdata->phy.advertising &= ~ADVERTISED_10000baseR_FEC;
  606. switch (phy_data->sfp_base) {
  607. case XGBE_SFP_BASE_1000_T:
  608. case XGBE_SFP_BASE_1000_SX:
  609. case XGBE_SFP_BASE_1000_LX:
  610. case XGBE_SFP_BASE_1000_CX:
  611. pdata->phy.speed = SPEED_UNKNOWN;
  612. pdata->phy.duplex = DUPLEX_UNKNOWN;
  613. pdata->phy.autoneg = AUTONEG_ENABLE;
  614. pdata->phy.advertising |= ADVERTISED_Autoneg;
  615. break;
  616. case XGBE_SFP_BASE_10000_SR:
  617. case XGBE_SFP_BASE_10000_LR:
  618. case XGBE_SFP_BASE_10000_LRM:
  619. case XGBE_SFP_BASE_10000_ER:
  620. case XGBE_SFP_BASE_10000_CR:
  621. default:
  622. pdata->phy.speed = SPEED_10000;
  623. pdata->phy.duplex = DUPLEX_FULL;
  624. pdata->phy.autoneg = AUTONEG_DISABLE;
  625. break;
  626. }
  627. switch (phy_data->sfp_base) {
  628. case XGBE_SFP_BASE_1000_T:
  629. case XGBE_SFP_BASE_1000_CX:
  630. case XGBE_SFP_BASE_10000_CR:
  631. pdata->phy.advertising |= ADVERTISED_TP;
  632. break;
  633. default:
  634. pdata->phy.advertising |= ADVERTISED_FIBRE;
  635. }
  636. switch (phy_data->sfp_speed) {
  637. case XGBE_SFP_SPEED_100_1000:
  638. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100)
  639. pdata->phy.advertising |= ADVERTISED_100baseT_Full;
  640. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000)
  641. pdata->phy.advertising |= ADVERTISED_1000baseT_Full;
  642. break;
  643. case XGBE_SFP_SPEED_1000:
  644. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000)
  645. pdata->phy.advertising |= ADVERTISED_1000baseT_Full;
  646. break;
  647. case XGBE_SFP_SPEED_10000:
  648. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000)
  649. pdata->phy.advertising |= ADVERTISED_10000baseT_Full;
  650. break;
  651. default:
  652. /* Choose the fastest supported speed */
  653. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000)
  654. pdata->phy.advertising |= ADVERTISED_10000baseT_Full;
  655. else if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000)
  656. pdata->phy.advertising |= ADVERTISED_1000baseT_Full;
  657. else if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100)
  658. pdata->phy.advertising |= ADVERTISED_100baseT_Full;
  659. }
  660. }
  661. static bool xgbe_phy_sfp_bit_rate(struct xgbe_sfp_eeprom *sfp_eeprom,
  662. enum xgbe_sfp_speed sfp_speed)
  663. {
  664. u8 *sfp_base, min, max;
  665. sfp_base = sfp_eeprom->base;
  666. switch (sfp_speed) {
  667. case XGBE_SFP_SPEED_1000:
  668. min = XGBE_SFP_BASE_BR_1GBE_MIN;
  669. max = XGBE_SFP_BASE_BR_1GBE_MAX;
  670. break;
  671. case XGBE_SFP_SPEED_10000:
  672. min = XGBE_SFP_BASE_BR_10GBE_MIN;
  673. max = XGBE_SFP_BASE_BR_10GBE_MAX;
  674. break;
  675. default:
  676. return false;
  677. }
  678. return ((sfp_base[XGBE_SFP_BASE_BR] >= min) &&
  679. (sfp_base[XGBE_SFP_BASE_BR] <= max));
  680. }
  681. static void xgbe_phy_free_phy_device(struct xgbe_prv_data *pdata)
  682. {
  683. struct xgbe_phy_data *phy_data = pdata->phy_data;
  684. if (phy_data->phydev) {
  685. phy_detach(phy_data->phydev);
  686. phy_device_remove(phy_data->phydev);
  687. phy_device_free(phy_data->phydev);
  688. phy_data->phydev = NULL;
  689. }
  690. }
  691. static bool xgbe_phy_finisar_phy_quirks(struct xgbe_prv_data *pdata)
  692. {
  693. struct xgbe_phy_data *phy_data = pdata->phy_data;
  694. unsigned int phy_id = phy_data->phydev->phy_id;
  695. if ((phy_id & 0xfffffff0) != 0x01ff0cc0)
  696. return false;
  697. /* Enable Base-T AN */
  698. phy_write(phy_data->phydev, 0x16, 0x0001);
  699. phy_write(phy_data->phydev, 0x00, 0x9140);
  700. phy_write(phy_data->phydev, 0x16, 0x0000);
  701. /* Enable SGMII at 100Base-T/1000Base-T Full Duplex */
  702. phy_write(phy_data->phydev, 0x1b, 0x9084);
  703. phy_write(phy_data->phydev, 0x09, 0x0e00);
  704. phy_write(phy_data->phydev, 0x00, 0x8140);
  705. phy_write(phy_data->phydev, 0x04, 0x0d01);
  706. phy_write(phy_data->phydev, 0x00, 0x9140);
  707. phy_data->phydev->supported = PHY_GBIT_FEATURES;
  708. phy_data->phydev->supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
  709. phy_data->phydev->advertising = phy_data->phydev->supported;
  710. netif_dbg(pdata, drv, pdata->netdev,
  711. "Finisar PHY quirk in place\n");
  712. return true;
  713. }
  714. static void xgbe_phy_external_phy_quirks(struct xgbe_prv_data *pdata)
  715. {
  716. if (xgbe_phy_finisar_phy_quirks(pdata))
  717. return;
  718. }
  719. static int xgbe_phy_find_phy_device(struct xgbe_prv_data *pdata)
  720. {
  721. struct xgbe_phy_data *phy_data = pdata->phy_data;
  722. struct phy_device *phydev;
  723. int ret;
  724. /* If we already have a PHY, just return */
  725. if (phy_data->phydev)
  726. return 0;
  727. /* Check for the use of an external PHY */
  728. if (phy_data->phydev_mode == XGBE_MDIO_MODE_NONE)
  729. return 0;
  730. /* For SFP, only use an external PHY if available */
  731. if ((phy_data->port_mode == XGBE_PORT_MODE_SFP) &&
  732. !phy_data->sfp_phy_avail)
  733. return 0;
  734. /* Create and connect to the PHY device */
  735. phydev = get_phy_device(phy_data->mii, phy_data->mdio_addr,
  736. (phy_data->phydev_mode == XGBE_MDIO_MODE_CL45));
  737. if (IS_ERR(phydev)) {
  738. netdev_err(pdata->netdev, "get_phy_device failed\n");
  739. return -ENODEV;
  740. }
  741. netif_dbg(pdata, drv, pdata->netdev, "external PHY id is %#010x\n",
  742. phydev->phy_id);
  743. /*TODO: If c45, add request_module based on one of the MMD ids? */
  744. ret = phy_device_register(phydev);
  745. if (ret) {
  746. netdev_err(pdata->netdev, "phy_device_register failed\n");
  747. phy_device_free(phydev);
  748. return ret;
  749. }
  750. ret = phy_attach_direct(pdata->netdev, phydev, phydev->dev_flags,
  751. PHY_INTERFACE_MODE_SGMII);
  752. if (ret) {
  753. netdev_err(pdata->netdev, "phy_attach_direct failed\n");
  754. phy_device_remove(phydev);
  755. phy_device_free(phydev);
  756. return ret;
  757. }
  758. phy_data->phydev = phydev;
  759. xgbe_phy_external_phy_quirks(pdata);
  760. phydev->advertising &= pdata->phy.advertising;
  761. phy_start_aneg(phy_data->phydev);
  762. return 0;
  763. }
  764. static void xgbe_phy_sfp_external_phy(struct xgbe_prv_data *pdata)
  765. {
  766. struct xgbe_phy_data *phy_data = pdata->phy_data;
  767. int ret;
  768. if (!phy_data->sfp_changed)
  769. return;
  770. phy_data->sfp_phy_avail = 0;
  771. if (phy_data->sfp_base != XGBE_SFP_BASE_1000_T)
  772. return;
  773. /* Check access to the PHY by reading CTRL1 */
  774. ret = xgbe_phy_i2c_mii_read(pdata, MII_BMCR);
  775. if (ret < 0)
  776. return;
  777. /* Successfully accessed the PHY */
  778. phy_data->sfp_phy_avail = 1;
  779. }
  780. static bool xgbe_phy_belfuse_parse_quirks(struct xgbe_prv_data *pdata)
  781. {
  782. struct xgbe_phy_data *phy_data = pdata->phy_data;
  783. struct xgbe_sfp_eeprom *sfp_eeprom = &phy_data->sfp_eeprom;
  784. if (memcmp(&sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_NAME],
  785. XGBE_BEL_FUSE_VENDOR, XGBE_SFP_BASE_VENDOR_NAME_LEN))
  786. return false;
  787. if (!memcmp(&sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_PN],
  788. XGBE_BEL_FUSE_PARTNO, XGBE_SFP_BASE_VENDOR_PN_LEN)) {
  789. phy_data->sfp_base = XGBE_SFP_BASE_1000_SX;
  790. phy_data->sfp_cable = XGBE_SFP_CABLE_ACTIVE;
  791. phy_data->sfp_speed = XGBE_SFP_SPEED_1000;
  792. if (phy_data->sfp_changed)
  793. netif_dbg(pdata, drv, pdata->netdev,
  794. "Bel-Fuse SFP quirk in place\n");
  795. return true;
  796. }
  797. return false;
  798. }
  799. static bool xgbe_phy_sfp_parse_quirks(struct xgbe_prv_data *pdata)
  800. {
  801. if (xgbe_phy_belfuse_parse_quirks(pdata))
  802. return true;
  803. return false;
  804. }
  805. static void xgbe_phy_sfp_parse_eeprom(struct xgbe_prv_data *pdata)
  806. {
  807. struct xgbe_phy_data *phy_data = pdata->phy_data;
  808. struct xgbe_sfp_eeprom *sfp_eeprom = &phy_data->sfp_eeprom;
  809. u8 *sfp_base;
  810. sfp_base = sfp_eeprom->base;
  811. if (sfp_base[XGBE_SFP_BASE_ID] != XGBE_SFP_ID_SFP)
  812. return;
  813. if (sfp_base[XGBE_SFP_BASE_EXT_ID] != XGBE_SFP_EXT_ID_SFP)
  814. return;
  815. if (xgbe_phy_sfp_parse_quirks(pdata))
  816. return;
  817. /* Assume ACTIVE cable unless told it is PASSIVE */
  818. if (sfp_base[XGBE_SFP_BASE_CABLE] & XGBE_SFP_BASE_CABLE_PASSIVE) {
  819. phy_data->sfp_cable = XGBE_SFP_CABLE_PASSIVE;
  820. phy_data->sfp_cable_len = sfp_base[XGBE_SFP_BASE_CU_CABLE_LEN];
  821. } else {
  822. phy_data->sfp_cable = XGBE_SFP_CABLE_ACTIVE;
  823. }
  824. /* Determine the type of SFP */
  825. if (sfp_base[XGBE_SFP_BASE_10GBE_CC] & XGBE_SFP_BASE_10GBE_CC_SR)
  826. phy_data->sfp_base = XGBE_SFP_BASE_10000_SR;
  827. else if (sfp_base[XGBE_SFP_BASE_10GBE_CC] & XGBE_SFP_BASE_10GBE_CC_LR)
  828. phy_data->sfp_base = XGBE_SFP_BASE_10000_LR;
  829. else if (sfp_base[XGBE_SFP_BASE_10GBE_CC] & XGBE_SFP_BASE_10GBE_CC_LRM)
  830. phy_data->sfp_base = XGBE_SFP_BASE_10000_LRM;
  831. else if (sfp_base[XGBE_SFP_BASE_10GBE_CC] & XGBE_SFP_BASE_10GBE_CC_ER)
  832. phy_data->sfp_base = XGBE_SFP_BASE_10000_ER;
  833. else if (sfp_base[XGBE_SFP_BASE_1GBE_CC] & XGBE_SFP_BASE_1GBE_CC_SX)
  834. phy_data->sfp_base = XGBE_SFP_BASE_1000_SX;
  835. else if (sfp_base[XGBE_SFP_BASE_1GBE_CC] & XGBE_SFP_BASE_1GBE_CC_LX)
  836. phy_data->sfp_base = XGBE_SFP_BASE_1000_LX;
  837. else if (sfp_base[XGBE_SFP_BASE_1GBE_CC] & XGBE_SFP_BASE_1GBE_CC_CX)
  838. phy_data->sfp_base = XGBE_SFP_BASE_1000_CX;
  839. else if (sfp_base[XGBE_SFP_BASE_1GBE_CC] & XGBE_SFP_BASE_1GBE_CC_T)
  840. phy_data->sfp_base = XGBE_SFP_BASE_1000_T;
  841. else if ((phy_data->sfp_cable == XGBE_SFP_CABLE_PASSIVE) &&
  842. xgbe_phy_sfp_bit_rate(sfp_eeprom, XGBE_SFP_SPEED_10000))
  843. phy_data->sfp_base = XGBE_SFP_BASE_10000_CR;
  844. switch (phy_data->sfp_base) {
  845. case XGBE_SFP_BASE_1000_T:
  846. phy_data->sfp_speed = XGBE_SFP_SPEED_100_1000;
  847. break;
  848. case XGBE_SFP_BASE_1000_SX:
  849. case XGBE_SFP_BASE_1000_LX:
  850. case XGBE_SFP_BASE_1000_CX:
  851. phy_data->sfp_speed = XGBE_SFP_SPEED_1000;
  852. break;
  853. case XGBE_SFP_BASE_10000_SR:
  854. case XGBE_SFP_BASE_10000_LR:
  855. case XGBE_SFP_BASE_10000_LRM:
  856. case XGBE_SFP_BASE_10000_ER:
  857. case XGBE_SFP_BASE_10000_CR:
  858. phy_data->sfp_speed = XGBE_SFP_SPEED_10000;
  859. break;
  860. default:
  861. break;
  862. }
  863. }
  864. static void xgbe_phy_sfp_eeprom_info(struct xgbe_prv_data *pdata,
  865. struct xgbe_sfp_eeprom *sfp_eeprom)
  866. {
  867. struct xgbe_sfp_ascii sfp_ascii;
  868. char *sfp_data = (char *)&sfp_ascii;
  869. netif_dbg(pdata, drv, pdata->netdev, "SFP detected:\n");
  870. memcpy(sfp_data, &sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_NAME],
  871. XGBE_SFP_BASE_VENDOR_NAME_LEN);
  872. sfp_data[XGBE_SFP_BASE_VENDOR_NAME_LEN] = '\0';
  873. netif_dbg(pdata, drv, pdata->netdev, " vendor: %s\n",
  874. sfp_data);
  875. memcpy(sfp_data, &sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_PN],
  876. XGBE_SFP_BASE_VENDOR_PN_LEN);
  877. sfp_data[XGBE_SFP_BASE_VENDOR_PN_LEN] = '\0';
  878. netif_dbg(pdata, drv, pdata->netdev, " part number: %s\n",
  879. sfp_data);
  880. memcpy(sfp_data, &sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_REV],
  881. XGBE_SFP_BASE_VENDOR_REV_LEN);
  882. sfp_data[XGBE_SFP_BASE_VENDOR_REV_LEN] = '\0';
  883. netif_dbg(pdata, drv, pdata->netdev, " revision level: %s\n",
  884. sfp_data);
  885. memcpy(sfp_data, &sfp_eeprom->extd[XGBE_SFP_BASE_VENDOR_SN],
  886. XGBE_SFP_BASE_VENDOR_SN_LEN);
  887. sfp_data[XGBE_SFP_BASE_VENDOR_SN_LEN] = '\0';
  888. netif_dbg(pdata, drv, pdata->netdev, " serial number: %s\n",
  889. sfp_data);
  890. }
  891. static bool xgbe_phy_sfp_verify_eeprom(u8 cc_in, u8 *buf, unsigned int len)
  892. {
  893. u8 cc;
  894. for (cc = 0; len; buf++, len--)
  895. cc += *buf;
  896. return (cc == cc_in) ? true : false;
  897. }
  898. static int xgbe_phy_sfp_read_eeprom(struct xgbe_prv_data *pdata)
  899. {
  900. struct xgbe_phy_data *phy_data = pdata->phy_data;
  901. struct xgbe_sfp_eeprom sfp_eeprom;
  902. u8 eeprom_addr;
  903. int ret;
  904. ret = xgbe_phy_sfp_get_mux(pdata);
  905. if (ret) {
  906. netdev_err(pdata->netdev, "I2C error setting SFP MUX\n");
  907. return ret;
  908. }
  909. /* Read the SFP serial ID eeprom */
  910. eeprom_addr = 0;
  911. ret = xgbe_phy_i2c_read(pdata, XGBE_SFP_SERIAL_ID_ADDRESS,
  912. &eeprom_addr, sizeof(eeprom_addr),
  913. &sfp_eeprom, sizeof(sfp_eeprom));
  914. if (ret) {
  915. netdev_err(pdata->netdev, "I2C error reading SFP EEPROM\n");
  916. goto put;
  917. }
  918. /* Validate the contents read */
  919. if (!xgbe_phy_sfp_verify_eeprom(sfp_eeprom.base[XGBE_SFP_BASE_CC],
  920. sfp_eeprom.base,
  921. sizeof(sfp_eeprom.base) - 1)) {
  922. ret = -EINVAL;
  923. goto put;
  924. }
  925. if (!xgbe_phy_sfp_verify_eeprom(sfp_eeprom.extd[XGBE_SFP_EXTD_CC],
  926. sfp_eeprom.extd,
  927. sizeof(sfp_eeprom.extd) - 1)) {
  928. ret = -EINVAL;
  929. goto put;
  930. }
  931. /* Check for an added or changed SFP */
  932. if (memcmp(&phy_data->sfp_eeprom, &sfp_eeprom, sizeof(sfp_eeprom))) {
  933. phy_data->sfp_changed = 1;
  934. if (netif_msg_drv(pdata))
  935. xgbe_phy_sfp_eeprom_info(pdata, &sfp_eeprom);
  936. memcpy(&phy_data->sfp_eeprom, &sfp_eeprom, sizeof(sfp_eeprom));
  937. if (sfp_eeprom.extd[XGBE_SFP_EXTD_SFF_8472]) {
  938. u8 diag_type = sfp_eeprom.extd[XGBE_SFP_EXTD_DIAG];
  939. if (!(diag_type & XGBE_SFP_EXTD_DIAG_ADDR_CHANGE))
  940. phy_data->sfp_diags = 1;
  941. }
  942. xgbe_phy_free_phy_device(pdata);
  943. } else {
  944. phy_data->sfp_changed = 0;
  945. }
  946. put:
  947. xgbe_phy_sfp_put_mux(pdata);
  948. return ret;
  949. }
  950. static void xgbe_phy_sfp_signals(struct xgbe_prv_data *pdata)
  951. {
  952. struct xgbe_phy_data *phy_data = pdata->phy_data;
  953. unsigned int gpio_input;
  954. u8 gpio_reg, gpio_ports[2];
  955. int ret;
  956. /* Read the input port registers */
  957. gpio_reg = 0;
  958. ret = xgbe_phy_i2c_read(pdata, phy_data->sfp_gpio_address,
  959. &gpio_reg, sizeof(gpio_reg),
  960. gpio_ports, sizeof(gpio_ports));
  961. if (ret) {
  962. netdev_err(pdata->netdev, "I2C error reading SFP GPIOs\n");
  963. return;
  964. }
  965. gpio_input = (gpio_ports[1] << 8) | gpio_ports[0];
  966. if (phy_data->sfp_gpio_mask & XGBE_GPIO_NO_MOD_ABSENT) {
  967. /* No GPIO, just assume the module is present for now */
  968. phy_data->sfp_mod_absent = 0;
  969. } else {
  970. if (!(gpio_input & (1 << phy_data->sfp_gpio_mod_absent)))
  971. phy_data->sfp_mod_absent = 0;
  972. }
  973. if (!(phy_data->sfp_gpio_mask & XGBE_GPIO_NO_RX_LOS) &&
  974. (gpio_input & (1 << phy_data->sfp_gpio_rx_los)))
  975. phy_data->sfp_rx_los = 1;
  976. if (!(phy_data->sfp_gpio_mask & XGBE_GPIO_NO_TX_FAULT) &&
  977. (gpio_input & (1 << phy_data->sfp_gpio_tx_fault)))
  978. phy_data->sfp_tx_fault = 1;
  979. }
  980. static void xgbe_phy_sfp_mod_absent(struct xgbe_prv_data *pdata)
  981. {
  982. struct xgbe_phy_data *phy_data = pdata->phy_data;
  983. xgbe_phy_free_phy_device(pdata);
  984. phy_data->sfp_mod_absent = 1;
  985. phy_data->sfp_phy_avail = 0;
  986. memset(&phy_data->sfp_eeprom, 0, sizeof(phy_data->sfp_eeprom));
  987. }
  988. static void xgbe_phy_sfp_reset(struct xgbe_phy_data *phy_data)
  989. {
  990. phy_data->sfp_rx_los = 0;
  991. phy_data->sfp_tx_fault = 0;
  992. phy_data->sfp_mod_absent = 1;
  993. phy_data->sfp_diags = 0;
  994. phy_data->sfp_base = XGBE_SFP_BASE_UNKNOWN;
  995. phy_data->sfp_cable = XGBE_SFP_CABLE_UNKNOWN;
  996. phy_data->sfp_speed = XGBE_SFP_SPEED_UNKNOWN;
  997. }
  998. static void xgbe_phy_sfp_detect(struct xgbe_prv_data *pdata)
  999. {
  1000. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1001. int ret;
  1002. /* Reset the SFP signals and info */
  1003. xgbe_phy_sfp_reset(phy_data);
  1004. ret = xgbe_phy_get_comm_ownership(pdata);
  1005. if (ret)
  1006. return;
  1007. /* Read the SFP signals and check for module presence */
  1008. xgbe_phy_sfp_signals(pdata);
  1009. if (phy_data->sfp_mod_absent) {
  1010. xgbe_phy_sfp_mod_absent(pdata);
  1011. goto put;
  1012. }
  1013. ret = xgbe_phy_sfp_read_eeprom(pdata);
  1014. if (ret) {
  1015. /* Treat any error as if there isn't an SFP plugged in */
  1016. xgbe_phy_sfp_reset(phy_data);
  1017. xgbe_phy_sfp_mod_absent(pdata);
  1018. goto put;
  1019. }
  1020. xgbe_phy_sfp_parse_eeprom(pdata);
  1021. xgbe_phy_sfp_external_phy(pdata);
  1022. put:
  1023. xgbe_phy_sfp_phy_settings(pdata);
  1024. xgbe_phy_put_comm_ownership(pdata);
  1025. }
  1026. static void xgbe_phy_phydev_flowctrl(struct xgbe_prv_data *pdata)
  1027. {
  1028. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1029. u16 lcl_adv = 0, rmt_adv = 0;
  1030. u8 fc;
  1031. pdata->phy.tx_pause = 0;
  1032. pdata->phy.rx_pause = 0;
  1033. if (!phy_data->phydev)
  1034. return;
  1035. if (phy_data->phydev->advertising & ADVERTISED_Pause)
  1036. lcl_adv |= ADVERTISE_PAUSE_CAP;
  1037. if (phy_data->phydev->advertising & ADVERTISED_Asym_Pause)
  1038. lcl_adv |= ADVERTISE_PAUSE_ASYM;
  1039. if (phy_data->phydev->pause) {
  1040. pdata->phy.lp_advertising |= ADVERTISED_Pause;
  1041. rmt_adv |= LPA_PAUSE_CAP;
  1042. }
  1043. if (phy_data->phydev->asym_pause) {
  1044. pdata->phy.lp_advertising |= ADVERTISED_Asym_Pause;
  1045. rmt_adv |= LPA_PAUSE_ASYM;
  1046. }
  1047. fc = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
  1048. if (fc & FLOW_CTRL_TX)
  1049. pdata->phy.tx_pause = 1;
  1050. if (fc & FLOW_CTRL_RX)
  1051. pdata->phy.rx_pause = 1;
  1052. }
  1053. static enum xgbe_mode xgbe_phy_an37_sgmii_outcome(struct xgbe_prv_data *pdata)
  1054. {
  1055. enum xgbe_mode mode;
  1056. pdata->phy.lp_advertising |= ADVERTISED_Autoneg;
  1057. pdata->phy.lp_advertising |= ADVERTISED_TP;
  1058. /* Use external PHY to determine flow control */
  1059. if (pdata->phy.pause_autoneg)
  1060. xgbe_phy_phydev_flowctrl(pdata);
  1061. switch (pdata->an_status & XGBE_SGMII_AN_LINK_SPEED) {
  1062. case XGBE_SGMII_AN_LINK_SPEED_100:
  1063. if (pdata->an_status & XGBE_SGMII_AN_LINK_DUPLEX) {
  1064. pdata->phy.lp_advertising |= ADVERTISED_100baseT_Full;
  1065. mode = XGBE_MODE_SGMII_100;
  1066. } else {
  1067. /* Half-duplex not supported */
  1068. pdata->phy.lp_advertising |= ADVERTISED_100baseT_Half;
  1069. mode = XGBE_MODE_UNKNOWN;
  1070. }
  1071. break;
  1072. case XGBE_SGMII_AN_LINK_SPEED_1000:
  1073. if (pdata->an_status & XGBE_SGMII_AN_LINK_DUPLEX) {
  1074. pdata->phy.lp_advertising |= ADVERTISED_1000baseT_Full;
  1075. mode = XGBE_MODE_SGMII_1000;
  1076. } else {
  1077. /* Half-duplex not supported */
  1078. pdata->phy.lp_advertising |= ADVERTISED_1000baseT_Half;
  1079. mode = XGBE_MODE_UNKNOWN;
  1080. }
  1081. break;
  1082. default:
  1083. mode = XGBE_MODE_UNKNOWN;
  1084. }
  1085. return mode;
  1086. }
  1087. static enum xgbe_mode xgbe_phy_an37_outcome(struct xgbe_prv_data *pdata)
  1088. {
  1089. enum xgbe_mode mode;
  1090. unsigned int ad_reg, lp_reg;
  1091. pdata->phy.lp_advertising |= ADVERTISED_Autoneg;
  1092. pdata->phy.lp_advertising |= ADVERTISED_FIBRE;
  1093. /* Compare Advertisement and Link Partner register */
  1094. ad_reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_ADVERTISE);
  1095. lp_reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_LP_ABILITY);
  1096. if (lp_reg & 0x100)
  1097. pdata->phy.lp_advertising |= ADVERTISED_Pause;
  1098. if (lp_reg & 0x80)
  1099. pdata->phy.lp_advertising |= ADVERTISED_Asym_Pause;
  1100. if (pdata->phy.pause_autoneg) {
  1101. /* Set flow control based on auto-negotiation result */
  1102. pdata->phy.tx_pause = 0;
  1103. pdata->phy.rx_pause = 0;
  1104. if (ad_reg & lp_reg & 0x100) {
  1105. pdata->phy.tx_pause = 1;
  1106. pdata->phy.rx_pause = 1;
  1107. } else if (ad_reg & lp_reg & 0x80) {
  1108. if (ad_reg & 0x100)
  1109. pdata->phy.rx_pause = 1;
  1110. else if (lp_reg & 0x100)
  1111. pdata->phy.tx_pause = 1;
  1112. }
  1113. }
  1114. if (lp_reg & 0x40)
  1115. pdata->phy.lp_advertising |= ADVERTISED_1000baseT_Half;
  1116. if (lp_reg & 0x20)
  1117. pdata->phy.lp_advertising |= ADVERTISED_1000baseT_Full;
  1118. /* Half duplex is not supported */
  1119. ad_reg &= lp_reg;
  1120. mode = (ad_reg & 0x20) ? XGBE_MODE_X : XGBE_MODE_UNKNOWN;
  1121. return mode;
  1122. }
  1123. static enum xgbe_mode xgbe_phy_an73_redrv_outcome(struct xgbe_prv_data *pdata)
  1124. {
  1125. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1126. enum xgbe_mode mode;
  1127. unsigned int ad_reg, lp_reg;
  1128. pdata->phy.lp_advertising |= ADVERTISED_Autoneg;
  1129. pdata->phy.lp_advertising |= ADVERTISED_Backplane;
  1130. /* Use external PHY to determine flow control */
  1131. if (pdata->phy.pause_autoneg)
  1132. xgbe_phy_phydev_flowctrl(pdata);
  1133. /* Compare Advertisement and Link Partner register 2 */
  1134. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1);
  1135. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 1);
  1136. if (lp_reg & 0x80)
  1137. pdata->phy.lp_advertising |= ADVERTISED_10000baseKR_Full;
  1138. if (lp_reg & 0x20)
  1139. pdata->phy.lp_advertising |= ADVERTISED_1000baseKX_Full;
  1140. ad_reg &= lp_reg;
  1141. if (ad_reg & 0x80) {
  1142. switch (phy_data->port_mode) {
  1143. case XGBE_PORT_MODE_BACKPLANE:
  1144. mode = XGBE_MODE_KR;
  1145. break;
  1146. default:
  1147. mode = XGBE_MODE_SFI;
  1148. break;
  1149. }
  1150. } else if (ad_reg & 0x20) {
  1151. switch (phy_data->port_mode) {
  1152. case XGBE_PORT_MODE_BACKPLANE:
  1153. mode = XGBE_MODE_KX_1000;
  1154. break;
  1155. case XGBE_PORT_MODE_1000BASE_X:
  1156. mode = XGBE_MODE_X;
  1157. break;
  1158. case XGBE_PORT_MODE_SFP:
  1159. switch (phy_data->sfp_base) {
  1160. case XGBE_SFP_BASE_1000_T:
  1161. if (phy_data->phydev &&
  1162. (phy_data->phydev->speed == SPEED_100))
  1163. mode = XGBE_MODE_SGMII_100;
  1164. else
  1165. mode = XGBE_MODE_SGMII_1000;
  1166. break;
  1167. case XGBE_SFP_BASE_1000_SX:
  1168. case XGBE_SFP_BASE_1000_LX:
  1169. case XGBE_SFP_BASE_1000_CX:
  1170. default:
  1171. mode = XGBE_MODE_X;
  1172. break;
  1173. }
  1174. break;
  1175. default:
  1176. if (phy_data->phydev &&
  1177. (phy_data->phydev->speed == SPEED_100))
  1178. mode = XGBE_MODE_SGMII_100;
  1179. else
  1180. mode = XGBE_MODE_SGMII_1000;
  1181. break;
  1182. }
  1183. } else {
  1184. mode = XGBE_MODE_UNKNOWN;
  1185. }
  1186. /* Compare Advertisement and Link Partner register 3 */
  1187. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
  1188. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 2);
  1189. if (lp_reg & 0xc000)
  1190. pdata->phy.lp_advertising |= ADVERTISED_10000baseR_FEC;
  1191. return mode;
  1192. }
  1193. static enum xgbe_mode xgbe_phy_an73_outcome(struct xgbe_prv_data *pdata)
  1194. {
  1195. enum xgbe_mode mode;
  1196. unsigned int ad_reg, lp_reg;
  1197. pdata->phy.lp_advertising |= ADVERTISED_Autoneg;
  1198. pdata->phy.lp_advertising |= ADVERTISED_Backplane;
  1199. /* Compare Advertisement and Link Partner register 1 */
  1200. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  1201. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA);
  1202. if (lp_reg & 0x400)
  1203. pdata->phy.lp_advertising |= ADVERTISED_Pause;
  1204. if (lp_reg & 0x800)
  1205. pdata->phy.lp_advertising |= ADVERTISED_Asym_Pause;
  1206. if (pdata->phy.pause_autoneg) {
  1207. /* Set flow control based on auto-negotiation result */
  1208. pdata->phy.tx_pause = 0;
  1209. pdata->phy.rx_pause = 0;
  1210. if (ad_reg & lp_reg & 0x400) {
  1211. pdata->phy.tx_pause = 1;
  1212. pdata->phy.rx_pause = 1;
  1213. } else if (ad_reg & lp_reg & 0x800) {
  1214. if (ad_reg & 0x400)
  1215. pdata->phy.rx_pause = 1;
  1216. else if (lp_reg & 0x400)
  1217. pdata->phy.tx_pause = 1;
  1218. }
  1219. }
  1220. /* Compare Advertisement and Link Partner register 2 */
  1221. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1);
  1222. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 1);
  1223. if (lp_reg & 0x80)
  1224. pdata->phy.lp_advertising |= ADVERTISED_10000baseKR_Full;
  1225. if (lp_reg & 0x20)
  1226. pdata->phy.lp_advertising |= ADVERTISED_1000baseKX_Full;
  1227. ad_reg &= lp_reg;
  1228. if (ad_reg & 0x80)
  1229. mode = XGBE_MODE_KR;
  1230. else if (ad_reg & 0x20)
  1231. mode = XGBE_MODE_KX_1000;
  1232. else
  1233. mode = XGBE_MODE_UNKNOWN;
  1234. /* Compare Advertisement and Link Partner register 3 */
  1235. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
  1236. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 2);
  1237. if (lp_reg & 0xc000)
  1238. pdata->phy.lp_advertising |= ADVERTISED_10000baseR_FEC;
  1239. return mode;
  1240. }
  1241. static enum xgbe_mode xgbe_phy_an_outcome(struct xgbe_prv_data *pdata)
  1242. {
  1243. switch (pdata->an_mode) {
  1244. case XGBE_AN_MODE_CL73:
  1245. return xgbe_phy_an73_outcome(pdata);
  1246. case XGBE_AN_MODE_CL73_REDRV:
  1247. return xgbe_phy_an73_redrv_outcome(pdata);
  1248. case XGBE_AN_MODE_CL37:
  1249. return xgbe_phy_an37_outcome(pdata);
  1250. case XGBE_AN_MODE_CL37_SGMII:
  1251. return xgbe_phy_an37_sgmii_outcome(pdata);
  1252. default:
  1253. return XGBE_MODE_UNKNOWN;
  1254. }
  1255. }
  1256. static unsigned int xgbe_phy_an_advertising(struct xgbe_prv_data *pdata)
  1257. {
  1258. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1259. unsigned int advertising;
  1260. /* Without a re-driver, just return current advertising */
  1261. if (!phy_data->redrv)
  1262. return pdata->phy.advertising;
  1263. /* With the KR re-driver we need to advertise a single speed */
  1264. advertising = pdata->phy.advertising;
  1265. advertising &= ~ADVERTISED_1000baseKX_Full;
  1266. advertising &= ~ADVERTISED_10000baseKR_Full;
  1267. switch (phy_data->port_mode) {
  1268. case XGBE_PORT_MODE_BACKPLANE:
  1269. advertising |= ADVERTISED_10000baseKR_Full;
  1270. break;
  1271. case XGBE_PORT_MODE_BACKPLANE_2500:
  1272. advertising |= ADVERTISED_1000baseKX_Full;
  1273. break;
  1274. case XGBE_PORT_MODE_1000BASE_T:
  1275. case XGBE_PORT_MODE_1000BASE_X:
  1276. case XGBE_PORT_MODE_NBASE_T:
  1277. advertising |= ADVERTISED_1000baseKX_Full;
  1278. break;
  1279. case XGBE_PORT_MODE_10GBASE_T:
  1280. if (phy_data->phydev &&
  1281. (phy_data->phydev->speed == SPEED_10000))
  1282. advertising |= ADVERTISED_10000baseKR_Full;
  1283. else
  1284. advertising |= ADVERTISED_1000baseKX_Full;
  1285. break;
  1286. case XGBE_PORT_MODE_10GBASE_R:
  1287. advertising |= ADVERTISED_10000baseKR_Full;
  1288. break;
  1289. case XGBE_PORT_MODE_SFP:
  1290. switch (phy_data->sfp_base) {
  1291. case XGBE_SFP_BASE_1000_T:
  1292. case XGBE_SFP_BASE_1000_SX:
  1293. case XGBE_SFP_BASE_1000_LX:
  1294. case XGBE_SFP_BASE_1000_CX:
  1295. advertising |= ADVERTISED_1000baseKX_Full;
  1296. break;
  1297. default:
  1298. advertising |= ADVERTISED_10000baseKR_Full;
  1299. break;
  1300. }
  1301. break;
  1302. default:
  1303. advertising |= ADVERTISED_10000baseKR_Full;
  1304. break;
  1305. }
  1306. return advertising;
  1307. }
  1308. static int xgbe_phy_an_config(struct xgbe_prv_data *pdata)
  1309. {
  1310. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1311. int ret;
  1312. ret = xgbe_phy_find_phy_device(pdata);
  1313. if (ret)
  1314. return ret;
  1315. if (!phy_data->phydev)
  1316. return 0;
  1317. phy_data->phydev->autoneg = pdata->phy.autoneg;
  1318. phy_data->phydev->advertising = phy_data->phydev->supported &
  1319. pdata->phy.advertising;
  1320. if (pdata->phy.autoneg != AUTONEG_ENABLE) {
  1321. phy_data->phydev->speed = pdata->phy.speed;
  1322. phy_data->phydev->duplex = pdata->phy.duplex;
  1323. }
  1324. ret = phy_start_aneg(phy_data->phydev);
  1325. return ret;
  1326. }
  1327. static enum xgbe_an_mode xgbe_phy_an_sfp_mode(struct xgbe_phy_data *phy_data)
  1328. {
  1329. switch (phy_data->sfp_base) {
  1330. case XGBE_SFP_BASE_1000_T:
  1331. return XGBE_AN_MODE_CL37_SGMII;
  1332. case XGBE_SFP_BASE_1000_SX:
  1333. case XGBE_SFP_BASE_1000_LX:
  1334. case XGBE_SFP_BASE_1000_CX:
  1335. return XGBE_AN_MODE_CL37;
  1336. default:
  1337. return XGBE_AN_MODE_NONE;
  1338. }
  1339. }
  1340. static enum xgbe_an_mode xgbe_phy_an_mode(struct xgbe_prv_data *pdata)
  1341. {
  1342. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1343. /* A KR re-driver will always require CL73 AN */
  1344. if (phy_data->redrv)
  1345. return XGBE_AN_MODE_CL73_REDRV;
  1346. switch (phy_data->port_mode) {
  1347. case XGBE_PORT_MODE_BACKPLANE:
  1348. return XGBE_AN_MODE_CL73;
  1349. case XGBE_PORT_MODE_BACKPLANE_2500:
  1350. return XGBE_AN_MODE_NONE;
  1351. case XGBE_PORT_MODE_1000BASE_T:
  1352. return XGBE_AN_MODE_CL37_SGMII;
  1353. case XGBE_PORT_MODE_1000BASE_X:
  1354. return XGBE_AN_MODE_CL37;
  1355. case XGBE_PORT_MODE_NBASE_T:
  1356. return XGBE_AN_MODE_CL37_SGMII;
  1357. case XGBE_PORT_MODE_10GBASE_T:
  1358. return XGBE_AN_MODE_CL73;
  1359. case XGBE_PORT_MODE_10GBASE_R:
  1360. return XGBE_AN_MODE_NONE;
  1361. case XGBE_PORT_MODE_SFP:
  1362. return xgbe_phy_an_sfp_mode(phy_data);
  1363. default:
  1364. return XGBE_AN_MODE_NONE;
  1365. }
  1366. }
  1367. static int xgbe_phy_set_redrv_mode_mdio(struct xgbe_prv_data *pdata,
  1368. enum xgbe_phy_redrv_mode mode)
  1369. {
  1370. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1371. u16 redrv_reg, redrv_val;
  1372. redrv_reg = XGBE_PHY_REDRV_MODE_REG + (phy_data->redrv_lane * 0x1000);
  1373. redrv_val = (u16)mode;
  1374. return pdata->hw_if.write_ext_mii_regs(pdata, phy_data->redrv_addr,
  1375. redrv_reg, redrv_val);
  1376. }
  1377. static int xgbe_phy_set_redrv_mode_i2c(struct xgbe_prv_data *pdata,
  1378. enum xgbe_phy_redrv_mode mode)
  1379. {
  1380. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1381. unsigned int redrv_reg;
  1382. int ret;
  1383. /* Calculate the register to write */
  1384. redrv_reg = XGBE_PHY_REDRV_MODE_REG + (phy_data->redrv_lane * 0x1000);
  1385. ret = xgbe_phy_redrv_write(pdata, redrv_reg, mode);
  1386. return ret;
  1387. }
  1388. static void xgbe_phy_set_redrv_mode(struct xgbe_prv_data *pdata)
  1389. {
  1390. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1391. enum xgbe_phy_redrv_mode mode;
  1392. int ret;
  1393. if (!phy_data->redrv)
  1394. return;
  1395. mode = XGBE_PHY_REDRV_MODE_CX;
  1396. if ((phy_data->port_mode == XGBE_PORT_MODE_SFP) &&
  1397. (phy_data->sfp_base != XGBE_SFP_BASE_1000_CX) &&
  1398. (phy_data->sfp_base != XGBE_SFP_BASE_10000_CR))
  1399. mode = XGBE_PHY_REDRV_MODE_SR;
  1400. ret = xgbe_phy_get_comm_ownership(pdata);
  1401. if (ret)
  1402. return;
  1403. if (phy_data->redrv_if)
  1404. xgbe_phy_set_redrv_mode_i2c(pdata, mode);
  1405. else
  1406. xgbe_phy_set_redrv_mode_mdio(pdata, mode);
  1407. xgbe_phy_put_comm_ownership(pdata);
  1408. }
  1409. static void xgbe_phy_start_ratechange(struct xgbe_prv_data *pdata)
  1410. {
  1411. if (!XP_IOREAD_BITS(pdata, XP_DRIVER_INT_RO, STATUS))
  1412. return;
  1413. /* Log if a previous command did not complete */
  1414. netif_dbg(pdata, link, pdata->netdev,
  1415. "firmware mailbox not ready for command\n");
  1416. }
  1417. static void xgbe_phy_complete_ratechange(struct xgbe_prv_data *pdata)
  1418. {
  1419. unsigned int wait;
  1420. /* Wait for command to complete */
  1421. wait = XGBE_RATECHANGE_COUNT;
  1422. while (wait--) {
  1423. if (!XP_IOREAD_BITS(pdata, XP_DRIVER_INT_RO, STATUS))
  1424. return;
  1425. usleep_range(1000, 2000);
  1426. }
  1427. netif_dbg(pdata, link, pdata->netdev,
  1428. "firmware mailbox command did not complete\n");
  1429. }
  1430. static void xgbe_phy_rrc(struct xgbe_prv_data *pdata)
  1431. {
  1432. unsigned int s0;
  1433. xgbe_phy_start_ratechange(pdata);
  1434. /* Receiver Reset Cycle */
  1435. s0 = 0;
  1436. XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, COMMAND, 5);
  1437. XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, SUB_COMMAND, 0);
  1438. /* Call FW to make the change */
  1439. XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_0, s0);
  1440. XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_1, 0);
  1441. XP_IOWRITE_BITS(pdata, XP_DRIVER_INT_REQ, REQUEST, 1);
  1442. xgbe_phy_complete_ratechange(pdata);
  1443. netif_dbg(pdata, link, pdata->netdev, "receiver reset complete\n");
  1444. }
  1445. static void xgbe_phy_power_off(struct xgbe_prv_data *pdata)
  1446. {
  1447. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1448. xgbe_phy_start_ratechange(pdata);
  1449. /* Call FW to make the change */
  1450. XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_0, 0);
  1451. XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_1, 0);
  1452. XP_IOWRITE_BITS(pdata, XP_DRIVER_INT_REQ, REQUEST, 1);
  1453. xgbe_phy_complete_ratechange(pdata);
  1454. phy_data->cur_mode = XGBE_MODE_UNKNOWN;
  1455. netif_dbg(pdata, link, pdata->netdev, "phy powered off\n");
  1456. }
  1457. static void xgbe_phy_sfi_mode(struct xgbe_prv_data *pdata)
  1458. {
  1459. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1460. unsigned int s0;
  1461. xgbe_phy_set_redrv_mode(pdata);
  1462. xgbe_phy_start_ratechange(pdata);
  1463. /* 10G/SFI */
  1464. s0 = 0;
  1465. XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, COMMAND, 3);
  1466. if (phy_data->sfp_cable != XGBE_SFP_CABLE_PASSIVE) {
  1467. XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, SUB_COMMAND, 0);
  1468. } else {
  1469. if (phy_data->sfp_cable_len <= 1)
  1470. XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, SUB_COMMAND, 1);
  1471. else if (phy_data->sfp_cable_len <= 3)
  1472. XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, SUB_COMMAND, 2);
  1473. else
  1474. XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, SUB_COMMAND, 3);
  1475. }
  1476. /* Call FW to make the change */
  1477. XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_0, s0);
  1478. XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_1, 0);
  1479. XP_IOWRITE_BITS(pdata, XP_DRIVER_INT_REQ, REQUEST, 1);
  1480. xgbe_phy_complete_ratechange(pdata);
  1481. phy_data->cur_mode = XGBE_MODE_SFI;
  1482. netif_dbg(pdata, link, pdata->netdev, "10GbE SFI mode set\n");
  1483. }
  1484. static void xgbe_phy_x_mode(struct xgbe_prv_data *pdata)
  1485. {
  1486. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1487. unsigned int s0;
  1488. xgbe_phy_set_redrv_mode(pdata);
  1489. xgbe_phy_start_ratechange(pdata);
  1490. /* 1G/X */
  1491. s0 = 0;
  1492. XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, COMMAND, 1);
  1493. XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, SUB_COMMAND, 3);
  1494. /* Call FW to make the change */
  1495. XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_0, s0);
  1496. XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_1, 0);
  1497. XP_IOWRITE_BITS(pdata, XP_DRIVER_INT_REQ, REQUEST, 1);
  1498. xgbe_phy_complete_ratechange(pdata);
  1499. phy_data->cur_mode = XGBE_MODE_X;
  1500. netif_dbg(pdata, link, pdata->netdev, "1GbE X mode set\n");
  1501. }
  1502. static void xgbe_phy_sgmii_1000_mode(struct xgbe_prv_data *pdata)
  1503. {
  1504. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1505. unsigned int s0;
  1506. xgbe_phy_set_redrv_mode(pdata);
  1507. xgbe_phy_start_ratechange(pdata);
  1508. /* 1G/SGMII */
  1509. s0 = 0;
  1510. XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, COMMAND, 1);
  1511. XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, SUB_COMMAND, 2);
  1512. /* Call FW to make the change */
  1513. XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_0, s0);
  1514. XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_1, 0);
  1515. XP_IOWRITE_BITS(pdata, XP_DRIVER_INT_REQ, REQUEST, 1);
  1516. xgbe_phy_complete_ratechange(pdata);
  1517. phy_data->cur_mode = XGBE_MODE_SGMII_1000;
  1518. netif_dbg(pdata, link, pdata->netdev, "1GbE SGMII mode set\n");
  1519. }
  1520. static void xgbe_phy_sgmii_100_mode(struct xgbe_prv_data *pdata)
  1521. {
  1522. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1523. unsigned int s0;
  1524. xgbe_phy_set_redrv_mode(pdata);
  1525. xgbe_phy_start_ratechange(pdata);
  1526. /* 1G/SGMII */
  1527. s0 = 0;
  1528. XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, COMMAND, 1);
  1529. XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, SUB_COMMAND, 1);
  1530. /* Call FW to make the change */
  1531. XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_0, s0);
  1532. XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_1, 0);
  1533. XP_IOWRITE_BITS(pdata, XP_DRIVER_INT_REQ, REQUEST, 1);
  1534. xgbe_phy_complete_ratechange(pdata);
  1535. phy_data->cur_mode = XGBE_MODE_SGMII_100;
  1536. netif_dbg(pdata, link, pdata->netdev, "100MbE SGMII mode set\n");
  1537. }
  1538. static void xgbe_phy_kr_mode(struct xgbe_prv_data *pdata)
  1539. {
  1540. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1541. unsigned int s0;
  1542. xgbe_phy_set_redrv_mode(pdata);
  1543. xgbe_phy_start_ratechange(pdata);
  1544. /* 10G/KR */
  1545. s0 = 0;
  1546. XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, COMMAND, 4);
  1547. XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, SUB_COMMAND, 0);
  1548. /* Call FW to make the change */
  1549. XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_0, s0);
  1550. XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_1, 0);
  1551. XP_IOWRITE_BITS(pdata, XP_DRIVER_INT_REQ, REQUEST, 1);
  1552. xgbe_phy_complete_ratechange(pdata);
  1553. phy_data->cur_mode = XGBE_MODE_KR;
  1554. netif_dbg(pdata, link, pdata->netdev, "10GbE KR mode set\n");
  1555. }
  1556. static void xgbe_phy_kx_2500_mode(struct xgbe_prv_data *pdata)
  1557. {
  1558. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1559. unsigned int s0;
  1560. xgbe_phy_set_redrv_mode(pdata);
  1561. xgbe_phy_start_ratechange(pdata);
  1562. /* 2.5G/KX */
  1563. s0 = 0;
  1564. XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, COMMAND, 2);
  1565. XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, SUB_COMMAND, 0);
  1566. /* Call FW to make the change */
  1567. XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_0, s0);
  1568. XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_1, 0);
  1569. XP_IOWRITE_BITS(pdata, XP_DRIVER_INT_REQ, REQUEST, 1);
  1570. xgbe_phy_complete_ratechange(pdata);
  1571. phy_data->cur_mode = XGBE_MODE_KX_2500;
  1572. netif_dbg(pdata, link, pdata->netdev, "2.5GbE KX mode set\n");
  1573. }
  1574. static void xgbe_phy_kx_1000_mode(struct xgbe_prv_data *pdata)
  1575. {
  1576. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1577. unsigned int s0;
  1578. xgbe_phy_set_redrv_mode(pdata);
  1579. xgbe_phy_start_ratechange(pdata);
  1580. /* 1G/KX */
  1581. s0 = 0;
  1582. XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, COMMAND, 1);
  1583. XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, SUB_COMMAND, 3);
  1584. /* Call FW to make the change */
  1585. XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_0, s0);
  1586. XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_1, 0);
  1587. XP_IOWRITE_BITS(pdata, XP_DRIVER_INT_REQ, REQUEST, 1);
  1588. xgbe_phy_complete_ratechange(pdata);
  1589. phy_data->cur_mode = XGBE_MODE_KX_1000;
  1590. netif_dbg(pdata, link, pdata->netdev, "1GbE KX mode set\n");
  1591. }
  1592. static enum xgbe_mode xgbe_phy_cur_mode(struct xgbe_prv_data *pdata)
  1593. {
  1594. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1595. return phy_data->cur_mode;
  1596. }
  1597. static enum xgbe_mode xgbe_phy_switch_baset_mode(struct xgbe_prv_data *pdata)
  1598. {
  1599. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1600. /* No switching if not 10GBase-T */
  1601. if (phy_data->port_mode != XGBE_PORT_MODE_10GBASE_T)
  1602. return xgbe_phy_cur_mode(pdata);
  1603. switch (xgbe_phy_cur_mode(pdata)) {
  1604. case XGBE_MODE_SGMII_100:
  1605. case XGBE_MODE_SGMII_1000:
  1606. return XGBE_MODE_KR;
  1607. case XGBE_MODE_KR:
  1608. default:
  1609. return XGBE_MODE_SGMII_1000;
  1610. }
  1611. }
  1612. static enum xgbe_mode xgbe_phy_switch_bp_2500_mode(struct xgbe_prv_data *pdata)
  1613. {
  1614. return XGBE_MODE_KX_2500;
  1615. }
  1616. static enum xgbe_mode xgbe_phy_switch_bp_mode(struct xgbe_prv_data *pdata)
  1617. {
  1618. /* If we are in KR switch to KX, and vice-versa */
  1619. switch (xgbe_phy_cur_mode(pdata)) {
  1620. case XGBE_MODE_KX_1000:
  1621. return XGBE_MODE_KR;
  1622. case XGBE_MODE_KR:
  1623. default:
  1624. return XGBE_MODE_KX_1000;
  1625. }
  1626. }
  1627. static enum xgbe_mode xgbe_phy_switch_mode(struct xgbe_prv_data *pdata)
  1628. {
  1629. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1630. switch (phy_data->port_mode) {
  1631. case XGBE_PORT_MODE_BACKPLANE:
  1632. return xgbe_phy_switch_bp_mode(pdata);
  1633. case XGBE_PORT_MODE_BACKPLANE_2500:
  1634. return xgbe_phy_switch_bp_2500_mode(pdata);
  1635. case XGBE_PORT_MODE_1000BASE_T:
  1636. case XGBE_PORT_MODE_NBASE_T:
  1637. case XGBE_PORT_MODE_10GBASE_T:
  1638. return xgbe_phy_switch_baset_mode(pdata);
  1639. case XGBE_PORT_MODE_1000BASE_X:
  1640. case XGBE_PORT_MODE_10GBASE_R:
  1641. case XGBE_PORT_MODE_SFP:
  1642. /* No switching, so just return current mode */
  1643. return xgbe_phy_cur_mode(pdata);
  1644. default:
  1645. return XGBE_MODE_UNKNOWN;
  1646. }
  1647. }
  1648. static enum xgbe_mode xgbe_phy_get_basex_mode(struct xgbe_phy_data *phy_data,
  1649. int speed)
  1650. {
  1651. switch (speed) {
  1652. case SPEED_1000:
  1653. return XGBE_MODE_X;
  1654. case SPEED_10000:
  1655. return XGBE_MODE_KR;
  1656. default:
  1657. return XGBE_MODE_UNKNOWN;
  1658. }
  1659. }
  1660. static enum xgbe_mode xgbe_phy_get_baset_mode(struct xgbe_phy_data *phy_data,
  1661. int speed)
  1662. {
  1663. switch (speed) {
  1664. case SPEED_100:
  1665. return XGBE_MODE_SGMII_100;
  1666. case SPEED_1000:
  1667. return XGBE_MODE_SGMII_1000;
  1668. case SPEED_10000:
  1669. return XGBE_MODE_KR;
  1670. default:
  1671. return XGBE_MODE_UNKNOWN;
  1672. }
  1673. }
  1674. static enum xgbe_mode xgbe_phy_get_sfp_mode(struct xgbe_phy_data *phy_data,
  1675. int speed)
  1676. {
  1677. switch (speed) {
  1678. case SPEED_100:
  1679. return XGBE_MODE_SGMII_100;
  1680. case SPEED_1000:
  1681. if (phy_data->sfp_base == XGBE_SFP_BASE_1000_T)
  1682. return XGBE_MODE_SGMII_1000;
  1683. else
  1684. return XGBE_MODE_X;
  1685. case SPEED_10000:
  1686. case SPEED_UNKNOWN:
  1687. return XGBE_MODE_SFI;
  1688. default:
  1689. return XGBE_MODE_UNKNOWN;
  1690. }
  1691. }
  1692. static enum xgbe_mode xgbe_phy_get_bp_2500_mode(int speed)
  1693. {
  1694. switch (speed) {
  1695. case SPEED_2500:
  1696. return XGBE_MODE_KX_2500;
  1697. default:
  1698. return XGBE_MODE_UNKNOWN;
  1699. }
  1700. }
  1701. static enum xgbe_mode xgbe_phy_get_bp_mode(int speed)
  1702. {
  1703. switch (speed) {
  1704. case SPEED_1000:
  1705. return XGBE_MODE_KX_1000;
  1706. case SPEED_10000:
  1707. return XGBE_MODE_KR;
  1708. default:
  1709. return XGBE_MODE_UNKNOWN;
  1710. }
  1711. }
  1712. static enum xgbe_mode xgbe_phy_get_mode(struct xgbe_prv_data *pdata,
  1713. int speed)
  1714. {
  1715. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1716. switch (phy_data->port_mode) {
  1717. case XGBE_PORT_MODE_BACKPLANE:
  1718. return xgbe_phy_get_bp_mode(speed);
  1719. case XGBE_PORT_MODE_BACKPLANE_2500:
  1720. return xgbe_phy_get_bp_2500_mode(speed);
  1721. case XGBE_PORT_MODE_1000BASE_T:
  1722. case XGBE_PORT_MODE_NBASE_T:
  1723. case XGBE_PORT_MODE_10GBASE_T:
  1724. return xgbe_phy_get_baset_mode(phy_data, speed);
  1725. case XGBE_PORT_MODE_1000BASE_X:
  1726. case XGBE_PORT_MODE_10GBASE_R:
  1727. return xgbe_phy_get_basex_mode(phy_data, speed);
  1728. case XGBE_PORT_MODE_SFP:
  1729. return xgbe_phy_get_sfp_mode(phy_data, speed);
  1730. default:
  1731. return XGBE_MODE_UNKNOWN;
  1732. }
  1733. }
  1734. static void xgbe_phy_set_mode(struct xgbe_prv_data *pdata, enum xgbe_mode mode)
  1735. {
  1736. switch (mode) {
  1737. case XGBE_MODE_KX_1000:
  1738. xgbe_phy_kx_1000_mode(pdata);
  1739. break;
  1740. case XGBE_MODE_KX_2500:
  1741. xgbe_phy_kx_2500_mode(pdata);
  1742. break;
  1743. case XGBE_MODE_KR:
  1744. xgbe_phy_kr_mode(pdata);
  1745. break;
  1746. case XGBE_MODE_SGMII_100:
  1747. xgbe_phy_sgmii_100_mode(pdata);
  1748. break;
  1749. case XGBE_MODE_SGMII_1000:
  1750. xgbe_phy_sgmii_1000_mode(pdata);
  1751. break;
  1752. case XGBE_MODE_X:
  1753. xgbe_phy_x_mode(pdata);
  1754. break;
  1755. case XGBE_MODE_SFI:
  1756. xgbe_phy_sfi_mode(pdata);
  1757. break;
  1758. default:
  1759. break;
  1760. }
  1761. }
  1762. static bool xgbe_phy_check_mode(struct xgbe_prv_data *pdata,
  1763. enum xgbe_mode mode, u32 advert)
  1764. {
  1765. if (pdata->phy.autoneg == AUTONEG_ENABLE) {
  1766. if (pdata->phy.advertising & advert)
  1767. return true;
  1768. } else {
  1769. enum xgbe_mode cur_mode;
  1770. cur_mode = xgbe_phy_get_mode(pdata, pdata->phy.speed);
  1771. if (cur_mode == mode)
  1772. return true;
  1773. }
  1774. return false;
  1775. }
  1776. static bool xgbe_phy_use_basex_mode(struct xgbe_prv_data *pdata,
  1777. enum xgbe_mode mode)
  1778. {
  1779. switch (mode) {
  1780. case XGBE_MODE_X:
  1781. return xgbe_phy_check_mode(pdata, mode,
  1782. ADVERTISED_1000baseT_Full);
  1783. case XGBE_MODE_KR:
  1784. return xgbe_phy_check_mode(pdata, mode,
  1785. ADVERTISED_10000baseT_Full);
  1786. default:
  1787. return false;
  1788. }
  1789. }
  1790. static bool xgbe_phy_use_baset_mode(struct xgbe_prv_data *pdata,
  1791. enum xgbe_mode mode)
  1792. {
  1793. switch (mode) {
  1794. case XGBE_MODE_SGMII_100:
  1795. return xgbe_phy_check_mode(pdata, mode,
  1796. ADVERTISED_100baseT_Full);
  1797. case XGBE_MODE_SGMII_1000:
  1798. return xgbe_phy_check_mode(pdata, mode,
  1799. ADVERTISED_1000baseT_Full);
  1800. case XGBE_MODE_KR:
  1801. return xgbe_phy_check_mode(pdata, mode,
  1802. ADVERTISED_10000baseT_Full);
  1803. default:
  1804. return false;
  1805. }
  1806. }
  1807. static bool xgbe_phy_use_sfp_mode(struct xgbe_prv_data *pdata,
  1808. enum xgbe_mode mode)
  1809. {
  1810. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1811. switch (mode) {
  1812. case XGBE_MODE_X:
  1813. if (phy_data->sfp_base == XGBE_SFP_BASE_1000_T)
  1814. return false;
  1815. return xgbe_phy_check_mode(pdata, mode,
  1816. ADVERTISED_1000baseT_Full);
  1817. case XGBE_MODE_SGMII_100:
  1818. if (phy_data->sfp_base != XGBE_SFP_BASE_1000_T)
  1819. return false;
  1820. return xgbe_phy_check_mode(pdata, mode,
  1821. ADVERTISED_100baseT_Full);
  1822. case XGBE_MODE_SGMII_1000:
  1823. if (phy_data->sfp_base != XGBE_SFP_BASE_1000_T)
  1824. return false;
  1825. return xgbe_phy_check_mode(pdata, mode,
  1826. ADVERTISED_1000baseT_Full);
  1827. case XGBE_MODE_SFI:
  1828. return xgbe_phy_check_mode(pdata, mode,
  1829. ADVERTISED_10000baseT_Full);
  1830. default:
  1831. return false;
  1832. }
  1833. }
  1834. static bool xgbe_phy_use_bp_2500_mode(struct xgbe_prv_data *pdata,
  1835. enum xgbe_mode mode)
  1836. {
  1837. switch (mode) {
  1838. case XGBE_MODE_KX_2500:
  1839. return xgbe_phy_check_mode(pdata, mode,
  1840. ADVERTISED_2500baseX_Full);
  1841. default:
  1842. return false;
  1843. }
  1844. }
  1845. static bool xgbe_phy_use_bp_mode(struct xgbe_prv_data *pdata,
  1846. enum xgbe_mode mode)
  1847. {
  1848. switch (mode) {
  1849. case XGBE_MODE_KX_1000:
  1850. return xgbe_phy_check_mode(pdata, mode,
  1851. ADVERTISED_1000baseKX_Full);
  1852. case XGBE_MODE_KR:
  1853. return xgbe_phy_check_mode(pdata, mode,
  1854. ADVERTISED_10000baseKR_Full);
  1855. default:
  1856. return false;
  1857. }
  1858. }
  1859. static bool xgbe_phy_use_mode(struct xgbe_prv_data *pdata, enum xgbe_mode mode)
  1860. {
  1861. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1862. switch (phy_data->port_mode) {
  1863. case XGBE_PORT_MODE_BACKPLANE:
  1864. return xgbe_phy_use_bp_mode(pdata, mode);
  1865. case XGBE_PORT_MODE_BACKPLANE_2500:
  1866. return xgbe_phy_use_bp_2500_mode(pdata, mode);
  1867. case XGBE_PORT_MODE_1000BASE_T:
  1868. case XGBE_PORT_MODE_NBASE_T:
  1869. case XGBE_PORT_MODE_10GBASE_T:
  1870. return xgbe_phy_use_baset_mode(pdata, mode);
  1871. case XGBE_PORT_MODE_1000BASE_X:
  1872. case XGBE_PORT_MODE_10GBASE_R:
  1873. return xgbe_phy_use_basex_mode(pdata, mode);
  1874. case XGBE_PORT_MODE_SFP:
  1875. return xgbe_phy_use_sfp_mode(pdata, mode);
  1876. default:
  1877. return false;
  1878. }
  1879. }
  1880. static bool xgbe_phy_valid_speed_basex_mode(struct xgbe_phy_data *phy_data,
  1881. int speed)
  1882. {
  1883. switch (speed) {
  1884. case SPEED_1000:
  1885. return (phy_data->port_mode == XGBE_PORT_MODE_1000BASE_X);
  1886. case SPEED_10000:
  1887. return (phy_data->port_mode == XGBE_PORT_MODE_10GBASE_R);
  1888. default:
  1889. return false;
  1890. }
  1891. }
  1892. static bool xgbe_phy_valid_speed_baset_mode(struct xgbe_phy_data *phy_data,
  1893. int speed)
  1894. {
  1895. switch (speed) {
  1896. case SPEED_100:
  1897. case SPEED_1000:
  1898. return true;
  1899. case SPEED_10000:
  1900. return (phy_data->port_mode == XGBE_PORT_MODE_10GBASE_T);
  1901. default:
  1902. return false;
  1903. }
  1904. }
  1905. static bool xgbe_phy_valid_speed_sfp_mode(struct xgbe_phy_data *phy_data,
  1906. int speed)
  1907. {
  1908. switch (speed) {
  1909. case SPEED_100:
  1910. return (phy_data->sfp_speed == XGBE_SFP_SPEED_100_1000);
  1911. case SPEED_1000:
  1912. return ((phy_data->sfp_speed == XGBE_SFP_SPEED_100_1000) ||
  1913. (phy_data->sfp_speed == XGBE_SFP_SPEED_1000));
  1914. case SPEED_10000:
  1915. return (phy_data->sfp_speed == XGBE_SFP_SPEED_10000);
  1916. default:
  1917. return false;
  1918. }
  1919. }
  1920. static bool xgbe_phy_valid_speed_bp_2500_mode(int speed)
  1921. {
  1922. switch (speed) {
  1923. case SPEED_2500:
  1924. return true;
  1925. default:
  1926. return false;
  1927. }
  1928. }
  1929. static bool xgbe_phy_valid_speed_bp_mode(int speed)
  1930. {
  1931. switch (speed) {
  1932. case SPEED_1000:
  1933. case SPEED_10000:
  1934. return true;
  1935. default:
  1936. return false;
  1937. }
  1938. }
  1939. static bool xgbe_phy_valid_speed(struct xgbe_prv_data *pdata, int speed)
  1940. {
  1941. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1942. switch (phy_data->port_mode) {
  1943. case XGBE_PORT_MODE_BACKPLANE:
  1944. return xgbe_phy_valid_speed_bp_mode(speed);
  1945. case XGBE_PORT_MODE_BACKPLANE_2500:
  1946. return xgbe_phy_valid_speed_bp_2500_mode(speed);
  1947. case XGBE_PORT_MODE_1000BASE_T:
  1948. case XGBE_PORT_MODE_NBASE_T:
  1949. case XGBE_PORT_MODE_10GBASE_T:
  1950. return xgbe_phy_valid_speed_baset_mode(phy_data, speed);
  1951. case XGBE_PORT_MODE_1000BASE_X:
  1952. case XGBE_PORT_MODE_10GBASE_R:
  1953. return xgbe_phy_valid_speed_basex_mode(phy_data, speed);
  1954. case XGBE_PORT_MODE_SFP:
  1955. return xgbe_phy_valid_speed_sfp_mode(phy_data, speed);
  1956. default:
  1957. return false;
  1958. }
  1959. }
  1960. static int xgbe_phy_link_status(struct xgbe_prv_data *pdata, int *an_restart)
  1961. {
  1962. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1963. unsigned int reg;
  1964. int ret;
  1965. *an_restart = 0;
  1966. if (phy_data->port_mode == XGBE_PORT_MODE_SFP) {
  1967. /* Check SFP signals */
  1968. xgbe_phy_sfp_detect(pdata);
  1969. if (phy_data->sfp_changed) {
  1970. *an_restart = 1;
  1971. return 0;
  1972. }
  1973. if (phy_data->sfp_mod_absent || phy_data->sfp_rx_los)
  1974. return 0;
  1975. }
  1976. if (phy_data->phydev) {
  1977. /* Check external PHY */
  1978. ret = phy_read_status(phy_data->phydev);
  1979. if (ret < 0)
  1980. return 0;
  1981. if ((pdata->phy.autoneg == AUTONEG_ENABLE) &&
  1982. !phy_aneg_done(phy_data->phydev))
  1983. return 0;
  1984. if (!phy_data->phydev->link)
  1985. return 0;
  1986. }
  1987. /* Link status is latched low, so read once to clear
  1988. * and then read again to get current state
  1989. */
  1990. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_STAT1);
  1991. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_STAT1);
  1992. if (reg & MDIO_STAT1_LSTATUS)
  1993. return 1;
  1994. /* No link, attempt a receiver reset cycle */
  1995. if (phy_data->rrc_count++) {
  1996. phy_data->rrc_count = 0;
  1997. xgbe_phy_rrc(pdata);
  1998. }
  1999. return 0;
  2000. }
  2001. static void xgbe_phy_sfp_gpio_setup(struct xgbe_prv_data *pdata)
  2002. {
  2003. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2004. unsigned int reg;
  2005. reg = XP_IOREAD(pdata, XP_PROP_3);
  2006. phy_data->sfp_gpio_address = XGBE_GPIO_ADDRESS_PCA9555 +
  2007. XP_GET_BITS(reg, XP_PROP_3, GPIO_ADDR);
  2008. phy_data->sfp_gpio_mask = XP_GET_BITS(reg, XP_PROP_3, GPIO_MASK);
  2009. phy_data->sfp_gpio_rx_los = XP_GET_BITS(reg, XP_PROP_3,
  2010. GPIO_RX_LOS);
  2011. phy_data->sfp_gpio_tx_fault = XP_GET_BITS(reg, XP_PROP_3,
  2012. GPIO_TX_FAULT);
  2013. phy_data->sfp_gpio_mod_absent = XP_GET_BITS(reg, XP_PROP_3,
  2014. GPIO_MOD_ABS);
  2015. phy_data->sfp_gpio_rate_select = XP_GET_BITS(reg, XP_PROP_3,
  2016. GPIO_RATE_SELECT);
  2017. if (netif_msg_probe(pdata)) {
  2018. dev_dbg(pdata->dev, "SFP: gpio_address=%#x\n",
  2019. phy_data->sfp_gpio_address);
  2020. dev_dbg(pdata->dev, "SFP: gpio_mask=%#x\n",
  2021. phy_data->sfp_gpio_mask);
  2022. dev_dbg(pdata->dev, "SFP: gpio_rx_los=%u\n",
  2023. phy_data->sfp_gpio_rx_los);
  2024. dev_dbg(pdata->dev, "SFP: gpio_tx_fault=%u\n",
  2025. phy_data->sfp_gpio_tx_fault);
  2026. dev_dbg(pdata->dev, "SFP: gpio_mod_absent=%u\n",
  2027. phy_data->sfp_gpio_mod_absent);
  2028. dev_dbg(pdata->dev, "SFP: gpio_rate_select=%u\n",
  2029. phy_data->sfp_gpio_rate_select);
  2030. }
  2031. }
  2032. static void xgbe_phy_sfp_comm_setup(struct xgbe_prv_data *pdata)
  2033. {
  2034. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2035. unsigned int reg, mux_addr_hi, mux_addr_lo;
  2036. reg = XP_IOREAD(pdata, XP_PROP_4);
  2037. mux_addr_hi = XP_GET_BITS(reg, XP_PROP_4, MUX_ADDR_HI);
  2038. mux_addr_lo = XP_GET_BITS(reg, XP_PROP_4, MUX_ADDR_LO);
  2039. if (mux_addr_lo == XGBE_SFP_DIRECT)
  2040. return;
  2041. phy_data->sfp_comm = XGBE_SFP_COMM_PCA9545;
  2042. phy_data->sfp_mux_address = (mux_addr_hi << 2) + mux_addr_lo;
  2043. phy_data->sfp_mux_channel = XP_GET_BITS(reg, XP_PROP_4, MUX_CHAN);
  2044. if (netif_msg_probe(pdata)) {
  2045. dev_dbg(pdata->dev, "SFP: mux_address=%#x\n",
  2046. phy_data->sfp_mux_address);
  2047. dev_dbg(pdata->dev, "SFP: mux_channel=%u\n",
  2048. phy_data->sfp_mux_channel);
  2049. }
  2050. }
  2051. static void xgbe_phy_sfp_setup(struct xgbe_prv_data *pdata)
  2052. {
  2053. xgbe_phy_sfp_comm_setup(pdata);
  2054. xgbe_phy_sfp_gpio_setup(pdata);
  2055. }
  2056. static int xgbe_phy_int_mdio_reset(struct xgbe_prv_data *pdata)
  2057. {
  2058. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2059. unsigned int ret;
  2060. ret = pdata->hw_if.set_gpio(pdata, phy_data->mdio_reset_gpio);
  2061. if (ret)
  2062. return ret;
  2063. ret = pdata->hw_if.clr_gpio(pdata, phy_data->mdio_reset_gpio);
  2064. return ret;
  2065. }
  2066. static int xgbe_phy_i2c_mdio_reset(struct xgbe_prv_data *pdata)
  2067. {
  2068. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2069. u8 gpio_reg, gpio_ports[2], gpio_data[3];
  2070. int ret;
  2071. /* Read the output port registers */
  2072. gpio_reg = 2;
  2073. ret = xgbe_phy_i2c_read(pdata, phy_data->mdio_reset_addr,
  2074. &gpio_reg, sizeof(gpio_reg),
  2075. gpio_ports, sizeof(gpio_ports));
  2076. if (ret)
  2077. return ret;
  2078. /* Prepare to write the GPIO data */
  2079. gpio_data[0] = 2;
  2080. gpio_data[1] = gpio_ports[0];
  2081. gpio_data[2] = gpio_ports[1];
  2082. /* Set the GPIO pin */
  2083. if (phy_data->mdio_reset_gpio < 8)
  2084. gpio_data[1] |= (1 << (phy_data->mdio_reset_gpio % 8));
  2085. else
  2086. gpio_data[2] |= (1 << (phy_data->mdio_reset_gpio % 8));
  2087. /* Write the output port registers */
  2088. ret = xgbe_phy_i2c_write(pdata, phy_data->mdio_reset_addr,
  2089. gpio_data, sizeof(gpio_data));
  2090. if (ret)
  2091. return ret;
  2092. /* Clear the GPIO pin */
  2093. if (phy_data->mdio_reset_gpio < 8)
  2094. gpio_data[1] &= ~(1 << (phy_data->mdio_reset_gpio % 8));
  2095. else
  2096. gpio_data[2] &= ~(1 << (phy_data->mdio_reset_gpio % 8));
  2097. /* Write the output port registers */
  2098. ret = xgbe_phy_i2c_write(pdata, phy_data->mdio_reset_addr,
  2099. gpio_data, sizeof(gpio_data));
  2100. return ret;
  2101. }
  2102. static int xgbe_phy_mdio_reset(struct xgbe_prv_data *pdata)
  2103. {
  2104. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2105. int ret;
  2106. if (phy_data->conn_type != XGBE_CONN_TYPE_MDIO)
  2107. return 0;
  2108. ret = xgbe_phy_get_comm_ownership(pdata);
  2109. if (ret)
  2110. return ret;
  2111. if (phy_data->mdio_reset == XGBE_MDIO_RESET_I2C_GPIO)
  2112. ret = xgbe_phy_i2c_mdio_reset(pdata);
  2113. else if (phy_data->mdio_reset == XGBE_MDIO_RESET_INT_GPIO)
  2114. ret = xgbe_phy_int_mdio_reset(pdata);
  2115. xgbe_phy_put_comm_ownership(pdata);
  2116. return ret;
  2117. }
  2118. static bool xgbe_phy_redrv_error(struct xgbe_phy_data *phy_data)
  2119. {
  2120. if (!phy_data->redrv)
  2121. return false;
  2122. if (phy_data->redrv_if >= XGBE_PHY_REDRV_IF_MAX)
  2123. return true;
  2124. switch (phy_data->redrv_model) {
  2125. case XGBE_PHY_REDRV_MODEL_4223:
  2126. if (phy_data->redrv_lane > 3)
  2127. return true;
  2128. break;
  2129. case XGBE_PHY_REDRV_MODEL_4227:
  2130. if (phy_data->redrv_lane > 1)
  2131. return true;
  2132. break;
  2133. default:
  2134. return true;
  2135. }
  2136. return false;
  2137. }
  2138. static int xgbe_phy_mdio_reset_setup(struct xgbe_prv_data *pdata)
  2139. {
  2140. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2141. unsigned int reg;
  2142. if (phy_data->conn_type != XGBE_CONN_TYPE_MDIO)
  2143. return 0;
  2144. reg = XP_IOREAD(pdata, XP_PROP_3);
  2145. phy_data->mdio_reset = XP_GET_BITS(reg, XP_PROP_3, MDIO_RESET);
  2146. switch (phy_data->mdio_reset) {
  2147. case XGBE_MDIO_RESET_NONE:
  2148. case XGBE_MDIO_RESET_I2C_GPIO:
  2149. case XGBE_MDIO_RESET_INT_GPIO:
  2150. break;
  2151. default:
  2152. dev_err(pdata->dev, "unsupported MDIO reset (%#x)\n",
  2153. phy_data->mdio_reset);
  2154. return -EINVAL;
  2155. }
  2156. if (phy_data->mdio_reset == XGBE_MDIO_RESET_I2C_GPIO) {
  2157. phy_data->mdio_reset_addr = XGBE_GPIO_ADDRESS_PCA9555 +
  2158. XP_GET_BITS(reg, XP_PROP_3,
  2159. MDIO_RESET_I2C_ADDR);
  2160. phy_data->mdio_reset_gpio = XP_GET_BITS(reg, XP_PROP_3,
  2161. MDIO_RESET_I2C_GPIO);
  2162. } else if (phy_data->mdio_reset == XGBE_MDIO_RESET_INT_GPIO) {
  2163. phy_data->mdio_reset_gpio = XP_GET_BITS(reg, XP_PROP_3,
  2164. MDIO_RESET_INT_GPIO);
  2165. }
  2166. return 0;
  2167. }
  2168. static bool xgbe_phy_port_mode_mismatch(struct xgbe_prv_data *pdata)
  2169. {
  2170. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2171. switch (phy_data->port_mode) {
  2172. case XGBE_PORT_MODE_BACKPLANE:
  2173. if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) ||
  2174. (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000))
  2175. return false;
  2176. break;
  2177. case XGBE_PORT_MODE_BACKPLANE_2500:
  2178. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_2500)
  2179. return false;
  2180. break;
  2181. case XGBE_PORT_MODE_1000BASE_T:
  2182. if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) ||
  2183. (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000))
  2184. return false;
  2185. break;
  2186. case XGBE_PORT_MODE_1000BASE_X:
  2187. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000)
  2188. return false;
  2189. break;
  2190. case XGBE_PORT_MODE_NBASE_T:
  2191. if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) ||
  2192. (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) ||
  2193. (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_2500))
  2194. return false;
  2195. break;
  2196. case XGBE_PORT_MODE_10GBASE_T:
  2197. if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) ||
  2198. (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) ||
  2199. (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000))
  2200. return false;
  2201. break;
  2202. case XGBE_PORT_MODE_10GBASE_R:
  2203. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000)
  2204. return false;
  2205. break;
  2206. case XGBE_PORT_MODE_SFP:
  2207. if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) ||
  2208. (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) ||
  2209. (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000))
  2210. return false;
  2211. break;
  2212. default:
  2213. break;
  2214. }
  2215. return true;
  2216. }
  2217. static bool xgbe_phy_conn_type_mismatch(struct xgbe_prv_data *pdata)
  2218. {
  2219. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2220. switch (phy_data->port_mode) {
  2221. case XGBE_PORT_MODE_BACKPLANE:
  2222. case XGBE_PORT_MODE_BACKPLANE_2500:
  2223. if (phy_data->conn_type == XGBE_CONN_TYPE_BACKPLANE)
  2224. return false;
  2225. break;
  2226. case XGBE_PORT_MODE_1000BASE_T:
  2227. case XGBE_PORT_MODE_1000BASE_X:
  2228. case XGBE_PORT_MODE_NBASE_T:
  2229. case XGBE_PORT_MODE_10GBASE_T:
  2230. case XGBE_PORT_MODE_10GBASE_R:
  2231. if (phy_data->conn_type == XGBE_CONN_TYPE_MDIO)
  2232. return false;
  2233. break;
  2234. case XGBE_PORT_MODE_SFP:
  2235. if (phy_data->conn_type == XGBE_CONN_TYPE_SFP)
  2236. return false;
  2237. break;
  2238. default:
  2239. break;
  2240. }
  2241. return true;
  2242. }
  2243. static bool xgbe_phy_port_enabled(struct xgbe_prv_data *pdata)
  2244. {
  2245. unsigned int reg;
  2246. reg = XP_IOREAD(pdata, XP_PROP_0);
  2247. if (!XP_GET_BITS(reg, XP_PROP_0, PORT_SPEEDS))
  2248. return false;
  2249. if (!XP_GET_BITS(reg, XP_PROP_0, CONN_TYPE))
  2250. return false;
  2251. return true;
  2252. }
  2253. static void xgbe_phy_stop(struct xgbe_prv_data *pdata)
  2254. {
  2255. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2256. /* If we have an external PHY, free it */
  2257. xgbe_phy_free_phy_device(pdata);
  2258. /* Reset SFP data */
  2259. xgbe_phy_sfp_reset(phy_data);
  2260. xgbe_phy_sfp_mod_absent(pdata);
  2261. /* Power off the PHY */
  2262. xgbe_phy_power_off(pdata);
  2263. /* Stop the I2C controller */
  2264. pdata->i2c_if.i2c_stop(pdata);
  2265. }
  2266. static int xgbe_phy_start(struct xgbe_prv_data *pdata)
  2267. {
  2268. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2269. int ret;
  2270. /* Start the I2C controller */
  2271. ret = pdata->i2c_if.i2c_start(pdata);
  2272. if (ret)
  2273. return ret;
  2274. /* Start in highest supported mode */
  2275. xgbe_phy_set_mode(pdata, phy_data->start_mode);
  2276. /* After starting the I2C controller, we can check for an SFP */
  2277. switch (phy_data->port_mode) {
  2278. case XGBE_PORT_MODE_SFP:
  2279. xgbe_phy_sfp_detect(pdata);
  2280. break;
  2281. default:
  2282. break;
  2283. }
  2284. /* If we have an external PHY, start it */
  2285. ret = xgbe_phy_find_phy_device(pdata);
  2286. if (ret)
  2287. goto err_i2c;
  2288. return 0;
  2289. err_i2c:
  2290. pdata->i2c_if.i2c_stop(pdata);
  2291. return ret;
  2292. }
  2293. static int xgbe_phy_reset(struct xgbe_prv_data *pdata)
  2294. {
  2295. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2296. enum xgbe_mode cur_mode;
  2297. int ret;
  2298. /* Reset by power cycling the PHY */
  2299. cur_mode = phy_data->cur_mode;
  2300. xgbe_phy_power_off(pdata);
  2301. xgbe_phy_set_mode(pdata, cur_mode);
  2302. if (!phy_data->phydev)
  2303. return 0;
  2304. /* Reset the external PHY */
  2305. ret = xgbe_phy_mdio_reset(pdata);
  2306. if (ret)
  2307. return ret;
  2308. return phy_init_hw(phy_data->phydev);
  2309. }
  2310. static void xgbe_phy_exit(struct xgbe_prv_data *pdata)
  2311. {
  2312. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2313. /* Unregister for driving external PHYs */
  2314. mdiobus_unregister(phy_data->mii);
  2315. }
  2316. static int xgbe_phy_init(struct xgbe_prv_data *pdata)
  2317. {
  2318. struct xgbe_phy_data *phy_data;
  2319. struct mii_bus *mii;
  2320. unsigned int reg;
  2321. int ret;
  2322. /* Check if enabled */
  2323. if (!xgbe_phy_port_enabled(pdata)) {
  2324. dev_info(pdata->dev, "device is not enabled\n");
  2325. return -ENODEV;
  2326. }
  2327. /* Initialize the I2C controller */
  2328. ret = pdata->i2c_if.i2c_init(pdata);
  2329. if (ret)
  2330. return ret;
  2331. phy_data = devm_kzalloc(pdata->dev, sizeof(*phy_data), GFP_KERNEL);
  2332. if (!phy_data)
  2333. return -ENOMEM;
  2334. pdata->phy_data = phy_data;
  2335. reg = XP_IOREAD(pdata, XP_PROP_0);
  2336. phy_data->port_mode = XP_GET_BITS(reg, XP_PROP_0, PORT_MODE);
  2337. phy_data->port_id = XP_GET_BITS(reg, XP_PROP_0, PORT_ID);
  2338. phy_data->port_speeds = XP_GET_BITS(reg, XP_PROP_0, PORT_SPEEDS);
  2339. phy_data->conn_type = XP_GET_BITS(reg, XP_PROP_0, CONN_TYPE);
  2340. phy_data->mdio_addr = XP_GET_BITS(reg, XP_PROP_0, MDIO_ADDR);
  2341. if (netif_msg_probe(pdata)) {
  2342. dev_dbg(pdata->dev, "port mode=%u\n", phy_data->port_mode);
  2343. dev_dbg(pdata->dev, "port id=%u\n", phy_data->port_id);
  2344. dev_dbg(pdata->dev, "port speeds=%#x\n", phy_data->port_speeds);
  2345. dev_dbg(pdata->dev, "conn type=%u\n", phy_data->conn_type);
  2346. dev_dbg(pdata->dev, "mdio addr=%u\n", phy_data->mdio_addr);
  2347. }
  2348. reg = XP_IOREAD(pdata, XP_PROP_4);
  2349. phy_data->redrv = XP_GET_BITS(reg, XP_PROP_4, REDRV_PRESENT);
  2350. phy_data->redrv_if = XP_GET_BITS(reg, XP_PROP_4, REDRV_IF);
  2351. phy_data->redrv_addr = XP_GET_BITS(reg, XP_PROP_4, REDRV_ADDR);
  2352. phy_data->redrv_lane = XP_GET_BITS(reg, XP_PROP_4, REDRV_LANE);
  2353. phy_data->redrv_model = XP_GET_BITS(reg, XP_PROP_4, REDRV_MODEL);
  2354. if (phy_data->redrv && netif_msg_probe(pdata)) {
  2355. dev_dbg(pdata->dev, "redrv present\n");
  2356. dev_dbg(pdata->dev, "redrv i/f=%u\n", phy_data->redrv_if);
  2357. dev_dbg(pdata->dev, "redrv addr=%#x\n", phy_data->redrv_addr);
  2358. dev_dbg(pdata->dev, "redrv lane=%u\n", phy_data->redrv_lane);
  2359. dev_dbg(pdata->dev, "redrv model=%u\n", phy_data->redrv_model);
  2360. }
  2361. /* Validate the connection requested */
  2362. if (xgbe_phy_conn_type_mismatch(pdata)) {
  2363. dev_err(pdata->dev, "phy mode/connection mismatch (%#x/%#x)\n",
  2364. phy_data->port_mode, phy_data->conn_type);
  2365. return -EINVAL;
  2366. }
  2367. /* Validate the mode requested */
  2368. if (xgbe_phy_port_mode_mismatch(pdata)) {
  2369. dev_err(pdata->dev, "phy mode/speed mismatch (%#x/%#x)\n",
  2370. phy_data->port_mode, phy_data->port_speeds);
  2371. return -EINVAL;
  2372. }
  2373. /* Check for and validate MDIO reset support */
  2374. ret = xgbe_phy_mdio_reset_setup(pdata);
  2375. if (ret)
  2376. return ret;
  2377. /* Validate the re-driver information */
  2378. if (xgbe_phy_redrv_error(phy_data)) {
  2379. dev_err(pdata->dev, "phy re-driver settings error\n");
  2380. return -EINVAL;
  2381. }
  2382. pdata->kr_redrv = phy_data->redrv;
  2383. /* Indicate current mode is unknown */
  2384. phy_data->cur_mode = XGBE_MODE_UNKNOWN;
  2385. /* Initialize supported features */
  2386. pdata->phy.supported = 0;
  2387. switch (phy_data->port_mode) {
  2388. /* Backplane support */
  2389. case XGBE_PORT_MODE_BACKPLANE:
  2390. pdata->phy.supported |= SUPPORTED_Autoneg;
  2391. pdata->phy.supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
  2392. pdata->phy.supported |= SUPPORTED_Backplane;
  2393. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
  2394. pdata->phy.supported |= SUPPORTED_1000baseKX_Full;
  2395. phy_data->start_mode = XGBE_MODE_KX_1000;
  2396. }
  2397. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000) {
  2398. pdata->phy.supported |= SUPPORTED_10000baseKR_Full;
  2399. if (pdata->fec_ability & MDIO_PMA_10GBR_FECABLE_ABLE)
  2400. pdata->phy.supported |=
  2401. SUPPORTED_10000baseR_FEC;
  2402. phy_data->start_mode = XGBE_MODE_KR;
  2403. }
  2404. phy_data->phydev_mode = XGBE_MDIO_MODE_NONE;
  2405. break;
  2406. case XGBE_PORT_MODE_BACKPLANE_2500:
  2407. pdata->phy.supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
  2408. pdata->phy.supported |= SUPPORTED_Backplane;
  2409. pdata->phy.supported |= SUPPORTED_2500baseX_Full;
  2410. phy_data->start_mode = XGBE_MODE_KX_2500;
  2411. phy_data->phydev_mode = XGBE_MDIO_MODE_NONE;
  2412. break;
  2413. /* MDIO 1GBase-T support */
  2414. case XGBE_PORT_MODE_1000BASE_T:
  2415. pdata->phy.supported |= SUPPORTED_Autoneg;
  2416. pdata->phy.supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
  2417. pdata->phy.supported |= SUPPORTED_TP;
  2418. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) {
  2419. pdata->phy.supported |= SUPPORTED_100baseT_Full;
  2420. phy_data->start_mode = XGBE_MODE_SGMII_100;
  2421. }
  2422. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
  2423. pdata->phy.supported |= SUPPORTED_1000baseT_Full;
  2424. phy_data->start_mode = XGBE_MODE_SGMII_1000;
  2425. }
  2426. phy_data->phydev_mode = XGBE_MDIO_MODE_CL22;
  2427. break;
  2428. /* MDIO Base-X support */
  2429. case XGBE_PORT_MODE_1000BASE_X:
  2430. pdata->phy.supported |= SUPPORTED_Autoneg;
  2431. pdata->phy.supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
  2432. pdata->phy.supported |= SUPPORTED_FIBRE;
  2433. pdata->phy.supported |= SUPPORTED_1000baseT_Full;
  2434. phy_data->start_mode = XGBE_MODE_X;
  2435. phy_data->phydev_mode = XGBE_MDIO_MODE_CL22;
  2436. break;
  2437. /* MDIO NBase-T support */
  2438. case XGBE_PORT_MODE_NBASE_T:
  2439. pdata->phy.supported |= SUPPORTED_Autoneg;
  2440. pdata->phy.supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
  2441. pdata->phy.supported |= SUPPORTED_TP;
  2442. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) {
  2443. pdata->phy.supported |= SUPPORTED_100baseT_Full;
  2444. phy_data->start_mode = XGBE_MODE_SGMII_100;
  2445. }
  2446. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
  2447. pdata->phy.supported |= SUPPORTED_1000baseT_Full;
  2448. phy_data->start_mode = XGBE_MODE_SGMII_1000;
  2449. }
  2450. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_2500) {
  2451. pdata->phy.supported |= SUPPORTED_2500baseX_Full;
  2452. phy_data->start_mode = XGBE_MODE_KX_2500;
  2453. }
  2454. phy_data->phydev_mode = XGBE_MDIO_MODE_CL45;
  2455. break;
  2456. /* 10GBase-T support */
  2457. case XGBE_PORT_MODE_10GBASE_T:
  2458. pdata->phy.supported |= SUPPORTED_Autoneg;
  2459. pdata->phy.supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
  2460. pdata->phy.supported |= SUPPORTED_TP;
  2461. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) {
  2462. pdata->phy.supported |= SUPPORTED_100baseT_Full;
  2463. phy_data->start_mode = XGBE_MODE_SGMII_100;
  2464. }
  2465. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
  2466. pdata->phy.supported |= SUPPORTED_1000baseT_Full;
  2467. phy_data->start_mode = XGBE_MODE_SGMII_1000;
  2468. }
  2469. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000) {
  2470. pdata->phy.supported |= SUPPORTED_10000baseT_Full;
  2471. phy_data->start_mode = XGBE_MODE_KR;
  2472. }
  2473. phy_data->phydev_mode = XGBE_MDIO_MODE_NONE;
  2474. break;
  2475. /* 10GBase-R support */
  2476. case XGBE_PORT_MODE_10GBASE_R:
  2477. pdata->phy.supported |= SUPPORTED_Autoneg;
  2478. pdata->phy.supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
  2479. pdata->phy.supported |= SUPPORTED_TP;
  2480. pdata->phy.supported |= SUPPORTED_10000baseT_Full;
  2481. if (pdata->fec_ability & MDIO_PMA_10GBR_FECABLE_ABLE)
  2482. pdata->phy.supported |= SUPPORTED_10000baseR_FEC;
  2483. phy_data->start_mode = XGBE_MODE_SFI;
  2484. phy_data->phydev_mode = XGBE_MDIO_MODE_NONE;
  2485. break;
  2486. /* SFP support */
  2487. case XGBE_PORT_MODE_SFP:
  2488. pdata->phy.supported |= SUPPORTED_Autoneg;
  2489. pdata->phy.supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
  2490. pdata->phy.supported |= SUPPORTED_TP;
  2491. pdata->phy.supported |= SUPPORTED_FIBRE;
  2492. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) {
  2493. pdata->phy.supported |= SUPPORTED_100baseT_Full;
  2494. phy_data->start_mode = XGBE_MODE_SGMII_100;
  2495. }
  2496. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
  2497. pdata->phy.supported |= SUPPORTED_1000baseT_Full;
  2498. phy_data->start_mode = XGBE_MODE_SGMII_1000;
  2499. }
  2500. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000) {
  2501. pdata->phy.supported |= SUPPORTED_10000baseT_Full;
  2502. phy_data->start_mode = XGBE_MODE_SFI;
  2503. if (pdata->fec_ability & MDIO_PMA_10GBR_FECABLE_ABLE)
  2504. pdata->phy.supported |=
  2505. SUPPORTED_10000baseR_FEC;
  2506. }
  2507. phy_data->phydev_mode = XGBE_MDIO_MODE_CL22;
  2508. xgbe_phy_sfp_setup(pdata);
  2509. break;
  2510. default:
  2511. return -EINVAL;
  2512. }
  2513. if (netif_msg_probe(pdata))
  2514. dev_dbg(pdata->dev, "phy supported=%#x\n",
  2515. pdata->phy.supported);
  2516. if ((phy_data->conn_type & XGBE_CONN_TYPE_MDIO) &&
  2517. (phy_data->phydev_mode != XGBE_MDIO_MODE_NONE)) {
  2518. ret = pdata->hw_if.set_ext_mii_mode(pdata, phy_data->mdio_addr,
  2519. phy_data->phydev_mode);
  2520. if (ret) {
  2521. dev_err(pdata->dev,
  2522. "mdio port/clause not compatible (%d/%u)\n",
  2523. phy_data->mdio_addr, phy_data->phydev_mode);
  2524. return -EINVAL;
  2525. }
  2526. }
  2527. if (phy_data->redrv && !phy_data->redrv_if) {
  2528. ret = pdata->hw_if.set_ext_mii_mode(pdata, phy_data->redrv_addr,
  2529. XGBE_MDIO_MODE_CL22);
  2530. if (ret) {
  2531. dev_err(pdata->dev,
  2532. "redriver mdio port not compatible (%u)\n",
  2533. phy_data->redrv_addr);
  2534. return -EINVAL;
  2535. }
  2536. }
  2537. /* Register for driving external PHYs */
  2538. mii = devm_mdiobus_alloc(pdata->dev);
  2539. if (!mii) {
  2540. dev_err(pdata->dev, "mdiobus_alloc failed\n");
  2541. return -ENOMEM;
  2542. }
  2543. mii->priv = pdata;
  2544. mii->name = "amd-xgbe-mii";
  2545. mii->read = xgbe_phy_mii_read;
  2546. mii->write = xgbe_phy_mii_write;
  2547. mii->parent = pdata->dev;
  2548. mii->phy_mask = ~0;
  2549. snprintf(mii->id, sizeof(mii->id), "%s", dev_name(pdata->dev));
  2550. ret = mdiobus_register(mii);
  2551. if (ret) {
  2552. dev_err(pdata->dev, "mdiobus_register failed\n");
  2553. return ret;
  2554. }
  2555. phy_data->mii = mii;
  2556. return 0;
  2557. }
  2558. void xgbe_init_function_ptrs_phy_v2(struct xgbe_phy_if *phy_if)
  2559. {
  2560. struct xgbe_phy_impl_if *phy_impl = &phy_if->phy_impl;
  2561. phy_impl->init = xgbe_phy_init;
  2562. phy_impl->exit = xgbe_phy_exit;
  2563. phy_impl->reset = xgbe_phy_reset;
  2564. phy_impl->start = xgbe_phy_start;
  2565. phy_impl->stop = xgbe_phy_stop;
  2566. phy_impl->link_status = xgbe_phy_link_status;
  2567. phy_impl->valid_speed = xgbe_phy_valid_speed;
  2568. phy_impl->use_mode = xgbe_phy_use_mode;
  2569. phy_impl->set_mode = xgbe_phy_set_mode;
  2570. phy_impl->get_mode = xgbe_phy_get_mode;
  2571. phy_impl->switch_mode = xgbe_phy_switch_mode;
  2572. phy_impl->cur_mode = xgbe_phy_cur_mode;
  2573. phy_impl->an_mode = xgbe_phy_an_mode;
  2574. phy_impl->an_config = xgbe_phy_an_config;
  2575. phy_impl->an_advertising = xgbe_phy_an_advertising;
  2576. phy_impl->an_outcome = xgbe_phy_an_outcome;
  2577. }