xgbe-mdio.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583
  1. /*
  2. * AMD 10Gb Ethernet driver
  3. *
  4. * This file is available to you under your choice of the following two
  5. * licenses:
  6. *
  7. * License 1: GPLv2
  8. *
  9. * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
  10. *
  11. * This file is free software; you may copy, redistribute and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation, either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This file is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  19. * General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  23. *
  24. * This file incorporates work covered by the following copyright and
  25. * permission notice:
  26. * The Synopsys DWC ETHER XGMAC Software Driver and documentation
  27. * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
  28. * Inc. unless otherwise expressly agreed to in writing between Synopsys
  29. * and you.
  30. *
  31. * The Software IS NOT an item of Licensed Software or Licensed Product
  32. * under any End User Software License Agreement or Agreement for Licensed
  33. * Product with Synopsys or any supplement thereto. Permission is hereby
  34. * granted, free of charge, to any person obtaining a copy of this software
  35. * annotated with this license and the Software, to deal in the Software
  36. * without restriction, including without limitation the rights to use,
  37. * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
  38. * of the Software, and to permit persons to whom the Software is furnished
  39. * to do so, subject to the following conditions:
  40. *
  41. * The above copyright notice and this permission notice shall be included
  42. * in all copies or substantial portions of the Software.
  43. *
  44. * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
  45. * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
  46. * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
  47. * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
  48. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  49. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  50. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  51. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  52. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  53. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  54. * THE POSSIBILITY OF SUCH DAMAGE.
  55. *
  56. *
  57. * License 2: Modified BSD
  58. *
  59. * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
  60. * All rights reserved.
  61. *
  62. * Redistribution and use in source and binary forms, with or without
  63. * modification, are permitted provided that the following conditions are met:
  64. * * Redistributions of source code must retain the above copyright
  65. * notice, this list of conditions and the following disclaimer.
  66. * * Redistributions in binary form must reproduce the above copyright
  67. * notice, this list of conditions and the following disclaimer in the
  68. * documentation and/or other materials provided with the distribution.
  69. * * Neither the name of Advanced Micro Devices, Inc. nor the
  70. * names of its contributors may be used to endorse or promote products
  71. * derived from this software without specific prior written permission.
  72. *
  73. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  74. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  75. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  76. * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
  77. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  78. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  79. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  80. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  81. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  82. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  83. *
  84. * This file incorporates work covered by the following copyright and
  85. * permission notice:
  86. * The Synopsys DWC ETHER XGMAC Software Driver and documentation
  87. * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
  88. * Inc. unless otherwise expressly agreed to in writing between Synopsys
  89. * and you.
  90. *
  91. * The Software IS NOT an item of Licensed Software or Licensed Product
  92. * under any End User Software License Agreement or Agreement for Licensed
  93. * Product with Synopsys or any supplement thereto. Permission is hereby
  94. * granted, free of charge, to any person obtaining a copy of this software
  95. * annotated with this license and the Software, to deal in the Software
  96. * without restriction, including without limitation the rights to use,
  97. * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
  98. * of the Software, and to permit persons to whom the Software is furnished
  99. * to do so, subject to the following conditions:
  100. *
  101. * The above copyright notice and this permission notice shall be included
  102. * in all copies or substantial portions of the Software.
  103. *
  104. * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
  105. * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
  106. * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
  107. * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
  108. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  109. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  110. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  111. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  112. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  113. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  114. * THE POSSIBILITY OF SUCH DAMAGE.
  115. */
  116. #include <linux/module.h>
  117. #include <linux/kmod.h>
  118. #include <linux/mdio.h>
  119. #include <linux/phy.h>
  120. #include <linux/of.h>
  121. #include <linux/bitops.h>
  122. #include <linux/jiffies.h>
  123. #include "xgbe.h"
  124. #include "xgbe-common.h"
  125. static void xgbe_an37_clear_interrupts(struct xgbe_prv_data *pdata)
  126. {
  127. int reg;
  128. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_STAT);
  129. reg &= ~XGBE_AN_CL37_INT_MASK;
  130. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_STAT, reg);
  131. }
  132. static void xgbe_an37_disable_interrupts(struct xgbe_prv_data *pdata)
  133. {
  134. int reg;
  135. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_CTRL);
  136. reg &= ~XGBE_AN_CL37_INT_MASK;
  137. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_CTRL, reg);
  138. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_PCS_DIG_CTRL);
  139. reg &= ~XGBE_PCS_CL37_BP;
  140. XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_PCS_DIG_CTRL, reg);
  141. }
  142. static void xgbe_an37_enable_interrupts(struct xgbe_prv_data *pdata)
  143. {
  144. int reg;
  145. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_PCS_DIG_CTRL);
  146. reg |= XGBE_PCS_CL37_BP;
  147. XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_PCS_DIG_CTRL, reg);
  148. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_CTRL);
  149. reg |= XGBE_AN_CL37_INT_MASK;
  150. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_CTRL, reg);
  151. }
  152. static void xgbe_an73_clear_interrupts(struct xgbe_prv_data *pdata)
  153. {
  154. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_INT, 0);
  155. }
  156. static void xgbe_an73_disable_interrupts(struct xgbe_prv_data *pdata)
  157. {
  158. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_INTMASK, 0);
  159. }
  160. static void xgbe_an73_enable_interrupts(struct xgbe_prv_data *pdata)
  161. {
  162. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_INTMASK, XGBE_AN_CL73_INT_MASK);
  163. }
  164. static void xgbe_an_enable_interrupts(struct xgbe_prv_data *pdata)
  165. {
  166. switch (pdata->an_mode) {
  167. case XGBE_AN_MODE_CL73:
  168. case XGBE_AN_MODE_CL73_REDRV:
  169. xgbe_an73_enable_interrupts(pdata);
  170. break;
  171. case XGBE_AN_MODE_CL37:
  172. case XGBE_AN_MODE_CL37_SGMII:
  173. xgbe_an37_enable_interrupts(pdata);
  174. break;
  175. default:
  176. break;
  177. }
  178. }
  179. static void xgbe_an_clear_interrupts_all(struct xgbe_prv_data *pdata)
  180. {
  181. xgbe_an73_clear_interrupts(pdata);
  182. xgbe_an37_clear_interrupts(pdata);
  183. }
  184. static void xgbe_an73_enable_kr_training(struct xgbe_prv_data *pdata)
  185. {
  186. unsigned int reg;
  187. reg = XMDIO_READ(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL);
  188. reg |= XGBE_KR_TRAINING_ENABLE;
  189. XMDIO_WRITE(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL, reg);
  190. }
  191. static void xgbe_an73_disable_kr_training(struct xgbe_prv_data *pdata)
  192. {
  193. unsigned int reg;
  194. reg = XMDIO_READ(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL);
  195. reg &= ~XGBE_KR_TRAINING_ENABLE;
  196. XMDIO_WRITE(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL, reg);
  197. }
  198. static void xgbe_kr_mode(struct xgbe_prv_data *pdata)
  199. {
  200. /* Enable KR training */
  201. xgbe_an73_enable_kr_training(pdata);
  202. /* Set MAC to 10G speed */
  203. pdata->hw_if.set_speed(pdata, SPEED_10000);
  204. /* Call PHY implementation support to complete rate change */
  205. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_KR);
  206. }
  207. static void xgbe_kx_2500_mode(struct xgbe_prv_data *pdata)
  208. {
  209. /* Disable KR training */
  210. xgbe_an73_disable_kr_training(pdata);
  211. /* Set MAC to 2.5G speed */
  212. pdata->hw_if.set_speed(pdata, SPEED_2500);
  213. /* Call PHY implementation support to complete rate change */
  214. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_KX_2500);
  215. }
  216. static void xgbe_kx_1000_mode(struct xgbe_prv_data *pdata)
  217. {
  218. /* Disable KR training */
  219. xgbe_an73_disable_kr_training(pdata);
  220. /* Set MAC to 1G speed */
  221. pdata->hw_if.set_speed(pdata, SPEED_1000);
  222. /* Call PHY implementation support to complete rate change */
  223. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_KX_1000);
  224. }
  225. static void xgbe_sfi_mode(struct xgbe_prv_data *pdata)
  226. {
  227. /* If a KR re-driver is present, change to KR mode instead */
  228. if (pdata->kr_redrv)
  229. return xgbe_kr_mode(pdata);
  230. /* Disable KR training */
  231. xgbe_an73_disable_kr_training(pdata);
  232. /* Set MAC to 10G speed */
  233. pdata->hw_if.set_speed(pdata, SPEED_10000);
  234. /* Call PHY implementation support to complete rate change */
  235. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_SFI);
  236. }
  237. static void xgbe_x_mode(struct xgbe_prv_data *pdata)
  238. {
  239. /* Disable KR training */
  240. xgbe_an73_disable_kr_training(pdata);
  241. /* Set MAC to 1G speed */
  242. pdata->hw_if.set_speed(pdata, SPEED_1000);
  243. /* Call PHY implementation support to complete rate change */
  244. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_X);
  245. }
  246. static void xgbe_sgmii_1000_mode(struct xgbe_prv_data *pdata)
  247. {
  248. /* Disable KR training */
  249. xgbe_an73_disable_kr_training(pdata);
  250. /* Set MAC to 1G speed */
  251. pdata->hw_if.set_speed(pdata, SPEED_1000);
  252. /* Call PHY implementation support to complete rate change */
  253. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_SGMII_1000);
  254. }
  255. static void xgbe_sgmii_100_mode(struct xgbe_prv_data *pdata)
  256. {
  257. /* Disable KR training */
  258. xgbe_an73_disable_kr_training(pdata);
  259. /* Set MAC to 1G speed */
  260. pdata->hw_if.set_speed(pdata, SPEED_1000);
  261. /* Call PHY implementation support to complete rate change */
  262. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_SGMII_100);
  263. }
  264. static enum xgbe_mode xgbe_cur_mode(struct xgbe_prv_data *pdata)
  265. {
  266. return pdata->phy_if.phy_impl.cur_mode(pdata);
  267. }
  268. static bool xgbe_in_kr_mode(struct xgbe_prv_data *pdata)
  269. {
  270. return (xgbe_cur_mode(pdata) == XGBE_MODE_KR);
  271. }
  272. static void xgbe_change_mode(struct xgbe_prv_data *pdata,
  273. enum xgbe_mode mode)
  274. {
  275. switch (mode) {
  276. case XGBE_MODE_KX_1000:
  277. xgbe_kx_1000_mode(pdata);
  278. break;
  279. case XGBE_MODE_KX_2500:
  280. xgbe_kx_2500_mode(pdata);
  281. break;
  282. case XGBE_MODE_KR:
  283. xgbe_kr_mode(pdata);
  284. break;
  285. case XGBE_MODE_SGMII_100:
  286. xgbe_sgmii_100_mode(pdata);
  287. break;
  288. case XGBE_MODE_SGMII_1000:
  289. xgbe_sgmii_1000_mode(pdata);
  290. break;
  291. case XGBE_MODE_X:
  292. xgbe_x_mode(pdata);
  293. break;
  294. case XGBE_MODE_SFI:
  295. xgbe_sfi_mode(pdata);
  296. break;
  297. case XGBE_MODE_UNKNOWN:
  298. break;
  299. default:
  300. netif_dbg(pdata, link, pdata->netdev,
  301. "invalid operation mode requested (%u)\n", mode);
  302. }
  303. }
  304. static void xgbe_switch_mode(struct xgbe_prv_data *pdata)
  305. {
  306. xgbe_change_mode(pdata, pdata->phy_if.phy_impl.switch_mode(pdata));
  307. }
  308. static void xgbe_set_mode(struct xgbe_prv_data *pdata,
  309. enum xgbe_mode mode)
  310. {
  311. if (mode == xgbe_cur_mode(pdata))
  312. return;
  313. xgbe_change_mode(pdata, mode);
  314. }
  315. static bool xgbe_use_mode(struct xgbe_prv_data *pdata,
  316. enum xgbe_mode mode)
  317. {
  318. return pdata->phy_if.phy_impl.use_mode(pdata, mode);
  319. }
  320. static void xgbe_an37_set(struct xgbe_prv_data *pdata, bool enable,
  321. bool restart)
  322. {
  323. unsigned int reg;
  324. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_CTRL1);
  325. reg &= ~MDIO_VEND2_CTRL1_AN_ENABLE;
  326. if (enable)
  327. reg |= MDIO_VEND2_CTRL1_AN_ENABLE;
  328. if (restart)
  329. reg |= MDIO_VEND2_CTRL1_AN_RESTART;
  330. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_CTRL1, reg);
  331. }
  332. static void xgbe_an37_restart(struct xgbe_prv_data *pdata)
  333. {
  334. xgbe_an37_enable_interrupts(pdata);
  335. xgbe_an37_set(pdata, true, true);
  336. netif_dbg(pdata, link, pdata->netdev, "CL37 AN enabled/restarted\n");
  337. }
  338. static void xgbe_an37_disable(struct xgbe_prv_data *pdata)
  339. {
  340. xgbe_an37_set(pdata, false, false);
  341. xgbe_an37_disable_interrupts(pdata);
  342. netif_dbg(pdata, link, pdata->netdev, "CL37 AN disabled\n");
  343. }
  344. static void xgbe_an73_set(struct xgbe_prv_data *pdata, bool enable,
  345. bool restart)
  346. {
  347. unsigned int reg;
  348. reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_CTRL1);
  349. reg &= ~MDIO_AN_CTRL1_ENABLE;
  350. if (enable)
  351. reg |= MDIO_AN_CTRL1_ENABLE;
  352. if (restart)
  353. reg |= MDIO_AN_CTRL1_RESTART;
  354. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_CTRL1, reg);
  355. }
  356. static void xgbe_an73_restart(struct xgbe_prv_data *pdata)
  357. {
  358. xgbe_an73_enable_interrupts(pdata);
  359. xgbe_an73_set(pdata, true, true);
  360. netif_dbg(pdata, link, pdata->netdev, "CL73 AN enabled/restarted\n");
  361. }
  362. static void xgbe_an73_disable(struct xgbe_prv_data *pdata)
  363. {
  364. xgbe_an73_set(pdata, false, false);
  365. xgbe_an73_disable_interrupts(pdata);
  366. netif_dbg(pdata, link, pdata->netdev, "CL73 AN disabled\n");
  367. }
  368. static void xgbe_an_restart(struct xgbe_prv_data *pdata)
  369. {
  370. switch (pdata->an_mode) {
  371. case XGBE_AN_MODE_CL73:
  372. case XGBE_AN_MODE_CL73_REDRV:
  373. xgbe_an73_restart(pdata);
  374. break;
  375. case XGBE_AN_MODE_CL37:
  376. case XGBE_AN_MODE_CL37_SGMII:
  377. xgbe_an37_restart(pdata);
  378. break;
  379. default:
  380. break;
  381. }
  382. }
  383. static void xgbe_an_disable(struct xgbe_prv_data *pdata)
  384. {
  385. switch (pdata->an_mode) {
  386. case XGBE_AN_MODE_CL73:
  387. case XGBE_AN_MODE_CL73_REDRV:
  388. xgbe_an73_disable(pdata);
  389. break;
  390. case XGBE_AN_MODE_CL37:
  391. case XGBE_AN_MODE_CL37_SGMII:
  392. xgbe_an37_disable(pdata);
  393. break;
  394. default:
  395. break;
  396. }
  397. }
  398. static void xgbe_an_disable_all(struct xgbe_prv_data *pdata)
  399. {
  400. xgbe_an73_disable(pdata);
  401. xgbe_an37_disable(pdata);
  402. }
  403. static enum xgbe_an xgbe_an73_tx_training(struct xgbe_prv_data *pdata,
  404. enum xgbe_rx *state)
  405. {
  406. unsigned int ad_reg, lp_reg, reg;
  407. *state = XGBE_RX_COMPLETE;
  408. /* If we're not in KR mode then we're done */
  409. if (!xgbe_in_kr_mode(pdata))
  410. return XGBE_AN_PAGE_RECEIVED;
  411. /* Enable/Disable FEC */
  412. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
  413. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 2);
  414. reg = XMDIO_READ(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_FECCTRL);
  415. reg &= ~(MDIO_PMA_10GBR_FECABLE_ABLE | MDIO_PMA_10GBR_FECABLE_ERRABLE);
  416. if ((ad_reg & 0xc000) && (lp_reg & 0xc000))
  417. reg |= pdata->fec_ability;
  418. XMDIO_WRITE(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_FECCTRL, reg);
  419. /* Start KR training */
  420. reg = XMDIO_READ(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL);
  421. if (reg & XGBE_KR_TRAINING_ENABLE) {
  422. if (pdata->phy_if.phy_impl.kr_training_pre)
  423. pdata->phy_if.phy_impl.kr_training_pre(pdata);
  424. reg |= XGBE_KR_TRAINING_START;
  425. XMDIO_WRITE(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL,
  426. reg);
  427. if (pdata->phy_if.phy_impl.kr_training_post)
  428. pdata->phy_if.phy_impl.kr_training_post(pdata);
  429. netif_dbg(pdata, link, pdata->netdev,
  430. "KR training initiated\n");
  431. }
  432. return XGBE_AN_PAGE_RECEIVED;
  433. }
  434. static enum xgbe_an xgbe_an73_tx_xnp(struct xgbe_prv_data *pdata,
  435. enum xgbe_rx *state)
  436. {
  437. u16 msg;
  438. *state = XGBE_RX_XNP;
  439. msg = XGBE_XNP_MCF_NULL_MESSAGE;
  440. msg |= XGBE_XNP_MP_FORMATTED;
  441. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_XNP + 2, 0);
  442. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_XNP + 1, 0);
  443. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_XNP, msg);
  444. return XGBE_AN_PAGE_RECEIVED;
  445. }
  446. static enum xgbe_an xgbe_an73_rx_bpa(struct xgbe_prv_data *pdata,
  447. enum xgbe_rx *state)
  448. {
  449. unsigned int link_support;
  450. unsigned int reg, ad_reg, lp_reg;
  451. /* Read Base Ability register 2 first */
  452. reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 1);
  453. /* Check for a supported mode, otherwise restart in a different one */
  454. link_support = xgbe_in_kr_mode(pdata) ? 0x80 : 0x20;
  455. if (!(reg & link_support))
  456. return XGBE_AN_INCOMPAT_LINK;
  457. /* Check Extended Next Page support */
  458. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  459. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA);
  460. return ((ad_reg & XGBE_XNP_NP_EXCHANGE) ||
  461. (lp_reg & XGBE_XNP_NP_EXCHANGE))
  462. ? xgbe_an73_tx_xnp(pdata, state)
  463. : xgbe_an73_tx_training(pdata, state);
  464. }
  465. static enum xgbe_an xgbe_an73_rx_xnp(struct xgbe_prv_data *pdata,
  466. enum xgbe_rx *state)
  467. {
  468. unsigned int ad_reg, lp_reg;
  469. /* Check Extended Next Page support */
  470. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_XNP);
  471. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPX);
  472. return ((ad_reg & XGBE_XNP_NP_EXCHANGE) ||
  473. (lp_reg & XGBE_XNP_NP_EXCHANGE))
  474. ? xgbe_an73_tx_xnp(pdata, state)
  475. : xgbe_an73_tx_training(pdata, state);
  476. }
  477. static enum xgbe_an xgbe_an73_page_received(struct xgbe_prv_data *pdata)
  478. {
  479. enum xgbe_rx *state;
  480. unsigned long an_timeout;
  481. enum xgbe_an ret;
  482. if (!pdata->an_start) {
  483. pdata->an_start = jiffies;
  484. } else {
  485. an_timeout = pdata->an_start +
  486. msecs_to_jiffies(XGBE_AN_MS_TIMEOUT);
  487. if (time_after(jiffies, an_timeout)) {
  488. /* Auto-negotiation timed out, reset state */
  489. pdata->kr_state = XGBE_RX_BPA;
  490. pdata->kx_state = XGBE_RX_BPA;
  491. pdata->an_start = jiffies;
  492. netif_dbg(pdata, link, pdata->netdev,
  493. "CL73 AN timed out, resetting state\n");
  494. }
  495. }
  496. state = xgbe_in_kr_mode(pdata) ? &pdata->kr_state
  497. : &pdata->kx_state;
  498. switch (*state) {
  499. case XGBE_RX_BPA:
  500. ret = xgbe_an73_rx_bpa(pdata, state);
  501. break;
  502. case XGBE_RX_XNP:
  503. ret = xgbe_an73_rx_xnp(pdata, state);
  504. break;
  505. default:
  506. ret = XGBE_AN_ERROR;
  507. }
  508. return ret;
  509. }
  510. static enum xgbe_an xgbe_an73_incompat_link(struct xgbe_prv_data *pdata)
  511. {
  512. /* Be sure we aren't looping trying to negotiate */
  513. if (xgbe_in_kr_mode(pdata)) {
  514. pdata->kr_state = XGBE_RX_ERROR;
  515. if (!(pdata->phy.advertising & ADVERTISED_1000baseKX_Full) &&
  516. !(pdata->phy.advertising & ADVERTISED_2500baseX_Full))
  517. return XGBE_AN_NO_LINK;
  518. if (pdata->kx_state != XGBE_RX_BPA)
  519. return XGBE_AN_NO_LINK;
  520. } else {
  521. pdata->kx_state = XGBE_RX_ERROR;
  522. if (!(pdata->phy.advertising & ADVERTISED_10000baseKR_Full))
  523. return XGBE_AN_NO_LINK;
  524. if (pdata->kr_state != XGBE_RX_BPA)
  525. return XGBE_AN_NO_LINK;
  526. }
  527. xgbe_an73_disable(pdata);
  528. xgbe_switch_mode(pdata);
  529. xgbe_an73_restart(pdata);
  530. return XGBE_AN_INCOMPAT_LINK;
  531. }
  532. static void xgbe_an37_isr(struct xgbe_prv_data *pdata)
  533. {
  534. unsigned int reg;
  535. /* Disable AN interrupts */
  536. xgbe_an37_disable_interrupts(pdata);
  537. /* Save the interrupt(s) that fired */
  538. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_STAT);
  539. pdata->an_int = reg & XGBE_AN_CL37_INT_MASK;
  540. pdata->an_status = reg & ~XGBE_AN_CL37_INT_MASK;
  541. if (pdata->an_int) {
  542. /* Clear the interrupt(s) that fired and process them */
  543. reg &= ~XGBE_AN_CL37_INT_MASK;
  544. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_STAT, reg);
  545. queue_work(pdata->an_workqueue, &pdata->an_irq_work);
  546. } else {
  547. /* Enable AN interrupts */
  548. xgbe_an37_enable_interrupts(pdata);
  549. }
  550. }
  551. static void xgbe_an73_isr(struct xgbe_prv_data *pdata)
  552. {
  553. /* Disable AN interrupts */
  554. xgbe_an73_disable_interrupts(pdata);
  555. /* Save the interrupt(s) that fired */
  556. pdata->an_int = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_INT);
  557. if (pdata->an_int) {
  558. /* Clear the interrupt(s) that fired and process them */
  559. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_INT, ~pdata->an_int);
  560. queue_work(pdata->an_workqueue, &pdata->an_irq_work);
  561. } else {
  562. /* Enable AN interrupts */
  563. xgbe_an73_enable_interrupts(pdata);
  564. }
  565. }
  566. static irqreturn_t xgbe_an_isr(int irq, void *data)
  567. {
  568. struct xgbe_prv_data *pdata = (struct xgbe_prv_data *)data;
  569. netif_dbg(pdata, intr, pdata->netdev, "AN interrupt received\n");
  570. switch (pdata->an_mode) {
  571. case XGBE_AN_MODE_CL73:
  572. case XGBE_AN_MODE_CL73_REDRV:
  573. xgbe_an73_isr(pdata);
  574. break;
  575. case XGBE_AN_MODE_CL37:
  576. case XGBE_AN_MODE_CL37_SGMII:
  577. xgbe_an37_isr(pdata);
  578. break;
  579. default:
  580. break;
  581. }
  582. return IRQ_HANDLED;
  583. }
  584. static irqreturn_t xgbe_an_combined_isr(int irq, struct xgbe_prv_data *pdata)
  585. {
  586. return xgbe_an_isr(irq, pdata);
  587. }
  588. static void xgbe_an_irq_work(struct work_struct *work)
  589. {
  590. struct xgbe_prv_data *pdata = container_of(work,
  591. struct xgbe_prv_data,
  592. an_irq_work);
  593. /* Avoid a race between enabling the IRQ and exiting the work by
  594. * waiting for the work to finish and then queueing it
  595. */
  596. flush_work(&pdata->an_work);
  597. queue_work(pdata->an_workqueue, &pdata->an_work);
  598. }
  599. static const char *xgbe_state_as_string(enum xgbe_an state)
  600. {
  601. switch (state) {
  602. case XGBE_AN_READY:
  603. return "Ready";
  604. case XGBE_AN_PAGE_RECEIVED:
  605. return "Page-Received";
  606. case XGBE_AN_INCOMPAT_LINK:
  607. return "Incompatible-Link";
  608. case XGBE_AN_COMPLETE:
  609. return "Complete";
  610. case XGBE_AN_NO_LINK:
  611. return "No-Link";
  612. case XGBE_AN_ERROR:
  613. return "Error";
  614. default:
  615. return "Undefined";
  616. }
  617. }
  618. static void xgbe_an37_state_machine(struct xgbe_prv_data *pdata)
  619. {
  620. enum xgbe_an cur_state = pdata->an_state;
  621. if (!pdata->an_int)
  622. return;
  623. if (pdata->an_int & XGBE_AN_CL37_INT_CMPLT) {
  624. pdata->an_state = XGBE_AN_COMPLETE;
  625. pdata->an_int &= ~XGBE_AN_CL37_INT_CMPLT;
  626. /* If SGMII is enabled, check the link status */
  627. if ((pdata->an_mode == XGBE_AN_MODE_CL37_SGMII) &&
  628. !(pdata->an_status & XGBE_SGMII_AN_LINK_STATUS))
  629. pdata->an_state = XGBE_AN_NO_LINK;
  630. }
  631. netif_dbg(pdata, link, pdata->netdev, "CL37 AN %s\n",
  632. xgbe_state_as_string(pdata->an_state));
  633. cur_state = pdata->an_state;
  634. switch (pdata->an_state) {
  635. case XGBE_AN_READY:
  636. break;
  637. case XGBE_AN_COMPLETE:
  638. netif_dbg(pdata, link, pdata->netdev,
  639. "Auto negotiation successful\n");
  640. break;
  641. case XGBE_AN_NO_LINK:
  642. break;
  643. default:
  644. pdata->an_state = XGBE_AN_ERROR;
  645. }
  646. if (pdata->an_state == XGBE_AN_ERROR) {
  647. netdev_err(pdata->netdev,
  648. "error during auto-negotiation, state=%u\n",
  649. cur_state);
  650. pdata->an_int = 0;
  651. xgbe_an37_clear_interrupts(pdata);
  652. }
  653. if (pdata->an_state >= XGBE_AN_COMPLETE) {
  654. pdata->an_result = pdata->an_state;
  655. pdata->an_state = XGBE_AN_READY;
  656. netif_dbg(pdata, link, pdata->netdev, "CL37 AN result: %s\n",
  657. xgbe_state_as_string(pdata->an_result));
  658. }
  659. xgbe_an37_enable_interrupts(pdata);
  660. }
  661. static void xgbe_an73_state_machine(struct xgbe_prv_data *pdata)
  662. {
  663. enum xgbe_an cur_state = pdata->an_state;
  664. if (!pdata->an_int)
  665. return;
  666. next_int:
  667. if (pdata->an_int & XGBE_AN_CL73_PG_RCV) {
  668. pdata->an_state = XGBE_AN_PAGE_RECEIVED;
  669. pdata->an_int &= ~XGBE_AN_CL73_PG_RCV;
  670. } else if (pdata->an_int & XGBE_AN_CL73_INC_LINK) {
  671. pdata->an_state = XGBE_AN_INCOMPAT_LINK;
  672. pdata->an_int &= ~XGBE_AN_CL73_INC_LINK;
  673. } else if (pdata->an_int & XGBE_AN_CL73_INT_CMPLT) {
  674. pdata->an_state = XGBE_AN_COMPLETE;
  675. pdata->an_int &= ~XGBE_AN_CL73_INT_CMPLT;
  676. } else {
  677. pdata->an_state = XGBE_AN_ERROR;
  678. }
  679. again:
  680. netif_dbg(pdata, link, pdata->netdev, "CL73 AN %s\n",
  681. xgbe_state_as_string(pdata->an_state));
  682. cur_state = pdata->an_state;
  683. switch (pdata->an_state) {
  684. case XGBE_AN_READY:
  685. pdata->an_supported = 0;
  686. break;
  687. case XGBE_AN_PAGE_RECEIVED:
  688. pdata->an_state = xgbe_an73_page_received(pdata);
  689. pdata->an_supported++;
  690. break;
  691. case XGBE_AN_INCOMPAT_LINK:
  692. pdata->an_supported = 0;
  693. pdata->parallel_detect = 0;
  694. pdata->an_state = xgbe_an73_incompat_link(pdata);
  695. break;
  696. case XGBE_AN_COMPLETE:
  697. pdata->parallel_detect = pdata->an_supported ? 0 : 1;
  698. netif_dbg(pdata, link, pdata->netdev, "%s successful\n",
  699. pdata->an_supported ? "Auto negotiation"
  700. : "Parallel detection");
  701. break;
  702. case XGBE_AN_NO_LINK:
  703. break;
  704. default:
  705. pdata->an_state = XGBE_AN_ERROR;
  706. }
  707. if (pdata->an_state == XGBE_AN_NO_LINK) {
  708. pdata->an_int = 0;
  709. xgbe_an73_clear_interrupts(pdata);
  710. } else if (pdata->an_state == XGBE_AN_ERROR) {
  711. netdev_err(pdata->netdev,
  712. "error during auto-negotiation, state=%u\n",
  713. cur_state);
  714. pdata->an_int = 0;
  715. xgbe_an73_clear_interrupts(pdata);
  716. }
  717. if (pdata->an_state >= XGBE_AN_COMPLETE) {
  718. pdata->an_result = pdata->an_state;
  719. pdata->an_state = XGBE_AN_READY;
  720. pdata->kr_state = XGBE_RX_BPA;
  721. pdata->kx_state = XGBE_RX_BPA;
  722. pdata->an_start = 0;
  723. netif_dbg(pdata, link, pdata->netdev, "CL73 AN result: %s\n",
  724. xgbe_state_as_string(pdata->an_result));
  725. }
  726. if (cur_state != pdata->an_state)
  727. goto again;
  728. if (pdata->an_int)
  729. goto next_int;
  730. xgbe_an73_enable_interrupts(pdata);
  731. }
  732. static void xgbe_an_state_machine(struct work_struct *work)
  733. {
  734. struct xgbe_prv_data *pdata = container_of(work,
  735. struct xgbe_prv_data,
  736. an_work);
  737. mutex_lock(&pdata->an_mutex);
  738. switch (pdata->an_mode) {
  739. case XGBE_AN_MODE_CL73:
  740. case XGBE_AN_MODE_CL73_REDRV:
  741. xgbe_an73_state_machine(pdata);
  742. break;
  743. case XGBE_AN_MODE_CL37:
  744. case XGBE_AN_MODE_CL37_SGMII:
  745. xgbe_an37_state_machine(pdata);
  746. break;
  747. default:
  748. break;
  749. }
  750. mutex_unlock(&pdata->an_mutex);
  751. }
  752. static void xgbe_an37_init(struct xgbe_prv_data *pdata)
  753. {
  754. unsigned int advertising, reg;
  755. advertising = pdata->phy_if.phy_impl.an_advertising(pdata);
  756. /* Set up Advertisement register */
  757. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_ADVERTISE);
  758. if (advertising & ADVERTISED_Pause)
  759. reg |= 0x100;
  760. else
  761. reg &= ~0x100;
  762. if (advertising & ADVERTISED_Asym_Pause)
  763. reg |= 0x80;
  764. else
  765. reg &= ~0x80;
  766. /* Full duplex, but not half */
  767. reg |= XGBE_AN_CL37_FD_MASK;
  768. reg &= ~XGBE_AN_CL37_HD_MASK;
  769. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_ADVERTISE, reg);
  770. /* Set up the Control register */
  771. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_CTRL);
  772. reg &= ~XGBE_AN_CL37_TX_CONFIG_MASK;
  773. reg &= ~XGBE_AN_CL37_PCS_MODE_MASK;
  774. switch (pdata->an_mode) {
  775. case XGBE_AN_MODE_CL37:
  776. reg |= XGBE_AN_CL37_PCS_MODE_BASEX;
  777. break;
  778. case XGBE_AN_MODE_CL37_SGMII:
  779. reg |= XGBE_AN_CL37_PCS_MODE_SGMII;
  780. break;
  781. default:
  782. break;
  783. }
  784. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_CTRL, reg);
  785. netif_dbg(pdata, link, pdata->netdev, "CL37 AN (%s) initialized\n",
  786. (pdata->an_mode == XGBE_AN_MODE_CL37) ? "BaseX" : "SGMII");
  787. }
  788. static void xgbe_an73_init(struct xgbe_prv_data *pdata)
  789. {
  790. unsigned int advertising, reg;
  791. advertising = pdata->phy_if.phy_impl.an_advertising(pdata);
  792. /* Set up Advertisement register 3 first */
  793. reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
  794. if (advertising & ADVERTISED_10000baseR_FEC)
  795. reg |= 0xc000;
  796. else
  797. reg &= ~0xc000;
  798. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2, reg);
  799. /* Set up Advertisement register 2 next */
  800. reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1);
  801. if (advertising & ADVERTISED_10000baseKR_Full)
  802. reg |= 0x80;
  803. else
  804. reg &= ~0x80;
  805. if ((advertising & ADVERTISED_1000baseKX_Full) ||
  806. (advertising & ADVERTISED_2500baseX_Full))
  807. reg |= 0x20;
  808. else
  809. reg &= ~0x20;
  810. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1, reg);
  811. /* Set up Advertisement register 1 last */
  812. reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  813. if (advertising & ADVERTISED_Pause)
  814. reg |= 0x400;
  815. else
  816. reg &= ~0x400;
  817. if (advertising & ADVERTISED_Asym_Pause)
  818. reg |= 0x800;
  819. else
  820. reg &= ~0x800;
  821. /* We don't intend to perform XNP */
  822. reg &= ~XGBE_XNP_NP_EXCHANGE;
  823. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE, reg);
  824. netif_dbg(pdata, link, pdata->netdev, "CL73 AN initialized\n");
  825. }
  826. static void xgbe_an_init(struct xgbe_prv_data *pdata)
  827. {
  828. /* Set up advertisement registers based on current settings */
  829. pdata->an_mode = pdata->phy_if.phy_impl.an_mode(pdata);
  830. switch (pdata->an_mode) {
  831. case XGBE_AN_MODE_CL73:
  832. case XGBE_AN_MODE_CL73_REDRV:
  833. xgbe_an73_init(pdata);
  834. break;
  835. case XGBE_AN_MODE_CL37:
  836. case XGBE_AN_MODE_CL37_SGMII:
  837. xgbe_an37_init(pdata);
  838. break;
  839. default:
  840. break;
  841. }
  842. }
  843. static const char *xgbe_phy_fc_string(struct xgbe_prv_data *pdata)
  844. {
  845. if (pdata->tx_pause && pdata->rx_pause)
  846. return "rx/tx";
  847. else if (pdata->rx_pause)
  848. return "rx";
  849. else if (pdata->tx_pause)
  850. return "tx";
  851. else
  852. return "off";
  853. }
  854. static const char *xgbe_phy_speed_string(int speed)
  855. {
  856. switch (speed) {
  857. case SPEED_100:
  858. return "100Mbps";
  859. case SPEED_1000:
  860. return "1Gbps";
  861. case SPEED_2500:
  862. return "2.5Gbps";
  863. case SPEED_10000:
  864. return "10Gbps";
  865. case SPEED_UNKNOWN:
  866. return "Unknown";
  867. default:
  868. return "Unsupported";
  869. }
  870. }
  871. static void xgbe_phy_print_status(struct xgbe_prv_data *pdata)
  872. {
  873. if (pdata->phy.link)
  874. netdev_info(pdata->netdev,
  875. "Link is Up - %s/%s - flow control %s\n",
  876. xgbe_phy_speed_string(pdata->phy.speed),
  877. pdata->phy.duplex == DUPLEX_FULL ? "Full" : "Half",
  878. xgbe_phy_fc_string(pdata));
  879. else
  880. netdev_info(pdata->netdev, "Link is Down\n");
  881. }
  882. static void xgbe_phy_adjust_link(struct xgbe_prv_data *pdata)
  883. {
  884. int new_state = 0;
  885. if (pdata->phy.link) {
  886. /* Flow control support */
  887. pdata->pause_autoneg = pdata->phy.pause_autoneg;
  888. if (pdata->tx_pause != pdata->phy.tx_pause) {
  889. new_state = 1;
  890. pdata->hw_if.config_tx_flow_control(pdata);
  891. pdata->tx_pause = pdata->phy.tx_pause;
  892. }
  893. if (pdata->rx_pause != pdata->phy.rx_pause) {
  894. new_state = 1;
  895. pdata->hw_if.config_rx_flow_control(pdata);
  896. pdata->rx_pause = pdata->phy.rx_pause;
  897. }
  898. /* Speed support */
  899. if (pdata->phy_speed != pdata->phy.speed) {
  900. new_state = 1;
  901. pdata->phy_speed = pdata->phy.speed;
  902. }
  903. if (pdata->phy_link != pdata->phy.link) {
  904. new_state = 1;
  905. pdata->phy_link = pdata->phy.link;
  906. }
  907. } else if (pdata->phy_link) {
  908. new_state = 1;
  909. pdata->phy_link = 0;
  910. pdata->phy_speed = SPEED_UNKNOWN;
  911. }
  912. if (new_state && netif_msg_link(pdata))
  913. xgbe_phy_print_status(pdata);
  914. }
  915. static bool xgbe_phy_valid_speed(struct xgbe_prv_data *pdata, int speed)
  916. {
  917. return pdata->phy_if.phy_impl.valid_speed(pdata, speed);
  918. }
  919. static int xgbe_phy_config_fixed(struct xgbe_prv_data *pdata)
  920. {
  921. enum xgbe_mode mode;
  922. netif_dbg(pdata, link, pdata->netdev, "fixed PHY configuration\n");
  923. /* Disable auto-negotiation */
  924. xgbe_an_disable(pdata);
  925. /* Set specified mode for specified speed */
  926. mode = pdata->phy_if.phy_impl.get_mode(pdata, pdata->phy.speed);
  927. switch (mode) {
  928. case XGBE_MODE_KX_1000:
  929. case XGBE_MODE_KX_2500:
  930. case XGBE_MODE_KR:
  931. case XGBE_MODE_SGMII_100:
  932. case XGBE_MODE_SGMII_1000:
  933. case XGBE_MODE_X:
  934. case XGBE_MODE_SFI:
  935. break;
  936. case XGBE_MODE_UNKNOWN:
  937. default:
  938. return -EINVAL;
  939. }
  940. /* Validate duplex mode */
  941. if (pdata->phy.duplex != DUPLEX_FULL)
  942. return -EINVAL;
  943. xgbe_set_mode(pdata, mode);
  944. return 0;
  945. }
  946. static int __xgbe_phy_config_aneg(struct xgbe_prv_data *pdata)
  947. {
  948. int ret;
  949. set_bit(XGBE_LINK_INIT, &pdata->dev_state);
  950. pdata->link_check = jiffies;
  951. ret = pdata->phy_if.phy_impl.an_config(pdata);
  952. if (ret)
  953. return ret;
  954. if (pdata->phy.autoneg != AUTONEG_ENABLE) {
  955. ret = xgbe_phy_config_fixed(pdata);
  956. if (ret || !pdata->kr_redrv)
  957. return ret;
  958. netif_dbg(pdata, link, pdata->netdev, "AN redriver support\n");
  959. } else {
  960. netif_dbg(pdata, link, pdata->netdev, "AN PHY configuration\n");
  961. }
  962. /* Disable auto-negotiation interrupt */
  963. disable_irq(pdata->an_irq);
  964. /* Start auto-negotiation in a supported mode */
  965. if (xgbe_use_mode(pdata, XGBE_MODE_KR)) {
  966. xgbe_set_mode(pdata, XGBE_MODE_KR);
  967. } else if (xgbe_use_mode(pdata, XGBE_MODE_KX_2500)) {
  968. xgbe_set_mode(pdata, XGBE_MODE_KX_2500);
  969. } else if (xgbe_use_mode(pdata, XGBE_MODE_KX_1000)) {
  970. xgbe_set_mode(pdata, XGBE_MODE_KX_1000);
  971. } else if (xgbe_use_mode(pdata, XGBE_MODE_SFI)) {
  972. xgbe_set_mode(pdata, XGBE_MODE_SFI);
  973. } else if (xgbe_use_mode(pdata, XGBE_MODE_X)) {
  974. xgbe_set_mode(pdata, XGBE_MODE_X);
  975. } else if (xgbe_use_mode(pdata, XGBE_MODE_SGMII_1000)) {
  976. xgbe_set_mode(pdata, XGBE_MODE_SGMII_1000);
  977. } else if (xgbe_use_mode(pdata, XGBE_MODE_SGMII_100)) {
  978. xgbe_set_mode(pdata, XGBE_MODE_SGMII_100);
  979. } else {
  980. enable_irq(pdata->an_irq);
  981. return -EINVAL;
  982. }
  983. /* Disable and stop any in progress auto-negotiation */
  984. xgbe_an_disable_all(pdata);
  985. /* Clear any auto-negotitation interrupts */
  986. xgbe_an_clear_interrupts_all(pdata);
  987. pdata->an_result = XGBE_AN_READY;
  988. pdata->an_state = XGBE_AN_READY;
  989. pdata->kr_state = XGBE_RX_BPA;
  990. pdata->kx_state = XGBE_RX_BPA;
  991. /* Re-enable auto-negotiation interrupt */
  992. enable_irq(pdata->an_irq);
  993. xgbe_an_init(pdata);
  994. xgbe_an_restart(pdata);
  995. return 0;
  996. }
  997. static int xgbe_phy_config_aneg(struct xgbe_prv_data *pdata)
  998. {
  999. int ret;
  1000. mutex_lock(&pdata->an_mutex);
  1001. ret = __xgbe_phy_config_aneg(pdata);
  1002. if (ret)
  1003. set_bit(XGBE_LINK_ERR, &pdata->dev_state);
  1004. else
  1005. clear_bit(XGBE_LINK_ERR, &pdata->dev_state);
  1006. mutex_unlock(&pdata->an_mutex);
  1007. return ret;
  1008. }
  1009. static bool xgbe_phy_aneg_done(struct xgbe_prv_data *pdata)
  1010. {
  1011. return (pdata->an_result == XGBE_AN_COMPLETE);
  1012. }
  1013. static void xgbe_check_link_timeout(struct xgbe_prv_data *pdata)
  1014. {
  1015. unsigned long link_timeout;
  1016. link_timeout = pdata->link_check + (XGBE_LINK_TIMEOUT * HZ);
  1017. if (time_after(jiffies, link_timeout)) {
  1018. netif_dbg(pdata, link, pdata->netdev, "AN link timeout\n");
  1019. xgbe_phy_config_aneg(pdata);
  1020. }
  1021. }
  1022. static enum xgbe_mode xgbe_phy_status_aneg(struct xgbe_prv_data *pdata)
  1023. {
  1024. return pdata->phy_if.phy_impl.an_outcome(pdata);
  1025. }
  1026. static void xgbe_phy_status_result(struct xgbe_prv_data *pdata)
  1027. {
  1028. enum xgbe_mode mode;
  1029. pdata->phy.lp_advertising = 0;
  1030. if ((pdata->phy.autoneg != AUTONEG_ENABLE) || pdata->parallel_detect)
  1031. mode = xgbe_cur_mode(pdata);
  1032. else
  1033. mode = xgbe_phy_status_aneg(pdata);
  1034. switch (mode) {
  1035. case XGBE_MODE_SGMII_100:
  1036. pdata->phy.speed = SPEED_100;
  1037. break;
  1038. case XGBE_MODE_X:
  1039. case XGBE_MODE_KX_1000:
  1040. case XGBE_MODE_SGMII_1000:
  1041. pdata->phy.speed = SPEED_1000;
  1042. break;
  1043. case XGBE_MODE_KX_2500:
  1044. pdata->phy.speed = SPEED_2500;
  1045. break;
  1046. case XGBE_MODE_KR:
  1047. case XGBE_MODE_SFI:
  1048. pdata->phy.speed = SPEED_10000;
  1049. break;
  1050. case XGBE_MODE_UNKNOWN:
  1051. default:
  1052. pdata->phy.speed = SPEED_UNKNOWN;
  1053. }
  1054. pdata->phy.duplex = DUPLEX_FULL;
  1055. xgbe_set_mode(pdata, mode);
  1056. }
  1057. static void xgbe_phy_status(struct xgbe_prv_data *pdata)
  1058. {
  1059. unsigned int link_aneg;
  1060. int an_restart;
  1061. if (test_bit(XGBE_LINK_ERR, &pdata->dev_state)) {
  1062. netif_carrier_off(pdata->netdev);
  1063. pdata->phy.link = 0;
  1064. goto adjust_link;
  1065. }
  1066. link_aneg = (pdata->phy.autoneg == AUTONEG_ENABLE);
  1067. pdata->phy.link = pdata->phy_if.phy_impl.link_status(pdata,
  1068. &an_restart);
  1069. if (an_restart) {
  1070. xgbe_phy_config_aneg(pdata);
  1071. return;
  1072. }
  1073. if (pdata->phy.link) {
  1074. if (link_aneg && !xgbe_phy_aneg_done(pdata)) {
  1075. xgbe_check_link_timeout(pdata);
  1076. return;
  1077. }
  1078. xgbe_phy_status_result(pdata);
  1079. if (test_bit(XGBE_LINK_INIT, &pdata->dev_state))
  1080. clear_bit(XGBE_LINK_INIT, &pdata->dev_state);
  1081. netif_carrier_on(pdata->netdev);
  1082. } else {
  1083. if (test_bit(XGBE_LINK_INIT, &pdata->dev_state)) {
  1084. xgbe_check_link_timeout(pdata);
  1085. if (link_aneg)
  1086. return;
  1087. }
  1088. xgbe_phy_status_result(pdata);
  1089. netif_carrier_off(pdata->netdev);
  1090. }
  1091. adjust_link:
  1092. xgbe_phy_adjust_link(pdata);
  1093. }
  1094. static void xgbe_phy_stop(struct xgbe_prv_data *pdata)
  1095. {
  1096. netif_dbg(pdata, link, pdata->netdev, "stopping PHY\n");
  1097. if (!pdata->phy_started)
  1098. return;
  1099. /* Indicate the PHY is down */
  1100. pdata->phy_started = 0;
  1101. /* Disable auto-negotiation */
  1102. xgbe_an_disable_all(pdata);
  1103. if (pdata->dev_irq != pdata->an_irq)
  1104. devm_free_irq(pdata->dev, pdata->an_irq, pdata);
  1105. pdata->phy_if.phy_impl.stop(pdata);
  1106. pdata->phy.link = 0;
  1107. netif_carrier_off(pdata->netdev);
  1108. xgbe_phy_adjust_link(pdata);
  1109. }
  1110. static int xgbe_phy_start(struct xgbe_prv_data *pdata)
  1111. {
  1112. struct net_device *netdev = pdata->netdev;
  1113. int ret;
  1114. netif_dbg(pdata, link, pdata->netdev, "starting PHY\n");
  1115. ret = pdata->phy_if.phy_impl.start(pdata);
  1116. if (ret)
  1117. return ret;
  1118. /* If we have a separate AN irq, enable it */
  1119. if (pdata->dev_irq != pdata->an_irq) {
  1120. ret = devm_request_irq(pdata->dev, pdata->an_irq,
  1121. xgbe_an_isr, 0, pdata->an_name,
  1122. pdata);
  1123. if (ret) {
  1124. netdev_err(netdev, "phy irq request failed\n");
  1125. goto err_stop;
  1126. }
  1127. }
  1128. /* Set initial mode - call the mode setting routines
  1129. * directly to insure we are properly configured
  1130. */
  1131. if (xgbe_use_mode(pdata, XGBE_MODE_KR)) {
  1132. xgbe_kr_mode(pdata);
  1133. } else if (xgbe_use_mode(pdata, XGBE_MODE_KX_2500)) {
  1134. xgbe_kx_2500_mode(pdata);
  1135. } else if (xgbe_use_mode(pdata, XGBE_MODE_KX_1000)) {
  1136. xgbe_kx_1000_mode(pdata);
  1137. } else if (xgbe_use_mode(pdata, XGBE_MODE_SFI)) {
  1138. xgbe_sfi_mode(pdata);
  1139. } else if (xgbe_use_mode(pdata, XGBE_MODE_X)) {
  1140. xgbe_x_mode(pdata);
  1141. } else if (xgbe_use_mode(pdata, XGBE_MODE_SGMII_1000)) {
  1142. xgbe_sgmii_1000_mode(pdata);
  1143. } else if (xgbe_use_mode(pdata, XGBE_MODE_SGMII_100)) {
  1144. xgbe_sgmii_100_mode(pdata);
  1145. } else {
  1146. ret = -EINVAL;
  1147. goto err_irq;
  1148. }
  1149. /* Indicate the PHY is up and running */
  1150. pdata->phy_started = 1;
  1151. xgbe_an_init(pdata);
  1152. xgbe_an_enable_interrupts(pdata);
  1153. return xgbe_phy_config_aneg(pdata);
  1154. err_irq:
  1155. if (pdata->dev_irq != pdata->an_irq)
  1156. devm_free_irq(pdata->dev, pdata->an_irq, pdata);
  1157. err_stop:
  1158. pdata->phy_if.phy_impl.stop(pdata);
  1159. return ret;
  1160. }
  1161. static int xgbe_phy_reset(struct xgbe_prv_data *pdata)
  1162. {
  1163. int ret;
  1164. ret = pdata->phy_if.phy_impl.reset(pdata);
  1165. if (ret)
  1166. return ret;
  1167. /* Disable auto-negotiation for now */
  1168. xgbe_an_disable_all(pdata);
  1169. /* Clear auto-negotiation interrupts */
  1170. xgbe_an_clear_interrupts_all(pdata);
  1171. return 0;
  1172. }
  1173. static void xgbe_dump_phy_registers(struct xgbe_prv_data *pdata)
  1174. {
  1175. struct device *dev = pdata->dev;
  1176. dev_dbg(dev, "\n************* PHY Reg dump **********************\n");
  1177. dev_dbg(dev, "PCS Control Reg (%#06x) = %#06x\n", MDIO_CTRL1,
  1178. XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL1));
  1179. dev_dbg(dev, "PCS Status Reg (%#06x) = %#06x\n", MDIO_STAT1,
  1180. XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_STAT1));
  1181. dev_dbg(dev, "Phy Id (PHYS ID 1 %#06x)= %#06x\n", MDIO_DEVID1,
  1182. XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_DEVID1));
  1183. dev_dbg(dev, "Phy Id (PHYS ID 2 %#06x)= %#06x\n", MDIO_DEVID2,
  1184. XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_DEVID2));
  1185. dev_dbg(dev, "Devices in Package (%#06x)= %#06x\n", MDIO_DEVS1,
  1186. XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_DEVS1));
  1187. dev_dbg(dev, "Devices in Package (%#06x)= %#06x\n", MDIO_DEVS2,
  1188. XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_DEVS2));
  1189. dev_dbg(dev, "Auto-Neg Control Reg (%#06x) = %#06x\n", MDIO_CTRL1,
  1190. XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_CTRL1));
  1191. dev_dbg(dev, "Auto-Neg Status Reg (%#06x) = %#06x\n", MDIO_STAT1,
  1192. XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_STAT1));
  1193. dev_dbg(dev, "Auto-Neg Ad Reg 1 (%#06x) = %#06x\n",
  1194. MDIO_AN_ADVERTISE,
  1195. XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE));
  1196. dev_dbg(dev, "Auto-Neg Ad Reg 2 (%#06x) = %#06x\n",
  1197. MDIO_AN_ADVERTISE + 1,
  1198. XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1));
  1199. dev_dbg(dev, "Auto-Neg Ad Reg 3 (%#06x) = %#06x\n",
  1200. MDIO_AN_ADVERTISE + 2,
  1201. XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2));
  1202. dev_dbg(dev, "Auto-Neg Completion Reg (%#06x) = %#06x\n",
  1203. MDIO_AN_COMP_STAT,
  1204. XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_COMP_STAT));
  1205. dev_dbg(dev, "\n*************************************************\n");
  1206. }
  1207. static int xgbe_phy_best_advertised_speed(struct xgbe_prv_data *pdata)
  1208. {
  1209. if (pdata->phy.advertising & ADVERTISED_10000baseKR_Full)
  1210. return SPEED_10000;
  1211. else if (pdata->phy.advertising & ADVERTISED_10000baseT_Full)
  1212. return SPEED_10000;
  1213. else if (pdata->phy.advertising & ADVERTISED_2500baseX_Full)
  1214. return SPEED_2500;
  1215. else if (pdata->phy.advertising & ADVERTISED_1000baseKX_Full)
  1216. return SPEED_1000;
  1217. else if (pdata->phy.advertising & ADVERTISED_1000baseT_Full)
  1218. return SPEED_1000;
  1219. else if (pdata->phy.advertising & ADVERTISED_100baseT_Full)
  1220. return SPEED_100;
  1221. return SPEED_UNKNOWN;
  1222. }
  1223. static void xgbe_phy_exit(struct xgbe_prv_data *pdata)
  1224. {
  1225. xgbe_phy_stop(pdata);
  1226. pdata->phy_if.phy_impl.exit(pdata);
  1227. }
  1228. static int xgbe_phy_init(struct xgbe_prv_data *pdata)
  1229. {
  1230. int ret;
  1231. mutex_init(&pdata->an_mutex);
  1232. INIT_WORK(&pdata->an_irq_work, xgbe_an_irq_work);
  1233. INIT_WORK(&pdata->an_work, xgbe_an_state_machine);
  1234. pdata->mdio_mmd = MDIO_MMD_PCS;
  1235. /* Check for FEC support */
  1236. pdata->fec_ability = XMDIO_READ(pdata, MDIO_MMD_PMAPMD,
  1237. MDIO_PMA_10GBR_FECABLE);
  1238. pdata->fec_ability &= (MDIO_PMA_10GBR_FECABLE_ABLE |
  1239. MDIO_PMA_10GBR_FECABLE_ERRABLE);
  1240. /* Setup the phy (including supported features) */
  1241. ret = pdata->phy_if.phy_impl.init(pdata);
  1242. if (ret)
  1243. return ret;
  1244. pdata->phy.advertising = pdata->phy.supported;
  1245. pdata->phy.address = 0;
  1246. if (pdata->phy.advertising & ADVERTISED_Autoneg) {
  1247. pdata->phy.autoneg = AUTONEG_ENABLE;
  1248. pdata->phy.speed = SPEED_UNKNOWN;
  1249. pdata->phy.duplex = DUPLEX_UNKNOWN;
  1250. } else {
  1251. pdata->phy.autoneg = AUTONEG_DISABLE;
  1252. pdata->phy.speed = xgbe_phy_best_advertised_speed(pdata);
  1253. pdata->phy.duplex = DUPLEX_FULL;
  1254. }
  1255. pdata->phy.link = 0;
  1256. pdata->phy.pause_autoneg = pdata->pause_autoneg;
  1257. pdata->phy.tx_pause = pdata->tx_pause;
  1258. pdata->phy.rx_pause = pdata->rx_pause;
  1259. /* Fix up Flow Control advertising */
  1260. pdata->phy.advertising &= ~ADVERTISED_Pause;
  1261. pdata->phy.advertising &= ~ADVERTISED_Asym_Pause;
  1262. if (pdata->rx_pause) {
  1263. pdata->phy.advertising |= ADVERTISED_Pause;
  1264. pdata->phy.advertising |= ADVERTISED_Asym_Pause;
  1265. }
  1266. if (pdata->tx_pause)
  1267. pdata->phy.advertising ^= ADVERTISED_Asym_Pause;
  1268. if (netif_msg_drv(pdata))
  1269. xgbe_dump_phy_registers(pdata);
  1270. return 0;
  1271. }
  1272. void xgbe_init_function_ptrs_phy(struct xgbe_phy_if *phy_if)
  1273. {
  1274. phy_if->phy_init = xgbe_phy_init;
  1275. phy_if->phy_exit = xgbe_phy_exit;
  1276. phy_if->phy_reset = xgbe_phy_reset;
  1277. phy_if->phy_start = xgbe_phy_start;
  1278. phy_if->phy_stop = xgbe_phy_stop;
  1279. phy_if->phy_status = xgbe_phy_status;
  1280. phy_if->phy_config_aneg = xgbe_phy_config_aneg;
  1281. phy_if->phy_valid_speed = xgbe_phy_valid_speed;
  1282. phy_if->an_isr = xgbe_an_combined_isr;
  1283. }