xgbe-common.h 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669
  1. /*
  2. * AMD 10Gb Ethernet driver
  3. *
  4. * This file is available to you under your choice of the following two
  5. * licenses:
  6. *
  7. * License 1: GPLv2
  8. *
  9. * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
  10. *
  11. * This file is free software; you may copy, redistribute and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation, either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This file is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  19. * General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  23. *
  24. * This file incorporates work covered by the following copyright and
  25. * permission notice:
  26. * The Synopsys DWC ETHER XGMAC Software Driver and documentation
  27. * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
  28. * Inc. unless otherwise expressly agreed to in writing between Synopsys
  29. * and you.
  30. *
  31. * The Software IS NOT an item of Licensed Software or Licensed Product
  32. * under any End User Software License Agreement or Agreement for Licensed
  33. * Product with Synopsys or any supplement thereto. Permission is hereby
  34. * granted, free of charge, to any person obtaining a copy of this software
  35. * annotated with this license and the Software, to deal in the Software
  36. * without restriction, including without limitation the rights to use,
  37. * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
  38. * of the Software, and to permit persons to whom the Software is furnished
  39. * to do so, subject to the following conditions:
  40. *
  41. * The above copyright notice and this permission notice shall be included
  42. * in all copies or substantial portions of the Software.
  43. *
  44. * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
  45. * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
  46. * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
  47. * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
  48. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  49. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  50. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  51. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  52. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  53. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  54. * THE POSSIBILITY OF SUCH DAMAGE.
  55. *
  56. *
  57. * License 2: Modified BSD
  58. *
  59. * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
  60. * All rights reserved.
  61. *
  62. * Redistribution and use in source and binary forms, with or without
  63. * modification, are permitted provided that the following conditions are met:
  64. * * Redistributions of source code must retain the above copyright
  65. * notice, this list of conditions and the following disclaimer.
  66. * * Redistributions in binary form must reproduce the above copyright
  67. * notice, this list of conditions and the following disclaimer in the
  68. * documentation and/or other materials provided with the distribution.
  69. * * Neither the name of Advanced Micro Devices, Inc. nor the
  70. * names of its contributors may be used to endorse or promote products
  71. * derived from this software without specific prior written permission.
  72. *
  73. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  74. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  75. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  76. * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
  77. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  78. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  79. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  80. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  81. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  82. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  83. *
  84. * This file incorporates work covered by the following copyright and
  85. * permission notice:
  86. * The Synopsys DWC ETHER XGMAC Software Driver and documentation
  87. * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
  88. * Inc. unless otherwise expressly agreed to in writing between Synopsys
  89. * and you.
  90. *
  91. * The Software IS NOT an item of Licensed Software or Licensed Product
  92. * under any End User Software License Agreement or Agreement for Licensed
  93. * Product with Synopsys or any supplement thereto. Permission is hereby
  94. * granted, free of charge, to any person obtaining a copy of this software
  95. * annotated with this license and the Software, to deal in the Software
  96. * without restriction, including without limitation the rights to use,
  97. * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
  98. * of the Software, and to permit persons to whom the Software is furnished
  99. * to do so, subject to the following conditions:
  100. *
  101. * The above copyright notice and this permission notice shall be included
  102. * in all copies or substantial portions of the Software.
  103. *
  104. * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
  105. * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
  106. * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
  107. * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
  108. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  109. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  110. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  111. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  112. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  113. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  114. * THE POSSIBILITY OF SUCH DAMAGE.
  115. */
  116. #ifndef __XGBE_COMMON_H__
  117. #define __XGBE_COMMON_H__
  118. /* DMA register offsets */
  119. #define DMA_MR 0x3000
  120. #define DMA_SBMR 0x3004
  121. #define DMA_ISR 0x3008
  122. #define DMA_AXIARCR 0x3010
  123. #define DMA_AXIAWCR 0x3018
  124. #define DMA_DSR0 0x3020
  125. #define DMA_DSR1 0x3024
  126. /* DMA register entry bit positions and sizes */
  127. #define DMA_AXIARCR_DRC_INDEX 0
  128. #define DMA_AXIARCR_DRC_WIDTH 4
  129. #define DMA_AXIARCR_DRD_INDEX 4
  130. #define DMA_AXIARCR_DRD_WIDTH 2
  131. #define DMA_AXIARCR_TEC_INDEX 8
  132. #define DMA_AXIARCR_TEC_WIDTH 4
  133. #define DMA_AXIARCR_TED_INDEX 12
  134. #define DMA_AXIARCR_TED_WIDTH 2
  135. #define DMA_AXIARCR_THC_INDEX 16
  136. #define DMA_AXIARCR_THC_WIDTH 4
  137. #define DMA_AXIARCR_THD_INDEX 20
  138. #define DMA_AXIARCR_THD_WIDTH 2
  139. #define DMA_AXIAWCR_DWC_INDEX 0
  140. #define DMA_AXIAWCR_DWC_WIDTH 4
  141. #define DMA_AXIAWCR_DWD_INDEX 4
  142. #define DMA_AXIAWCR_DWD_WIDTH 2
  143. #define DMA_AXIAWCR_RPC_INDEX 8
  144. #define DMA_AXIAWCR_RPC_WIDTH 4
  145. #define DMA_AXIAWCR_RPD_INDEX 12
  146. #define DMA_AXIAWCR_RPD_WIDTH 2
  147. #define DMA_AXIAWCR_RHC_INDEX 16
  148. #define DMA_AXIAWCR_RHC_WIDTH 4
  149. #define DMA_AXIAWCR_RHD_INDEX 20
  150. #define DMA_AXIAWCR_RHD_WIDTH 2
  151. #define DMA_AXIAWCR_TDC_INDEX 24
  152. #define DMA_AXIAWCR_TDC_WIDTH 4
  153. #define DMA_AXIAWCR_TDD_INDEX 28
  154. #define DMA_AXIAWCR_TDD_WIDTH 2
  155. #define DMA_ISR_MACIS_INDEX 17
  156. #define DMA_ISR_MACIS_WIDTH 1
  157. #define DMA_ISR_MTLIS_INDEX 16
  158. #define DMA_ISR_MTLIS_WIDTH 1
  159. #define DMA_MR_INTM_INDEX 12
  160. #define DMA_MR_INTM_WIDTH 2
  161. #define DMA_MR_SWR_INDEX 0
  162. #define DMA_MR_SWR_WIDTH 1
  163. #define DMA_SBMR_EAME_INDEX 11
  164. #define DMA_SBMR_EAME_WIDTH 1
  165. #define DMA_SBMR_BLEN_256_INDEX 7
  166. #define DMA_SBMR_BLEN_256_WIDTH 1
  167. #define DMA_SBMR_UNDEF_INDEX 0
  168. #define DMA_SBMR_UNDEF_WIDTH 1
  169. /* DMA register values */
  170. #define DMA_DSR_RPS_WIDTH 4
  171. #define DMA_DSR_TPS_WIDTH 4
  172. #define DMA_DSR_Q_WIDTH (DMA_DSR_RPS_WIDTH + DMA_DSR_TPS_WIDTH)
  173. #define DMA_DSR0_RPS_START 8
  174. #define DMA_DSR0_TPS_START 12
  175. #define DMA_DSRX_FIRST_QUEUE 3
  176. #define DMA_DSRX_INC 4
  177. #define DMA_DSRX_QPR 4
  178. #define DMA_DSRX_RPS_START 0
  179. #define DMA_DSRX_TPS_START 4
  180. #define DMA_TPS_STOPPED 0x00
  181. #define DMA_TPS_SUSPENDED 0x06
  182. /* DMA channel register offsets
  183. * Multiple channels can be active. The first channel has registers
  184. * that begin at 0x3100. Each subsequent channel has registers that
  185. * are accessed using an offset of 0x80 from the previous channel.
  186. */
  187. #define DMA_CH_BASE 0x3100
  188. #define DMA_CH_INC 0x80
  189. #define DMA_CH_CR 0x00
  190. #define DMA_CH_TCR 0x04
  191. #define DMA_CH_RCR 0x08
  192. #define DMA_CH_TDLR_HI 0x10
  193. #define DMA_CH_TDLR_LO 0x14
  194. #define DMA_CH_RDLR_HI 0x18
  195. #define DMA_CH_RDLR_LO 0x1c
  196. #define DMA_CH_TDTR_LO 0x24
  197. #define DMA_CH_RDTR_LO 0x2c
  198. #define DMA_CH_TDRLR 0x30
  199. #define DMA_CH_RDRLR 0x34
  200. #define DMA_CH_IER 0x38
  201. #define DMA_CH_RIWT 0x3c
  202. #define DMA_CH_CATDR_LO 0x44
  203. #define DMA_CH_CARDR_LO 0x4c
  204. #define DMA_CH_CATBR_HI 0x50
  205. #define DMA_CH_CATBR_LO 0x54
  206. #define DMA_CH_CARBR_HI 0x58
  207. #define DMA_CH_CARBR_LO 0x5c
  208. #define DMA_CH_SR 0x60
  209. /* DMA channel register entry bit positions and sizes */
  210. #define DMA_CH_CR_PBLX8_INDEX 16
  211. #define DMA_CH_CR_PBLX8_WIDTH 1
  212. #define DMA_CH_CR_SPH_INDEX 24
  213. #define DMA_CH_CR_SPH_WIDTH 1
  214. #define DMA_CH_IER_AIE_INDEX 15
  215. #define DMA_CH_IER_AIE_WIDTH 1
  216. #define DMA_CH_IER_FBEE_INDEX 12
  217. #define DMA_CH_IER_FBEE_WIDTH 1
  218. #define DMA_CH_IER_NIE_INDEX 16
  219. #define DMA_CH_IER_NIE_WIDTH 1
  220. #define DMA_CH_IER_RBUE_INDEX 7
  221. #define DMA_CH_IER_RBUE_WIDTH 1
  222. #define DMA_CH_IER_RIE_INDEX 6
  223. #define DMA_CH_IER_RIE_WIDTH 1
  224. #define DMA_CH_IER_RSE_INDEX 8
  225. #define DMA_CH_IER_RSE_WIDTH 1
  226. #define DMA_CH_IER_TBUE_INDEX 2
  227. #define DMA_CH_IER_TBUE_WIDTH 1
  228. #define DMA_CH_IER_TIE_INDEX 0
  229. #define DMA_CH_IER_TIE_WIDTH 1
  230. #define DMA_CH_IER_TXSE_INDEX 1
  231. #define DMA_CH_IER_TXSE_WIDTH 1
  232. #define DMA_CH_RCR_PBL_INDEX 16
  233. #define DMA_CH_RCR_PBL_WIDTH 6
  234. #define DMA_CH_RCR_RBSZ_INDEX 1
  235. #define DMA_CH_RCR_RBSZ_WIDTH 14
  236. #define DMA_CH_RCR_SR_INDEX 0
  237. #define DMA_CH_RCR_SR_WIDTH 1
  238. #define DMA_CH_RIWT_RWT_INDEX 0
  239. #define DMA_CH_RIWT_RWT_WIDTH 8
  240. #define DMA_CH_SR_FBE_INDEX 12
  241. #define DMA_CH_SR_FBE_WIDTH 1
  242. #define DMA_CH_SR_RBU_INDEX 7
  243. #define DMA_CH_SR_RBU_WIDTH 1
  244. #define DMA_CH_SR_RI_INDEX 6
  245. #define DMA_CH_SR_RI_WIDTH 1
  246. #define DMA_CH_SR_RPS_INDEX 8
  247. #define DMA_CH_SR_RPS_WIDTH 1
  248. #define DMA_CH_SR_TBU_INDEX 2
  249. #define DMA_CH_SR_TBU_WIDTH 1
  250. #define DMA_CH_SR_TI_INDEX 0
  251. #define DMA_CH_SR_TI_WIDTH 1
  252. #define DMA_CH_SR_TPS_INDEX 1
  253. #define DMA_CH_SR_TPS_WIDTH 1
  254. #define DMA_CH_TCR_OSP_INDEX 4
  255. #define DMA_CH_TCR_OSP_WIDTH 1
  256. #define DMA_CH_TCR_PBL_INDEX 16
  257. #define DMA_CH_TCR_PBL_WIDTH 6
  258. #define DMA_CH_TCR_ST_INDEX 0
  259. #define DMA_CH_TCR_ST_WIDTH 1
  260. #define DMA_CH_TCR_TSE_INDEX 12
  261. #define DMA_CH_TCR_TSE_WIDTH 1
  262. /* DMA channel register values */
  263. #define DMA_OSP_DISABLE 0x00
  264. #define DMA_OSP_ENABLE 0x01
  265. #define DMA_PBL_1 1
  266. #define DMA_PBL_2 2
  267. #define DMA_PBL_4 4
  268. #define DMA_PBL_8 8
  269. #define DMA_PBL_16 16
  270. #define DMA_PBL_32 32
  271. #define DMA_PBL_64 64 /* 8 x 8 */
  272. #define DMA_PBL_128 128 /* 8 x 16 */
  273. #define DMA_PBL_256 256 /* 8 x 32 */
  274. #define DMA_PBL_X8_DISABLE 0x00
  275. #define DMA_PBL_X8_ENABLE 0x01
  276. /* MAC register offsets */
  277. #define MAC_TCR 0x0000
  278. #define MAC_RCR 0x0004
  279. #define MAC_PFR 0x0008
  280. #define MAC_WTR 0x000c
  281. #define MAC_HTR0 0x0010
  282. #define MAC_VLANTR 0x0050
  283. #define MAC_VLANHTR 0x0058
  284. #define MAC_VLANIR 0x0060
  285. #define MAC_IVLANIR 0x0064
  286. #define MAC_RETMR 0x006c
  287. #define MAC_Q0TFCR 0x0070
  288. #define MAC_RFCR 0x0090
  289. #define MAC_RQC0R 0x00a0
  290. #define MAC_RQC1R 0x00a4
  291. #define MAC_RQC2R 0x00a8
  292. #define MAC_RQC3R 0x00ac
  293. #define MAC_ISR 0x00b0
  294. #define MAC_IER 0x00b4
  295. #define MAC_RTSR 0x00b8
  296. #define MAC_PMTCSR 0x00c0
  297. #define MAC_RWKPFR 0x00c4
  298. #define MAC_LPICSR 0x00d0
  299. #define MAC_LPITCR 0x00d4
  300. #define MAC_VR 0x0110
  301. #define MAC_DR 0x0114
  302. #define MAC_HWF0R 0x011c
  303. #define MAC_HWF1R 0x0120
  304. #define MAC_HWF2R 0x0124
  305. #define MAC_MDIOSCAR 0x0200
  306. #define MAC_MDIOSCCDR 0x0204
  307. #define MAC_MDIOISR 0x0214
  308. #define MAC_MDIOIER 0x0218
  309. #define MAC_MDIOCL22R 0x0220
  310. #define MAC_GPIOCR 0x0278
  311. #define MAC_GPIOSR 0x027c
  312. #define MAC_MACA0HR 0x0300
  313. #define MAC_MACA0LR 0x0304
  314. #define MAC_MACA1HR 0x0308
  315. #define MAC_MACA1LR 0x030c
  316. #define MAC_RSSCR 0x0c80
  317. #define MAC_RSSAR 0x0c88
  318. #define MAC_RSSDR 0x0c8c
  319. #define MAC_TSCR 0x0d00
  320. #define MAC_SSIR 0x0d04
  321. #define MAC_STSR 0x0d08
  322. #define MAC_STNR 0x0d0c
  323. #define MAC_STSUR 0x0d10
  324. #define MAC_STNUR 0x0d14
  325. #define MAC_TSAR 0x0d18
  326. #define MAC_TSSR 0x0d20
  327. #define MAC_TXSNR 0x0d30
  328. #define MAC_TXSSR 0x0d34
  329. #define MAC_QTFCR_INC 4
  330. #define MAC_MACA_INC 4
  331. #define MAC_HTR_INC 4
  332. #define MAC_RQC2_INC 4
  333. #define MAC_RQC2_Q_PER_REG 4
  334. /* MAC register entry bit positions and sizes */
  335. #define MAC_HWF0R_ADDMACADRSEL_INDEX 18
  336. #define MAC_HWF0R_ADDMACADRSEL_WIDTH 5
  337. #define MAC_HWF0R_ARPOFFSEL_INDEX 9
  338. #define MAC_HWF0R_ARPOFFSEL_WIDTH 1
  339. #define MAC_HWF0R_EEESEL_INDEX 13
  340. #define MAC_HWF0R_EEESEL_WIDTH 1
  341. #define MAC_HWF0R_GMIISEL_INDEX 1
  342. #define MAC_HWF0R_GMIISEL_WIDTH 1
  343. #define MAC_HWF0R_MGKSEL_INDEX 7
  344. #define MAC_HWF0R_MGKSEL_WIDTH 1
  345. #define MAC_HWF0R_MMCSEL_INDEX 8
  346. #define MAC_HWF0R_MMCSEL_WIDTH 1
  347. #define MAC_HWF0R_RWKSEL_INDEX 6
  348. #define MAC_HWF0R_RWKSEL_WIDTH 1
  349. #define MAC_HWF0R_RXCOESEL_INDEX 16
  350. #define MAC_HWF0R_RXCOESEL_WIDTH 1
  351. #define MAC_HWF0R_SAVLANINS_INDEX 27
  352. #define MAC_HWF0R_SAVLANINS_WIDTH 1
  353. #define MAC_HWF0R_SMASEL_INDEX 5
  354. #define MAC_HWF0R_SMASEL_WIDTH 1
  355. #define MAC_HWF0R_TSSEL_INDEX 12
  356. #define MAC_HWF0R_TSSEL_WIDTH 1
  357. #define MAC_HWF0R_TSSTSSEL_INDEX 25
  358. #define MAC_HWF0R_TSSTSSEL_WIDTH 2
  359. #define MAC_HWF0R_TXCOESEL_INDEX 14
  360. #define MAC_HWF0R_TXCOESEL_WIDTH 1
  361. #define MAC_HWF0R_VLHASH_INDEX 4
  362. #define MAC_HWF0R_VLHASH_WIDTH 1
  363. #define MAC_HWF1R_ADDR64_INDEX 14
  364. #define MAC_HWF1R_ADDR64_WIDTH 2
  365. #define MAC_HWF1R_ADVTHWORD_INDEX 13
  366. #define MAC_HWF1R_ADVTHWORD_WIDTH 1
  367. #define MAC_HWF1R_DBGMEMA_INDEX 19
  368. #define MAC_HWF1R_DBGMEMA_WIDTH 1
  369. #define MAC_HWF1R_DCBEN_INDEX 16
  370. #define MAC_HWF1R_DCBEN_WIDTH 1
  371. #define MAC_HWF1R_HASHTBLSZ_INDEX 24
  372. #define MAC_HWF1R_HASHTBLSZ_WIDTH 3
  373. #define MAC_HWF1R_L3L4FNUM_INDEX 27
  374. #define MAC_HWF1R_L3L4FNUM_WIDTH 4
  375. #define MAC_HWF1R_NUMTC_INDEX 21
  376. #define MAC_HWF1R_NUMTC_WIDTH 3
  377. #define MAC_HWF1R_RSSEN_INDEX 20
  378. #define MAC_HWF1R_RSSEN_WIDTH 1
  379. #define MAC_HWF1R_RXFIFOSIZE_INDEX 0
  380. #define MAC_HWF1R_RXFIFOSIZE_WIDTH 5
  381. #define MAC_HWF1R_SPHEN_INDEX 17
  382. #define MAC_HWF1R_SPHEN_WIDTH 1
  383. #define MAC_HWF1R_TSOEN_INDEX 18
  384. #define MAC_HWF1R_TSOEN_WIDTH 1
  385. #define MAC_HWF1R_TXFIFOSIZE_INDEX 6
  386. #define MAC_HWF1R_TXFIFOSIZE_WIDTH 5
  387. #define MAC_HWF2R_AUXSNAPNUM_INDEX 28
  388. #define MAC_HWF2R_AUXSNAPNUM_WIDTH 3
  389. #define MAC_HWF2R_PPSOUTNUM_INDEX 24
  390. #define MAC_HWF2R_PPSOUTNUM_WIDTH 3
  391. #define MAC_HWF2R_RXCHCNT_INDEX 12
  392. #define MAC_HWF2R_RXCHCNT_WIDTH 4
  393. #define MAC_HWF2R_RXQCNT_INDEX 0
  394. #define MAC_HWF2R_RXQCNT_WIDTH 4
  395. #define MAC_HWF2R_TXCHCNT_INDEX 18
  396. #define MAC_HWF2R_TXCHCNT_WIDTH 4
  397. #define MAC_HWF2R_TXQCNT_INDEX 6
  398. #define MAC_HWF2R_TXQCNT_WIDTH 4
  399. #define MAC_IER_TSIE_INDEX 12
  400. #define MAC_IER_TSIE_WIDTH 1
  401. #define MAC_ISR_MMCRXIS_INDEX 9
  402. #define MAC_ISR_MMCRXIS_WIDTH 1
  403. #define MAC_ISR_MMCTXIS_INDEX 10
  404. #define MAC_ISR_MMCTXIS_WIDTH 1
  405. #define MAC_ISR_PMTIS_INDEX 4
  406. #define MAC_ISR_PMTIS_WIDTH 1
  407. #define MAC_ISR_SMI_INDEX 1
  408. #define MAC_ISR_SMI_WIDTH 1
  409. #define MAC_ISR_TSIS_INDEX 12
  410. #define MAC_ISR_TSIS_WIDTH 1
  411. #define MAC_MACA1HR_AE_INDEX 31
  412. #define MAC_MACA1HR_AE_WIDTH 1
  413. #define MAC_MDIOIER_SNGLCOMPIE_INDEX 12
  414. #define MAC_MDIOIER_SNGLCOMPIE_WIDTH 1
  415. #define MAC_MDIOISR_SNGLCOMPINT_INDEX 12
  416. #define MAC_MDIOISR_SNGLCOMPINT_WIDTH 1
  417. #define MAC_MDIOSCAR_DA_INDEX 21
  418. #define MAC_MDIOSCAR_DA_WIDTH 5
  419. #define MAC_MDIOSCAR_PA_INDEX 16
  420. #define MAC_MDIOSCAR_PA_WIDTH 5
  421. #define MAC_MDIOSCAR_RA_INDEX 0
  422. #define MAC_MDIOSCAR_RA_WIDTH 16
  423. #define MAC_MDIOSCAR_REG_INDEX 0
  424. #define MAC_MDIOSCAR_REG_WIDTH 21
  425. #define MAC_MDIOSCCDR_BUSY_INDEX 22
  426. #define MAC_MDIOSCCDR_BUSY_WIDTH 1
  427. #define MAC_MDIOSCCDR_CMD_INDEX 16
  428. #define MAC_MDIOSCCDR_CMD_WIDTH 2
  429. #define MAC_MDIOSCCDR_CR_INDEX 19
  430. #define MAC_MDIOSCCDR_CR_WIDTH 3
  431. #define MAC_MDIOSCCDR_DATA_INDEX 0
  432. #define MAC_MDIOSCCDR_DATA_WIDTH 16
  433. #define MAC_MDIOSCCDR_SADDR_INDEX 18
  434. #define MAC_MDIOSCCDR_SADDR_WIDTH 1
  435. #define MAC_PFR_HMC_INDEX 2
  436. #define MAC_PFR_HMC_WIDTH 1
  437. #define MAC_PFR_HPF_INDEX 10
  438. #define MAC_PFR_HPF_WIDTH 1
  439. #define MAC_PFR_HUC_INDEX 1
  440. #define MAC_PFR_HUC_WIDTH 1
  441. #define MAC_PFR_PM_INDEX 4
  442. #define MAC_PFR_PM_WIDTH 1
  443. #define MAC_PFR_PR_INDEX 0
  444. #define MAC_PFR_PR_WIDTH 1
  445. #define MAC_PFR_VTFE_INDEX 16
  446. #define MAC_PFR_VTFE_WIDTH 1
  447. #define MAC_PMTCSR_MGKPKTEN_INDEX 1
  448. #define MAC_PMTCSR_MGKPKTEN_WIDTH 1
  449. #define MAC_PMTCSR_PWRDWN_INDEX 0
  450. #define MAC_PMTCSR_PWRDWN_WIDTH 1
  451. #define MAC_PMTCSR_RWKFILTRST_INDEX 31
  452. #define MAC_PMTCSR_RWKFILTRST_WIDTH 1
  453. #define MAC_PMTCSR_RWKPKTEN_INDEX 2
  454. #define MAC_PMTCSR_RWKPKTEN_WIDTH 1
  455. #define MAC_Q0TFCR_PT_INDEX 16
  456. #define MAC_Q0TFCR_PT_WIDTH 16
  457. #define MAC_Q0TFCR_TFE_INDEX 1
  458. #define MAC_Q0TFCR_TFE_WIDTH 1
  459. #define MAC_RCR_ACS_INDEX 1
  460. #define MAC_RCR_ACS_WIDTH 1
  461. #define MAC_RCR_CST_INDEX 2
  462. #define MAC_RCR_CST_WIDTH 1
  463. #define MAC_RCR_DCRCC_INDEX 3
  464. #define MAC_RCR_DCRCC_WIDTH 1
  465. #define MAC_RCR_HDSMS_INDEX 12
  466. #define MAC_RCR_HDSMS_WIDTH 3
  467. #define MAC_RCR_IPC_INDEX 9
  468. #define MAC_RCR_IPC_WIDTH 1
  469. #define MAC_RCR_JE_INDEX 8
  470. #define MAC_RCR_JE_WIDTH 1
  471. #define MAC_RCR_LM_INDEX 10
  472. #define MAC_RCR_LM_WIDTH 1
  473. #define MAC_RCR_RE_INDEX 0
  474. #define MAC_RCR_RE_WIDTH 1
  475. #define MAC_RFCR_PFCE_INDEX 8
  476. #define MAC_RFCR_PFCE_WIDTH 1
  477. #define MAC_RFCR_RFE_INDEX 0
  478. #define MAC_RFCR_RFE_WIDTH 1
  479. #define MAC_RFCR_UP_INDEX 1
  480. #define MAC_RFCR_UP_WIDTH 1
  481. #define MAC_RQC0R_RXQ0EN_INDEX 0
  482. #define MAC_RQC0R_RXQ0EN_WIDTH 2
  483. #define MAC_RSSAR_ADDRT_INDEX 2
  484. #define MAC_RSSAR_ADDRT_WIDTH 1
  485. #define MAC_RSSAR_CT_INDEX 1
  486. #define MAC_RSSAR_CT_WIDTH 1
  487. #define MAC_RSSAR_OB_INDEX 0
  488. #define MAC_RSSAR_OB_WIDTH 1
  489. #define MAC_RSSAR_RSSIA_INDEX 8
  490. #define MAC_RSSAR_RSSIA_WIDTH 8
  491. #define MAC_RSSCR_IP2TE_INDEX 1
  492. #define MAC_RSSCR_IP2TE_WIDTH 1
  493. #define MAC_RSSCR_RSSE_INDEX 0
  494. #define MAC_RSSCR_RSSE_WIDTH 1
  495. #define MAC_RSSCR_TCP4TE_INDEX 2
  496. #define MAC_RSSCR_TCP4TE_WIDTH 1
  497. #define MAC_RSSCR_UDP4TE_INDEX 3
  498. #define MAC_RSSCR_UDP4TE_WIDTH 1
  499. #define MAC_RSSDR_DMCH_INDEX 0
  500. #define MAC_RSSDR_DMCH_WIDTH 4
  501. #define MAC_SSIR_SNSINC_INDEX 8
  502. #define MAC_SSIR_SNSINC_WIDTH 8
  503. #define MAC_SSIR_SSINC_INDEX 16
  504. #define MAC_SSIR_SSINC_WIDTH 8
  505. #define MAC_TCR_SS_INDEX 29
  506. #define MAC_TCR_SS_WIDTH 2
  507. #define MAC_TCR_TE_INDEX 0
  508. #define MAC_TCR_TE_WIDTH 1
  509. #define MAC_TSCR_AV8021ASMEN_INDEX 28
  510. #define MAC_TSCR_AV8021ASMEN_WIDTH 1
  511. #define MAC_TSCR_SNAPTYPSEL_INDEX 16
  512. #define MAC_TSCR_SNAPTYPSEL_WIDTH 2
  513. #define MAC_TSCR_TSADDREG_INDEX 5
  514. #define MAC_TSCR_TSADDREG_WIDTH 1
  515. #define MAC_TSCR_TSCFUPDT_INDEX 1
  516. #define MAC_TSCR_TSCFUPDT_WIDTH 1
  517. #define MAC_TSCR_TSCTRLSSR_INDEX 9
  518. #define MAC_TSCR_TSCTRLSSR_WIDTH 1
  519. #define MAC_TSCR_TSENA_INDEX 0
  520. #define MAC_TSCR_TSENA_WIDTH 1
  521. #define MAC_TSCR_TSENALL_INDEX 8
  522. #define MAC_TSCR_TSENALL_WIDTH 1
  523. #define MAC_TSCR_TSEVNTENA_INDEX 14
  524. #define MAC_TSCR_TSEVNTENA_WIDTH 1
  525. #define MAC_TSCR_TSINIT_INDEX 2
  526. #define MAC_TSCR_TSINIT_WIDTH 1
  527. #define MAC_TSCR_TSIPENA_INDEX 11
  528. #define MAC_TSCR_TSIPENA_WIDTH 1
  529. #define MAC_TSCR_TSIPV4ENA_INDEX 13
  530. #define MAC_TSCR_TSIPV4ENA_WIDTH 1
  531. #define MAC_TSCR_TSIPV6ENA_INDEX 12
  532. #define MAC_TSCR_TSIPV6ENA_WIDTH 1
  533. #define MAC_TSCR_TSMSTRENA_INDEX 15
  534. #define MAC_TSCR_TSMSTRENA_WIDTH 1
  535. #define MAC_TSCR_TSVER2ENA_INDEX 10
  536. #define MAC_TSCR_TSVER2ENA_WIDTH 1
  537. #define MAC_TSCR_TXTSSTSM_INDEX 24
  538. #define MAC_TSCR_TXTSSTSM_WIDTH 1
  539. #define MAC_TSSR_TXTSC_INDEX 15
  540. #define MAC_TSSR_TXTSC_WIDTH 1
  541. #define MAC_TXSNR_TXTSSTSMIS_INDEX 31
  542. #define MAC_TXSNR_TXTSSTSMIS_WIDTH 1
  543. #define MAC_VLANHTR_VLHT_INDEX 0
  544. #define MAC_VLANHTR_VLHT_WIDTH 16
  545. #define MAC_VLANIR_VLTI_INDEX 20
  546. #define MAC_VLANIR_VLTI_WIDTH 1
  547. #define MAC_VLANIR_CSVL_INDEX 19
  548. #define MAC_VLANIR_CSVL_WIDTH 1
  549. #define MAC_VLANTR_DOVLTC_INDEX 20
  550. #define MAC_VLANTR_DOVLTC_WIDTH 1
  551. #define MAC_VLANTR_ERSVLM_INDEX 19
  552. #define MAC_VLANTR_ERSVLM_WIDTH 1
  553. #define MAC_VLANTR_ESVL_INDEX 18
  554. #define MAC_VLANTR_ESVL_WIDTH 1
  555. #define MAC_VLANTR_ETV_INDEX 16
  556. #define MAC_VLANTR_ETV_WIDTH 1
  557. #define MAC_VLANTR_EVLS_INDEX 21
  558. #define MAC_VLANTR_EVLS_WIDTH 2
  559. #define MAC_VLANTR_EVLRXS_INDEX 24
  560. #define MAC_VLANTR_EVLRXS_WIDTH 1
  561. #define MAC_VLANTR_VL_INDEX 0
  562. #define MAC_VLANTR_VL_WIDTH 16
  563. #define MAC_VLANTR_VTHM_INDEX 25
  564. #define MAC_VLANTR_VTHM_WIDTH 1
  565. #define MAC_VLANTR_VTIM_INDEX 17
  566. #define MAC_VLANTR_VTIM_WIDTH 1
  567. #define MAC_VR_DEVID_INDEX 8
  568. #define MAC_VR_DEVID_WIDTH 8
  569. #define MAC_VR_SNPSVER_INDEX 0
  570. #define MAC_VR_SNPSVER_WIDTH 8
  571. #define MAC_VR_USERVER_INDEX 16
  572. #define MAC_VR_USERVER_WIDTH 8
  573. /* MMC register offsets */
  574. #define MMC_CR 0x0800
  575. #define MMC_RISR 0x0804
  576. #define MMC_TISR 0x0808
  577. #define MMC_RIER 0x080c
  578. #define MMC_TIER 0x0810
  579. #define MMC_TXOCTETCOUNT_GB_LO 0x0814
  580. #define MMC_TXOCTETCOUNT_GB_HI 0x0818
  581. #define MMC_TXFRAMECOUNT_GB_LO 0x081c
  582. #define MMC_TXFRAMECOUNT_GB_HI 0x0820
  583. #define MMC_TXBROADCASTFRAMES_G_LO 0x0824
  584. #define MMC_TXBROADCASTFRAMES_G_HI 0x0828
  585. #define MMC_TXMULTICASTFRAMES_G_LO 0x082c
  586. #define MMC_TXMULTICASTFRAMES_G_HI 0x0830
  587. #define MMC_TX64OCTETS_GB_LO 0x0834
  588. #define MMC_TX64OCTETS_GB_HI 0x0838
  589. #define MMC_TX65TO127OCTETS_GB_LO 0x083c
  590. #define MMC_TX65TO127OCTETS_GB_HI 0x0840
  591. #define MMC_TX128TO255OCTETS_GB_LO 0x0844
  592. #define MMC_TX128TO255OCTETS_GB_HI 0x0848
  593. #define MMC_TX256TO511OCTETS_GB_LO 0x084c
  594. #define MMC_TX256TO511OCTETS_GB_HI 0x0850
  595. #define MMC_TX512TO1023OCTETS_GB_LO 0x0854
  596. #define MMC_TX512TO1023OCTETS_GB_HI 0x0858
  597. #define MMC_TX1024TOMAXOCTETS_GB_LO 0x085c
  598. #define MMC_TX1024TOMAXOCTETS_GB_HI 0x0860
  599. #define MMC_TXUNICASTFRAMES_GB_LO 0x0864
  600. #define MMC_TXUNICASTFRAMES_GB_HI 0x0868
  601. #define MMC_TXMULTICASTFRAMES_GB_LO 0x086c
  602. #define MMC_TXMULTICASTFRAMES_GB_HI 0x0870
  603. #define MMC_TXBROADCASTFRAMES_GB_LO 0x0874
  604. #define MMC_TXBROADCASTFRAMES_GB_HI 0x0878
  605. #define MMC_TXUNDERFLOWERROR_LO 0x087c
  606. #define MMC_TXUNDERFLOWERROR_HI 0x0880
  607. #define MMC_TXOCTETCOUNT_G_LO 0x0884
  608. #define MMC_TXOCTETCOUNT_G_HI 0x0888
  609. #define MMC_TXFRAMECOUNT_G_LO 0x088c
  610. #define MMC_TXFRAMECOUNT_G_HI 0x0890
  611. #define MMC_TXPAUSEFRAMES_LO 0x0894
  612. #define MMC_TXPAUSEFRAMES_HI 0x0898
  613. #define MMC_TXVLANFRAMES_G_LO 0x089c
  614. #define MMC_TXVLANFRAMES_G_HI 0x08a0
  615. #define MMC_RXFRAMECOUNT_GB_LO 0x0900
  616. #define MMC_RXFRAMECOUNT_GB_HI 0x0904
  617. #define MMC_RXOCTETCOUNT_GB_LO 0x0908
  618. #define MMC_RXOCTETCOUNT_GB_HI 0x090c
  619. #define MMC_RXOCTETCOUNT_G_LO 0x0910
  620. #define MMC_RXOCTETCOUNT_G_HI 0x0914
  621. #define MMC_RXBROADCASTFRAMES_G_LO 0x0918
  622. #define MMC_RXBROADCASTFRAMES_G_HI 0x091c
  623. #define MMC_RXMULTICASTFRAMES_G_LO 0x0920
  624. #define MMC_RXMULTICASTFRAMES_G_HI 0x0924
  625. #define MMC_RXCRCERROR_LO 0x0928
  626. #define MMC_RXCRCERROR_HI 0x092c
  627. #define MMC_RXRUNTERROR 0x0930
  628. #define MMC_RXJABBERERROR 0x0934
  629. #define MMC_RXUNDERSIZE_G 0x0938
  630. #define MMC_RXOVERSIZE_G 0x093c
  631. #define MMC_RX64OCTETS_GB_LO 0x0940
  632. #define MMC_RX64OCTETS_GB_HI 0x0944
  633. #define MMC_RX65TO127OCTETS_GB_LO 0x0948
  634. #define MMC_RX65TO127OCTETS_GB_HI 0x094c
  635. #define MMC_RX128TO255OCTETS_GB_LO 0x0950
  636. #define MMC_RX128TO255OCTETS_GB_HI 0x0954
  637. #define MMC_RX256TO511OCTETS_GB_LO 0x0958
  638. #define MMC_RX256TO511OCTETS_GB_HI 0x095c
  639. #define MMC_RX512TO1023OCTETS_GB_LO 0x0960
  640. #define MMC_RX512TO1023OCTETS_GB_HI 0x0964
  641. #define MMC_RX1024TOMAXOCTETS_GB_LO 0x0968
  642. #define MMC_RX1024TOMAXOCTETS_GB_HI 0x096c
  643. #define MMC_RXUNICASTFRAMES_G_LO 0x0970
  644. #define MMC_RXUNICASTFRAMES_G_HI 0x0974
  645. #define MMC_RXLENGTHERROR_LO 0x0978
  646. #define MMC_RXLENGTHERROR_HI 0x097c
  647. #define MMC_RXOUTOFRANGETYPE_LO 0x0980
  648. #define MMC_RXOUTOFRANGETYPE_HI 0x0984
  649. #define MMC_RXPAUSEFRAMES_LO 0x0988
  650. #define MMC_RXPAUSEFRAMES_HI 0x098c
  651. #define MMC_RXFIFOOVERFLOW_LO 0x0990
  652. #define MMC_RXFIFOOVERFLOW_HI 0x0994
  653. #define MMC_RXVLANFRAMES_GB_LO 0x0998
  654. #define MMC_RXVLANFRAMES_GB_HI 0x099c
  655. #define MMC_RXWATCHDOGERROR 0x09a0
  656. /* MMC register entry bit positions and sizes */
  657. #define MMC_CR_CR_INDEX 0
  658. #define MMC_CR_CR_WIDTH 1
  659. #define MMC_CR_CSR_INDEX 1
  660. #define MMC_CR_CSR_WIDTH 1
  661. #define MMC_CR_ROR_INDEX 2
  662. #define MMC_CR_ROR_WIDTH 1
  663. #define MMC_CR_MCF_INDEX 3
  664. #define MMC_CR_MCF_WIDTH 1
  665. #define MMC_CR_MCT_INDEX 4
  666. #define MMC_CR_MCT_WIDTH 2
  667. #define MMC_RIER_ALL_INTERRUPTS_INDEX 0
  668. #define MMC_RIER_ALL_INTERRUPTS_WIDTH 23
  669. #define MMC_RISR_RXFRAMECOUNT_GB_INDEX 0
  670. #define MMC_RISR_RXFRAMECOUNT_GB_WIDTH 1
  671. #define MMC_RISR_RXOCTETCOUNT_GB_INDEX 1
  672. #define MMC_RISR_RXOCTETCOUNT_GB_WIDTH 1
  673. #define MMC_RISR_RXOCTETCOUNT_G_INDEX 2
  674. #define MMC_RISR_RXOCTETCOUNT_G_WIDTH 1
  675. #define MMC_RISR_RXBROADCASTFRAMES_G_INDEX 3
  676. #define MMC_RISR_RXBROADCASTFRAMES_G_WIDTH 1
  677. #define MMC_RISR_RXMULTICASTFRAMES_G_INDEX 4
  678. #define MMC_RISR_RXMULTICASTFRAMES_G_WIDTH 1
  679. #define MMC_RISR_RXCRCERROR_INDEX 5
  680. #define MMC_RISR_RXCRCERROR_WIDTH 1
  681. #define MMC_RISR_RXRUNTERROR_INDEX 6
  682. #define MMC_RISR_RXRUNTERROR_WIDTH 1
  683. #define MMC_RISR_RXJABBERERROR_INDEX 7
  684. #define MMC_RISR_RXJABBERERROR_WIDTH 1
  685. #define MMC_RISR_RXUNDERSIZE_G_INDEX 8
  686. #define MMC_RISR_RXUNDERSIZE_G_WIDTH 1
  687. #define MMC_RISR_RXOVERSIZE_G_INDEX 9
  688. #define MMC_RISR_RXOVERSIZE_G_WIDTH 1
  689. #define MMC_RISR_RX64OCTETS_GB_INDEX 10
  690. #define MMC_RISR_RX64OCTETS_GB_WIDTH 1
  691. #define MMC_RISR_RX65TO127OCTETS_GB_INDEX 11
  692. #define MMC_RISR_RX65TO127OCTETS_GB_WIDTH 1
  693. #define MMC_RISR_RX128TO255OCTETS_GB_INDEX 12
  694. #define MMC_RISR_RX128TO255OCTETS_GB_WIDTH 1
  695. #define MMC_RISR_RX256TO511OCTETS_GB_INDEX 13
  696. #define MMC_RISR_RX256TO511OCTETS_GB_WIDTH 1
  697. #define MMC_RISR_RX512TO1023OCTETS_GB_INDEX 14
  698. #define MMC_RISR_RX512TO1023OCTETS_GB_WIDTH 1
  699. #define MMC_RISR_RX1024TOMAXOCTETS_GB_INDEX 15
  700. #define MMC_RISR_RX1024TOMAXOCTETS_GB_WIDTH 1
  701. #define MMC_RISR_RXUNICASTFRAMES_G_INDEX 16
  702. #define MMC_RISR_RXUNICASTFRAMES_G_WIDTH 1
  703. #define MMC_RISR_RXLENGTHERROR_INDEX 17
  704. #define MMC_RISR_RXLENGTHERROR_WIDTH 1
  705. #define MMC_RISR_RXOUTOFRANGETYPE_INDEX 18
  706. #define MMC_RISR_RXOUTOFRANGETYPE_WIDTH 1
  707. #define MMC_RISR_RXPAUSEFRAMES_INDEX 19
  708. #define MMC_RISR_RXPAUSEFRAMES_WIDTH 1
  709. #define MMC_RISR_RXFIFOOVERFLOW_INDEX 20
  710. #define MMC_RISR_RXFIFOOVERFLOW_WIDTH 1
  711. #define MMC_RISR_RXVLANFRAMES_GB_INDEX 21
  712. #define MMC_RISR_RXVLANFRAMES_GB_WIDTH 1
  713. #define MMC_RISR_RXWATCHDOGERROR_INDEX 22
  714. #define MMC_RISR_RXWATCHDOGERROR_WIDTH 1
  715. #define MMC_TIER_ALL_INTERRUPTS_INDEX 0
  716. #define MMC_TIER_ALL_INTERRUPTS_WIDTH 18
  717. #define MMC_TISR_TXOCTETCOUNT_GB_INDEX 0
  718. #define MMC_TISR_TXOCTETCOUNT_GB_WIDTH 1
  719. #define MMC_TISR_TXFRAMECOUNT_GB_INDEX 1
  720. #define MMC_TISR_TXFRAMECOUNT_GB_WIDTH 1
  721. #define MMC_TISR_TXBROADCASTFRAMES_G_INDEX 2
  722. #define MMC_TISR_TXBROADCASTFRAMES_G_WIDTH 1
  723. #define MMC_TISR_TXMULTICASTFRAMES_G_INDEX 3
  724. #define MMC_TISR_TXMULTICASTFRAMES_G_WIDTH 1
  725. #define MMC_TISR_TX64OCTETS_GB_INDEX 4
  726. #define MMC_TISR_TX64OCTETS_GB_WIDTH 1
  727. #define MMC_TISR_TX65TO127OCTETS_GB_INDEX 5
  728. #define MMC_TISR_TX65TO127OCTETS_GB_WIDTH 1
  729. #define MMC_TISR_TX128TO255OCTETS_GB_INDEX 6
  730. #define MMC_TISR_TX128TO255OCTETS_GB_WIDTH 1
  731. #define MMC_TISR_TX256TO511OCTETS_GB_INDEX 7
  732. #define MMC_TISR_TX256TO511OCTETS_GB_WIDTH 1
  733. #define MMC_TISR_TX512TO1023OCTETS_GB_INDEX 8
  734. #define MMC_TISR_TX512TO1023OCTETS_GB_WIDTH 1
  735. #define MMC_TISR_TX1024TOMAXOCTETS_GB_INDEX 9
  736. #define MMC_TISR_TX1024TOMAXOCTETS_GB_WIDTH 1
  737. #define MMC_TISR_TXUNICASTFRAMES_GB_INDEX 10
  738. #define MMC_TISR_TXUNICASTFRAMES_GB_WIDTH 1
  739. #define MMC_TISR_TXMULTICASTFRAMES_GB_INDEX 11
  740. #define MMC_TISR_TXMULTICASTFRAMES_GB_WIDTH 1
  741. #define MMC_TISR_TXBROADCASTFRAMES_GB_INDEX 12
  742. #define MMC_TISR_TXBROADCASTFRAMES_GB_WIDTH 1
  743. #define MMC_TISR_TXUNDERFLOWERROR_INDEX 13
  744. #define MMC_TISR_TXUNDERFLOWERROR_WIDTH 1
  745. #define MMC_TISR_TXOCTETCOUNT_G_INDEX 14
  746. #define MMC_TISR_TXOCTETCOUNT_G_WIDTH 1
  747. #define MMC_TISR_TXFRAMECOUNT_G_INDEX 15
  748. #define MMC_TISR_TXFRAMECOUNT_G_WIDTH 1
  749. #define MMC_TISR_TXPAUSEFRAMES_INDEX 16
  750. #define MMC_TISR_TXPAUSEFRAMES_WIDTH 1
  751. #define MMC_TISR_TXVLANFRAMES_G_INDEX 17
  752. #define MMC_TISR_TXVLANFRAMES_G_WIDTH 1
  753. /* MTL register offsets */
  754. #define MTL_OMR 0x1000
  755. #define MTL_FDCR 0x1008
  756. #define MTL_FDSR 0x100c
  757. #define MTL_FDDR 0x1010
  758. #define MTL_ISR 0x1020
  759. #define MTL_RQDCM0R 0x1030
  760. #define MTL_TCPM0R 0x1040
  761. #define MTL_TCPM1R 0x1044
  762. #define MTL_RQDCM_INC 4
  763. #define MTL_RQDCM_Q_PER_REG 4
  764. #define MTL_TCPM_INC 4
  765. #define MTL_TCPM_TC_PER_REG 4
  766. /* MTL register entry bit positions and sizes */
  767. #define MTL_OMR_ETSALG_INDEX 5
  768. #define MTL_OMR_ETSALG_WIDTH 2
  769. #define MTL_OMR_RAA_INDEX 2
  770. #define MTL_OMR_RAA_WIDTH 1
  771. /* MTL queue register offsets
  772. * Multiple queues can be active. The first queue has registers
  773. * that begin at 0x1100. Each subsequent queue has registers that
  774. * are accessed using an offset of 0x80 from the previous queue.
  775. */
  776. #define MTL_Q_BASE 0x1100
  777. #define MTL_Q_INC 0x80
  778. #define MTL_Q_TQOMR 0x00
  779. #define MTL_Q_TQUR 0x04
  780. #define MTL_Q_TQDR 0x08
  781. #define MTL_Q_RQOMR 0x40
  782. #define MTL_Q_RQMPOCR 0x44
  783. #define MTL_Q_RQDR 0x48
  784. #define MTL_Q_RQFCR 0x50
  785. #define MTL_Q_IER 0x70
  786. #define MTL_Q_ISR 0x74
  787. /* MTL queue register entry bit positions and sizes */
  788. #define MTL_Q_RQDR_PRXQ_INDEX 16
  789. #define MTL_Q_RQDR_PRXQ_WIDTH 14
  790. #define MTL_Q_RQDR_RXQSTS_INDEX 4
  791. #define MTL_Q_RQDR_RXQSTS_WIDTH 2
  792. #define MTL_Q_RQFCR_RFA_INDEX 1
  793. #define MTL_Q_RQFCR_RFA_WIDTH 6
  794. #define MTL_Q_RQFCR_RFD_INDEX 17
  795. #define MTL_Q_RQFCR_RFD_WIDTH 6
  796. #define MTL_Q_RQOMR_EHFC_INDEX 7
  797. #define MTL_Q_RQOMR_EHFC_WIDTH 1
  798. #define MTL_Q_RQOMR_RQS_INDEX 16
  799. #define MTL_Q_RQOMR_RQS_WIDTH 9
  800. #define MTL_Q_RQOMR_RSF_INDEX 5
  801. #define MTL_Q_RQOMR_RSF_WIDTH 1
  802. #define MTL_Q_RQOMR_RTC_INDEX 0
  803. #define MTL_Q_RQOMR_RTC_WIDTH 2
  804. #define MTL_Q_TQDR_TRCSTS_INDEX 1
  805. #define MTL_Q_TQDR_TRCSTS_WIDTH 2
  806. #define MTL_Q_TQDR_TXQSTS_INDEX 4
  807. #define MTL_Q_TQDR_TXQSTS_WIDTH 1
  808. #define MTL_Q_TQOMR_FTQ_INDEX 0
  809. #define MTL_Q_TQOMR_FTQ_WIDTH 1
  810. #define MTL_Q_TQOMR_Q2TCMAP_INDEX 8
  811. #define MTL_Q_TQOMR_Q2TCMAP_WIDTH 3
  812. #define MTL_Q_TQOMR_TQS_INDEX 16
  813. #define MTL_Q_TQOMR_TQS_WIDTH 10
  814. #define MTL_Q_TQOMR_TSF_INDEX 1
  815. #define MTL_Q_TQOMR_TSF_WIDTH 1
  816. #define MTL_Q_TQOMR_TTC_INDEX 4
  817. #define MTL_Q_TQOMR_TTC_WIDTH 3
  818. #define MTL_Q_TQOMR_TXQEN_INDEX 2
  819. #define MTL_Q_TQOMR_TXQEN_WIDTH 2
  820. /* MTL queue register value */
  821. #define MTL_RSF_DISABLE 0x00
  822. #define MTL_RSF_ENABLE 0x01
  823. #define MTL_TSF_DISABLE 0x00
  824. #define MTL_TSF_ENABLE 0x01
  825. #define MTL_RX_THRESHOLD_64 0x00
  826. #define MTL_RX_THRESHOLD_96 0x02
  827. #define MTL_RX_THRESHOLD_128 0x03
  828. #define MTL_TX_THRESHOLD_32 0x01
  829. #define MTL_TX_THRESHOLD_64 0x00
  830. #define MTL_TX_THRESHOLD_96 0x02
  831. #define MTL_TX_THRESHOLD_128 0x03
  832. #define MTL_TX_THRESHOLD_192 0x04
  833. #define MTL_TX_THRESHOLD_256 0x05
  834. #define MTL_TX_THRESHOLD_384 0x06
  835. #define MTL_TX_THRESHOLD_512 0x07
  836. #define MTL_ETSALG_WRR 0x00
  837. #define MTL_ETSALG_WFQ 0x01
  838. #define MTL_ETSALG_DWRR 0x02
  839. #define MTL_RAA_SP 0x00
  840. #define MTL_RAA_WSP 0x01
  841. #define MTL_Q_DISABLED 0x00
  842. #define MTL_Q_ENABLED 0x02
  843. /* MTL traffic class register offsets
  844. * Multiple traffic classes can be active. The first class has registers
  845. * that begin at 0x1100. Each subsequent queue has registers that
  846. * are accessed using an offset of 0x80 from the previous queue.
  847. */
  848. #define MTL_TC_BASE MTL_Q_BASE
  849. #define MTL_TC_INC MTL_Q_INC
  850. #define MTL_TC_ETSCR 0x10
  851. #define MTL_TC_ETSSR 0x14
  852. #define MTL_TC_QWR 0x18
  853. /* MTL traffic class register entry bit positions and sizes */
  854. #define MTL_TC_ETSCR_TSA_INDEX 0
  855. #define MTL_TC_ETSCR_TSA_WIDTH 2
  856. #define MTL_TC_QWR_QW_INDEX 0
  857. #define MTL_TC_QWR_QW_WIDTH 21
  858. /* MTL traffic class register value */
  859. #define MTL_TSA_SP 0x00
  860. #define MTL_TSA_ETS 0x02
  861. /* PCS register offsets */
  862. #define PCS_V1_WINDOW_SELECT 0x03fc
  863. #define PCS_V2_WINDOW_DEF 0x9060
  864. #define PCS_V2_WINDOW_SELECT 0x9064
  865. /* PCS register entry bit positions and sizes */
  866. #define PCS_V2_WINDOW_DEF_OFFSET_INDEX 6
  867. #define PCS_V2_WINDOW_DEF_OFFSET_WIDTH 14
  868. #define PCS_V2_WINDOW_DEF_SIZE_INDEX 2
  869. #define PCS_V2_WINDOW_DEF_SIZE_WIDTH 4
  870. /* SerDes integration register offsets */
  871. #define SIR0_KR_RT_1 0x002c
  872. #define SIR0_STATUS 0x0040
  873. #define SIR1_SPEED 0x0000
  874. /* SerDes integration register entry bit positions and sizes */
  875. #define SIR0_KR_RT_1_RESET_INDEX 11
  876. #define SIR0_KR_RT_1_RESET_WIDTH 1
  877. #define SIR0_STATUS_RX_READY_INDEX 0
  878. #define SIR0_STATUS_RX_READY_WIDTH 1
  879. #define SIR0_STATUS_TX_READY_INDEX 8
  880. #define SIR0_STATUS_TX_READY_WIDTH 1
  881. #define SIR1_SPEED_CDR_RATE_INDEX 12
  882. #define SIR1_SPEED_CDR_RATE_WIDTH 4
  883. #define SIR1_SPEED_DATARATE_INDEX 4
  884. #define SIR1_SPEED_DATARATE_WIDTH 2
  885. #define SIR1_SPEED_PLLSEL_INDEX 3
  886. #define SIR1_SPEED_PLLSEL_WIDTH 1
  887. #define SIR1_SPEED_RATECHANGE_INDEX 6
  888. #define SIR1_SPEED_RATECHANGE_WIDTH 1
  889. #define SIR1_SPEED_TXAMP_INDEX 8
  890. #define SIR1_SPEED_TXAMP_WIDTH 4
  891. #define SIR1_SPEED_WORDMODE_INDEX 0
  892. #define SIR1_SPEED_WORDMODE_WIDTH 3
  893. /* SerDes RxTx register offsets */
  894. #define RXTX_REG6 0x0018
  895. #define RXTX_REG20 0x0050
  896. #define RXTX_REG22 0x0058
  897. #define RXTX_REG114 0x01c8
  898. #define RXTX_REG129 0x0204
  899. /* SerDes RxTx register entry bit positions and sizes */
  900. #define RXTX_REG6_RESETB_RXD_INDEX 8
  901. #define RXTX_REG6_RESETB_RXD_WIDTH 1
  902. #define RXTX_REG20_BLWC_ENA_INDEX 2
  903. #define RXTX_REG20_BLWC_ENA_WIDTH 1
  904. #define RXTX_REG114_PQ_REG_INDEX 9
  905. #define RXTX_REG114_PQ_REG_WIDTH 7
  906. #define RXTX_REG129_RXDFE_CONFIG_INDEX 14
  907. #define RXTX_REG129_RXDFE_CONFIG_WIDTH 2
  908. /* MAC Control register offsets */
  909. #define XP_PROP_0 0x0000
  910. #define XP_PROP_1 0x0004
  911. #define XP_PROP_2 0x0008
  912. #define XP_PROP_3 0x000c
  913. #define XP_PROP_4 0x0010
  914. #define XP_PROP_5 0x0014
  915. #define XP_MAC_ADDR_LO 0x0020
  916. #define XP_MAC_ADDR_HI 0x0024
  917. #define XP_ECC_ISR 0x0030
  918. #define XP_ECC_IER 0x0034
  919. #define XP_ECC_CNT0 0x003c
  920. #define XP_ECC_CNT1 0x0040
  921. #define XP_DRIVER_INT_REQ 0x0060
  922. #define XP_DRIVER_INT_RO 0x0064
  923. #define XP_DRIVER_SCRATCH_0 0x0068
  924. #define XP_DRIVER_SCRATCH_1 0x006c
  925. #define XP_INT_EN 0x0078
  926. #define XP_I2C_MUTEX 0x0080
  927. #define XP_MDIO_MUTEX 0x0084
  928. /* MAC Control register entry bit positions and sizes */
  929. #define XP_DRIVER_INT_REQ_REQUEST_INDEX 0
  930. #define XP_DRIVER_INT_REQ_REQUEST_WIDTH 1
  931. #define XP_DRIVER_INT_RO_STATUS_INDEX 0
  932. #define XP_DRIVER_INT_RO_STATUS_WIDTH 1
  933. #define XP_DRIVER_SCRATCH_0_COMMAND_INDEX 0
  934. #define XP_DRIVER_SCRATCH_0_COMMAND_WIDTH 8
  935. #define XP_DRIVER_SCRATCH_0_SUB_COMMAND_INDEX 8
  936. #define XP_DRIVER_SCRATCH_0_SUB_COMMAND_WIDTH 8
  937. #define XP_ECC_CNT0_RX_DED_INDEX 24
  938. #define XP_ECC_CNT0_RX_DED_WIDTH 8
  939. #define XP_ECC_CNT0_RX_SEC_INDEX 16
  940. #define XP_ECC_CNT0_RX_SEC_WIDTH 8
  941. #define XP_ECC_CNT0_TX_DED_INDEX 8
  942. #define XP_ECC_CNT0_TX_DED_WIDTH 8
  943. #define XP_ECC_CNT0_TX_SEC_INDEX 0
  944. #define XP_ECC_CNT0_TX_SEC_WIDTH 8
  945. #define XP_ECC_CNT1_DESC_DED_INDEX 8
  946. #define XP_ECC_CNT1_DESC_DED_WIDTH 8
  947. #define XP_ECC_CNT1_DESC_SEC_INDEX 0
  948. #define XP_ECC_CNT1_DESC_SEC_WIDTH 8
  949. #define XP_ECC_IER_DESC_DED_INDEX 0
  950. #define XP_ECC_IER_DESC_DED_WIDTH 1
  951. #define XP_ECC_IER_DESC_SEC_INDEX 1
  952. #define XP_ECC_IER_DESC_SEC_WIDTH 1
  953. #define XP_ECC_IER_RX_DED_INDEX 2
  954. #define XP_ECC_IER_RX_DED_WIDTH 1
  955. #define XP_ECC_IER_RX_SEC_INDEX 3
  956. #define XP_ECC_IER_RX_SEC_WIDTH 1
  957. #define XP_ECC_IER_TX_DED_INDEX 4
  958. #define XP_ECC_IER_TX_DED_WIDTH 1
  959. #define XP_ECC_IER_TX_SEC_INDEX 5
  960. #define XP_ECC_IER_TX_SEC_WIDTH 1
  961. #define XP_ECC_ISR_DESC_DED_INDEX 0
  962. #define XP_ECC_ISR_DESC_DED_WIDTH 1
  963. #define XP_ECC_ISR_DESC_SEC_INDEX 1
  964. #define XP_ECC_ISR_DESC_SEC_WIDTH 1
  965. #define XP_ECC_ISR_RX_DED_INDEX 2
  966. #define XP_ECC_ISR_RX_DED_WIDTH 1
  967. #define XP_ECC_ISR_RX_SEC_INDEX 3
  968. #define XP_ECC_ISR_RX_SEC_WIDTH 1
  969. #define XP_ECC_ISR_TX_DED_INDEX 4
  970. #define XP_ECC_ISR_TX_DED_WIDTH 1
  971. #define XP_ECC_ISR_TX_SEC_INDEX 5
  972. #define XP_ECC_ISR_TX_SEC_WIDTH 1
  973. #define XP_I2C_MUTEX_BUSY_INDEX 31
  974. #define XP_I2C_MUTEX_BUSY_WIDTH 1
  975. #define XP_I2C_MUTEX_ID_INDEX 29
  976. #define XP_I2C_MUTEX_ID_WIDTH 2
  977. #define XP_I2C_MUTEX_ACTIVE_INDEX 0
  978. #define XP_I2C_MUTEX_ACTIVE_WIDTH 1
  979. #define XP_MAC_ADDR_HI_VALID_INDEX 31
  980. #define XP_MAC_ADDR_HI_VALID_WIDTH 1
  981. #define XP_PROP_0_CONN_TYPE_INDEX 28
  982. #define XP_PROP_0_CONN_TYPE_WIDTH 3
  983. #define XP_PROP_0_MDIO_ADDR_INDEX 16
  984. #define XP_PROP_0_MDIO_ADDR_WIDTH 5
  985. #define XP_PROP_0_PORT_ID_INDEX 0
  986. #define XP_PROP_0_PORT_ID_WIDTH 8
  987. #define XP_PROP_0_PORT_MODE_INDEX 8
  988. #define XP_PROP_0_PORT_MODE_WIDTH 4
  989. #define XP_PROP_0_PORT_SPEEDS_INDEX 23
  990. #define XP_PROP_0_PORT_SPEEDS_WIDTH 4
  991. #define XP_PROP_1_MAX_RX_DMA_INDEX 24
  992. #define XP_PROP_1_MAX_RX_DMA_WIDTH 5
  993. #define XP_PROP_1_MAX_RX_QUEUES_INDEX 8
  994. #define XP_PROP_1_MAX_RX_QUEUES_WIDTH 5
  995. #define XP_PROP_1_MAX_TX_DMA_INDEX 16
  996. #define XP_PROP_1_MAX_TX_DMA_WIDTH 5
  997. #define XP_PROP_1_MAX_TX_QUEUES_INDEX 0
  998. #define XP_PROP_1_MAX_TX_QUEUES_WIDTH 5
  999. #define XP_PROP_2_RX_FIFO_SIZE_INDEX 16
  1000. #define XP_PROP_2_RX_FIFO_SIZE_WIDTH 16
  1001. #define XP_PROP_2_TX_FIFO_SIZE_INDEX 0
  1002. #define XP_PROP_2_TX_FIFO_SIZE_WIDTH 16
  1003. #define XP_PROP_3_GPIO_MASK_INDEX 28
  1004. #define XP_PROP_3_GPIO_MASK_WIDTH 4
  1005. #define XP_PROP_3_GPIO_MOD_ABS_INDEX 20
  1006. #define XP_PROP_3_GPIO_MOD_ABS_WIDTH 4
  1007. #define XP_PROP_3_GPIO_RATE_SELECT_INDEX 16
  1008. #define XP_PROP_3_GPIO_RATE_SELECT_WIDTH 4
  1009. #define XP_PROP_3_GPIO_RX_LOS_INDEX 24
  1010. #define XP_PROP_3_GPIO_RX_LOS_WIDTH 4
  1011. #define XP_PROP_3_GPIO_TX_FAULT_INDEX 12
  1012. #define XP_PROP_3_GPIO_TX_FAULT_WIDTH 4
  1013. #define XP_PROP_3_GPIO_ADDR_INDEX 8
  1014. #define XP_PROP_3_GPIO_ADDR_WIDTH 3
  1015. #define XP_PROP_3_MDIO_RESET_INDEX 0
  1016. #define XP_PROP_3_MDIO_RESET_WIDTH 2
  1017. #define XP_PROP_3_MDIO_RESET_I2C_ADDR_INDEX 8
  1018. #define XP_PROP_3_MDIO_RESET_I2C_ADDR_WIDTH 3
  1019. #define XP_PROP_3_MDIO_RESET_I2C_GPIO_INDEX 12
  1020. #define XP_PROP_3_MDIO_RESET_I2C_GPIO_WIDTH 4
  1021. #define XP_PROP_3_MDIO_RESET_INT_GPIO_INDEX 4
  1022. #define XP_PROP_3_MDIO_RESET_INT_GPIO_WIDTH 2
  1023. #define XP_PROP_4_MUX_ADDR_HI_INDEX 8
  1024. #define XP_PROP_4_MUX_ADDR_HI_WIDTH 5
  1025. #define XP_PROP_4_MUX_ADDR_LO_INDEX 0
  1026. #define XP_PROP_4_MUX_ADDR_LO_WIDTH 3
  1027. #define XP_PROP_4_MUX_CHAN_INDEX 4
  1028. #define XP_PROP_4_MUX_CHAN_WIDTH 3
  1029. #define XP_PROP_4_REDRV_ADDR_INDEX 16
  1030. #define XP_PROP_4_REDRV_ADDR_WIDTH 7
  1031. #define XP_PROP_4_REDRV_IF_INDEX 23
  1032. #define XP_PROP_4_REDRV_IF_WIDTH 1
  1033. #define XP_PROP_4_REDRV_LANE_INDEX 24
  1034. #define XP_PROP_4_REDRV_LANE_WIDTH 3
  1035. #define XP_PROP_4_REDRV_MODEL_INDEX 28
  1036. #define XP_PROP_4_REDRV_MODEL_WIDTH 3
  1037. #define XP_PROP_4_REDRV_PRESENT_INDEX 31
  1038. #define XP_PROP_4_REDRV_PRESENT_WIDTH 1
  1039. /* I2C Control register offsets */
  1040. #define IC_CON 0x0000
  1041. #define IC_TAR 0x0004
  1042. #define IC_DATA_CMD 0x0010
  1043. #define IC_INTR_STAT 0x002c
  1044. #define IC_INTR_MASK 0x0030
  1045. #define IC_RAW_INTR_STAT 0x0034
  1046. #define IC_CLR_INTR 0x0040
  1047. #define IC_CLR_TX_ABRT 0x0054
  1048. #define IC_CLR_STOP_DET 0x0060
  1049. #define IC_ENABLE 0x006c
  1050. #define IC_TXFLR 0x0074
  1051. #define IC_RXFLR 0x0078
  1052. #define IC_TX_ABRT_SOURCE 0x0080
  1053. #define IC_ENABLE_STATUS 0x009c
  1054. #define IC_COMP_PARAM_1 0x00f4
  1055. /* I2C Control register entry bit positions and sizes */
  1056. #define IC_COMP_PARAM_1_MAX_SPEED_MODE_INDEX 2
  1057. #define IC_COMP_PARAM_1_MAX_SPEED_MODE_WIDTH 2
  1058. #define IC_COMP_PARAM_1_RX_BUFFER_DEPTH_INDEX 8
  1059. #define IC_COMP_PARAM_1_RX_BUFFER_DEPTH_WIDTH 8
  1060. #define IC_COMP_PARAM_1_TX_BUFFER_DEPTH_INDEX 16
  1061. #define IC_COMP_PARAM_1_TX_BUFFER_DEPTH_WIDTH 8
  1062. #define IC_CON_MASTER_MODE_INDEX 0
  1063. #define IC_CON_MASTER_MODE_WIDTH 1
  1064. #define IC_CON_RESTART_EN_INDEX 5
  1065. #define IC_CON_RESTART_EN_WIDTH 1
  1066. #define IC_CON_RX_FIFO_FULL_HOLD_INDEX 9
  1067. #define IC_CON_RX_FIFO_FULL_HOLD_WIDTH 1
  1068. #define IC_CON_SLAVE_DISABLE_INDEX 6
  1069. #define IC_CON_SLAVE_DISABLE_WIDTH 1
  1070. #define IC_CON_SPEED_INDEX 1
  1071. #define IC_CON_SPEED_WIDTH 2
  1072. #define IC_DATA_CMD_CMD_INDEX 8
  1073. #define IC_DATA_CMD_CMD_WIDTH 1
  1074. #define IC_DATA_CMD_STOP_INDEX 9
  1075. #define IC_DATA_CMD_STOP_WIDTH 1
  1076. #define IC_ENABLE_ABORT_INDEX 1
  1077. #define IC_ENABLE_ABORT_WIDTH 1
  1078. #define IC_ENABLE_EN_INDEX 0
  1079. #define IC_ENABLE_EN_WIDTH 1
  1080. #define IC_ENABLE_STATUS_EN_INDEX 0
  1081. #define IC_ENABLE_STATUS_EN_WIDTH 1
  1082. #define IC_INTR_MASK_TX_EMPTY_INDEX 4
  1083. #define IC_INTR_MASK_TX_EMPTY_WIDTH 1
  1084. #define IC_RAW_INTR_STAT_RX_FULL_INDEX 2
  1085. #define IC_RAW_INTR_STAT_RX_FULL_WIDTH 1
  1086. #define IC_RAW_INTR_STAT_STOP_DET_INDEX 9
  1087. #define IC_RAW_INTR_STAT_STOP_DET_WIDTH 1
  1088. #define IC_RAW_INTR_STAT_TX_ABRT_INDEX 6
  1089. #define IC_RAW_INTR_STAT_TX_ABRT_WIDTH 1
  1090. #define IC_RAW_INTR_STAT_TX_EMPTY_INDEX 4
  1091. #define IC_RAW_INTR_STAT_TX_EMPTY_WIDTH 1
  1092. /* I2C Control register value */
  1093. #define IC_TX_ABRT_7B_ADDR_NOACK 0x0001
  1094. #define IC_TX_ABRT_ARB_LOST 0x1000
  1095. /* Descriptor/Packet entry bit positions and sizes */
  1096. #define RX_PACKET_ERRORS_CRC_INDEX 2
  1097. #define RX_PACKET_ERRORS_CRC_WIDTH 1
  1098. #define RX_PACKET_ERRORS_FRAME_INDEX 3
  1099. #define RX_PACKET_ERRORS_FRAME_WIDTH 1
  1100. #define RX_PACKET_ERRORS_LENGTH_INDEX 0
  1101. #define RX_PACKET_ERRORS_LENGTH_WIDTH 1
  1102. #define RX_PACKET_ERRORS_OVERRUN_INDEX 1
  1103. #define RX_PACKET_ERRORS_OVERRUN_WIDTH 1
  1104. #define RX_PACKET_ATTRIBUTES_CSUM_DONE_INDEX 0
  1105. #define RX_PACKET_ATTRIBUTES_CSUM_DONE_WIDTH 1
  1106. #define RX_PACKET_ATTRIBUTES_VLAN_CTAG_INDEX 1
  1107. #define RX_PACKET_ATTRIBUTES_VLAN_CTAG_WIDTH 1
  1108. #define RX_PACKET_ATTRIBUTES_INCOMPLETE_INDEX 2
  1109. #define RX_PACKET_ATTRIBUTES_INCOMPLETE_WIDTH 1
  1110. #define RX_PACKET_ATTRIBUTES_CONTEXT_NEXT_INDEX 3
  1111. #define RX_PACKET_ATTRIBUTES_CONTEXT_NEXT_WIDTH 1
  1112. #define RX_PACKET_ATTRIBUTES_CONTEXT_INDEX 4
  1113. #define RX_PACKET_ATTRIBUTES_CONTEXT_WIDTH 1
  1114. #define RX_PACKET_ATTRIBUTES_RX_TSTAMP_INDEX 5
  1115. #define RX_PACKET_ATTRIBUTES_RX_TSTAMP_WIDTH 1
  1116. #define RX_PACKET_ATTRIBUTES_RSS_HASH_INDEX 6
  1117. #define RX_PACKET_ATTRIBUTES_RSS_HASH_WIDTH 1
  1118. #define RX_NORMAL_DESC0_OVT_INDEX 0
  1119. #define RX_NORMAL_DESC0_OVT_WIDTH 16
  1120. #define RX_NORMAL_DESC2_HL_INDEX 0
  1121. #define RX_NORMAL_DESC2_HL_WIDTH 10
  1122. #define RX_NORMAL_DESC3_CDA_INDEX 27
  1123. #define RX_NORMAL_DESC3_CDA_WIDTH 1
  1124. #define RX_NORMAL_DESC3_CTXT_INDEX 30
  1125. #define RX_NORMAL_DESC3_CTXT_WIDTH 1
  1126. #define RX_NORMAL_DESC3_ES_INDEX 15
  1127. #define RX_NORMAL_DESC3_ES_WIDTH 1
  1128. #define RX_NORMAL_DESC3_ETLT_INDEX 16
  1129. #define RX_NORMAL_DESC3_ETLT_WIDTH 4
  1130. #define RX_NORMAL_DESC3_FD_INDEX 29
  1131. #define RX_NORMAL_DESC3_FD_WIDTH 1
  1132. #define RX_NORMAL_DESC3_INTE_INDEX 30
  1133. #define RX_NORMAL_DESC3_INTE_WIDTH 1
  1134. #define RX_NORMAL_DESC3_L34T_INDEX 20
  1135. #define RX_NORMAL_DESC3_L34T_WIDTH 4
  1136. #define RX_NORMAL_DESC3_LD_INDEX 28
  1137. #define RX_NORMAL_DESC3_LD_WIDTH 1
  1138. #define RX_NORMAL_DESC3_OWN_INDEX 31
  1139. #define RX_NORMAL_DESC3_OWN_WIDTH 1
  1140. #define RX_NORMAL_DESC3_PL_INDEX 0
  1141. #define RX_NORMAL_DESC3_PL_WIDTH 14
  1142. #define RX_NORMAL_DESC3_RSV_INDEX 26
  1143. #define RX_NORMAL_DESC3_RSV_WIDTH 1
  1144. #define RX_DESC3_L34T_IPV4_TCP 1
  1145. #define RX_DESC3_L34T_IPV4_UDP 2
  1146. #define RX_DESC3_L34T_IPV4_ICMP 3
  1147. #define RX_DESC3_L34T_IPV6_TCP 9
  1148. #define RX_DESC3_L34T_IPV6_UDP 10
  1149. #define RX_DESC3_L34T_IPV6_ICMP 11
  1150. #define RX_CONTEXT_DESC3_TSA_INDEX 4
  1151. #define RX_CONTEXT_DESC3_TSA_WIDTH 1
  1152. #define RX_CONTEXT_DESC3_TSD_INDEX 6
  1153. #define RX_CONTEXT_DESC3_TSD_WIDTH 1
  1154. #define TX_PACKET_ATTRIBUTES_CSUM_ENABLE_INDEX 0
  1155. #define TX_PACKET_ATTRIBUTES_CSUM_ENABLE_WIDTH 1
  1156. #define TX_PACKET_ATTRIBUTES_TSO_ENABLE_INDEX 1
  1157. #define TX_PACKET_ATTRIBUTES_TSO_ENABLE_WIDTH 1
  1158. #define TX_PACKET_ATTRIBUTES_VLAN_CTAG_INDEX 2
  1159. #define TX_PACKET_ATTRIBUTES_VLAN_CTAG_WIDTH 1
  1160. #define TX_PACKET_ATTRIBUTES_PTP_INDEX 3
  1161. #define TX_PACKET_ATTRIBUTES_PTP_WIDTH 1
  1162. #define TX_CONTEXT_DESC2_MSS_INDEX 0
  1163. #define TX_CONTEXT_DESC2_MSS_WIDTH 15
  1164. #define TX_CONTEXT_DESC3_CTXT_INDEX 30
  1165. #define TX_CONTEXT_DESC3_CTXT_WIDTH 1
  1166. #define TX_CONTEXT_DESC3_TCMSSV_INDEX 26
  1167. #define TX_CONTEXT_DESC3_TCMSSV_WIDTH 1
  1168. #define TX_CONTEXT_DESC3_VLTV_INDEX 16
  1169. #define TX_CONTEXT_DESC3_VLTV_WIDTH 1
  1170. #define TX_CONTEXT_DESC3_VT_INDEX 0
  1171. #define TX_CONTEXT_DESC3_VT_WIDTH 16
  1172. #define TX_NORMAL_DESC2_HL_B1L_INDEX 0
  1173. #define TX_NORMAL_DESC2_HL_B1L_WIDTH 14
  1174. #define TX_NORMAL_DESC2_IC_INDEX 31
  1175. #define TX_NORMAL_DESC2_IC_WIDTH 1
  1176. #define TX_NORMAL_DESC2_TTSE_INDEX 30
  1177. #define TX_NORMAL_DESC2_TTSE_WIDTH 1
  1178. #define TX_NORMAL_DESC2_VTIR_INDEX 14
  1179. #define TX_NORMAL_DESC2_VTIR_WIDTH 2
  1180. #define TX_NORMAL_DESC3_CIC_INDEX 16
  1181. #define TX_NORMAL_DESC3_CIC_WIDTH 2
  1182. #define TX_NORMAL_DESC3_CPC_INDEX 26
  1183. #define TX_NORMAL_DESC3_CPC_WIDTH 2
  1184. #define TX_NORMAL_DESC3_CTXT_INDEX 30
  1185. #define TX_NORMAL_DESC3_CTXT_WIDTH 1
  1186. #define TX_NORMAL_DESC3_FD_INDEX 29
  1187. #define TX_NORMAL_DESC3_FD_WIDTH 1
  1188. #define TX_NORMAL_DESC3_FL_INDEX 0
  1189. #define TX_NORMAL_DESC3_FL_WIDTH 15
  1190. #define TX_NORMAL_DESC3_LD_INDEX 28
  1191. #define TX_NORMAL_DESC3_LD_WIDTH 1
  1192. #define TX_NORMAL_DESC3_OWN_INDEX 31
  1193. #define TX_NORMAL_DESC3_OWN_WIDTH 1
  1194. #define TX_NORMAL_DESC3_TCPHDRLEN_INDEX 19
  1195. #define TX_NORMAL_DESC3_TCPHDRLEN_WIDTH 4
  1196. #define TX_NORMAL_DESC3_TCPPL_INDEX 0
  1197. #define TX_NORMAL_DESC3_TCPPL_WIDTH 18
  1198. #define TX_NORMAL_DESC3_TSE_INDEX 18
  1199. #define TX_NORMAL_DESC3_TSE_WIDTH 1
  1200. #define TX_NORMAL_DESC2_VLAN_INSERT 0x2
  1201. /* MDIO undefined or vendor specific registers */
  1202. #ifndef MDIO_PMA_10GBR_PMD_CTRL
  1203. #define MDIO_PMA_10GBR_PMD_CTRL 0x0096
  1204. #endif
  1205. #ifndef MDIO_PMA_10GBR_FECCTRL
  1206. #define MDIO_PMA_10GBR_FECCTRL 0x00ab
  1207. #endif
  1208. #ifndef MDIO_PCS_DIG_CTRL
  1209. #define MDIO_PCS_DIG_CTRL 0x8000
  1210. #endif
  1211. #ifndef MDIO_AN_XNP
  1212. #define MDIO_AN_XNP 0x0016
  1213. #endif
  1214. #ifndef MDIO_AN_LPX
  1215. #define MDIO_AN_LPX 0x0019
  1216. #endif
  1217. #ifndef MDIO_AN_COMP_STAT
  1218. #define MDIO_AN_COMP_STAT 0x0030
  1219. #endif
  1220. #ifndef MDIO_AN_INTMASK
  1221. #define MDIO_AN_INTMASK 0x8001
  1222. #endif
  1223. #ifndef MDIO_AN_INT
  1224. #define MDIO_AN_INT 0x8002
  1225. #endif
  1226. #ifndef MDIO_VEND2_AN_ADVERTISE
  1227. #define MDIO_VEND2_AN_ADVERTISE 0x0004
  1228. #endif
  1229. #ifndef MDIO_VEND2_AN_LP_ABILITY
  1230. #define MDIO_VEND2_AN_LP_ABILITY 0x0005
  1231. #endif
  1232. #ifndef MDIO_VEND2_AN_CTRL
  1233. #define MDIO_VEND2_AN_CTRL 0x8001
  1234. #endif
  1235. #ifndef MDIO_VEND2_AN_STAT
  1236. #define MDIO_VEND2_AN_STAT 0x8002
  1237. #endif
  1238. #ifndef MDIO_CTRL1_SPEED1G
  1239. #define MDIO_CTRL1_SPEED1G (MDIO_CTRL1_SPEED10G & ~BMCR_SPEED100)
  1240. #endif
  1241. #ifndef MDIO_VEND2_CTRL1_AN_ENABLE
  1242. #define MDIO_VEND2_CTRL1_AN_ENABLE BIT(12)
  1243. #endif
  1244. #ifndef MDIO_VEND2_CTRL1_AN_RESTART
  1245. #define MDIO_VEND2_CTRL1_AN_RESTART BIT(9)
  1246. #endif
  1247. #ifndef MDIO_VEND2_CTRL1_SS6
  1248. #define MDIO_VEND2_CTRL1_SS6 BIT(6)
  1249. #endif
  1250. #ifndef MDIO_VEND2_CTRL1_SS13
  1251. #define MDIO_VEND2_CTRL1_SS13 BIT(13)
  1252. #endif
  1253. /* MDIO mask values */
  1254. #define XGBE_AN_CL73_INT_CMPLT BIT(0)
  1255. #define XGBE_AN_CL73_INC_LINK BIT(1)
  1256. #define XGBE_AN_CL73_PG_RCV BIT(2)
  1257. #define XGBE_AN_CL73_INT_MASK 0x07
  1258. #define XGBE_XNP_MCF_NULL_MESSAGE 0x001
  1259. #define XGBE_XNP_ACK_PROCESSED BIT(12)
  1260. #define XGBE_XNP_MP_FORMATTED BIT(13)
  1261. #define XGBE_XNP_NP_EXCHANGE BIT(15)
  1262. #define XGBE_KR_TRAINING_START BIT(0)
  1263. #define XGBE_KR_TRAINING_ENABLE BIT(1)
  1264. #define XGBE_PCS_CL37_BP BIT(12)
  1265. #define XGBE_AN_CL37_INT_CMPLT BIT(0)
  1266. #define XGBE_AN_CL37_INT_MASK 0x01
  1267. #define XGBE_AN_CL37_HD_MASK 0x40
  1268. #define XGBE_AN_CL37_FD_MASK 0x20
  1269. #define XGBE_AN_CL37_PCS_MODE_MASK 0x06
  1270. #define XGBE_AN_CL37_PCS_MODE_BASEX 0x00
  1271. #define XGBE_AN_CL37_PCS_MODE_SGMII 0x04
  1272. #define XGBE_AN_CL37_TX_CONFIG_MASK 0x08
  1273. /* Bit setting and getting macros
  1274. * The get macro will extract the current bit field value from within
  1275. * the variable
  1276. *
  1277. * The set macro will clear the current bit field value within the
  1278. * variable and then set the bit field of the variable to the
  1279. * specified value
  1280. */
  1281. #define GET_BITS(_var, _index, _width) \
  1282. (((_var) >> (_index)) & ((0x1 << (_width)) - 1))
  1283. #define SET_BITS(_var, _index, _width, _val) \
  1284. do { \
  1285. (_var) &= ~(((0x1 << (_width)) - 1) << (_index)); \
  1286. (_var) |= (((_val) & ((0x1 << (_width)) - 1)) << (_index)); \
  1287. } while (0)
  1288. #define GET_BITS_LE(_var, _index, _width) \
  1289. ((le32_to_cpu((_var)) >> (_index)) & ((0x1 << (_width)) - 1))
  1290. #define SET_BITS_LE(_var, _index, _width, _val) \
  1291. do { \
  1292. (_var) &= cpu_to_le32(~(((0x1 << (_width)) - 1) << (_index))); \
  1293. (_var) |= cpu_to_le32((((_val) & \
  1294. ((0x1 << (_width)) - 1)) << (_index))); \
  1295. } while (0)
  1296. /* Bit setting and getting macros based on register fields
  1297. * The get macro uses the bit field definitions formed using the input
  1298. * names to extract the current bit field value from within the
  1299. * variable
  1300. *
  1301. * The set macro uses the bit field definitions formed using the input
  1302. * names to set the bit field of the variable to the specified value
  1303. */
  1304. #define XGMAC_GET_BITS(_var, _prefix, _field) \
  1305. GET_BITS((_var), \
  1306. _prefix##_##_field##_INDEX, \
  1307. _prefix##_##_field##_WIDTH)
  1308. #define XGMAC_SET_BITS(_var, _prefix, _field, _val) \
  1309. SET_BITS((_var), \
  1310. _prefix##_##_field##_INDEX, \
  1311. _prefix##_##_field##_WIDTH, (_val))
  1312. #define XGMAC_GET_BITS_LE(_var, _prefix, _field) \
  1313. GET_BITS_LE((_var), \
  1314. _prefix##_##_field##_INDEX, \
  1315. _prefix##_##_field##_WIDTH)
  1316. #define XGMAC_SET_BITS_LE(_var, _prefix, _field, _val) \
  1317. SET_BITS_LE((_var), \
  1318. _prefix##_##_field##_INDEX, \
  1319. _prefix##_##_field##_WIDTH, (_val))
  1320. /* Macros for reading or writing registers
  1321. * The ioread macros will get bit fields or full values using the
  1322. * register definitions formed using the input names
  1323. *
  1324. * The iowrite macros will set bit fields or full values using the
  1325. * register definitions formed using the input names
  1326. */
  1327. #define XGMAC_IOREAD(_pdata, _reg) \
  1328. ioread32((_pdata)->xgmac_regs + _reg)
  1329. #define XGMAC_IOREAD_BITS(_pdata, _reg, _field) \
  1330. GET_BITS(XGMAC_IOREAD((_pdata), _reg), \
  1331. _reg##_##_field##_INDEX, \
  1332. _reg##_##_field##_WIDTH)
  1333. #define XGMAC_IOWRITE(_pdata, _reg, _val) \
  1334. iowrite32((_val), (_pdata)->xgmac_regs + _reg)
  1335. #define XGMAC_IOWRITE_BITS(_pdata, _reg, _field, _val) \
  1336. do { \
  1337. u32 reg_val = XGMAC_IOREAD((_pdata), _reg); \
  1338. SET_BITS(reg_val, \
  1339. _reg##_##_field##_INDEX, \
  1340. _reg##_##_field##_WIDTH, (_val)); \
  1341. XGMAC_IOWRITE((_pdata), _reg, reg_val); \
  1342. } while (0)
  1343. /* Macros for reading or writing MTL queue or traffic class registers
  1344. * Similar to the standard read and write macros except that the
  1345. * base register value is calculated by the queue or traffic class number
  1346. */
  1347. #define XGMAC_MTL_IOREAD(_pdata, _n, _reg) \
  1348. ioread32((_pdata)->xgmac_regs + \
  1349. MTL_Q_BASE + ((_n) * MTL_Q_INC) + _reg)
  1350. #define XGMAC_MTL_IOREAD_BITS(_pdata, _n, _reg, _field) \
  1351. GET_BITS(XGMAC_MTL_IOREAD((_pdata), (_n), _reg), \
  1352. _reg##_##_field##_INDEX, \
  1353. _reg##_##_field##_WIDTH)
  1354. #define XGMAC_MTL_IOWRITE(_pdata, _n, _reg, _val) \
  1355. iowrite32((_val), (_pdata)->xgmac_regs + \
  1356. MTL_Q_BASE + ((_n) * MTL_Q_INC) + _reg)
  1357. #define XGMAC_MTL_IOWRITE_BITS(_pdata, _n, _reg, _field, _val) \
  1358. do { \
  1359. u32 reg_val = XGMAC_MTL_IOREAD((_pdata), (_n), _reg); \
  1360. SET_BITS(reg_val, \
  1361. _reg##_##_field##_INDEX, \
  1362. _reg##_##_field##_WIDTH, (_val)); \
  1363. XGMAC_MTL_IOWRITE((_pdata), (_n), _reg, reg_val); \
  1364. } while (0)
  1365. /* Macros for reading or writing DMA channel registers
  1366. * Similar to the standard read and write macros except that the
  1367. * base register value is obtained from the ring
  1368. */
  1369. #define XGMAC_DMA_IOREAD(_channel, _reg) \
  1370. ioread32((_channel)->dma_regs + _reg)
  1371. #define XGMAC_DMA_IOREAD_BITS(_channel, _reg, _field) \
  1372. GET_BITS(XGMAC_DMA_IOREAD((_channel), _reg), \
  1373. _reg##_##_field##_INDEX, \
  1374. _reg##_##_field##_WIDTH)
  1375. #define XGMAC_DMA_IOWRITE(_channel, _reg, _val) \
  1376. iowrite32((_val), (_channel)->dma_regs + _reg)
  1377. #define XGMAC_DMA_IOWRITE_BITS(_channel, _reg, _field, _val) \
  1378. do { \
  1379. u32 reg_val = XGMAC_DMA_IOREAD((_channel), _reg); \
  1380. SET_BITS(reg_val, \
  1381. _reg##_##_field##_INDEX, \
  1382. _reg##_##_field##_WIDTH, (_val)); \
  1383. XGMAC_DMA_IOWRITE((_channel), _reg, reg_val); \
  1384. } while (0)
  1385. /* Macros for building, reading or writing register values or bits
  1386. * within the register values of XPCS registers.
  1387. */
  1388. #define XPCS_GET_BITS(_var, _prefix, _field) \
  1389. GET_BITS((_var), \
  1390. _prefix##_##_field##_INDEX, \
  1391. _prefix##_##_field##_WIDTH)
  1392. #define XPCS_SET_BITS(_var, _prefix, _field, _val) \
  1393. SET_BITS((_var), \
  1394. _prefix##_##_field##_INDEX, \
  1395. _prefix##_##_field##_WIDTH, (_val))
  1396. #define XPCS32_IOWRITE(_pdata, _off, _val) \
  1397. iowrite32(_val, (_pdata)->xpcs_regs + (_off))
  1398. #define XPCS32_IOREAD(_pdata, _off) \
  1399. ioread32((_pdata)->xpcs_regs + (_off))
  1400. #define XPCS16_IOWRITE(_pdata, _off, _val) \
  1401. iowrite16(_val, (_pdata)->xpcs_regs + (_off))
  1402. #define XPCS16_IOREAD(_pdata, _off) \
  1403. ioread16((_pdata)->xpcs_regs + (_off))
  1404. /* Macros for building, reading or writing register values or bits
  1405. * within the register values of SerDes integration registers.
  1406. */
  1407. #define XSIR_GET_BITS(_var, _prefix, _field) \
  1408. GET_BITS((_var), \
  1409. _prefix##_##_field##_INDEX, \
  1410. _prefix##_##_field##_WIDTH)
  1411. #define XSIR_SET_BITS(_var, _prefix, _field, _val) \
  1412. SET_BITS((_var), \
  1413. _prefix##_##_field##_INDEX, \
  1414. _prefix##_##_field##_WIDTH, (_val))
  1415. #define XSIR0_IOREAD(_pdata, _reg) \
  1416. ioread16((_pdata)->sir0_regs + _reg)
  1417. #define XSIR0_IOREAD_BITS(_pdata, _reg, _field) \
  1418. GET_BITS(XSIR0_IOREAD((_pdata), _reg), \
  1419. _reg##_##_field##_INDEX, \
  1420. _reg##_##_field##_WIDTH)
  1421. #define XSIR0_IOWRITE(_pdata, _reg, _val) \
  1422. iowrite16((_val), (_pdata)->sir0_regs + _reg)
  1423. #define XSIR0_IOWRITE_BITS(_pdata, _reg, _field, _val) \
  1424. do { \
  1425. u16 reg_val = XSIR0_IOREAD((_pdata), _reg); \
  1426. SET_BITS(reg_val, \
  1427. _reg##_##_field##_INDEX, \
  1428. _reg##_##_field##_WIDTH, (_val)); \
  1429. XSIR0_IOWRITE((_pdata), _reg, reg_val); \
  1430. } while (0)
  1431. #define XSIR1_IOREAD(_pdata, _reg) \
  1432. ioread16((_pdata)->sir1_regs + _reg)
  1433. #define XSIR1_IOREAD_BITS(_pdata, _reg, _field) \
  1434. GET_BITS(XSIR1_IOREAD((_pdata), _reg), \
  1435. _reg##_##_field##_INDEX, \
  1436. _reg##_##_field##_WIDTH)
  1437. #define XSIR1_IOWRITE(_pdata, _reg, _val) \
  1438. iowrite16((_val), (_pdata)->sir1_regs + _reg)
  1439. #define XSIR1_IOWRITE_BITS(_pdata, _reg, _field, _val) \
  1440. do { \
  1441. u16 reg_val = XSIR1_IOREAD((_pdata), _reg); \
  1442. SET_BITS(reg_val, \
  1443. _reg##_##_field##_INDEX, \
  1444. _reg##_##_field##_WIDTH, (_val)); \
  1445. XSIR1_IOWRITE((_pdata), _reg, reg_val); \
  1446. } while (0)
  1447. /* Macros for building, reading or writing register values or bits
  1448. * within the register values of SerDes RxTx registers.
  1449. */
  1450. #define XRXTX_IOREAD(_pdata, _reg) \
  1451. ioread16((_pdata)->rxtx_regs + _reg)
  1452. #define XRXTX_IOREAD_BITS(_pdata, _reg, _field) \
  1453. GET_BITS(XRXTX_IOREAD((_pdata), _reg), \
  1454. _reg##_##_field##_INDEX, \
  1455. _reg##_##_field##_WIDTH)
  1456. #define XRXTX_IOWRITE(_pdata, _reg, _val) \
  1457. iowrite16((_val), (_pdata)->rxtx_regs + _reg)
  1458. #define XRXTX_IOWRITE_BITS(_pdata, _reg, _field, _val) \
  1459. do { \
  1460. u16 reg_val = XRXTX_IOREAD((_pdata), _reg); \
  1461. SET_BITS(reg_val, \
  1462. _reg##_##_field##_INDEX, \
  1463. _reg##_##_field##_WIDTH, (_val)); \
  1464. XRXTX_IOWRITE((_pdata), _reg, reg_val); \
  1465. } while (0)
  1466. /* Macros for building, reading or writing register values or bits
  1467. * within the register values of MAC Control registers.
  1468. */
  1469. #define XP_GET_BITS(_var, _prefix, _field) \
  1470. GET_BITS((_var), \
  1471. _prefix##_##_field##_INDEX, \
  1472. _prefix##_##_field##_WIDTH)
  1473. #define XP_SET_BITS(_var, _prefix, _field, _val) \
  1474. SET_BITS((_var), \
  1475. _prefix##_##_field##_INDEX, \
  1476. _prefix##_##_field##_WIDTH, (_val))
  1477. #define XP_IOREAD(_pdata, _reg) \
  1478. ioread32((_pdata)->xprop_regs + (_reg))
  1479. #define XP_IOREAD_BITS(_pdata, _reg, _field) \
  1480. GET_BITS(XP_IOREAD((_pdata), (_reg)), \
  1481. _reg##_##_field##_INDEX, \
  1482. _reg##_##_field##_WIDTH)
  1483. #define XP_IOWRITE(_pdata, _reg, _val) \
  1484. iowrite32((_val), (_pdata)->xprop_regs + (_reg))
  1485. #define XP_IOWRITE_BITS(_pdata, _reg, _field, _val) \
  1486. do { \
  1487. u32 reg_val = XP_IOREAD((_pdata), (_reg)); \
  1488. SET_BITS(reg_val, \
  1489. _reg##_##_field##_INDEX, \
  1490. _reg##_##_field##_WIDTH, (_val)); \
  1491. XP_IOWRITE((_pdata), (_reg), reg_val); \
  1492. } while (0)
  1493. /* Macros for building, reading or writing register values or bits
  1494. * within the register values of I2C Control registers.
  1495. */
  1496. #define XI2C_GET_BITS(_var, _prefix, _field) \
  1497. GET_BITS((_var), \
  1498. _prefix##_##_field##_INDEX, \
  1499. _prefix##_##_field##_WIDTH)
  1500. #define XI2C_SET_BITS(_var, _prefix, _field, _val) \
  1501. SET_BITS((_var), \
  1502. _prefix##_##_field##_INDEX, \
  1503. _prefix##_##_field##_WIDTH, (_val))
  1504. #define XI2C_IOREAD(_pdata, _reg) \
  1505. ioread32((_pdata)->xi2c_regs + (_reg))
  1506. #define XI2C_IOREAD_BITS(_pdata, _reg, _field) \
  1507. GET_BITS(XI2C_IOREAD((_pdata), (_reg)), \
  1508. _reg##_##_field##_INDEX, \
  1509. _reg##_##_field##_WIDTH)
  1510. #define XI2C_IOWRITE(_pdata, _reg, _val) \
  1511. iowrite32((_val), (_pdata)->xi2c_regs + (_reg))
  1512. #define XI2C_IOWRITE_BITS(_pdata, _reg, _field, _val) \
  1513. do { \
  1514. u32 reg_val = XI2C_IOREAD((_pdata), (_reg)); \
  1515. SET_BITS(reg_val, \
  1516. _reg##_##_field##_INDEX, \
  1517. _reg##_##_field##_WIDTH, (_val)); \
  1518. XI2C_IOWRITE((_pdata), (_reg), reg_val); \
  1519. } while (0)
  1520. /* Macros for building, reading or writing register values or bits
  1521. * using MDIO. Different from above because of the use of standardized
  1522. * Linux include values. No shifting is performed with the bit
  1523. * operations, everything works on mask values.
  1524. */
  1525. #define XMDIO_READ(_pdata, _mmd, _reg) \
  1526. ((_pdata)->hw_if.read_mmd_regs((_pdata), 0, \
  1527. MII_ADDR_C45 | (_mmd << 16) | ((_reg) & 0xffff)))
  1528. #define XMDIO_READ_BITS(_pdata, _mmd, _reg, _mask) \
  1529. (XMDIO_READ((_pdata), _mmd, _reg) & _mask)
  1530. #define XMDIO_WRITE(_pdata, _mmd, _reg, _val) \
  1531. ((_pdata)->hw_if.write_mmd_regs((_pdata), 0, \
  1532. MII_ADDR_C45 | (_mmd << 16) | ((_reg) & 0xffff), (_val)))
  1533. #define XMDIO_WRITE_BITS(_pdata, _mmd, _reg, _mask, _val) \
  1534. do { \
  1535. u32 mmd_val = XMDIO_READ((_pdata), _mmd, _reg); \
  1536. mmd_val &= ~_mask; \
  1537. mmd_val |= (_val); \
  1538. XMDIO_WRITE((_pdata), _mmd, _reg, mmd_val); \
  1539. } while (0)
  1540. #endif