sun4i-emac.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987
  1. /*
  2. * Allwinner EMAC Fast Ethernet driver for Linux.
  3. *
  4. * Copyright 2012-2013 Stefan Roese <sr@denx.de>
  5. * Copyright 2013 Maxime Ripard <maxime.ripard@free-electrons.com>
  6. *
  7. * Based on the Linux driver provided by Allwinner:
  8. * Copyright (C) 1997 Sten Wang
  9. *
  10. * This file is licensed under the terms of the GNU General Public
  11. * License version 2. This program is licensed "as is" without any
  12. * warranty of any kind, whether express or implied.
  13. */
  14. #include <linux/clk.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/ethtool.h>
  17. #include <linux/gpio.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/irq.h>
  20. #include <linux/mii.h>
  21. #include <linux/module.h>
  22. #include <linux/netdevice.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/of_mdio.h>
  26. #include <linux/of_net.h>
  27. #include <linux/of_platform.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/phy.h>
  30. #include <linux/soc/sunxi/sunxi_sram.h>
  31. #include "sun4i-emac.h"
  32. #define DRV_NAME "sun4i-emac"
  33. #define DRV_VERSION "1.02"
  34. #define EMAC_MAX_FRAME_LEN 0x0600
  35. #define EMAC_DEFAULT_MSG_ENABLE 0x0000
  36. static int debug = -1; /* defaults above */;
  37. module_param(debug, int, 0);
  38. MODULE_PARM_DESC(debug, "debug message flags");
  39. /* Transmit timeout, default 5 seconds. */
  40. static int watchdog = 5000;
  41. module_param(watchdog, int, 0400);
  42. MODULE_PARM_DESC(watchdog, "transmit timeout in milliseconds");
  43. /* EMAC register address locking.
  44. *
  45. * The EMAC uses an address register to control where data written
  46. * to the data register goes. This means that the address register
  47. * must be preserved over interrupts or similar calls.
  48. *
  49. * During interrupt and other critical calls, a spinlock is used to
  50. * protect the system, but the calls themselves save the address
  51. * in the address register in case they are interrupting another
  52. * access to the device.
  53. *
  54. * For general accesses a lock is provided so that calls which are
  55. * allowed to sleep are serialised so that the address register does
  56. * not need to be saved. This lock also serves to serialise access
  57. * to the EEPROM and PHY access registers which are shared between
  58. * these two devices.
  59. */
  60. /* The driver supports the original EMACE, and now the two newer
  61. * devices, EMACA and EMACB.
  62. */
  63. struct emac_board_info {
  64. struct clk *clk;
  65. struct device *dev;
  66. struct platform_device *pdev;
  67. spinlock_t lock;
  68. void __iomem *membase;
  69. u32 msg_enable;
  70. struct net_device *ndev;
  71. struct sk_buff *skb_last;
  72. u16 tx_fifo_stat;
  73. int emacrx_completed_flag;
  74. struct device_node *phy_node;
  75. unsigned int link;
  76. unsigned int speed;
  77. unsigned int duplex;
  78. phy_interface_t phy_interface;
  79. };
  80. static void emac_update_speed(struct net_device *dev)
  81. {
  82. struct emac_board_info *db = netdev_priv(dev);
  83. unsigned int reg_val;
  84. /* set EMAC SPEED, depend on PHY */
  85. reg_val = readl(db->membase + EMAC_MAC_SUPP_REG);
  86. reg_val &= ~(0x1 << 8);
  87. if (db->speed == SPEED_100)
  88. reg_val |= 1 << 8;
  89. writel(reg_val, db->membase + EMAC_MAC_SUPP_REG);
  90. }
  91. static void emac_update_duplex(struct net_device *dev)
  92. {
  93. struct emac_board_info *db = netdev_priv(dev);
  94. unsigned int reg_val;
  95. /* set duplex depend on phy */
  96. reg_val = readl(db->membase + EMAC_MAC_CTL1_REG);
  97. reg_val &= ~EMAC_MAC_CTL1_DUPLEX_EN;
  98. if (db->duplex)
  99. reg_val |= EMAC_MAC_CTL1_DUPLEX_EN;
  100. writel(reg_val, db->membase + EMAC_MAC_CTL1_REG);
  101. }
  102. static void emac_handle_link_change(struct net_device *dev)
  103. {
  104. struct emac_board_info *db = netdev_priv(dev);
  105. struct phy_device *phydev = dev->phydev;
  106. unsigned long flags;
  107. int status_change = 0;
  108. if (phydev->link) {
  109. if (db->speed != phydev->speed) {
  110. spin_lock_irqsave(&db->lock, flags);
  111. db->speed = phydev->speed;
  112. emac_update_speed(dev);
  113. spin_unlock_irqrestore(&db->lock, flags);
  114. status_change = 1;
  115. }
  116. if (db->duplex != phydev->duplex) {
  117. spin_lock_irqsave(&db->lock, flags);
  118. db->duplex = phydev->duplex;
  119. emac_update_duplex(dev);
  120. spin_unlock_irqrestore(&db->lock, flags);
  121. status_change = 1;
  122. }
  123. }
  124. if (phydev->link != db->link) {
  125. if (!phydev->link) {
  126. db->speed = 0;
  127. db->duplex = -1;
  128. }
  129. db->link = phydev->link;
  130. status_change = 1;
  131. }
  132. if (status_change)
  133. phy_print_status(phydev);
  134. }
  135. static int emac_mdio_probe(struct net_device *dev)
  136. {
  137. struct emac_board_info *db = netdev_priv(dev);
  138. struct phy_device *phydev;
  139. /* to-do: PHY interrupts are currently not supported */
  140. /* attach the mac to the phy */
  141. phydev = of_phy_connect(db->ndev, db->phy_node,
  142. &emac_handle_link_change, 0,
  143. db->phy_interface);
  144. if (!phydev) {
  145. netdev_err(db->ndev, "could not find the PHY\n");
  146. return -ENODEV;
  147. }
  148. /* mask with MAC supported features */
  149. phydev->supported &= PHY_BASIC_FEATURES;
  150. phydev->advertising = phydev->supported;
  151. db->link = 0;
  152. db->speed = 0;
  153. db->duplex = -1;
  154. return 0;
  155. }
  156. static void emac_mdio_remove(struct net_device *dev)
  157. {
  158. phy_disconnect(dev->phydev);
  159. }
  160. static void emac_reset(struct emac_board_info *db)
  161. {
  162. dev_dbg(db->dev, "resetting device\n");
  163. /* RESET device */
  164. writel(0, db->membase + EMAC_CTL_REG);
  165. udelay(200);
  166. writel(EMAC_CTL_RESET, db->membase + EMAC_CTL_REG);
  167. udelay(200);
  168. }
  169. static void emac_outblk_32bit(void __iomem *reg, void *data, int count)
  170. {
  171. writesl(reg, data, round_up(count, 4) / 4);
  172. }
  173. static void emac_inblk_32bit(void __iomem *reg, void *data, int count)
  174. {
  175. readsl(reg, data, round_up(count, 4) / 4);
  176. }
  177. static int emac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  178. {
  179. struct phy_device *phydev = dev->phydev;
  180. if (!netif_running(dev))
  181. return -EINVAL;
  182. if (!phydev)
  183. return -ENODEV;
  184. return phy_mii_ioctl(phydev, rq, cmd);
  185. }
  186. /* ethtool ops */
  187. static void emac_get_drvinfo(struct net_device *dev,
  188. struct ethtool_drvinfo *info)
  189. {
  190. strlcpy(info->driver, DRV_NAME, sizeof(DRV_NAME));
  191. strlcpy(info->version, DRV_VERSION, sizeof(DRV_VERSION));
  192. strlcpy(info->bus_info, dev_name(&dev->dev), sizeof(info->bus_info));
  193. }
  194. static u32 emac_get_msglevel(struct net_device *dev)
  195. {
  196. struct emac_board_info *db = netdev_priv(dev);
  197. return db->msg_enable;
  198. }
  199. static void emac_set_msglevel(struct net_device *dev, u32 value)
  200. {
  201. struct emac_board_info *db = netdev_priv(dev);
  202. db->msg_enable = value;
  203. }
  204. static const struct ethtool_ops emac_ethtool_ops = {
  205. .get_drvinfo = emac_get_drvinfo,
  206. .get_link = ethtool_op_get_link,
  207. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  208. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  209. .get_msglevel = emac_get_msglevel,
  210. .set_msglevel = emac_set_msglevel,
  211. };
  212. static unsigned int emac_setup(struct net_device *ndev)
  213. {
  214. struct emac_board_info *db = netdev_priv(ndev);
  215. unsigned int reg_val;
  216. /* set up TX */
  217. reg_val = readl(db->membase + EMAC_TX_MODE_REG);
  218. writel(reg_val | EMAC_TX_MODE_ABORTED_FRAME_EN,
  219. db->membase + EMAC_TX_MODE_REG);
  220. /* set MAC */
  221. /* set MAC CTL0 */
  222. reg_val = readl(db->membase + EMAC_MAC_CTL0_REG);
  223. writel(reg_val | EMAC_MAC_CTL0_RX_FLOW_CTL_EN |
  224. EMAC_MAC_CTL0_TX_FLOW_CTL_EN,
  225. db->membase + EMAC_MAC_CTL0_REG);
  226. /* set MAC CTL1 */
  227. reg_val = readl(db->membase + EMAC_MAC_CTL1_REG);
  228. reg_val |= EMAC_MAC_CTL1_LEN_CHECK_EN;
  229. reg_val |= EMAC_MAC_CTL1_CRC_EN;
  230. reg_val |= EMAC_MAC_CTL1_PAD_EN;
  231. writel(reg_val, db->membase + EMAC_MAC_CTL1_REG);
  232. /* set up IPGT */
  233. writel(EMAC_MAC_IPGT_FULL_DUPLEX, db->membase + EMAC_MAC_IPGT_REG);
  234. /* set up IPGR */
  235. writel((EMAC_MAC_IPGR_IPG1 << 8) | EMAC_MAC_IPGR_IPG2,
  236. db->membase + EMAC_MAC_IPGR_REG);
  237. /* set up Collison window */
  238. writel((EMAC_MAC_CLRT_COLLISION_WINDOW << 8) | EMAC_MAC_CLRT_RM,
  239. db->membase + EMAC_MAC_CLRT_REG);
  240. /* set up Max Frame Length */
  241. writel(EMAC_MAX_FRAME_LEN,
  242. db->membase + EMAC_MAC_MAXF_REG);
  243. return 0;
  244. }
  245. static void emac_set_rx_mode(struct net_device *ndev)
  246. {
  247. struct emac_board_info *db = netdev_priv(ndev);
  248. unsigned int reg_val;
  249. /* set up RX */
  250. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  251. if (ndev->flags & IFF_PROMISC)
  252. reg_val |= EMAC_RX_CTL_PASS_ALL_EN;
  253. else
  254. reg_val &= ~EMAC_RX_CTL_PASS_ALL_EN;
  255. writel(reg_val | EMAC_RX_CTL_PASS_LEN_OOR_EN |
  256. EMAC_RX_CTL_ACCEPT_UNICAST_EN | EMAC_RX_CTL_DA_FILTER_EN |
  257. EMAC_RX_CTL_ACCEPT_MULTICAST_EN |
  258. EMAC_RX_CTL_ACCEPT_BROADCAST_EN,
  259. db->membase + EMAC_RX_CTL_REG);
  260. }
  261. static unsigned int emac_powerup(struct net_device *ndev)
  262. {
  263. struct emac_board_info *db = netdev_priv(ndev);
  264. unsigned int reg_val;
  265. /* initial EMAC */
  266. /* flush RX FIFO */
  267. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  268. reg_val |= 0x8;
  269. writel(reg_val, db->membase + EMAC_RX_CTL_REG);
  270. udelay(1);
  271. /* initial MAC */
  272. /* soft reset MAC */
  273. reg_val = readl(db->membase + EMAC_MAC_CTL0_REG);
  274. reg_val &= ~EMAC_MAC_CTL0_SOFT_RESET;
  275. writel(reg_val, db->membase + EMAC_MAC_CTL0_REG);
  276. /* set MII clock */
  277. reg_val = readl(db->membase + EMAC_MAC_MCFG_REG);
  278. reg_val &= (~(0xf << 2));
  279. reg_val |= (0xD << 2);
  280. writel(reg_val, db->membase + EMAC_MAC_MCFG_REG);
  281. /* clear RX counter */
  282. writel(0x0, db->membase + EMAC_RX_FBC_REG);
  283. /* disable all interrupt and clear interrupt status */
  284. writel(0, db->membase + EMAC_INT_CTL_REG);
  285. reg_val = readl(db->membase + EMAC_INT_STA_REG);
  286. writel(reg_val, db->membase + EMAC_INT_STA_REG);
  287. udelay(1);
  288. /* set up EMAC */
  289. emac_setup(ndev);
  290. /* set mac_address to chip */
  291. writel(ndev->dev_addr[0] << 16 | ndev->dev_addr[1] << 8 | ndev->
  292. dev_addr[2], db->membase + EMAC_MAC_A1_REG);
  293. writel(ndev->dev_addr[3] << 16 | ndev->dev_addr[4] << 8 | ndev->
  294. dev_addr[5], db->membase + EMAC_MAC_A0_REG);
  295. mdelay(1);
  296. return 0;
  297. }
  298. static int emac_set_mac_address(struct net_device *dev, void *p)
  299. {
  300. struct sockaddr *addr = p;
  301. struct emac_board_info *db = netdev_priv(dev);
  302. if (netif_running(dev))
  303. return -EBUSY;
  304. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  305. writel(dev->dev_addr[0] << 16 | dev->dev_addr[1] << 8 | dev->
  306. dev_addr[2], db->membase + EMAC_MAC_A1_REG);
  307. writel(dev->dev_addr[3] << 16 | dev->dev_addr[4] << 8 | dev->
  308. dev_addr[5], db->membase + EMAC_MAC_A0_REG);
  309. return 0;
  310. }
  311. /* Initialize emac board */
  312. static void emac_init_device(struct net_device *dev)
  313. {
  314. struct emac_board_info *db = netdev_priv(dev);
  315. unsigned long flags;
  316. unsigned int reg_val;
  317. spin_lock_irqsave(&db->lock, flags);
  318. emac_update_speed(dev);
  319. emac_update_duplex(dev);
  320. /* enable RX/TX */
  321. reg_val = readl(db->membase + EMAC_CTL_REG);
  322. writel(reg_val | EMAC_CTL_RESET | EMAC_CTL_TX_EN | EMAC_CTL_RX_EN,
  323. db->membase + EMAC_CTL_REG);
  324. /* enable RX/TX0/RX Hlevel interrup */
  325. reg_val = readl(db->membase + EMAC_INT_CTL_REG);
  326. reg_val |= (0xf << 0) | (0x01 << 8);
  327. writel(reg_val, db->membase + EMAC_INT_CTL_REG);
  328. spin_unlock_irqrestore(&db->lock, flags);
  329. }
  330. /* Our watchdog timed out. Called by the networking layer */
  331. static void emac_timeout(struct net_device *dev)
  332. {
  333. struct emac_board_info *db = netdev_priv(dev);
  334. unsigned long flags;
  335. if (netif_msg_timer(db))
  336. dev_err(db->dev, "tx time out.\n");
  337. /* Save previous register address */
  338. spin_lock_irqsave(&db->lock, flags);
  339. netif_stop_queue(dev);
  340. emac_reset(db);
  341. emac_init_device(dev);
  342. /* We can accept TX packets again */
  343. netif_trans_update(dev);
  344. netif_wake_queue(dev);
  345. /* Restore previous register address */
  346. spin_unlock_irqrestore(&db->lock, flags);
  347. }
  348. /* Hardware start transmission.
  349. * Send a packet to media from the upper layer.
  350. */
  351. static int emac_start_xmit(struct sk_buff *skb, struct net_device *dev)
  352. {
  353. struct emac_board_info *db = netdev_priv(dev);
  354. unsigned long channel;
  355. unsigned long flags;
  356. channel = db->tx_fifo_stat & 3;
  357. if (channel == 3)
  358. return 1;
  359. channel = (channel == 1 ? 1 : 0);
  360. spin_lock_irqsave(&db->lock, flags);
  361. writel(channel, db->membase + EMAC_TX_INS_REG);
  362. emac_outblk_32bit(db->membase + EMAC_TX_IO_DATA_REG,
  363. skb->data, skb->len);
  364. dev->stats.tx_bytes += skb->len;
  365. db->tx_fifo_stat |= 1 << channel;
  366. /* TX control: First packet immediately send, second packet queue */
  367. if (channel == 0) {
  368. /* set TX len */
  369. writel(skb->len, db->membase + EMAC_TX_PL0_REG);
  370. /* start translate from fifo to phy */
  371. writel(readl(db->membase + EMAC_TX_CTL0_REG) | 1,
  372. db->membase + EMAC_TX_CTL0_REG);
  373. /* save the time stamp */
  374. netif_trans_update(dev);
  375. } else if (channel == 1) {
  376. /* set TX len */
  377. writel(skb->len, db->membase + EMAC_TX_PL1_REG);
  378. /* start translate from fifo to phy */
  379. writel(readl(db->membase + EMAC_TX_CTL1_REG) | 1,
  380. db->membase + EMAC_TX_CTL1_REG);
  381. /* save the time stamp */
  382. netif_trans_update(dev);
  383. }
  384. if ((db->tx_fifo_stat & 3) == 3) {
  385. /* Second packet */
  386. netif_stop_queue(dev);
  387. }
  388. spin_unlock_irqrestore(&db->lock, flags);
  389. /* free this SKB */
  390. dev_consume_skb_any(skb);
  391. return NETDEV_TX_OK;
  392. }
  393. /* EMAC interrupt handler
  394. * receive the packet to upper layer, free the transmitted packet
  395. */
  396. static void emac_tx_done(struct net_device *dev, struct emac_board_info *db,
  397. unsigned int tx_status)
  398. {
  399. /* One packet sent complete */
  400. db->tx_fifo_stat &= ~(tx_status & 3);
  401. if (3 == (tx_status & 3))
  402. dev->stats.tx_packets += 2;
  403. else
  404. dev->stats.tx_packets++;
  405. if (netif_msg_tx_done(db))
  406. dev_dbg(db->dev, "tx done, NSR %02x\n", tx_status);
  407. netif_wake_queue(dev);
  408. }
  409. /* Received a packet and pass to upper layer
  410. */
  411. static void emac_rx(struct net_device *dev)
  412. {
  413. struct emac_board_info *db = netdev_priv(dev);
  414. struct sk_buff *skb;
  415. u8 *rdptr;
  416. bool good_packet;
  417. static int rxlen_last;
  418. unsigned int reg_val;
  419. u32 rxhdr, rxstatus, rxcount, rxlen;
  420. /* Check packet ready or not */
  421. while (1) {
  422. /* race warning: the first packet might arrive with
  423. * the interrupts disabled, but the second will fix
  424. * it
  425. */
  426. rxcount = readl(db->membase + EMAC_RX_FBC_REG);
  427. if (netif_msg_rx_status(db))
  428. dev_dbg(db->dev, "RXCount: %x\n", rxcount);
  429. if ((db->skb_last != NULL) && (rxlen_last > 0)) {
  430. dev->stats.rx_bytes += rxlen_last;
  431. /* Pass to upper layer */
  432. db->skb_last->protocol = eth_type_trans(db->skb_last,
  433. dev);
  434. netif_rx(db->skb_last);
  435. dev->stats.rx_packets++;
  436. db->skb_last = NULL;
  437. rxlen_last = 0;
  438. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  439. reg_val &= ~EMAC_RX_CTL_DMA_EN;
  440. writel(reg_val, db->membase + EMAC_RX_CTL_REG);
  441. }
  442. if (!rxcount) {
  443. db->emacrx_completed_flag = 1;
  444. reg_val = readl(db->membase + EMAC_INT_CTL_REG);
  445. reg_val |= (0xf << 0) | (0x01 << 8);
  446. writel(reg_val, db->membase + EMAC_INT_CTL_REG);
  447. /* had one stuck? */
  448. rxcount = readl(db->membase + EMAC_RX_FBC_REG);
  449. if (!rxcount)
  450. return;
  451. }
  452. reg_val = readl(db->membase + EMAC_RX_IO_DATA_REG);
  453. if (netif_msg_rx_status(db))
  454. dev_dbg(db->dev, "receive header: %x\n", reg_val);
  455. if (reg_val != EMAC_UNDOCUMENTED_MAGIC) {
  456. /* disable RX */
  457. reg_val = readl(db->membase + EMAC_CTL_REG);
  458. writel(reg_val & ~EMAC_CTL_RX_EN,
  459. db->membase + EMAC_CTL_REG);
  460. /* Flush RX FIFO */
  461. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  462. writel(reg_val | (1 << 3),
  463. db->membase + EMAC_RX_CTL_REG);
  464. do {
  465. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  466. } while (reg_val & (1 << 3));
  467. /* enable RX */
  468. reg_val = readl(db->membase + EMAC_CTL_REG);
  469. writel(reg_val | EMAC_CTL_RX_EN,
  470. db->membase + EMAC_CTL_REG);
  471. reg_val = readl(db->membase + EMAC_INT_CTL_REG);
  472. reg_val |= (0xf << 0) | (0x01 << 8);
  473. writel(reg_val, db->membase + EMAC_INT_CTL_REG);
  474. db->emacrx_completed_flag = 1;
  475. return;
  476. }
  477. /* A packet ready now & Get status/length */
  478. good_packet = true;
  479. rxhdr = readl(db->membase + EMAC_RX_IO_DATA_REG);
  480. if (netif_msg_rx_status(db))
  481. dev_dbg(db->dev, "rxhdr: %x\n", *((int *)(&rxhdr)));
  482. rxlen = EMAC_RX_IO_DATA_LEN(rxhdr);
  483. rxstatus = EMAC_RX_IO_DATA_STATUS(rxhdr);
  484. if (netif_msg_rx_status(db))
  485. dev_dbg(db->dev, "RX: status %02x, length %04x\n",
  486. rxstatus, rxlen);
  487. /* Packet Status check */
  488. if (rxlen < 0x40) {
  489. good_packet = false;
  490. if (netif_msg_rx_err(db))
  491. dev_dbg(db->dev, "RX: Bad Packet (runt)\n");
  492. }
  493. if (unlikely(!(rxstatus & EMAC_RX_IO_DATA_STATUS_OK))) {
  494. good_packet = false;
  495. if (rxstatus & EMAC_RX_IO_DATA_STATUS_CRC_ERR) {
  496. if (netif_msg_rx_err(db))
  497. dev_dbg(db->dev, "crc error\n");
  498. dev->stats.rx_crc_errors++;
  499. }
  500. if (rxstatus & EMAC_RX_IO_DATA_STATUS_LEN_ERR) {
  501. if (netif_msg_rx_err(db))
  502. dev_dbg(db->dev, "length error\n");
  503. dev->stats.rx_length_errors++;
  504. }
  505. }
  506. /* Move data from EMAC */
  507. if (good_packet) {
  508. skb = netdev_alloc_skb(dev, rxlen + 4);
  509. if (!skb)
  510. continue;
  511. skb_reserve(skb, 2);
  512. rdptr = (u8 *) skb_put(skb, rxlen - 4);
  513. /* Read received packet from RX SRAM */
  514. if (netif_msg_rx_status(db))
  515. dev_dbg(db->dev, "RxLen %x\n", rxlen);
  516. emac_inblk_32bit(db->membase + EMAC_RX_IO_DATA_REG,
  517. rdptr, rxlen);
  518. dev->stats.rx_bytes += rxlen;
  519. /* Pass to upper layer */
  520. skb->protocol = eth_type_trans(skb, dev);
  521. netif_rx(skb);
  522. dev->stats.rx_packets++;
  523. }
  524. }
  525. }
  526. static irqreturn_t emac_interrupt(int irq, void *dev_id)
  527. {
  528. struct net_device *dev = dev_id;
  529. struct emac_board_info *db = netdev_priv(dev);
  530. int int_status;
  531. unsigned long flags;
  532. unsigned int reg_val;
  533. /* A real interrupt coming */
  534. /* holders of db->lock must always block IRQs */
  535. spin_lock_irqsave(&db->lock, flags);
  536. /* Disable all interrupts */
  537. writel(0, db->membase + EMAC_INT_CTL_REG);
  538. /* Got EMAC interrupt status */
  539. /* Got ISR */
  540. int_status = readl(db->membase + EMAC_INT_STA_REG);
  541. /* Clear ISR status */
  542. writel(int_status, db->membase + EMAC_INT_STA_REG);
  543. if (netif_msg_intr(db))
  544. dev_dbg(db->dev, "emac interrupt %02x\n", int_status);
  545. /* Received the coming packet */
  546. if ((int_status & 0x100) && (db->emacrx_completed_flag == 1)) {
  547. /* carrier lost */
  548. db->emacrx_completed_flag = 0;
  549. emac_rx(dev);
  550. }
  551. /* Transmit Interrupt check */
  552. if (int_status & (0x01 | 0x02))
  553. emac_tx_done(dev, db, int_status);
  554. if (int_status & (0x04 | 0x08))
  555. netdev_info(dev, " ab : %x\n", int_status);
  556. /* Re-enable interrupt mask */
  557. if (db->emacrx_completed_flag == 1) {
  558. reg_val = readl(db->membase + EMAC_INT_CTL_REG);
  559. reg_val |= (0xf << 0) | (0x01 << 8);
  560. writel(reg_val, db->membase + EMAC_INT_CTL_REG);
  561. }
  562. spin_unlock_irqrestore(&db->lock, flags);
  563. return IRQ_HANDLED;
  564. }
  565. #ifdef CONFIG_NET_POLL_CONTROLLER
  566. /*
  567. * Used by netconsole
  568. */
  569. static void emac_poll_controller(struct net_device *dev)
  570. {
  571. disable_irq(dev->irq);
  572. emac_interrupt(dev->irq, dev);
  573. enable_irq(dev->irq);
  574. }
  575. #endif
  576. /* Open the interface.
  577. * The interface is opened whenever "ifconfig" actives it.
  578. */
  579. static int emac_open(struct net_device *dev)
  580. {
  581. struct emac_board_info *db = netdev_priv(dev);
  582. int ret;
  583. if (netif_msg_ifup(db))
  584. dev_dbg(db->dev, "enabling %s\n", dev->name);
  585. if (request_irq(dev->irq, &emac_interrupt, 0, dev->name, dev))
  586. return -EAGAIN;
  587. /* Initialize EMAC board */
  588. emac_reset(db);
  589. emac_init_device(dev);
  590. ret = emac_mdio_probe(dev);
  591. if (ret < 0) {
  592. free_irq(dev->irq, dev);
  593. netdev_err(dev, "cannot probe MDIO bus\n");
  594. return ret;
  595. }
  596. phy_start(dev->phydev);
  597. netif_start_queue(dev);
  598. return 0;
  599. }
  600. static void emac_shutdown(struct net_device *dev)
  601. {
  602. unsigned int reg_val;
  603. struct emac_board_info *db = netdev_priv(dev);
  604. /* Disable all interrupt */
  605. writel(0, db->membase + EMAC_INT_CTL_REG);
  606. /* clear interrupt status */
  607. reg_val = readl(db->membase + EMAC_INT_STA_REG);
  608. writel(reg_val, db->membase + EMAC_INT_STA_REG);
  609. /* Disable RX/TX */
  610. reg_val = readl(db->membase + EMAC_CTL_REG);
  611. reg_val &= ~(EMAC_CTL_TX_EN | EMAC_CTL_RX_EN | EMAC_CTL_RESET);
  612. writel(reg_val, db->membase + EMAC_CTL_REG);
  613. }
  614. /* Stop the interface.
  615. * The interface is stopped when it is brought.
  616. */
  617. static int emac_stop(struct net_device *ndev)
  618. {
  619. struct emac_board_info *db = netdev_priv(ndev);
  620. if (netif_msg_ifdown(db))
  621. dev_dbg(db->dev, "shutting down %s\n", ndev->name);
  622. netif_stop_queue(ndev);
  623. netif_carrier_off(ndev);
  624. phy_stop(ndev->phydev);
  625. emac_mdio_remove(ndev);
  626. emac_shutdown(ndev);
  627. free_irq(ndev->irq, ndev);
  628. return 0;
  629. }
  630. static const struct net_device_ops emac_netdev_ops = {
  631. .ndo_open = emac_open,
  632. .ndo_stop = emac_stop,
  633. .ndo_start_xmit = emac_start_xmit,
  634. .ndo_tx_timeout = emac_timeout,
  635. .ndo_set_rx_mode = emac_set_rx_mode,
  636. .ndo_do_ioctl = emac_ioctl,
  637. .ndo_validate_addr = eth_validate_addr,
  638. .ndo_set_mac_address = emac_set_mac_address,
  639. #ifdef CONFIG_NET_POLL_CONTROLLER
  640. .ndo_poll_controller = emac_poll_controller,
  641. #endif
  642. };
  643. /* Search EMAC board, allocate space and register it
  644. */
  645. static int emac_probe(struct platform_device *pdev)
  646. {
  647. struct device_node *np = pdev->dev.of_node;
  648. struct emac_board_info *db;
  649. struct net_device *ndev;
  650. int ret = 0;
  651. const char *mac_addr;
  652. ndev = alloc_etherdev(sizeof(struct emac_board_info));
  653. if (!ndev) {
  654. dev_err(&pdev->dev, "could not allocate device.\n");
  655. return -ENOMEM;
  656. }
  657. SET_NETDEV_DEV(ndev, &pdev->dev);
  658. db = netdev_priv(ndev);
  659. memset(db, 0, sizeof(*db));
  660. db->dev = &pdev->dev;
  661. db->ndev = ndev;
  662. db->pdev = pdev;
  663. db->msg_enable = netif_msg_init(debug, EMAC_DEFAULT_MSG_ENABLE);
  664. spin_lock_init(&db->lock);
  665. db->membase = of_iomap(np, 0);
  666. if (!db->membase) {
  667. dev_err(&pdev->dev, "failed to remap registers\n");
  668. ret = -ENOMEM;
  669. goto out;
  670. }
  671. /* fill in parameters for net-dev structure */
  672. ndev->base_addr = (unsigned long)db->membase;
  673. ndev->irq = irq_of_parse_and_map(np, 0);
  674. if (ndev->irq == -ENXIO) {
  675. netdev_err(ndev, "No irq resource\n");
  676. ret = ndev->irq;
  677. goto out_iounmap;
  678. }
  679. db->clk = devm_clk_get(&pdev->dev, NULL);
  680. if (IS_ERR(db->clk)) {
  681. ret = PTR_ERR(db->clk);
  682. goto out_iounmap;
  683. }
  684. ret = clk_prepare_enable(db->clk);
  685. if (ret) {
  686. dev_err(&pdev->dev, "Error couldn't enable clock (%d)\n", ret);
  687. goto out_iounmap;
  688. }
  689. ret = sunxi_sram_claim(&pdev->dev);
  690. if (ret) {
  691. dev_err(&pdev->dev, "Error couldn't map SRAM to device\n");
  692. goto out_clk_disable_unprepare;
  693. }
  694. db->phy_node = of_parse_phandle(np, "phy", 0);
  695. if (!db->phy_node) {
  696. dev_err(&pdev->dev, "no associated PHY\n");
  697. ret = -ENODEV;
  698. goto out_release_sram;
  699. }
  700. /* Read MAC-address from DT */
  701. mac_addr = of_get_mac_address(np);
  702. if (mac_addr)
  703. memcpy(ndev->dev_addr, mac_addr, ETH_ALEN);
  704. /* Check if the MAC address is valid, if not get a random one */
  705. if (!is_valid_ether_addr(ndev->dev_addr)) {
  706. eth_hw_addr_random(ndev);
  707. dev_warn(&pdev->dev, "using random MAC address %pM\n",
  708. ndev->dev_addr);
  709. }
  710. db->emacrx_completed_flag = 1;
  711. emac_powerup(ndev);
  712. emac_reset(db);
  713. ndev->netdev_ops = &emac_netdev_ops;
  714. ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
  715. ndev->ethtool_ops = &emac_ethtool_ops;
  716. platform_set_drvdata(pdev, ndev);
  717. /* Carrier starts down, phylib will bring it up */
  718. netif_carrier_off(ndev);
  719. ret = register_netdev(ndev);
  720. if (ret) {
  721. dev_err(&pdev->dev, "Registering netdev failed!\n");
  722. ret = -ENODEV;
  723. goto out_release_sram;
  724. }
  725. dev_info(&pdev->dev, "%s: at %p, IRQ %d MAC: %pM\n",
  726. ndev->name, db->membase, ndev->irq, ndev->dev_addr);
  727. return 0;
  728. out_release_sram:
  729. sunxi_sram_release(&pdev->dev);
  730. out_clk_disable_unprepare:
  731. clk_disable_unprepare(db->clk);
  732. out_iounmap:
  733. iounmap(db->membase);
  734. out:
  735. dev_err(db->dev, "not found (%d).\n", ret);
  736. free_netdev(ndev);
  737. return ret;
  738. }
  739. static int emac_remove(struct platform_device *pdev)
  740. {
  741. struct net_device *ndev = platform_get_drvdata(pdev);
  742. struct emac_board_info *db = netdev_priv(ndev);
  743. unregister_netdev(ndev);
  744. sunxi_sram_release(&pdev->dev);
  745. clk_disable_unprepare(db->clk);
  746. iounmap(db->membase);
  747. free_netdev(ndev);
  748. dev_dbg(&pdev->dev, "released and freed device\n");
  749. return 0;
  750. }
  751. static int emac_suspend(struct platform_device *dev, pm_message_t state)
  752. {
  753. struct net_device *ndev = platform_get_drvdata(dev);
  754. netif_carrier_off(ndev);
  755. netif_device_detach(ndev);
  756. emac_shutdown(ndev);
  757. return 0;
  758. }
  759. static int emac_resume(struct platform_device *dev)
  760. {
  761. struct net_device *ndev = platform_get_drvdata(dev);
  762. struct emac_board_info *db = netdev_priv(ndev);
  763. emac_reset(db);
  764. emac_init_device(ndev);
  765. netif_device_attach(ndev);
  766. return 0;
  767. }
  768. static const struct of_device_id emac_of_match[] = {
  769. {.compatible = "allwinner,sun4i-a10-emac",},
  770. /* Deprecated */
  771. {.compatible = "allwinner,sun4i-emac",},
  772. {},
  773. };
  774. MODULE_DEVICE_TABLE(of, emac_of_match);
  775. static struct platform_driver emac_driver = {
  776. .driver = {
  777. .name = "sun4i-emac",
  778. .of_match_table = emac_of_match,
  779. },
  780. .probe = emac_probe,
  781. .remove = emac_remove,
  782. .suspend = emac_suspend,
  783. .resume = emac_resume,
  784. };
  785. module_platform_driver(emac_driver);
  786. MODULE_AUTHOR("Stefan Roese <sr@denx.de>");
  787. MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com>");
  788. MODULE_DESCRIPTION("Allwinner A10 emac network driver");
  789. MODULE_LICENSE("GPL");