chip.c 120 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585
  1. /*
  2. * Marvell 88e6xxx Ethernet switch single-chip support
  3. *
  4. * Copyright (c) 2008 Marvell Semiconductor
  5. *
  6. * Copyright (c) 2015 CMC Electronics, Inc.
  7. * Added support for VLAN Table Unit operations
  8. *
  9. * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. */
  16. #include <linux/delay.h>
  17. #include <linux/etherdevice.h>
  18. #include <linux/ethtool.h>
  19. #include <linux/if_bridge.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/irq.h>
  22. #include <linux/irqdomain.h>
  23. #include <linux/jiffies.h>
  24. #include <linux/list.h>
  25. #include <linux/mdio.h>
  26. #include <linux/module.h>
  27. #include <linux/of_device.h>
  28. #include <linux/of_irq.h>
  29. #include <linux/of_mdio.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/gpio/consumer.h>
  32. #include <linux/phy.h>
  33. #include <net/dsa.h>
  34. #include <net/switchdev.h>
  35. #include "mv88e6xxx.h"
  36. #include "global1.h"
  37. #include "global2.h"
  38. #include "port.h"
  39. static void assert_reg_lock(struct mv88e6xxx_chip *chip)
  40. {
  41. if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
  42. dev_err(chip->dev, "Switch registers lock not held!\n");
  43. dump_stack();
  44. }
  45. }
  46. /* The switch ADDR[4:1] configuration pins define the chip SMI device address
  47. * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
  48. *
  49. * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
  50. * is the only device connected to the SMI master. In this mode it responds to
  51. * all 32 possible SMI addresses, and thus maps directly the internal devices.
  52. *
  53. * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
  54. * multiple devices to share the SMI interface. In this mode it responds to only
  55. * 2 registers, used to indirectly access the internal SMI devices.
  56. */
  57. static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
  58. int addr, int reg, u16 *val)
  59. {
  60. if (!chip->smi_ops)
  61. return -EOPNOTSUPP;
  62. return chip->smi_ops->read(chip, addr, reg, val);
  63. }
  64. static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
  65. int addr, int reg, u16 val)
  66. {
  67. if (!chip->smi_ops)
  68. return -EOPNOTSUPP;
  69. return chip->smi_ops->write(chip, addr, reg, val);
  70. }
  71. static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
  72. int addr, int reg, u16 *val)
  73. {
  74. int ret;
  75. ret = mdiobus_read_nested(chip->bus, addr, reg);
  76. if (ret < 0)
  77. return ret;
  78. *val = ret & 0xffff;
  79. return 0;
  80. }
  81. static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
  82. int addr, int reg, u16 val)
  83. {
  84. int ret;
  85. ret = mdiobus_write_nested(chip->bus, addr, reg, val);
  86. if (ret < 0)
  87. return ret;
  88. return 0;
  89. }
  90. static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
  91. .read = mv88e6xxx_smi_single_chip_read,
  92. .write = mv88e6xxx_smi_single_chip_write,
  93. };
  94. static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
  95. {
  96. int ret;
  97. int i;
  98. for (i = 0; i < 16; i++) {
  99. ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
  100. if (ret < 0)
  101. return ret;
  102. if ((ret & SMI_CMD_BUSY) == 0)
  103. return 0;
  104. }
  105. return -ETIMEDOUT;
  106. }
  107. static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
  108. int addr, int reg, u16 *val)
  109. {
  110. int ret;
  111. /* Wait for the bus to become free. */
  112. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  113. if (ret < 0)
  114. return ret;
  115. /* Transmit the read command. */
  116. ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
  117. SMI_CMD_OP_22_READ | (addr << 5) | reg);
  118. if (ret < 0)
  119. return ret;
  120. /* Wait for the read command to complete. */
  121. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  122. if (ret < 0)
  123. return ret;
  124. /* Read the data. */
  125. ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
  126. if (ret < 0)
  127. return ret;
  128. *val = ret & 0xffff;
  129. return 0;
  130. }
  131. static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
  132. int addr, int reg, u16 val)
  133. {
  134. int ret;
  135. /* Wait for the bus to become free. */
  136. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  137. if (ret < 0)
  138. return ret;
  139. /* Transmit the data to write. */
  140. ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
  141. if (ret < 0)
  142. return ret;
  143. /* Transmit the write command. */
  144. ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
  145. SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
  146. if (ret < 0)
  147. return ret;
  148. /* Wait for the write command to complete. */
  149. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  150. if (ret < 0)
  151. return ret;
  152. return 0;
  153. }
  154. static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
  155. .read = mv88e6xxx_smi_multi_chip_read,
  156. .write = mv88e6xxx_smi_multi_chip_write,
  157. };
  158. int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
  159. {
  160. int err;
  161. assert_reg_lock(chip);
  162. err = mv88e6xxx_smi_read(chip, addr, reg, val);
  163. if (err)
  164. return err;
  165. dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
  166. addr, reg, *val);
  167. return 0;
  168. }
  169. int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
  170. {
  171. int err;
  172. assert_reg_lock(chip);
  173. err = mv88e6xxx_smi_write(chip, addr, reg, val);
  174. if (err)
  175. return err;
  176. dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
  177. addr, reg, val);
  178. return 0;
  179. }
  180. static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
  181. int reg, u16 *val)
  182. {
  183. int addr = phy; /* PHY devices addresses start at 0x0 */
  184. if (!chip->info->ops->phy_read)
  185. return -EOPNOTSUPP;
  186. return chip->info->ops->phy_read(chip, addr, reg, val);
  187. }
  188. static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
  189. int reg, u16 val)
  190. {
  191. int addr = phy; /* PHY devices addresses start at 0x0 */
  192. if (!chip->info->ops->phy_write)
  193. return -EOPNOTSUPP;
  194. return chip->info->ops->phy_write(chip, addr, reg, val);
  195. }
  196. static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
  197. {
  198. if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
  199. return -EOPNOTSUPP;
  200. return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
  201. }
  202. static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
  203. {
  204. int err;
  205. /* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
  206. err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
  207. if (unlikely(err)) {
  208. dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
  209. phy, err);
  210. }
  211. }
  212. static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
  213. u8 page, int reg, u16 *val)
  214. {
  215. int err;
  216. /* There is no paging for registers 22 */
  217. if (reg == PHY_PAGE)
  218. return -EINVAL;
  219. err = mv88e6xxx_phy_page_get(chip, phy, page);
  220. if (!err) {
  221. err = mv88e6xxx_phy_read(chip, phy, reg, val);
  222. mv88e6xxx_phy_page_put(chip, phy);
  223. }
  224. return err;
  225. }
  226. static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
  227. u8 page, int reg, u16 val)
  228. {
  229. int err;
  230. /* There is no paging for registers 22 */
  231. if (reg == PHY_PAGE)
  232. return -EINVAL;
  233. err = mv88e6xxx_phy_page_get(chip, phy, page);
  234. if (!err) {
  235. err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
  236. mv88e6xxx_phy_page_put(chip, phy);
  237. }
  238. return err;
  239. }
  240. static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
  241. {
  242. return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
  243. reg, val);
  244. }
  245. static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
  246. {
  247. return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
  248. reg, val);
  249. }
  250. static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
  251. {
  252. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  253. unsigned int n = d->hwirq;
  254. chip->g1_irq.masked |= (1 << n);
  255. }
  256. static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
  257. {
  258. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  259. unsigned int n = d->hwirq;
  260. chip->g1_irq.masked &= ~(1 << n);
  261. }
  262. static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
  263. {
  264. struct mv88e6xxx_chip *chip = dev_id;
  265. unsigned int nhandled = 0;
  266. unsigned int sub_irq;
  267. unsigned int n;
  268. u16 reg;
  269. int err;
  270. mutex_lock(&chip->reg_lock);
  271. err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
  272. mutex_unlock(&chip->reg_lock);
  273. if (err)
  274. goto out;
  275. for (n = 0; n < chip->g1_irq.nirqs; ++n) {
  276. if (reg & (1 << n)) {
  277. sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
  278. handle_nested_irq(sub_irq);
  279. ++nhandled;
  280. }
  281. }
  282. out:
  283. return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
  284. }
  285. static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
  286. {
  287. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  288. mutex_lock(&chip->reg_lock);
  289. }
  290. static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
  291. {
  292. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  293. u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
  294. u16 reg;
  295. int err;
  296. err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
  297. if (err)
  298. goto out;
  299. reg &= ~mask;
  300. reg |= (~chip->g1_irq.masked & mask);
  301. err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
  302. if (err)
  303. goto out;
  304. out:
  305. mutex_unlock(&chip->reg_lock);
  306. }
  307. static struct irq_chip mv88e6xxx_g1_irq_chip = {
  308. .name = "mv88e6xxx-g1",
  309. .irq_mask = mv88e6xxx_g1_irq_mask,
  310. .irq_unmask = mv88e6xxx_g1_irq_unmask,
  311. .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
  312. .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
  313. };
  314. static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
  315. unsigned int irq,
  316. irq_hw_number_t hwirq)
  317. {
  318. struct mv88e6xxx_chip *chip = d->host_data;
  319. irq_set_chip_data(irq, d->host_data);
  320. irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
  321. irq_set_noprobe(irq);
  322. return 0;
  323. }
  324. static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
  325. .map = mv88e6xxx_g1_irq_domain_map,
  326. .xlate = irq_domain_xlate_twocell,
  327. };
  328. static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
  329. {
  330. int irq, virq;
  331. u16 mask;
  332. mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
  333. mask |= GENMASK(chip->g1_irq.nirqs, 0);
  334. mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
  335. free_irq(chip->irq, chip);
  336. for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
  337. virq = irq_find_mapping(chip->g1_irq.domain, irq);
  338. irq_dispose_mapping(virq);
  339. }
  340. irq_domain_remove(chip->g1_irq.domain);
  341. }
  342. static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
  343. {
  344. int err, irq, virq;
  345. u16 reg, mask;
  346. chip->g1_irq.nirqs = chip->info->g1_irqs;
  347. chip->g1_irq.domain = irq_domain_add_simple(
  348. NULL, chip->g1_irq.nirqs, 0,
  349. &mv88e6xxx_g1_irq_domain_ops, chip);
  350. if (!chip->g1_irq.domain)
  351. return -ENOMEM;
  352. for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
  353. irq_create_mapping(chip->g1_irq.domain, irq);
  354. chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
  355. chip->g1_irq.masked = ~0;
  356. err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
  357. if (err)
  358. goto out_mapping;
  359. mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
  360. err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
  361. if (err)
  362. goto out_disable;
  363. /* Reading the interrupt status clears (most of) them */
  364. err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
  365. if (err)
  366. goto out_disable;
  367. err = request_threaded_irq(chip->irq, NULL,
  368. mv88e6xxx_g1_irq_thread_fn,
  369. IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
  370. dev_name(chip->dev), chip);
  371. if (err)
  372. goto out_disable;
  373. return 0;
  374. out_disable:
  375. mask |= GENMASK(chip->g1_irq.nirqs, 0);
  376. mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
  377. out_mapping:
  378. for (irq = 0; irq < 16; irq++) {
  379. virq = irq_find_mapping(chip->g1_irq.domain, irq);
  380. irq_dispose_mapping(virq);
  381. }
  382. irq_domain_remove(chip->g1_irq.domain);
  383. return err;
  384. }
  385. int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
  386. {
  387. int i;
  388. for (i = 0; i < 16; i++) {
  389. u16 val;
  390. int err;
  391. err = mv88e6xxx_read(chip, addr, reg, &val);
  392. if (err)
  393. return err;
  394. if (!(val & mask))
  395. return 0;
  396. usleep_range(1000, 2000);
  397. }
  398. dev_err(chip->dev, "Timeout while waiting for switch\n");
  399. return -ETIMEDOUT;
  400. }
  401. /* Indirect write to single pointer-data register with an Update bit */
  402. int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
  403. {
  404. u16 val;
  405. int err;
  406. /* Wait until the previous operation is completed */
  407. err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
  408. if (err)
  409. return err;
  410. /* Set the Update bit to trigger a write operation */
  411. val = BIT(15) | update;
  412. return mv88e6xxx_write(chip, addr, reg, val);
  413. }
  414. static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
  415. {
  416. if (!chip->info->ops->ppu_disable)
  417. return 0;
  418. return chip->info->ops->ppu_disable(chip);
  419. }
  420. static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
  421. {
  422. if (!chip->info->ops->ppu_enable)
  423. return 0;
  424. return chip->info->ops->ppu_enable(chip);
  425. }
  426. static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
  427. {
  428. struct mv88e6xxx_chip *chip;
  429. chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
  430. mutex_lock(&chip->reg_lock);
  431. if (mutex_trylock(&chip->ppu_mutex)) {
  432. if (mv88e6xxx_ppu_enable(chip) == 0)
  433. chip->ppu_disabled = 0;
  434. mutex_unlock(&chip->ppu_mutex);
  435. }
  436. mutex_unlock(&chip->reg_lock);
  437. }
  438. static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
  439. {
  440. struct mv88e6xxx_chip *chip = (void *)_ps;
  441. schedule_work(&chip->ppu_work);
  442. }
  443. static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
  444. {
  445. int ret;
  446. mutex_lock(&chip->ppu_mutex);
  447. /* If the PHY polling unit is enabled, disable it so that
  448. * we can access the PHY registers. If it was already
  449. * disabled, cancel the timer that is going to re-enable
  450. * it.
  451. */
  452. if (!chip->ppu_disabled) {
  453. ret = mv88e6xxx_ppu_disable(chip);
  454. if (ret < 0) {
  455. mutex_unlock(&chip->ppu_mutex);
  456. return ret;
  457. }
  458. chip->ppu_disabled = 1;
  459. } else {
  460. del_timer(&chip->ppu_timer);
  461. ret = 0;
  462. }
  463. return ret;
  464. }
  465. static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
  466. {
  467. /* Schedule a timer to re-enable the PHY polling unit. */
  468. mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
  469. mutex_unlock(&chip->ppu_mutex);
  470. }
  471. static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
  472. {
  473. mutex_init(&chip->ppu_mutex);
  474. INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
  475. setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
  476. (unsigned long)chip);
  477. }
  478. static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
  479. {
  480. del_timer_sync(&chip->ppu_timer);
  481. }
  482. static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip, int addr,
  483. int reg, u16 *val)
  484. {
  485. int err;
  486. err = mv88e6xxx_ppu_access_get(chip);
  487. if (!err) {
  488. err = mv88e6xxx_read(chip, addr, reg, val);
  489. mv88e6xxx_ppu_access_put(chip);
  490. }
  491. return err;
  492. }
  493. static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip, int addr,
  494. int reg, u16 val)
  495. {
  496. int err;
  497. err = mv88e6xxx_ppu_access_get(chip);
  498. if (!err) {
  499. err = mv88e6xxx_write(chip, addr, reg, val);
  500. mv88e6xxx_ppu_access_put(chip);
  501. }
  502. return err;
  503. }
  504. static bool mv88e6xxx_6095_family(struct mv88e6xxx_chip *chip)
  505. {
  506. return chip->info->family == MV88E6XXX_FAMILY_6095;
  507. }
  508. static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
  509. {
  510. return chip->info->family == MV88E6XXX_FAMILY_6097;
  511. }
  512. static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
  513. {
  514. return chip->info->family == MV88E6XXX_FAMILY_6165;
  515. }
  516. static bool mv88e6xxx_6185_family(struct mv88e6xxx_chip *chip)
  517. {
  518. return chip->info->family == MV88E6XXX_FAMILY_6185;
  519. }
  520. static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
  521. {
  522. return chip->info->family == MV88E6XXX_FAMILY_6320;
  523. }
  524. static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
  525. {
  526. return chip->info->family == MV88E6XXX_FAMILY_6351;
  527. }
  528. static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
  529. {
  530. return chip->info->family == MV88E6XXX_FAMILY_6352;
  531. }
  532. static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
  533. int link, int speed, int duplex,
  534. phy_interface_t mode)
  535. {
  536. int err;
  537. if (!chip->info->ops->port_set_link)
  538. return 0;
  539. /* Port's MAC control must not be changed unless the link is down */
  540. err = chip->info->ops->port_set_link(chip, port, 0);
  541. if (err)
  542. return err;
  543. if (chip->info->ops->port_set_speed) {
  544. err = chip->info->ops->port_set_speed(chip, port, speed);
  545. if (err && err != -EOPNOTSUPP)
  546. goto restore_link;
  547. }
  548. if (chip->info->ops->port_set_duplex) {
  549. err = chip->info->ops->port_set_duplex(chip, port, duplex);
  550. if (err && err != -EOPNOTSUPP)
  551. goto restore_link;
  552. }
  553. if (chip->info->ops->port_set_rgmii_delay) {
  554. err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
  555. if (err && err != -EOPNOTSUPP)
  556. goto restore_link;
  557. }
  558. err = 0;
  559. restore_link:
  560. if (chip->info->ops->port_set_link(chip, port, link))
  561. netdev_err(chip->ds->ports[port].netdev,
  562. "failed to restore MAC's link\n");
  563. return err;
  564. }
  565. /* We expect the switch to perform auto negotiation if there is a real
  566. * phy. However, in the case of a fixed link phy, we force the port
  567. * settings from the fixed link settings.
  568. */
  569. static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
  570. struct phy_device *phydev)
  571. {
  572. struct mv88e6xxx_chip *chip = ds->priv;
  573. int err;
  574. if (!phy_is_pseudo_fixed_link(phydev))
  575. return;
  576. mutex_lock(&chip->reg_lock);
  577. err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
  578. phydev->duplex, phydev->interface);
  579. mutex_unlock(&chip->reg_lock);
  580. if (err && err != -EOPNOTSUPP)
  581. netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
  582. }
  583. static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
  584. {
  585. if (!chip->info->ops->stats_snapshot)
  586. return -EOPNOTSUPP;
  587. return chip->info->ops->stats_snapshot(chip, port);
  588. }
  589. static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
  590. { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
  591. { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
  592. { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
  593. { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
  594. { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
  595. { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
  596. { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
  597. { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
  598. { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
  599. { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
  600. { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
  601. { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
  602. { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
  603. { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
  604. { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
  605. { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
  606. { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
  607. { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
  608. { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
  609. { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
  610. { "single", 4, 0x14, STATS_TYPE_BANK0, },
  611. { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
  612. { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
  613. { "late", 4, 0x1f, STATS_TYPE_BANK0, },
  614. { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
  615. { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
  616. { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
  617. { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
  618. { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
  619. { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
  620. { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
  621. { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
  622. { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
  623. { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
  624. { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
  625. { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
  626. { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
  627. { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
  628. { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
  629. { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
  630. { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
  631. { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
  632. { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
  633. { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
  634. { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
  635. { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
  636. { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
  637. { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
  638. { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
  639. { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
  640. { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
  641. { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
  642. { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
  643. { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
  644. { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
  645. { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
  646. { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
  647. { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
  648. { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
  649. };
  650. static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
  651. struct mv88e6xxx_hw_stat *s,
  652. int port, u16 bank1_select,
  653. u16 histogram)
  654. {
  655. u32 low;
  656. u32 high = 0;
  657. u16 reg = 0;
  658. int err;
  659. u64 value;
  660. switch (s->type) {
  661. case STATS_TYPE_PORT:
  662. err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
  663. if (err)
  664. return UINT64_MAX;
  665. low = reg;
  666. if (s->sizeof_stat == 4) {
  667. err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
  668. if (err)
  669. return UINT64_MAX;
  670. high = reg;
  671. }
  672. break;
  673. case STATS_TYPE_BANK1:
  674. reg = bank1_select;
  675. /* fall through */
  676. case STATS_TYPE_BANK0:
  677. reg |= s->reg | histogram;
  678. mv88e6xxx_g1_stats_read(chip, reg, &low);
  679. if (s->sizeof_stat == 8)
  680. mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
  681. }
  682. value = (((u64)high) << 16) | low;
  683. return value;
  684. }
  685. static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
  686. uint8_t *data, int types)
  687. {
  688. struct mv88e6xxx_hw_stat *stat;
  689. int i, j;
  690. for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
  691. stat = &mv88e6xxx_hw_stats[i];
  692. if (stat->type & types) {
  693. memcpy(data + j * ETH_GSTRING_LEN, stat->string,
  694. ETH_GSTRING_LEN);
  695. j++;
  696. }
  697. }
  698. }
  699. static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
  700. uint8_t *data)
  701. {
  702. mv88e6xxx_stats_get_strings(chip, data,
  703. STATS_TYPE_BANK0 | STATS_TYPE_PORT);
  704. }
  705. static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
  706. uint8_t *data)
  707. {
  708. mv88e6xxx_stats_get_strings(chip, data,
  709. STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
  710. }
  711. static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
  712. uint8_t *data)
  713. {
  714. struct mv88e6xxx_chip *chip = ds->priv;
  715. if (chip->info->ops->stats_get_strings)
  716. chip->info->ops->stats_get_strings(chip, data);
  717. }
  718. static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
  719. int types)
  720. {
  721. struct mv88e6xxx_hw_stat *stat;
  722. int i, j;
  723. for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
  724. stat = &mv88e6xxx_hw_stats[i];
  725. if (stat->type & types)
  726. j++;
  727. }
  728. return j;
  729. }
  730. static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
  731. {
  732. return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
  733. STATS_TYPE_PORT);
  734. }
  735. static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
  736. {
  737. return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
  738. STATS_TYPE_BANK1);
  739. }
  740. static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
  741. {
  742. struct mv88e6xxx_chip *chip = ds->priv;
  743. if (chip->info->ops->stats_get_sset_count)
  744. return chip->info->ops->stats_get_sset_count(chip);
  745. return 0;
  746. }
  747. static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  748. uint64_t *data, int types,
  749. u16 bank1_select, u16 histogram)
  750. {
  751. struct mv88e6xxx_hw_stat *stat;
  752. int i, j;
  753. for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
  754. stat = &mv88e6xxx_hw_stats[i];
  755. if (stat->type & types) {
  756. data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
  757. bank1_select,
  758. histogram);
  759. j++;
  760. }
  761. }
  762. }
  763. static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  764. uint64_t *data)
  765. {
  766. return mv88e6xxx_stats_get_stats(chip, port, data,
  767. STATS_TYPE_BANK0 | STATS_TYPE_PORT,
  768. 0, GLOBAL_STATS_OP_HIST_RX_TX);
  769. }
  770. static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  771. uint64_t *data)
  772. {
  773. return mv88e6xxx_stats_get_stats(chip, port, data,
  774. STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
  775. GLOBAL_STATS_OP_BANK_1_BIT_9,
  776. GLOBAL_STATS_OP_HIST_RX_TX);
  777. }
  778. static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  779. uint64_t *data)
  780. {
  781. return mv88e6xxx_stats_get_stats(chip, port, data,
  782. STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
  783. GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
  784. }
  785. static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
  786. uint64_t *data)
  787. {
  788. if (chip->info->ops->stats_get_stats)
  789. chip->info->ops->stats_get_stats(chip, port, data);
  790. }
  791. static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
  792. uint64_t *data)
  793. {
  794. struct mv88e6xxx_chip *chip = ds->priv;
  795. int ret;
  796. mutex_lock(&chip->reg_lock);
  797. ret = mv88e6xxx_stats_snapshot(chip, port);
  798. if (ret < 0) {
  799. mutex_unlock(&chip->reg_lock);
  800. return;
  801. }
  802. mv88e6xxx_get_stats(chip, port, data);
  803. mutex_unlock(&chip->reg_lock);
  804. }
  805. static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
  806. {
  807. if (chip->info->ops->stats_set_histogram)
  808. return chip->info->ops->stats_set_histogram(chip);
  809. return 0;
  810. }
  811. static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
  812. {
  813. return 32 * sizeof(u16);
  814. }
  815. static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
  816. struct ethtool_regs *regs, void *_p)
  817. {
  818. struct mv88e6xxx_chip *chip = ds->priv;
  819. int err;
  820. u16 reg;
  821. u16 *p = _p;
  822. int i;
  823. regs->version = 0;
  824. memset(p, 0xff, 32 * sizeof(u16));
  825. mutex_lock(&chip->reg_lock);
  826. for (i = 0; i < 32; i++) {
  827. err = mv88e6xxx_port_read(chip, port, i, &reg);
  828. if (!err)
  829. p[i] = reg;
  830. }
  831. mutex_unlock(&chip->reg_lock);
  832. }
  833. static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
  834. {
  835. return mv88e6xxx_g1_wait(chip, GLOBAL_ATU_OP, GLOBAL_ATU_OP_BUSY);
  836. }
  837. static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
  838. struct ethtool_eee *e)
  839. {
  840. struct mv88e6xxx_chip *chip = ds->priv;
  841. u16 reg;
  842. int err;
  843. if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
  844. return -EOPNOTSUPP;
  845. mutex_lock(&chip->reg_lock);
  846. err = mv88e6xxx_phy_read(chip, port, 16, &reg);
  847. if (err)
  848. goto out;
  849. e->eee_enabled = !!(reg & 0x0200);
  850. e->tx_lpi_enabled = !!(reg & 0x0100);
  851. err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
  852. if (err)
  853. goto out;
  854. e->eee_active = !!(reg & PORT_STATUS_EEE);
  855. out:
  856. mutex_unlock(&chip->reg_lock);
  857. return err;
  858. }
  859. static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
  860. struct phy_device *phydev, struct ethtool_eee *e)
  861. {
  862. struct mv88e6xxx_chip *chip = ds->priv;
  863. u16 reg;
  864. int err;
  865. if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
  866. return -EOPNOTSUPP;
  867. mutex_lock(&chip->reg_lock);
  868. err = mv88e6xxx_phy_read(chip, port, 16, &reg);
  869. if (err)
  870. goto out;
  871. reg &= ~0x0300;
  872. if (e->eee_enabled)
  873. reg |= 0x0200;
  874. if (e->tx_lpi_enabled)
  875. reg |= 0x0100;
  876. err = mv88e6xxx_phy_write(chip, port, 16, reg);
  877. out:
  878. mutex_unlock(&chip->reg_lock);
  879. return err;
  880. }
  881. static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
  882. {
  883. u16 val;
  884. int err;
  885. if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_ATU_FID)) {
  886. err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_FID, fid);
  887. if (err)
  888. return err;
  889. } else if (mv88e6xxx_num_databases(chip) == 256) {
  890. /* ATU DBNum[7:4] are located in ATU Control 15:12 */
  891. err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
  892. if (err)
  893. return err;
  894. err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
  895. (val & 0xfff) | ((fid << 8) & 0xf000));
  896. if (err)
  897. return err;
  898. /* ATU DBNum[3:0] are located in ATU Operation 3:0 */
  899. cmd |= fid & 0xf;
  900. }
  901. err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_OP, cmd);
  902. if (err)
  903. return err;
  904. return _mv88e6xxx_atu_wait(chip);
  905. }
  906. static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
  907. struct mv88e6xxx_atu_entry *entry)
  908. {
  909. u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;
  910. if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
  911. unsigned int mask, shift;
  912. if (entry->trunk) {
  913. data |= GLOBAL_ATU_DATA_TRUNK;
  914. mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
  915. shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
  916. } else {
  917. mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
  918. shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
  919. }
  920. data |= (entry->portv_trunkid << shift) & mask;
  921. }
  922. return mv88e6xxx_g1_write(chip, GLOBAL_ATU_DATA, data);
  923. }
  924. static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
  925. struct mv88e6xxx_atu_entry *entry,
  926. bool static_too)
  927. {
  928. int op;
  929. int err;
  930. err = _mv88e6xxx_atu_wait(chip);
  931. if (err)
  932. return err;
  933. err = _mv88e6xxx_atu_data_write(chip, entry);
  934. if (err)
  935. return err;
  936. if (entry->fid) {
  937. op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
  938. GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
  939. } else {
  940. op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
  941. GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
  942. }
  943. return _mv88e6xxx_atu_cmd(chip, entry->fid, op);
  944. }
  945. static int _mv88e6xxx_atu_flush(struct mv88e6xxx_chip *chip,
  946. u16 fid, bool static_too)
  947. {
  948. struct mv88e6xxx_atu_entry entry = {
  949. .fid = fid,
  950. .state = 0, /* EntryState bits must be 0 */
  951. };
  952. return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
  953. }
  954. static int _mv88e6xxx_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
  955. int from_port, int to_port, bool static_too)
  956. {
  957. struct mv88e6xxx_atu_entry entry = {
  958. .trunk = false,
  959. .fid = fid,
  960. };
  961. /* EntryState bits must be 0xF */
  962. entry.state = GLOBAL_ATU_DATA_STATE_MASK;
  963. /* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
  964. entry.portv_trunkid = (to_port & 0x0f) << 4;
  965. entry.portv_trunkid |= from_port & 0x0f;
  966. return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
  967. }
  968. static int _mv88e6xxx_atu_remove(struct mv88e6xxx_chip *chip, u16 fid,
  969. int port, bool static_too)
  970. {
  971. /* Destination port 0xF means remove the entries */
  972. return _mv88e6xxx_atu_move(chip, fid, port, 0x0f, static_too);
  973. }
  974. static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
  975. {
  976. struct net_device *bridge = chip->ports[port].bridge_dev;
  977. struct dsa_switch *ds = chip->ds;
  978. u16 output_ports = 0;
  979. int i;
  980. /* allow CPU port or DSA link(s) to send frames to every port */
  981. if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
  982. output_ports = ~0;
  983. } else {
  984. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  985. /* allow sending frames to every group member */
  986. if (bridge && chip->ports[i].bridge_dev == bridge)
  987. output_ports |= BIT(i);
  988. /* allow sending frames to CPU port and DSA link(s) */
  989. if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
  990. output_ports |= BIT(i);
  991. }
  992. }
  993. /* prevent frames from going back out of the port they came in on */
  994. output_ports &= ~BIT(port);
  995. return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
  996. }
  997. static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
  998. u8 state)
  999. {
  1000. struct mv88e6xxx_chip *chip = ds->priv;
  1001. int stp_state;
  1002. int err;
  1003. switch (state) {
  1004. case BR_STATE_DISABLED:
  1005. stp_state = PORT_CONTROL_STATE_DISABLED;
  1006. break;
  1007. case BR_STATE_BLOCKING:
  1008. case BR_STATE_LISTENING:
  1009. stp_state = PORT_CONTROL_STATE_BLOCKING;
  1010. break;
  1011. case BR_STATE_LEARNING:
  1012. stp_state = PORT_CONTROL_STATE_LEARNING;
  1013. break;
  1014. case BR_STATE_FORWARDING:
  1015. default:
  1016. stp_state = PORT_CONTROL_STATE_FORWARDING;
  1017. break;
  1018. }
  1019. mutex_lock(&chip->reg_lock);
  1020. err = mv88e6xxx_port_set_state(chip, port, stp_state);
  1021. mutex_unlock(&chip->reg_lock);
  1022. if (err)
  1023. netdev_err(ds->ports[port].netdev, "failed to update state\n");
  1024. }
  1025. static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
  1026. {
  1027. struct mv88e6xxx_chip *chip = ds->priv;
  1028. int err;
  1029. mutex_lock(&chip->reg_lock);
  1030. err = _mv88e6xxx_atu_remove(chip, 0, port, false);
  1031. mutex_unlock(&chip->reg_lock);
  1032. if (err)
  1033. netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
  1034. }
  1035. static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
  1036. {
  1037. return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
  1038. }
  1039. static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
  1040. {
  1041. int err;
  1042. err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
  1043. if (err)
  1044. return err;
  1045. return _mv88e6xxx_vtu_wait(chip);
  1046. }
  1047. static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
  1048. {
  1049. int ret;
  1050. ret = _mv88e6xxx_vtu_wait(chip);
  1051. if (ret < 0)
  1052. return ret;
  1053. return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
  1054. }
  1055. static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
  1056. struct mv88e6xxx_vtu_entry *entry,
  1057. unsigned int nibble_offset)
  1058. {
  1059. u16 regs[3];
  1060. int i, err;
  1061. for (i = 0; i < 3; ++i) {
  1062. u16 *reg = &regs[i];
  1063. err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
  1064. if (err)
  1065. return err;
  1066. }
  1067. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  1068. unsigned int shift = (i % 4) * 4 + nibble_offset;
  1069. u16 reg = regs[i / 4];
  1070. entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
  1071. }
  1072. return 0;
  1073. }
  1074. static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
  1075. struct mv88e6xxx_vtu_entry *entry)
  1076. {
  1077. return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
  1078. }
  1079. static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
  1080. struct mv88e6xxx_vtu_entry *entry)
  1081. {
  1082. return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
  1083. }
  1084. static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
  1085. struct mv88e6xxx_vtu_entry *entry,
  1086. unsigned int nibble_offset)
  1087. {
  1088. u16 regs[3] = { 0 };
  1089. int i, err;
  1090. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  1091. unsigned int shift = (i % 4) * 4 + nibble_offset;
  1092. u8 data = entry->data[i];
  1093. regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
  1094. }
  1095. for (i = 0; i < 3; ++i) {
  1096. u16 reg = regs[i];
  1097. err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
  1098. if (err)
  1099. return err;
  1100. }
  1101. return 0;
  1102. }
  1103. static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
  1104. struct mv88e6xxx_vtu_entry *entry)
  1105. {
  1106. return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
  1107. }
  1108. static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
  1109. struct mv88e6xxx_vtu_entry *entry)
  1110. {
  1111. return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
  1112. }
  1113. static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
  1114. {
  1115. return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
  1116. vid & GLOBAL_VTU_VID_MASK);
  1117. }
  1118. static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
  1119. struct mv88e6xxx_vtu_entry *entry)
  1120. {
  1121. struct mv88e6xxx_vtu_entry next = { 0 };
  1122. u16 val;
  1123. int err;
  1124. err = _mv88e6xxx_vtu_wait(chip);
  1125. if (err)
  1126. return err;
  1127. err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
  1128. if (err)
  1129. return err;
  1130. err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
  1131. if (err)
  1132. return err;
  1133. next.vid = val & GLOBAL_VTU_VID_MASK;
  1134. next.valid = !!(val & GLOBAL_VTU_VID_VALID);
  1135. if (next.valid) {
  1136. err = mv88e6xxx_vtu_data_read(chip, &next);
  1137. if (err)
  1138. return err;
  1139. if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
  1140. err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
  1141. if (err)
  1142. return err;
  1143. next.fid = val & GLOBAL_VTU_FID_MASK;
  1144. } else if (mv88e6xxx_num_databases(chip) == 256) {
  1145. /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
  1146. * VTU DBNum[3:0] are located in VTU Operation 3:0
  1147. */
  1148. err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
  1149. if (err)
  1150. return err;
  1151. next.fid = (val & 0xf00) >> 4;
  1152. next.fid |= val & 0xf;
  1153. }
  1154. if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
  1155. err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
  1156. if (err)
  1157. return err;
  1158. next.sid = val & GLOBAL_VTU_SID_MASK;
  1159. }
  1160. }
  1161. *entry = next;
  1162. return 0;
  1163. }
  1164. static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
  1165. struct switchdev_obj_port_vlan *vlan,
  1166. int (*cb)(struct switchdev_obj *obj))
  1167. {
  1168. struct mv88e6xxx_chip *chip = ds->priv;
  1169. struct mv88e6xxx_vtu_entry next;
  1170. u16 pvid;
  1171. int err;
  1172. if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
  1173. return -EOPNOTSUPP;
  1174. mutex_lock(&chip->reg_lock);
  1175. err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
  1176. if (err)
  1177. goto unlock;
  1178. err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
  1179. if (err)
  1180. goto unlock;
  1181. do {
  1182. err = _mv88e6xxx_vtu_getnext(chip, &next);
  1183. if (err)
  1184. break;
  1185. if (!next.valid)
  1186. break;
  1187. if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
  1188. continue;
  1189. /* reinit and dump this VLAN obj */
  1190. vlan->vid_begin = next.vid;
  1191. vlan->vid_end = next.vid;
  1192. vlan->flags = 0;
  1193. if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
  1194. vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;
  1195. if (next.vid == pvid)
  1196. vlan->flags |= BRIDGE_VLAN_INFO_PVID;
  1197. err = cb(&vlan->obj);
  1198. if (err)
  1199. break;
  1200. } while (next.vid < GLOBAL_VTU_VID_MASK);
  1201. unlock:
  1202. mutex_unlock(&chip->reg_lock);
  1203. return err;
  1204. }
  1205. static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
  1206. struct mv88e6xxx_vtu_entry *entry)
  1207. {
  1208. u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
  1209. u16 reg = 0;
  1210. int err;
  1211. err = _mv88e6xxx_vtu_wait(chip);
  1212. if (err)
  1213. return err;
  1214. if (!entry->valid)
  1215. goto loadpurge;
  1216. /* Write port member tags */
  1217. err = mv88e6xxx_vtu_data_write(chip, entry);
  1218. if (err)
  1219. return err;
  1220. if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
  1221. reg = entry->sid & GLOBAL_VTU_SID_MASK;
  1222. err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
  1223. if (err)
  1224. return err;
  1225. }
  1226. if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
  1227. reg = entry->fid & GLOBAL_VTU_FID_MASK;
  1228. err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
  1229. if (err)
  1230. return err;
  1231. } else if (mv88e6xxx_num_databases(chip) == 256) {
  1232. /* VTU DBNum[7:4] are located in VTU Operation 11:8, and
  1233. * VTU DBNum[3:0] are located in VTU Operation 3:0
  1234. */
  1235. op |= (entry->fid & 0xf0) << 8;
  1236. op |= entry->fid & 0xf;
  1237. }
  1238. reg = GLOBAL_VTU_VID_VALID;
  1239. loadpurge:
  1240. reg |= entry->vid & GLOBAL_VTU_VID_MASK;
  1241. err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
  1242. if (err)
  1243. return err;
  1244. return _mv88e6xxx_vtu_cmd(chip, op);
  1245. }
  1246. static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
  1247. struct mv88e6xxx_vtu_entry *entry)
  1248. {
  1249. struct mv88e6xxx_vtu_entry next = { 0 };
  1250. u16 val;
  1251. int err;
  1252. err = _mv88e6xxx_vtu_wait(chip);
  1253. if (err)
  1254. return err;
  1255. err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
  1256. sid & GLOBAL_VTU_SID_MASK);
  1257. if (err)
  1258. return err;
  1259. err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
  1260. if (err)
  1261. return err;
  1262. err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
  1263. if (err)
  1264. return err;
  1265. next.sid = val & GLOBAL_VTU_SID_MASK;
  1266. err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
  1267. if (err)
  1268. return err;
  1269. next.valid = !!(val & GLOBAL_VTU_VID_VALID);
  1270. if (next.valid) {
  1271. err = mv88e6xxx_stu_data_read(chip, &next);
  1272. if (err)
  1273. return err;
  1274. }
  1275. *entry = next;
  1276. return 0;
  1277. }
  1278. static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
  1279. struct mv88e6xxx_vtu_entry *entry)
  1280. {
  1281. u16 reg = 0;
  1282. int err;
  1283. err = _mv88e6xxx_vtu_wait(chip);
  1284. if (err)
  1285. return err;
  1286. if (!entry->valid)
  1287. goto loadpurge;
  1288. /* Write port states */
  1289. err = mv88e6xxx_stu_data_write(chip, entry);
  1290. if (err)
  1291. return err;
  1292. reg = GLOBAL_VTU_VID_VALID;
  1293. loadpurge:
  1294. err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
  1295. if (err)
  1296. return err;
  1297. reg = entry->sid & GLOBAL_VTU_SID_MASK;
  1298. err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
  1299. if (err)
  1300. return err;
  1301. return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
  1302. }
  1303. static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
  1304. {
  1305. DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
  1306. struct mv88e6xxx_vtu_entry vlan;
  1307. int i, err;
  1308. bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
  1309. /* Set every FID bit used by the (un)bridged ports */
  1310. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  1311. err = mv88e6xxx_port_get_fid(chip, i, fid);
  1312. if (err)
  1313. return err;
  1314. set_bit(*fid, fid_bitmap);
  1315. }
  1316. /* Set every FID bit used by the VLAN entries */
  1317. err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
  1318. if (err)
  1319. return err;
  1320. do {
  1321. err = _mv88e6xxx_vtu_getnext(chip, &vlan);
  1322. if (err)
  1323. return err;
  1324. if (!vlan.valid)
  1325. break;
  1326. set_bit(vlan.fid, fid_bitmap);
  1327. } while (vlan.vid < GLOBAL_VTU_VID_MASK);
  1328. /* The reset value 0x000 is used to indicate that multiple address
  1329. * databases are not needed. Return the next positive available.
  1330. */
  1331. *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
  1332. if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
  1333. return -ENOSPC;
  1334. /* Clear the database */
  1335. return _mv88e6xxx_atu_flush(chip, *fid, true);
  1336. }
  1337. static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
  1338. struct mv88e6xxx_vtu_entry *entry)
  1339. {
  1340. struct dsa_switch *ds = chip->ds;
  1341. struct mv88e6xxx_vtu_entry vlan = {
  1342. .valid = true,
  1343. .vid = vid,
  1344. };
  1345. int i, err;
  1346. err = _mv88e6xxx_fid_new(chip, &vlan.fid);
  1347. if (err)
  1348. return err;
  1349. /* exclude all ports except the CPU and DSA ports */
  1350. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
  1351. vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
  1352. ? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
  1353. : GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
  1354. if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
  1355. mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip)) {
  1356. struct mv88e6xxx_vtu_entry vstp;
  1357. /* Adding a VTU entry requires a valid STU entry. As VSTP is not
  1358. * implemented, only one STU entry is needed to cover all VTU
  1359. * entries. Thus, validate the SID 0.
  1360. */
  1361. vlan.sid = 0;
  1362. err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
  1363. if (err)
  1364. return err;
  1365. if (vstp.sid != vlan.sid || !vstp.valid) {
  1366. memset(&vstp, 0, sizeof(vstp));
  1367. vstp.valid = true;
  1368. vstp.sid = vlan.sid;
  1369. err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
  1370. if (err)
  1371. return err;
  1372. }
  1373. }
  1374. *entry = vlan;
  1375. return 0;
  1376. }
  1377. static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
  1378. struct mv88e6xxx_vtu_entry *entry, bool creat)
  1379. {
  1380. int err;
  1381. if (!vid)
  1382. return -EINVAL;
  1383. err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
  1384. if (err)
  1385. return err;
  1386. err = _mv88e6xxx_vtu_getnext(chip, entry);
  1387. if (err)
  1388. return err;
  1389. if (entry->vid != vid || !entry->valid) {
  1390. if (!creat)
  1391. return -EOPNOTSUPP;
  1392. /* -ENOENT would've been more appropriate, but switchdev expects
  1393. * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
  1394. */
  1395. err = _mv88e6xxx_vtu_new(chip, vid, entry);
  1396. }
  1397. return err;
  1398. }
  1399. static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
  1400. u16 vid_begin, u16 vid_end)
  1401. {
  1402. struct mv88e6xxx_chip *chip = ds->priv;
  1403. struct mv88e6xxx_vtu_entry vlan;
  1404. int i, err;
  1405. if (!vid_begin)
  1406. return -EOPNOTSUPP;
  1407. mutex_lock(&chip->reg_lock);
  1408. err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
  1409. if (err)
  1410. goto unlock;
  1411. do {
  1412. err = _mv88e6xxx_vtu_getnext(chip, &vlan);
  1413. if (err)
  1414. goto unlock;
  1415. if (!vlan.valid)
  1416. break;
  1417. if (vlan.vid > vid_end)
  1418. break;
  1419. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  1420. if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
  1421. continue;
  1422. if (!ds->ports[port].netdev)
  1423. continue;
  1424. if (vlan.data[i] ==
  1425. GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
  1426. continue;
  1427. if (chip->ports[i].bridge_dev ==
  1428. chip->ports[port].bridge_dev)
  1429. break; /* same bridge, check next VLAN */
  1430. if (!chip->ports[i].bridge_dev)
  1431. continue;
  1432. netdev_warn(ds->ports[port].netdev,
  1433. "hardware VLAN %d already used by %s\n",
  1434. vlan.vid,
  1435. netdev_name(chip->ports[i].bridge_dev));
  1436. err = -EOPNOTSUPP;
  1437. goto unlock;
  1438. }
  1439. } while (vlan.vid < vid_end);
  1440. unlock:
  1441. mutex_unlock(&chip->reg_lock);
  1442. return err;
  1443. }
  1444. static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
  1445. bool vlan_filtering)
  1446. {
  1447. struct mv88e6xxx_chip *chip = ds->priv;
  1448. u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
  1449. PORT_CONTROL_2_8021Q_DISABLED;
  1450. int err;
  1451. if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
  1452. return -EOPNOTSUPP;
  1453. mutex_lock(&chip->reg_lock);
  1454. err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
  1455. mutex_unlock(&chip->reg_lock);
  1456. return err;
  1457. }
  1458. static int
  1459. mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
  1460. const struct switchdev_obj_port_vlan *vlan,
  1461. struct switchdev_trans *trans)
  1462. {
  1463. struct mv88e6xxx_chip *chip = ds->priv;
  1464. int err;
  1465. if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
  1466. return -EOPNOTSUPP;
  1467. /* If the requested port doesn't belong to the same bridge as the VLAN
  1468. * members, do not support it (yet) and fallback to software VLAN.
  1469. */
  1470. err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
  1471. vlan->vid_end);
  1472. if (err)
  1473. return err;
  1474. /* We don't need any dynamic resource from the kernel (yet),
  1475. * so skip the prepare phase.
  1476. */
  1477. return 0;
  1478. }
  1479. static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
  1480. u16 vid, bool untagged)
  1481. {
  1482. struct mv88e6xxx_vtu_entry vlan;
  1483. int err;
  1484. err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
  1485. if (err)
  1486. return err;
  1487. vlan.data[port] = untagged ?
  1488. GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
  1489. GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
  1490. return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
  1491. }
  1492. static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
  1493. const struct switchdev_obj_port_vlan *vlan,
  1494. struct switchdev_trans *trans)
  1495. {
  1496. struct mv88e6xxx_chip *chip = ds->priv;
  1497. bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
  1498. bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
  1499. u16 vid;
  1500. if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
  1501. return;
  1502. mutex_lock(&chip->reg_lock);
  1503. for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
  1504. if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
  1505. netdev_err(ds->ports[port].netdev,
  1506. "failed to add VLAN %d%c\n",
  1507. vid, untagged ? 'u' : 't');
  1508. if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
  1509. netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
  1510. vlan->vid_end);
  1511. mutex_unlock(&chip->reg_lock);
  1512. }
  1513. static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
  1514. int port, u16 vid)
  1515. {
  1516. struct dsa_switch *ds = chip->ds;
  1517. struct mv88e6xxx_vtu_entry vlan;
  1518. int i, err;
  1519. err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
  1520. if (err)
  1521. return err;
  1522. /* Tell switchdev if this VLAN is handled in software */
  1523. if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
  1524. return -EOPNOTSUPP;
  1525. vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
  1526. /* keep the VLAN unless all ports are excluded */
  1527. vlan.valid = false;
  1528. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  1529. if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
  1530. continue;
  1531. if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
  1532. vlan.valid = true;
  1533. break;
  1534. }
  1535. }
  1536. err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
  1537. if (err)
  1538. return err;
  1539. return _mv88e6xxx_atu_remove(chip, vlan.fid, port, false);
  1540. }
  1541. static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
  1542. const struct switchdev_obj_port_vlan *vlan)
  1543. {
  1544. struct mv88e6xxx_chip *chip = ds->priv;
  1545. u16 pvid, vid;
  1546. int err = 0;
  1547. if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
  1548. return -EOPNOTSUPP;
  1549. mutex_lock(&chip->reg_lock);
  1550. err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
  1551. if (err)
  1552. goto unlock;
  1553. for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
  1554. err = _mv88e6xxx_port_vlan_del(chip, port, vid);
  1555. if (err)
  1556. goto unlock;
  1557. if (vid == pvid) {
  1558. err = mv88e6xxx_port_set_pvid(chip, port, 0);
  1559. if (err)
  1560. goto unlock;
  1561. }
  1562. }
  1563. unlock:
  1564. mutex_unlock(&chip->reg_lock);
  1565. return err;
  1566. }
  1567. static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
  1568. const unsigned char *addr)
  1569. {
  1570. int i, err;
  1571. for (i = 0; i < 3; i++) {
  1572. err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_MAC_01 + i,
  1573. (addr[i * 2] << 8) | addr[i * 2 + 1]);
  1574. if (err)
  1575. return err;
  1576. }
  1577. return 0;
  1578. }
  1579. static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
  1580. unsigned char *addr)
  1581. {
  1582. u16 val;
  1583. int i, err;
  1584. for (i = 0; i < 3; i++) {
  1585. err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_MAC_01 + i, &val);
  1586. if (err)
  1587. return err;
  1588. addr[i * 2] = val >> 8;
  1589. addr[i * 2 + 1] = val & 0xff;
  1590. }
  1591. return 0;
  1592. }
  1593. static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
  1594. struct mv88e6xxx_atu_entry *entry)
  1595. {
  1596. int ret;
  1597. ret = _mv88e6xxx_atu_wait(chip);
  1598. if (ret < 0)
  1599. return ret;
  1600. ret = _mv88e6xxx_atu_mac_write(chip, entry->mac);
  1601. if (ret < 0)
  1602. return ret;
  1603. ret = _mv88e6xxx_atu_data_write(chip, entry);
  1604. if (ret < 0)
  1605. return ret;
  1606. return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
  1607. }
  1608. static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
  1609. struct mv88e6xxx_atu_entry *entry);
  1610. static int mv88e6xxx_atu_get(struct mv88e6xxx_chip *chip, int fid,
  1611. const u8 *addr, struct mv88e6xxx_atu_entry *entry)
  1612. {
  1613. struct mv88e6xxx_atu_entry next;
  1614. int err;
  1615. eth_broadcast_addr(next.mac);
  1616. err = _mv88e6xxx_atu_mac_write(chip, next.mac);
  1617. if (err)
  1618. return err;
  1619. do {
  1620. err = _mv88e6xxx_atu_getnext(chip, fid, &next);
  1621. if (err)
  1622. return err;
  1623. if (next.state == GLOBAL_ATU_DATA_STATE_UNUSED)
  1624. break;
  1625. if (ether_addr_equal(next.mac, addr)) {
  1626. *entry = next;
  1627. return 0;
  1628. }
  1629. } while (!is_broadcast_ether_addr(next.mac));
  1630. memset(entry, 0, sizeof(*entry));
  1631. entry->fid = fid;
  1632. ether_addr_copy(entry->mac, addr);
  1633. return 0;
  1634. }
  1635. static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
  1636. const unsigned char *addr, u16 vid,
  1637. u8 state)
  1638. {
  1639. struct mv88e6xxx_vtu_entry vlan;
  1640. struct mv88e6xxx_atu_entry entry;
  1641. int err;
  1642. /* Null VLAN ID corresponds to the port private database */
  1643. if (vid == 0)
  1644. err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
  1645. else
  1646. err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
  1647. if (err)
  1648. return err;
  1649. err = mv88e6xxx_atu_get(chip, vlan.fid, addr, &entry);
  1650. if (err)
  1651. return err;
  1652. /* Purge the ATU entry only if no port is using it anymore */
  1653. if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
  1654. entry.portv_trunkid &= ~BIT(port);
  1655. if (!entry.portv_trunkid)
  1656. entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
  1657. } else {
  1658. entry.portv_trunkid |= BIT(port);
  1659. entry.state = state;
  1660. }
  1661. return _mv88e6xxx_atu_load(chip, &entry);
  1662. }
  1663. static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
  1664. const struct switchdev_obj_port_fdb *fdb,
  1665. struct switchdev_trans *trans)
  1666. {
  1667. /* We don't need any dynamic resource from the kernel (yet),
  1668. * so skip the prepare phase.
  1669. */
  1670. return 0;
  1671. }
  1672. static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
  1673. const struct switchdev_obj_port_fdb *fdb,
  1674. struct switchdev_trans *trans)
  1675. {
  1676. struct mv88e6xxx_chip *chip = ds->priv;
  1677. mutex_lock(&chip->reg_lock);
  1678. if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
  1679. GLOBAL_ATU_DATA_STATE_UC_STATIC))
  1680. netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
  1681. mutex_unlock(&chip->reg_lock);
  1682. }
  1683. static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
  1684. const struct switchdev_obj_port_fdb *fdb)
  1685. {
  1686. struct mv88e6xxx_chip *chip = ds->priv;
  1687. int err;
  1688. mutex_lock(&chip->reg_lock);
  1689. err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
  1690. GLOBAL_ATU_DATA_STATE_UNUSED);
  1691. mutex_unlock(&chip->reg_lock);
  1692. return err;
  1693. }
  1694. static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
  1695. struct mv88e6xxx_atu_entry *entry)
  1696. {
  1697. struct mv88e6xxx_atu_entry next = { 0 };
  1698. u16 val;
  1699. int err;
  1700. next.fid = fid;
  1701. err = _mv88e6xxx_atu_wait(chip);
  1702. if (err)
  1703. return err;
  1704. err = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
  1705. if (err)
  1706. return err;
  1707. err = _mv88e6xxx_atu_mac_read(chip, next.mac);
  1708. if (err)
  1709. return err;
  1710. err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_DATA, &val);
  1711. if (err)
  1712. return err;
  1713. next.state = val & GLOBAL_ATU_DATA_STATE_MASK;
  1714. if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
  1715. unsigned int mask, shift;
  1716. if (val & GLOBAL_ATU_DATA_TRUNK) {
  1717. next.trunk = true;
  1718. mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
  1719. shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
  1720. } else {
  1721. next.trunk = false;
  1722. mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
  1723. shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
  1724. }
  1725. next.portv_trunkid = (val & mask) >> shift;
  1726. }
  1727. *entry = next;
  1728. return 0;
  1729. }
  1730. static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
  1731. u16 fid, u16 vid, int port,
  1732. struct switchdev_obj *obj,
  1733. int (*cb)(struct switchdev_obj *obj))
  1734. {
  1735. struct mv88e6xxx_atu_entry addr = {
  1736. .mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
  1737. };
  1738. int err;
  1739. err = _mv88e6xxx_atu_mac_write(chip, addr.mac);
  1740. if (err)
  1741. return err;
  1742. do {
  1743. err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
  1744. if (err)
  1745. return err;
  1746. if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
  1747. break;
  1748. if (addr.trunk || (addr.portv_trunkid & BIT(port)) == 0)
  1749. continue;
  1750. if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
  1751. struct switchdev_obj_port_fdb *fdb;
  1752. if (!is_unicast_ether_addr(addr.mac))
  1753. continue;
  1754. fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
  1755. fdb->vid = vid;
  1756. ether_addr_copy(fdb->addr, addr.mac);
  1757. if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
  1758. fdb->ndm_state = NUD_NOARP;
  1759. else
  1760. fdb->ndm_state = NUD_REACHABLE;
  1761. } else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
  1762. struct switchdev_obj_port_mdb *mdb;
  1763. if (!is_multicast_ether_addr(addr.mac))
  1764. continue;
  1765. mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
  1766. mdb->vid = vid;
  1767. ether_addr_copy(mdb->addr, addr.mac);
  1768. } else {
  1769. return -EOPNOTSUPP;
  1770. }
  1771. err = cb(obj);
  1772. if (err)
  1773. return err;
  1774. } while (!is_broadcast_ether_addr(addr.mac));
  1775. return err;
  1776. }
  1777. static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
  1778. struct switchdev_obj *obj,
  1779. int (*cb)(struct switchdev_obj *obj))
  1780. {
  1781. struct mv88e6xxx_vtu_entry vlan = {
  1782. .vid = GLOBAL_VTU_VID_MASK, /* all ones */
  1783. };
  1784. u16 fid;
  1785. int err;
  1786. /* Dump port's default Filtering Information Database (VLAN ID 0) */
  1787. err = mv88e6xxx_port_get_fid(chip, port, &fid);
  1788. if (err)
  1789. return err;
  1790. err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
  1791. if (err)
  1792. return err;
  1793. /* Dump VLANs' Filtering Information Databases */
  1794. err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
  1795. if (err)
  1796. return err;
  1797. do {
  1798. err = _mv88e6xxx_vtu_getnext(chip, &vlan);
  1799. if (err)
  1800. return err;
  1801. if (!vlan.valid)
  1802. break;
  1803. err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
  1804. obj, cb);
  1805. if (err)
  1806. return err;
  1807. } while (vlan.vid < GLOBAL_VTU_VID_MASK);
  1808. return err;
  1809. }
  1810. static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
  1811. struct switchdev_obj_port_fdb *fdb,
  1812. int (*cb)(struct switchdev_obj *obj))
  1813. {
  1814. struct mv88e6xxx_chip *chip = ds->priv;
  1815. int err;
  1816. mutex_lock(&chip->reg_lock);
  1817. err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
  1818. mutex_unlock(&chip->reg_lock);
  1819. return err;
  1820. }
  1821. static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
  1822. struct net_device *bridge)
  1823. {
  1824. struct mv88e6xxx_chip *chip = ds->priv;
  1825. int i, err = 0;
  1826. mutex_lock(&chip->reg_lock);
  1827. /* Assign the bridge and remap each port's VLANTable */
  1828. chip->ports[port].bridge_dev = bridge;
  1829. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  1830. if (chip->ports[i].bridge_dev == bridge) {
  1831. err = _mv88e6xxx_port_based_vlan_map(chip, i);
  1832. if (err)
  1833. break;
  1834. }
  1835. }
  1836. mutex_unlock(&chip->reg_lock);
  1837. return err;
  1838. }
  1839. static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
  1840. {
  1841. struct mv88e6xxx_chip *chip = ds->priv;
  1842. struct net_device *bridge = chip->ports[port].bridge_dev;
  1843. int i;
  1844. mutex_lock(&chip->reg_lock);
  1845. /* Unassign the bridge and remap each port's VLANTable */
  1846. chip->ports[port].bridge_dev = NULL;
  1847. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
  1848. if (i == port || chip->ports[i].bridge_dev == bridge)
  1849. if (_mv88e6xxx_port_based_vlan_map(chip, i))
  1850. netdev_warn(ds->ports[i].netdev,
  1851. "failed to remap\n");
  1852. mutex_unlock(&chip->reg_lock);
  1853. }
  1854. static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
  1855. {
  1856. if (chip->info->ops->reset)
  1857. return chip->info->ops->reset(chip);
  1858. return 0;
  1859. }
  1860. static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
  1861. {
  1862. struct gpio_desc *gpiod = chip->reset;
  1863. /* If there is a GPIO connected to the reset pin, toggle it */
  1864. if (gpiod) {
  1865. gpiod_set_value_cansleep(gpiod, 1);
  1866. usleep_range(10000, 20000);
  1867. gpiod_set_value_cansleep(gpiod, 0);
  1868. usleep_range(10000, 20000);
  1869. }
  1870. }
  1871. static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
  1872. {
  1873. int i, err;
  1874. /* Set all ports to the Disabled state */
  1875. for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
  1876. err = mv88e6xxx_port_set_state(chip, i,
  1877. PORT_CONTROL_STATE_DISABLED);
  1878. if (err)
  1879. return err;
  1880. }
  1881. /* Wait for transmit queues to drain,
  1882. * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
  1883. */
  1884. usleep_range(2000, 4000);
  1885. return 0;
  1886. }
  1887. static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
  1888. {
  1889. int err;
  1890. err = mv88e6xxx_disable_ports(chip);
  1891. if (err)
  1892. return err;
  1893. mv88e6xxx_hardware_reset(chip);
  1894. return mv88e6xxx_software_reset(chip);
  1895. }
  1896. static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
  1897. {
  1898. u16 val;
  1899. int err;
  1900. /* Clear Power Down bit */
  1901. err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
  1902. if (err)
  1903. return err;
  1904. if (val & BMCR_PDOWN) {
  1905. val &= ~BMCR_PDOWN;
  1906. err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
  1907. }
  1908. return err;
  1909. }
  1910. static int mv88e6xxx_setup_port_dsa(struct mv88e6xxx_chip *chip, int port,
  1911. int upstream_port)
  1912. {
  1913. int err;
  1914. err = chip->info->ops->port_set_frame_mode(
  1915. chip, port, MV88E6XXX_FRAME_MODE_DSA);
  1916. if (err)
  1917. return err;
  1918. return chip->info->ops->port_set_egress_unknowns(
  1919. chip, port, port == upstream_port);
  1920. }
  1921. static int mv88e6xxx_setup_port_cpu(struct mv88e6xxx_chip *chip, int port)
  1922. {
  1923. int err;
  1924. switch (chip->info->tag_protocol) {
  1925. case DSA_TAG_PROTO_EDSA:
  1926. err = chip->info->ops->port_set_frame_mode(
  1927. chip, port, MV88E6XXX_FRAME_MODE_ETHERTYPE);
  1928. if (err)
  1929. return err;
  1930. err = mv88e6xxx_port_set_egress_mode(
  1931. chip, port, PORT_CONTROL_EGRESS_ADD_TAG);
  1932. if (err)
  1933. return err;
  1934. if (chip->info->ops->port_set_ether_type)
  1935. err = chip->info->ops->port_set_ether_type(
  1936. chip, port, ETH_P_EDSA);
  1937. break;
  1938. case DSA_TAG_PROTO_DSA:
  1939. err = chip->info->ops->port_set_frame_mode(
  1940. chip, port, MV88E6XXX_FRAME_MODE_DSA);
  1941. if (err)
  1942. return err;
  1943. err = mv88e6xxx_port_set_egress_mode(
  1944. chip, port, PORT_CONTROL_EGRESS_UNMODIFIED);
  1945. break;
  1946. default:
  1947. err = -EINVAL;
  1948. }
  1949. if (err)
  1950. return err;
  1951. return chip->info->ops->port_set_egress_unknowns(chip, port, true);
  1952. }
  1953. static int mv88e6xxx_setup_port_normal(struct mv88e6xxx_chip *chip, int port)
  1954. {
  1955. int err;
  1956. err = chip->info->ops->port_set_frame_mode(
  1957. chip, port, MV88E6XXX_FRAME_MODE_NORMAL);
  1958. if (err)
  1959. return err;
  1960. return chip->info->ops->port_set_egress_unknowns(chip, port, false);
  1961. }
  1962. static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
  1963. {
  1964. struct dsa_switch *ds = chip->ds;
  1965. int err;
  1966. u16 reg;
  1967. /* MAC Forcing register: don't force link, speed, duplex or flow control
  1968. * state to any particular values on physical ports, but force the CPU
  1969. * port and all DSA ports to their maximum bandwidth and full duplex.
  1970. */
  1971. if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
  1972. err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
  1973. SPEED_MAX, DUPLEX_FULL,
  1974. PHY_INTERFACE_MODE_NA);
  1975. else
  1976. err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
  1977. SPEED_UNFORCED, DUPLEX_UNFORCED,
  1978. PHY_INTERFACE_MODE_NA);
  1979. if (err)
  1980. return err;
  1981. /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
  1982. * disable Header mode, enable IGMP/MLD snooping, disable VLAN
  1983. * tunneling, determine priority by looking at 802.1p and IP
  1984. * priority fields (IP prio has precedence), and set STP state
  1985. * to Forwarding.
  1986. *
  1987. * If this is the CPU link, use DSA or EDSA tagging depending
  1988. * on which tagging mode was configured.
  1989. *
  1990. * If this is a link to another switch, use DSA tagging mode.
  1991. *
  1992. * If this is the upstream port for this switch, enable
  1993. * forwarding of unknown unicasts and multicasts.
  1994. */
  1995. reg = PORT_CONTROL_IGMP_MLD_SNOOP |
  1996. PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
  1997. PORT_CONTROL_STATE_FORWARDING;
  1998. err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
  1999. if (err)
  2000. return err;
  2001. if (dsa_is_cpu_port(ds, port)) {
  2002. err = mv88e6xxx_setup_port_cpu(chip, port);
  2003. } else if (dsa_is_dsa_port(ds, port)) {
  2004. err = mv88e6xxx_setup_port_dsa(chip, port,
  2005. dsa_upstream_port(ds));
  2006. } else {
  2007. err = mv88e6xxx_setup_port_normal(chip, port);
  2008. }
  2009. if (err)
  2010. return err;
  2011. /* If this port is connected to a SerDes, make sure the SerDes is not
  2012. * powered down.
  2013. */
  2014. if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
  2015. err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
  2016. if (err)
  2017. return err;
  2018. reg &= PORT_STATUS_CMODE_MASK;
  2019. if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
  2020. (reg == PORT_STATUS_CMODE_1000BASE_X) ||
  2021. (reg == PORT_STATUS_CMODE_SGMII)) {
  2022. err = mv88e6xxx_serdes_power_on(chip);
  2023. if (err < 0)
  2024. return err;
  2025. }
  2026. }
  2027. /* Port Control 2: don't force a good FCS, set the maximum frame size to
  2028. * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
  2029. * untagged frames on this port, do a destination address lookup on all
  2030. * received packets as usual, disable ARP mirroring and don't send a
  2031. * copy of all transmitted/received frames on this port to the CPU.
  2032. */
  2033. reg = 0;
  2034. if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
  2035. mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
  2036. mv88e6xxx_6095_family(chip) || mv88e6xxx_6320_family(chip) ||
  2037. mv88e6xxx_6185_family(chip))
  2038. reg = PORT_CONTROL_2_MAP_DA;
  2039. if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip)) {
  2040. /* Set the upstream port this port should use */
  2041. reg |= dsa_upstream_port(ds);
  2042. /* enable forwarding of unknown multicast addresses to
  2043. * the upstream port
  2044. */
  2045. if (port == dsa_upstream_port(ds))
  2046. reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
  2047. }
  2048. reg |= PORT_CONTROL_2_8021Q_DISABLED;
  2049. if (reg) {
  2050. err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
  2051. if (err)
  2052. return err;
  2053. }
  2054. if (chip->info->ops->port_jumbo_config) {
  2055. err = chip->info->ops->port_jumbo_config(chip, port);
  2056. if (err)
  2057. return err;
  2058. }
  2059. /* Port Association Vector: when learning source addresses
  2060. * of packets, add the address to the address database using
  2061. * a port bitmap that has only the bit for this port set and
  2062. * the other bits clear.
  2063. */
  2064. reg = 1 << port;
  2065. /* Disable learning for CPU port */
  2066. if (dsa_is_cpu_port(ds, port))
  2067. reg = 0;
  2068. err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
  2069. if (err)
  2070. return err;
  2071. /* Egress rate control 2: disable egress rate control. */
  2072. err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
  2073. if (err)
  2074. return err;
  2075. if (chip->info->ops->port_pause_config) {
  2076. err = chip->info->ops->port_pause_config(chip, port);
  2077. if (err)
  2078. return err;
  2079. }
  2080. if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
  2081. mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
  2082. mv88e6xxx_6320_family(chip)) {
  2083. /* Port ATU control: disable limiting the number of
  2084. * address database entries that this port is allowed
  2085. * to use.
  2086. */
  2087. err = mv88e6xxx_port_write(chip, port, PORT_ATU_CONTROL,
  2088. 0x0000);
  2089. /* Priority Override: disable DA, SA and VTU priority
  2090. * override.
  2091. */
  2092. err = mv88e6xxx_port_write(chip, port, PORT_PRI_OVERRIDE,
  2093. 0x0000);
  2094. if (err)
  2095. return err;
  2096. }
  2097. if (chip->info->ops->port_tag_remap) {
  2098. err = chip->info->ops->port_tag_remap(chip, port);
  2099. if (err)
  2100. return err;
  2101. }
  2102. if (chip->info->ops->port_egress_rate_limiting) {
  2103. err = chip->info->ops->port_egress_rate_limiting(chip, port);
  2104. if (err)
  2105. return err;
  2106. }
  2107. /* Port Control 1: disable trunking, disable sending
  2108. * learning messages to this port.
  2109. */
  2110. err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, 0x0000);
  2111. if (err)
  2112. return err;
  2113. /* Port based VLAN map: give each port the same default address
  2114. * database, and allow bidirectional communication between the
  2115. * CPU and DSA port(s), and the other ports.
  2116. */
  2117. err = mv88e6xxx_port_set_fid(chip, port, 0);
  2118. if (err)
  2119. return err;
  2120. err = _mv88e6xxx_port_based_vlan_map(chip, port);
  2121. if (err)
  2122. return err;
  2123. /* Default VLAN ID and priority: don't set a default VLAN
  2124. * ID, and set the default packet priority to zero.
  2125. */
  2126. return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
  2127. }
  2128. static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
  2129. {
  2130. int err;
  2131. err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
  2132. if (err)
  2133. return err;
  2134. err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
  2135. if (err)
  2136. return err;
  2137. err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
  2138. if (err)
  2139. return err;
  2140. return 0;
  2141. }
  2142. static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
  2143. unsigned int msecs)
  2144. {
  2145. const unsigned int coeff = chip->info->age_time_coeff;
  2146. const unsigned int min = 0x01 * coeff;
  2147. const unsigned int max = 0xff * coeff;
  2148. u8 age_time;
  2149. u16 val;
  2150. int err;
  2151. if (msecs < min || msecs > max)
  2152. return -ERANGE;
  2153. /* Round to nearest multiple of coeff */
  2154. age_time = (msecs + coeff / 2) / coeff;
  2155. err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
  2156. if (err)
  2157. return err;
  2158. /* AgeTime is 11:4 bits */
  2159. val &= ~0xff0;
  2160. val |= age_time << 4;
  2161. return mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL, val);
  2162. }
  2163. static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
  2164. unsigned int ageing_time)
  2165. {
  2166. struct mv88e6xxx_chip *chip = ds->priv;
  2167. int err;
  2168. mutex_lock(&chip->reg_lock);
  2169. err = mv88e6xxx_g1_set_age_time(chip, ageing_time);
  2170. mutex_unlock(&chip->reg_lock);
  2171. return err;
  2172. }
  2173. static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
  2174. {
  2175. struct dsa_switch *ds = chip->ds;
  2176. u32 upstream_port = dsa_upstream_port(ds);
  2177. int err;
  2178. /* Enable the PHY Polling Unit if present, don't discard any packets,
  2179. * and mask all interrupt sources.
  2180. */
  2181. err = mv88e6xxx_ppu_enable(chip);
  2182. if (err)
  2183. return err;
  2184. if (chip->info->ops->g1_set_cpu_port) {
  2185. err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
  2186. if (err)
  2187. return err;
  2188. }
  2189. if (chip->info->ops->g1_set_egress_port) {
  2190. err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
  2191. if (err)
  2192. return err;
  2193. }
  2194. /* Disable remote management, and set the switch's DSA device number. */
  2195. err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
  2196. GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
  2197. (ds->index & 0x1f));
  2198. if (err)
  2199. return err;
  2200. /* Clear all the VTU and STU entries */
  2201. err = _mv88e6xxx_vtu_stu_flush(chip);
  2202. if (err < 0)
  2203. return err;
  2204. /* Set the default address aging time to 5 minutes, and
  2205. * enable address learn messages to be sent to all message
  2206. * ports.
  2207. */
  2208. err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
  2209. GLOBAL_ATU_CONTROL_LEARN2ALL);
  2210. if (err)
  2211. return err;
  2212. err = mv88e6xxx_g1_set_age_time(chip, 300000);
  2213. if (err)
  2214. return err;
  2215. /* Clear all ATU entries */
  2216. err = _mv88e6xxx_atu_flush(chip, 0, true);
  2217. if (err)
  2218. return err;
  2219. /* Configure the IP ToS mapping registers. */
  2220. err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
  2221. if (err)
  2222. return err;
  2223. err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
  2224. if (err)
  2225. return err;
  2226. err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
  2227. if (err)
  2228. return err;
  2229. err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
  2230. if (err)
  2231. return err;
  2232. err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
  2233. if (err)
  2234. return err;
  2235. err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
  2236. if (err)
  2237. return err;
  2238. err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
  2239. if (err)
  2240. return err;
  2241. err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
  2242. if (err)
  2243. return err;
  2244. /* Configure the IEEE 802.1p priority mapping register. */
  2245. err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
  2246. if (err)
  2247. return err;
  2248. /* Initialize the statistics unit */
  2249. err = mv88e6xxx_stats_set_histogram(chip);
  2250. if (err)
  2251. return err;
  2252. /* Clear the statistics counters for all ports */
  2253. err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
  2254. GLOBAL_STATS_OP_FLUSH_ALL);
  2255. if (err)
  2256. return err;
  2257. /* Wait for the flush to complete. */
  2258. err = mv88e6xxx_g1_stats_wait(chip);
  2259. if (err)
  2260. return err;
  2261. return 0;
  2262. }
  2263. static int mv88e6xxx_setup(struct dsa_switch *ds)
  2264. {
  2265. struct mv88e6xxx_chip *chip = ds->priv;
  2266. int err;
  2267. int i;
  2268. chip->ds = ds;
  2269. ds->slave_mii_bus = chip->mdio_bus;
  2270. mutex_lock(&chip->reg_lock);
  2271. /* Setup Switch Port Registers */
  2272. for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
  2273. err = mv88e6xxx_setup_port(chip, i);
  2274. if (err)
  2275. goto unlock;
  2276. }
  2277. /* Setup Switch Global 1 Registers */
  2278. err = mv88e6xxx_g1_setup(chip);
  2279. if (err)
  2280. goto unlock;
  2281. /* Setup Switch Global 2 Registers */
  2282. if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
  2283. err = mv88e6xxx_g2_setup(chip);
  2284. if (err)
  2285. goto unlock;
  2286. }
  2287. /* Some generations have the configuration of sending reserved
  2288. * management frames to the CPU in global2, others in
  2289. * global1. Hence it does not fit the two setup functions
  2290. * above.
  2291. */
  2292. if (chip->info->ops->mgmt_rsvd2cpu) {
  2293. err = chip->info->ops->mgmt_rsvd2cpu(chip);
  2294. if (err)
  2295. goto unlock;
  2296. }
  2297. unlock:
  2298. mutex_unlock(&chip->reg_lock);
  2299. return err;
  2300. }
  2301. static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
  2302. {
  2303. struct mv88e6xxx_chip *chip = ds->priv;
  2304. int err;
  2305. if (!chip->info->ops->set_switch_mac)
  2306. return -EOPNOTSUPP;
  2307. mutex_lock(&chip->reg_lock);
  2308. err = chip->info->ops->set_switch_mac(chip, addr);
  2309. mutex_unlock(&chip->reg_lock);
  2310. return err;
  2311. }
  2312. static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
  2313. {
  2314. struct mv88e6xxx_chip *chip = bus->priv;
  2315. u16 val;
  2316. int err;
  2317. if (phy >= mv88e6xxx_num_ports(chip))
  2318. return 0xffff;
  2319. mutex_lock(&chip->reg_lock);
  2320. err = mv88e6xxx_phy_read(chip, phy, reg, &val);
  2321. mutex_unlock(&chip->reg_lock);
  2322. return err ? err : val;
  2323. }
  2324. static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
  2325. {
  2326. struct mv88e6xxx_chip *chip = bus->priv;
  2327. int err;
  2328. if (phy >= mv88e6xxx_num_ports(chip))
  2329. return 0xffff;
  2330. mutex_lock(&chip->reg_lock);
  2331. err = mv88e6xxx_phy_write(chip, phy, reg, val);
  2332. mutex_unlock(&chip->reg_lock);
  2333. return err;
  2334. }
  2335. static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
  2336. struct device_node *np)
  2337. {
  2338. static int index;
  2339. struct mii_bus *bus;
  2340. int err;
  2341. if (np)
  2342. chip->mdio_np = of_get_child_by_name(np, "mdio");
  2343. bus = devm_mdiobus_alloc(chip->dev);
  2344. if (!bus)
  2345. return -ENOMEM;
  2346. bus->priv = (void *)chip;
  2347. if (np) {
  2348. bus->name = np->full_name;
  2349. snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
  2350. } else {
  2351. bus->name = "mv88e6xxx SMI";
  2352. snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
  2353. }
  2354. bus->read = mv88e6xxx_mdio_read;
  2355. bus->write = mv88e6xxx_mdio_write;
  2356. bus->parent = chip->dev;
  2357. if (chip->mdio_np)
  2358. err = of_mdiobus_register(bus, chip->mdio_np);
  2359. else
  2360. err = mdiobus_register(bus);
  2361. if (err) {
  2362. dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
  2363. goto out;
  2364. }
  2365. chip->mdio_bus = bus;
  2366. return 0;
  2367. out:
  2368. if (chip->mdio_np)
  2369. of_node_put(chip->mdio_np);
  2370. return err;
  2371. }
  2372. static void mv88e6xxx_mdio_unregister(struct mv88e6xxx_chip *chip)
  2373. {
  2374. struct mii_bus *bus = chip->mdio_bus;
  2375. mdiobus_unregister(bus);
  2376. if (chip->mdio_np)
  2377. of_node_put(chip->mdio_np);
  2378. }
  2379. #ifdef CONFIG_NET_DSA_HWMON
  2380. static int mv88e61xx_get_temp(struct dsa_switch *ds, int *temp)
  2381. {
  2382. struct mv88e6xxx_chip *chip = ds->priv;
  2383. u16 val;
  2384. int ret;
  2385. *temp = 0;
  2386. mutex_lock(&chip->reg_lock);
  2387. ret = mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x6);
  2388. if (ret < 0)
  2389. goto error;
  2390. /* Enable temperature sensor */
  2391. ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
  2392. if (ret < 0)
  2393. goto error;
  2394. ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val | (1 << 5));
  2395. if (ret < 0)
  2396. goto error;
  2397. /* Wait for temperature to stabilize */
  2398. usleep_range(10000, 12000);
  2399. ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
  2400. if (ret < 0)
  2401. goto error;
  2402. /* Disable temperature sensor */
  2403. ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val & ~(1 << 5));
  2404. if (ret < 0)
  2405. goto error;
  2406. *temp = ((val & 0x1f) - 5) * 5;
  2407. error:
  2408. mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x0);
  2409. mutex_unlock(&chip->reg_lock);
  2410. return ret;
  2411. }
  2412. static int mv88e63xx_get_temp(struct dsa_switch *ds, int *temp)
  2413. {
  2414. struct mv88e6xxx_chip *chip = ds->priv;
  2415. int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
  2416. u16 val;
  2417. int ret;
  2418. *temp = 0;
  2419. mutex_lock(&chip->reg_lock);
  2420. ret = mv88e6xxx_phy_page_read(chip, phy, 6, 27, &val);
  2421. mutex_unlock(&chip->reg_lock);
  2422. if (ret < 0)
  2423. return ret;
  2424. *temp = (val & 0xff) - 25;
  2425. return 0;
  2426. }
  2427. static int mv88e6xxx_get_temp(struct dsa_switch *ds, int *temp)
  2428. {
  2429. struct mv88e6xxx_chip *chip = ds->priv;
  2430. if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP))
  2431. return -EOPNOTSUPP;
  2432. if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
  2433. return mv88e63xx_get_temp(ds, temp);
  2434. return mv88e61xx_get_temp(ds, temp);
  2435. }
  2436. static int mv88e6xxx_get_temp_limit(struct dsa_switch *ds, int *temp)
  2437. {
  2438. struct mv88e6xxx_chip *chip = ds->priv;
  2439. int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
  2440. u16 val;
  2441. int ret;
  2442. if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
  2443. return -EOPNOTSUPP;
  2444. *temp = 0;
  2445. mutex_lock(&chip->reg_lock);
  2446. ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
  2447. mutex_unlock(&chip->reg_lock);
  2448. if (ret < 0)
  2449. return ret;
  2450. *temp = (((val >> 8) & 0x1f) * 5) - 25;
  2451. return 0;
  2452. }
  2453. static int mv88e6xxx_set_temp_limit(struct dsa_switch *ds, int temp)
  2454. {
  2455. struct mv88e6xxx_chip *chip = ds->priv;
  2456. int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
  2457. u16 val;
  2458. int err;
  2459. if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
  2460. return -EOPNOTSUPP;
  2461. mutex_lock(&chip->reg_lock);
  2462. err = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
  2463. if (err)
  2464. goto unlock;
  2465. temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
  2466. err = mv88e6xxx_phy_page_write(chip, phy, 6, 26,
  2467. (val & 0xe0ff) | (temp << 8));
  2468. unlock:
  2469. mutex_unlock(&chip->reg_lock);
  2470. return err;
  2471. }
  2472. static int mv88e6xxx_get_temp_alarm(struct dsa_switch *ds, bool *alarm)
  2473. {
  2474. struct mv88e6xxx_chip *chip = ds->priv;
  2475. int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
  2476. u16 val;
  2477. int ret;
  2478. if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
  2479. return -EOPNOTSUPP;
  2480. *alarm = false;
  2481. mutex_lock(&chip->reg_lock);
  2482. ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
  2483. mutex_unlock(&chip->reg_lock);
  2484. if (ret < 0)
  2485. return ret;
  2486. *alarm = !!(val & 0x40);
  2487. return 0;
  2488. }
  2489. #endif /* CONFIG_NET_DSA_HWMON */
  2490. static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
  2491. {
  2492. struct mv88e6xxx_chip *chip = ds->priv;
  2493. return chip->eeprom_len;
  2494. }
  2495. static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
  2496. struct ethtool_eeprom *eeprom, u8 *data)
  2497. {
  2498. struct mv88e6xxx_chip *chip = ds->priv;
  2499. int err;
  2500. if (!chip->info->ops->get_eeprom)
  2501. return -EOPNOTSUPP;
  2502. mutex_lock(&chip->reg_lock);
  2503. err = chip->info->ops->get_eeprom(chip, eeprom, data);
  2504. mutex_unlock(&chip->reg_lock);
  2505. if (err)
  2506. return err;
  2507. eeprom->magic = 0xc3ec4951;
  2508. return 0;
  2509. }
  2510. static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
  2511. struct ethtool_eeprom *eeprom, u8 *data)
  2512. {
  2513. struct mv88e6xxx_chip *chip = ds->priv;
  2514. int err;
  2515. if (!chip->info->ops->set_eeprom)
  2516. return -EOPNOTSUPP;
  2517. if (eeprom->magic != 0xc3ec4951)
  2518. return -EINVAL;
  2519. mutex_lock(&chip->reg_lock);
  2520. err = chip->info->ops->set_eeprom(chip, eeprom, data);
  2521. mutex_unlock(&chip->reg_lock);
  2522. return err;
  2523. }
  2524. static const struct mv88e6xxx_ops mv88e6085_ops = {
  2525. /* MV88E6XXX_FAMILY_6097 */
  2526. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  2527. .phy_read = mv88e6xxx_phy_ppu_read,
  2528. .phy_write = mv88e6xxx_phy_ppu_write,
  2529. .port_set_link = mv88e6xxx_port_set_link,
  2530. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2531. .port_set_speed = mv88e6185_port_set_speed,
  2532. .port_tag_remap = mv88e6095_port_tag_remap,
  2533. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2534. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2535. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2536. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2537. .port_pause_config = mv88e6097_port_pause_config,
  2538. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2539. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2540. .stats_get_strings = mv88e6095_stats_get_strings,
  2541. .stats_get_stats = mv88e6095_stats_get_stats,
  2542. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2543. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2544. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2545. .ppu_enable = mv88e6185_g1_ppu_enable,
  2546. .ppu_disable = mv88e6185_g1_ppu_disable,
  2547. .reset = mv88e6185_g1_reset,
  2548. };
  2549. static const struct mv88e6xxx_ops mv88e6095_ops = {
  2550. /* MV88E6XXX_FAMILY_6095 */
  2551. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  2552. .phy_read = mv88e6xxx_phy_ppu_read,
  2553. .phy_write = mv88e6xxx_phy_ppu_write,
  2554. .port_set_link = mv88e6xxx_port_set_link,
  2555. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2556. .port_set_speed = mv88e6185_port_set_speed,
  2557. .port_set_frame_mode = mv88e6085_port_set_frame_mode,
  2558. .port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
  2559. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2560. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2561. .stats_get_strings = mv88e6095_stats_get_strings,
  2562. .stats_get_stats = mv88e6095_stats_get_stats,
  2563. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2564. .ppu_enable = mv88e6185_g1_ppu_enable,
  2565. .ppu_disable = mv88e6185_g1_ppu_disable,
  2566. .reset = mv88e6185_g1_reset,
  2567. };
  2568. static const struct mv88e6xxx_ops mv88e6097_ops = {
  2569. /* MV88E6XXX_FAMILY_6097 */
  2570. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2571. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2572. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2573. .port_set_link = mv88e6xxx_port_set_link,
  2574. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2575. .port_set_speed = mv88e6185_port_set_speed,
  2576. .port_tag_remap = mv88e6095_port_tag_remap,
  2577. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2578. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2579. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2580. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2581. .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
  2582. .port_pause_config = mv88e6097_port_pause_config,
  2583. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2584. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2585. .stats_get_strings = mv88e6095_stats_get_strings,
  2586. .stats_get_stats = mv88e6095_stats_get_stats,
  2587. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2588. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2589. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2590. .reset = mv88e6352_g1_reset,
  2591. };
  2592. static const struct mv88e6xxx_ops mv88e6123_ops = {
  2593. /* MV88E6XXX_FAMILY_6165 */
  2594. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2595. .phy_read = mv88e6xxx_read,
  2596. .phy_write = mv88e6xxx_write,
  2597. .port_set_link = mv88e6xxx_port_set_link,
  2598. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2599. .port_set_speed = mv88e6185_port_set_speed,
  2600. .port_set_frame_mode = mv88e6085_port_set_frame_mode,
  2601. .port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
  2602. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2603. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2604. .stats_get_strings = mv88e6095_stats_get_strings,
  2605. .stats_get_stats = mv88e6095_stats_get_stats,
  2606. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2607. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2608. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2609. .reset = mv88e6352_g1_reset,
  2610. };
  2611. static const struct mv88e6xxx_ops mv88e6131_ops = {
  2612. /* MV88E6XXX_FAMILY_6185 */
  2613. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  2614. .phy_read = mv88e6xxx_phy_ppu_read,
  2615. .phy_write = mv88e6xxx_phy_ppu_write,
  2616. .port_set_link = mv88e6xxx_port_set_link,
  2617. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2618. .port_set_speed = mv88e6185_port_set_speed,
  2619. .port_tag_remap = mv88e6095_port_tag_remap,
  2620. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2621. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2622. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2623. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2624. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2625. .port_pause_config = mv88e6097_port_pause_config,
  2626. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2627. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2628. .stats_get_strings = mv88e6095_stats_get_strings,
  2629. .stats_get_stats = mv88e6095_stats_get_stats,
  2630. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2631. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2632. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2633. .ppu_enable = mv88e6185_g1_ppu_enable,
  2634. .ppu_disable = mv88e6185_g1_ppu_disable,
  2635. .reset = mv88e6185_g1_reset,
  2636. };
  2637. static const struct mv88e6xxx_ops mv88e6161_ops = {
  2638. /* MV88E6XXX_FAMILY_6165 */
  2639. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2640. .phy_read = mv88e6xxx_read,
  2641. .phy_write = mv88e6xxx_write,
  2642. .port_set_link = mv88e6xxx_port_set_link,
  2643. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2644. .port_set_speed = mv88e6185_port_set_speed,
  2645. .port_tag_remap = mv88e6095_port_tag_remap,
  2646. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2647. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2648. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2649. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2650. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2651. .port_pause_config = mv88e6097_port_pause_config,
  2652. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2653. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2654. .stats_get_strings = mv88e6095_stats_get_strings,
  2655. .stats_get_stats = mv88e6095_stats_get_stats,
  2656. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2657. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2658. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2659. .reset = mv88e6352_g1_reset,
  2660. };
  2661. static const struct mv88e6xxx_ops mv88e6165_ops = {
  2662. /* MV88E6XXX_FAMILY_6165 */
  2663. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2664. .phy_read = mv88e6xxx_read,
  2665. .phy_write = mv88e6xxx_write,
  2666. .port_set_link = mv88e6xxx_port_set_link,
  2667. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2668. .port_set_speed = mv88e6185_port_set_speed,
  2669. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2670. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2671. .stats_get_strings = mv88e6095_stats_get_strings,
  2672. .stats_get_stats = mv88e6095_stats_get_stats,
  2673. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2674. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2675. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2676. .reset = mv88e6352_g1_reset,
  2677. };
  2678. static const struct mv88e6xxx_ops mv88e6171_ops = {
  2679. /* MV88E6XXX_FAMILY_6351 */
  2680. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2681. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2682. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2683. .port_set_link = mv88e6xxx_port_set_link,
  2684. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2685. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2686. .port_set_speed = mv88e6185_port_set_speed,
  2687. .port_tag_remap = mv88e6095_port_tag_remap,
  2688. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2689. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2690. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2691. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2692. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2693. .port_pause_config = mv88e6097_port_pause_config,
  2694. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2695. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2696. .stats_get_strings = mv88e6095_stats_get_strings,
  2697. .stats_get_stats = mv88e6095_stats_get_stats,
  2698. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2699. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2700. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2701. .reset = mv88e6352_g1_reset,
  2702. };
  2703. static const struct mv88e6xxx_ops mv88e6172_ops = {
  2704. /* MV88E6XXX_FAMILY_6352 */
  2705. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2706. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2707. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2708. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2709. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2710. .port_set_link = mv88e6xxx_port_set_link,
  2711. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2712. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2713. .port_set_speed = mv88e6352_port_set_speed,
  2714. .port_tag_remap = mv88e6095_port_tag_remap,
  2715. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2716. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2717. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2718. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2719. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2720. .port_pause_config = mv88e6097_port_pause_config,
  2721. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2722. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2723. .stats_get_strings = mv88e6095_stats_get_strings,
  2724. .stats_get_stats = mv88e6095_stats_get_stats,
  2725. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2726. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2727. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2728. .reset = mv88e6352_g1_reset,
  2729. };
  2730. static const struct mv88e6xxx_ops mv88e6175_ops = {
  2731. /* MV88E6XXX_FAMILY_6351 */
  2732. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2733. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2734. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2735. .port_set_link = mv88e6xxx_port_set_link,
  2736. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2737. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2738. .port_set_speed = mv88e6185_port_set_speed,
  2739. .port_tag_remap = mv88e6095_port_tag_remap,
  2740. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2741. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2742. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2743. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2744. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2745. .port_pause_config = mv88e6097_port_pause_config,
  2746. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2747. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2748. .stats_get_strings = mv88e6095_stats_get_strings,
  2749. .stats_get_stats = mv88e6095_stats_get_stats,
  2750. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2751. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2752. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2753. .reset = mv88e6352_g1_reset,
  2754. };
  2755. static const struct mv88e6xxx_ops mv88e6176_ops = {
  2756. /* MV88E6XXX_FAMILY_6352 */
  2757. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2758. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2759. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2760. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2761. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2762. .port_set_link = mv88e6xxx_port_set_link,
  2763. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2764. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2765. .port_set_speed = mv88e6352_port_set_speed,
  2766. .port_tag_remap = mv88e6095_port_tag_remap,
  2767. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2768. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2769. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2770. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2771. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2772. .port_pause_config = mv88e6097_port_pause_config,
  2773. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2774. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2775. .stats_get_strings = mv88e6095_stats_get_strings,
  2776. .stats_get_stats = mv88e6095_stats_get_stats,
  2777. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2778. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2779. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2780. .reset = mv88e6352_g1_reset,
  2781. };
  2782. static const struct mv88e6xxx_ops mv88e6185_ops = {
  2783. /* MV88E6XXX_FAMILY_6185 */
  2784. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  2785. .phy_read = mv88e6xxx_phy_ppu_read,
  2786. .phy_write = mv88e6xxx_phy_ppu_write,
  2787. .port_set_link = mv88e6xxx_port_set_link,
  2788. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2789. .port_set_speed = mv88e6185_port_set_speed,
  2790. .port_set_frame_mode = mv88e6085_port_set_frame_mode,
  2791. .port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
  2792. .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
  2793. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2794. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2795. .stats_get_strings = mv88e6095_stats_get_strings,
  2796. .stats_get_stats = mv88e6095_stats_get_stats,
  2797. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2798. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2799. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2800. .ppu_enable = mv88e6185_g1_ppu_enable,
  2801. .ppu_disable = mv88e6185_g1_ppu_disable,
  2802. .reset = mv88e6185_g1_reset,
  2803. };
  2804. static const struct mv88e6xxx_ops mv88e6190_ops = {
  2805. /* MV88E6XXX_FAMILY_6390 */
  2806. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2807. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2808. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2809. .port_set_link = mv88e6xxx_port_set_link,
  2810. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2811. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2812. .port_set_speed = mv88e6390_port_set_speed,
  2813. .port_tag_remap = mv88e6390_port_tag_remap,
  2814. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2815. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2816. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2817. .port_pause_config = mv88e6390_port_pause_config,
  2818. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2819. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2820. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2821. .stats_get_strings = mv88e6320_stats_get_strings,
  2822. .stats_get_stats = mv88e6390_stats_get_stats,
  2823. .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
  2824. .g1_set_egress_port = mv88e6390_g1_set_egress_port,
  2825. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2826. .reset = mv88e6352_g1_reset,
  2827. };
  2828. static const struct mv88e6xxx_ops mv88e6190x_ops = {
  2829. /* MV88E6XXX_FAMILY_6390 */
  2830. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2831. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2832. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2833. .port_set_link = mv88e6xxx_port_set_link,
  2834. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2835. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2836. .port_set_speed = mv88e6390x_port_set_speed,
  2837. .port_tag_remap = mv88e6390_port_tag_remap,
  2838. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2839. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2840. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2841. .port_pause_config = mv88e6390_port_pause_config,
  2842. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2843. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2844. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2845. .stats_get_strings = mv88e6320_stats_get_strings,
  2846. .stats_get_stats = mv88e6390_stats_get_stats,
  2847. .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
  2848. .g1_set_egress_port = mv88e6390_g1_set_egress_port,
  2849. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2850. .reset = mv88e6352_g1_reset,
  2851. };
  2852. static const struct mv88e6xxx_ops mv88e6191_ops = {
  2853. /* MV88E6XXX_FAMILY_6390 */
  2854. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2855. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2856. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2857. .port_set_link = mv88e6xxx_port_set_link,
  2858. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2859. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2860. .port_set_speed = mv88e6390_port_set_speed,
  2861. .port_tag_remap = mv88e6390_port_tag_remap,
  2862. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2863. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2864. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2865. .port_pause_config = mv88e6390_port_pause_config,
  2866. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2867. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2868. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2869. .stats_get_strings = mv88e6320_stats_get_strings,
  2870. .stats_get_stats = mv88e6390_stats_get_stats,
  2871. .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
  2872. .g1_set_egress_port = mv88e6390_g1_set_egress_port,
  2873. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2874. .reset = mv88e6352_g1_reset,
  2875. };
  2876. static const struct mv88e6xxx_ops mv88e6240_ops = {
  2877. /* MV88E6XXX_FAMILY_6352 */
  2878. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2879. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2880. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2881. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2882. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2883. .port_set_link = mv88e6xxx_port_set_link,
  2884. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2885. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2886. .port_set_speed = mv88e6352_port_set_speed,
  2887. .port_tag_remap = mv88e6095_port_tag_remap,
  2888. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2889. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2890. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2891. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2892. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2893. .port_pause_config = mv88e6097_port_pause_config,
  2894. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2895. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2896. .stats_get_strings = mv88e6095_stats_get_strings,
  2897. .stats_get_stats = mv88e6095_stats_get_stats,
  2898. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2899. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2900. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2901. .reset = mv88e6352_g1_reset,
  2902. };
  2903. static const struct mv88e6xxx_ops mv88e6290_ops = {
  2904. /* MV88E6XXX_FAMILY_6390 */
  2905. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2906. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2907. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2908. .port_set_link = mv88e6xxx_port_set_link,
  2909. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2910. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2911. .port_set_speed = mv88e6390_port_set_speed,
  2912. .port_tag_remap = mv88e6390_port_tag_remap,
  2913. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2914. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2915. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2916. .port_pause_config = mv88e6390_port_pause_config,
  2917. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2918. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2919. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2920. .stats_get_strings = mv88e6320_stats_get_strings,
  2921. .stats_get_stats = mv88e6390_stats_get_stats,
  2922. .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
  2923. .g1_set_egress_port = mv88e6390_g1_set_egress_port,
  2924. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2925. .reset = mv88e6352_g1_reset,
  2926. };
  2927. static const struct mv88e6xxx_ops mv88e6320_ops = {
  2928. /* MV88E6XXX_FAMILY_6320 */
  2929. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2930. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2931. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2932. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2933. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2934. .port_set_link = mv88e6xxx_port_set_link,
  2935. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2936. .port_set_speed = mv88e6185_port_set_speed,
  2937. .port_tag_remap = mv88e6095_port_tag_remap,
  2938. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2939. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2940. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2941. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2942. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2943. .port_pause_config = mv88e6097_port_pause_config,
  2944. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2945. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2946. .stats_get_strings = mv88e6320_stats_get_strings,
  2947. .stats_get_stats = mv88e6320_stats_get_stats,
  2948. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2949. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2950. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  2951. .reset = mv88e6352_g1_reset,
  2952. };
  2953. static const struct mv88e6xxx_ops mv88e6321_ops = {
  2954. /* MV88E6XXX_FAMILY_6321 */
  2955. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2956. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2957. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2958. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2959. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2960. .port_set_link = mv88e6xxx_port_set_link,
  2961. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2962. .port_set_speed = mv88e6185_port_set_speed,
  2963. .port_tag_remap = mv88e6095_port_tag_remap,
  2964. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2965. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2966. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2967. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2968. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2969. .port_pause_config = mv88e6097_port_pause_config,
  2970. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2971. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2972. .stats_get_strings = mv88e6320_stats_get_strings,
  2973. .stats_get_stats = mv88e6320_stats_get_stats,
  2974. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2975. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  2976. .reset = mv88e6352_g1_reset,
  2977. };
  2978. static const struct mv88e6xxx_ops mv88e6350_ops = {
  2979. /* MV88E6XXX_FAMILY_6351 */
  2980. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2981. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2982. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2983. .port_set_link = mv88e6xxx_port_set_link,
  2984. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2985. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2986. .port_set_speed = mv88e6185_port_set_speed,
  2987. .port_tag_remap = mv88e6095_port_tag_remap,
  2988. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2989. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  2990. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2991. .port_jumbo_config = mv88e6165_port_jumbo_config,
  2992. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2993. .port_pause_config = mv88e6097_port_pause_config,
  2994. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2995. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2996. .stats_get_strings = mv88e6095_stats_get_strings,
  2997. .stats_get_stats = mv88e6095_stats_get_stats,
  2998. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  2999. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  3000. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  3001. .reset = mv88e6352_g1_reset,
  3002. };
  3003. static const struct mv88e6xxx_ops mv88e6351_ops = {
  3004. /* MV88E6XXX_FAMILY_6351 */
  3005. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  3006. .phy_read = mv88e6xxx_g2_smi_phy_read,
  3007. .phy_write = mv88e6xxx_g2_smi_phy_write,
  3008. .port_set_link = mv88e6xxx_port_set_link,
  3009. .port_set_duplex = mv88e6xxx_port_set_duplex,
  3010. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  3011. .port_set_speed = mv88e6185_port_set_speed,
  3012. .port_tag_remap = mv88e6095_port_tag_remap,
  3013. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  3014. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  3015. .port_set_ether_type = mv88e6351_port_set_ether_type,
  3016. .port_jumbo_config = mv88e6165_port_jumbo_config,
  3017. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  3018. .port_pause_config = mv88e6097_port_pause_config,
  3019. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  3020. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  3021. .stats_get_strings = mv88e6095_stats_get_strings,
  3022. .stats_get_stats = mv88e6095_stats_get_stats,
  3023. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  3024. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  3025. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  3026. .reset = mv88e6352_g1_reset,
  3027. };
  3028. static const struct mv88e6xxx_ops mv88e6352_ops = {
  3029. /* MV88E6XXX_FAMILY_6352 */
  3030. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  3031. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  3032. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  3033. .phy_read = mv88e6xxx_g2_smi_phy_read,
  3034. .phy_write = mv88e6xxx_g2_smi_phy_write,
  3035. .port_set_link = mv88e6xxx_port_set_link,
  3036. .port_set_duplex = mv88e6xxx_port_set_duplex,
  3037. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  3038. .port_set_speed = mv88e6352_port_set_speed,
  3039. .port_tag_remap = mv88e6095_port_tag_remap,
  3040. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  3041. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  3042. .port_set_ether_type = mv88e6351_port_set_ether_type,
  3043. .port_jumbo_config = mv88e6165_port_jumbo_config,
  3044. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  3045. .port_pause_config = mv88e6097_port_pause_config,
  3046. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  3047. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  3048. .stats_get_strings = mv88e6095_stats_get_strings,
  3049. .stats_get_stats = mv88e6095_stats_get_stats,
  3050. .g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
  3051. .g1_set_egress_port = mv88e6095_g1_set_egress_port,
  3052. .mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
  3053. .reset = mv88e6352_g1_reset,
  3054. };
  3055. static const struct mv88e6xxx_ops mv88e6390_ops = {
  3056. /* MV88E6XXX_FAMILY_6390 */
  3057. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  3058. .phy_read = mv88e6xxx_g2_smi_phy_read,
  3059. .phy_write = mv88e6xxx_g2_smi_phy_write,
  3060. .port_set_link = mv88e6xxx_port_set_link,
  3061. .port_set_duplex = mv88e6xxx_port_set_duplex,
  3062. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  3063. .port_set_speed = mv88e6390_port_set_speed,
  3064. .port_tag_remap = mv88e6390_port_tag_remap,
  3065. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  3066. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  3067. .port_set_ether_type = mv88e6351_port_set_ether_type,
  3068. .port_jumbo_config = mv88e6165_port_jumbo_config,
  3069. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  3070. .port_pause_config = mv88e6390_port_pause_config,
  3071. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  3072. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  3073. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  3074. .stats_get_strings = mv88e6320_stats_get_strings,
  3075. .stats_get_stats = mv88e6390_stats_get_stats,
  3076. .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
  3077. .g1_set_egress_port = mv88e6390_g1_set_egress_port,
  3078. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  3079. .reset = mv88e6352_g1_reset,
  3080. };
  3081. static const struct mv88e6xxx_ops mv88e6390x_ops = {
  3082. /* MV88E6XXX_FAMILY_6390 */
  3083. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  3084. .phy_read = mv88e6xxx_g2_smi_phy_read,
  3085. .phy_write = mv88e6xxx_g2_smi_phy_write,
  3086. .port_set_link = mv88e6xxx_port_set_link,
  3087. .port_set_duplex = mv88e6xxx_port_set_duplex,
  3088. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  3089. .port_set_speed = mv88e6390x_port_set_speed,
  3090. .port_tag_remap = mv88e6390_port_tag_remap,
  3091. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  3092. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  3093. .port_set_ether_type = mv88e6351_port_set_ether_type,
  3094. .port_jumbo_config = mv88e6165_port_jumbo_config,
  3095. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  3096. .port_pause_config = mv88e6390_port_pause_config,
  3097. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  3098. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  3099. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  3100. .stats_get_strings = mv88e6320_stats_get_strings,
  3101. .stats_get_stats = mv88e6390_stats_get_stats,
  3102. .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
  3103. .g1_set_egress_port = mv88e6390_g1_set_egress_port,
  3104. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  3105. .reset = mv88e6352_g1_reset,
  3106. };
  3107. static const struct mv88e6xxx_ops mv88e6391_ops = {
  3108. /* MV88E6XXX_FAMILY_6390 */
  3109. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  3110. .phy_read = mv88e6xxx_g2_smi_phy_read,
  3111. .phy_write = mv88e6xxx_g2_smi_phy_write,
  3112. .port_set_link = mv88e6xxx_port_set_link,
  3113. .port_set_duplex = mv88e6xxx_port_set_duplex,
  3114. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  3115. .port_set_speed = mv88e6390_port_set_speed,
  3116. .port_tag_remap = mv88e6390_port_tag_remap,
  3117. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  3118. .port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
  3119. .port_set_ether_type = mv88e6351_port_set_ether_type,
  3120. .port_pause_config = mv88e6390_port_pause_config,
  3121. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  3122. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  3123. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  3124. .stats_get_strings = mv88e6320_stats_get_strings,
  3125. .stats_get_stats = mv88e6390_stats_get_stats,
  3126. .g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
  3127. .g1_set_egress_port = mv88e6390_g1_set_egress_port,
  3128. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  3129. .reset = mv88e6352_g1_reset,
  3130. };
  3131. static int mv88e6xxx_verify_madatory_ops(struct mv88e6xxx_chip *chip,
  3132. const struct mv88e6xxx_ops *ops)
  3133. {
  3134. if (!ops->port_set_frame_mode) {
  3135. dev_err(chip->dev, "Missing port_set_frame_mode");
  3136. return -EINVAL;
  3137. }
  3138. if (!ops->port_set_egress_unknowns) {
  3139. dev_err(chip->dev, "Missing port_set_egress_mode");
  3140. return -EINVAL;
  3141. }
  3142. return 0;
  3143. }
  3144. static const struct mv88e6xxx_info mv88e6xxx_table[] = {
  3145. [MV88E6085] = {
  3146. .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
  3147. .family = MV88E6XXX_FAMILY_6097,
  3148. .name = "Marvell 88E6085",
  3149. .num_databases = 4096,
  3150. .num_ports = 10,
  3151. .port_base_addr = 0x10,
  3152. .global1_addr = 0x1b,
  3153. .age_time_coeff = 15000,
  3154. .g1_irqs = 8,
  3155. .tag_protocol = DSA_TAG_PROTO_DSA,
  3156. .flags = MV88E6XXX_FLAGS_FAMILY_6097,
  3157. .ops = &mv88e6085_ops,
  3158. },
  3159. [MV88E6095] = {
  3160. .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
  3161. .family = MV88E6XXX_FAMILY_6095,
  3162. .name = "Marvell 88E6095/88E6095F",
  3163. .num_databases = 256,
  3164. .num_ports = 11,
  3165. .port_base_addr = 0x10,
  3166. .global1_addr = 0x1b,
  3167. .age_time_coeff = 15000,
  3168. .g1_irqs = 8,
  3169. .tag_protocol = DSA_TAG_PROTO_DSA,
  3170. .flags = MV88E6XXX_FLAGS_FAMILY_6095,
  3171. .ops = &mv88e6095_ops,
  3172. },
  3173. [MV88E6097] = {
  3174. .prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
  3175. .family = MV88E6XXX_FAMILY_6097,
  3176. .name = "Marvell 88E6097/88E6097F",
  3177. .num_databases = 4096,
  3178. .num_ports = 11,
  3179. .port_base_addr = 0x10,
  3180. .global1_addr = 0x1b,
  3181. .age_time_coeff = 15000,
  3182. .g1_irqs = 8,
  3183. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3184. .flags = MV88E6XXX_FLAGS_FAMILY_6097,
  3185. .ops = &mv88e6097_ops,
  3186. },
  3187. [MV88E6123] = {
  3188. .prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
  3189. .family = MV88E6XXX_FAMILY_6165,
  3190. .name = "Marvell 88E6123",
  3191. .num_databases = 4096,
  3192. .num_ports = 3,
  3193. .port_base_addr = 0x10,
  3194. .global1_addr = 0x1b,
  3195. .age_time_coeff = 15000,
  3196. .g1_irqs = 9,
  3197. .tag_protocol = DSA_TAG_PROTO_DSA,
  3198. .flags = MV88E6XXX_FLAGS_FAMILY_6165,
  3199. .ops = &mv88e6123_ops,
  3200. },
  3201. [MV88E6131] = {
  3202. .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
  3203. .family = MV88E6XXX_FAMILY_6185,
  3204. .name = "Marvell 88E6131",
  3205. .num_databases = 256,
  3206. .num_ports = 8,
  3207. .port_base_addr = 0x10,
  3208. .global1_addr = 0x1b,
  3209. .age_time_coeff = 15000,
  3210. .g1_irqs = 9,
  3211. .tag_protocol = DSA_TAG_PROTO_DSA,
  3212. .flags = MV88E6XXX_FLAGS_FAMILY_6185,
  3213. .ops = &mv88e6131_ops,
  3214. },
  3215. [MV88E6161] = {
  3216. .prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
  3217. .family = MV88E6XXX_FAMILY_6165,
  3218. .name = "Marvell 88E6161",
  3219. .num_databases = 4096,
  3220. .num_ports = 6,
  3221. .port_base_addr = 0x10,
  3222. .global1_addr = 0x1b,
  3223. .age_time_coeff = 15000,
  3224. .g1_irqs = 9,
  3225. .tag_protocol = DSA_TAG_PROTO_DSA,
  3226. .flags = MV88E6XXX_FLAGS_FAMILY_6165,
  3227. .ops = &mv88e6161_ops,
  3228. },
  3229. [MV88E6165] = {
  3230. .prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
  3231. .family = MV88E6XXX_FAMILY_6165,
  3232. .name = "Marvell 88E6165",
  3233. .num_databases = 4096,
  3234. .num_ports = 6,
  3235. .port_base_addr = 0x10,
  3236. .global1_addr = 0x1b,
  3237. .age_time_coeff = 15000,
  3238. .g1_irqs = 9,
  3239. .tag_protocol = DSA_TAG_PROTO_DSA,
  3240. .flags = MV88E6XXX_FLAGS_FAMILY_6165,
  3241. .ops = &mv88e6165_ops,
  3242. },
  3243. [MV88E6171] = {
  3244. .prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
  3245. .family = MV88E6XXX_FAMILY_6351,
  3246. .name = "Marvell 88E6171",
  3247. .num_databases = 4096,
  3248. .num_ports = 7,
  3249. .port_base_addr = 0x10,
  3250. .global1_addr = 0x1b,
  3251. .age_time_coeff = 15000,
  3252. .g1_irqs = 9,
  3253. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3254. .flags = MV88E6XXX_FLAGS_FAMILY_6351,
  3255. .ops = &mv88e6171_ops,
  3256. },
  3257. [MV88E6172] = {
  3258. .prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
  3259. .family = MV88E6XXX_FAMILY_6352,
  3260. .name = "Marvell 88E6172",
  3261. .num_databases = 4096,
  3262. .num_ports = 7,
  3263. .port_base_addr = 0x10,
  3264. .global1_addr = 0x1b,
  3265. .age_time_coeff = 15000,
  3266. .g1_irqs = 9,
  3267. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3268. .flags = MV88E6XXX_FLAGS_FAMILY_6352,
  3269. .ops = &mv88e6172_ops,
  3270. },
  3271. [MV88E6175] = {
  3272. .prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
  3273. .family = MV88E6XXX_FAMILY_6351,
  3274. .name = "Marvell 88E6175",
  3275. .num_databases = 4096,
  3276. .num_ports = 7,
  3277. .port_base_addr = 0x10,
  3278. .global1_addr = 0x1b,
  3279. .age_time_coeff = 15000,
  3280. .g1_irqs = 9,
  3281. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3282. .flags = MV88E6XXX_FLAGS_FAMILY_6351,
  3283. .ops = &mv88e6175_ops,
  3284. },
  3285. [MV88E6176] = {
  3286. .prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
  3287. .family = MV88E6XXX_FAMILY_6352,
  3288. .name = "Marvell 88E6176",
  3289. .num_databases = 4096,
  3290. .num_ports = 7,
  3291. .port_base_addr = 0x10,
  3292. .global1_addr = 0x1b,
  3293. .age_time_coeff = 15000,
  3294. .g1_irqs = 9,
  3295. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3296. .flags = MV88E6XXX_FLAGS_FAMILY_6352,
  3297. .ops = &mv88e6176_ops,
  3298. },
  3299. [MV88E6185] = {
  3300. .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
  3301. .family = MV88E6XXX_FAMILY_6185,
  3302. .name = "Marvell 88E6185",
  3303. .num_databases = 256,
  3304. .num_ports = 10,
  3305. .port_base_addr = 0x10,
  3306. .global1_addr = 0x1b,
  3307. .age_time_coeff = 15000,
  3308. .g1_irqs = 8,
  3309. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3310. .flags = MV88E6XXX_FLAGS_FAMILY_6185,
  3311. .ops = &mv88e6185_ops,
  3312. },
  3313. [MV88E6190] = {
  3314. .prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
  3315. .family = MV88E6XXX_FAMILY_6390,
  3316. .name = "Marvell 88E6190",
  3317. .num_databases = 4096,
  3318. .num_ports = 11, /* 10 + Z80 */
  3319. .port_base_addr = 0x0,
  3320. .global1_addr = 0x1b,
  3321. .tag_protocol = DSA_TAG_PROTO_DSA,
  3322. .age_time_coeff = 15000,
  3323. .g1_irqs = 9,
  3324. .flags = MV88E6XXX_FLAGS_FAMILY_6390,
  3325. .ops = &mv88e6190_ops,
  3326. },
  3327. [MV88E6190X] = {
  3328. .prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
  3329. .family = MV88E6XXX_FAMILY_6390,
  3330. .name = "Marvell 88E6190X",
  3331. .num_databases = 4096,
  3332. .num_ports = 11, /* 10 + Z80 */
  3333. .port_base_addr = 0x0,
  3334. .global1_addr = 0x1b,
  3335. .age_time_coeff = 15000,
  3336. .g1_irqs = 9,
  3337. .tag_protocol = DSA_TAG_PROTO_DSA,
  3338. .flags = MV88E6XXX_FLAGS_FAMILY_6390,
  3339. .ops = &mv88e6190x_ops,
  3340. },
  3341. [MV88E6191] = {
  3342. .prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
  3343. .family = MV88E6XXX_FAMILY_6390,
  3344. .name = "Marvell 88E6191",
  3345. .num_databases = 4096,
  3346. .num_ports = 11, /* 10 + Z80 */
  3347. .port_base_addr = 0x0,
  3348. .global1_addr = 0x1b,
  3349. .age_time_coeff = 15000,
  3350. .g1_irqs = 9,
  3351. .tag_protocol = DSA_TAG_PROTO_DSA,
  3352. .flags = MV88E6XXX_FLAGS_FAMILY_6390,
  3353. .ops = &mv88e6391_ops,
  3354. },
  3355. [MV88E6240] = {
  3356. .prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
  3357. .family = MV88E6XXX_FAMILY_6352,
  3358. .name = "Marvell 88E6240",
  3359. .num_databases = 4096,
  3360. .num_ports = 7,
  3361. .port_base_addr = 0x10,
  3362. .global1_addr = 0x1b,
  3363. .age_time_coeff = 15000,
  3364. .g1_irqs = 9,
  3365. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3366. .flags = MV88E6XXX_FLAGS_FAMILY_6352,
  3367. .ops = &mv88e6240_ops,
  3368. },
  3369. [MV88E6290] = {
  3370. .prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
  3371. .family = MV88E6XXX_FAMILY_6390,
  3372. .name = "Marvell 88E6290",
  3373. .num_databases = 4096,
  3374. .num_ports = 11, /* 10 + Z80 */
  3375. .port_base_addr = 0x0,
  3376. .global1_addr = 0x1b,
  3377. .age_time_coeff = 15000,
  3378. .g1_irqs = 9,
  3379. .tag_protocol = DSA_TAG_PROTO_DSA,
  3380. .flags = MV88E6XXX_FLAGS_FAMILY_6390,
  3381. .ops = &mv88e6290_ops,
  3382. },
  3383. [MV88E6320] = {
  3384. .prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
  3385. .family = MV88E6XXX_FAMILY_6320,
  3386. .name = "Marvell 88E6320",
  3387. .num_databases = 4096,
  3388. .num_ports = 7,
  3389. .port_base_addr = 0x10,
  3390. .global1_addr = 0x1b,
  3391. .age_time_coeff = 15000,
  3392. .g1_irqs = 8,
  3393. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3394. .flags = MV88E6XXX_FLAGS_FAMILY_6320,
  3395. .ops = &mv88e6320_ops,
  3396. },
  3397. [MV88E6321] = {
  3398. .prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
  3399. .family = MV88E6XXX_FAMILY_6320,
  3400. .name = "Marvell 88E6321",
  3401. .num_databases = 4096,
  3402. .num_ports = 7,
  3403. .port_base_addr = 0x10,
  3404. .global1_addr = 0x1b,
  3405. .age_time_coeff = 15000,
  3406. .g1_irqs = 8,
  3407. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3408. .flags = MV88E6XXX_FLAGS_FAMILY_6320,
  3409. .ops = &mv88e6321_ops,
  3410. },
  3411. [MV88E6350] = {
  3412. .prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
  3413. .family = MV88E6XXX_FAMILY_6351,
  3414. .name = "Marvell 88E6350",
  3415. .num_databases = 4096,
  3416. .num_ports = 7,
  3417. .port_base_addr = 0x10,
  3418. .global1_addr = 0x1b,
  3419. .age_time_coeff = 15000,
  3420. .g1_irqs = 9,
  3421. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3422. .flags = MV88E6XXX_FLAGS_FAMILY_6351,
  3423. .ops = &mv88e6350_ops,
  3424. },
  3425. [MV88E6351] = {
  3426. .prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
  3427. .family = MV88E6XXX_FAMILY_6351,
  3428. .name = "Marvell 88E6351",
  3429. .num_databases = 4096,
  3430. .num_ports = 7,
  3431. .port_base_addr = 0x10,
  3432. .global1_addr = 0x1b,
  3433. .age_time_coeff = 15000,
  3434. .g1_irqs = 9,
  3435. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3436. .flags = MV88E6XXX_FLAGS_FAMILY_6351,
  3437. .ops = &mv88e6351_ops,
  3438. },
  3439. [MV88E6352] = {
  3440. .prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
  3441. .family = MV88E6XXX_FAMILY_6352,
  3442. .name = "Marvell 88E6352",
  3443. .num_databases = 4096,
  3444. .num_ports = 7,
  3445. .port_base_addr = 0x10,
  3446. .global1_addr = 0x1b,
  3447. .age_time_coeff = 15000,
  3448. .g1_irqs = 9,
  3449. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3450. .flags = MV88E6XXX_FLAGS_FAMILY_6352,
  3451. .ops = &mv88e6352_ops,
  3452. },
  3453. [MV88E6390] = {
  3454. .prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
  3455. .family = MV88E6XXX_FAMILY_6390,
  3456. .name = "Marvell 88E6390",
  3457. .num_databases = 4096,
  3458. .num_ports = 11, /* 10 + Z80 */
  3459. .port_base_addr = 0x0,
  3460. .global1_addr = 0x1b,
  3461. .age_time_coeff = 15000,
  3462. .g1_irqs = 9,
  3463. .tag_protocol = DSA_TAG_PROTO_DSA,
  3464. .flags = MV88E6XXX_FLAGS_FAMILY_6390,
  3465. .ops = &mv88e6390_ops,
  3466. },
  3467. [MV88E6390X] = {
  3468. .prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
  3469. .family = MV88E6XXX_FAMILY_6390,
  3470. .name = "Marvell 88E6390X",
  3471. .num_databases = 4096,
  3472. .num_ports = 11, /* 10 + Z80 */
  3473. .port_base_addr = 0x0,
  3474. .global1_addr = 0x1b,
  3475. .age_time_coeff = 15000,
  3476. .g1_irqs = 9,
  3477. .tag_protocol = DSA_TAG_PROTO_DSA,
  3478. .flags = MV88E6XXX_FLAGS_FAMILY_6390,
  3479. .ops = &mv88e6390x_ops,
  3480. },
  3481. };
  3482. static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
  3483. {
  3484. int i;
  3485. for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
  3486. if (mv88e6xxx_table[i].prod_num == prod_num)
  3487. return &mv88e6xxx_table[i];
  3488. return NULL;
  3489. }
  3490. static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
  3491. {
  3492. const struct mv88e6xxx_info *info;
  3493. unsigned int prod_num, rev;
  3494. u16 id;
  3495. int err;
  3496. mutex_lock(&chip->reg_lock);
  3497. err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
  3498. mutex_unlock(&chip->reg_lock);
  3499. if (err)
  3500. return err;
  3501. prod_num = (id & 0xfff0) >> 4;
  3502. rev = id & 0x000f;
  3503. info = mv88e6xxx_lookup_info(prod_num);
  3504. if (!info)
  3505. return -ENODEV;
  3506. /* Update the compatible info with the probed one */
  3507. chip->info = info;
  3508. err = mv88e6xxx_g2_require(chip);
  3509. if (err)
  3510. return err;
  3511. dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
  3512. chip->info->prod_num, chip->info->name, rev);
  3513. return 0;
  3514. }
  3515. static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
  3516. {
  3517. struct mv88e6xxx_chip *chip;
  3518. chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
  3519. if (!chip)
  3520. return NULL;
  3521. chip->dev = dev;
  3522. mutex_init(&chip->reg_lock);
  3523. return chip;
  3524. }
  3525. static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
  3526. {
  3527. if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
  3528. mv88e6xxx_ppu_state_init(chip);
  3529. }
  3530. static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
  3531. {
  3532. if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
  3533. mv88e6xxx_ppu_state_destroy(chip);
  3534. }
  3535. static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
  3536. struct mii_bus *bus, int sw_addr)
  3537. {
  3538. /* ADDR[0] pin is unavailable externally and considered zero */
  3539. if (sw_addr & 0x1)
  3540. return -EINVAL;
  3541. if (sw_addr == 0)
  3542. chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
  3543. else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
  3544. chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
  3545. else
  3546. return -EINVAL;
  3547. chip->bus = bus;
  3548. chip->sw_addr = sw_addr;
  3549. return 0;
  3550. }
  3551. static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
  3552. {
  3553. struct mv88e6xxx_chip *chip = ds->priv;
  3554. return chip->info->tag_protocol;
  3555. }
  3556. static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
  3557. struct device *host_dev, int sw_addr,
  3558. void **priv)
  3559. {
  3560. struct mv88e6xxx_chip *chip;
  3561. struct mii_bus *bus;
  3562. int err;
  3563. bus = dsa_host_dev_to_mii_bus(host_dev);
  3564. if (!bus)
  3565. return NULL;
  3566. chip = mv88e6xxx_alloc_chip(dsa_dev);
  3567. if (!chip)
  3568. return NULL;
  3569. /* Legacy SMI probing will only support chips similar to 88E6085 */
  3570. chip->info = &mv88e6xxx_table[MV88E6085];
  3571. err = mv88e6xxx_smi_init(chip, bus, sw_addr);
  3572. if (err)
  3573. goto free;
  3574. err = mv88e6xxx_detect(chip);
  3575. if (err)
  3576. goto free;
  3577. mutex_lock(&chip->reg_lock);
  3578. err = mv88e6xxx_switch_reset(chip);
  3579. mutex_unlock(&chip->reg_lock);
  3580. if (err)
  3581. goto free;
  3582. mv88e6xxx_phy_init(chip);
  3583. err = mv88e6xxx_mdio_register(chip, NULL);
  3584. if (err)
  3585. goto free;
  3586. *priv = chip;
  3587. return chip->info->name;
  3588. free:
  3589. devm_kfree(dsa_dev, chip);
  3590. return NULL;
  3591. }
  3592. static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
  3593. const struct switchdev_obj_port_mdb *mdb,
  3594. struct switchdev_trans *trans)
  3595. {
  3596. /* We don't need any dynamic resource from the kernel (yet),
  3597. * so skip the prepare phase.
  3598. */
  3599. return 0;
  3600. }
  3601. static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
  3602. const struct switchdev_obj_port_mdb *mdb,
  3603. struct switchdev_trans *trans)
  3604. {
  3605. struct mv88e6xxx_chip *chip = ds->priv;
  3606. mutex_lock(&chip->reg_lock);
  3607. if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
  3608. GLOBAL_ATU_DATA_STATE_MC_STATIC))
  3609. netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
  3610. mutex_unlock(&chip->reg_lock);
  3611. }
  3612. static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
  3613. const struct switchdev_obj_port_mdb *mdb)
  3614. {
  3615. struct mv88e6xxx_chip *chip = ds->priv;
  3616. int err;
  3617. mutex_lock(&chip->reg_lock);
  3618. err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
  3619. GLOBAL_ATU_DATA_STATE_UNUSED);
  3620. mutex_unlock(&chip->reg_lock);
  3621. return err;
  3622. }
  3623. static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
  3624. struct switchdev_obj_port_mdb *mdb,
  3625. int (*cb)(struct switchdev_obj *obj))
  3626. {
  3627. struct mv88e6xxx_chip *chip = ds->priv;
  3628. int err;
  3629. mutex_lock(&chip->reg_lock);
  3630. err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
  3631. mutex_unlock(&chip->reg_lock);
  3632. return err;
  3633. }
  3634. static struct dsa_switch_ops mv88e6xxx_switch_ops = {
  3635. .probe = mv88e6xxx_drv_probe,
  3636. .get_tag_protocol = mv88e6xxx_get_tag_protocol,
  3637. .setup = mv88e6xxx_setup,
  3638. .set_addr = mv88e6xxx_set_addr,
  3639. .adjust_link = mv88e6xxx_adjust_link,
  3640. .get_strings = mv88e6xxx_get_strings,
  3641. .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
  3642. .get_sset_count = mv88e6xxx_get_sset_count,
  3643. .set_eee = mv88e6xxx_set_eee,
  3644. .get_eee = mv88e6xxx_get_eee,
  3645. #ifdef CONFIG_NET_DSA_HWMON
  3646. .get_temp = mv88e6xxx_get_temp,
  3647. .get_temp_limit = mv88e6xxx_get_temp_limit,
  3648. .set_temp_limit = mv88e6xxx_set_temp_limit,
  3649. .get_temp_alarm = mv88e6xxx_get_temp_alarm,
  3650. #endif
  3651. .get_eeprom_len = mv88e6xxx_get_eeprom_len,
  3652. .get_eeprom = mv88e6xxx_get_eeprom,
  3653. .set_eeprom = mv88e6xxx_set_eeprom,
  3654. .get_regs_len = mv88e6xxx_get_regs_len,
  3655. .get_regs = mv88e6xxx_get_regs,
  3656. .set_ageing_time = mv88e6xxx_set_ageing_time,
  3657. .port_bridge_join = mv88e6xxx_port_bridge_join,
  3658. .port_bridge_leave = mv88e6xxx_port_bridge_leave,
  3659. .port_stp_state_set = mv88e6xxx_port_stp_state_set,
  3660. .port_fast_age = mv88e6xxx_port_fast_age,
  3661. .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
  3662. .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
  3663. .port_vlan_add = mv88e6xxx_port_vlan_add,
  3664. .port_vlan_del = mv88e6xxx_port_vlan_del,
  3665. .port_vlan_dump = mv88e6xxx_port_vlan_dump,
  3666. .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
  3667. .port_fdb_add = mv88e6xxx_port_fdb_add,
  3668. .port_fdb_del = mv88e6xxx_port_fdb_del,
  3669. .port_fdb_dump = mv88e6xxx_port_fdb_dump,
  3670. .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
  3671. .port_mdb_add = mv88e6xxx_port_mdb_add,
  3672. .port_mdb_del = mv88e6xxx_port_mdb_del,
  3673. .port_mdb_dump = mv88e6xxx_port_mdb_dump,
  3674. };
  3675. static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip,
  3676. struct device_node *np)
  3677. {
  3678. struct device *dev = chip->dev;
  3679. struct dsa_switch *ds;
  3680. ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
  3681. if (!ds)
  3682. return -ENOMEM;
  3683. ds->dev = dev;
  3684. ds->priv = chip;
  3685. ds->ops = &mv88e6xxx_switch_ops;
  3686. dev_set_drvdata(dev, ds);
  3687. return dsa_register_switch(ds, np);
  3688. }
  3689. static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
  3690. {
  3691. dsa_unregister_switch(chip->ds);
  3692. }
  3693. static int mv88e6xxx_probe(struct mdio_device *mdiodev)
  3694. {
  3695. struct device *dev = &mdiodev->dev;
  3696. struct device_node *np = dev->of_node;
  3697. const struct mv88e6xxx_info *compat_info;
  3698. struct mv88e6xxx_chip *chip;
  3699. u32 eeprom_len;
  3700. int err;
  3701. compat_info = of_device_get_match_data(dev);
  3702. if (!compat_info)
  3703. return -EINVAL;
  3704. chip = mv88e6xxx_alloc_chip(dev);
  3705. if (!chip)
  3706. return -ENOMEM;
  3707. chip->info = compat_info;
  3708. err = mv88e6xxx_verify_madatory_ops(chip, chip->info->ops);
  3709. if (err)
  3710. return err;
  3711. err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
  3712. if (err)
  3713. return err;
  3714. chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
  3715. if (IS_ERR(chip->reset))
  3716. return PTR_ERR(chip->reset);
  3717. err = mv88e6xxx_detect(chip);
  3718. if (err)
  3719. return err;
  3720. mv88e6xxx_phy_init(chip);
  3721. if (chip->info->ops->get_eeprom &&
  3722. !of_property_read_u32(np, "eeprom-length", &eeprom_len))
  3723. chip->eeprom_len = eeprom_len;
  3724. mutex_lock(&chip->reg_lock);
  3725. err = mv88e6xxx_switch_reset(chip);
  3726. mutex_unlock(&chip->reg_lock);
  3727. if (err)
  3728. goto out;
  3729. chip->irq = of_irq_get(np, 0);
  3730. if (chip->irq == -EPROBE_DEFER) {
  3731. err = chip->irq;
  3732. goto out;
  3733. }
  3734. if (chip->irq > 0) {
  3735. /* Has to be performed before the MDIO bus is created,
  3736. * because the PHYs will link there interrupts to these
  3737. * interrupt controllers
  3738. */
  3739. mutex_lock(&chip->reg_lock);
  3740. err = mv88e6xxx_g1_irq_setup(chip);
  3741. mutex_unlock(&chip->reg_lock);
  3742. if (err)
  3743. goto out;
  3744. if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
  3745. err = mv88e6xxx_g2_irq_setup(chip);
  3746. if (err)
  3747. goto out_g1_irq;
  3748. }
  3749. }
  3750. err = mv88e6xxx_mdio_register(chip, np);
  3751. if (err)
  3752. goto out_g2_irq;
  3753. err = mv88e6xxx_register_switch(chip, np);
  3754. if (err)
  3755. goto out_mdio;
  3756. return 0;
  3757. out_mdio:
  3758. mv88e6xxx_mdio_unregister(chip);
  3759. out_g2_irq:
  3760. if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
  3761. mv88e6xxx_g2_irq_free(chip);
  3762. out_g1_irq:
  3763. if (chip->irq > 0) {
  3764. mutex_lock(&chip->reg_lock);
  3765. mv88e6xxx_g1_irq_free(chip);
  3766. mutex_unlock(&chip->reg_lock);
  3767. }
  3768. out:
  3769. return err;
  3770. }
  3771. static void mv88e6xxx_remove(struct mdio_device *mdiodev)
  3772. {
  3773. struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
  3774. struct mv88e6xxx_chip *chip = ds->priv;
  3775. mv88e6xxx_phy_destroy(chip);
  3776. mv88e6xxx_unregister_switch(chip);
  3777. mv88e6xxx_mdio_unregister(chip);
  3778. if (chip->irq > 0) {
  3779. if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
  3780. mv88e6xxx_g2_irq_free(chip);
  3781. mv88e6xxx_g1_irq_free(chip);
  3782. }
  3783. }
  3784. static const struct of_device_id mv88e6xxx_of_match[] = {
  3785. {
  3786. .compatible = "marvell,mv88e6085",
  3787. .data = &mv88e6xxx_table[MV88E6085],
  3788. },
  3789. {
  3790. .compatible = "marvell,mv88e6190",
  3791. .data = &mv88e6xxx_table[MV88E6190],
  3792. },
  3793. { /* sentinel */ },
  3794. };
  3795. MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
  3796. static struct mdio_driver mv88e6xxx_driver = {
  3797. .probe = mv88e6xxx_probe,
  3798. .remove = mv88e6xxx_remove,
  3799. .mdiodrv.driver = {
  3800. .name = "mv88e6085",
  3801. .of_match_table = mv88e6xxx_of_match,
  3802. },
  3803. };
  3804. static int __init mv88e6xxx_init(void)
  3805. {
  3806. register_switch_driver(&mv88e6xxx_switch_ops);
  3807. return mdio_driver_register(&mv88e6xxx_driver);
  3808. }
  3809. module_init(mv88e6xxx_init);
  3810. static void __exit mv88e6xxx_cleanup(void)
  3811. {
  3812. mdio_driver_unregister(&mv88e6xxx_driver);
  3813. unregister_switch_driver(&mv88e6xxx_switch_ops);
  3814. }
  3815. module_exit(mv88e6xxx_cleanup);
  3816. MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
  3817. MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
  3818. MODULE_LICENSE("GPL");