brcmnand.c 69 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563
  1. /*
  2. * Copyright © 2010-2015 Broadcom Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/clk.h>
  14. #include <linux/version.h>
  15. #include <linux/module.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/device.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/err.h>
  21. #include <linux/completion.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/ioport.h>
  26. #include <linux/bug.h>
  27. #include <linux/kernel.h>
  28. #include <linux/bitops.h>
  29. #include <linux/mm.h>
  30. #include <linux/mtd/mtd.h>
  31. #include <linux/mtd/nand.h>
  32. #include <linux/mtd/partitions.h>
  33. #include <linux/of.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/slab.h>
  36. #include <linux/list.h>
  37. #include <linux/log2.h>
  38. #include "brcmnand.h"
  39. /*
  40. * This flag controls if WP stays on between erase/write commands to mitigate
  41. * flash corruption due to power glitches. Values:
  42. * 0: NAND_WP is not used or not available
  43. * 1: NAND_WP is set by default, cleared for erase/write operations
  44. * 2: NAND_WP is always cleared
  45. */
  46. static int wp_on = 1;
  47. module_param(wp_on, int, 0444);
  48. /***********************************************************************
  49. * Definitions
  50. ***********************************************************************/
  51. #define DRV_NAME "brcmnand"
  52. #define CMD_NULL 0x00
  53. #define CMD_PAGE_READ 0x01
  54. #define CMD_SPARE_AREA_READ 0x02
  55. #define CMD_STATUS_READ 0x03
  56. #define CMD_PROGRAM_PAGE 0x04
  57. #define CMD_PROGRAM_SPARE_AREA 0x05
  58. #define CMD_COPY_BACK 0x06
  59. #define CMD_DEVICE_ID_READ 0x07
  60. #define CMD_BLOCK_ERASE 0x08
  61. #define CMD_FLASH_RESET 0x09
  62. #define CMD_BLOCKS_LOCK 0x0a
  63. #define CMD_BLOCKS_LOCK_DOWN 0x0b
  64. #define CMD_BLOCKS_UNLOCK 0x0c
  65. #define CMD_READ_BLOCKS_LOCK_STATUS 0x0d
  66. #define CMD_PARAMETER_READ 0x0e
  67. #define CMD_PARAMETER_CHANGE_COL 0x0f
  68. #define CMD_LOW_LEVEL_OP 0x10
  69. struct brcm_nand_dma_desc {
  70. u32 next_desc;
  71. u32 next_desc_ext;
  72. u32 cmd_irq;
  73. u32 dram_addr;
  74. u32 dram_addr_ext;
  75. u32 tfr_len;
  76. u32 total_len;
  77. u32 flash_addr;
  78. u32 flash_addr_ext;
  79. u32 cs;
  80. u32 pad2[5];
  81. u32 status_valid;
  82. } __packed;
  83. /* Bitfields for brcm_nand_dma_desc::status_valid */
  84. #define FLASH_DMA_ECC_ERROR (1 << 8)
  85. #define FLASH_DMA_CORR_ERROR (1 << 9)
  86. /* 512B flash cache in the NAND controller HW */
  87. #define FC_SHIFT 9U
  88. #define FC_BYTES 512U
  89. #define FC_WORDS (FC_BYTES >> 2)
  90. #define BRCMNAND_MIN_PAGESIZE 512
  91. #define BRCMNAND_MIN_BLOCKSIZE (8 * 1024)
  92. #define BRCMNAND_MIN_DEVSIZE (4ULL * 1024 * 1024)
  93. /* Controller feature flags */
  94. enum {
  95. BRCMNAND_HAS_1K_SECTORS = BIT(0),
  96. BRCMNAND_HAS_PREFETCH = BIT(1),
  97. BRCMNAND_HAS_CACHE_MODE = BIT(2),
  98. BRCMNAND_HAS_WP = BIT(3),
  99. };
  100. struct brcmnand_controller {
  101. struct device *dev;
  102. struct nand_hw_control controller;
  103. void __iomem *nand_base;
  104. void __iomem *nand_fc; /* flash cache */
  105. void __iomem *flash_dma_base;
  106. unsigned int irq;
  107. unsigned int dma_irq;
  108. int nand_version;
  109. /* Some SoCs provide custom interrupt status register(s) */
  110. struct brcmnand_soc *soc;
  111. /* Some SoCs have a gateable clock for the controller */
  112. struct clk *clk;
  113. int cmd_pending;
  114. bool dma_pending;
  115. struct completion done;
  116. struct completion dma_done;
  117. /* List of NAND hosts (one for each chip-select) */
  118. struct list_head host_list;
  119. struct brcm_nand_dma_desc *dma_desc;
  120. dma_addr_t dma_pa;
  121. /* in-memory cache of the FLASH_CACHE, used only for some commands */
  122. u8 flash_cache[FC_BYTES];
  123. /* Controller revision details */
  124. const u16 *reg_offsets;
  125. unsigned int reg_spacing; /* between CS1, CS2, ... regs */
  126. const u8 *cs_offsets; /* within each chip-select */
  127. const u8 *cs0_offsets; /* within CS0, if different */
  128. unsigned int max_block_size;
  129. const unsigned int *block_sizes;
  130. unsigned int max_page_size;
  131. const unsigned int *page_sizes;
  132. unsigned int max_oob;
  133. u32 features;
  134. /* for low-power standby/resume only */
  135. u32 nand_cs_nand_select;
  136. u32 nand_cs_nand_xor;
  137. u32 corr_stat_threshold;
  138. u32 flash_dma_mode;
  139. };
  140. struct brcmnand_cfg {
  141. u64 device_size;
  142. unsigned int block_size;
  143. unsigned int page_size;
  144. unsigned int spare_area_size;
  145. unsigned int device_width;
  146. unsigned int col_adr_bytes;
  147. unsigned int blk_adr_bytes;
  148. unsigned int ful_adr_bytes;
  149. unsigned int sector_size_1k;
  150. unsigned int ecc_level;
  151. /* use for low-power standby/resume only */
  152. u32 acc_control;
  153. u32 config;
  154. u32 config_ext;
  155. u32 timing_1;
  156. u32 timing_2;
  157. };
  158. struct brcmnand_host {
  159. struct list_head node;
  160. struct nand_chip chip;
  161. struct platform_device *pdev;
  162. int cs;
  163. unsigned int last_cmd;
  164. unsigned int last_byte;
  165. u64 last_addr;
  166. struct brcmnand_cfg hwcfg;
  167. struct brcmnand_controller *ctrl;
  168. };
  169. enum brcmnand_reg {
  170. BRCMNAND_CMD_START = 0,
  171. BRCMNAND_CMD_EXT_ADDRESS,
  172. BRCMNAND_CMD_ADDRESS,
  173. BRCMNAND_INTFC_STATUS,
  174. BRCMNAND_CS_SELECT,
  175. BRCMNAND_CS_XOR,
  176. BRCMNAND_LL_OP,
  177. BRCMNAND_CS0_BASE,
  178. BRCMNAND_CS1_BASE, /* CS1 regs, if non-contiguous */
  179. BRCMNAND_CORR_THRESHOLD,
  180. BRCMNAND_CORR_THRESHOLD_EXT,
  181. BRCMNAND_UNCORR_COUNT,
  182. BRCMNAND_CORR_COUNT,
  183. BRCMNAND_CORR_EXT_ADDR,
  184. BRCMNAND_CORR_ADDR,
  185. BRCMNAND_UNCORR_EXT_ADDR,
  186. BRCMNAND_UNCORR_ADDR,
  187. BRCMNAND_SEMAPHORE,
  188. BRCMNAND_ID,
  189. BRCMNAND_ID_EXT,
  190. BRCMNAND_LL_RDATA,
  191. BRCMNAND_OOB_READ_BASE,
  192. BRCMNAND_OOB_READ_10_BASE, /* offset 0x10, if non-contiguous */
  193. BRCMNAND_OOB_WRITE_BASE,
  194. BRCMNAND_OOB_WRITE_10_BASE, /* offset 0x10, if non-contiguous */
  195. BRCMNAND_FC_BASE,
  196. };
  197. /* BRCMNAND v4.0 */
  198. static const u16 brcmnand_regs_v40[] = {
  199. [BRCMNAND_CMD_START] = 0x04,
  200. [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
  201. [BRCMNAND_CMD_ADDRESS] = 0x0c,
  202. [BRCMNAND_INTFC_STATUS] = 0x6c,
  203. [BRCMNAND_CS_SELECT] = 0x14,
  204. [BRCMNAND_CS_XOR] = 0x18,
  205. [BRCMNAND_LL_OP] = 0x178,
  206. [BRCMNAND_CS0_BASE] = 0x40,
  207. [BRCMNAND_CS1_BASE] = 0xd0,
  208. [BRCMNAND_CORR_THRESHOLD] = 0x84,
  209. [BRCMNAND_CORR_THRESHOLD_EXT] = 0,
  210. [BRCMNAND_UNCORR_COUNT] = 0,
  211. [BRCMNAND_CORR_COUNT] = 0,
  212. [BRCMNAND_CORR_EXT_ADDR] = 0x70,
  213. [BRCMNAND_CORR_ADDR] = 0x74,
  214. [BRCMNAND_UNCORR_EXT_ADDR] = 0x78,
  215. [BRCMNAND_UNCORR_ADDR] = 0x7c,
  216. [BRCMNAND_SEMAPHORE] = 0x58,
  217. [BRCMNAND_ID] = 0x60,
  218. [BRCMNAND_ID_EXT] = 0x64,
  219. [BRCMNAND_LL_RDATA] = 0x17c,
  220. [BRCMNAND_OOB_READ_BASE] = 0x20,
  221. [BRCMNAND_OOB_READ_10_BASE] = 0x130,
  222. [BRCMNAND_OOB_WRITE_BASE] = 0x30,
  223. [BRCMNAND_OOB_WRITE_10_BASE] = 0,
  224. [BRCMNAND_FC_BASE] = 0x200,
  225. };
  226. /* BRCMNAND v5.0 */
  227. static const u16 brcmnand_regs_v50[] = {
  228. [BRCMNAND_CMD_START] = 0x04,
  229. [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
  230. [BRCMNAND_CMD_ADDRESS] = 0x0c,
  231. [BRCMNAND_INTFC_STATUS] = 0x6c,
  232. [BRCMNAND_CS_SELECT] = 0x14,
  233. [BRCMNAND_CS_XOR] = 0x18,
  234. [BRCMNAND_LL_OP] = 0x178,
  235. [BRCMNAND_CS0_BASE] = 0x40,
  236. [BRCMNAND_CS1_BASE] = 0xd0,
  237. [BRCMNAND_CORR_THRESHOLD] = 0x84,
  238. [BRCMNAND_CORR_THRESHOLD_EXT] = 0,
  239. [BRCMNAND_UNCORR_COUNT] = 0,
  240. [BRCMNAND_CORR_COUNT] = 0,
  241. [BRCMNAND_CORR_EXT_ADDR] = 0x70,
  242. [BRCMNAND_CORR_ADDR] = 0x74,
  243. [BRCMNAND_UNCORR_EXT_ADDR] = 0x78,
  244. [BRCMNAND_UNCORR_ADDR] = 0x7c,
  245. [BRCMNAND_SEMAPHORE] = 0x58,
  246. [BRCMNAND_ID] = 0x60,
  247. [BRCMNAND_ID_EXT] = 0x64,
  248. [BRCMNAND_LL_RDATA] = 0x17c,
  249. [BRCMNAND_OOB_READ_BASE] = 0x20,
  250. [BRCMNAND_OOB_READ_10_BASE] = 0x130,
  251. [BRCMNAND_OOB_WRITE_BASE] = 0x30,
  252. [BRCMNAND_OOB_WRITE_10_BASE] = 0x140,
  253. [BRCMNAND_FC_BASE] = 0x200,
  254. };
  255. /* BRCMNAND v6.0 - v7.1 */
  256. static const u16 brcmnand_regs_v60[] = {
  257. [BRCMNAND_CMD_START] = 0x04,
  258. [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
  259. [BRCMNAND_CMD_ADDRESS] = 0x0c,
  260. [BRCMNAND_INTFC_STATUS] = 0x14,
  261. [BRCMNAND_CS_SELECT] = 0x18,
  262. [BRCMNAND_CS_XOR] = 0x1c,
  263. [BRCMNAND_LL_OP] = 0x20,
  264. [BRCMNAND_CS0_BASE] = 0x50,
  265. [BRCMNAND_CS1_BASE] = 0,
  266. [BRCMNAND_CORR_THRESHOLD] = 0xc0,
  267. [BRCMNAND_CORR_THRESHOLD_EXT] = 0xc4,
  268. [BRCMNAND_UNCORR_COUNT] = 0xfc,
  269. [BRCMNAND_CORR_COUNT] = 0x100,
  270. [BRCMNAND_CORR_EXT_ADDR] = 0x10c,
  271. [BRCMNAND_CORR_ADDR] = 0x110,
  272. [BRCMNAND_UNCORR_EXT_ADDR] = 0x114,
  273. [BRCMNAND_UNCORR_ADDR] = 0x118,
  274. [BRCMNAND_SEMAPHORE] = 0x150,
  275. [BRCMNAND_ID] = 0x194,
  276. [BRCMNAND_ID_EXT] = 0x198,
  277. [BRCMNAND_LL_RDATA] = 0x19c,
  278. [BRCMNAND_OOB_READ_BASE] = 0x200,
  279. [BRCMNAND_OOB_READ_10_BASE] = 0,
  280. [BRCMNAND_OOB_WRITE_BASE] = 0x280,
  281. [BRCMNAND_OOB_WRITE_10_BASE] = 0,
  282. [BRCMNAND_FC_BASE] = 0x400,
  283. };
  284. /* BRCMNAND v7.1 */
  285. static const u16 brcmnand_regs_v71[] = {
  286. [BRCMNAND_CMD_START] = 0x04,
  287. [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
  288. [BRCMNAND_CMD_ADDRESS] = 0x0c,
  289. [BRCMNAND_INTFC_STATUS] = 0x14,
  290. [BRCMNAND_CS_SELECT] = 0x18,
  291. [BRCMNAND_CS_XOR] = 0x1c,
  292. [BRCMNAND_LL_OP] = 0x20,
  293. [BRCMNAND_CS0_BASE] = 0x50,
  294. [BRCMNAND_CS1_BASE] = 0,
  295. [BRCMNAND_CORR_THRESHOLD] = 0xdc,
  296. [BRCMNAND_CORR_THRESHOLD_EXT] = 0xe0,
  297. [BRCMNAND_UNCORR_COUNT] = 0xfc,
  298. [BRCMNAND_CORR_COUNT] = 0x100,
  299. [BRCMNAND_CORR_EXT_ADDR] = 0x10c,
  300. [BRCMNAND_CORR_ADDR] = 0x110,
  301. [BRCMNAND_UNCORR_EXT_ADDR] = 0x114,
  302. [BRCMNAND_UNCORR_ADDR] = 0x118,
  303. [BRCMNAND_SEMAPHORE] = 0x150,
  304. [BRCMNAND_ID] = 0x194,
  305. [BRCMNAND_ID_EXT] = 0x198,
  306. [BRCMNAND_LL_RDATA] = 0x19c,
  307. [BRCMNAND_OOB_READ_BASE] = 0x200,
  308. [BRCMNAND_OOB_READ_10_BASE] = 0,
  309. [BRCMNAND_OOB_WRITE_BASE] = 0x280,
  310. [BRCMNAND_OOB_WRITE_10_BASE] = 0,
  311. [BRCMNAND_FC_BASE] = 0x400,
  312. };
  313. /* BRCMNAND v7.2 */
  314. static const u16 brcmnand_regs_v72[] = {
  315. [BRCMNAND_CMD_START] = 0x04,
  316. [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
  317. [BRCMNAND_CMD_ADDRESS] = 0x0c,
  318. [BRCMNAND_INTFC_STATUS] = 0x14,
  319. [BRCMNAND_CS_SELECT] = 0x18,
  320. [BRCMNAND_CS_XOR] = 0x1c,
  321. [BRCMNAND_LL_OP] = 0x20,
  322. [BRCMNAND_CS0_BASE] = 0x50,
  323. [BRCMNAND_CS1_BASE] = 0,
  324. [BRCMNAND_CORR_THRESHOLD] = 0xdc,
  325. [BRCMNAND_CORR_THRESHOLD_EXT] = 0xe0,
  326. [BRCMNAND_UNCORR_COUNT] = 0xfc,
  327. [BRCMNAND_CORR_COUNT] = 0x100,
  328. [BRCMNAND_CORR_EXT_ADDR] = 0x10c,
  329. [BRCMNAND_CORR_ADDR] = 0x110,
  330. [BRCMNAND_UNCORR_EXT_ADDR] = 0x114,
  331. [BRCMNAND_UNCORR_ADDR] = 0x118,
  332. [BRCMNAND_SEMAPHORE] = 0x150,
  333. [BRCMNAND_ID] = 0x194,
  334. [BRCMNAND_ID_EXT] = 0x198,
  335. [BRCMNAND_LL_RDATA] = 0x19c,
  336. [BRCMNAND_OOB_READ_BASE] = 0x200,
  337. [BRCMNAND_OOB_READ_10_BASE] = 0,
  338. [BRCMNAND_OOB_WRITE_BASE] = 0x400,
  339. [BRCMNAND_OOB_WRITE_10_BASE] = 0,
  340. [BRCMNAND_FC_BASE] = 0x600,
  341. };
  342. enum brcmnand_cs_reg {
  343. BRCMNAND_CS_CFG_EXT = 0,
  344. BRCMNAND_CS_CFG,
  345. BRCMNAND_CS_ACC_CONTROL,
  346. BRCMNAND_CS_TIMING1,
  347. BRCMNAND_CS_TIMING2,
  348. };
  349. /* Per chip-select offsets for v7.1 */
  350. static const u8 brcmnand_cs_offsets_v71[] = {
  351. [BRCMNAND_CS_ACC_CONTROL] = 0x00,
  352. [BRCMNAND_CS_CFG_EXT] = 0x04,
  353. [BRCMNAND_CS_CFG] = 0x08,
  354. [BRCMNAND_CS_TIMING1] = 0x0c,
  355. [BRCMNAND_CS_TIMING2] = 0x10,
  356. };
  357. /* Per chip-select offsets for pre v7.1, except CS0 on <= v5.0 */
  358. static const u8 brcmnand_cs_offsets[] = {
  359. [BRCMNAND_CS_ACC_CONTROL] = 0x00,
  360. [BRCMNAND_CS_CFG_EXT] = 0x04,
  361. [BRCMNAND_CS_CFG] = 0x04,
  362. [BRCMNAND_CS_TIMING1] = 0x08,
  363. [BRCMNAND_CS_TIMING2] = 0x0c,
  364. };
  365. /* Per chip-select offset for <= v5.0 on CS0 only */
  366. static const u8 brcmnand_cs_offsets_cs0[] = {
  367. [BRCMNAND_CS_ACC_CONTROL] = 0x00,
  368. [BRCMNAND_CS_CFG_EXT] = 0x08,
  369. [BRCMNAND_CS_CFG] = 0x08,
  370. [BRCMNAND_CS_TIMING1] = 0x10,
  371. [BRCMNAND_CS_TIMING2] = 0x14,
  372. };
  373. /*
  374. * Bitfields for the CFG and CFG_EXT registers. Pre-v7.1 controllers only had
  375. * one config register, but once the bitfields overflowed, newer controllers
  376. * (v7.1 and newer) added a CFG_EXT register and shuffled a few fields around.
  377. */
  378. enum {
  379. CFG_BLK_ADR_BYTES_SHIFT = 8,
  380. CFG_COL_ADR_BYTES_SHIFT = 12,
  381. CFG_FUL_ADR_BYTES_SHIFT = 16,
  382. CFG_BUS_WIDTH_SHIFT = 23,
  383. CFG_BUS_WIDTH = BIT(CFG_BUS_WIDTH_SHIFT),
  384. CFG_DEVICE_SIZE_SHIFT = 24,
  385. /* Only for pre-v7.1 (with no CFG_EXT register) */
  386. CFG_PAGE_SIZE_SHIFT = 20,
  387. CFG_BLK_SIZE_SHIFT = 28,
  388. /* Only for v7.1+ (with CFG_EXT register) */
  389. CFG_EXT_PAGE_SIZE_SHIFT = 0,
  390. CFG_EXT_BLK_SIZE_SHIFT = 4,
  391. };
  392. /* BRCMNAND_INTFC_STATUS */
  393. enum {
  394. INTFC_FLASH_STATUS = GENMASK(7, 0),
  395. INTFC_ERASED = BIT(27),
  396. INTFC_OOB_VALID = BIT(28),
  397. INTFC_CACHE_VALID = BIT(29),
  398. INTFC_FLASH_READY = BIT(30),
  399. INTFC_CTLR_READY = BIT(31),
  400. };
  401. static inline u32 nand_readreg(struct brcmnand_controller *ctrl, u32 offs)
  402. {
  403. return brcmnand_readl(ctrl->nand_base + offs);
  404. }
  405. static inline void nand_writereg(struct brcmnand_controller *ctrl, u32 offs,
  406. u32 val)
  407. {
  408. brcmnand_writel(val, ctrl->nand_base + offs);
  409. }
  410. static int brcmnand_revision_init(struct brcmnand_controller *ctrl)
  411. {
  412. static const unsigned int block_sizes_v6[] = { 8, 16, 128, 256, 512, 1024, 2048, 0 };
  413. static const unsigned int block_sizes_v4[] = { 16, 128, 8, 512, 256, 1024, 2048, 0 };
  414. static const unsigned int page_sizes[] = { 512, 2048, 4096, 8192, 0 };
  415. ctrl->nand_version = nand_readreg(ctrl, 0) & 0xffff;
  416. /* Only support v4.0+? */
  417. if (ctrl->nand_version < 0x0400) {
  418. dev_err(ctrl->dev, "version %#x not supported\n",
  419. ctrl->nand_version);
  420. return -ENODEV;
  421. }
  422. /* Register offsets */
  423. if (ctrl->nand_version >= 0x0702)
  424. ctrl->reg_offsets = brcmnand_regs_v72;
  425. else if (ctrl->nand_version >= 0x0701)
  426. ctrl->reg_offsets = brcmnand_regs_v71;
  427. else if (ctrl->nand_version >= 0x0600)
  428. ctrl->reg_offsets = brcmnand_regs_v60;
  429. else if (ctrl->nand_version >= 0x0500)
  430. ctrl->reg_offsets = brcmnand_regs_v50;
  431. else if (ctrl->nand_version >= 0x0400)
  432. ctrl->reg_offsets = brcmnand_regs_v40;
  433. /* Chip-select stride */
  434. if (ctrl->nand_version >= 0x0701)
  435. ctrl->reg_spacing = 0x14;
  436. else
  437. ctrl->reg_spacing = 0x10;
  438. /* Per chip-select registers */
  439. if (ctrl->nand_version >= 0x0701) {
  440. ctrl->cs_offsets = brcmnand_cs_offsets_v71;
  441. } else {
  442. ctrl->cs_offsets = brcmnand_cs_offsets;
  443. /* v5.0 and earlier has a different CS0 offset layout */
  444. if (ctrl->nand_version <= 0x0500)
  445. ctrl->cs0_offsets = brcmnand_cs_offsets_cs0;
  446. }
  447. /* Page / block sizes */
  448. if (ctrl->nand_version >= 0x0701) {
  449. /* >= v7.1 use nice power-of-2 values! */
  450. ctrl->max_page_size = 16 * 1024;
  451. ctrl->max_block_size = 2 * 1024 * 1024;
  452. } else {
  453. ctrl->page_sizes = page_sizes;
  454. if (ctrl->nand_version >= 0x0600)
  455. ctrl->block_sizes = block_sizes_v6;
  456. else
  457. ctrl->block_sizes = block_sizes_v4;
  458. if (ctrl->nand_version < 0x0400) {
  459. ctrl->max_page_size = 4096;
  460. ctrl->max_block_size = 512 * 1024;
  461. }
  462. }
  463. /* Maximum spare area sector size (per 512B) */
  464. if (ctrl->nand_version >= 0x0702)
  465. ctrl->max_oob = 128;
  466. else if (ctrl->nand_version >= 0x0600)
  467. ctrl->max_oob = 64;
  468. else if (ctrl->nand_version >= 0x0500)
  469. ctrl->max_oob = 32;
  470. else
  471. ctrl->max_oob = 16;
  472. /* v6.0 and newer (except v6.1) have prefetch support */
  473. if (ctrl->nand_version >= 0x0600 && ctrl->nand_version != 0x0601)
  474. ctrl->features |= BRCMNAND_HAS_PREFETCH;
  475. /*
  476. * v6.x has cache mode, but it's implemented differently. Ignore it for
  477. * now.
  478. */
  479. if (ctrl->nand_version >= 0x0700)
  480. ctrl->features |= BRCMNAND_HAS_CACHE_MODE;
  481. if (ctrl->nand_version >= 0x0500)
  482. ctrl->features |= BRCMNAND_HAS_1K_SECTORS;
  483. if (ctrl->nand_version >= 0x0700)
  484. ctrl->features |= BRCMNAND_HAS_WP;
  485. else if (of_property_read_bool(ctrl->dev->of_node, "brcm,nand-has-wp"))
  486. ctrl->features |= BRCMNAND_HAS_WP;
  487. return 0;
  488. }
  489. static inline u32 brcmnand_read_reg(struct brcmnand_controller *ctrl,
  490. enum brcmnand_reg reg)
  491. {
  492. u16 offs = ctrl->reg_offsets[reg];
  493. if (offs)
  494. return nand_readreg(ctrl, offs);
  495. else
  496. return 0;
  497. }
  498. static inline void brcmnand_write_reg(struct brcmnand_controller *ctrl,
  499. enum brcmnand_reg reg, u32 val)
  500. {
  501. u16 offs = ctrl->reg_offsets[reg];
  502. if (offs)
  503. nand_writereg(ctrl, offs, val);
  504. }
  505. static inline void brcmnand_rmw_reg(struct brcmnand_controller *ctrl,
  506. enum brcmnand_reg reg, u32 mask, unsigned
  507. int shift, u32 val)
  508. {
  509. u32 tmp = brcmnand_read_reg(ctrl, reg);
  510. tmp &= ~mask;
  511. tmp |= val << shift;
  512. brcmnand_write_reg(ctrl, reg, tmp);
  513. }
  514. static inline u32 brcmnand_read_fc(struct brcmnand_controller *ctrl, int word)
  515. {
  516. return __raw_readl(ctrl->nand_fc + word * 4);
  517. }
  518. static inline void brcmnand_write_fc(struct brcmnand_controller *ctrl,
  519. int word, u32 val)
  520. {
  521. __raw_writel(val, ctrl->nand_fc + word * 4);
  522. }
  523. static inline u16 brcmnand_cs_offset(struct brcmnand_controller *ctrl, int cs,
  524. enum brcmnand_cs_reg reg)
  525. {
  526. u16 offs_cs0 = ctrl->reg_offsets[BRCMNAND_CS0_BASE];
  527. u16 offs_cs1 = ctrl->reg_offsets[BRCMNAND_CS1_BASE];
  528. u8 cs_offs;
  529. if (cs == 0 && ctrl->cs0_offsets)
  530. cs_offs = ctrl->cs0_offsets[reg];
  531. else
  532. cs_offs = ctrl->cs_offsets[reg];
  533. if (cs && offs_cs1)
  534. return offs_cs1 + (cs - 1) * ctrl->reg_spacing + cs_offs;
  535. return offs_cs0 + cs * ctrl->reg_spacing + cs_offs;
  536. }
  537. static inline u32 brcmnand_count_corrected(struct brcmnand_controller *ctrl)
  538. {
  539. if (ctrl->nand_version < 0x0600)
  540. return 1;
  541. return brcmnand_read_reg(ctrl, BRCMNAND_CORR_COUNT);
  542. }
  543. static void brcmnand_wr_corr_thresh(struct brcmnand_host *host, u8 val)
  544. {
  545. struct brcmnand_controller *ctrl = host->ctrl;
  546. unsigned int shift = 0, bits;
  547. enum brcmnand_reg reg = BRCMNAND_CORR_THRESHOLD;
  548. int cs = host->cs;
  549. if (ctrl->nand_version >= 0x0702)
  550. bits = 7;
  551. else if (ctrl->nand_version >= 0x0600)
  552. bits = 6;
  553. else if (ctrl->nand_version >= 0x0500)
  554. bits = 5;
  555. else
  556. bits = 4;
  557. if (ctrl->nand_version >= 0x0702) {
  558. if (cs >= 4)
  559. reg = BRCMNAND_CORR_THRESHOLD_EXT;
  560. shift = (cs % 4) * bits;
  561. } else if (ctrl->nand_version >= 0x0600) {
  562. if (cs >= 5)
  563. reg = BRCMNAND_CORR_THRESHOLD_EXT;
  564. shift = (cs % 5) * bits;
  565. }
  566. brcmnand_rmw_reg(ctrl, reg, (bits - 1) << shift, shift, val);
  567. }
  568. static inline int brcmnand_cmd_shift(struct brcmnand_controller *ctrl)
  569. {
  570. if (ctrl->nand_version < 0x0602)
  571. return 24;
  572. return 0;
  573. }
  574. /***********************************************************************
  575. * NAND ACC CONTROL bitfield
  576. *
  577. * Some bits have remained constant throughout hardware revision, while
  578. * others have shifted around.
  579. ***********************************************************************/
  580. /* Constant for all versions (where supported) */
  581. enum {
  582. /* See BRCMNAND_HAS_CACHE_MODE */
  583. ACC_CONTROL_CACHE_MODE = BIT(22),
  584. /* See BRCMNAND_HAS_PREFETCH */
  585. ACC_CONTROL_PREFETCH = BIT(23),
  586. ACC_CONTROL_PAGE_HIT = BIT(24),
  587. ACC_CONTROL_WR_PREEMPT = BIT(25),
  588. ACC_CONTROL_PARTIAL_PAGE = BIT(26),
  589. ACC_CONTROL_RD_ERASED = BIT(27),
  590. ACC_CONTROL_FAST_PGM_RDIN = BIT(28),
  591. ACC_CONTROL_WR_ECC = BIT(30),
  592. ACC_CONTROL_RD_ECC = BIT(31),
  593. };
  594. static inline u32 brcmnand_spare_area_mask(struct brcmnand_controller *ctrl)
  595. {
  596. if (ctrl->nand_version >= 0x0702)
  597. return GENMASK(7, 0);
  598. else if (ctrl->nand_version >= 0x0600)
  599. return GENMASK(6, 0);
  600. else
  601. return GENMASK(5, 0);
  602. }
  603. #define NAND_ACC_CONTROL_ECC_SHIFT 16
  604. #define NAND_ACC_CONTROL_ECC_EXT_SHIFT 13
  605. static inline u32 brcmnand_ecc_level_mask(struct brcmnand_controller *ctrl)
  606. {
  607. u32 mask = (ctrl->nand_version >= 0x0600) ? 0x1f : 0x0f;
  608. mask <<= NAND_ACC_CONTROL_ECC_SHIFT;
  609. /* v7.2 includes additional ECC levels */
  610. if (ctrl->nand_version >= 0x0702)
  611. mask |= 0x7 << NAND_ACC_CONTROL_ECC_EXT_SHIFT;
  612. return mask;
  613. }
  614. static void brcmnand_set_ecc_enabled(struct brcmnand_host *host, int en)
  615. {
  616. struct brcmnand_controller *ctrl = host->ctrl;
  617. u16 offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_ACC_CONTROL);
  618. u32 acc_control = nand_readreg(ctrl, offs);
  619. u32 ecc_flags = ACC_CONTROL_WR_ECC | ACC_CONTROL_RD_ECC;
  620. if (en) {
  621. acc_control |= ecc_flags; /* enable RD/WR ECC */
  622. acc_control |= host->hwcfg.ecc_level
  623. << NAND_ACC_CONTROL_ECC_SHIFT;
  624. } else {
  625. acc_control &= ~ecc_flags; /* disable RD/WR ECC */
  626. acc_control &= ~brcmnand_ecc_level_mask(ctrl);
  627. }
  628. nand_writereg(ctrl, offs, acc_control);
  629. }
  630. static inline int brcmnand_sector_1k_shift(struct brcmnand_controller *ctrl)
  631. {
  632. if (ctrl->nand_version >= 0x0702)
  633. return 9;
  634. else if (ctrl->nand_version >= 0x0600)
  635. return 7;
  636. else if (ctrl->nand_version >= 0x0500)
  637. return 6;
  638. else
  639. return -1;
  640. }
  641. static int brcmnand_get_sector_size_1k(struct brcmnand_host *host)
  642. {
  643. struct brcmnand_controller *ctrl = host->ctrl;
  644. int shift = brcmnand_sector_1k_shift(ctrl);
  645. u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
  646. BRCMNAND_CS_ACC_CONTROL);
  647. if (shift < 0)
  648. return 0;
  649. return (nand_readreg(ctrl, acc_control_offs) >> shift) & 0x1;
  650. }
  651. static void brcmnand_set_sector_size_1k(struct brcmnand_host *host, int val)
  652. {
  653. struct brcmnand_controller *ctrl = host->ctrl;
  654. int shift = brcmnand_sector_1k_shift(ctrl);
  655. u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
  656. BRCMNAND_CS_ACC_CONTROL);
  657. u32 tmp;
  658. if (shift < 0)
  659. return;
  660. tmp = nand_readreg(ctrl, acc_control_offs);
  661. tmp &= ~(1 << shift);
  662. tmp |= (!!val) << shift;
  663. nand_writereg(ctrl, acc_control_offs, tmp);
  664. }
  665. /***********************************************************************
  666. * CS_NAND_SELECT
  667. ***********************************************************************/
  668. enum {
  669. CS_SELECT_NAND_WP = BIT(29),
  670. CS_SELECT_AUTO_DEVICE_ID_CFG = BIT(30),
  671. };
  672. static inline void brcmnand_set_wp(struct brcmnand_controller *ctrl, bool en)
  673. {
  674. u32 val = en ? CS_SELECT_NAND_WP : 0;
  675. brcmnand_rmw_reg(ctrl, BRCMNAND_CS_SELECT, CS_SELECT_NAND_WP, 0, val);
  676. }
  677. /***********************************************************************
  678. * Flash DMA
  679. ***********************************************************************/
  680. enum flash_dma_reg {
  681. FLASH_DMA_REVISION = 0x00,
  682. FLASH_DMA_FIRST_DESC = 0x04,
  683. FLASH_DMA_FIRST_DESC_EXT = 0x08,
  684. FLASH_DMA_CTRL = 0x0c,
  685. FLASH_DMA_MODE = 0x10,
  686. FLASH_DMA_STATUS = 0x14,
  687. FLASH_DMA_INTERRUPT_DESC = 0x18,
  688. FLASH_DMA_INTERRUPT_DESC_EXT = 0x1c,
  689. FLASH_DMA_ERROR_STATUS = 0x20,
  690. FLASH_DMA_CURRENT_DESC = 0x24,
  691. FLASH_DMA_CURRENT_DESC_EXT = 0x28,
  692. };
  693. static inline bool has_flash_dma(struct brcmnand_controller *ctrl)
  694. {
  695. return ctrl->flash_dma_base;
  696. }
  697. static inline bool flash_dma_buf_ok(const void *buf)
  698. {
  699. return buf && !is_vmalloc_addr(buf) &&
  700. likely(IS_ALIGNED((uintptr_t)buf, 4));
  701. }
  702. static inline void flash_dma_writel(struct brcmnand_controller *ctrl, u8 offs,
  703. u32 val)
  704. {
  705. brcmnand_writel(val, ctrl->flash_dma_base + offs);
  706. }
  707. static inline u32 flash_dma_readl(struct brcmnand_controller *ctrl, u8 offs)
  708. {
  709. return brcmnand_readl(ctrl->flash_dma_base + offs);
  710. }
  711. /* Low-level operation types: command, address, write, or read */
  712. enum brcmnand_llop_type {
  713. LL_OP_CMD,
  714. LL_OP_ADDR,
  715. LL_OP_WR,
  716. LL_OP_RD,
  717. };
  718. /***********************************************************************
  719. * Internal support functions
  720. ***********************************************************************/
  721. static inline bool is_hamming_ecc(struct brcmnand_controller *ctrl,
  722. struct brcmnand_cfg *cfg)
  723. {
  724. if (ctrl->nand_version <= 0x0701)
  725. return cfg->sector_size_1k == 0 && cfg->spare_area_size == 16 &&
  726. cfg->ecc_level == 15;
  727. else
  728. return cfg->sector_size_1k == 0 && ((cfg->spare_area_size == 16 &&
  729. cfg->ecc_level == 15) ||
  730. (cfg->spare_area_size == 28 && cfg->ecc_level == 16));
  731. }
  732. /*
  733. * Set mtd->ooblayout to the appropriate mtd_ooblayout_ops given
  734. * the layout/configuration.
  735. * Returns -ERRCODE on failure.
  736. */
  737. static int brcmnand_hamming_ooblayout_ecc(struct mtd_info *mtd, int section,
  738. struct mtd_oob_region *oobregion)
  739. {
  740. struct nand_chip *chip = mtd_to_nand(mtd);
  741. struct brcmnand_host *host = nand_get_controller_data(chip);
  742. struct brcmnand_cfg *cfg = &host->hwcfg;
  743. int sas = cfg->spare_area_size << cfg->sector_size_1k;
  744. int sectors = cfg->page_size / (512 << cfg->sector_size_1k);
  745. if (section >= sectors)
  746. return -ERANGE;
  747. oobregion->offset = (section * sas) + 6;
  748. oobregion->length = 3;
  749. return 0;
  750. }
  751. static int brcmnand_hamming_ooblayout_free(struct mtd_info *mtd, int section,
  752. struct mtd_oob_region *oobregion)
  753. {
  754. struct nand_chip *chip = mtd_to_nand(mtd);
  755. struct brcmnand_host *host = nand_get_controller_data(chip);
  756. struct brcmnand_cfg *cfg = &host->hwcfg;
  757. int sas = cfg->spare_area_size << cfg->sector_size_1k;
  758. int sectors = cfg->page_size / (512 << cfg->sector_size_1k);
  759. if (section >= sectors * 2)
  760. return -ERANGE;
  761. oobregion->offset = (section / 2) * sas;
  762. if (section & 1) {
  763. oobregion->offset += 9;
  764. oobregion->length = 7;
  765. } else {
  766. oobregion->length = 6;
  767. /* First sector of each page may have BBI */
  768. if (!section) {
  769. /*
  770. * Small-page NAND use byte 6 for BBI while large-page
  771. * NAND use byte 0.
  772. */
  773. if (cfg->page_size > 512)
  774. oobregion->offset++;
  775. oobregion->length--;
  776. }
  777. }
  778. return 0;
  779. }
  780. static const struct mtd_ooblayout_ops brcmnand_hamming_ooblayout_ops = {
  781. .ecc = brcmnand_hamming_ooblayout_ecc,
  782. .free = brcmnand_hamming_ooblayout_free,
  783. };
  784. static int brcmnand_bch_ooblayout_ecc(struct mtd_info *mtd, int section,
  785. struct mtd_oob_region *oobregion)
  786. {
  787. struct nand_chip *chip = mtd_to_nand(mtd);
  788. struct brcmnand_host *host = nand_get_controller_data(chip);
  789. struct brcmnand_cfg *cfg = &host->hwcfg;
  790. int sas = cfg->spare_area_size << cfg->sector_size_1k;
  791. int sectors = cfg->page_size / (512 << cfg->sector_size_1k);
  792. if (section >= sectors)
  793. return -ERANGE;
  794. oobregion->offset = (section * (sas + 1)) - chip->ecc.bytes;
  795. oobregion->length = chip->ecc.bytes;
  796. return 0;
  797. }
  798. static int brcmnand_bch_ooblayout_free_lp(struct mtd_info *mtd, int section,
  799. struct mtd_oob_region *oobregion)
  800. {
  801. struct nand_chip *chip = mtd_to_nand(mtd);
  802. struct brcmnand_host *host = nand_get_controller_data(chip);
  803. struct brcmnand_cfg *cfg = &host->hwcfg;
  804. int sas = cfg->spare_area_size << cfg->sector_size_1k;
  805. int sectors = cfg->page_size / (512 << cfg->sector_size_1k);
  806. if (section >= sectors)
  807. return -ERANGE;
  808. if (sas <= chip->ecc.bytes)
  809. return 0;
  810. oobregion->offset = section * sas;
  811. oobregion->length = sas - chip->ecc.bytes;
  812. if (!section) {
  813. oobregion->offset++;
  814. oobregion->length--;
  815. }
  816. return 0;
  817. }
  818. static int brcmnand_bch_ooblayout_free_sp(struct mtd_info *mtd, int section,
  819. struct mtd_oob_region *oobregion)
  820. {
  821. struct nand_chip *chip = mtd_to_nand(mtd);
  822. struct brcmnand_host *host = nand_get_controller_data(chip);
  823. struct brcmnand_cfg *cfg = &host->hwcfg;
  824. int sas = cfg->spare_area_size << cfg->sector_size_1k;
  825. if (section > 1 || sas - chip->ecc.bytes < 6 ||
  826. (section && sas - chip->ecc.bytes == 6))
  827. return -ERANGE;
  828. if (!section) {
  829. oobregion->offset = 0;
  830. oobregion->length = 5;
  831. } else {
  832. oobregion->offset = 6;
  833. oobregion->length = sas - chip->ecc.bytes - 6;
  834. }
  835. return 0;
  836. }
  837. static const struct mtd_ooblayout_ops brcmnand_bch_lp_ooblayout_ops = {
  838. .ecc = brcmnand_bch_ooblayout_ecc,
  839. .free = brcmnand_bch_ooblayout_free_lp,
  840. };
  841. static const struct mtd_ooblayout_ops brcmnand_bch_sp_ooblayout_ops = {
  842. .ecc = brcmnand_bch_ooblayout_ecc,
  843. .free = brcmnand_bch_ooblayout_free_sp,
  844. };
  845. static int brcmstb_choose_ecc_layout(struct brcmnand_host *host)
  846. {
  847. struct brcmnand_cfg *p = &host->hwcfg;
  848. struct mtd_info *mtd = nand_to_mtd(&host->chip);
  849. struct nand_ecc_ctrl *ecc = &host->chip.ecc;
  850. unsigned int ecc_level = p->ecc_level;
  851. int sas = p->spare_area_size << p->sector_size_1k;
  852. int sectors = p->page_size / (512 << p->sector_size_1k);
  853. if (p->sector_size_1k)
  854. ecc_level <<= 1;
  855. if (is_hamming_ecc(host->ctrl, p)) {
  856. ecc->bytes = 3 * sectors;
  857. mtd_set_ooblayout(mtd, &brcmnand_hamming_ooblayout_ops);
  858. return 0;
  859. }
  860. /*
  861. * CONTROLLER_VERSION:
  862. * < v5.0: ECC_REQ = ceil(BCH_T * 13/8)
  863. * >= v5.0: ECC_REQ = ceil(BCH_T * 14/8)
  864. * But we will just be conservative.
  865. */
  866. ecc->bytes = DIV_ROUND_UP(ecc_level * 14, 8);
  867. if (p->page_size == 512)
  868. mtd_set_ooblayout(mtd, &brcmnand_bch_sp_ooblayout_ops);
  869. else
  870. mtd_set_ooblayout(mtd, &brcmnand_bch_lp_ooblayout_ops);
  871. if (ecc->bytes >= sas) {
  872. dev_err(&host->pdev->dev,
  873. "error: ECC too large for OOB (ECC bytes %d, spare sector %d)\n",
  874. ecc->bytes, sas);
  875. return -EINVAL;
  876. }
  877. return 0;
  878. }
  879. static void brcmnand_wp(struct mtd_info *mtd, int wp)
  880. {
  881. struct nand_chip *chip = mtd_to_nand(mtd);
  882. struct brcmnand_host *host = nand_get_controller_data(chip);
  883. struct brcmnand_controller *ctrl = host->ctrl;
  884. if ((ctrl->features & BRCMNAND_HAS_WP) && wp_on == 1) {
  885. static int old_wp = -1;
  886. if (old_wp != wp) {
  887. dev_dbg(ctrl->dev, "WP %s\n", wp ? "on" : "off");
  888. old_wp = wp;
  889. }
  890. brcmnand_set_wp(ctrl, wp);
  891. }
  892. }
  893. /* Helper functions for reading and writing OOB registers */
  894. static inline u8 oob_reg_read(struct brcmnand_controller *ctrl, u32 offs)
  895. {
  896. u16 offset0, offset10, reg_offs;
  897. offset0 = ctrl->reg_offsets[BRCMNAND_OOB_READ_BASE];
  898. offset10 = ctrl->reg_offsets[BRCMNAND_OOB_READ_10_BASE];
  899. if (offs >= ctrl->max_oob)
  900. return 0x77;
  901. if (offs >= 16 && offset10)
  902. reg_offs = offset10 + ((offs - 0x10) & ~0x03);
  903. else
  904. reg_offs = offset0 + (offs & ~0x03);
  905. return nand_readreg(ctrl, reg_offs) >> (24 - ((offs & 0x03) << 3));
  906. }
  907. static inline void oob_reg_write(struct brcmnand_controller *ctrl, u32 offs,
  908. u32 data)
  909. {
  910. u16 offset0, offset10, reg_offs;
  911. offset0 = ctrl->reg_offsets[BRCMNAND_OOB_WRITE_BASE];
  912. offset10 = ctrl->reg_offsets[BRCMNAND_OOB_WRITE_10_BASE];
  913. if (offs >= ctrl->max_oob)
  914. return;
  915. if (offs >= 16 && offset10)
  916. reg_offs = offset10 + ((offs - 0x10) & ~0x03);
  917. else
  918. reg_offs = offset0 + (offs & ~0x03);
  919. nand_writereg(ctrl, reg_offs, data);
  920. }
  921. /*
  922. * read_oob_from_regs - read data from OOB registers
  923. * @ctrl: NAND controller
  924. * @i: sub-page sector index
  925. * @oob: buffer to read to
  926. * @sas: spare area sector size (i.e., OOB size per FLASH_CACHE)
  927. * @sector_1k: 1 for 1KiB sectors, 0 for 512B, other values are illegal
  928. */
  929. static int read_oob_from_regs(struct brcmnand_controller *ctrl, int i, u8 *oob,
  930. int sas, int sector_1k)
  931. {
  932. int tbytes = sas << sector_1k;
  933. int j;
  934. /* Adjust OOB values for 1K sector size */
  935. if (sector_1k && (i & 0x01))
  936. tbytes = max(0, tbytes - (int)ctrl->max_oob);
  937. tbytes = min_t(int, tbytes, ctrl->max_oob);
  938. for (j = 0; j < tbytes; j++)
  939. oob[j] = oob_reg_read(ctrl, j);
  940. return tbytes;
  941. }
  942. /*
  943. * write_oob_to_regs - write data to OOB registers
  944. * @i: sub-page sector index
  945. * @oob: buffer to write from
  946. * @sas: spare area sector size (i.e., OOB size per FLASH_CACHE)
  947. * @sector_1k: 1 for 1KiB sectors, 0 for 512B, other values are illegal
  948. */
  949. static int write_oob_to_regs(struct brcmnand_controller *ctrl, int i,
  950. const u8 *oob, int sas, int sector_1k)
  951. {
  952. int tbytes = sas << sector_1k;
  953. int j;
  954. /* Adjust OOB values for 1K sector size */
  955. if (sector_1k && (i & 0x01))
  956. tbytes = max(0, tbytes - (int)ctrl->max_oob);
  957. tbytes = min_t(int, tbytes, ctrl->max_oob);
  958. for (j = 0; j < tbytes; j += 4)
  959. oob_reg_write(ctrl, j,
  960. (oob[j + 0] << 24) |
  961. (oob[j + 1] << 16) |
  962. (oob[j + 2] << 8) |
  963. (oob[j + 3] << 0));
  964. return tbytes;
  965. }
  966. static irqreturn_t brcmnand_ctlrdy_irq(int irq, void *data)
  967. {
  968. struct brcmnand_controller *ctrl = data;
  969. /* Discard all NAND_CTLRDY interrupts during DMA */
  970. if (ctrl->dma_pending)
  971. return IRQ_HANDLED;
  972. complete(&ctrl->done);
  973. return IRQ_HANDLED;
  974. }
  975. /* Handle SoC-specific interrupt hardware */
  976. static irqreturn_t brcmnand_irq(int irq, void *data)
  977. {
  978. struct brcmnand_controller *ctrl = data;
  979. if (ctrl->soc->ctlrdy_ack(ctrl->soc))
  980. return brcmnand_ctlrdy_irq(irq, data);
  981. return IRQ_NONE;
  982. }
  983. static irqreturn_t brcmnand_dma_irq(int irq, void *data)
  984. {
  985. struct brcmnand_controller *ctrl = data;
  986. complete(&ctrl->dma_done);
  987. return IRQ_HANDLED;
  988. }
  989. static void brcmnand_send_cmd(struct brcmnand_host *host, int cmd)
  990. {
  991. struct brcmnand_controller *ctrl = host->ctrl;
  992. u32 intfc;
  993. dev_dbg(ctrl->dev, "send native cmd %d addr_lo 0x%x\n", cmd,
  994. brcmnand_read_reg(ctrl, BRCMNAND_CMD_ADDRESS));
  995. BUG_ON(ctrl->cmd_pending != 0);
  996. ctrl->cmd_pending = cmd;
  997. intfc = brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS);
  998. WARN_ON(!(intfc & INTFC_CTLR_READY));
  999. mb(); /* flush previous writes */
  1000. brcmnand_write_reg(ctrl, BRCMNAND_CMD_START,
  1001. cmd << brcmnand_cmd_shift(ctrl));
  1002. }
  1003. /***********************************************************************
  1004. * NAND MTD API: read/program/erase
  1005. ***********************************************************************/
  1006. static void brcmnand_cmd_ctrl(struct mtd_info *mtd, int dat,
  1007. unsigned int ctrl)
  1008. {
  1009. /* intentionally left blank */
  1010. }
  1011. static int brcmnand_waitfunc(struct mtd_info *mtd, struct nand_chip *this)
  1012. {
  1013. struct nand_chip *chip = mtd_to_nand(mtd);
  1014. struct brcmnand_host *host = nand_get_controller_data(chip);
  1015. struct brcmnand_controller *ctrl = host->ctrl;
  1016. unsigned long timeo = msecs_to_jiffies(100);
  1017. dev_dbg(ctrl->dev, "wait on native cmd %d\n", ctrl->cmd_pending);
  1018. if (ctrl->cmd_pending &&
  1019. wait_for_completion_timeout(&ctrl->done, timeo) <= 0) {
  1020. u32 cmd = brcmnand_read_reg(ctrl, BRCMNAND_CMD_START)
  1021. >> brcmnand_cmd_shift(ctrl);
  1022. dev_err_ratelimited(ctrl->dev,
  1023. "timeout waiting for command %#02x\n", cmd);
  1024. dev_err_ratelimited(ctrl->dev, "intfc status %08x\n",
  1025. brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS));
  1026. }
  1027. ctrl->cmd_pending = 0;
  1028. return brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS) &
  1029. INTFC_FLASH_STATUS;
  1030. }
  1031. enum {
  1032. LLOP_RE = BIT(16),
  1033. LLOP_WE = BIT(17),
  1034. LLOP_ALE = BIT(18),
  1035. LLOP_CLE = BIT(19),
  1036. LLOP_RETURN_IDLE = BIT(31),
  1037. LLOP_DATA_MASK = GENMASK(15, 0),
  1038. };
  1039. static int brcmnand_low_level_op(struct brcmnand_host *host,
  1040. enum brcmnand_llop_type type, u32 data,
  1041. bool last_op)
  1042. {
  1043. struct mtd_info *mtd = nand_to_mtd(&host->chip);
  1044. struct nand_chip *chip = &host->chip;
  1045. struct brcmnand_controller *ctrl = host->ctrl;
  1046. u32 tmp;
  1047. tmp = data & LLOP_DATA_MASK;
  1048. switch (type) {
  1049. case LL_OP_CMD:
  1050. tmp |= LLOP_WE | LLOP_CLE;
  1051. break;
  1052. case LL_OP_ADDR:
  1053. /* WE | ALE */
  1054. tmp |= LLOP_WE | LLOP_ALE;
  1055. break;
  1056. case LL_OP_WR:
  1057. /* WE */
  1058. tmp |= LLOP_WE;
  1059. break;
  1060. case LL_OP_RD:
  1061. /* RE */
  1062. tmp |= LLOP_RE;
  1063. break;
  1064. }
  1065. if (last_op)
  1066. /* RETURN_IDLE */
  1067. tmp |= LLOP_RETURN_IDLE;
  1068. dev_dbg(ctrl->dev, "ll_op cmd %#x\n", tmp);
  1069. brcmnand_write_reg(ctrl, BRCMNAND_LL_OP, tmp);
  1070. (void)brcmnand_read_reg(ctrl, BRCMNAND_LL_OP);
  1071. brcmnand_send_cmd(host, CMD_LOW_LEVEL_OP);
  1072. return brcmnand_waitfunc(mtd, chip);
  1073. }
  1074. static void brcmnand_cmdfunc(struct mtd_info *mtd, unsigned command,
  1075. int column, int page_addr)
  1076. {
  1077. struct nand_chip *chip = mtd_to_nand(mtd);
  1078. struct brcmnand_host *host = nand_get_controller_data(chip);
  1079. struct brcmnand_controller *ctrl = host->ctrl;
  1080. u64 addr = (u64)page_addr << chip->page_shift;
  1081. int native_cmd = 0;
  1082. if (command == NAND_CMD_READID || command == NAND_CMD_PARAM ||
  1083. command == NAND_CMD_RNDOUT)
  1084. addr = (u64)column;
  1085. /* Avoid propagating a negative, don't-care address */
  1086. else if (page_addr < 0)
  1087. addr = 0;
  1088. dev_dbg(ctrl->dev, "cmd 0x%x addr 0x%llx\n", command,
  1089. (unsigned long long)addr);
  1090. host->last_cmd = command;
  1091. host->last_byte = 0;
  1092. host->last_addr = addr;
  1093. switch (command) {
  1094. case NAND_CMD_RESET:
  1095. native_cmd = CMD_FLASH_RESET;
  1096. break;
  1097. case NAND_CMD_STATUS:
  1098. native_cmd = CMD_STATUS_READ;
  1099. break;
  1100. case NAND_CMD_READID:
  1101. native_cmd = CMD_DEVICE_ID_READ;
  1102. break;
  1103. case NAND_CMD_READOOB:
  1104. native_cmd = CMD_SPARE_AREA_READ;
  1105. break;
  1106. case NAND_CMD_ERASE1:
  1107. native_cmd = CMD_BLOCK_ERASE;
  1108. brcmnand_wp(mtd, 0);
  1109. break;
  1110. case NAND_CMD_PARAM:
  1111. native_cmd = CMD_PARAMETER_READ;
  1112. break;
  1113. case NAND_CMD_SET_FEATURES:
  1114. case NAND_CMD_GET_FEATURES:
  1115. brcmnand_low_level_op(host, LL_OP_CMD, command, false);
  1116. brcmnand_low_level_op(host, LL_OP_ADDR, column, false);
  1117. break;
  1118. case NAND_CMD_RNDOUT:
  1119. native_cmd = CMD_PARAMETER_CHANGE_COL;
  1120. addr &= ~((u64)(FC_BYTES - 1));
  1121. /*
  1122. * HW quirk: PARAMETER_CHANGE_COL requires SECTOR_SIZE_1K=0
  1123. * NB: hwcfg.sector_size_1k may not be initialized yet
  1124. */
  1125. if (brcmnand_get_sector_size_1k(host)) {
  1126. host->hwcfg.sector_size_1k =
  1127. brcmnand_get_sector_size_1k(host);
  1128. brcmnand_set_sector_size_1k(host, 0);
  1129. }
  1130. break;
  1131. }
  1132. if (!native_cmd)
  1133. return;
  1134. brcmnand_write_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS,
  1135. (host->cs << 16) | ((addr >> 32) & 0xffff));
  1136. (void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS);
  1137. brcmnand_write_reg(ctrl, BRCMNAND_CMD_ADDRESS, lower_32_bits(addr));
  1138. (void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_ADDRESS);
  1139. brcmnand_send_cmd(host, native_cmd);
  1140. brcmnand_waitfunc(mtd, chip);
  1141. if (native_cmd == CMD_PARAMETER_READ ||
  1142. native_cmd == CMD_PARAMETER_CHANGE_COL) {
  1143. /* Copy flash cache word-wise */
  1144. u32 *flash_cache = (u32 *)ctrl->flash_cache;
  1145. int i;
  1146. brcmnand_soc_data_bus_prepare(ctrl->soc, true);
  1147. /*
  1148. * Must cache the FLASH_CACHE now, since changes in
  1149. * SECTOR_SIZE_1K may invalidate it
  1150. */
  1151. for (i = 0; i < FC_WORDS; i++)
  1152. /*
  1153. * Flash cache is big endian for parameter pages, at
  1154. * least on STB SoCs
  1155. */
  1156. flash_cache[i] = be32_to_cpu(brcmnand_read_fc(ctrl, i));
  1157. brcmnand_soc_data_bus_unprepare(ctrl->soc, true);
  1158. /* Cleanup from HW quirk: restore SECTOR_SIZE_1K */
  1159. if (host->hwcfg.sector_size_1k)
  1160. brcmnand_set_sector_size_1k(host,
  1161. host->hwcfg.sector_size_1k);
  1162. }
  1163. /* Re-enable protection is necessary only after erase */
  1164. if (command == NAND_CMD_ERASE1)
  1165. brcmnand_wp(mtd, 1);
  1166. }
  1167. static uint8_t brcmnand_read_byte(struct mtd_info *mtd)
  1168. {
  1169. struct nand_chip *chip = mtd_to_nand(mtd);
  1170. struct brcmnand_host *host = nand_get_controller_data(chip);
  1171. struct brcmnand_controller *ctrl = host->ctrl;
  1172. uint8_t ret = 0;
  1173. int addr, offs;
  1174. switch (host->last_cmd) {
  1175. case NAND_CMD_READID:
  1176. if (host->last_byte < 4)
  1177. ret = brcmnand_read_reg(ctrl, BRCMNAND_ID) >>
  1178. (24 - (host->last_byte << 3));
  1179. else if (host->last_byte < 8)
  1180. ret = brcmnand_read_reg(ctrl, BRCMNAND_ID_EXT) >>
  1181. (56 - (host->last_byte << 3));
  1182. break;
  1183. case NAND_CMD_READOOB:
  1184. ret = oob_reg_read(ctrl, host->last_byte);
  1185. break;
  1186. case NAND_CMD_STATUS:
  1187. ret = brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS) &
  1188. INTFC_FLASH_STATUS;
  1189. if (wp_on) /* hide WP status */
  1190. ret |= NAND_STATUS_WP;
  1191. break;
  1192. case NAND_CMD_PARAM:
  1193. case NAND_CMD_RNDOUT:
  1194. addr = host->last_addr + host->last_byte;
  1195. offs = addr & (FC_BYTES - 1);
  1196. /* At FC_BYTES boundary, switch to next column */
  1197. if (host->last_byte > 0 && offs == 0)
  1198. chip->cmdfunc(mtd, NAND_CMD_RNDOUT, addr, -1);
  1199. ret = ctrl->flash_cache[offs];
  1200. break;
  1201. case NAND_CMD_GET_FEATURES:
  1202. if (host->last_byte >= ONFI_SUBFEATURE_PARAM_LEN) {
  1203. ret = 0;
  1204. } else {
  1205. bool last = host->last_byte ==
  1206. ONFI_SUBFEATURE_PARAM_LEN - 1;
  1207. brcmnand_low_level_op(host, LL_OP_RD, 0, last);
  1208. ret = brcmnand_read_reg(ctrl, BRCMNAND_LL_RDATA) & 0xff;
  1209. }
  1210. }
  1211. dev_dbg(ctrl->dev, "read byte = 0x%02x\n", ret);
  1212. host->last_byte++;
  1213. return ret;
  1214. }
  1215. static void brcmnand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
  1216. {
  1217. int i;
  1218. for (i = 0; i < len; i++, buf++)
  1219. *buf = brcmnand_read_byte(mtd);
  1220. }
  1221. static void brcmnand_write_buf(struct mtd_info *mtd, const uint8_t *buf,
  1222. int len)
  1223. {
  1224. int i;
  1225. struct nand_chip *chip = mtd_to_nand(mtd);
  1226. struct brcmnand_host *host = nand_get_controller_data(chip);
  1227. switch (host->last_cmd) {
  1228. case NAND_CMD_SET_FEATURES:
  1229. for (i = 0; i < len; i++)
  1230. brcmnand_low_level_op(host, LL_OP_WR, buf[i],
  1231. (i + 1) == len);
  1232. break;
  1233. default:
  1234. BUG();
  1235. break;
  1236. }
  1237. }
  1238. /**
  1239. * Construct a FLASH_DMA descriptor as part of a linked list. You must know the
  1240. * following ahead of time:
  1241. * - Is this descriptor the beginning or end of a linked list?
  1242. * - What is the (DMA) address of the next descriptor in the linked list?
  1243. */
  1244. static int brcmnand_fill_dma_desc(struct brcmnand_host *host,
  1245. struct brcm_nand_dma_desc *desc, u64 addr,
  1246. dma_addr_t buf, u32 len, u8 dma_cmd,
  1247. bool begin, bool end,
  1248. dma_addr_t next_desc)
  1249. {
  1250. memset(desc, 0, sizeof(*desc));
  1251. /* Descriptors are written in native byte order (wordwise) */
  1252. desc->next_desc = lower_32_bits(next_desc);
  1253. desc->next_desc_ext = upper_32_bits(next_desc);
  1254. desc->cmd_irq = (dma_cmd << 24) |
  1255. (end ? (0x03 << 8) : 0) | /* IRQ | STOP */
  1256. (!!begin) | ((!!end) << 1); /* head, tail */
  1257. #ifdef CONFIG_CPU_BIG_ENDIAN
  1258. desc->cmd_irq |= 0x01 << 12;
  1259. #endif
  1260. desc->dram_addr = lower_32_bits(buf);
  1261. desc->dram_addr_ext = upper_32_bits(buf);
  1262. desc->tfr_len = len;
  1263. desc->total_len = len;
  1264. desc->flash_addr = lower_32_bits(addr);
  1265. desc->flash_addr_ext = upper_32_bits(addr);
  1266. desc->cs = host->cs;
  1267. desc->status_valid = 0x01;
  1268. return 0;
  1269. }
  1270. /**
  1271. * Kick the FLASH_DMA engine, with a given DMA descriptor
  1272. */
  1273. static void brcmnand_dma_run(struct brcmnand_host *host, dma_addr_t desc)
  1274. {
  1275. struct brcmnand_controller *ctrl = host->ctrl;
  1276. unsigned long timeo = msecs_to_jiffies(100);
  1277. flash_dma_writel(ctrl, FLASH_DMA_FIRST_DESC, lower_32_bits(desc));
  1278. (void)flash_dma_readl(ctrl, FLASH_DMA_FIRST_DESC);
  1279. flash_dma_writel(ctrl, FLASH_DMA_FIRST_DESC_EXT, upper_32_bits(desc));
  1280. (void)flash_dma_readl(ctrl, FLASH_DMA_FIRST_DESC_EXT);
  1281. /* Start FLASH_DMA engine */
  1282. ctrl->dma_pending = true;
  1283. mb(); /* flush previous writes */
  1284. flash_dma_writel(ctrl, FLASH_DMA_CTRL, 0x03); /* wake | run */
  1285. if (wait_for_completion_timeout(&ctrl->dma_done, timeo) <= 0) {
  1286. dev_err(ctrl->dev,
  1287. "timeout waiting for DMA; status %#x, error status %#x\n",
  1288. flash_dma_readl(ctrl, FLASH_DMA_STATUS),
  1289. flash_dma_readl(ctrl, FLASH_DMA_ERROR_STATUS));
  1290. }
  1291. ctrl->dma_pending = false;
  1292. flash_dma_writel(ctrl, FLASH_DMA_CTRL, 0); /* force stop */
  1293. }
  1294. static int brcmnand_dma_trans(struct brcmnand_host *host, u64 addr, u32 *buf,
  1295. u32 len, u8 dma_cmd)
  1296. {
  1297. struct brcmnand_controller *ctrl = host->ctrl;
  1298. dma_addr_t buf_pa;
  1299. int dir = dma_cmd == CMD_PAGE_READ ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
  1300. buf_pa = dma_map_single(ctrl->dev, buf, len, dir);
  1301. if (dma_mapping_error(ctrl->dev, buf_pa)) {
  1302. dev_err(ctrl->dev, "unable to map buffer for DMA\n");
  1303. return -ENOMEM;
  1304. }
  1305. brcmnand_fill_dma_desc(host, ctrl->dma_desc, addr, buf_pa, len,
  1306. dma_cmd, true, true, 0);
  1307. brcmnand_dma_run(host, ctrl->dma_pa);
  1308. dma_unmap_single(ctrl->dev, buf_pa, len, dir);
  1309. if (ctrl->dma_desc->status_valid & FLASH_DMA_ECC_ERROR)
  1310. return -EBADMSG;
  1311. else if (ctrl->dma_desc->status_valid & FLASH_DMA_CORR_ERROR)
  1312. return -EUCLEAN;
  1313. return 0;
  1314. }
  1315. /*
  1316. * Assumes proper CS is already set
  1317. */
  1318. static int brcmnand_read_by_pio(struct mtd_info *mtd, struct nand_chip *chip,
  1319. u64 addr, unsigned int trans, u32 *buf,
  1320. u8 *oob, u64 *err_addr)
  1321. {
  1322. struct brcmnand_host *host = nand_get_controller_data(chip);
  1323. struct brcmnand_controller *ctrl = host->ctrl;
  1324. int i, j, ret = 0;
  1325. /* Clear error addresses */
  1326. brcmnand_write_reg(ctrl, BRCMNAND_UNCORR_ADDR, 0);
  1327. brcmnand_write_reg(ctrl, BRCMNAND_CORR_ADDR, 0);
  1328. brcmnand_write_reg(ctrl, BRCMNAND_UNCORR_EXT_ADDR, 0);
  1329. brcmnand_write_reg(ctrl, BRCMNAND_CORR_EXT_ADDR, 0);
  1330. brcmnand_write_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS,
  1331. (host->cs << 16) | ((addr >> 32) & 0xffff));
  1332. (void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS);
  1333. for (i = 0; i < trans; i++, addr += FC_BYTES) {
  1334. brcmnand_write_reg(ctrl, BRCMNAND_CMD_ADDRESS,
  1335. lower_32_bits(addr));
  1336. (void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_ADDRESS);
  1337. /* SPARE_AREA_READ does not use ECC, so just use PAGE_READ */
  1338. brcmnand_send_cmd(host, CMD_PAGE_READ);
  1339. brcmnand_waitfunc(mtd, chip);
  1340. if (likely(buf)) {
  1341. brcmnand_soc_data_bus_prepare(ctrl->soc, false);
  1342. for (j = 0; j < FC_WORDS; j++, buf++)
  1343. *buf = brcmnand_read_fc(ctrl, j);
  1344. brcmnand_soc_data_bus_unprepare(ctrl->soc, false);
  1345. }
  1346. if (oob)
  1347. oob += read_oob_from_regs(ctrl, i, oob,
  1348. mtd->oobsize / trans,
  1349. host->hwcfg.sector_size_1k);
  1350. if (!ret) {
  1351. *err_addr = brcmnand_read_reg(ctrl,
  1352. BRCMNAND_UNCORR_ADDR) |
  1353. ((u64)(brcmnand_read_reg(ctrl,
  1354. BRCMNAND_UNCORR_EXT_ADDR)
  1355. & 0xffff) << 32);
  1356. if (*err_addr)
  1357. ret = -EBADMSG;
  1358. }
  1359. if (!ret) {
  1360. *err_addr = brcmnand_read_reg(ctrl,
  1361. BRCMNAND_CORR_ADDR) |
  1362. ((u64)(brcmnand_read_reg(ctrl,
  1363. BRCMNAND_CORR_EXT_ADDR)
  1364. & 0xffff) << 32);
  1365. if (*err_addr)
  1366. ret = -EUCLEAN;
  1367. }
  1368. }
  1369. return ret;
  1370. }
  1371. /*
  1372. * Check a page to see if it is erased (w/ bitflips) after an uncorrectable ECC
  1373. * error
  1374. *
  1375. * Because the HW ECC signals an ECC error if an erase paged has even a single
  1376. * bitflip, we must check each ECC error to see if it is actually an erased
  1377. * page with bitflips, not a truly corrupted page.
  1378. *
  1379. * On a real error, return a negative error code (-EBADMSG for ECC error), and
  1380. * buf will contain raw data.
  1381. * Otherwise, buf gets filled with 0xffs and return the maximum number of
  1382. * bitflips-per-ECC-sector to the caller.
  1383. *
  1384. */
  1385. static int brcmstb_nand_verify_erased_page(struct mtd_info *mtd,
  1386. struct nand_chip *chip, void *buf, u64 addr)
  1387. {
  1388. int i, sas;
  1389. void *oob = chip->oob_poi;
  1390. int bitflips = 0;
  1391. int page = addr >> chip->page_shift;
  1392. int ret;
  1393. if (!buf) {
  1394. buf = chip->buffers->databuf;
  1395. /* Invalidate page cache */
  1396. chip->pagebuf = -1;
  1397. }
  1398. sas = mtd->oobsize / chip->ecc.steps;
  1399. /* read without ecc for verification */
  1400. chip->cmdfunc(mtd, NAND_CMD_READ0, 0x00, page);
  1401. ret = chip->ecc.read_page_raw(mtd, chip, buf, true, page);
  1402. if (ret)
  1403. return ret;
  1404. for (i = 0; i < chip->ecc.steps; i++, oob += sas) {
  1405. ret = nand_check_erased_ecc_chunk(buf, chip->ecc.size,
  1406. oob, sas, NULL, 0,
  1407. chip->ecc.strength);
  1408. if (ret < 0)
  1409. return ret;
  1410. bitflips = max(bitflips, ret);
  1411. }
  1412. return bitflips;
  1413. }
  1414. static int brcmnand_read(struct mtd_info *mtd, struct nand_chip *chip,
  1415. u64 addr, unsigned int trans, u32 *buf, u8 *oob)
  1416. {
  1417. struct brcmnand_host *host = nand_get_controller_data(chip);
  1418. struct brcmnand_controller *ctrl = host->ctrl;
  1419. u64 err_addr = 0;
  1420. int err;
  1421. bool retry = true;
  1422. dev_dbg(ctrl->dev, "read %llx -> %p\n", (unsigned long long)addr, buf);
  1423. try_dmaread:
  1424. brcmnand_write_reg(ctrl, BRCMNAND_UNCORR_COUNT, 0);
  1425. if (has_flash_dma(ctrl) && !oob && flash_dma_buf_ok(buf)) {
  1426. err = brcmnand_dma_trans(host, addr, buf, trans * FC_BYTES,
  1427. CMD_PAGE_READ);
  1428. if (err) {
  1429. if (mtd_is_bitflip_or_eccerr(err))
  1430. err_addr = addr;
  1431. else
  1432. return -EIO;
  1433. }
  1434. } else {
  1435. if (oob)
  1436. memset(oob, 0x99, mtd->oobsize);
  1437. err = brcmnand_read_by_pio(mtd, chip, addr, trans, buf,
  1438. oob, &err_addr);
  1439. }
  1440. if (mtd_is_eccerr(err)) {
  1441. /*
  1442. * On controller version and 7.0, 7.1 , DMA read after a
  1443. * prior PIO read that reported uncorrectable error,
  1444. * the DMA engine captures this error following DMA read
  1445. * cleared only on subsequent DMA read, so just retry once
  1446. * to clear a possible false error reported for current DMA
  1447. * read
  1448. */
  1449. if ((ctrl->nand_version == 0x0700) ||
  1450. (ctrl->nand_version == 0x0701)) {
  1451. if (retry) {
  1452. retry = false;
  1453. goto try_dmaread;
  1454. }
  1455. }
  1456. /*
  1457. * Controller version 7.2 has hw encoder to detect erased page
  1458. * bitflips, apply sw verification for older controllers only
  1459. */
  1460. if (ctrl->nand_version < 0x0702) {
  1461. err = brcmstb_nand_verify_erased_page(mtd, chip, buf,
  1462. addr);
  1463. /* erased page bitflips corrected */
  1464. if (err > 0)
  1465. return err;
  1466. }
  1467. dev_dbg(ctrl->dev, "uncorrectable error at 0x%llx\n",
  1468. (unsigned long long)err_addr);
  1469. mtd->ecc_stats.failed++;
  1470. /* NAND layer expects zero on ECC errors */
  1471. return 0;
  1472. }
  1473. if (mtd_is_bitflip(err)) {
  1474. unsigned int corrected = brcmnand_count_corrected(ctrl);
  1475. dev_dbg(ctrl->dev, "corrected error at 0x%llx\n",
  1476. (unsigned long long)err_addr);
  1477. mtd->ecc_stats.corrected += corrected;
  1478. /* Always exceed the software-imposed threshold */
  1479. return max(mtd->bitflip_threshold, corrected);
  1480. }
  1481. return 0;
  1482. }
  1483. static int brcmnand_read_page(struct mtd_info *mtd, struct nand_chip *chip,
  1484. uint8_t *buf, int oob_required, int page)
  1485. {
  1486. struct brcmnand_host *host = nand_get_controller_data(chip);
  1487. u8 *oob = oob_required ? (u8 *)chip->oob_poi : NULL;
  1488. return brcmnand_read(mtd, chip, host->last_addr,
  1489. mtd->writesize >> FC_SHIFT, (u32 *)buf, oob);
  1490. }
  1491. static int brcmnand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
  1492. uint8_t *buf, int oob_required, int page)
  1493. {
  1494. struct brcmnand_host *host = nand_get_controller_data(chip);
  1495. u8 *oob = oob_required ? (u8 *)chip->oob_poi : NULL;
  1496. int ret;
  1497. brcmnand_set_ecc_enabled(host, 0);
  1498. ret = brcmnand_read(mtd, chip, host->last_addr,
  1499. mtd->writesize >> FC_SHIFT, (u32 *)buf, oob);
  1500. brcmnand_set_ecc_enabled(host, 1);
  1501. return ret;
  1502. }
  1503. static int brcmnand_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
  1504. int page)
  1505. {
  1506. return brcmnand_read(mtd, chip, (u64)page << chip->page_shift,
  1507. mtd->writesize >> FC_SHIFT,
  1508. NULL, (u8 *)chip->oob_poi);
  1509. }
  1510. static int brcmnand_read_oob_raw(struct mtd_info *mtd, struct nand_chip *chip,
  1511. int page)
  1512. {
  1513. struct brcmnand_host *host = nand_get_controller_data(chip);
  1514. brcmnand_set_ecc_enabled(host, 0);
  1515. brcmnand_read(mtd, chip, (u64)page << chip->page_shift,
  1516. mtd->writesize >> FC_SHIFT,
  1517. NULL, (u8 *)chip->oob_poi);
  1518. brcmnand_set_ecc_enabled(host, 1);
  1519. return 0;
  1520. }
  1521. static int brcmnand_write(struct mtd_info *mtd, struct nand_chip *chip,
  1522. u64 addr, const u32 *buf, u8 *oob)
  1523. {
  1524. struct brcmnand_host *host = nand_get_controller_data(chip);
  1525. struct brcmnand_controller *ctrl = host->ctrl;
  1526. unsigned int i, j, trans = mtd->writesize >> FC_SHIFT;
  1527. int status, ret = 0;
  1528. dev_dbg(ctrl->dev, "write %llx <- %p\n", (unsigned long long)addr, buf);
  1529. if (unlikely((unsigned long)buf & 0x03)) {
  1530. dev_warn(ctrl->dev, "unaligned buffer: %p\n", buf);
  1531. buf = (u32 *)((unsigned long)buf & ~0x03);
  1532. }
  1533. brcmnand_wp(mtd, 0);
  1534. for (i = 0; i < ctrl->max_oob; i += 4)
  1535. oob_reg_write(ctrl, i, 0xffffffff);
  1536. if (has_flash_dma(ctrl) && !oob && flash_dma_buf_ok(buf)) {
  1537. if (brcmnand_dma_trans(host, addr, (u32 *)buf,
  1538. mtd->writesize, CMD_PROGRAM_PAGE))
  1539. ret = -EIO;
  1540. goto out;
  1541. }
  1542. brcmnand_write_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS,
  1543. (host->cs << 16) | ((addr >> 32) & 0xffff));
  1544. (void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS);
  1545. for (i = 0; i < trans; i++, addr += FC_BYTES) {
  1546. /* full address MUST be set before populating FC */
  1547. brcmnand_write_reg(ctrl, BRCMNAND_CMD_ADDRESS,
  1548. lower_32_bits(addr));
  1549. (void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_ADDRESS);
  1550. if (buf) {
  1551. brcmnand_soc_data_bus_prepare(ctrl->soc, false);
  1552. for (j = 0; j < FC_WORDS; j++, buf++)
  1553. brcmnand_write_fc(ctrl, j, *buf);
  1554. brcmnand_soc_data_bus_unprepare(ctrl->soc, false);
  1555. } else if (oob) {
  1556. for (j = 0; j < FC_WORDS; j++)
  1557. brcmnand_write_fc(ctrl, j, 0xffffffff);
  1558. }
  1559. if (oob) {
  1560. oob += write_oob_to_regs(ctrl, i, oob,
  1561. mtd->oobsize / trans,
  1562. host->hwcfg.sector_size_1k);
  1563. }
  1564. /* we cannot use SPARE_AREA_PROGRAM when PARTIAL_PAGE_EN=0 */
  1565. brcmnand_send_cmd(host, CMD_PROGRAM_PAGE);
  1566. status = brcmnand_waitfunc(mtd, chip);
  1567. if (status & NAND_STATUS_FAIL) {
  1568. dev_info(ctrl->dev, "program failed at %llx\n",
  1569. (unsigned long long)addr);
  1570. ret = -EIO;
  1571. goto out;
  1572. }
  1573. }
  1574. out:
  1575. brcmnand_wp(mtd, 1);
  1576. return ret;
  1577. }
  1578. static int brcmnand_write_page(struct mtd_info *mtd, struct nand_chip *chip,
  1579. const uint8_t *buf, int oob_required, int page)
  1580. {
  1581. struct brcmnand_host *host = nand_get_controller_data(chip);
  1582. void *oob = oob_required ? chip->oob_poi : NULL;
  1583. brcmnand_write(mtd, chip, host->last_addr, (const u32 *)buf, oob);
  1584. return 0;
  1585. }
  1586. static int brcmnand_write_page_raw(struct mtd_info *mtd,
  1587. struct nand_chip *chip, const uint8_t *buf,
  1588. int oob_required, int page)
  1589. {
  1590. struct brcmnand_host *host = nand_get_controller_data(chip);
  1591. void *oob = oob_required ? chip->oob_poi : NULL;
  1592. brcmnand_set_ecc_enabled(host, 0);
  1593. brcmnand_write(mtd, chip, host->last_addr, (const u32 *)buf, oob);
  1594. brcmnand_set_ecc_enabled(host, 1);
  1595. return 0;
  1596. }
  1597. static int brcmnand_write_oob(struct mtd_info *mtd, struct nand_chip *chip,
  1598. int page)
  1599. {
  1600. return brcmnand_write(mtd, chip, (u64)page << chip->page_shift,
  1601. NULL, chip->oob_poi);
  1602. }
  1603. static int brcmnand_write_oob_raw(struct mtd_info *mtd, struct nand_chip *chip,
  1604. int page)
  1605. {
  1606. struct brcmnand_host *host = nand_get_controller_data(chip);
  1607. int ret;
  1608. brcmnand_set_ecc_enabled(host, 0);
  1609. ret = brcmnand_write(mtd, chip, (u64)page << chip->page_shift, NULL,
  1610. (u8 *)chip->oob_poi);
  1611. brcmnand_set_ecc_enabled(host, 1);
  1612. return ret;
  1613. }
  1614. /***********************************************************************
  1615. * Per-CS setup (1 NAND device)
  1616. ***********************************************************************/
  1617. static int brcmnand_set_cfg(struct brcmnand_host *host,
  1618. struct brcmnand_cfg *cfg)
  1619. {
  1620. struct brcmnand_controller *ctrl = host->ctrl;
  1621. struct nand_chip *chip = &host->chip;
  1622. u16 cfg_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_CFG);
  1623. u16 cfg_ext_offs = brcmnand_cs_offset(ctrl, host->cs,
  1624. BRCMNAND_CS_CFG_EXT);
  1625. u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
  1626. BRCMNAND_CS_ACC_CONTROL);
  1627. u8 block_size = 0, page_size = 0, device_size = 0;
  1628. u32 tmp;
  1629. if (ctrl->block_sizes) {
  1630. int i, found;
  1631. for (i = 0, found = 0; ctrl->block_sizes[i]; i++)
  1632. if (ctrl->block_sizes[i] * 1024 == cfg->block_size) {
  1633. block_size = i;
  1634. found = 1;
  1635. }
  1636. if (!found) {
  1637. dev_warn(ctrl->dev, "invalid block size %u\n",
  1638. cfg->block_size);
  1639. return -EINVAL;
  1640. }
  1641. } else {
  1642. block_size = ffs(cfg->block_size) - ffs(BRCMNAND_MIN_BLOCKSIZE);
  1643. }
  1644. if (cfg->block_size < BRCMNAND_MIN_BLOCKSIZE || (ctrl->max_block_size &&
  1645. cfg->block_size > ctrl->max_block_size)) {
  1646. dev_warn(ctrl->dev, "invalid block size %u\n",
  1647. cfg->block_size);
  1648. block_size = 0;
  1649. }
  1650. if (ctrl->page_sizes) {
  1651. int i, found;
  1652. for (i = 0, found = 0; ctrl->page_sizes[i]; i++)
  1653. if (ctrl->page_sizes[i] == cfg->page_size) {
  1654. page_size = i;
  1655. found = 1;
  1656. }
  1657. if (!found) {
  1658. dev_warn(ctrl->dev, "invalid page size %u\n",
  1659. cfg->page_size);
  1660. return -EINVAL;
  1661. }
  1662. } else {
  1663. page_size = ffs(cfg->page_size) - ffs(BRCMNAND_MIN_PAGESIZE);
  1664. }
  1665. if (cfg->page_size < BRCMNAND_MIN_PAGESIZE || (ctrl->max_page_size &&
  1666. cfg->page_size > ctrl->max_page_size)) {
  1667. dev_warn(ctrl->dev, "invalid page size %u\n", cfg->page_size);
  1668. return -EINVAL;
  1669. }
  1670. if (fls64(cfg->device_size) < fls64(BRCMNAND_MIN_DEVSIZE)) {
  1671. dev_warn(ctrl->dev, "invalid device size 0x%llx\n",
  1672. (unsigned long long)cfg->device_size);
  1673. return -EINVAL;
  1674. }
  1675. device_size = fls64(cfg->device_size) - fls64(BRCMNAND_MIN_DEVSIZE);
  1676. tmp = (cfg->blk_adr_bytes << CFG_BLK_ADR_BYTES_SHIFT) |
  1677. (cfg->col_adr_bytes << CFG_COL_ADR_BYTES_SHIFT) |
  1678. (cfg->ful_adr_bytes << CFG_FUL_ADR_BYTES_SHIFT) |
  1679. (!!(cfg->device_width == 16) << CFG_BUS_WIDTH_SHIFT) |
  1680. (device_size << CFG_DEVICE_SIZE_SHIFT);
  1681. if (cfg_offs == cfg_ext_offs) {
  1682. tmp |= (page_size << CFG_PAGE_SIZE_SHIFT) |
  1683. (block_size << CFG_BLK_SIZE_SHIFT);
  1684. nand_writereg(ctrl, cfg_offs, tmp);
  1685. } else {
  1686. nand_writereg(ctrl, cfg_offs, tmp);
  1687. tmp = (page_size << CFG_EXT_PAGE_SIZE_SHIFT) |
  1688. (block_size << CFG_EXT_BLK_SIZE_SHIFT);
  1689. nand_writereg(ctrl, cfg_ext_offs, tmp);
  1690. }
  1691. tmp = nand_readreg(ctrl, acc_control_offs);
  1692. tmp &= ~brcmnand_ecc_level_mask(ctrl);
  1693. tmp |= cfg->ecc_level << NAND_ACC_CONTROL_ECC_SHIFT;
  1694. tmp &= ~brcmnand_spare_area_mask(ctrl);
  1695. tmp |= cfg->spare_area_size;
  1696. nand_writereg(ctrl, acc_control_offs, tmp);
  1697. brcmnand_set_sector_size_1k(host, cfg->sector_size_1k);
  1698. /* threshold = ceil(BCH-level * 0.75) */
  1699. brcmnand_wr_corr_thresh(host, DIV_ROUND_UP(chip->ecc.strength * 3, 4));
  1700. return 0;
  1701. }
  1702. static void brcmnand_print_cfg(struct brcmnand_host *host,
  1703. char *buf, struct brcmnand_cfg *cfg)
  1704. {
  1705. buf += sprintf(buf,
  1706. "%lluMiB total, %uKiB blocks, %u%s pages, %uB OOB, %u-bit",
  1707. (unsigned long long)cfg->device_size >> 20,
  1708. cfg->block_size >> 10,
  1709. cfg->page_size >= 1024 ? cfg->page_size >> 10 : cfg->page_size,
  1710. cfg->page_size >= 1024 ? "KiB" : "B",
  1711. cfg->spare_area_size, cfg->device_width);
  1712. /* Account for Hamming ECC and for BCH 512B vs 1KiB sectors */
  1713. if (is_hamming_ecc(host->ctrl, cfg))
  1714. sprintf(buf, ", Hamming ECC");
  1715. else if (cfg->sector_size_1k)
  1716. sprintf(buf, ", BCH-%u (1KiB sector)", cfg->ecc_level << 1);
  1717. else
  1718. sprintf(buf, ", BCH-%u", cfg->ecc_level);
  1719. }
  1720. /*
  1721. * Minimum number of bytes to address a page. Calculated as:
  1722. * roundup(log2(size / page-size) / 8)
  1723. *
  1724. * NB: the following does not "round up" for non-power-of-2 'size'; but this is
  1725. * OK because many other things will break if 'size' is irregular...
  1726. */
  1727. static inline int get_blk_adr_bytes(u64 size, u32 writesize)
  1728. {
  1729. return ALIGN(ilog2(size) - ilog2(writesize), 8) >> 3;
  1730. }
  1731. static int brcmnand_setup_dev(struct brcmnand_host *host)
  1732. {
  1733. struct mtd_info *mtd = nand_to_mtd(&host->chip);
  1734. struct nand_chip *chip = &host->chip;
  1735. struct brcmnand_controller *ctrl = host->ctrl;
  1736. struct brcmnand_cfg *cfg = &host->hwcfg;
  1737. char msg[128];
  1738. u32 offs, tmp, oob_sector;
  1739. int ret;
  1740. memset(cfg, 0, sizeof(*cfg));
  1741. ret = of_property_read_u32(nand_get_flash_node(chip),
  1742. "brcm,nand-oob-sector-size",
  1743. &oob_sector);
  1744. if (ret) {
  1745. /* Use detected size */
  1746. cfg->spare_area_size = mtd->oobsize /
  1747. (mtd->writesize >> FC_SHIFT);
  1748. } else {
  1749. cfg->spare_area_size = oob_sector;
  1750. }
  1751. if (cfg->spare_area_size > ctrl->max_oob)
  1752. cfg->spare_area_size = ctrl->max_oob;
  1753. /*
  1754. * Set oobsize to be consistent with controller's spare_area_size, as
  1755. * the rest is inaccessible.
  1756. */
  1757. mtd->oobsize = cfg->spare_area_size * (mtd->writesize >> FC_SHIFT);
  1758. cfg->device_size = mtd->size;
  1759. cfg->block_size = mtd->erasesize;
  1760. cfg->page_size = mtd->writesize;
  1761. cfg->device_width = (chip->options & NAND_BUSWIDTH_16) ? 16 : 8;
  1762. cfg->col_adr_bytes = 2;
  1763. cfg->blk_adr_bytes = get_blk_adr_bytes(mtd->size, mtd->writesize);
  1764. if (chip->ecc.mode != NAND_ECC_HW) {
  1765. dev_err(ctrl->dev, "only HW ECC supported; selected: %d\n",
  1766. chip->ecc.mode);
  1767. return -EINVAL;
  1768. }
  1769. if (chip->ecc.algo == NAND_ECC_UNKNOWN) {
  1770. if (chip->ecc.strength == 1 && chip->ecc.size == 512)
  1771. /* Default to Hamming for 1-bit ECC, if unspecified */
  1772. chip->ecc.algo = NAND_ECC_HAMMING;
  1773. else
  1774. /* Otherwise, BCH */
  1775. chip->ecc.algo = NAND_ECC_BCH;
  1776. }
  1777. if (chip->ecc.algo == NAND_ECC_HAMMING && (chip->ecc.strength != 1 ||
  1778. chip->ecc.size != 512)) {
  1779. dev_err(ctrl->dev, "invalid Hamming params: %d bits per %d bytes\n",
  1780. chip->ecc.strength, chip->ecc.size);
  1781. return -EINVAL;
  1782. }
  1783. switch (chip->ecc.size) {
  1784. case 512:
  1785. if (chip->ecc.algo == NAND_ECC_HAMMING)
  1786. cfg->ecc_level = 15;
  1787. else
  1788. cfg->ecc_level = chip->ecc.strength;
  1789. cfg->sector_size_1k = 0;
  1790. break;
  1791. case 1024:
  1792. if (!(ctrl->features & BRCMNAND_HAS_1K_SECTORS)) {
  1793. dev_err(ctrl->dev, "1KB sectors not supported\n");
  1794. return -EINVAL;
  1795. }
  1796. if (chip->ecc.strength & 0x1) {
  1797. dev_err(ctrl->dev,
  1798. "odd ECC not supported with 1KB sectors\n");
  1799. return -EINVAL;
  1800. }
  1801. cfg->ecc_level = chip->ecc.strength >> 1;
  1802. cfg->sector_size_1k = 1;
  1803. break;
  1804. default:
  1805. dev_err(ctrl->dev, "unsupported ECC size: %d\n",
  1806. chip->ecc.size);
  1807. return -EINVAL;
  1808. }
  1809. cfg->ful_adr_bytes = cfg->blk_adr_bytes;
  1810. if (mtd->writesize > 512)
  1811. cfg->ful_adr_bytes += cfg->col_adr_bytes;
  1812. else
  1813. cfg->ful_adr_bytes += 1;
  1814. ret = brcmnand_set_cfg(host, cfg);
  1815. if (ret)
  1816. return ret;
  1817. brcmnand_set_ecc_enabled(host, 1);
  1818. brcmnand_print_cfg(host, msg, cfg);
  1819. dev_info(ctrl->dev, "detected %s\n", msg);
  1820. /* Configure ACC_CONTROL */
  1821. offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_ACC_CONTROL);
  1822. tmp = nand_readreg(ctrl, offs);
  1823. tmp &= ~ACC_CONTROL_PARTIAL_PAGE;
  1824. tmp &= ~ACC_CONTROL_RD_ERASED;
  1825. /* We need to turn on Read from erased paged protected by ECC */
  1826. if (ctrl->nand_version >= 0x0702)
  1827. tmp |= ACC_CONTROL_RD_ERASED;
  1828. tmp &= ~ACC_CONTROL_FAST_PGM_RDIN;
  1829. if (ctrl->features & BRCMNAND_HAS_PREFETCH) {
  1830. /*
  1831. * FIXME: Flash DMA + prefetch may see spurious erased-page ECC
  1832. * errors
  1833. */
  1834. if (has_flash_dma(ctrl))
  1835. tmp &= ~ACC_CONTROL_PREFETCH;
  1836. else
  1837. tmp |= ACC_CONTROL_PREFETCH;
  1838. }
  1839. nand_writereg(ctrl, offs, tmp);
  1840. return 0;
  1841. }
  1842. static int brcmnand_init_cs(struct brcmnand_host *host, struct device_node *dn)
  1843. {
  1844. struct brcmnand_controller *ctrl = host->ctrl;
  1845. struct platform_device *pdev = host->pdev;
  1846. struct mtd_info *mtd;
  1847. struct nand_chip *chip;
  1848. int ret;
  1849. u16 cfg_offs;
  1850. ret = of_property_read_u32(dn, "reg", &host->cs);
  1851. if (ret) {
  1852. dev_err(&pdev->dev, "can't get chip-select\n");
  1853. return -ENXIO;
  1854. }
  1855. mtd = nand_to_mtd(&host->chip);
  1856. chip = &host->chip;
  1857. nand_set_flash_node(chip, dn);
  1858. nand_set_controller_data(chip, host);
  1859. mtd->name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "brcmnand.%d",
  1860. host->cs);
  1861. mtd->owner = THIS_MODULE;
  1862. mtd->dev.parent = &pdev->dev;
  1863. chip->IO_ADDR_R = (void __iomem *)0xdeadbeef;
  1864. chip->IO_ADDR_W = (void __iomem *)0xdeadbeef;
  1865. chip->cmd_ctrl = brcmnand_cmd_ctrl;
  1866. chip->cmdfunc = brcmnand_cmdfunc;
  1867. chip->waitfunc = brcmnand_waitfunc;
  1868. chip->read_byte = brcmnand_read_byte;
  1869. chip->read_buf = brcmnand_read_buf;
  1870. chip->write_buf = brcmnand_write_buf;
  1871. chip->ecc.mode = NAND_ECC_HW;
  1872. chip->ecc.read_page = brcmnand_read_page;
  1873. chip->ecc.write_page = brcmnand_write_page;
  1874. chip->ecc.read_page_raw = brcmnand_read_page_raw;
  1875. chip->ecc.write_page_raw = brcmnand_write_page_raw;
  1876. chip->ecc.write_oob_raw = brcmnand_write_oob_raw;
  1877. chip->ecc.read_oob_raw = brcmnand_read_oob_raw;
  1878. chip->ecc.read_oob = brcmnand_read_oob;
  1879. chip->ecc.write_oob = brcmnand_write_oob;
  1880. chip->controller = &ctrl->controller;
  1881. /*
  1882. * The bootloader might have configured 16bit mode but
  1883. * NAND READID command only works in 8bit mode. We force
  1884. * 8bit mode here to ensure that NAND READID commands works.
  1885. */
  1886. cfg_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_CFG);
  1887. nand_writereg(ctrl, cfg_offs,
  1888. nand_readreg(ctrl, cfg_offs) & ~CFG_BUS_WIDTH);
  1889. ret = nand_scan_ident(mtd, 1, NULL);
  1890. if (ret)
  1891. return ret;
  1892. chip->options |= NAND_NO_SUBPAGE_WRITE;
  1893. /*
  1894. * Avoid (for instance) kmap()'d buffers from JFFS2, which we can't DMA
  1895. * to/from, and have nand_base pass us a bounce buffer instead, as
  1896. * needed.
  1897. */
  1898. chip->options |= NAND_USE_BOUNCE_BUFFER;
  1899. if (chip->bbt_options & NAND_BBT_USE_FLASH)
  1900. chip->bbt_options |= NAND_BBT_NO_OOB;
  1901. if (brcmnand_setup_dev(host))
  1902. return -ENXIO;
  1903. chip->ecc.size = host->hwcfg.sector_size_1k ? 1024 : 512;
  1904. /* only use our internal HW threshold */
  1905. mtd->bitflip_threshold = 1;
  1906. ret = brcmstb_choose_ecc_layout(host);
  1907. if (ret)
  1908. return ret;
  1909. ret = nand_scan_tail(mtd);
  1910. if (ret)
  1911. return ret;
  1912. return mtd_device_register(mtd, NULL, 0);
  1913. }
  1914. static void brcmnand_save_restore_cs_config(struct brcmnand_host *host,
  1915. int restore)
  1916. {
  1917. struct brcmnand_controller *ctrl = host->ctrl;
  1918. u16 cfg_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_CFG);
  1919. u16 cfg_ext_offs = brcmnand_cs_offset(ctrl, host->cs,
  1920. BRCMNAND_CS_CFG_EXT);
  1921. u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
  1922. BRCMNAND_CS_ACC_CONTROL);
  1923. u16 t1_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_TIMING1);
  1924. u16 t2_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_TIMING2);
  1925. if (restore) {
  1926. nand_writereg(ctrl, cfg_offs, host->hwcfg.config);
  1927. if (cfg_offs != cfg_ext_offs)
  1928. nand_writereg(ctrl, cfg_ext_offs,
  1929. host->hwcfg.config_ext);
  1930. nand_writereg(ctrl, acc_control_offs, host->hwcfg.acc_control);
  1931. nand_writereg(ctrl, t1_offs, host->hwcfg.timing_1);
  1932. nand_writereg(ctrl, t2_offs, host->hwcfg.timing_2);
  1933. } else {
  1934. host->hwcfg.config = nand_readreg(ctrl, cfg_offs);
  1935. if (cfg_offs != cfg_ext_offs)
  1936. host->hwcfg.config_ext =
  1937. nand_readreg(ctrl, cfg_ext_offs);
  1938. host->hwcfg.acc_control = nand_readreg(ctrl, acc_control_offs);
  1939. host->hwcfg.timing_1 = nand_readreg(ctrl, t1_offs);
  1940. host->hwcfg.timing_2 = nand_readreg(ctrl, t2_offs);
  1941. }
  1942. }
  1943. static int brcmnand_suspend(struct device *dev)
  1944. {
  1945. struct brcmnand_controller *ctrl = dev_get_drvdata(dev);
  1946. struct brcmnand_host *host;
  1947. list_for_each_entry(host, &ctrl->host_list, node)
  1948. brcmnand_save_restore_cs_config(host, 0);
  1949. ctrl->nand_cs_nand_select = brcmnand_read_reg(ctrl, BRCMNAND_CS_SELECT);
  1950. ctrl->nand_cs_nand_xor = brcmnand_read_reg(ctrl, BRCMNAND_CS_XOR);
  1951. ctrl->corr_stat_threshold =
  1952. brcmnand_read_reg(ctrl, BRCMNAND_CORR_THRESHOLD);
  1953. if (has_flash_dma(ctrl))
  1954. ctrl->flash_dma_mode = flash_dma_readl(ctrl, FLASH_DMA_MODE);
  1955. return 0;
  1956. }
  1957. static int brcmnand_resume(struct device *dev)
  1958. {
  1959. struct brcmnand_controller *ctrl = dev_get_drvdata(dev);
  1960. struct brcmnand_host *host;
  1961. if (has_flash_dma(ctrl)) {
  1962. flash_dma_writel(ctrl, FLASH_DMA_MODE, ctrl->flash_dma_mode);
  1963. flash_dma_writel(ctrl, FLASH_DMA_ERROR_STATUS, 0);
  1964. }
  1965. brcmnand_write_reg(ctrl, BRCMNAND_CS_SELECT, ctrl->nand_cs_nand_select);
  1966. brcmnand_write_reg(ctrl, BRCMNAND_CS_XOR, ctrl->nand_cs_nand_xor);
  1967. brcmnand_write_reg(ctrl, BRCMNAND_CORR_THRESHOLD,
  1968. ctrl->corr_stat_threshold);
  1969. if (ctrl->soc) {
  1970. /* Clear/re-enable interrupt */
  1971. ctrl->soc->ctlrdy_ack(ctrl->soc);
  1972. ctrl->soc->ctlrdy_set_enabled(ctrl->soc, true);
  1973. }
  1974. list_for_each_entry(host, &ctrl->host_list, node) {
  1975. struct nand_chip *chip = &host->chip;
  1976. struct mtd_info *mtd = nand_to_mtd(chip);
  1977. brcmnand_save_restore_cs_config(host, 1);
  1978. /* Reset the chip, required by some chips after power-up */
  1979. chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
  1980. }
  1981. return 0;
  1982. }
  1983. const struct dev_pm_ops brcmnand_pm_ops = {
  1984. .suspend = brcmnand_suspend,
  1985. .resume = brcmnand_resume,
  1986. };
  1987. EXPORT_SYMBOL_GPL(brcmnand_pm_ops);
  1988. static const struct of_device_id brcmnand_of_match[] = {
  1989. { .compatible = "brcm,brcmnand-v4.0" },
  1990. { .compatible = "brcm,brcmnand-v5.0" },
  1991. { .compatible = "brcm,brcmnand-v6.0" },
  1992. { .compatible = "brcm,brcmnand-v6.1" },
  1993. { .compatible = "brcm,brcmnand-v6.2" },
  1994. { .compatible = "brcm,brcmnand-v7.0" },
  1995. { .compatible = "brcm,brcmnand-v7.1" },
  1996. { .compatible = "brcm,brcmnand-v7.2" },
  1997. {},
  1998. };
  1999. MODULE_DEVICE_TABLE(of, brcmnand_of_match);
  2000. /***********************************************************************
  2001. * Platform driver setup (per controller)
  2002. ***********************************************************************/
  2003. int brcmnand_probe(struct platform_device *pdev, struct brcmnand_soc *soc)
  2004. {
  2005. struct device *dev = &pdev->dev;
  2006. struct device_node *dn = dev->of_node, *child;
  2007. struct brcmnand_controller *ctrl;
  2008. struct resource *res;
  2009. int ret;
  2010. /* We only support device-tree instantiation */
  2011. if (!dn)
  2012. return -ENODEV;
  2013. if (!of_match_node(brcmnand_of_match, dn))
  2014. return -ENODEV;
  2015. ctrl = devm_kzalloc(dev, sizeof(*ctrl), GFP_KERNEL);
  2016. if (!ctrl)
  2017. return -ENOMEM;
  2018. dev_set_drvdata(dev, ctrl);
  2019. ctrl->dev = dev;
  2020. init_completion(&ctrl->done);
  2021. init_completion(&ctrl->dma_done);
  2022. nand_hw_control_init(&ctrl->controller);
  2023. INIT_LIST_HEAD(&ctrl->host_list);
  2024. /* NAND register range */
  2025. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2026. ctrl->nand_base = devm_ioremap_resource(dev, res);
  2027. if (IS_ERR(ctrl->nand_base))
  2028. return PTR_ERR(ctrl->nand_base);
  2029. /* Enable clock before using NAND registers */
  2030. ctrl->clk = devm_clk_get(dev, "nand");
  2031. if (!IS_ERR(ctrl->clk)) {
  2032. ret = clk_prepare_enable(ctrl->clk);
  2033. if (ret)
  2034. return ret;
  2035. } else {
  2036. ret = PTR_ERR(ctrl->clk);
  2037. if (ret == -EPROBE_DEFER)
  2038. return ret;
  2039. ctrl->clk = NULL;
  2040. }
  2041. /* Initialize NAND revision */
  2042. ret = brcmnand_revision_init(ctrl);
  2043. if (ret)
  2044. goto err;
  2045. /*
  2046. * Most chips have this cache at a fixed offset within 'nand' block.
  2047. * Some must specify this region separately.
  2048. */
  2049. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "nand-cache");
  2050. if (res) {
  2051. ctrl->nand_fc = devm_ioremap_resource(dev, res);
  2052. if (IS_ERR(ctrl->nand_fc)) {
  2053. ret = PTR_ERR(ctrl->nand_fc);
  2054. goto err;
  2055. }
  2056. } else {
  2057. ctrl->nand_fc = ctrl->nand_base +
  2058. ctrl->reg_offsets[BRCMNAND_FC_BASE];
  2059. }
  2060. /* FLASH_DMA */
  2061. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "flash-dma");
  2062. if (res) {
  2063. ctrl->flash_dma_base = devm_ioremap_resource(dev, res);
  2064. if (IS_ERR(ctrl->flash_dma_base)) {
  2065. ret = PTR_ERR(ctrl->flash_dma_base);
  2066. goto err;
  2067. }
  2068. flash_dma_writel(ctrl, FLASH_DMA_MODE, 1); /* linked-list */
  2069. flash_dma_writel(ctrl, FLASH_DMA_ERROR_STATUS, 0);
  2070. /* Allocate descriptor(s) */
  2071. ctrl->dma_desc = dmam_alloc_coherent(dev,
  2072. sizeof(*ctrl->dma_desc),
  2073. &ctrl->dma_pa, GFP_KERNEL);
  2074. if (!ctrl->dma_desc) {
  2075. ret = -ENOMEM;
  2076. goto err;
  2077. }
  2078. ctrl->dma_irq = platform_get_irq(pdev, 1);
  2079. if ((int)ctrl->dma_irq < 0) {
  2080. dev_err(dev, "missing FLASH_DMA IRQ\n");
  2081. ret = -ENODEV;
  2082. goto err;
  2083. }
  2084. ret = devm_request_irq(dev, ctrl->dma_irq,
  2085. brcmnand_dma_irq, 0, DRV_NAME,
  2086. ctrl);
  2087. if (ret < 0) {
  2088. dev_err(dev, "can't allocate IRQ %d: error %d\n",
  2089. ctrl->dma_irq, ret);
  2090. goto err;
  2091. }
  2092. dev_info(dev, "enabling FLASH_DMA\n");
  2093. }
  2094. /* Disable automatic device ID config, direct addressing */
  2095. brcmnand_rmw_reg(ctrl, BRCMNAND_CS_SELECT,
  2096. CS_SELECT_AUTO_DEVICE_ID_CFG | 0xff, 0, 0);
  2097. /* Disable XOR addressing */
  2098. brcmnand_rmw_reg(ctrl, BRCMNAND_CS_XOR, 0xff, 0, 0);
  2099. if (ctrl->features & BRCMNAND_HAS_WP) {
  2100. /* Permanently disable write protection */
  2101. if (wp_on == 2)
  2102. brcmnand_set_wp(ctrl, false);
  2103. } else {
  2104. wp_on = 0;
  2105. }
  2106. /* IRQ */
  2107. ctrl->irq = platform_get_irq(pdev, 0);
  2108. if ((int)ctrl->irq < 0) {
  2109. dev_err(dev, "no IRQ defined\n");
  2110. ret = -ENODEV;
  2111. goto err;
  2112. }
  2113. /*
  2114. * Some SoCs integrate this controller (e.g., its interrupt bits) in
  2115. * interesting ways
  2116. */
  2117. if (soc) {
  2118. ctrl->soc = soc;
  2119. ret = devm_request_irq(dev, ctrl->irq, brcmnand_irq, 0,
  2120. DRV_NAME, ctrl);
  2121. /* Enable interrupt */
  2122. ctrl->soc->ctlrdy_ack(ctrl->soc);
  2123. ctrl->soc->ctlrdy_set_enabled(ctrl->soc, true);
  2124. } else {
  2125. /* Use standard interrupt infrastructure */
  2126. ret = devm_request_irq(dev, ctrl->irq, brcmnand_ctlrdy_irq, 0,
  2127. DRV_NAME, ctrl);
  2128. }
  2129. if (ret < 0) {
  2130. dev_err(dev, "can't allocate IRQ %d: error %d\n",
  2131. ctrl->irq, ret);
  2132. goto err;
  2133. }
  2134. for_each_available_child_of_node(dn, child) {
  2135. if (of_device_is_compatible(child, "brcm,nandcs")) {
  2136. struct brcmnand_host *host;
  2137. host = devm_kzalloc(dev, sizeof(*host), GFP_KERNEL);
  2138. if (!host) {
  2139. of_node_put(child);
  2140. ret = -ENOMEM;
  2141. goto err;
  2142. }
  2143. host->pdev = pdev;
  2144. host->ctrl = ctrl;
  2145. ret = brcmnand_init_cs(host, child);
  2146. if (ret) {
  2147. devm_kfree(dev, host);
  2148. continue; /* Try all chip-selects */
  2149. }
  2150. list_add_tail(&host->node, &ctrl->host_list);
  2151. }
  2152. }
  2153. /* No chip-selects could initialize properly */
  2154. if (list_empty(&ctrl->host_list)) {
  2155. ret = -ENODEV;
  2156. goto err;
  2157. }
  2158. return 0;
  2159. err:
  2160. clk_disable_unprepare(ctrl->clk);
  2161. return ret;
  2162. }
  2163. EXPORT_SYMBOL_GPL(brcmnand_probe);
  2164. int brcmnand_remove(struct platform_device *pdev)
  2165. {
  2166. struct brcmnand_controller *ctrl = dev_get_drvdata(&pdev->dev);
  2167. struct brcmnand_host *host;
  2168. list_for_each_entry(host, &ctrl->host_list, node)
  2169. nand_release(nand_to_mtd(&host->chip));
  2170. clk_disable_unprepare(ctrl->clk);
  2171. dev_set_drvdata(&pdev->dev, NULL);
  2172. return 0;
  2173. }
  2174. EXPORT_SYMBOL_GPL(brcmnand_remove);
  2175. MODULE_LICENSE("GPL v2");
  2176. MODULE_AUTHOR("Kevin Cernekee");
  2177. MODULE_AUTHOR("Brian Norris");
  2178. MODULE_DESCRIPTION("NAND driver for Broadcom chips");
  2179. MODULE_ALIAS("platform:brcmnand");